149db4272SNagarjuna Kristam // SPDX-License-Identifier: GPL-2.0+ 249db4272SNagarjuna Kristam /* 349db4272SNagarjuna Kristam * NVIDIA Tegra XUSB device mode controller 449db4272SNagarjuna Kristam * 5a88520bfSJim Lin * Copyright (c) 2013-2022, NVIDIA CORPORATION. All rights reserved. 649db4272SNagarjuna Kristam * Copyright (c) 2015, Google Inc. 749db4272SNagarjuna Kristam */ 849db4272SNagarjuna Kristam 949db4272SNagarjuna Kristam #include <linux/clk.h> 1049db4272SNagarjuna Kristam #include <linux/completion.h> 1149db4272SNagarjuna Kristam #include <linux/delay.h> 1249db4272SNagarjuna Kristam #include <linux/dma-mapping.h> 1349db4272SNagarjuna Kristam #include <linux/dmapool.h> 1449db4272SNagarjuna Kristam #include <linux/interrupt.h> 1549db4272SNagarjuna Kristam #include <linux/iopoll.h> 1649db4272SNagarjuna Kristam #include <linux/kernel.h> 1749db4272SNagarjuna Kristam #include <linux/module.h> 1849db4272SNagarjuna Kristam #include <linux/of.h> 1949db4272SNagarjuna Kristam #include <linux/of_device.h> 2049db4272SNagarjuna Kristam #include <linux/phy/phy.h> 2149db4272SNagarjuna Kristam #include <linux/phy/tegra/xusb.h> 2249db4272SNagarjuna Kristam #include <linux/pm_domain.h> 2349db4272SNagarjuna Kristam #include <linux/platform_device.h> 2449db4272SNagarjuna Kristam #include <linux/pm_runtime.h> 2549db4272SNagarjuna Kristam #include <linux/regulator/consumer.h> 2649db4272SNagarjuna Kristam #include <linux/reset.h> 2749db4272SNagarjuna Kristam #include <linux/usb/ch9.h> 2849db4272SNagarjuna Kristam #include <linux/usb/gadget.h> 29b77f2ffeSNagarjuna Kristam #include <linux/usb/otg.h> 3049db4272SNagarjuna Kristam #include <linux/usb/role.h> 31b77f2ffeSNagarjuna Kristam #include <linux/usb/phy.h> 3249db4272SNagarjuna Kristam #include <linux/workqueue.h> 3349db4272SNagarjuna Kristam 3449db4272SNagarjuna Kristam /* XUSB_DEV registers */ 3549db4272SNagarjuna Kristam #define DB 0x004 3649db4272SNagarjuna Kristam #define DB_TARGET_MASK GENMASK(15, 8) 3749db4272SNagarjuna Kristam #define DB_TARGET(x) (((x) << 8) & DB_TARGET_MASK) 3849db4272SNagarjuna Kristam #define DB_STREAMID_MASK GENMASK(31, 16) 3949db4272SNagarjuna Kristam #define DB_STREAMID(x) (((x) << 16) & DB_STREAMID_MASK) 4049db4272SNagarjuna Kristam #define ERSTSZ 0x008 4149db4272SNagarjuna Kristam #define ERSTSZ_ERSTXSZ_SHIFT(x) ((x) * 16) 4249db4272SNagarjuna Kristam #define ERSTSZ_ERSTXSZ_MASK GENMASK(15, 0) 4349db4272SNagarjuna Kristam #define ERSTXBALO(x) (0x010 + 8 * (x)) 4449db4272SNagarjuna Kristam #define ERSTXBAHI(x) (0x014 + 8 * (x)) 4549db4272SNagarjuna Kristam #define ERDPLO 0x020 4649db4272SNagarjuna Kristam #define ERDPLO_EHB BIT(3) 4749db4272SNagarjuna Kristam #define ERDPHI 0x024 4849db4272SNagarjuna Kristam #define EREPLO 0x028 4949db4272SNagarjuna Kristam #define EREPLO_ECS BIT(0) 5049db4272SNagarjuna Kristam #define EREPLO_SEGI BIT(1) 5149db4272SNagarjuna Kristam #define EREPHI 0x02c 5249db4272SNagarjuna Kristam #define CTRL 0x030 5349db4272SNagarjuna Kristam #define CTRL_RUN BIT(0) 5449db4272SNagarjuna Kristam #define CTRL_LSE BIT(1) 5549db4272SNagarjuna Kristam #define CTRL_IE BIT(4) 5649db4272SNagarjuna Kristam #define CTRL_SMI_EVT BIT(5) 5749db4272SNagarjuna Kristam #define CTRL_SMI_DSE BIT(6) 5849db4272SNagarjuna Kristam #define CTRL_EWE BIT(7) 5949db4272SNagarjuna Kristam #define CTRL_DEVADDR_MASK GENMASK(30, 24) 6049db4272SNagarjuna Kristam #define CTRL_DEVADDR(x) (((x) << 24) & CTRL_DEVADDR_MASK) 6149db4272SNagarjuna Kristam #define CTRL_ENABLE BIT(31) 6249db4272SNagarjuna Kristam #define ST 0x034 6349db4272SNagarjuna Kristam #define ST_RC BIT(0) 6449db4272SNagarjuna Kristam #define ST_IP BIT(4) 6549db4272SNagarjuna Kristam #define RT_IMOD 0x038 6649db4272SNagarjuna Kristam #define RT_IMOD_IMODI_MASK GENMASK(15, 0) 6749db4272SNagarjuna Kristam #define RT_IMOD_IMODI(x) ((x) & RT_IMOD_IMODI_MASK) 6849db4272SNagarjuna Kristam #define RT_IMOD_IMODC_MASK GENMASK(31, 16) 6949db4272SNagarjuna Kristam #define RT_IMOD_IMODC(x) (((x) << 16) & RT_IMOD_IMODC_MASK) 7049db4272SNagarjuna Kristam #define PORTSC 0x03c 7149db4272SNagarjuna Kristam #define PORTSC_CCS BIT(0) 7249db4272SNagarjuna Kristam #define PORTSC_PED BIT(1) 7349db4272SNagarjuna Kristam #define PORTSC_PR BIT(4) 7449db4272SNagarjuna Kristam #define PORTSC_PLS_SHIFT 5 7549db4272SNagarjuna Kristam #define PORTSC_PLS_MASK GENMASK(8, 5) 7649db4272SNagarjuna Kristam #define PORTSC_PLS_U0 0x0 7749db4272SNagarjuna Kristam #define PORTSC_PLS_U2 0x2 7849db4272SNagarjuna Kristam #define PORTSC_PLS_U3 0x3 7949db4272SNagarjuna Kristam #define PORTSC_PLS_DISABLED 0x4 8049db4272SNagarjuna Kristam #define PORTSC_PLS_RXDETECT 0x5 8149db4272SNagarjuna Kristam #define PORTSC_PLS_INACTIVE 0x6 8249db4272SNagarjuna Kristam #define PORTSC_PLS_RESUME 0xf 8349db4272SNagarjuna Kristam #define PORTSC_PLS(x) (((x) << PORTSC_PLS_SHIFT) & PORTSC_PLS_MASK) 8449db4272SNagarjuna Kristam #define PORTSC_PS_SHIFT 10 8549db4272SNagarjuna Kristam #define PORTSC_PS_MASK GENMASK(13, 10) 8649db4272SNagarjuna Kristam #define PORTSC_PS_UNDEFINED 0x0 8749db4272SNagarjuna Kristam #define PORTSC_PS_FS 0x1 8849db4272SNagarjuna Kristam #define PORTSC_PS_LS 0x2 8949db4272SNagarjuna Kristam #define PORTSC_PS_HS 0x3 9049db4272SNagarjuna Kristam #define PORTSC_PS_SS 0x4 9149db4272SNagarjuna Kristam #define PORTSC_LWS BIT(16) 9249db4272SNagarjuna Kristam #define PORTSC_CSC BIT(17) 9349db4272SNagarjuna Kristam #define PORTSC_WRC BIT(19) 9449db4272SNagarjuna Kristam #define PORTSC_PRC BIT(21) 9549db4272SNagarjuna Kristam #define PORTSC_PLC BIT(22) 9649db4272SNagarjuna Kristam #define PORTSC_CEC BIT(23) 9749db4272SNagarjuna Kristam #define PORTSC_WPR BIT(30) 9849db4272SNagarjuna Kristam #define PORTSC_CHANGE_MASK (PORTSC_CSC | PORTSC_WRC | PORTSC_PRC | \ 9949db4272SNagarjuna Kristam PORTSC_PLC | PORTSC_CEC) 10049db4272SNagarjuna Kristam #define ECPLO 0x040 10149db4272SNagarjuna Kristam #define ECPHI 0x044 10249db4272SNagarjuna Kristam #define MFINDEX 0x048 10349db4272SNagarjuna Kristam #define MFINDEX_FRAME_SHIFT 3 10449db4272SNagarjuna Kristam #define MFINDEX_FRAME_MASK GENMASK(13, 3) 10549db4272SNagarjuna Kristam #define PORTPM 0x04c 10649db4272SNagarjuna Kristam #define PORTPM_L1S_MASK GENMASK(1, 0) 10749db4272SNagarjuna Kristam #define PORTPM_L1S_DROP 0x0 10849db4272SNagarjuna Kristam #define PORTPM_L1S_ACCEPT 0x1 10949db4272SNagarjuna Kristam #define PORTPM_L1S_NYET 0x2 11049db4272SNagarjuna Kristam #define PORTPM_L1S_STALL 0x3 11149db4272SNagarjuna Kristam #define PORTPM_L1S(x) ((x) & PORTPM_L1S_MASK) 11249db4272SNagarjuna Kristam #define PORTPM_RWE BIT(3) 11349db4272SNagarjuna Kristam #define PORTPM_U2TIMEOUT_MASK GENMASK(15, 8) 11449db4272SNagarjuna Kristam #define PORTPM_U1TIMEOUT_MASK GENMASK(23, 16) 11549db4272SNagarjuna Kristam #define PORTPM_FLA BIT(24) 11649db4272SNagarjuna Kristam #define PORTPM_VBA BIT(25) 11749db4272SNagarjuna Kristam #define PORTPM_WOC BIT(26) 11849db4272SNagarjuna Kristam #define PORTPM_WOD BIT(27) 11949db4272SNagarjuna Kristam #define PORTPM_U1E BIT(28) 12049db4272SNagarjuna Kristam #define PORTPM_U2E BIT(29) 12149db4272SNagarjuna Kristam #define PORTPM_FRWE BIT(30) 12249db4272SNagarjuna Kristam #define PORTPM_PNG_CYA BIT(31) 12349db4272SNagarjuna Kristam #define EP_HALT 0x050 12449db4272SNagarjuna Kristam #define EP_PAUSE 0x054 12549db4272SNagarjuna Kristam #define EP_RELOAD 0x058 12649db4272SNagarjuna Kristam #define EP_STCHG 0x05c 12749db4272SNagarjuna Kristam #define DEVNOTIF_LO 0x064 12849db4272SNagarjuna Kristam #define DEVNOTIF_LO_TRIG BIT(0) 12949db4272SNagarjuna Kristam #define DEVNOTIF_LO_TYPE_MASK GENMASK(7, 4) 13049db4272SNagarjuna Kristam #define DEVNOTIF_LO_TYPE(x) (((x) << 4) & DEVNOTIF_LO_TYPE_MASK) 13149db4272SNagarjuna Kristam #define DEVNOTIF_LO_TYPE_FUNCTION_WAKE 0x1 13249db4272SNagarjuna Kristam #define DEVNOTIF_HI 0x068 13349db4272SNagarjuna Kristam #define PORTHALT 0x06c 13449db4272SNagarjuna Kristam #define PORTHALT_HALT_LTSSM BIT(0) 13549db4272SNagarjuna Kristam #define PORTHALT_HALT_REJECT BIT(1) 13649db4272SNagarjuna Kristam #define PORTHALT_STCHG_REQ BIT(20) 13749db4272SNagarjuna Kristam #define PORTHALT_STCHG_INTR_EN BIT(24) 13849db4272SNagarjuna Kristam #define PORT_TM 0x070 13949db4272SNagarjuna Kristam #define EP_THREAD_ACTIVE 0x074 14049db4272SNagarjuna Kristam #define EP_STOPPED 0x078 14149db4272SNagarjuna Kristam #define HSFSPI_COUNT0 0x100 14249db4272SNagarjuna Kristam #define HSFSPI_COUNT13 0x134 14349db4272SNagarjuna Kristam #define HSFSPI_COUNT13_U2_RESUME_K_DURATION_MASK GENMASK(29, 0) 14449db4272SNagarjuna Kristam #define HSFSPI_COUNT13_U2_RESUME_K_DURATION(x) ((x) & \ 14549db4272SNagarjuna Kristam HSFSPI_COUNT13_U2_RESUME_K_DURATION_MASK) 14649db4272SNagarjuna Kristam #define BLCG 0x840 14749db4272SNagarjuna Kristam #define SSPX_CORE_CNT0 0x610 14849db4272SNagarjuna Kristam #define SSPX_CORE_CNT0_PING_TBURST_MASK GENMASK(7, 0) 14949db4272SNagarjuna Kristam #define SSPX_CORE_CNT0_PING_TBURST(x) ((x) & SSPX_CORE_CNT0_PING_TBURST_MASK) 15049db4272SNagarjuna Kristam #define SSPX_CORE_CNT30 0x688 15149db4272SNagarjuna Kristam #define SSPX_CORE_CNT30_LMPITP_TIMER_MASK GENMASK(19, 0) 15249db4272SNagarjuna Kristam #define SSPX_CORE_CNT30_LMPITP_TIMER(x) ((x) & \ 15349db4272SNagarjuna Kristam SSPX_CORE_CNT30_LMPITP_TIMER_MASK) 15449db4272SNagarjuna Kristam #define SSPX_CORE_CNT32 0x690 15549db4272SNagarjuna Kristam #define SSPX_CORE_CNT32_POLL_TBURST_MAX_MASK GENMASK(7, 0) 15649db4272SNagarjuna Kristam #define SSPX_CORE_CNT32_POLL_TBURST_MAX(x) ((x) & \ 15749db4272SNagarjuna Kristam SSPX_CORE_CNT32_POLL_TBURST_MAX_MASK) 15888607a82SNagarjuna Kristam #define SSPX_CORE_CNT56 0x6fc 15988607a82SNagarjuna Kristam #define SSPX_CORE_CNT56_SCD_BIT0_TRPT_MAX_MASK GENMASK(19, 0) 16088607a82SNagarjuna Kristam #define SSPX_CORE_CNT56_SCD_BIT0_TRPT_MAX(x) ((x) & \ 16188607a82SNagarjuna Kristam SSPX_CORE_CNT56_SCD_BIT0_TRPT_MAX_MASK) 16288607a82SNagarjuna Kristam #define SSPX_CORE_CNT57 0x700 16388607a82SNagarjuna Kristam #define SSPX_CORE_CNT57_SCD_BIT1_TRPT_MAX_MASK GENMASK(19, 0) 16488607a82SNagarjuna Kristam #define SSPX_CORE_CNT57_SCD_BIT1_TRPT_MAX(x) ((x) & \ 16588607a82SNagarjuna Kristam SSPX_CORE_CNT57_SCD_BIT1_TRPT_MAX_MASK) 16688607a82SNagarjuna Kristam #define SSPX_CORE_CNT65 0x720 16788607a82SNagarjuna Kristam #define SSPX_CORE_CNT65_TX_SCD_END_TRPT_MID_MASK GENMASK(19, 0) 16888607a82SNagarjuna Kristam #define SSPX_CORE_CNT65_TX_SCD_END_TRPT_MID(x) ((x) & \ 16988607a82SNagarjuna Kristam SSPX_CORE_CNT65_TX_SCD_END_TRPT_MID_MASK) 17088607a82SNagarjuna Kristam #define SSPX_CORE_CNT66 0x724 17188607a82SNagarjuna Kristam #define SSPX_CORE_CNT66_TX_SCD_BIT0_TRPT_MID_MASK GENMASK(19, 0) 17288607a82SNagarjuna Kristam #define SSPX_CORE_CNT66_TX_SCD_BIT0_TRPT_MID(x) ((x) & \ 17388607a82SNagarjuna Kristam SSPX_CORE_CNT66_TX_SCD_BIT0_TRPT_MID_MASK) 17488607a82SNagarjuna Kristam #define SSPX_CORE_CNT67 0x728 17588607a82SNagarjuna Kristam #define SSPX_CORE_CNT67_TX_SCD_BIT1_TRPT_MID_MASK GENMASK(19, 0) 17688607a82SNagarjuna Kristam #define SSPX_CORE_CNT67_TX_SCD_BIT1_TRPT_MID(x) ((x) & \ 17788607a82SNagarjuna Kristam SSPX_CORE_CNT67_TX_SCD_BIT1_TRPT_MID_MASK) 17888607a82SNagarjuna Kristam #define SSPX_CORE_CNT72 0x73c 17988607a82SNagarjuna Kristam #define SSPX_CORE_CNT72_SCD_LFPS_TIMEOUT_MASK GENMASK(19, 0) 18088607a82SNagarjuna Kristam #define SSPX_CORE_CNT72_SCD_LFPS_TIMEOUT(x) ((x) & \ 18188607a82SNagarjuna Kristam SSPX_CORE_CNT72_SCD_LFPS_TIMEOUT_MASK) 18249db4272SNagarjuna Kristam #define SSPX_CORE_PADCTL4 0x750 18349db4272SNagarjuna Kristam #define SSPX_CORE_PADCTL4_RXDAT_VLD_TIMEOUT_U3_MASK GENMASK(19, 0) 18449db4272SNagarjuna Kristam #define SSPX_CORE_PADCTL4_RXDAT_VLD_TIMEOUT_U3(x) ((x) & \ 18549db4272SNagarjuna Kristam SSPX_CORE_PADCTL4_RXDAT_VLD_TIMEOUT_U3_MASK) 18649db4272SNagarjuna Kristam #define BLCG_DFPCI BIT(0) 18749db4272SNagarjuna Kristam #define BLCG_UFPCI BIT(1) 18849db4272SNagarjuna Kristam #define BLCG_FE BIT(2) 18949db4272SNagarjuna Kristam #define BLCG_COREPLL_PWRDN BIT(8) 19049db4272SNagarjuna Kristam #define BLCG_IOPLL_0_PWRDN BIT(9) 19149db4272SNagarjuna Kristam #define BLCG_IOPLL_1_PWRDN BIT(10) 19249db4272SNagarjuna Kristam #define BLCG_IOPLL_2_PWRDN BIT(11) 19349db4272SNagarjuna Kristam #define BLCG_ALL 0x1ff 19449db4272SNagarjuna Kristam #define CFG_DEV_SSPI_XFER 0x858 19549db4272SNagarjuna Kristam #define CFG_DEV_SSPI_XFER_ACKTIMEOUT_MASK GENMASK(31, 0) 19649db4272SNagarjuna Kristam #define CFG_DEV_SSPI_XFER_ACKTIMEOUT(x) ((x) & \ 19749db4272SNagarjuna Kristam CFG_DEV_SSPI_XFER_ACKTIMEOUT_MASK) 19849db4272SNagarjuna Kristam #define CFG_DEV_FE 0x85c 19949db4272SNagarjuna Kristam #define CFG_DEV_FE_PORTREGSEL_MASK GENMASK(1, 0) 20049db4272SNagarjuna Kristam #define CFG_DEV_FE_PORTREGSEL_SS_PI 1 20149db4272SNagarjuna Kristam #define CFG_DEV_FE_PORTREGSEL_HSFS_PI 2 20249db4272SNagarjuna Kristam #define CFG_DEV_FE_PORTREGSEL(x) ((x) & CFG_DEV_FE_PORTREGSEL_MASK) 20349db4272SNagarjuna Kristam #define CFG_DEV_FE_INFINITE_SS_RETRY BIT(29) 20449db4272SNagarjuna Kristam 20549db4272SNagarjuna Kristam /* FPCI registers */ 20649db4272SNagarjuna Kristam #define XUSB_DEV_CFG_1 0x004 20749db4272SNagarjuna Kristam #define XUSB_DEV_CFG_1_IO_SPACE_EN BIT(0) 20849db4272SNagarjuna Kristam #define XUSB_DEV_CFG_1_MEMORY_SPACE_EN BIT(1) 20949db4272SNagarjuna Kristam #define XUSB_DEV_CFG_1_BUS_MASTER_EN BIT(2) 21049db4272SNagarjuna Kristam #define XUSB_DEV_CFG_4 0x010 21149db4272SNagarjuna Kristam #define XUSB_DEV_CFG_4_BASE_ADDR_MASK GENMASK(31, 15) 21249db4272SNagarjuna Kristam #define XUSB_DEV_CFG_5 0x014 21349db4272SNagarjuna Kristam 21449db4272SNagarjuna Kristam /* IPFS registers */ 21549db4272SNagarjuna Kristam #define XUSB_DEV_CONFIGURATION_0 0x180 21649db4272SNagarjuna Kristam #define XUSB_DEV_CONFIGURATION_0_EN_FPCI BIT(0) 21749db4272SNagarjuna Kristam #define XUSB_DEV_INTR_MASK_0 0x188 21849db4272SNagarjuna Kristam #define XUSB_DEV_INTR_MASK_0_IP_INT_MASK BIT(16) 21949db4272SNagarjuna Kristam 22049db4272SNagarjuna Kristam struct tegra_xudc_ep_context { 22149db4272SNagarjuna Kristam __le32 info0; 22249db4272SNagarjuna Kristam __le32 info1; 22349db4272SNagarjuna Kristam __le32 deq_lo; 22449db4272SNagarjuna Kristam __le32 deq_hi; 22549db4272SNagarjuna Kristam __le32 tx_info; 22649db4272SNagarjuna Kristam __le32 rsvd[11]; 22749db4272SNagarjuna Kristam }; 22849db4272SNagarjuna Kristam 22949db4272SNagarjuna Kristam #define EP_STATE_DISABLED 0 23049db4272SNagarjuna Kristam #define EP_STATE_RUNNING 1 23149db4272SNagarjuna Kristam #define EP_STATE_HALTED 2 23249db4272SNagarjuna Kristam #define EP_STATE_STOPPED 3 23349db4272SNagarjuna Kristam #define EP_STATE_ERROR 4 23449db4272SNagarjuna Kristam 23549db4272SNagarjuna Kristam #define EP_TYPE_INVALID 0 23649db4272SNagarjuna Kristam #define EP_TYPE_ISOCH_OUT 1 23749db4272SNagarjuna Kristam #define EP_TYPE_BULK_OUT 2 23849db4272SNagarjuna Kristam #define EP_TYPE_INTERRUPT_OUT 3 23949db4272SNagarjuna Kristam #define EP_TYPE_CONTROL 4 24049db4272SNagarjuna Kristam #define EP_TYPE_ISCOH_IN 5 24149db4272SNagarjuna Kristam #define EP_TYPE_BULK_IN 6 24249db4272SNagarjuna Kristam #define EP_TYPE_INTERRUPT_IN 7 24349db4272SNagarjuna Kristam 24449db4272SNagarjuna Kristam #define BUILD_EP_CONTEXT_RW(name, member, shift, mask) \ 24549db4272SNagarjuna Kristam static inline u32 ep_ctx_read_##name(struct tegra_xudc_ep_context *ctx) \ 24649db4272SNagarjuna Kristam { \ 24749db4272SNagarjuna Kristam return (le32_to_cpu(ctx->member) >> (shift)) & (mask); \ 24849db4272SNagarjuna Kristam } \ 24949db4272SNagarjuna Kristam static inline void \ 25049db4272SNagarjuna Kristam ep_ctx_write_##name(struct tegra_xudc_ep_context *ctx, u32 val) \ 25149db4272SNagarjuna Kristam { \ 25249db4272SNagarjuna Kristam u32 tmp; \ 25349db4272SNagarjuna Kristam \ 25449db4272SNagarjuna Kristam tmp = le32_to_cpu(ctx->member) & ~((mask) << (shift)); \ 25549db4272SNagarjuna Kristam tmp |= (val & (mask)) << (shift); \ 25649db4272SNagarjuna Kristam ctx->member = cpu_to_le32(tmp); \ 25749db4272SNagarjuna Kristam } 25849db4272SNagarjuna Kristam 25949db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(state, info0, 0, 0x7) 26049db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(mult, info0, 8, 0x3) 26149db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(max_pstreams, info0, 10, 0x1f) 26249db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(lsa, info0, 15, 0x1) 26349db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(interval, info0, 16, 0xff) 26449db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(cerr, info1, 1, 0x3) 26549db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(type, info1, 3, 0x7) 26649db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(hid, info1, 7, 0x1) 26749db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(max_burst_size, info1, 8, 0xff) 26849db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(max_packet_size, info1, 16, 0xffff) 26949db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(dcs, deq_lo, 0, 0x1) 27049db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(deq_lo, deq_lo, 4, 0xfffffff) 27149db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(deq_hi, deq_hi, 0, 0xffffffff) 27249db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(avg_trb_len, tx_info, 0, 0xffff) 27349db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(max_esit_payload, tx_info, 16, 0xffff) 27449db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(edtla, rsvd[0], 0, 0xffffff) 2757bd42fb9SWayne Chang BUILD_EP_CONTEXT_RW(rsvd, rsvd[0], 24, 0x1) 27649db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(partial_td, rsvd[0], 25, 0x1) 2777bd42fb9SWayne Chang BUILD_EP_CONTEXT_RW(splitxstate, rsvd[0], 26, 0x1) 2787bd42fb9SWayne Chang BUILD_EP_CONTEXT_RW(seq_num, rsvd[0], 27, 0x1f) 27949db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(cerrcnt, rsvd[1], 18, 0x3) 28049db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(data_offset, rsvd[2], 0, 0x1ffff) 28149db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(numtrbs, rsvd[2], 22, 0x1f) 28249db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(devaddr, rsvd[6], 0, 0x7f) 28349db4272SNagarjuna Kristam 28449db4272SNagarjuna Kristam static inline u64 ep_ctx_read_deq_ptr(struct tegra_xudc_ep_context *ctx) 28549db4272SNagarjuna Kristam { 28649db4272SNagarjuna Kristam return ((u64)ep_ctx_read_deq_hi(ctx) << 32) | 28749db4272SNagarjuna Kristam (ep_ctx_read_deq_lo(ctx) << 4); 28849db4272SNagarjuna Kristam } 28949db4272SNagarjuna Kristam 29049db4272SNagarjuna Kristam static inline void 29149db4272SNagarjuna Kristam ep_ctx_write_deq_ptr(struct tegra_xudc_ep_context *ctx, u64 addr) 29249db4272SNagarjuna Kristam { 29349db4272SNagarjuna Kristam ep_ctx_write_deq_lo(ctx, lower_32_bits(addr) >> 4); 29449db4272SNagarjuna Kristam ep_ctx_write_deq_hi(ctx, upper_32_bits(addr)); 29549db4272SNagarjuna Kristam } 29649db4272SNagarjuna Kristam 29749db4272SNagarjuna Kristam struct tegra_xudc_trb { 29849db4272SNagarjuna Kristam __le32 data_lo; 29949db4272SNagarjuna Kristam __le32 data_hi; 30049db4272SNagarjuna Kristam __le32 status; 30149db4272SNagarjuna Kristam __le32 control; 30249db4272SNagarjuna Kristam }; 30349db4272SNagarjuna Kristam 30449db4272SNagarjuna Kristam #define TRB_TYPE_RSVD 0 30549db4272SNagarjuna Kristam #define TRB_TYPE_NORMAL 1 30649db4272SNagarjuna Kristam #define TRB_TYPE_SETUP_STAGE 2 30749db4272SNagarjuna Kristam #define TRB_TYPE_DATA_STAGE 3 30849db4272SNagarjuna Kristam #define TRB_TYPE_STATUS_STAGE 4 30949db4272SNagarjuna Kristam #define TRB_TYPE_ISOCH 5 31049db4272SNagarjuna Kristam #define TRB_TYPE_LINK 6 31149db4272SNagarjuna Kristam #define TRB_TYPE_TRANSFER_EVENT 32 31249db4272SNagarjuna Kristam #define TRB_TYPE_PORT_STATUS_CHANGE_EVENT 34 31349db4272SNagarjuna Kristam #define TRB_TYPE_STREAM 48 31449db4272SNagarjuna Kristam #define TRB_TYPE_SETUP_PACKET_EVENT 63 31549db4272SNagarjuna Kristam 31649db4272SNagarjuna Kristam #define TRB_CMPL_CODE_INVALID 0 31749db4272SNagarjuna Kristam #define TRB_CMPL_CODE_SUCCESS 1 31849db4272SNagarjuna Kristam #define TRB_CMPL_CODE_DATA_BUFFER_ERR 2 31949db4272SNagarjuna Kristam #define TRB_CMPL_CODE_BABBLE_DETECTED_ERR 3 32049db4272SNagarjuna Kristam #define TRB_CMPL_CODE_USB_TRANS_ERR 4 32149db4272SNagarjuna Kristam #define TRB_CMPL_CODE_TRB_ERR 5 32249db4272SNagarjuna Kristam #define TRB_CMPL_CODE_STALL 6 32349db4272SNagarjuna Kristam #define TRB_CMPL_CODE_INVALID_STREAM_TYPE_ERR 10 32449db4272SNagarjuna Kristam #define TRB_CMPL_CODE_SHORT_PACKET 13 32549db4272SNagarjuna Kristam #define TRB_CMPL_CODE_RING_UNDERRUN 14 32649db4272SNagarjuna Kristam #define TRB_CMPL_CODE_RING_OVERRUN 15 32749db4272SNagarjuna Kristam #define TRB_CMPL_CODE_EVENT_RING_FULL_ERR 21 32849db4272SNagarjuna Kristam #define TRB_CMPL_CODE_STOPPED 26 32949db4272SNagarjuna Kristam #define TRB_CMPL_CODE_ISOCH_BUFFER_OVERRUN 31 33049db4272SNagarjuna Kristam #define TRB_CMPL_CODE_STREAM_NUMP_ERROR 219 33149db4272SNagarjuna Kristam #define TRB_CMPL_CODE_PRIME_PIPE_RECEIVED 220 33249db4272SNagarjuna Kristam #define TRB_CMPL_CODE_HOST_REJECTED 221 33349db4272SNagarjuna Kristam #define TRB_CMPL_CODE_CTRL_DIR_ERR 222 33449db4272SNagarjuna Kristam #define TRB_CMPL_CODE_CTRL_SEQNUM_ERR 223 33549db4272SNagarjuna Kristam 33649db4272SNagarjuna Kristam #define BUILD_TRB_RW(name, member, shift, mask) \ 33749db4272SNagarjuna Kristam static inline u32 trb_read_##name(struct tegra_xudc_trb *trb) \ 33849db4272SNagarjuna Kristam { \ 33949db4272SNagarjuna Kristam return (le32_to_cpu(trb->member) >> (shift)) & (mask); \ 34049db4272SNagarjuna Kristam } \ 34149db4272SNagarjuna Kristam static inline void \ 34249db4272SNagarjuna Kristam trb_write_##name(struct tegra_xudc_trb *trb, u32 val) \ 34349db4272SNagarjuna Kristam { \ 34449db4272SNagarjuna Kristam u32 tmp; \ 34549db4272SNagarjuna Kristam \ 34649db4272SNagarjuna Kristam tmp = le32_to_cpu(trb->member) & ~((mask) << (shift)); \ 34749db4272SNagarjuna Kristam tmp |= (val & (mask)) << (shift); \ 34849db4272SNagarjuna Kristam trb->member = cpu_to_le32(tmp); \ 34949db4272SNagarjuna Kristam } 35049db4272SNagarjuna Kristam 35149db4272SNagarjuna Kristam BUILD_TRB_RW(data_lo, data_lo, 0, 0xffffffff) 35249db4272SNagarjuna Kristam BUILD_TRB_RW(data_hi, data_hi, 0, 0xffffffff) 35349db4272SNagarjuna Kristam BUILD_TRB_RW(seq_num, status, 0, 0xffff) 35449db4272SNagarjuna Kristam BUILD_TRB_RW(transfer_len, status, 0, 0xffffff) 35549db4272SNagarjuna Kristam BUILD_TRB_RW(td_size, status, 17, 0x1f) 35649db4272SNagarjuna Kristam BUILD_TRB_RW(cmpl_code, status, 24, 0xff) 35749db4272SNagarjuna Kristam BUILD_TRB_RW(cycle, control, 0, 0x1) 35849db4272SNagarjuna Kristam BUILD_TRB_RW(toggle_cycle, control, 1, 0x1) 35949db4272SNagarjuna Kristam BUILD_TRB_RW(isp, control, 2, 0x1) 36049db4272SNagarjuna Kristam BUILD_TRB_RW(chain, control, 4, 0x1) 36149db4272SNagarjuna Kristam BUILD_TRB_RW(ioc, control, 5, 0x1) 36249db4272SNagarjuna Kristam BUILD_TRB_RW(type, control, 10, 0x3f) 36349db4272SNagarjuna Kristam BUILD_TRB_RW(stream_id, control, 16, 0xffff) 36449db4272SNagarjuna Kristam BUILD_TRB_RW(endpoint_id, control, 16, 0x1f) 36549db4272SNagarjuna Kristam BUILD_TRB_RW(tlbpc, control, 16, 0xf) 36649db4272SNagarjuna Kristam BUILD_TRB_RW(data_stage_dir, control, 16, 0x1) 36749db4272SNagarjuna Kristam BUILD_TRB_RW(frame_id, control, 20, 0x7ff) 36849db4272SNagarjuna Kristam BUILD_TRB_RW(sia, control, 31, 0x1) 36949db4272SNagarjuna Kristam 37049db4272SNagarjuna Kristam static inline u64 trb_read_data_ptr(struct tegra_xudc_trb *trb) 37149db4272SNagarjuna Kristam { 37249db4272SNagarjuna Kristam return ((u64)trb_read_data_hi(trb) << 32) | 37349db4272SNagarjuna Kristam trb_read_data_lo(trb); 37449db4272SNagarjuna Kristam } 37549db4272SNagarjuna Kristam 37649db4272SNagarjuna Kristam static inline void trb_write_data_ptr(struct tegra_xudc_trb *trb, u64 addr) 37749db4272SNagarjuna Kristam { 37849db4272SNagarjuna Kristam trb_write_data_lo(trb, lower_32_bits(addr)); 37949db4272SNagarjuna Kristam trb_write_data_hi(trb, upper_32_bits(addr)); 38049db4272SNagarjuna Kristam } 38149db4272SNagarjuna Kristam 38249db4272SNagarjuna Kristam struct tegra_xudc_request { 38349db4272SNagarjuna Kristam struct usb_request usb_req; 38449db4272SNagarjuna Kristam 38549db4272SNagarjuna Kristam size_t buf_queued; 38649db4272SNagarjuna Kristam unsigned int trbs_queued; 38749db4272SNagarjuna Kristam unsigned int trbs_needed; 38849db4272SNagarjuna Kristam bool need_zlp; 38949db4272SNagarjuna Kristam 39049db4272SNagarjuna Kristam struct tegra_xudc_trb *first_trb; 39149db4272SNagarjuna Kristam struct tegra_xudc_trb *last_trb; 39249db4272SNagarjuna Kristam 39349db4272SNagarjuna Kristam struct list_head list; 39449db4272SNagarjuna Kristam }; 39549db4272SNagarjuna Kristam 39649db4272SNagarjuna Kristam struct tegra_xudc_ep { 39749db4272SNagarjuna Kristam struct tegra_xudc *xudc; 39849db4272SNagarjuna Kristam struct usb_ep usb_ep; 39949db4272SNagarjuna Kristam unsigned int index; 40049db4272SNagarjuna Kristam char name[8]; 40149db4272SNagarjuna Kristam 40249db4272SNagarjuna Kristam struct tegra_xudc_ep_context *context; 40349db4272SNagarjuna Kristam 40449db4272SNagarjuna Kristam #define XUDC_TRANSFER_RING_SIZE 64 40549db4272SNagarjuna Kristam struct tegra_xudc_trb *transfer_ring; 40649db4272SNagarjuna Kristam dma_addr_t transfer_ring_phys; 40749db4272SNagarjuna Kristam 40849db4272SNagarjuna Kristam unsigned int enq_ptr; 40949db4272SNagarjuna Kristam unsigned int deq_ptr; 41049db4272SNagarjuna Kristam bool pcs; 41149db4272SNagarjuna Kristam bool ring_full; 41249db4272SNagarjuna Kristam bool stream_rejected; 41349db4272SNagarjuna Kristam 41449db4272SNagarjuna Kristam struct list_head queue; 41549db4272SNagarjuna Kristam const struct usb_endpoint_descriptor *desc; 41649db4272SNagarjuna Kristam const struct usb_ss_ep_comp_descriptor *comp_desc; 41749db4272SNagarjuna Kristam }; 41849db4272SNagarjuna Kristam 41949db4272SNagarjuna Kristam struct tegra_xudc_sel_timing { 42049db4272SNagarjuna Kristam __u8 u1sel; 42149db4272SNagarjuna Kristam __u8 u1pel; 42249db4272SNagarjuna Kristam __le16 u2sel; 42349db4272SNagarjuna Kristam __le16 u2pel; 42449db4272SNagarjuna Kristam }; 42549db4272SNagarjuna Kristam 42649db4272SNagarjuna Kristam enum tegra_xudc_setup_state { 42749db4272SNagarjuna Kristam WAIT_FOR_SETUP, 42849db4272SNagarjuna Kristam DATA_STAGE_XFER, 42949db4272SNagarjuna Kristam DATA_STAGE_RECV, 43049db4272SNagarjuna Kristam STATUS_STAGE_XFER, 43149db4272SNagarjuna Kristam STATUS_STAGE_RECV, 43249db4272SNagarjuna Kristam }; 43349db4272SNagarjuna Kristam 43449db4272SNagarjuna Kristam struct tegra_xudc_setup_packet { 43549db4272SNagarjuna Kristam struct usb_ctrlrequest ctrl_req; 43649db4272SNagarjuna Kristam unsigned int seq_num; 43749db4272SNagarjuna Kristam }; 43849db4272SNagarjuna Kristam 43949db4272SNagarjuna Kristam struct tegra_xudc_save_regs { 44049db4272SNagarjuna Kristam u32 ctrl; 44149db4272SNagarjuna Kristam u32 portpm; 44249db4272SNagarjuna Kristam }; 44349db4272SNagarjuna Kristam 44449db4272SNagarjuna Kristam struct tegra_xudc { 44549db4272SNagarjuna Kristam struct device *dev; 44649db4272SNagarjuna Kristam const struct tegra_xudc_soc *soc; 44749db4272SNagarjuna Kristam struct tegra_xusb_padctl *padctl; 44849db4272SNagarjuna Kristam 44949db4272SNagarjuna Kristam spinlock_t lock; 45049db4272SNagarjuna Kristam 45149db4272SNagarjuna Kristam struct usb_gadget gadget; 45249db4272SNagarjuna Kristam struct usb_gadget_driver *driver; 45349db4272SNagarjuna Kristam 45449db4272SNagarjuna Kristam #define XUDC_NR_EVENT_RINGS 2 45549db4272SNagarjuna Kristam #define XUDC_EVENT_RING_SIZE 4096 45649db4272SNagarjuna Kristam struct tegra_xudc_trb *event_ring[XUDC_NR_EVENT_RINGS]; 45749db4272SNagarjuna Kristam dma_addr_t event_ring_phys[XUDC_NR_EVENT_RINGS]; 45849db4272SNagarjuna Kristam unsigned int event_ring_index; 45949db4272SNagarjuna Kristam unsigned int event_ring_deq_ptr; 46049db4272SNagarjuna Kristam bool ccs; 46149db4272SNagarjuna Kristam 46249db4272SNagarjuna Kristam #define XUDC_NR_EPS 32 46349db4272SNagarjuna Kristam struct tegra_xudc_ep ep[XUDC_NR_EPS]; 46449db4272SNagarjuna Kristam struct tegra_xudc_ep_context *ep_context; 46549db4272SNagarjuna Kristam dma_addr_t ep_context_phys; 46649db4272SNagarjuna Kristam 46749db4272SNagarjuna Kristam struct device *genpd_dev_device; 46849db4272SNagarjuna Kristam struct device *genpd_dev_ss; 46949db4272SNagarjuna Kristam struct device_link *genpd_dl_device; 47049db4272SNagarjuna Kristam struct device_link *genpd_dl_ss; 47149db4272SNagarjuna Kristam 47249db4272SNagarjuna Kristam struct dma_pool *transfer_ring_pool; 47349db4272SNagarjuna Kristam 47449db4272SNagarjuna Kristam bool queued_setup_packet; 47549db4272SNagarjuna Kristam struct tegra_xudc_setup_packet setup_packet; 47649db4272SNagarjuna Kristam enum tegra_xudc_setup_state setup_state; 47749db4272SNagarjuna Kristam u16 setup_seq_num; 47849db4272SNagarjuna Kristam 47949db4272SNagarjuna Kristam u16 dev_addr; 48049db4272SNagarjuna Kristam u16 isoch_delay; 48149db4272SNagarjuna Kristam struct tegra_xudc_sel_timing sel_timing; 48249db4272SNagarjuna Kristam u8 test_mode_pattern; 48349db4272SNagarjuna Kristam u16 status_buf; 48449db4272SNagarjuna Kristam struct tegra_xudc_request *ep0_req; 48549db4272SNagarjuna Kristam 48649db4272SNagarjuna Kristam bool pullup; 48749db4272SNagarjuna Kristam 48849db4272SNagarjuna Kristam unsigned int nr_enabled_eps; 48949db4272SNagarjuna Kristam unsigned int nr_isoch_eps; 49049db4272SNagarjuna Kristam 49149db4272SNagarjuna Kristam unsigned int device_state; 49249db4272SNagarjuna Kristam unsigned int resume_state; 49349db4272SNagarjuna Kristam 49449db4272SNagarjuna Kristam int irq; 49549db4272SNagarjuna Kristam 49649db4272SNagarjuna Kristam void __iomem *base; 49749db4272SNagarjuna Kristam resource_size_t phys_base; 49849db4272SNagarjuna Kristam void __iomem *ipfs; 49949db4272SNagarjuna Kristam void __iomem *fpci; 50049db4272SNagarjuna Kristam 50149db4272SNagarjuna Kristam struct regulator_bulk_data *supplies; 50249db4272SNagarjuna Kristam 50349db4272SNagarjuna Kristam struct clk_bulk_data *clks; 50449db4272SNagarjuna Kristam 5059ce0a14bSNagarjuna Kristam bool device_mode; 50649db4272SNagarjuna Kristam struct work_struct usb_role_sw_work; 50749db4272SNagarjuna Kristam 508b4e19931SNagarjuna Kristam struct phy **usb3_phy; 509b4e19931SNagarjuna Kristam struct phy *curr_usb3_phy; 510b4e19931SNagarjuna Kristam struct phy **utmi_phy; 511b4e19931SNagarjuna Kristam struct phy *curr_utmi_phy; 51249db4272SNagarjuna Kristam 51349db4272SNagarjuna Kristam struct tegra_xudc_save_regs saved_regs; 51449db4272SNagarjuna Kristam bool suspended; 51549db4272SNagarjuna Kristam bool powergated; 51649db4272SNagarjuna Kristam 517b4e19931SNagarjuna Kristam struct usb_phy **usbphy; 518ac82b56bSNagarjuna Kristam struct usb_phy *curr_usbphy; 519b77f2ffeSNagarjuna Kristam struct notifier_block vbus_nb; 520b77f2ffeSNagarjuna Kristam 52149db4272SNagarjuna Kristam struct completion disconnect_complete; 52249db4272SNagarjuna Kristam 52349db4272SNagarjuna Kristam bool selfpowered; 52449db4272SNagarjuna Kristam 52549db4272SNagarjuna Kristam #define TOGGLE_VBUS_WAIT_MS 100 52649db4272SNagarjuna Kristam struct delayed_work plc_reset_work; 52749db4272SNagarjuna Kristam bool wait_csc; 52849db4272SNagarjuna Kristam 52949db4272SNagarjuna Kristam struct delayed_work port_reset_war_work; 53049db4272SNagarjuna Kristam bool wait_for_sec_prc; 53149db4272SNagarjuna Kristam }; 53249db4272SNagarjuna Kristam 53349db4272SNagarjuna Kristam #define XUDC_TRB_MAX_BUFFER_SIZE 65536 53449db4272SNagarjuna Kristam #define XUDC_MAX_ISOCH_EPS 4 53549db4272SNagarjuna Kristam #define XUDC_INTERRUPT_MODERATION_US 0 53649db4272SNagarjuna Kristam 53749db4272SNagarjuna Kristam static struct usb_endpoint_descriptor tegra_xudc_ep0_desc = { 53849db4272SNagarjuna Kristam .bLength = USB_DT_ENDPOINT_SIZE, 53949db4272SNagarjuna Kristam .bDescriptorType = USB_DT_ENDPOINT, 54049db4272SNagarjuna Kristam .bEndpointAddress = 0, 54149db4272SNagarjuna Kristam .bmAttributes = USB_ENDPOINT_XFER_CONTROL, 54249db4272SNagarjuna Kristam .wMaxPacketSize = cpu_to_le16(64), 54349db4272SNagarjuna Kristam }; 54449db4272SNagarjuna Kristam 54549db4272SNagarjuna Kristam struct tegra_xudc_soc { 54649db4272SNagarjuna Kristam const char * const *supply_names; 54749db4272SNagarjuna Kristam unsigned int num_supplies; 54849db4272SNagarjuna Kristam const char * const *clock_names; 54949db4272SNagarjuna Kristam unsigned int num_clks; 550b4e19931SNagarjuna Kristam unsigned int num_phys; 55149db4272SNagarjuna Kristam bool u1_enable; 55249db4272SNagarjuna Kristam bool u2_enable; 55349db4272SNagarjuna Kristam bool lpm_enable; 55449db4272SNagarjuna Kristam bool invalid_seq_num; 55549db4272SNagarjuna Kristam bool pls_quirk; 55649db4272SNagarjuna Kristam bool port_reset_quirk; 55788607a82SNagarjuna Kristam bool port_speed_quirk; 55849db4272SNagarjuna Kristam bool has_ipfs; 55949db4272SNagarjuna Kristam }; 56049db4272SNagarjuna Kristam 56149db4272SNagarjuna Kristam static inline u32 fpci_readl(struct tegra_xudc *xudc, unsigned int offset) 56249db4272SNagarjuna Kristam { 56349db4272SNagarjuna Kristam return readl(xudc->fpci + offset); 56449db4272SNagarjuna Kristam } 56549db4272SNagarjuna Kristam 56649db4272SNagarjuna Kristam static inline void fpci_writel(struct tegra_xudc *xudc, u32 val, 56749db4272SNagarjuna Kristam unsigned int offset) 56849db4272SNagarjuna Kristam { 56949db4272SNagarjuna Kristam writel(val, xudc->fpci + offset); 57049db4272SNagarjuna Kristam } 57149db4272SNagarjuna Kristam 57249db4272SNagarjuna Kristam static inline u32 ipfs_readl(struct tegra_xudc *xudc, unsigned int offset) 57349db4272SNagarjuna Kristam { 57449db4272SNagarjuna Kristam return readl(xudc->ipfs + offset); 57549db4272SNagarjuna Kristam } 57649db4272SNagarjuna Kristam 57749db4272SNagarjuna Kristam static inline void ipfs_writel(struct tegra_xudc *xudc, u32 val, 57849db4272SNagarjuna Kristam unsigned int offset) 57949db4272SNagarjuna Kristam { 58049db4272SNagarjuna Kristam writel(val, xudc->ipfs + offset); 58149db4272SNagarjuna Kristam } 58249db4272SNagarjuna Kristam 58349db4272SNagarjuna Kristam static inline u32 xudc_readl(struct tegra_xudc *xudc, unsigned int offset) 58449db4272SNagarjuna Kristam { 58549db4272SNagarjuna Kristam return readl(xudc->base + offset); 58649db4272SNagarjuna Kristam } 58749db4272SNagarjuna Kristam 58849db4272SNagarjuna Kristam static inline void xudc_writel(struct tegra_xudc *xudc, u32 val, 58949db4272SNagarjuna Kristam unsigned int offset) 59049db4272SNagarjuna Kristam { 59149db4272SNagarjuna Kristam writel(val, xudc->base + offset); 59249db4272SNagarjuna Kristam } 59349db4272SNagarjuna Kristam 59449db4272SNagarjuna Kristam static inline int xudc_readl_poll(struct tegra_xudc *xudc, 59549db4272SNagarjuna Kristam unsigned int offset, u32 mask, u32 val) 59649db4272SNagarjuna Kristam { 59749db4272SNagarjuna Kristam u32 regval; 59849db4272SNagarjuna Kristam 59949db4272SNagarjuna Kristam return readl_poll_timeout_atomic(xudc->base + offset, regval, 60049db4272SNagarjuna Kristam (regval & mask) == val, 1, 100); 60149db4272SNagarjuna Kristam } 60249db4272SNagarjuna Kristam 60349db4272SNagarjuna Kristam static inline struct tegra_xudc *to_xudc(struct usb_gadget *gadget) 60449db4272SNagarjuna Kristam { 60549db4272SNagarjuna Kristam return container_of(gadget, struct tegra_xudc, gadget); 60649db4272SNagarjuna Kristam } 60749db4272SNagarjuna Kristam 60849db4272SNagarjuna Kristam static inline struct tegra_xudc_ep *to_xudc_ep(struct usb_ep *ep) 60949db4272SNagarjuna Kristam { 61049db4272SNagarjuna Kristam return container_of(ep, struct tegra_xudc_ep, usb_ep); 61149db4272SNagarjuna Kristam } 61249db4272SNagarjuna Kristam 61349db4272SNagarjuna Kristam static inline struct tegra_xudc_request *to_xudc_req(struct usb_request *req) 61449db4272SNagarjuna Kristam { 61549db4272SNagarjuna Kristam return container_of(req, struct tegra_xudc_request, usb_req); 61649db4272SNagarjuna Kristam } 61749db4272SNagarjuna Kristam 61849db4272SNagarjuna Kristam static inline void dump_trb(struct tegra_xudc *xudc, const char *type, 61949db4272SNagarjuna Kristam struct tegra_xudc_trb *trb) 62049db4272SNagarjuna Kristam { 62149db4272SNagarjuna Kristam dev_dbg(xudc->dev, 62249db4272SNagarjuna Kristam "%s: %p, lo = %#x, hi = %#x, status = %#x, control = %#x\n", 62349db4272SNagarjuna Kristam type, trb, trb->data_lo, trb->data_hi, trb->status, 62449db4272SNagarjuna Kristam trb->control); 62549db4272SNagarjuna Kristam } 62649db4272SNagarjuna Kristam 62788607a82SNagarjuna Kristam static void tegra_xudc_limit_port_speed(struct tegra_xudc *xudc) 62888607a82SNagarjuna Kristam { 62988607a82SNagarjuna Kristam u32 val; 63088607a82SNagarjuna Kristam 63188607a82SNagarjuna Kristam /* limit port speed to gen 1 */ 63288607a82SNagarjuna Kristam val = xudc_readl(xudc, SSPX_CORE_CNT56); 63388607a82SNagarjuna Kristam val &= ~(SSPX_CORE_CNT56_SCD_BIT0_TRPT_MAX_MASK); 63488607a82SNagarjuna Kristam val |= SSPX_CORE_CNT56_SCD_BIT0_TRPT_MAX(0x260); 63588607a82SNagarjuna Kristam xudc_writel(xudc, val, SSPX_CORE_CNT56); 63688607a82SNagarjuna Kristam 63788607a82SNagarjuna Kristam val = xudc_readl(xudc, SSPX_CORE_CNT57); 63888607a82SNagarjuna Kristam val &= ~(SSPX_CORE_CNT57_SCD_BIT1_TRPT_MAX_MASK); 63988607a82SNagarjuna Kristam val |= SSPX_CORE_CNT57_SCD_BIT1_TRPT_MAX(0x6D6); 64088607a82SNagarjuna Kristam xudc_writel(xudc, val, SSPX_CORE_CNT57); 64188607a82SNagarjuna Kristam 64288607a82SNagarjuna Kristam val = xudc_readl(xudc, SSPX_CORE_CNT65); 64388607a82SNagarjuna Kristam val &= ~(SSPX_CORE_CNT65_TX_SCD_END_TRPT_MID_MASK); 64488607a82SNagarjuna Kristam val |= SSPX_CORE_CNT65_TX_SCD_END_TRPT_MID(0x4B0); 64588607a82SNagarjuna Kristam xudc_writel(xudc, val, SSPX_CORE_CNT66); 64688607a82SNagarjuna Kristam 64788607a82SNagarjuna Kristam val = xudc_readl(xudc, SSPX_CORE_CNT66); 64888607a82SNagarjuna Kristam val &= ~(SSPX_CORE_CNT66_TX_SCD_BIT0_TRPT_MID_MASK); 64988607a82SNagarjuna Kristam val |= SSPX_CORE_CNT66_TX_SCD_BIT0_TRPT_MID(0x4B0); 65088607a82SNagarjuna Kristam xudc_writel(xudc, val, SSPX_CORE_CNT66); 65188607a82SNagarjuna Kristam 65288607a82SNagarjuna Kristam val = xudc_readl(xudc, SSPX_CORE_CNT67); 65388607a82SNagarjuna Kristam val &= ~(SSPX_CORE_CNT67_TX_SCD_BIT1_TRPT_MID_MASK); 65488607a82SNagarjuna Kristam val |= SSPX_CORE_CNT67_TX_SCD_BIT1_TRPT_MID(0x4B0); 65588607a82SNagarjuna Kristam xudc_writel(xudc, val, SSPX_CORE_CNT67); 65688607a82SNagarjuna Kristam 65788607a82SNagarjuna Kristam val = xudc_readl(xudc, SSPX_CORE_CNT72); 65888607a82SNagarjuna Kristam val &= ~(SSPX_CORE_CNT72_SCD_LFPS_TIMEOUT_MASK); 65988607a82SNagarjuna Kristam val |= SSPX_CORE_CNT72_SCD_LFPS_TIMEOUT(0x10); 66088607a82SNagarjuna Kristam xudc_writel(xudc, val, SSPX_CORE_CNT72); 66188607a82SNagarjuna Kristam } 66288607a82SNagarjuna Kristam 66388607a82SNagarjuna Kristam static void tegra_xudc_restore_port_speed(struct tegra_xudc *xudc) 66488607a82SNagarjuna Kristam { 66588607a82SNagarjuna Kristam u32 val; 66688607a82SNagarjuna Kristam 66788607a82SNagarjuna Kristam /* restore port speed to gen2 */ 66888607a82SNagarjuna Kristam val = xudc_readl(xudc, SSPX_CORE_CNT56); 66988607a82SNagarjuna Kristam val &= ~(SSPX_CORE_CNT56_SCD_BIT0_TRPT_MAX_MASK); 67088607a82SNagarjuna Kristam val |= SSPX_CORE_CNT56_SCD_BIT0_TRPT_MAX(0x438); 67188607a82SNagarjuna Kristam xudc_writel(xudc, val, SSPX_CORE_CNT56); 67288607a82SNagarjuna Kristam 67388607a82SNagarjuna Kristam val = xudc_readl(xudc, SSPX_CORE_CNT57); 67488607a82SNagarjuna Kristam val &= ~(SSPX_CORE_CNT57_SCD_BIT1_TRPT_MAX_MASK); 67588607a82SNagarjuna Kristam val |= SSPX_CORE_CNT57_SCD_BIT1_TRPT_MAX(0x528); 67688607a82SNagarjuna Kristam xudc_writel(xudc, val, SSPX_CORE_CNT57); 67788607a82SNagarjuna Kristam 67888607a82SNagarjuna Kristam val = xudc_readl(xudc, SSPX_CORE_CNT65); 67988607a82SNagarjuna Kristam val &= ~(SSPX_CORE_CNT65_TX_SCD_END_TRPT_MID_MASK); 68088607a82SNagarjuna Kristam val |= SSPX_CORE_CNT65_TX_SCD_END_TRPT_MID(0xE10); 68188607a82SNagarjuna Kristam xudc_writel(xudc, val, SSPX_CORE_CNT66); 68288607a82SNagarjuna Kristam 68388607a82SNagarjuna Kristam val = xudc_readl(xudc, SSPX_CORE_CNT66); 68488607a82SNagarjuna Kristam val &= ~(SSPX_CORE_CNT66_TX_SCD_BIT0_TRPT_MID_MASK); 68588607a82SNagarjuna Kristam val |= SSPX_CORE_CNT66_TX_SCD_BIT0_TRPT_MID(0x348); 68688607a82SNagarjuna Kristam xudc_writel(xudc, val, SSPX_CORE_CNT66); 68788607a82SNagarjuna Kristam 68888607a82SNagarjuna Kristam val = xudc_readl(xudc, SSPX_CORE_CNT67); 68988607a82SNagarjuna Kristam val &= ~(SSPX_CORE_CNT67_TX_SCD_BIT1_TRPT_MID_MASK); 69088607a82SNagarjuna Kristam val |= SSPX_CORE_CNT67_TX_SCD_BIT1_TRPT_MID(0x5a0); 69188607a82SNagarjuna Kristam xudc_writel(xudc, val, SSPX_CORE_CNT67); 69288607a82SNagarjuna Kristam 69388607a82SNagarjuna Kristam val = xudc_readl(xudc, SSPX_CORE_CNT72); 69488607a82SNagarjuna Kristam val &= ~(SSPX_CORE_CNT72_SCD_LFPS_TIMEOUT_MASK); 69588607a82SNagarjuna Kristam val |= SSPX_CORE_CNT72_SCD_LFPS_TIMEOUT(0x1c21); 69688607a82SNagarjuna Kristam xudc_writel(xudc, val, SSPX_CORE_CNT72); 69788607a82SNagarjuna Kristam } 69888607a82SNagarjuna Kristam 69949db4272SNagarjuna Kristam static void tegra_xudc_device_mode_on(struct tegra_xudc *xudc) 70049db4272SNagarjuna Kristam { 70149db4272SNagarjuna Kristam int err; 70249db4272SNagarjuna Kristam 70349db4272SNagarjuna Kristam pm_runtime_get_sync(xudc->dev); 70449db4272SNagarjuna Kristam 705a88520bfSJim Lin tegra_phy_xusb_utmi_pad_power_on(xudc->curr_utmi_phy); 706a88520bfSJim Lin 707b4e19931SNagarjuna Kristam err = phy_power_on(xudc->curr_utmi_phy); 70849db4272SNagarjuna Kristam if (err < 0) 709de21e728SThierry Reding dev_err(xudc->dev, "UTMI power on failed: %d\n", err); 71049db4272SNagarjuna Kristam 711b4e19931SNagarjuna Kristam err = phy_power_on(xudc->curr_usb3_phy); 71249db4272SNagarjuna Kristam if (err < 0) 713de21e728SThierry Reding dev_err(xudc->dev, "USB3 PHY power on failed: %d\n", err); 71449db4272SNagarjuna Kristam 71549db4272SNagarjuna Kristam dev_dbg(xudc->dev, "device mode on\n"); 71649db4272SNagarjuna Kristam 717b4e19931SNagarjuna Kristam phy_set_mode_ext(xudc->curr_utmi_phy, PHY_MODE_USB_OTG, 718b4e19931SNagarjuna Kristam USB_ROLE_DEVICE); 71949db4272SNagarjuna Kristam } 72049db4272SNagarjuna Kristam 72149db4272SNagarjuna Kristam static void tegra_xudc_device_mode_off(struct tegra_xudc *xudc) 72249db4272SNagarjuna Kristam { 72349db4272SNagarjuna Kristam bool connected = false; 72449db4272SNagarjuna Kristam u32 pls, val; 72549db4272SNagarjuna Kristam int err; 72649db4272SNagarjuna Kristam 72749db4272SNagarjuna Kristam dev_dbg(xudc->dev, "device mode off\n"); 72849db4272SNagarjuna Kristam 72949db4272SNagarjuna Kristam connected = !!(xudc_readl(xudc, PORTSC) & PORTSC_CCS); 73049db4272SNagarjuna Kristam 73149db4272SNagarjuna Kristam reinit_completion(&xudc->disconnect_complete); 73249db4272SNagarjuna Kristam 73388607a82SNagarjuna Kristam if (xudc->soc->port_speed_quirk) 73488607a82SNagarjuna Kristam tegra_xudc_restore_port_speed(xudc); 73588607a82SNagarjuna Kristam 736b4e19931SNagarjuna Kristam phy_set_mode_ext(xudc->curr_utmi_phy, PHY_MODE_USB_OTG, USB_ROLE_NONE); 73749db4272SNagarjuna Kristam 73849db4272SNagarjuna Kristam pls = (xudc_readl(xudc, PORTSC) & PORTSC_PLS_MASK) >> 73949db4272SNagarjuna Kristam PORTSC_PLS_SHIFT; 74049db4272SNagarjuna Kristam 74149db4272SNagarjuna Kristam /* Direct link to U0 if disconnected in RESUME or U2. */ 74249db4272SNagarjuna Kristam if (xudc->soc->pls_quirk && xudc->gadget.speed == USB_SPEED_SUPER && 74349db4272SNagarjuna Kristam (pls == PORTSC_PLS_RESUME || pls == PORTSC_PLS_U2)) { 74449db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTPM); 74549db4272SNagarjuna Kristam val |= PORTPM_FRWE; 74649db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTPM); 74749db4272SNagarjuna Kristam 74849db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTSC); 74949db4272SNagarjuna Kristam val &= ~(PORTSC_CHANGE_MASK | PORTSC_PLS_MASK); 75049db4272SNagarjuna Kristam val |= PORTSC_LWS | PORTSC_PLS(PORTSC_PLS_U0); 75149db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTSC); 75249db4272SNagarjuna Kristam } 75349db4272SNagarjuna Kristam 75449db4272SNagarjuna Kristam /* Wait for disconnect event. */ 75549db4272SNagarjuna Kristam if (connected) 75649db4272SNagarjuna Kristam wait_for_completion(&xudc->disconnect_complete); 75749db4272SNagarjuna Kristam 75849db4272SNagarjuna Kristam /* Make sure interrupt handler has completed before powergating. */ 75949db4272SNagarjuna Kristam synchronize_irq(xudc->irq); 76049db4272SNagarjuna Kristam 761a88520bfSJim Lin tegra_phy_xusb_utmi_pad_power_down(xudc->curr_utmi_phy); 762a88520bfSJim Lin 763b4e19931SNagarjuna Kristam err = phy_power_off(xudc->curr_utmi_phy); 76449db4272SNagarjuna Kristam if (err < 0) 765de21e728SThierry Reding dev_err(xudc->dev, "UTMI PHY power off failed: %d\n", err); 76649db4272SNagarjuna Kristam 767b4e19931SNagarjuna Kristam err = phy_power_off(xudc->curr_usb3_phy); 76849db4272SNagarjuna Kristam if (err < 0) 769de21e728SThierry Reding dev_err(xudc->dev, "USB3 PHY power off failed: %d\n", err); 77049db4272SNagarjuna Kristam 77149db4272SNagarjuna Kristam pm_runtime_put(xudc->dev); 77249db4272SNagarjuna Kristam } 77349db4272SNagarjuna Kristam 77449db4272SNagarjuna Kristam static void tegra_xudc_usb_role_sw_work(struct work_struct *work) 77549db4272SNagarjuna Kristam { 77649db4272SNagarjuna Kristam struct tegra_xudc *xudc = container_of(work, struct tegra_xudc, 77749db4272SNagarjuna Kristam usb_role_sw_work); 77849db4272SNagarjuna Kristam 7799ce0a14bSNagarjuna Kristam if (xudc->device_mode) 78049db4272SNagarjuna Kristam tegra_xudc_device_mode_on(xudc); 78149db4272SNagarjuna Kristam else 78249db4272SNagarjuna Kristam tegra_xudc_device_mode_off(xudc); 78349db4272SNagarjuna Kristam } 78449db4272SNagarjuna Kristam 785b4e19931SNagarjuna Kristam static int tegra_xudc_get_phy_index(struct tegra_xudc *xudc, 786b4e19931SNagarjuna Kristam struct usb_phy *usbphy) 787b4e19931SNagarjuna Kristam { 788b4e19931SNagarjuna Kristam unsigned int i; 789b4e19931SNagarjuna Kristam 790b4e19931SNagarjuna Kristam for (i = 0; i < xudc->soc->num_phys; i++) { 791b4e19931SNagarjuna Kristam if (xudc->usbphy[i] && usbphy == xudc->usbphy[i]) 792b4e19931SNagarjuna Kristam return i; 793b4e19931SNagarjuna Kristam } 794b4e19931SNagarjuna Kristam 795b4e19931SNagarjuna Kristam dev_info(xudc->dev, "phy index could not be found for shared USB PHY"); 796b4e19931SNagarjuna Kristam return -1; 797b4e19931SNagarjuna Kristam } 798b4e19931SNagarjuna Kristam 799*2582d629SWayne Chang static void tegra_xudc_update_data_role(struct tegra_xudc *xudc, 800*2582d629SWayne Chang struct usb_phy *usbphy) 801b77f2ffeSNagarjuna Kristam { 802b4e19931SNagarjuna Kristam int phy_index; 803b77f2ffeSNagarjuna Kristam 804b77f2ffeSNagarjuna Kristam if ((xudc->device_mode && usbphy->last_event == USB_EVENT_VBUS) || 805b77f2ffeSNagarjuna Kristam (!xudc->device_mode && usbphy->last_event != USB_EVENT_VBUS)) { 806b77f2ffeSNagarjuna Kristam dev_dbg(xudc->dev, "Same role(%d) received. Ignore", 807b77f2ffeSNagarjuna Kristam xudc->device_mode); 808*2582d629SWayne Chang return; 809b77f2ffeSNagarjuna Kristam } 810b77f2ffeSNagarjuna Kristam 811b77f2ffeSNagarjuna Kristam xudc->device_mode = (usbphy->last_event == USB_EVENT_VBUS) ? true : 812b77f2ffeSNagarjuna Kristam false; 813b77f2ffeSNagarjuna Kristam 814b4e19931SNagarjuna Kristam phy_index = tegra_xudc_get_phy_index(xudc, usbphy); 815b4e19931SNagarjuna Kristam dev_dbg(xudc->dev, "%s(): current phy index is %d\n", __func__, 816b4e19931SNagarjuna Kristam phy_index); 817b4e19931SNagarjuna Kristam 818b4e19931SNagarjuna Kristam if (!xudc->suspended && phy_index != -1) { 819b4e19931SNagarjuna Kristam xudc->curr_utmi_phy = xudc->utmi_phy[phy_index]; 820b4e19931SNagarjuna Kristam xudc->curr_usb3_phy = xudc->usb3_phy[phy_index]; 821ac82b56bSNagarjuna Kristam xudc->curr_usbphy = usbphy; 822b77f2ffeSNagarjuna Kristam schedule_work(&xudc->usb_role_sw_work); 823b4e19931SNagarjuna Kristam } 824*2582d629SWayne Chang } 825*2582d629SWayne Chang 826*2582d629SWayne Chang static int tegra_xudc_vbus_notify(struct notifier_block *nb, 827*2582d629SWayne Chang unsigned long action, void *data) 828*2582d629SWayne Chang { 829*2582d629SWayne Chang struct tegra_xudc *xudc = container_of(nb, struct tegra_xudc, 830*2582d629SWayne Chang vbus_nb); 831*2582d629SWayne Chang struct usb_phy *usbphy = (struct usb_phy *)data; 832*2582d629SWayne Chang 833*2582d629SWayne Chang dev_dbg(xudc->dev, "%s(): event is %d\n", __func__, usbphy->last_event); 834*2582d629SWayne Chang 835*2582d629SWayne Chang tegra_xudc_update_data_role(xudc, usbphy); 836b77f2ffeSNagarjuna Kristam 837b77f2ffeSNagarjuna Kristam return NOTIFY_OK; 838b77f2ffeSNagarjuna Kristam } 839b77f2ffeSNagarjuna Kristam 84049db4272SNagarjuna Kristam static void tegra_xudc_plc_reset_work(struct work_struct *work) 84149db4272SNagarjuna Kristam { 84249db4272SNagarjuna Kristam struct delayed_work *dwork = to_delayed_work(work); 84349db4272SNagarjuna Kristam struct tegra_xudc *xudc = container_of(dwork, struct tegra_xudc, 84449db4272SNagarjuna Kristam plc_reset_work); 84549db4272SNagarjuna Kristam unsigned long flags; 84649db4272SNagarjuna Kristam 84749db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 84849db4272SNagarjuna Kristam 84949db4272SNagarjuna Kristam if (xudc->wait_csc) { 85049db4272SNagarjuna Kristam u32 pls = (xudc_readl(xudc, PORTSC) & PORTSC_PLS_MASK) >> 85149db4272SNagarjuna Kristam PORTSC_PLS_SHIFT; 85249db4272SNagarjuna Kristam 85349db4272SNagarjuna Kristam if (pls == PORTSC_PLS_INACTIVE) { 85449db4272SNagarjuna Kristam dev_info(xudc->dev, "PLS = Inactive. Toggle VBUS\n"); 855b4e19931SNagarjuna Kristam phy_set_mode_ext(xudc->curr_utmi_phy, PHY_MODE_USB_OTG, 856b9c9fd4aSNagarjuna Kristam USB_ROLE_NONE); 857b4e19931SNagarjuna Kristam phy_set_mode_ext(xudc->curr_utmi_phy, PHY_MODE_USB_OTG, 858b9c9fd4aSNagarjuna Kristam USB_ROLE_DEVICE); 859b9c9fd4aSNagarjuna Kristam 86049db4272SNagarjuna Kristam xudc->wait_csc = false; 86149db4272SNagarjuna Kristam } 86249db4272SNagarjuna Kristam } 86349db4272SNagarjuna Kristam 86449db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 86549db4272SNagarjuna Kristam } 86649db4272SNagarjuna Kristam 86749db4272SNagarjuna Kristam static void tegra_xudc_port_reset_war_work(struct work_struct *work) 86849db4272SNagarjuna Kristam { 86949db4272SNagarjuna Kristam struct delayed_work *dwork = to_delayed_work(work); 87049db4272SNagarjuna Kristam struct tegra_xudc *xudc = 87149db4272SNagarjuna Kristam container_of(dwork, struct tegra_xudc, port_reset_war_work); 87249db4272SNagarjuna Kristam unsigned long flags; 87349db4272SNagarjuna Kristam u32 pls; 87449db4272SNagarjuna Kristam int ret; 87549db4272SNagarjuna Kristam 87649db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 87749db4272SNagarjuna Kristam 8789ce0a14bSNagarjuna Kristam if (xudc->device_mode && xudc->wait_for_sec_prc) { 87949db4272SNagarjuna Kristam pls = (xudc_readl(xudc, PORTSC) & PORTSC_PLS_MASK) >> 88049db4272SNagarjuna Kristam PORTSC_PLS_SHIFT; 88149db4272SNagarjuna Kristam dev_dbg(xudc->dev, "pls = %x\n", pls); 88249db4272SNagarjuna Kristam 88349db4272SNagarjuna Kristam if (pls == PORTSC_PLS_DISABLED) { 88449db4272SNagarjuna Kristam dev_dbg(xudc->dev, "toggle vbus\n"); 88549db4272SNagarjuna Kristam /* PRC doesn't complete in 100ms, toggle the vbus */ 886b4e19931SNagarjuna Kristam ret = tegra_phy_xusb_utmi_port_reset( 887b4e19931SNagarjuna Kristam xudc->curr_utmi_phy); 88849db4272SNagarjuna Kristam if (ret == 1) 88949db4272SNagarjuna Kristam xudc->wait_for_sec_prc = 0; 89049db4272SNagarjuna Kristam } 89149db4272SNagarjuna Kristam } 89249db4272SNagarjuna Kristam 89349db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 89449db4272SNagarjuna Kristam } 89549db4272SNagarjuna Kristam 89649db4272SNagarjuna Kristam static dma_addr_t trb_virt_to_phys(struct tegra_xudc_ep *ep, 89749db4272SNagarjuna Kristam struct tegra_xudc_trb *trb) 89849db4272SNagarjuna Kristam { 89949db4272SNagarjuna Kristam unsigned int index; 90049db4272SNagarjuna Kristam 90149db4272SNagarjuna Kristam index = trb - ep->transfer_ring; 90249db4272SNagarjuna Kristam 90349db4272SNagarjuna Kristam if (WARN_ON(index >= XUDC_TRANSFER_RING_SIZE)) 90449db4272SNagarjuna Kristam return 0; 90549db4272SNagarjuna Kristam 90649db4272SNagarjuna Kristam return (ep->transfer_ring_phys + index * sizeof(*trb)); 90749db4272SNagarjuna Kristam } 90849db4272SNagarjuna Kristam 90949db4272SNagarjuna Kristam static struct tegra_xudc_trb *trb_phys_to_virt(struct tegra_xudc_ep *ep, 91049db4272SNagarjuna Kristam dma_addr_t addr) 91149db4272SNagarjuna Kristam { 91249db4272SNagarjuna Kristam struct tegra_xudc_trb *trb; 91349db4272SNagarjuna Kristam unsigned int index; 91449db4272SNagarjuna Kristam 91549db4272SNagarjuna Kristam index = (addr - ep->transfer_ring_phys) / sizeof(*trb); 91649db4272SNagarjuna Kristam 91749db4272SNagarjuna Kristam if (WARN_ON(index >= XUDC_TRANSFER_RING_SIZE)) 91849db4272SNagarjuna Kristam return NULL; 91949db4272SNagarjuna Kristam 92049db4272SNagarjuna Kristam trb = &ep->transfer_ring[index]; 92149db4272SNagarjuna Kristam 92249db4272SNagarjuna Kristam return trb; 92349db4272SNagarjuna Kristam } 92449db4272SNagarjuna Kristam 92549db4272SNagarjuna Kristam static void ep_reload(struct tegra_xudc *xudc, unsigned int ep) 92649db4272SNagarjuna Kristam { 92749db4272SNagarjuna Kristam xudc_writel(xudc, BIT(ep), EP_RELOAD); 92849db4272SNagarjuna Kristam xudc_readl_poll(xudc, EP_RELOAD, BIT(ep), 0); 92949db4272SNagarjuna Kristam } 93049db4272SNagarjuna Kristam 93149db4272SNagarjuna Kristam static void ep_pause(struct tegra_xudc *xudc, unsigned int ep) 93249db4272SNagarjuna Kristam { 93349db4272SNagarjuna Kristam u32 val; 93449db4272SNagarjuna Kristam 93549db4272SNagarjuna Kristam val = xudc_readl(xudc, EP_PAUSE); 93649db4272SNagarjuna Kristam if (val & BIT(ep)) 93749db4272SNagarjuna Kristam return; 93849db4272SNagarjuna Kristam val |= BIT(ep); 93949db4272SNagarjuna Kristam 94049db4272SNagarjuna Kristam xudc_writel(xudc, val, EP_PAUSE); 94149db4272SNagarjuna Kristam 94249db4272SNagarjuna Kristam xudc_readl_poll(xudc, EP_STCHG, BIT(ep), BIT(ep)); 94349db4272SNagarjuna Kristam 94449db4272SNagarjuna Kristam xudc_writel(xudc, BIT(ep), EP_STCHG); 94549db4272SNagarjuna Kristam } 94649db4272SNagarjuna Kristam 94749db4272SNagarjuna Kristam static void ep_unpause(struct tegra_xudc *xudc, unsigned int ep) 94849db4272SNagarjuna Kristam { 94949db4272SNagarjuna Kristam u32 val; 95049db4272SNagarjuna Kristam 95149db4272SNagarjuna Kristam val = xudc_readl(xudc, EP_PAUSE); 95249db4272SNagarjuna Kristam if (!(val & BIT(ep))) 95349db4272SNagarjuna Kristam return; 95449db4272SNagarjuna Kristam val &= ~BIT(ep); 95549db4272SNagarjuna Kristam 95649db4272SNagarjuna Kristam xudc_writel(xudc, val, EP_PAUSE); 95749db4272SNagarjuna Kristam 95849db4272SNagarjuna Kristam xudc_readl_poll(xudc, EP_STCHG, BIT(ep), BIT(ep)); 95949db4272SNagarjuna Kristam 96049db4272SNagarjuna Kristam xudc_writel(xudc, BIT(ep), EP_STCHG); 96149db4272SNagarjuna Kristam } 96249db4272SNagarjuna Kristam 96349db4272SNagarjuna Kristam static void ep_unpause_all(struct tegra_xudc *xudc) 96449db4272SNagarjuna Kristam { 96549db4272SNagarjuna Kristam u32 val; 96649db4272SNagarjuna Kristam 96749db4272SNagarjuna Kristam val = xudc_readl(xudc, EP_PAUSE); 96849db4272SNagarjuna Kristam 96949db4272SNagarjuna Kristam xudc_writel(xudc, 0, EP_PAUSE); 97049db4272SNagarjuna Kristam 97149db4272SNagarjuna Kristam xudc_readl_poll(xudc, EP_STCHG, val, val); 97249db4272SNagarjuna Kristam 97349db4272SNagarjuna Kristam xudc_writel(xudc, val, EP_STCHG); 97449db4272SNagarjuna Kristam } 97549db4272SNagarjuna Kristam 97649db4272SNagarjuna Kristam static void ep_halt(struct tegra_xudc *xudc, unsigned int ep) 97749db4272SNagarjuna Kristam { 97849db4272SNagarjuna Kristam u32 val; 97949db4272SNagarjuna Kristam 98049db4272SNagarjuna Kristam val = xudc_readl(xudc, EP_HALT); 98149db4272SNagarjuna Kristam if (val & BIT(ep)) 98249db4272SNagarjuna Kristam return; 98349db4272SNagarjuna Kristam val |= BIT(ep); 98449db4272SNagarjuna Kristam xudc_writel(xudc, val, EP_HALT); 98549db4272SNagarjuna Kristam 98649db4272SNagarjuna Kristam xudc_readl_poll(xudc, EP_STCHG, BIT(ep), BIT(ep)); 98749db4272SNagarjuna Kristam 98849db4272SNagarjuna Kristam xudc_writel(xudc, BIT(ep), EP_STCHG); 98949db4272SNagarjuna Kristam } 99049db4272SNagarjuna Kristam 99149db4272SNagarjuna Kristam static void ep_unhalt(struct tegra_xudc *xudc, unsigned int ep) 99249db4272SNagarjuna Kristam { 99349db4272SNagarjuna Kristam u32 val; 99449db4272SNagarjuna Kristam 99549db4272SNagarjuna Kristam val = xudc_readl(xudc, EP_HALT); 99649db4272SNagarjuna Kristam if (!(val & BIT(ep))) 99749db4272SNagarjuna Kristam return; 99849db4272SNagarjuna Kristam val &= ~BIT(ep); 99949db4272SNagarjuna Kristam xudc_writel(xudc, val, EP_HALT); 100049db4272SNagarjuna Kristam 100149db4272SNagarjuna Kristam xudc_readl_poll(xudc, EP_STCHG, BIT(ep), BIT(ep)); 100249db4272SNagarjuna Kristam 100349db4272SNagarjuna Kristam xudc_writel(xudc, BIT(ep), EP_STCHG); 100449db4272SNagarjuna Kristam } 100549db4272SNagarjuna Kristam 100649db4272SNagarjuna Kristam static void ep_unhalt_all(struct tegra_xudc *xudc) 100749db4272SNagarjuna Kristam { 100849db4272SNagarjuna Kristam u32 val; 100949db4272SNagarjuna Kristam 101049db4272SNagarjuna Kristam val = xudc_readl(xudc, EP_HALT); 101149db4272SNagarjuna Kristam if (!val) 101249db4272SNagarjuna Kristam return; 101349db4272SNagarjuna Kristam xudc_writel(xudc, 0, EP_HALT); 101449db4272SNagarjuna Kristam 101549db4272SNagarjuna Kristam xudc_readl_poll(xudc, EP_STCHG, val, val); 101649db4272SNagarjuna Kristam 101749db4272SNagarjuna Kristam xudc_writel(xudc, val, EP_STCHG); 101849db4272SNagarjuna Kristam } 101949db4272SNagarjuna Kristam 102049db4272SNagarjuna Kristam static void ep_wait_for_stopped(struct tegra_xudc *xudc, unsigned int ep) 102149db4272SNagarjuna Kristam { 102249db4272SNagarjuna Kristam xudc_readl_poll(xudc, EP_STOPPED, BIT(ep), BIT(ep)); 102349db4272SNagarjuna Kristam xudc_writel(xudc, BIT(ep), EP_STOPPED); 102449db4272SNagarjuna Kristam } 102549db4272SNagarjuna Kristam 102649db4272SNagarjuna Kristam static void ep_wait_for_inactive(struct tegra_xudc *xudc, unsigned int ep) 102749db4272SNagarjuna Kristam { 102849db4272SNagarjuna Kristam xudc_readl_poll(xudc, EP_THREAD_ACTIVE, BIT(ep), 0); 102949db4272SNagarjuna Kristam } 103049db4272SNagarjuna Kristam 103149db4272SNagarjuna Kristam static void tegra_xudc_req_done(struct tegra_xudc_ep *ep, 103249db4272SNagarjuna Kristam struct tegra_xudc_request *req, int status) 103349db4272SNagarjuna Kristam { 103449db4272SNagarjuna Kristam struct tegra_xudc *xudc = ep->xudc; 103549db4272SNagarjuna Kristam 103649db4272SNagarjuna Kristam dev_dbg(xudc->dev, "completing request %p on EP %u with status %d\n", 103749db4272SNagarjuna Kristam req, ep->index, status); 103849db4272SNagarjuna Kristam 103949db4272SNagarjuna Kristam if (likely(req->usb_req.status == -EINPROGRESS)) 104049db4272SNagarjuna Kristam req->usb_req.status = status; 104149db4272SNagarjuna Kristam 104249db4272SNagarjuna Kristam list_del_init(&req->list); 104349db4272SNagarjuna Kristam 104449db4272SNagarjuna Kristam if (usb_endpoint_xfer_control(ep->desc)) { 104549db4272SNagarjuna Kristam usb_gadget_unmap_request(&xudc->gadget, &req->usb_req, 104649db4272SNagarjuna Kristam (xudc->setup_state == 104749db4272SNagarjuna Kristam DATA_STAGE_XFER)); 104849db4272SNagarjuna Kristam } else { 104949db4272SNagarjuna Kristam usb_gadget_unmap_request(&xudc->gadget, &req->usb_req, 105049db4272SNagarjuna Kristam usb_endpoint_dir_in(ep->desc)); 105149db4272SNagarjuna Kristam } 105249db4272SNagarjuna Kristam 105349db4272SNagarjuna Kristam spin_unlock(&xudc->lock); 105449db4272SNagarjuna Kristam usb_gadget_giveback_request(&ep->usb_ep, &req->usb_req); 105549db4272SNagarjuna Kristam spin_lock(&xudc->lock); 105649db4272SNagarjuna Kristam } 105749db4272SNagarjuna Kristam 105849db4272SNagarjuna Kristam static void tegra_xudc_ep_nuke(struct tegra_xudc_ep *ep, int status) 105949db4272SNagarjuna Kristam { 106049db4272SNagarjuna Kristam struct tegra_xudc_request *req; 106149db4272SNagarjuna Kristam 106249db4272SNagarjuna Kristam while (!list_empty(&ep->queue)) { 106349db4272SNagarjuna Kristam req = list_first_entry(&ep->queue, struct tegra_xudc_request, 106449db4272SNagarjuna Kristam list); 106549db4272SNagarjuna Kristam tegra_xudc_req_done(ep, req, status); 106649db4272SNagarjuna Kristam } 106749db4272SNagarjuna Kristam } 106849db4272SNagarjuna Kristam 106949db4272SNagarjuna Kristam static unsigned int ep_available_trbs(struct tegra_xudc_ep *ep) 107049db4272SNagarjuna Kristam { 107149db4272SNagarjuna Kristam if (ep->ring_full) 107249db4272SNagarjuna Kristam return 0; 107349db4272SNagarjuna Kristam 107449db4272SNagarjuna Kristam if (ep->deq_ptr > ep->enq_ptr) 107549db4272SNagarjuna Kristam return ep->deq_ptr - ep->enq_ptr - 1; 107649db4272SNagarjuna Kristam 107749db4272SNagarjuna Kristam return XUDC_TRANSFER_RING_SIZE - (ep->enq_ptr - ep->deq_ptr) - 2; 107849db4272SNagarjuna Kristam } 107949db4272SNagarjuna Kristam 108049db4272SNagarjuna Kristam static void tegra_xudc_queue_one_trb(struct tegra_xudc_ep *ep, 108149db4272SNagarjuna Kristam struct tegra_xudc_request *req, 108249db4272SNagarjuna Kristam struct tegra_xudc_trb *trb, 108349db4272SNagarjuna Kristam bool ioc) 108449db4272SNagarjuna Kristam { 108549db4272SNagarjuna Kristam struct tegra_xudc *xudc = ep->xudc; 108649db4272SNagarjuna Kristam dma_addr_t buf_addr; 108749db4272SNagarjuna Kristam size_t len; 108849db4272SNagarjuna Kristam 108949db4272SNagarjuna Kristam len = min_t(size_t, XUDC_TRB_MAX_BUFFER_SIZE, req->usb_req.length - 109049db4272SNagarjuna Kristam req->buf_queued); 109149db4272SNagarjuna Kristam if (len > 0) 109249db4272SNagarjuna Kristam buf_addr = req->usb_req.dma + req->buf_queued; 109349db4272SNagarjuna Kristam else 109449db4272SNagarjuna Kristam buf_addr = 0; 109549db4272SNagarjuna Kristam 109649db4272SNagarjuna Kristam trb_write_data_ptr(trb, buf_addr); 109749db4272SNagarjuna Kristam 109849db4272SNagarjuna Kristam trb_write_transfer_len(trb, len); 109949db4272SNagarjuna Kristam trb_write_td_size(trb, req->trbs_needed - req->trbs_queued - 1); 110049db4272SNagarjuna Kristam 110149db4272SNagarjuna Kristam if (req->trbs_queued == req->trbs_needed - 1 || 110249db4272SNagarjuna Kristam (req->need_zlp && req->trbs_queued == req->trbs_needed - 2)) 110349db4272SNagarjuna Kristam trb_write_chain(trb, 0); 110449db4272SNagarjuna Kristam else 110549db4272SNagarjuna Kristam trb_write_chain(trb, 1); 110649db4272SNagarjuna Kristam 110749db4272SNagarjuna Kristam trb_write_ioc(trb, ioc); 110849db4272SNagarjuna Kristam 110949db4272SNagarjuna Kristam if (usb_endpoint_dir_out(ep->desc) || 111049db4272SNagarjuna Kristam (usb_endpoint_xfer_control(ep->desc) && 111149db4272SNagarjuna Kristam (xudc->setup_state == DATA_STAGE_RECV))) 111249db4272SNagarjuna Kristam trb_write_isp(trb, 1); 111349db4272SNagarjuna Kristam else 111449db4272SNagarjuna Kristam trb_write_isp(trb, 0); 111549db4272SNagarjuna Kristam 111649db4272SNagarjuna Kristam if (usb_endpoint_xfer_control(ep->desc)) { 111749db4272SNagarjuna Kristam if (xudc->setup_state == DATA_STAGE_XFER || 111849db4272SNagarjuna Kristam xudc->setup_state == DATA_STAGE_RECV) 111949db4272SNagarjuna Kristam trb_write_type(trb, TRB_TYPE_DATA_STAGE); 112049db4272SNagarjuna Kristam else 112149db4272SNagarjuna Kristam trb_write_type(trb, TRB_TYPE_STATUS_STAGE); 112249db4272SNagarjuna Kristam 112349db4272SNagarjuna Kristam if (xudc->setup_state == DATA_STAGE_XFER || 112449db4272SNagarjuna Kristam xudc->setup_state == STATUS_STAGE_XFER) 112549db4272SNagarjuna Kristam trb_write_data_stage_dir(trb, 1); 112649db4272SNagarjuna Kristam else 112749db4272SNagarjuna Kristam trb_write_data_stage_dir(trb, 0); 112849db4272SNagarjuna Kristam } else if (usb_endpoint_xfer_isoc(ep->desc)) { 112949db4272SNagarjuna Kristam trb_write_type(trb, TRB_TYPE_ISOCH); 113049db4272SNagarjuna Kristam trb_write_sia(trb, 1); 113149db4272SNagarjuna Kristam trb_write_frame_id(trb, 0); 113249db4272SNagarjuna Kristam trb_write_tlbpc(trb, 0); 113349db4272SNagarjuna Kristam } else if (usb_ss_max_streams(ep->comp_desc)) { 113449db4272SNagarjuna Kristam trb_write_type(trb, TRB_TYPE_STREAM); 113549db4272SNagarjuna Kristam trb_write_stream_id(trb, req->usb_req.stream_id); 113649db4272SNagarjuna Kristam } else { 113749db4272SNagarjuna Kristam trb_write_type(trb, TRB_TYPE_NORMAL); 113849db4272SNagarjuna Kristam trb_write_stream_id(trb, 0); 113949db4272SNagarjuna Kristam } 114049db4272SNagarjuna Kristam 114149db4272SNagarjuna Kristam trb_write_cycle(trb, ep->pcs); 114249db4272SNagarjuna Kristam 114349db4272SNagarjuna Kristam req->trbs_queued++; 114449db4272SNagarjuna Kristam req->buf_queued += len; 114549db4272SNagarjuna Kristam 114649db4272SNagarjuna Kristam dump_trb(xudc, "TRANSFER", trb); 114749db4272SNagarjuna Kristam } 114849db4272SNagarjuna Kristam 114949db4272SNagarjuna Kristam static unsigned int tegra_xudc_queue_trbs(struct tegra_xudc_ep *ep, 115049db4272SNagarjuna Kristam struct tegra_xudc_request *req) 115149db4272SNagarjuna Kristam { 115249db4272SNagarjuna Kristam unsigned int i, count, available; 115349db4272SNagarjuna Kristam bool wait_td = false; 115449db4272SNagarjuna Kristam 115549db4272SNagarjuna Kristam available = ep_available_trbs(ep); 115649db4272SNagarjuna Kristam count = req->trbs_needed - req->trbs_queued; 115749db4272SNagarjuna Kristam if (available < count) { 115849db4272SNagarjuna Kristam count = available; 115949db4272SNagarjuna Kristam ep->ring_full = true; 116049db4272SNagarjuna Kristam } 116149db4272SNagarjuna Kristam 116249db4272SNagarjuna Kristam /* 116349db4272SNagarjuna Kristam * To generate zero-length packet on USB bus, SW needs schedule a 116449db4272SNagarjuna Kristam * standalone zero-length TD. According to HW's behavior, SW needs 116549db4272SNagarjuna Kristam * to schedule TDs in different ways for different endpoint types. 116649db4272SNagarjuna Kristam * 116749db4272SNagarjuna Kristam * For control endpoint: 116849db4272SNagarjuna Kristam * - Data stage TD (IOC = 1, CH = 0) 116949db4272SNagarjuna Kristam * - Ring doorbell and wait transfer event 117049db4272SNagarjuna Kristam * - Data stage TD for ZLP (IOC = 1, CH = 0) 117149db4272SNagarjuna Kristam * - Ring doorbell 117249db4272SNagarjuna Kristam * 117349db4272SNagarjuna Kristam * For bulk and interrupt endpoints: 117449db4272SNagarjuna Kristam * - Normal transfer TD (IOC = 0, CH = 0) 117549db4272SNagarjuna Kristam * - Normal transfer TD for ZLP (IOC = 1, CH = 0) 117649db4272SNagarjuna Kristam * - Ring doorbell 117749db4272SNagarjuna Kristam */ 117849db4272SNagarjuna Kristam 117949db4272SNagarjuna Kristam if (req->need_zlp && usb_endpoint_xfer_control(ep->desc) && count > 1) 118049db4272SNagarjuna Kristam wait_td = true; 118149db4272SNagarjuna Kristam 118249db4272SNagarjuna Kristam if (!req->first_trb) 118349db4272SNagarjuna Kristam req->first_trb = &ep->transfer_ring[ep->enq_ptr]; 118449db4272SNagarjuna Kristam 118549db4272SNagarjuna Kristam for (i = 0; i < count; i++) { 118649db4272SNagarjuna Kristam struct tegra_xudc_trb *trb = &ep->transfer_ring[ep->enq_ptr]; 118749db4272SNagarjuna Kristam bool ioc = false; 118849db4272SNagarjuna Kristam 118949db4272SNagarjuna Kristam if ((i == count - 1) || (wait_td && i == count - 2)) 119049db4272SNagarjuna Kristam ioc = true; 119149db4272SNagarjuna Kristam 119249db4272SNagarjuna Kristam tegra_xudc_queue_one_trb(ep, req, trb, ioc); 119349db4272SNagarjuna Kristam req->last_trb = trb; 119449db4272SNagarjuna Kristam 119549db4272SNagarjuna Kristam ep->enq_ptr++; 119649db4272SNagarjuna Kristam if (ep->enq_ptr == XUDC_TRANSFER_RING_SIZE - 1) { 119749db4272SNagarjuna Kristam trb = &ep->transfer_ring[ep->enq_ptr]; 119849db4272SNagarjuna Kristam trb_write_cycle(trb, ep->pcs); 119949db4272SNagarjuna Kristam ep->pcs = !ep->pcs; 120049db4272SNagarjuna Kristam ep->enq_ptr = 0; 120149db4272SNagarjuna Kristam } 120249db4272SNagarjuna Kristam 120349db4272SNagarjuna Kristam if (ioc) 120449db4272SNagarjuna Kristam break; 120549db4272SNagarjuna Kristam } 120649db4272SNagarjuna Kristam 120749db4272SNagarjuna Kristam return count; 120849db4272SNagarjuna Kristam } 120949db4272SNagarjuna Kristam 121049db4272SNagarjuna Kristam static void tegra_xudc_ep_ring_doorbell(struct tegra_xudc_ep *ep) 121149db4272SNagarjuna Kristam { 121249db4272SNagarjuna Kristam struct tegra_xudc *xudc = ep->xudc; 121349db4272SNagarjuna Kristam u32 val; 121449db4272SNagarjuna Kristam 121549db4272SNagarjuna Kristam if (list_empty(&ep->queue)) 121649db4272SNagarjuna Kristam return; 121749db4272SNagarjuna Kristam 121849db4272SNagarjuna Kristam val = DB_TARGET(ep->index); 121949db4272SNagarjuna Kristam if (usb_endpoint_xfer_control(ep->desc)) { 122049db4272SNagarjuna Kristam val |= DB_STREAMID(xudc->setup_seq_num); 122149db4272SNagarjuna Kristam } else if (usb_ss_max_streams(ep->comp_desc) > 0) { 122249db4272SNagarjuna Kristam struct tegra_xudc_request *req; 122349db4272SNagarjuna Kristam 122449db4272SNagarjuna Kristam /* Don't ring doorbell if the stream has been rejected. */ 122549db4272SNagarjuna Kristam if (ep->stream_rejected) 122649db4272SNagarjuna Kristam return; 122749db4272SNagarjuna Kristam 122849db4272SNagarjuna Kristam req = list_first_entry(&ep->queue, struct tegra_xudc_request, 122949db4272SNagarjuna Kristam list); 123049db4272SNagarjuna Kristam val |= DB_STREAMID(req->usb_req.stream_id); 123149db4272SNagarjuna Kristam } 123249db4272SNagarjuna Kristam 123349db4272SNagarjuna Kristam dev_dbg(xudc->dev, "ring doorbell: %#x\n", val); 123449db4272SNagarjuna Kristam xudc_writel(xudc, val, DB); 123549db4272SNagarjuna Kristam } 123649db4272SNagarjuna Kristam 123749db4272SNagarjuna Kristam static void tegra_xudc_ep_kick_queue(struct tegra_xudc_ep *ep) 123849db4272SNagarjuna Kristam { 123949db4272SNagarjuna Kristam struct tegra_xudc_request *req; 124049db4272SNagarjuna Kristam bool trbs_queued = false; 124149db4272SNagarjuna Kristam 124249db4272SNagarjuna Kristam list_for_each_entry(req, &ep->queue, list) { 124349db4272SNagarjuna Kristam if (ep->ring_full) 124449db4272SNagarjuna Kristam break; 124549db4272SNagarjuna Kristam 124649db4272SNagarjuna Kristam if (tegra_xudc_queue_trbs(ep, req) > 0) 124749db4272SNagarjuna Kristam trbs_queued = true; 124849db4272SNagarjuna Kristam } 124949db4272SNagarjuna Kristam 125049db4272SNagarjuna Kristam if (trbs_queued) 125149db4272SNagarjuna Kristam tegra_xudc_ep_ring_doorbell(ep); 125249db4272SNagarjuna Kristam } 125349db4272SNagarjuna Kristam 125449db4272SNagarjuna Kristam static int 125549db4272SNagarjuna Kristam __tegra_xudc_ep_queue(struct tegra_xudc_ep *ep, struct tegra_xudc_request *req) 125649db4272SNagarjuna Kristam { 125749db4272SNagarjuna Kristam struct tegra_xudc *xudc = ep->xudc; 125849db4272SNagarjuna Kristam int err; 125949db4272SNagarjuna Kristam 126049db4272SNagarjuna Kristam if (usb_endpoint_xfer_control(ep->desc) && !list_empty(&ep->queue)) { 126149db4272SNagarjuna Kristam dev_err(xudc->dev, "control EP has pending transfers\n"); 126249db4272SNagarjuna Kristam return -EINVAL; 126349db4272SNagarjuna Kristam } 126449db4272SNagarjuna Kristam 126549db4272SNagarjuna Kristam if (usb_endpoint_xfer_control(ep->desc)) { 126649db4272SNagarjuna Kristam err = usb_gadget_map_request(&xudc->gadget, &req->usb_req, 126749db4272SNagarjuna Kristam (xudc->setup_state == 126849db4272SNagarjuna Kristam DATA_STAGE_XFER)); 126949db4272SNagarjuna Kristam } else { 127049db4272SNagarjuna Kristam err = usb_gadget_map_request(&xudc->gadget, &req->usb_req, 127149db4272SNagarjuna Kristam usb_endpoint_dir_in(ep->desc)); 127249db4272SNagarjuna Kristam } 127349db4272SNagarjuna Kristam 127449db4272SNagarjuna Kristam if (err < 0) { 127549db4272SNagarjuna Kristam dev_err(xudc->dev, "failed to map request: %d\n", err); 127649db4272SNagarjuna Kristam return err; 127749db4272SNagarjuna Kristam } 127849db4272SNagarjuna Kristam 127949db4272SNagarjuna Kristam req->first_trb = NULL; 128049db4272SNagarjuna Kristam req->last_trb = NULL; 128149db4272SNagarjuna Kristam req->buf_queued = 0; 128249db4272SNagarjuna Kristam req->trbs_queued = 0; 128349db4272SNagarjuna Kristam req->need_zlp = false; 128449db4272SNagarjuna Kristam req->trbs_needed = DIV_ROUND_UP(req->usb_req.length, 128549db4272SNagarjuna Kristam XUDC_TRB_MAX_BUFFER_SIZE); 128649db4272SNagarjuna Kristam if (req->usb_req.length == 0) 128749db4272SNagarjuna Kristam req->trbs_needed++; 128849db4272SNagarjuna Kristam 128949db4272SNagarjuna Kristam if (!usb_endpoint_xfer_isoc(ep->desc) && 129049db4272SNagarjuna Kristam req->usb_req.zero && req->usb_req.length && 129149db4272SNagarjuna Kristam ((req->usb_req.length % ep->usb_ep.maxpacket) == 0)) { 129249db4272SNagarjuna Kristam req->trbs_needed++; 129349db4272SNagarjuna Kristam req->need_zlp = true; 129449db4272SNagarjuna Kristam } 129549db4272SNagarjuna Kristam 129649db4272SNagarjuna Kristam req->usb_req.status = -EINPROGRESS; 129749db4272SNagarjuna Kristam req->usb_req.actual = 0; 129849db4272SNagarjuna Kristam 129949db4272SNagarjuna Kristam list_add_tail(&req->list, &ep->queue); 130049db4272SNagarjuna Kristam 130149db4272SNagarjuna Kristam tegra_xudc_ep_kick_queue(ep); 130249db4272SNagarjuna Kristam 130349db4272SNagarjuna Kristam return 0; 130449db4272SNagarjuna Kristam } 130549db4272SNagarjuna Kristam 130649db4272SNagarjuna Kristam static int 130749db4272SNagarjuna Kristam tegra_xudc_ep_queue(struct usb_ep *usb_ep, struct usb_request *usb_req, 130849db4272SNagarjuna Kristam gfp_t gfp) 130949db4272SNagarjuna Kristam { 131049db4272SNagarjuna Kristam struct tegra_xudc_request *req; 131149db4272SNagarjuna Kristam struct tegra_xudc_ep *ep; 131249db4272SNagarjuna Kristam struct tegra_xudc *xudc; 131349db4272SNagarjuna Kristam unsigned long flags; 131449db4272SNagarjuna Kristam int ret; 131549db4272SNagarjuna Kristam 131649db4272SNagarjuna Kristam if (!usb_ep || !usb_req) 131749db4272SNagarjuna Kristam return -EINVAL; 131849db4272SNagarjuna Kristam 131949db4272SNagarjuna Kristam ep = to_xudc_ep(usb_ep); 132049db4272SNagarjuna Kristam req = to_xudc_req(usb_req); 132149db4272SNagarjuna Kristam xudc = ep->xudc; 132249db4272SNagarjuna Kristam 132349db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 132449db4272SNagarjuna Kristam if (xudc->powergated || !ep->desc) { 132549db4272SNagarjuna Kristam ret = -ESHUTDOWN; 132649db4272SNagarjuna Kristam goto unlock; 132749db4272SNagarjuna Kristam } 132849db4272SNagarjuna Kristam 132949db4272SNagarjuna Kristam ret = __tegra_xudc_ep_queue(ep, req); 133049db4272SNagarjuna Kristam unlock: 133149db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 133249db4272SNagarjuna Kristam 133349db4272SNagarjuna Kristam return ret; 133449db4272SNagarjuna Kristam } 133549db4272SNagarjuna Kristam 133649db4272SNagarjuna Kristam static void squeeze_transfer_ring(struct tegra_xudc_ep *ep, 133749db4272SNagarjuna Kristam struct tegra_xudc_request *req) 133849db4272SNagarjuna Kristam { 133949db4272SNagarjuna Kristam struct tegra_xudc_trb *trb = req->first_trb; 134049db4272SNagarjuna Kristam bool pcs_enq = trb_read_cycle(trb); 134149db4272SNagarjuna Kristam bool pcs; 134249db4272SNagarjuna Kristam 134349db4272SNagarjuna Kristam /* 134449db4272SNagarjuna Kristam * Clear out all the TRBs part of or after the cancelled request, 134549db4272SNagarjuna Kristam * and must correct trb cycle bit to the last un-enqueued state. 134649db4272SNagarjuna Kristam */ 134749db4272SNagarjuna Kristam while (trb != &ep->transfer_ring[ep->enq_ptr]) { 134849db4272SNagarjuna Kristam pcs = trb_read_cycle(trb); 134949db4272SNagarjuna Kristam memset(trb, 0, sizeof(*trb)); 135049db4272SNagarjuna Kristam trb_write_cycle(trb, !pcs); 135149db4272SNagarjuna Kristam trb++; 135249db4272SNagarjuna Kristam 135349db4272SNagarjuna Kristam if (trb_read_type(trb) == TRB_TYPE_LINK) 135449db4272SNagarjuna Kristam trb = ep->transfer_ring; 135549db4272SNagarjuna Kristam } 135649db4272SNagarjuna Kristam 135749db4272SNagarjuna Kristam /* Requests will be re-queued at the start of the cancelled request. */ 135849db4272SNagarjuna Kristam ep->enq_ptr = req->first_trb - ep->transfer_ring; 135949db4272SNagarjuna Kristam /* 136049db4272SNagarjuna Kristam * Retrieve the correct cycle bit state from the first trb of 136149db4272SNagarjuna Kristam * the cancelled request. 136249db4272SNagarjuna Kristam */ 136349db4272SNagarjuna Kristam ep->pcs = pcs_enq; 136449db4272SNagarjuna Kristam ep->ring_full = false; 136549db4272SNagarjuna Kristam list_for_each_entry_continue(req, &ep->queue, list) { 136649db4272SNagarjuna Kristam req->usb_req.status = -EINPROGRESS; 136749db4272SNagarjuna Kristam req->usb_req.actual = 0; 136849db4272SNagarjuna Kristam 136949db4272SNagarjuna Kristam req->first_trb = NULL; 137049db4272SNagarjuna Kristam req->last_trb = NULL; 137149db4272SNagarjuna Kristam req->buf_queued = 0; 137249db4272SNagarjuna Kristam req->trbs_queued = 0; 137349db4272SNagarjuna Kristam } 137449db4272SNagarjuna Kristam } 137549db4272SNagarjuna Kristam 137649db4272SNagarjuna Kristam /* 137749db4272SNagarjuna Kristam * Determine if the given TRB is in the range [first trb, last trb] for the 137849db4272SNagarjuna Kristam * given request. 137949db4272SNagarjuna Kristam */ 138049db4272SNagarjuna Kristam static bool trb_in_request(struct tegra_xudc_ep *ep, 138149db4272SNagarjuna Kristam struct tegra_xudc_request *req, 138249db4272SNagarjuna Kristam struct tegra_xudc_trb *trb) 138349db4272SNagarjuna Kristam { 138449db4272SNagarjuna Kristam dev_dbg(ep->xudc->dev, "%s: request %p -> %p; trb %p\n", __func__, 138549db4272SNagarjuna Kristam req->first_trb, req->last_trb, trb); 138649db4272SNagarjuna Kristam 138749db4272SNagarjuna Kristam if (trb >= req->first_trb && (trb <= req->last_trb || 138849db4272SNagarjuna Kristam req->last_trb < req->first_trb)) 138949db4272SNagarjuna Kristam return true; 139049db4272SNagarjuna Kristam 139149db4272SNagarjuna Kristam if (trb < req->first_trb && trb <= req->last_trb && 139249db4272SNagarjuna Kristam req->last_trb < req->first_trb) 139349db4272SNagarjuna Kristam return true; 139449db4272SNagarjuna Kristam 139549db4272SNagarjuna Kristam return false; 139649db4272SNagarjuna Kristam } 139749db4272SNagarjuna Kristam 139849db4272SNagarjuna Kristam /* 139949db4272SNagarjuna Kristam * Determine if the given TRB is in the range [EP enqueue pointer, first TRB) 140049db4272SNagarjuna Kristam * for the given endpoint and request. 140149db4272SNagarjuna Kristam */ 140249db4272SNagarjuna Kristam static bool trb_before_request(struct tegra_xudc_ep *ep, 140349db4272SNagarjuna Kristam struct tegra_xudc_request *req, 140449db4272SNagarjuna Kristam struct tegra_xudc_trb *trb) 140549db4272SNagarjuna Kristam { 140649db4272SNagarjuna Kristam struct tegra_xudc_trb *enq_trb = &ep->transfer_ring[ep->enq_ptr]; 140749db4272SNagarjuna Kristam 140849db4272SNagarjuna Kristam dev_dbg(ep->xudc->dev, "%s: request %p -> %p; enq ptr: %p; trb %p\n", 140949db4272SNagarjuna Kristam __func__, req->first_trb, req->last_trb, enq_trb, trb); 141049db4272SNagarjuna Kristam 141149db4272SNagarjuna Kristam if (trb < req->first_trb && (enq_trb <= trb || 141249db4272SNagarjuna Kristam req->first_trb < enq_trb)) 141349db4272SNagarjuna Kristam return true; 141449db4272SNagarjuna Kristam 141549db4272SNagarjuna Kristam if (trb > req->first_trb && req->first_trb < enq_trb && enq_trb <= trb) 141649db4272SNagarjuna Kristam return true; 141749db4272SNagarjuna Kristam 141849db4272SNagarjuna Kristam return false; 141949db4272SNagarjuna Kristam } 142049db4272SNagarjuna Kristam 142149db4272SNagarjuna Kristam static int 142249db4272SNagarjuna Kristam __tegra_xudc_ep_dequeue(struct tegra_xudc_ep *ep, 142349db4272SNagarjuna Kristam struct tegra_xudc_request *req) 142449db4272SNagarjuna Kristam { 142549db4272SNagarjuna Kristam struct tegra_xudc *xudc = ep->xudc; 142641894774SJakob Koschel struct tegra_xudc_request *r = NULL, *iter; 142749db4272SNagarjuna Kristam struct tegra_xudc_trb *deq_trb; 142849db4272SNagarjuna Kristam bool busy, kick_queue = false; 142949db4272SNagarjuna Kristam int ret = 0; 143049db4272SNagarjuna Kristam 143149db4272SNagarjuna Kristam /* Make sure the request is actually queued to this endpoint. */ 143241894774SJakob Koschel list_for_each_entry(iter, &ep->queue, list) { 143341894774SJakob Koschel if (iter != req) 143441894774SJakob Koschel continue; 143541894774SJakob Koschel r = iter; 143649db4272SNagarjuna Kristam break; 143749db4272SNagarjuna Kristam } 143849db4272SNagarjuna Kristam 143941894774SJakob Koschel if (!r) 144049db4272SNagarjuna Kristam return -EINVAL; 144149db4272SNagarjuna Kristam 144249db4272SNagarjuna Kristam /* Request hasn't been queued in the transfer ring yet. */ 144349db4272SNagarjuna Kristam if (!req->trbs_queued) { 144449db4272SNagarjuna Kristam tegra_xudc_req_done(ep, req, -ECONNRESET); 144549db4272SNagarjuna Kristam return 0; 144649db4272SNagarjuna Kristam } 144749db4272SNagarjuna Kristam 144853b0c69fSTom Rix /* Halt DMA for this endpoint. */ 144949db4272SNagarjuna Kristam if (ep_ctx_read_state(ep->context) == EP_STATE_RUNNING) { 145049db4272SNagarjuna Kristam ep_pause(xudc, ep->index); 145149db4272SNagarjuna Kristam ep_wait_for_inactive(xudc, ep->index); 145249db4272SNagarjuna Kristam } 145349db4272SNagarjuna Kristam 145449db4272SNagarjuna Kristam deq_trb = trb_phys_to_virt(ep, ep_ctx_read_deq_ptr(ep->context)); 145549db4272SNagarjuna Kristam /* Is the hardware processing the TRB at the dequeue pointer? */ 145649db4272SNagarjuna Kristam busy = (trb_read_cycle(deq_trb) == ep_ctx_read_dcs(ep->context)); 145749db4272SNagarjuna Kristam 145849db4272SNagarjuna Kristam if (trb_in_request(ep, req, deq_trb) && busy) { 145949db4272SNagarjuna Kristam /* 146049db4272SNagarjuna Kristam * Request has been partially completed or it hasn't 146149db4272SNagarjuna Kristam * started processing yet. 146249db4272SNagarjuna Kristam */ 146349db4272SNagarjuna Kristam dma_addr_t deq_ptr; 146449db4272SNagarjuna Kristam 146549db4272SNagarjuna Kristam squeeze_transfer_ring(ep, req); 146649db4272SNagarjuna Kristam 146749db4272SNagarjuna Kristam req->usb_req.actual = ep_ctx_read_edtla(ep->context); 146849db4272SNagarjuna Kristam tegra_xudc_req_done(ep, req, -ECONNRESET); 146949db4272SNagarjuna Kristam kick_queue = true; 147049db4272SNagarjuna Kristam 147149db4272SNagarjuna Kristam /* EDTLA is > 0: request has been partially completed */ 147249db4272SNagarjuna Kristam if (req->usb_req.actual > 0) { 147349db4272SNagarjuna Kristam /* 147449db4272SNagarjuna Kristam * Abort the pending transfer and update the dequeue 147549db4272SNagarjuna Kristam * pointer 147649db4272SNagarjuna Kristam */ 147749db4272SNagarjuna Kristam ep_ctx_write_edtla(ep->context, 0); 147849db4272SNagarjuna Kristam ep_ctx_write_partial_td(ep->context, 0); 147949db4272SNagarjuna Kristam ep_ctx_write_data_offset(ep->context, 0); 148049db4272SNagarjuna Kristam 148149db4272SNagarjuna Kristam deq_ptr = trb_virt_to_phys(ep, 148249db4272SNagarjuna Kristam &ep->transfer_ring[ep->enq_ptr]); 148349db4272SNagarjuna Kristam 148449db4272SNagarjuna Kristam if (dma_mapping_error(xudc->dev, deq_ptr)) { 148549db4272SNagarjuna Kristam ret = -EINVAL; 148649db4272SNagarjuna Kristam } else { 148749db4272SNagarjuna Kristam ep_ctx_write_deq_ptr(ep->context, deq_ptr); 148849db4272SNagarjuna Kristam ep_ctx_write_dcs(ep->context, ep->pcs); 148949db4272SNagarjuna Kristam ep_reload(xudc, ep->index); 149049db4272SNagarjuna Kristam } 149149db4272SNagarjuna Kristam } 149249db4272SNagarjuna Kristam } else if (trb_before_request(ep, req, deq_trb) && busy) { 149349db4272SNagarjuna Kristam /* Request hasn't started processing yet. */ 149449db4272SNagarjuna Kristam squeeze_transfer_ring(ep, req); 149549db4272SNagarjuna Kristam 149649db4272SNagarjuna Kristam tegra_xudc_req_done(ep, req, -ECONNRESET); 149749db4272SNagarjuna Kristam kick_queue = true; 149849db4272SNagarjuna Kristam } else { 149949db4272SNagarjuna Kristam /* 150049db4272SNagarjuna Kristam * Request has completed, but we haven't processed the 150149db4272SNagarjuna Kristam * completion event yet. 150249db4272SNagarjuna Kristam */ 150349db4272SNagarjuna Kristam tegra_xudc_req_done(ep, req, -ECONNRESET); 150449db4272SNagarjuna Kristam ret = -EINVAL; 150549db4272SNagarjuna Kristam } 150649db4272SNagarjuna Kristam 150749db4272SNagarjuna Kristam /* Resume the endpoint. */ 150849db4272SNagarjuna Kristam ep_unpause(xudc, ep->index); 150949db4272SNagarjuna Kristam 151049db4272SNagarjuna Kristam if (kick_queue) 151149db4272SNagarjuna Kristam tegra_xudc_ep_kick_queue(ep); 151249db4272SNagarjuna Kristam 151349db4272SNagarjuna Kristam return ret; 151449db4272SNagarjuna Kristam } 151549db4272SNagarjuna Kristam 151649db4272SNagarjuna Kristam static int 151749db4272SNagarjuna Kristam tegra_xudc_ep_dequeue(struct usb_ep *usb_ep, struct usb_request *usb_req) 151849db4272SNagarjuna Kristam { 151949db4272SNagarjuna Kristam struct tegra_xudc_request *req; 152049db4272SNagarjuna Kristam struct tegra_xudc_ep *ep; 152149db4272SNagarjuna Kristam struct tegra_xudc *xudc; 152249db4272SNagarjuna Kristam unsigned long flags; 152349db4272SNagarjuna Kristam int ret; 152449db4272SNagarjuna Kristam 152549db4272SNagarjuna Kristam if (!usb_ep || !usb_req) 152649db4272SNagarjuna Kristam return -EINVAL; 152749db4272SNagarjuna Kristam 152849db4272SNagarjuna Kristam ep = to_xudc_ep(usb_ep); 152949db4272SNagarjuna Kristam req = to_xudc_req(usb_req); 153049db4272SNagarjuna Kristam xudc = ep->xudc; 153149db4272SNagarjuna Kristam 153249db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 153349db4272SNagarjuna Kristam 153449db4272SNagarjuna Kristam if (xudc->powergated || !ep->desc) { 153549db4272SNagarjuna Kristam ret = -ESHUTDOWN; 153649db4272SNagarjuna Kristam goto unlock; 153749db4272SNagarjuna Kristam } 153849db4272SNagarjuna Kristam 153949db4272SNagarjuna Kristam ret = __tegra_xudc_ep_dequeue(ep, req); 154049db4272SNagarjuna Kristam unlock: 154149db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 154249db4272SNagarjuna Kristam 154349db4272SNagarjuna Kristam return ret; 154449db4272SNagarjuna Kristam } 154549db4272SNagarjuna Kristam 154649db4272SNagarjuna Kristam static int __tegra_xudc_ep_set_halt(struct tegra_xudc_ep *ep, bool halt) 154749db4272SNagarjuna Kristam { 154849db4272SNagarjuna Kristam struct tegra_xudc *xudc = ep->xudc; 154949db4272SNagarjuna Kristam 155049db4272SNagarjuna Kristam if (!ep->desc) 155149db4272SNagarjuna Kristam return -EINVAL; 155249db4272SNagarjuna Kristam 155349db4272SNagarjuna Kristam if (usb_endpoint_xfer_isoc(ep->desc)) { 1554de21e728SThierry Reding dev_err(xudc->dev, "can't halt isochronous EP\n"); 155549db4272SNagarjuna Kristam return -ENOTSUPP; 155649db4272SNagarjuna Kristam } 155749db4272SNagarjuna Kristam 155849db4272SNagarjuna Kristam if (!!(xudc_readl(xudc, EP_HALT) & BIT(ep->index)) == halt) { 155949db4272SNagarjuna Kristam dev_dbg(xudc->dev, "EP %u already %s\n", ep->index, 156049db4272SNagarjuna Kristam halt ? "halted" : "not halted"); 156149db4272SNagarjuna Kristam return 0; 156249db4272SNagarjuna Kristam } 156349db4272SNagarjuna Kristam 156449db4272SNagarjuna Kristam if (halt) { 156549db4272SNagarjuna Kristam ep_halt(xudc, ep->index); 156649db4272SNagarjuna Kristam } else { 156749db4272SNagarjuna Kristam ep_ctx_write_state(ep->context, EP_STATE_DISABLED); 156849db4272SNagarjuna Kristam 156949db4272SNagarjuna Kristam ep_reload(xudc, ep->index); 157049db4272SNagarjuna Kristam 157149db4272SNagarjuna Kristam ep_ctx_write_state(ep->context, EP_STATE_RUNNING); 15727bd42fb9SWayne Chang ep_ctx_write_rsvd(ep->context, 0); 15737bd42fb9SWayne Chang ep_ctx_write_partial_td(ep->context, 0); 15747bd42fb9SWayne Chang ep_ctx_write_splitxstate(ep->context, 0); 157549db4272SNagarjuna Kristam ep_ctx_write_seq_num(ep->context, 0); 157649db4272SNagarjuna Kristam 157749db4272SNagarjuna Kristam ep_reload(xudc, ep->index); 157849db4272SNagarjuna Kristam ep_unpause(xudc, ep->index); 157949db4272SNagarjuna Kristam ep_unhalt(xudc, ep->index); 158049db4272SNagarjuna Kristam 158149db4272SNagarjuna Kristam tegra_xudc_ep_ring_doorbell(ep); 158249db4272SNagarjuna Kristam } 158349db4272SNagarjuna Kristam 158449db4272SNagarjuna Kristam return 0; 158549db4272SNagarjuna Kristam } 158649db4272SNagarjuna Kristam 158749db4272SNagarjuna Kristam static int tegra_xudc_ep_set_halt(struct usb_ep *usb_ep, int value) 158849db4272SNagarjuna Kristam { 158949db4272SNagarjuna Kristam struct tegra_xudc_ep *ep; 159049db4272SNagarjuna Kristam struct tegra_xudc *xudc; 159149db4272SNagarjuna Kristam unsigned long flags; 159249db4272SNagarjuna Kristam int ret; 159349db4272SNagarjuna Kristam 159449db4272SNagarjuna Kristam if (!usb_ep) 159549db4272SNagarjuna Kristam return -EINVAL; 159649db4272SNagarjuna Kristam 159749db4272SNagarjuna Kristam ep = to_xudc_ep(usb_ep); 159849db4272SNagarjuna Kristam xudc = ep->xudc; 159949db4272SNagarjuna Kristam 160049db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 160149db4272SNagarjuna Kristam if (xudc->powergated) { 160249db4272SNagarjuna Kristam ret = -ESHUTDOWN; 160349db4272SNagarjuna Kristam goto unlock; 160449db4272SNagarjuna Kristam } 160549db4272SNagarjuna Kristam 160649db4272SNagarjuna Kristam if (value && usb_endpoint_dir_in(ep->desc) && 160749db4272SNagarjuna Kristam !list_empty(&ep->queue)) { 160849db4272SNagarjuna Kristam dev_err(xudc->dev, "can't halt EP with requests pending\n"); 160949db4272SNagarjuna Kristam ret = -EAGAIN; 161049db4272SNagarjuna Kristam goto unlock; 161149db4272SNagarjuna Kristam } 161249db4272SNagarjuna Kristam 161349db4272SNagarjuna Kristam ret = __tegra_xudc_ep_set_halt(ep, value); 161449db4272SNagarjuna Kristam unlock: 161549db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 161649db4272SNagarjuna Kristam 161749db4272SNagarjuna Kristam return ret; 161849db4272SNagarjuna Kristam } 161949db4272SNagarjuna Kristam 162049db4272SNagarjuna Kristam static void tegra_xudc_ep_context_setup(struct tegra_xudc_ep *ep) 162149db4272SNagarjuna Kristam { 162249db4272SNagarjuna Kristam const struct usb_endpoint_descriptor *desc = ep->desc; 162349db4272SNagarjuna Kristam const struct usb_ss_ep_comp_descriptor *comp_desc = ep->comp_desc; 162449db4272SNagarjuna Kristam struct tegra_xudc *xudc = ep->xudc; 162549db4272SNagarjuna Kristam u16 maxpacket, maxburst = 0, esit = 0; 162649db4272SNagarjuna Kristam u32 val; 162749db4272SNagarjuna Kristam 1628eeb0cfb6SChunfeng Yun maxpacket = usb_endpoint_maxp(desc); 162949db4272SNagarjuna Kristam if (xudc->gadget.speed == USB_SPEED_SUPER) { 163049db4272SNagarjuna Kristam if (!usb_endpoint_xfer_control(desc)) 163149db4272SNagarjuna Kristam maxburst = comp_desc->bMaxBurst; 163249db4272SNagarjuna Kristam 163349db4272SNagarjuna Kristam if (usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) 163449db4272SNagarjuna Kristam esit = le16_to_cpu(comp_desc->wBytesPerInterval); 163549db4272SNagarjuna Kristam } else if ((xudc->gadget.speed < USB_SPEED_SUPER) && 163649db4272SNagarjuna Kristam (usb_endpoint_xfer_int(desc) || 163749db4272SNagarjuna Kristam usb_endpoint_xfer_isoc(desc))) { 163849db4272SNagarjuna Kristam if (xudc->gadget.speed == USB_SPEED_HIGH) { 1639eeb0cfb6SChunfeng Yun maxburst = usb_endpoint_maxp_mult(desc) - 1; 164049db4272SNagarjuna Kristam if (maxburst == 0x3) { 164149db4272SNagarjuna Kristam dev_warn(xudc->dev, 164249db4272SNagarjuna Kristam "invalid endpoint maxburst\n"); 164349db4272SNagarjuna Kristam maxburst = 0x2; 164449db4272SNagarjuna Kristam } 164549db4272SNagarjuna Kristam } 164649db4272SNagarjuna Kristam esit = maxpacket * (maxburst + 1); 164749db4272SNagarjuna Kristam } 164849db4272SNagarjuna Kristam 164949db4272SNagarjuna Kristam memset(ep->context, 0, sizeof(*ep->context)); 165049db4272SNagarjuna Kristam 165149db4272SNagarjuna Kristam ep_ctx_write_state(ep->context, EP_STATE_RUNNING); 165249db4272SNagarjuna Kristam ep_ctx_write_interval(ep->context, desc->bInterval); 165349db4272SNagarjuna Kristam if (xudc->gadget.speed == USB_SPEED_SUPER) { 165449db4272SNagarjuna Kristam if (usb_endpoint_xfer_isoc(desc)) { 165549db4272SNagarjuna Kristam ep_ctx_write_mult(ep->context, 165649db4272SNagarjuna Kristam comp_desc->bmAttributes & 0x3); 165749db4272SNagarjuna Kristam } 165849db4272SNagarjuna Kristam 165949db4272SNagarjuna Kristam if (usb_endpoint_xfer_bulk(desc)) { 166049db4272SNagarjuna Kristam ep_ctx_write_max_pstreams(ep->context, 166149db4272SNagarjuna Kristam comp_desc->bmAttributes & 166249db4272SNagarjuna Kristam 0x1f); 166349db4272SNagarjuna Kristam ep_ctx_write_lsa(ep->context, 1); 166449db4272SNagarjuna Kristam } 166549db4272SNagarjuna Kristam } 166649db4272SNagarjuna Kristam 166749db4272SNagarjuna Kristam if (!usb_endpoint_xfer_control(desc) && usb_endpoint_dir_out(desc)) 166849db4272SNagarjuna Kristam val = usb_endpoint_type(desc); 166949db4272SNagarjuna Kristam else 167049db4272SNagarjuna Kristam val = usb_endpoint_type(desc) + EP_TYPE_CONTROL; 167149db4272SNagarjuna Kristam 167249db4272SNagarjuna Kristam ep_ctx_write_type(ep->context, val); 167349db4272SNagarjuna Kristam ep_ctx_write_cerr(ep->context, 0x3); 167449db4272SNagarjuna Kristam ep_ctx_write_max_packet_size(ep->context, maxpacket); 167549db4272SNagarjuna Kristam ep_ctx_write_max_burst_size(ep->context, maxburst); 167649db4272SNagarjuna Kristam 167749db4272SNagarjuna Kristam ep_ctx_write_deq_ptr(ep->context, ep->transfer_ring_phys); 167849db4272SNagarjuna Kristam ep_ctx_write_dcs(ep->context, ep->pcs); 167949db4272SNagarjuna Kristam 168049db4272SNagarjuna Kristam /* Select a reasonable average TRB length based on endpoint type. */ 168149db4272SNagarjuna Kristam switch (usb_endpoint_type(desc)) { 168249db4272SNagarjuna Kristam case USB_ENDPOINT_XFER_CONTROL: 168349db4272SNagarjuna Kristam val = 8; 168449db4272SNagarjuna Kristam break; 168549db4272SNagarjuna Kristam case USB_ENDPOINT_XFER_INT: 168649db4272SNagarjuna Kristam val = 1024; 168749db4272SNagarjuna Kristam break; 168849db4272SNagarjuna Kristam case USB_ENDPOINT_XFER_BULK: 168949db4272SNagarjuna Kristam case USB_ENDPOINT_XFER_ISOC: 169049db4272SNagarjuna Kristam default: 169149db4272SNagarjuna Kristam val = 3072; 169249db4272SNagarjuna Kristam break; 169349db4272SNagarjuna Kristam } 169449db4272SNagarjuna Kristam 169549db4272SNagarjuna Kristam ep_ctx_write_avg_trb_len(ep->context, val); 169649db4272SNagarjuna Kristam ep_ctx_write_max_esit_payload(ep->context, esit); 169749db4272SNagarjuna Kristam 169849db4272SNagarjuna Kristam ep_ctx_write_cerrcnt(ep->context, 0x3); 169949db4272SNagarjuna Kristam } 170049db4272SNagarjuna Kristam 170149db4272SNagarjuna Kristam static void setup_link_trb(struct tegra_xudc_ep *ep, 170249db4272SNagarjuna Kristam struct tegra_xudc_trb *trb) 170349db4272SNagarjuna Kristam { 170449db4272SNagarjuna Kristam trb_write_data_ptr(trb, ep->transfer_ring_phys); 170549db4272SNagarjuna Kristam trb_write_type(trb, TRB_TYPE_LINK); 170649db4272SNagarjuna Kristam trb_write_toggle_cycle(trb, 1); 170749db4272SNagarjuna Kristam } 170849db4272SNagarjuna Kristam 170949db4272SNagarjuna Kristam static int __tegra_xudc_ep_disable(struct tegra_xudc_ep *ep) 171049db4272SNagarjuna Kristam { 171149db4272SNagarjuna Kristam struct tegra_xudc *xudc = ep->xudc; 171249db4272SNagarjuna Kristam 171349db4272SNagarjuna Kristam if (ep_ctx_read_state(ep->context) == EP_STATE_DISABLED) { 171449db4272SNagarjuna Kristam dev_err(xudc->dev, "endpoint %u already disabled\n", 171549db4272SNagarjuna Kristam ep->index); 171649db4272SNagarjuna Kristam return -EINVAL; 171749db4272SNagarjuna Kristam } 171849db4272SNagarjuna Kristam 171949db4272SNagarjuna Kristam ep_ctx_write_state(ep->context, EP_STATE_DISABLED); 172049db4272SNagarjuna Kristam 172149db4272SNagarjuna Kristam ep_reload(xudc, ep->index); 172249db4272SNagarjuna Kristam 172349db4272SNagarjuna Kristam tegra_xudc_ep_nuke(ep, -ESHUTDOWN); 172449db4272SNagarjuna Kristam 172549db4272SNagarjuna Kristam xudc->nr_enabled_eps--; 172649db4272SNagarjuna Kristam if (usb_endpoint_xfer_isoc(ep->desc)) 172749db4272SNagarjuna Kristam xudc->nr_isoch_eps--; 172849db4272SNagarjuna Kristam 172949db4272SNagarjuna Kristam ep->desc = NULL; 173049db4272SNagarjuna Kristam ep->comp_desc = NULL; 173149db4272SNagarjuna Kristam 173249db4272SNagarjuna Kristam memset(ep->context, 0, sizeof(*ep->context)); 173349db4272SNagarjuna Kristam 173449db4272SNagarjuna Kristam ep_unpause(xudc, ep->index); 173549db4272SNagarjuna Kristam ep_unhalt(xudc, ep->index); 173649db4272SNagarjuna Kristam if (xudc_readl(xudc, EP_STOPPED) & BIT(ep->index)) 173749db4272SNagarjuna Kristam xudc_writel(xudc, BIT(ep->index), EP_STOPPED); 173849db4272SNagarjuna Kristam 173949db4272SNagarjuna Kristam /* 174049db4272SNagarjuna Kristam * If this is the last endpoint disabled in a de-configure request, 174149db4272SNagarjuna Kristam * switch back to address state. 174249db4272SNagarjuna Kristam */ 174349db4272SNagarjuna Kristam if ((xudc->device_state == USB_STATE_CONFIGURED) && 174449db4272SNagarjuna Kristam (xudc->nr_enabled_eps == 1)) { 174549db4272SNagarjuna Kristam u32 val; 174649db4272SNagarjuna Kristam 174749db4272SNagarjuna Kristam xudc->device_state = USB_STATE_ADDRESS; 174849db4272SNagarjuna Kristam usb_gadget_set_state(&xudc->gadget, xudc->device_state); 174949db4272SNagarjuna Kristam 175049db4272SNagarjuna Kristam val = xudc_readl(xudc, CTRL); 175149db4272SNagarjuna Kristam val &= ~CTRL_RUN; 175249db4272SNagarjuna Kristam xudc_writel(xudc, val, CTRL); 175349db4272SNagarjuna Kristam } 175449db4272SNagarjuna Kristam 175549db4272SNagarjuna Kristam dev_info(xudc->dev, "ep %u disabled\n", ep->index); 175649db4272SNagarjuna Kristam 175749db4272SNagarjuna Kristam return 0; 175849db4272SNagarjuna Kristam } 175949db4272SNagarjuna Kristam 176049db4272SNagarjuna Kristam static int tegra_xudc_ep_disable(struct usb_ep *usb_ep) 176149db4272SNagarjuna Kristam { 176249db4272SNagarjuna Kristam struct tegra_xudc_ep *ep; 176349db4272SNagarjuna Kristam struct tegra_xudc *xudc; 176449db4272SNagarjuna Kristam unsigned long flags; 176549db4272SNagarjuna Kristam int ret; 176649db4272SNagarjuna Kristam 176749db4272SNagarjuna Kristam if (!usb_ep) 176849db4272SNagarjuna Kristam return -EINVAL; 176949db4272SNagarjuna Kristam 177049db4272SNagarjuna Kristam ep = to_xudc_ep(usb_ep); 177149db4272SNagarjuna Kristam xudc = ep->xudc; 177249db4272SNagarjuna Kristam 177349db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 177449db4272SNagarjuna Kristam if (xudc->powergated) { 177549db4272SNagarjuna Kristam ret = -ESHUTDOWN; 177649db4272SNagarjuna Kristam goto unlock; 177749db4272SNagarjuna Kristam } 177849db4272SNagarjuna Kristam 177949db4272SNagarjuna Kristam ret = __tegra_xudc_ep_disable(ep); 178049db4272SNagarjuna Kristam unlock: 178149db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 178249db4272SNagarjuna Kristam 178349db4272SNagarjuna Kristam return ret; 178449db4272SNagarjuna Kristam } 178549db4272SNagarjuna Kristam 178649db4272SNagarjuna Kristam static int __tegra_xudc_ep_enable(struct tegra_xudc_ep *ep, 178749db4272SNagarjuna Kristam const struct usb_endpoint_descriptor *desc) 178849db4272SNagarjuna Kristam { 178949db4272SNagarjuna Kristam struct tegra_xudc *xudc = ep->xudc; 179049db4272SNagarjuna Kristam unsigned int i; 179149db4272SNagarjuna Kristam u32 val; 179249db4272SNagarjuna Kristam 179349db4272SNagarjuna Kristam if (xudc->gadget.speed == USB_SPEED_SUPER && 179449db4272SNagarjuna Kristam !usb_endpoint_xfer_control(desc) && !ep->usb_ep.comp_desc) 179549db4272SNagarjuna Kristam return -EINVAL; 179649db4272SNagarjuna Kristam 179749db4272SNagarjuna Kristam /* Disable the EP if it is not disabled */ 179849db4272SNagarjuna Kristam if (ep_ctx_read_state(ep->context) != EP_STATE_DISABLED) 179949db4272SNagarjuna Kristam __tegra_xudc_ep_disable(ep); 180049db4272SNagarjuna Kristam 180149db4272SNagarjuna Kristam ep->desc = desc; 180249db4272SNagarjuna Kristam ep->comp_desc = ep->usb_ep.comp_desc; 180349db4272SNagarjuna Kristam 180449db4272SNagarjuna Kristam if (usb_endpoint_xfer_isoc(desc)) { 180549db4272SNagarjuna Kristam if (xudc->nr_isoch_eps > XUDC_MAX_ISOCH_EPS) { 1806de21e728SThierry Reding dev_err(xudc->dev, "too many isochronous endpoints\n"); 180749db4272SNagarjuna Kristam return -EBUSY; 180849db4272SNagarjuna Kristam } 180949db4272SNagarjuna Kristam xudc->nr_isoch_eps++; 181049db4272SNagarjuna Kristam } 181149db4272SNagarjuna Kristam 181249db4272SNagarjuna Kristam memset(ep->transfer_ring, 0, XUDC_TRANSFER_RING_SIZE * 181349db4272SNagarjuna Kristam sizeof(*ep->transfer_ring)); 181449db4272SNagarjuna Kristam setup_link_trb(ep, &ep->transfer_ring[XUDC_TRANSFER_RING_SIZE - 1]); 181549db4272SNagarjuna Kristam 181649db4272SNagarjuna Kristam ep->enq_ptr = 0; 181749db4272SNagarjuna Kristam ep->deq_ptr = 0; 181849db4272SNagarjuna Kristam ep->pcs = true; 181949db4272SNagarjuna Kristam ep->ring_full = false; 182049db4272SNagarjuna Kristam xudc->nr_enabled_eps++; 182149db4272SNagarjuna Kristam 182249db4272SNagarjuna Kristam tegra_xudc_ep_context_setup(ep); 182349db4272SNagarjuna Kristam 182449db4272SNagarjuna Kristam /* 182549db4272SNagarjuna Kristam * No need to reload and un-halt EP0. This will be done automatically 182649db4272SNagarjuna Kristam * once a valid SETUP packet is received. 182749db4272SNagarjuna Kristam */ 182849db4272SNagarjuna Kristam if (usb_endpoint_xfer_control(desc)) 182949db4272SNagarjuna Kristam goto out; 183049db4272SNagarjuna Kristam 183149db4272SNagarjuna Kristam /* 183249db4272SNagarjuna Kristam * Transition to configured state once the first non-control 183349db4272SNagarjuna Kristam * endpoint is enabled. 183449db4272SNagarjuna Kristam */ 183549db4272SNagarjuna Kristam if (xudc->device_state == USB_STATE_ADDRESS) { 183649db4272SNagarjuna Kristam val = xudc_readl(xudc, CTRL); 183749db4272SNagarjuna Kristam val |= CTRL_RUN; 183849db4272SNagarjuna Kristam xudc_writel(xudc, val, CTRL); 183949db4272SNagarjuna Kristam 184049db4272SNagarjuna Kristam xudc->device_state = USB_STATE_CONFIGURED; 184149db4272SNagarjuna Kristam usb_gadget_set_state(&xudc->gadget, xudc->device_state); 184249db4272SNagarjuna Kristam } 184349db4272SNagarjuna Kristam 184449db4272SNagarjuna Kristam if (usb_endpoint_xfer_isoc(desc)) { 184549db4272SNagarjuna Kristam /* 184649db4272SNagarjuna Kristam * Pause all bulk endpoints when enabling an isoch endpoint 184749db4272SNagarjuna Kristam * to ensure the isoch endpoint is allocated enough bandwidth. 184849db4272SNagarjuna Kristam */ 184949db4272SNagarjuna Kristam for (i = 0; i < ARRAY_SIZE(xudc->ep); i++) { 185049db4272SNagarjuna Kristam if (xudc->ep[i].desc && 185149db4272SNagarjuna Kristam usb_endpoint_xfer_bulk(xudc->ep[i].desc)) 185249db4272SNagarjuna Kristam ep_pause(xudc, i); 185349db4272SNagarjuna Kristam } 185449db4272SNagarjuna Kristam } 185549db4272SNagarjuna Kristam 185649db4272SNagarjuna Kristam ep_reload(xudc, ep->index); 185749db4272SNagarjuna Kristam ep_unpause(xudc, ep->index); 185849db4272SNagarjuna Kristam ep_unhalt(xudc, ep->index); 185949db4272SNagarjuna Kristam 186049db4272SNagarjuna Kristam if (usb_endpoint_xfer_isoc(desc)) { 186149db4272SNagarjuna Kristam for (i = 0; i < ARRAY_SIZE(xudc->ep); i++) { 186249db4272SNagarjuna Kristam if (xudc->ep[i].desc && 186349db4272SNagarjuna Kristam usb_endpoint_xfer_bulk(xudc->ep[i].desc)) 186449db4272SNagarjuna Kristam ep_unpause(xudc, i); 186549db4272SNagarjuna Kristam } 186649db4272SNagarjuna Kristam } 186749db4272SNagarjuna Kristam 186849db4272SNagarjuna Kristam out: 186949db4272SNagarjuna Kristam dev_info(xudc->dev, "EP %u (type: %s, dir: %s) enabled\n", ep->index, 187049db4272SNagarjuna Kristam usb_ep_type_string(usb_endpoint_type(ep->desc)), 187149db4272SNagarjuna Kristam usb_endpoint_dir_in(ep->desc) ? "in" : "out"); 187249db4272SNagarjuna Kristam 187349db4272SNagarjuna Kristam return 0; 187449db4272SNagarjuna Kristam } 187549db4272SNagarjuna Kristam 187649db4272SNagarjuna Kristam static int tegra_xudc_ep_enable(struct usb_ep *usb_ep, 187749db4272SNagarjuna Kristam const struct usb_endpoint_descriptor *desc) 187849db4272SNagarjuna Kristam { 187949db4272SNagarjuna Kristam struct tegra_xudc_ep *ep; 188049db4272SNagarjuna Kristam struct tegra_xudc *xudc; 188149db4272SNagarjuna Kristam unsigned long flags; 188249db4272SNagarjuna Kristam int ret; 188349db4272SNagarjuna Kristam 188449db4272SNagarjuna Kristam if (!usb_ep || !desc || (desc->bDescriptorType != USB_DT_ENDPOINT)) 188549db4272SNagarjuna Kristam return -EINVAL; 188649db4272SNagarjuna Kristam 188749db4272SNagarjuna Kristam ep = to_xudc_ep(usb_ep); 188849db4272SNagarjuna Kristam xudc = ep->xudc; 188949db4272SNagarjuna Kristam 189049db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 189149db4272SNagarjuna Kristam if (xudc->powergated) { 189249db4272SNagarjuna Kristam ret = -ESHUTDOWN; 189349db4272SNagarjuna Kristam goto unlock; 189449db4272SNagarjuna Kristam } 189549db4272SNagarjuna Kristam 189649db4272SNagarjuna Kristam ret = __tegra_xudc_ep_enable(ep, desc); 189749db4272SNagarjuna Kristam unlock: 189849db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 189949db4272SNagarjuna Kristam 190049db4272SNagarjuna Kristam return ret; 190149db4272SNagarjuna Kristam } 190249db4272SNagarjuna Kristam 190349db4272SNagarjuna Kristam static struct usb_request * 190449db4272SNagarjuna Kristam tegra_xudc_ep_alloc_request(struct usb_ep *usb_ep, gfp_t gfp) 190549db4272SNagarjuna Kristam { 190649db4272SNagarjuna Kristam struct tegra_xudc_request *req; 190749db4272SNagarjuna Kristam 190849db4272SNagarjuna Kristam req = kzalloc(sizeof(*req), gfp); 190949db4272SNagarjuna Kristam if (!req) 191049db4272SNagarjuna Kristam return NULL; 191149db4272SNagarjuna Kristam 191249db4272SNagarjuna Kristam INIT_LIST_HEAD(&req->list); 191349db4272SNagarjuna Kristam 191449db4272SNagarjuna Kristam return &req->usb_req; 191549db4272SNagarjuna Kristam } 191649db4272SNagarjuna Kristam 191749db4272SNagarjuna Kristam static void tegra_xudc_ep_free_request(struct usb_ep *usb_ep, 191849db4272SNagarjuna Kristam struct usb_request *usb_req) 191949db4272SNagarjuna Kristam { 192049db4272SNagarjuna Kristam struct tegra_xudc_request *req = to_xudc_req(usb_req); 192149db4272SNagarjuna Kristam 192249db4272SNagarjuna Kristam kfree(req); 192349db4272SNagarjuna Kristam } 192449db4272SNagarjuna Kristam 192553ad92fdSRikard Falkeborn static const struct usb_ep_ops tegra_xudc_ep_ops = { 192649db4272SNagarjuna Kristam .enable = tegra_xudc_ep_enable, 192749db4272SNagarjuna Kristam .disable = tegra_xudc_ep_disable, 192849db4272SNagarjuna Kristam .alloc_request = tegra_xudc_ep_alloc_request, 192949db4272SNagarjuna Kristam .free_request = tegra_xudc_ep_free_request, 193049db4272SNagarjuna Kristam .queue = tegra_xudc_ep_queue, 193149db4272SNagarjuna Kristam .dequeue = tegra_xudc_ep_dequeue, 193249db4272SNagarjuna Kristam .set_halt = tegra_xudc_ep_set_halt, 193349db4272SNagarjuna Kristam }; 193449db4272SNagarjuna Kristam 193549db4272SNagarjuna Kristam static int tegra_xudc_ep0_enable(struct usb_ep *usb_ep, 193649db4272SNagarjuna Kristam const struct usb_endpoint_descriptor *desc) 193749db4272SNagarjuna Kristam { 193849db4272SNagarjuna Kristam return -EBUSY; 193949db4272SNagarjuna Kristam } 194049db4272SNagarjuna Kristam 194149db4272SNagarjuna Kristam static int tegra_xudc_ep0_disable(struct usb_ep *usb_ep) 194249db4272SNagarjuna Kristam { 194349db4272SNagarjuna Kristam return -EBUSY; 194449db4272SNagarjuna Kristam } 194549db4272SNagarjuna Kristam 194653ad92fdSRikard Falkeborn static const struct usb_ep_ops tegra_xudc_ep0_ops = { 194749db4272SNagarjuna Kristam .enable = tegra_xudc_ep0_enable, 194849db4272SNagarjuna Kristam .disable = tegra_xudc_ep0_disable, 194949db4272SNagarjuna Kristam .alloc_request = tegra_xudc_ep_alloc_request, 195049db4272SNagarjuna Kristam .free_request = tegra_xudc_ep_free_request, 195149db4272SNagarjuna Kristam .queue = tegra_xudc_ep_queue, 195249db4272SNagarjuna Kristam .dequeue = tegra_xudc_ep_dequeue, 195349db4272SNagarjuna Kristam .set_halt = tegra_xudc_ep_set_halt, 195449db4272SNagarjuna Kristam }; 195549db4272SNagarjuna Kristam 195649db4272SNagarjuna Kristam static int tegra_xudc_gadget_get_frame(struct usb_gadget *gadget) 195749db4272SNagarjuna Kristam { 195849db4272SNagarjuna Kristam struct tegra_xudc *xudc = to_xudc(gadget); 195949db4272SNagarjuna Kristam unsigned long flags; 196049db4272SNagarjuna Kristam int ret; 196149db4272SNagarjuna Kristam 196249db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 196349db4272SNagarjuna Kristam if (xudc->powergated) { 196449db4272SNagarjuna Kristam ret = -ESHUTDOWN; 196549db4272SNagarjuna Kristam goto unlock; 196649db4272SNagarjuna Kristam } 196749db4272SNagarjuna Kristam 196849db4272SNagarjuna Kristam ret = (xudc_readl(xudc, MFINDEX) & MFINDEX_FRAME_MASK) >> 196949db4272SNagarjuna Kristam MFINDEX_FRAME_SHIFT; 197049db4272SNagarjuna Kristam unlock: 197149db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 197249db4272SNagarjuna Kristam 197349db4272SNagarjuna Kristam return ret; 197449db4272SNagarjuna Kristam } 197549db4272SNagarjuna Kristam 197649db4272SNagarjuna Kristam static void tegra_xudc_resume_device_state(struct tegra_xudc *xudc) 197749db4272SNagarjuna Kristam { 197849db4272SNagarjuna Kristam unsigned int i; 197949db4272SNagarjuna Kristam u32 val; 198049db4272SNagarjuna Kristam 198149db4272SNagarjuna Kristam ep_unpause_all(xudc); 198249db4272SNagarjuna Kristam 198349db4272SNagarjuna Kristam /* Direct link to U0. */ 198449db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTSC); 198549db4272SNagarjuna Kristam if (((val & PORTSC_PLS_MASK) >> PORTSC_PLS_SHIFT) != PORTSC_PLS_U0) { 198649db4272SNagarjuna Kristam val &= ~(PORTSC_CHANGE_MASK | PORTSC_PLS_MASK); 198749db4272SNagarjuna Kristam val |= PORTSC_LWS | PORTSC_PLS(PORTSC_PLS_U0); 198849db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTSC); 198949db4272SNagarjuna Kristam } 199049db4272SNagarjuna Kristam 199149db4272SNagarjuna Kristam if (xudc->device_state == USB_STATE_SUSPENDED) { 199249db4272SNagarjuna Kristam xudc->device_state = xudc->resume_state; 199349db4272SNagarjuna Kristam usb_gadget_set_state(&xudc->gadget, xudc->device_state); 199449db4272SNagarjuna Kristam xudc->resume_state = 0; 199549db4272SNagarjuna Kristam } 199649db4272SNagarjuna Kristam 199749db4272SNagarjuna Kristam /* 199849db4272SNagarjuna Kristam * Doorbells may be dropped if they are sent too soon (< ~200ns) 199949db4272SNagarjuna Kristam * after unpausing the endpoint. Wait for 500ns just to be safe. 200049db4272SNagarjuna Kristam */ 200149db4272SNagarjuna Kristam ndelay(500); 200249db4272SNagarjuna Kristam for (i = 0; i < ARRAY_SIZE(xudc->ep); i++) 200349db4272SNagarjuna Kristam tegra_xudc_ep_ring_doorbell(&xudc->ep[i]); 200449db4272SNagarjuna Kristam } 200549db4272SNagarjuna Kristam 200649db4272SNagarjuna Kristam static int tegra_xudc_gadget_wakeup(struct usb_gadget *gadget) 200749db4272SNagarjuna Kristam { 200849db4272SNagarjuna Kristam struct tegra_xudc *xudc = to_xudc(gadget); 200949db4272SNagarjuna Kristam unsigned long flags; 201049db4272SNagarjuna Kristam int ret = 0; 201149db4272SNagarjuna Kristam u32 val; 201249db4272SNagarjuna Kristam 201349db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 201449db4272SNagarjuna Kristam 201549db4272SNagarjuna Kristam if (xudc->powergated) { 201649db4272SNagarjuna Kristam ret = -ESHUTDOWN; 201749db4272SNagarjuna Kristam goto unlock; 201849db4272SNagarjuna Kristam } 201949db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTPM); 202049db4272SNagarjuna Kristam dev_dbg(xudc->dev, "%s: PORTPM=%#x, speed=%x\n", __func__, 202149db4272SNagarjuna Kristam val, gadget->speed); 202249db4272SNagarjuna Kristam 202349db4272SNagarjuna Kristam if (((xudc->gadget.speed <= USB_SPEED_HIGH) && 202449db4272SNagarjuna Kristam (val & PORTPM_RWE)) || 202549db4272SNagarjuna Kristam ((xudc->gadget.speed == USB_SPEED_SUPER) && 202649db4272SNagarjuna Kristam (val & PORTPM_FRWE))) { 202749db4272SNagarjuna Kristam tegra_xudc_resume_device_state(xudc); 202849db4272SNagarjuna Kristam 202949db4272SNagarjuna Kristam /* Send Device Notification packet. */ 203049db4272SNagarjuna Kristam if (xudc->gadget.speed == USB_SPEED_SUPER) { 203149db4272SNagarjuna Kristam val = DEVNOTIF_LO_TYPE(DEVNOTIF_LO_TYPE_FUNCTION_WAKE) 203249db4272SNagarjuna Kristam | DEVNOTIF_LO_TRIG; 203349db4272SNagarjuna Kristam xudc_writel(xudc, 0, DEVNOTIF_HI); 203449db4272SNagarjuna Kristam xudc_writel(xudc, val, DEVNOTIF_LO); 203549db4272SNagarjuna Kristam } 203649db4272SNagarjuna Kristam } 203749db4272SNagarjuna Kristam 203849db4272SNagarjuna Kristam unlock: 203949db4272SNagarjuna Kristam dev_dbg(xudc->dev, "%s: ret value is %d", __func__, ret); 204049db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 204149db4272SNagarjuna Kristam 204249db4272SNagarjuna Kristam return ret; 204349db4272SNagarjuna Kristam } 204449db4272SNagarjuna Kristam 204549db4272SNagarjuna Kristam static int tegra_xudc_gadget_pullup(struct usb_gadget *gadget, int is_on) 204649db4272SNagarjuna Kristam { 204749db4272SNagarjuna Kristam struct tegra_xudc *xudc = to_xudc(gadget); 204849db4272SNagarjuna Kristam unsigned long flags; 204949db4272SNagarjuna Kristam u32 val; 205049db4272SNagarjuna Kristam 205149db4272SNagarjuna Kristam pm_runtime_get_sync(xudc->dev); 205249db4272SNagarjuna Kristam 205349db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 205449db4272SNagarjuna Kristam 205549db4272SNagarjuna Kristam if (is_on != xudc->pullup) { 205649db4272SNagarjuna Kristam val = xudc_readl(xudc, CTRL); 205749db4272SNagarjuna Kristam if (is_on) 205849db4272SNagarjuna Kristam val |= CTRL_ENABLE; 205949db4272SNagarjuna Kristam else 206049db4272SNagarjuna Kristam val &= ~CTRL_ENABLE; 206149db4272SNagarjuna Kristam xudc_writel(xudc, val, CTRL); 206249db4272SNagarjuna Kristam } 206349db4272SNagarjuna Kristam 206449db4272SNagarjuna Kristam xudc->pullup = is_on; 206549db4272SNagarjuna Kristam dev_dbg(xudc->dev, "%s: pullup:%d", __func__, is_on); 206649db4272SNagarjuna Kristam 206749db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 206849db4272SNagarjuna Kristam 206949db4272SNagarjuna Kristam pm_runtime_put(xudc->dev); 207049db4272SNagarjuna Kristam 207149db4272SNagarjuna Kristam return 0; 207249db4272SNagarjuna Kristam } 207349db4272SNagarjuna Kristam 207449db4272SNagarjuna Kristam static int tegra_xudc_gadget_start(struct usb_gadget *gadget, 207549db4272SNagarjuna Kristam struct usb_gadget_driver *driver) 207649db4272SNagarjuna Kristam { 207749db4272SNagarjuna Kristam struct tegra_xudc *xudc = to_xudc(gadget); 207849db4272SNagarjuna Kristam unsigned long flags; 207949db4272SNagarjuna Kristam u32 val; 208049db4272SNagarjuna Kristam int ret; 2081b4e19931SNagarjuna Kristam unsigned int i; 208249db4272SNagarjuna Kristam 208349db4272SNagarjuna Kristam if (!driver) 208449db4272SNagarjuna Kristam return -EINVAL; 208549db4272SNagarjuna Kristam 208649db4272SNagarjuna Kristam pm_runtime_get_sync(xudc->dev); 208749db4272SNagarjuna Kristam 208849db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 208949db4272SNagarjuna Kristam 209049db4272SNagarjuna Kristam if (xudc->driver) { 209149db4272SNagarjuna Kristam ret = -EBUSY; 209249db4272SNagarjuna Kristam goto unlock; 209349db4272SNagarjuna Kristam } 209449db4272SNagarjuna Kristam 209549db4272SNagarjuna Kristam xudc->setup_state = WAIT_FOR_SETUP; 209649db4272SNagarjuna Kristam xudc->device_state = USB_STATE_DEFAULT; 209749db4272SNagarjuna Kristam usb_gadget_set_state(&xudc->gadget, xudc->device_state); 209849db4272SNagarjuna Kristam 209949db4272SNagarjuna Kristam ret = __tegra_xudc_ep_enable(&xudc->ep[0], &tegra_xudc_ep0_desc); 210049db4272SNagarjuna Kristam if (ret < 0) 210149db4272SNagarjuna Kristam goto unlock; 210249db4272SNagarjuna Kristam 210349db4272SNagarjuna Kristam val = xudc_readl(xudc, CTRL); 210449db4272SNagarjuna Kristam val |= CTRL_IE | CTRL_LSE; 210549db4272SNagarjuna Kristam xudc_writel(xudc, val, CTRL); 210649db4272SNagarjuna Kristam 210749db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTHALT); 210849db4272SNagarjuna Kristam val |= PORTHALT_STCHG_INTR_EN; 210949db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTHALT); 211049db4272SNagarjuna Kristam 211149db4272SNagarjuna Kristam if (xudc->pullup) { 211249db4272SNagarjuna Kristam val = xudc_readl(xudc, CTRL); 211349db4272SNagarjuna Kristam val |= CTRL_ENABLE; 211449db4272SNagarjuna Kristam xudc_writel(xudc, val, CTRL); 211549db4272SNagarjuna Kristam } 211649db4272SNagarjuna Kristam 2117b4e19931SNagarjuna Kristam for (i = 0; i < xudc->soc->num_phys; i++) 2118b4e19931SNagarjuna Kristam if (xudc->usbphy[i]) 2119b4e19931SNagarjuna Kristam otg_set_peripheral(xudc->usbphy[i]->otg, gadget); 2120b77f2ffeSNagarjuna Kristam 212149db4272SNagarjuna Kristam xudc->driver = driver; 212249db4272SNagarjuna Kristam unlock: 212349db4272SNagarjuna Kristam dev_dbg(xudc->dev, "%s: ret value is %d", __func__, ret); 212449db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 212549db4272SNagarjuna Kristam 212649db4272SNagarjuna Kristam pm_runtime_put(xudc->dev); 212749db4272SNagarjuna Kristam 212849db4272SNagarjuna Kristam return ret; 212949db4272SNagarjuna Kristam } 213049db4272SNagarjuna Kristam 213149db4272SNagarjuna Kristam static int tegra_xudc_gadget_stop(struct usb_gadget *gadget) 213249db4272SNagarjuna Kristam { 213349db4272SNagarjuna Kristam struct tegra_xudc *xudc = to_xudc(gadget); 213449db4272SNagarjuna Kristam unsigned long flags; 213549db4272SNagarjuna Kristam u32 val; 2136b4e19931SNagarjuna Kristam unsigned int i; 213749db4272SNagarjuna Kristam 213849db4272SNagarjuna Kristam pm_runtime_get_sync(xudc->dev); 213949db4272SNagarjuna Kristam 214049db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 214149db4272SNagarjuna Kristam 2142b4e19931SNagarjuna Kristam for (i = 0; i < xudc->soc->num_phys; i++) 2143b4e19931SNagarjuna Kristam if (xudc->usbphy[i]) 2144b4e19931SNagarjuna Kristam otg_set_peripheral(xudc->usbphy[i]->otg, NULL); 2145b77f2ffeSNagarjuna Kristam 214649db4272SNagarjuna Kristam val = xudc_readl(xudc, CTRL); 214749db4272SNagarjuna Kristam val &= ~(CTRL_IE | CTRL_ENABLE); 214849db4272SNagarjuna Kristam xudc_writel(xudc, val, CTRL); 214949db4272SNagarjuna Kristam 215049db4272SNagarjuna Kristam __tegra_xudc_ep_disable(&xudc->ep[0]); 215149db4272SNagarjuna Kristam 215249db4272SNagarjuna Kristam xudc->driver = NULL; 215349db4272SNagarjuna Kristam dev_dbg(xudc->dev, "Gadget stopped"); 215449db4272SNagarjuna Kristam 215549db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 215649db4272SNagarjuna Kristam 215749db4272SNagarjuna Kristam pm_runtime_put(xudc->dev); 215849db4272SNagarjuna Kristam 215949db4272SNagarjuna Kristam return 0; 216049db4272SNagarjuna Kristam } 216149db4272SNagarjuna Kristam 2162ac82b56bSNagarjuna Kristam static int tegra_xudc_gadget_vbus_draw(struct usb_gadget *gadget, 2163ac82b56bSNagarjuna Kristam unsigned int m_a) 2164ac82b56bSNagarjuna Kristam { 2165ac82b56bSNagarjuna Kristam int ret = 0; 2166ac82b56bSNagarjuna Kristam struct tegra_xudc *xudc = to_xudc(gadget); 2167ac82b56bSNagarjuna Kristam 2168ac82b56bSNagarjuna Kristam dev_dbg(xudc->dev, "%s: %u mA\n", __func__, m_a); 2169ac82b56bSNagarjuna Kristam 2170ac82b56bSNagarjuna Kristam if (xudc->curr_usbphy->chg_type == SDP_TYPE) 2171ac82b56bSNagarjuna Kristam ret = usb_phy_set_power(xudc->curr_usbphy, m_a); 2172ac82b56bSNagarjuna Kristam 2173ac82b56bSNagarjuna Kristam return ret; 2174ac82b56bSNagarjuna Kristam } 2175ac82b56bSNagarjuna Kristam 217649db4272SNagarjuna Kristam static int tegra_xudc_set_selfpowered(struct usb_gadget *gadget, int is_on) 217749db4272SNagarjuna Kristam { 217849db4272SNagarjuna Kristam struct tegra_xudc *xudc = to_xudc(gadget); 217949db4272SNagarjuna Kristam 218049db4272SNagarjuna Kristam dev_dbg(xudc->dev, "%s: %d\n", __func__, is_on); 218149db4272SNagarjuna Kristam xudc->selfpowered = !!is_on; 218249db4272SNagarjuna Kristam 218349db4272SNagarjuna Kristam return 0; 218449db4272SNagarjuna Kristam } 218549db4272SNagarjuna Kristam 218653ad92fdSRikard Falkeborn static const struct usb_gadget_ops tegra_xudc_gadget_ops = { 218749db4272SNagarjuna Kristam .get_frame = tegra_xudc_gadget_get_frame, 218849db4272SNagarjuna Kristam .wakeup = tegra_xudc_gadget_wakeup, 218949db4272SNagarjuna Kristam .pullup = tegra_xudc_gadget_pullup, 219049db4272SNagarjuna Kristam .udc_start = tegra_xudc_gadget_start, 219149db4272SNagarjuna Kristam .udc_stop = tegra_xudc_gadget_stop, 2192ac82b56bSNagarjuna Kristam .vbus_draw = tegra_xudc_gadget_vbus_draw, 219349db4272SNagarjuna Kristam .set_selfpowered = tegra_xudc_set_selfpowered, 219449db4272SNagarjuna Kristam }; 219549db4272SNagarjuna Kristam 219649db4272SNagarjuna Kristam static void no_op_complete(struct usb_ep *ep, struct usb_request *req) 219749db4272SNagarjuna Kristam { 219849db4272SNagarjuna Kristam } 219949db4272SNagarjuna Kristam 220049db4272SNagarjuna Kristam static int 220149db4272SNagarjuna Kristam tegra_xudc_ep0_queue_status(struct tegra_xudc *xudc, 220249db4272SNagarjuna Kristam void (*cmpl)(struct usb_ep *, struct usb_request *)) 220349db4272SNagarjuna Kristam { 220449db4272SNagarjuna Kristam xudc->ep0_req->usb_req.buf = NULL; 220549db4272SNagarjuna Kristam xudc->ep0_req->usb_req.dma = 0; 220649db4272SNagarjuna Kristam xudc->ep0_req->usb_req.length = 0; 220749db4272SNagarjuna Kristam xudc->ep0_req->usb_req.complete = cmpl; 220849db4272SNagarjuna Kristam xudc->ep0_req->usb_req.context = xudc; 220949db4272SNagarjuna Kristam 221049db4272SNagarjuna Kristam return __tegra_xudc_ep_queue(&xudc->ep[0], xudc->ep0_req); 221149db4272SNagarjuna Kristam } 221249db4272SNagarjuna Kristam 221349db4272SNagarjuna Kristam static int 221449db4272SNagarjuna Kristam tegra_xudc_ep0_queue_data(struct tegra_xudc *xudc, void *buf, size_t len, 221549db4272SNagarjuna Kristam void (*cmpl)(struct usb_ep *, struct usb_request *)) 221649db4272SNagarjuna Kristam { 221749db4272SNagarjuna Kristam xudc->ep0_req->usb_req.buf = buf; 221849db4272SNagarjuna Kristam xudc->ep0_req->usb_req.length = len; 221949db4272SNagarjuna Kristam xudc->ep0_req->usb_req.complete = cmpl; 222049db4272SNagarjuna Kristam xudc->ep0_req->usb_req.context = xudc; 222149db4272SNagarjuna Kristam 222249db4272SNagarjuna Kristam return __tegra_xudc_ep_queue(&xudc->ep[0], xudc->ep0_req); 222349db4272SNagarjuna Kristam } 222449db4272SNagarjuna Kristam 222549db4272SNagarjuna Kristam static void tegra_xudc_ep0_req_done(struct tegra_xudc *xudc) 222649db4272SNagarjuna Kristam { 222749db4272SNagarjuna Kristam switch (xudc->setup_state) { 222849db4272SNagarjuna Kristam case DATA_STAGE_XFER: 222949db4272SNagarjuna Kristam xudc->setup_state = STATUS_STAGE_RECV; 223049db4272SNagarjuna Kristam tegra_xudc_ep0_queue_status(xudc, no_op_complete); 223149db4272SNagarjuna Kristam break; 223249db4272SNagarjuna Kristam case DATA_STAGE_RECV: 223349db4272SNagarjuna Kristam xudc->setup_state = STATUS_STAGE_XFER; 223449db4272SNagarjuna Kristam tegra_xudc_ep0_queue_status(xudc, no_op_complete); 223549db4272SNagarjuna Kristam break; 223649db4272SNagarjuna Kristam default: 223749db4272SNagarjuna Kristam xudc->setup_state = WAIT_FOR_SETUP; 223849db4272SNagarjuna Kristam break; 223949db4272SNagarjuna Kristam } 224049db4272SNagarjuna Kristam } 224149db4272SNagarjuna Kristam 224249db4272SNagarjuna Kristam static int tegra_xudc_ep0_delegate_req(struct tegra_xudc *xudc, 224349db4272SNagarjuna Kristam struct usb_ctrlrequest *ctrl) 224449db4272SNagarjuna Kristam { 224549db4272SNagarjuna Kristam int ret; 224649db4272SNagarjuna Kristam 224749db4272SNagarjuna Kristam spin_unlock(&xudc->lock); 224849db4272SNagarjuna Kristam ret = xudc->driver->setup(&xudc->gadget, ctrl); 224949db4272SNagarjuna Kristam spin_lock(&xudc->lock); 225049db4272SNagarjuna Kristam 225149db4272SNagarjuna Kristam return ret; 225249db4272SNagarjuna Kristam } 225349db4272SNagarjuna Kristam 225449db4272SNagarjuna Kristam static void set_feature_complete(struct usb_ep *ep, struct usb_request *req) 225549db4272SNagarjuna Kristam { 225649db4272SNagarjuna Kristam struct tegra_xudc *xudc = req->context; 225749db4272SNagarjuna Kristam 225849db4272SNagarjuna Kristam if (xudc->test_mode_pattern) { 225949db4272SNagarjuna Kristam xudc_writel(xudc, xudc->test_mode_pattern, PORT_TM); 226049db4272SNagarjuna Kristam xudc->test_mode_pattern = 0; 226149db4272SNagarjuna Kristam } 226249db4272SNagarjuna Kristam } 226349db4272SNagarjuna Kristam 226449db4272SNagarjuna Kristam static int tegra_xudc_ep0_set_feature(struct tegra_xudc *xudc, 226549db4272SNagarjuna Kristam struct usb_ctrlrequest *ctrl) 226649db4272SNagarjuna Kristam { 226749db4272SNagarjuna Kristam bool set = (ctrl->bRequest == USB_REQ_SET_FEATURE); 226849db4272SNagarjuna Kristam u32 feature = le16_to_cpu(ctrl->wValue); 226949db4272SNagarjuna Kristam u32 index = le16_to_cpu(ctrl->wIndex); 227049db4272SNagarjuna Kristam u32 val, ep; 227149db4272SNagarjuna Kristam int ret; 227249db4272SNagarjuna Kristam 227349db4272SNagarjuna Kristam if (le16_to_cpu(ctrl->wLength) != 0) 227449db4272SNagarjuna Kristam return -EINVAL; 227549db4272SNagarjuna Kristam 227649db4272SNagarjuna Kristam switch (ctrl->bRequestType & USB_RECIP_MASK) { 227749db4272SNagarjuna Kristam case USB_RECIP_DEVICE: 227849db4272SNagarjuna Kristam switch (feature) { 227949db4272SNagarjuna Kristam case USB_DEVICE_REMOTE_WAKEUP: 228049db4272SNagarjuna Kristam if ((xudc->gadget.speed == USB_SPEED_SUPER) || 228149db4272SNagarjuna Kristam (xudc->device_state == USB_STATE_DEFAULT)) 228249db4272SNagarjuna Kristam return -EINVAL; 228349db4272SNagarjuna Kristam 228449db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTPM); 228549db4272SNagarjuna Kristam if (set) 228649db4272SNagarjuna Kristam val |= PORTPM_RWE; 228749db4272SNagarjuna Kristam else 228849db4272SNagarjuna Kristam val &= ~PORTPM_RWE; 228949db4272SNagarjuna Kristam 229049db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTPM); 229149db4272SNagarjuna Kristam break; 229249db4272SNagarjuna Kristam case USB_DEVICE_U1_ENABLE: 229349db4272SNagarjuna Kristam case USB_DEVICE_U2_ENABLE: 229449db4272SNagarjuna Kristam if ((xudc->device_state != USB_STATE_CONFIGURED) || 229549db4272SNagarjuna Kristam (xudc->gadget.speed != USB_SPEED_SUPER)) 229649db4272SNagarjuna Kristam return -EINVAL; 229749db4272SNagarjuna Kristam 229849db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTPM); 229949db4272SNagarjuna Kristam if ((feature == USB_DEVICE_U1_ENABLE) && 230049db4272SNagarjuna Kristam xudc->soc->u1_enable) { 230149db4272SNagarjuna Kristam if (set) 230249db4272SNagarjuna Kristam val |= PORTPM_U1E; 230349db4272SNagarjuna Kristam else 230449db4272SNagarjuna Kristam val &= ~PORTPM_U1E; 230549db4272SNagarjuna Kristam } 230649db4272SNagarjuna Kristam 230749db4272SNagarjuna Kristam if ((feature == USB_DEVICE_U2_ENABLE) && 230849db4272SNagarjuna Kristam xudc->soc->u2_enable) { 230949db4272SNagarjuna Kristam if (set) 231049db4272SNagarjuna Kristam val |= PORTPM_U2E; 231149db4272SNagarjuna Kristam else 231249db4272SNagarjuna Kristam val &= ~PORTPM_U2E; 231349db4272SNagarjuna Kristam } 231449db4272SNagarjuna Kristam 231549db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTPM); 231649db4272SNagarjuna Kristam break; 231749db4272SNagarjuna Kristam case USB_DEVICE_TEST_MODE: 231849db4272SNagarjuna Kristam if (xudc->gadget.speed != USB_SPEED_HIGH) 231949db4272SNagarjuna Kristam return -EINVAL; 232049db4272SNagarjuna Kristam 232149db4272SNagarjuna Kristam if (!set) 232249db4272SNagarjuna Kristam return -EINVAL; 232349db4272SNagarjuna Kristam 232449db4272SNagarjuna Kristam xudc->test_mode_pattern = index >> 8; 232549db4272SNagarjuna Kristam break; 232649db4272SNagarjuna Kristam default: 232749db4272SNagarjuna Kristam return -EINVAL; 232849db4272SNagarjuna Kristam } 232949db4272SNagarjuna Kristam 233049db4272SNagarjuna Kristam break; 233149db4272SNagarjuna Kristam case USB_RECIP_INTERFACE: 233249db4272SNagarjuna Kristam if (xudc->device_state != USB_STATE_CONFIGURED) 233349db4272SNagarjuna Kristam return -EINVAL; 233449db4272SNagarjuna Kristam 233549db4272SNagarjuna Kristam switch (feature) { 233649db4272SNagarjuna Kristam case USB_INTRF_FUNC_SUSPEND: 233749db4272SNagarjuna Kristam if (set) { 233849db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTPM); 233949db4272SNagarjuna Kristam 234049db4272SNagarjuna Kristam if (index & USB_INTRF_FUNC_SUSPEND_RW) 234149db4272SNagarjuna Kristam val |= PORTPM_FRWE; 234249db4272SNagarjuna Kristam else 234349db4272SNagarjuna Kristam val &= ~PORTPM_FRWE; 234449db4272SNagarjuna Kristam 234549db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTPM); 234649db4272SNagarjuna Kristam } 234749db4272SNagarjuna Kristam 234849db4272SNagarjuna Kristam return tegra_xudc_ep0_delegate_req(xudc, ctrl); 234949db4272SNagarjuna Kristam default: 235049db4272SNagarjuna Kristam return -EINVAL; 235149db4272SNagarjuna Kristam } 235249db4272SNagarjuna Kristam 235349db4272SNagarjuna Kristam break; 235449db4272SNagarjuna Kristam case USB_RECIP_ENDPOINT: 235549db4272SNagarjuna Kristam ep = (index & USB_ENDPOINT_NUMBER_MASK) * 2 + 235649db4272SNagarjuna Kristam ((index & USB_DIR_IN) ? 1 : 0); 235749db4272SNagarjuna Kristam 235849db4272SNagarjuna Kristam if ((xudc->device_state == USB_STATE_DEFAULT) || 235949db4272SNagarjuna Kristam ((xudc->device_state == USB_STATE_ADDRESS) && 236049db4272SNagarjuna Kristam (index != 0))) 236149db4272SNagarjuna Kristam return -EINVAL; 236249db4272SNagarjuna Kristam 236349db4272SNagarjuna Kristam ret = __tegra_xudc_ep_set_halt(&xudc->ep[ep], set); 236449db4272SNagarjuna Kristam if (ret < 0) 236549db4272SNagarjuna Kristam return ret; 236649db4272SNagarjuna Kristam break; 236749db4272SNagarjuna Kristam default: 236849db4272SNagarjuna Kristam return -EINVAL; 236949db4272SNagarjuna Kristam } 237049db4272SNagarjuna Kristam 237149db4272SNagarjuna Kristam return tegra_xudc_ep0_queue_status(xudc, set_feature_complete); 237249db4272SNagarjuna Kristam } 237349db4272SNagarjuna Kristam 237449db4272SNagarjuna Kristam static int tegra_xudc_ep0_get_status(struct tegra_xudc *xudc, 237549db4272SNagarjuna Kristam struct usb_ctrlrequest *ctrl) 237649db4272SNagarjuna Kristam { 237749db4272SNagarjuna Kristam struct tegra_xudc_ep_context *ep_ctx; 237849db4272SNagarjuna Kristam u32 val, ep, index = le16_to_cpu(ctrl->wIndex); 237949db4272SNagarjuna Kristam u16 status = 0; 238049db4272SNagarjuna Kristam 238149db4272SNagarjuna Kristam if (!(ctrl->bRequestType & USB_DIR_IN)) 238249db4272SNagarjuna Kristam return -EINVAL; 238349db4272SNagarjuna Kristam 238449db4272SNagarjuna Kristam if ((le16_to_cpu(ctrl->wValue) != 0) || 238549db4272SNagarjuna Kristam (le16_to_cpu(ctrl->wLength) != 2)) 238649db4272SNagarjuna Kristam return -EINVAL; 238749db4272SNagarjuna Kristam 238849db4272SNagarjuna Kristam switch (ctrl->bRequestType & USB_RECIP_MASK) { 238949db4272SNagarjuna Kristam case USB_RECIP_DEVICE: 239049db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTPM); 239149db4272SNagarjuna Kristam 239249db4272SNagarjuna Kristam if (xudc->selfpowered) 239349db4272SNagarjuna Kristam status |= BIT(USB_DEVICE_SELF_POWERED); 239449db4272SNagarjuna Kristam 239549db4272SNagarjuna Kristam if ((xudc->gadget.speed < USB_SPEED_SUPER) && 239649db4272SNagarjuna Kristam (val & PORTPM_RWE)) 239749db4272SNagarjuna Kristam status |= BIT(USB_DEVICE_REMOTE_WAKEUP); 239849db4272SNagarjuna Kristam 239949db4272SNagarjuna Kristam if (xudc->gadget.speed == USB_SPEED_SUPER) { 240049db4272SNagarjuna Kristam if (val & PORTPM_U1E) 240149db4272SNagarjuna Kristam status |= BIT(USB_DEV_STAT_U1_ENABLED); 240249db4272SNagarjuna Kristam if (val & PORTPM_U2E) 240349db4272SNagarjuna Kristam status |= BIT(USB_DEV_STAT_U2_ENABLED); 240449db4272SNagarjuna Kristam } 240549db4272SNagarjuna Kristam break; 240649db4272SNagarjuna Kristam case USB_RECIP_INTERFACE: 240749db4272SNagarjuna Kristam if (xudc->gadget.speed == USB_SPEED_SUPER) { 240849db4272SNagarjuna Kristam status |= USB_INTRF_STAT_FUNC_RW_CAP; 240949db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTPM); 241049db4272SNagarjuna Kristam if (val & PORTPM_FRWE) 241149db4272SNagarjuna Kristam status |= USB_INTRF_STAT_FUNC_RW; 241249db4272SNagarjuna Kristam } 241349db4272SNagarjuna Kristam break; 241449db4272SNagarjuna Kristam case USB_RECIP_ENDPOINT: 241549db4272SNagarjuna Kristam ep = (index & USB_ENDPOINT_NUMBER_MASK) * 2 + 241649db4272SNagarjuna Kristam ((index & USB_DIR_IN) ? 1 : 0); 241749db4272SNagarjuna Kristam ep_ctx = &xudc->ep_context[ep]; 241849db4272SNagarjuna Kristam 241949db4272SNagarjuna Kristam if ((xudc->device_state != USB_STATE_CONFIGURED) && 242049db4272SNagarjuna Kristam ((xudc->device_state != USB_STATE_ADDRESS) || (ep != 0))) 242149db4272SNagarjuna Kristam return -EINVAL; 242249db4272SNagarjuna Kristam 242349db4272SNagarjuna Kristam if (ep_ctx_read_state(ep_ctx) == EP_STATE_DISABLED) 242449db4272SNagarjuna Kristam return -EINVAL; 242549db4272SNagarjuna Kristam 242649db4272SNagarjuna Kristam if (xudc_readl(xudc, EP_HALT) & BIT(ep)) 242749db4272SNagarjuna Kristam status |= BIT(USB_ENDPOINT_HALT); 242849db4272SNagarjuna Kristam break; 242949db4272SNagarjuna Kristam default: 243049db4272SNagarjuna Kristam return -EINVAL; 243149db4272SNagarjuna Kristam } 243249db4272SNagarjuna Kristam 243349db4272SNagarjuna Kristam xudc->status_buf = cpu_to_le16(status); 243449db4272SNagarjuna Kristam return tegra_xudc_ep0_queue_data(xudc, &xudc->status_buf, 243549db4272SNagarjuna Kristam sizeof(xudc->status_buf), 243649db4272SNagarjuna Kristam no_op_complete); 243749db4272SNagarjuna Kristam } 243849db4272SNagarjuna Kristam 243949db4272SNagarjuna Kristam static void set_sel_complete(struct usb_ep *ep, struct usb_request *req) 244049db4272SNagarjuna Kristam { 244149db4272SNagarjuna Kristam /* Nothing to do with SEL values */ 244249db4272SNagarjuna Kristam } 244349db4272SNagarjuna Kristam 244449db4272SNagarjuna Kristam static int tegra_xudc_ep0_set_sel(struct tegra_xudc *xudc, 244549db4272SNagarjuna Kristam struct usb_ctrlrequest *ctrl) 244649db4272SNagarjuna Kristam { 244749db4272SNagarjuna Kristam if (ctrl->bRequestType != (USB_DIR_OUT | USB_RECIP_DEVICE | 244849db4272SNagarjuna Kristam USB_TYPE_STANDARD)) 244949db4272SNagarjuna Kristam return -EINVAL; 245049db4272SNagarjuna Kristam 245149db4272SNagarjuna Kristam if (xudc->device_state == USB_STATE_DEFAULT) 245249db4272SNagarjuna Kristam return -EINVAL; 245349db4272SNagarjuna Kristam 245449db4272SNagarjuna Kristam if ((le16_to_cpu(ctrl->wIndex) != 0) || 245549db4272SNagarjuna Kristam (le16_to_cpu(ctrl->wValue) != 0) || 245649db4272SNagarjuna Kristam (le16_to_cpu(ctrl->wLength) != 6)) 245749db4272SNagarjuna Kristam return -EINVAL; 245849db4272SNagarjuna Kristam 245949db4272SNagarjuna Kristam return tegra_xudc_ep0_queue_data(xudc, &xudc->sel_timing, 246049db4272SNagarjuna Kristam sizeof(xudc->sel_timing), 246149db4272SNagarjuna Kristam set_sel_complete); 246249db4272SNagarjuna Kristam } 246349db4272SNagarjuna Kristam 246449db4272SNagarjuna Kristam static void set_isoch_delay_complete(struct usb_ep *ep, struct usb_request *req) 246549db4272SNagarjuna Kristam { 246649db4272SNagarjuna Kristam /* Nothing to do with isoch delay */ 246749db4272SNagarjuna Kristam } 246849db4272SNagarjuna Kristam 246949db4272SNagarjuna Kristam static int tegra_xudc_ep0_set_isoch_delay(struct tegra_xudc *xudc, 247049db4272SNagarjuna Kristam struct usb_ctrlrequest *ctrl) 247149db4272SNagarjuna Kristam { 247249db4272SNagarjuna Kristam u32 delay = le16_to_cpu(ctrl->wValue); 247349db4272SNagarjuna Kristam 247449db4272SNagarjuna Kristam if (ctrl->bRequestType != (USB_DIR_OUT | USB_RECIP_DEVICE | 247549db4272SNagarjuna Kristam USB_TYPE_STANDARD)) 247649db4272SNagarjuna Kristam return -EINVAL; 247749db4272SNagarjuna Kristam 247849db4272SNagarjuna Kristam if ((delay > 65535) || (le16_to_cpu(ctrl->wIndex) != 0) || 247949db4272SNagarjuna Kristam (le16_to_cpu(ctrl->wLength) != 0)) 248049db4272SNagarjuna Kristam return -EINVAL; 248149db4272SNagarjuna Kristam 248249db4272SNagarjuna Kristam xudc->isoch_delay = delay; 248349db4272SNagarjuna Kristam 248449db4272SNagarjuna Kristam return tegra_xudc_ep0_queue_status(xudc, set_isoch_delay_complete); 248549db4272SNagarjuna Kristam } 248649db4272SNagarjuna Kristam 248749db4272SNagarjuna Kristam static void set_address_complete(struct usb_ep *ep, struct usb_request *req) 248849db4272SNagarjuna Kristam { 248949db4272SNagarjuna Kristam struct tegra_xudc *xudc = req->context; 249049db4272SNagarjuna Kristam 249149db4272SNagarjuna Kristam if ((xudc->device_state == USB_STATE_DEFAULT) && 249249db4272SNagarjuna Kristam (xudc->dev_addr != 0)) { 249349db4272SNagarjuna Kristam xudc->device_state = USB_STATE_ADDRESS; 249449db4272SNagarjuna Kristam usb_gadget_set_state(&xudc->gadget, xudc->device_state); 249549db4272SNagarjuna Kristam } else if ((xudc->device_state == USB_STATE_ADDRESS) && 249649db4272SNagarjuna Kristam (xudc->dev_addr == 0)) { 249749db4272SNagarjuna Kristam xudc->device_state = USB_STATE_DEFAULT; 249849db4272SNagarjuna Kristam usb_gadget_set_state(&xudc->gadget, xudc->device_state); 249949db4272SNagarjuna Kristam } 250049db4272SNagarjuna Kristam } 250149db4272SNagarjuna Kristam 250249db4272SNagarjuna Kristam static int tegra_xudc_ep0_set_address(struct tegra_xudc *xudc, 250349db4272SNagarjuna Kristam struct usb_ctrlrequest *ctrl) 250449db4272SNagarjuna Kristam { 250549db4272SNagarjuna Kristam struct tegra_xudc_ep *ep0 = &xudc->ep[0]; 250649db4272SNagarjuna Kristam u32 val, addr = le16_to_cpu(ctrl->wValue); 250749db4272SNagarjuna Kristam 250849db4272SNagarjuna Kristam if (ctrl->bRequestType != (USB_DIR_OUT | USB_RECIP_DEVICE | 250949db4272SNagarjuna Kristam USB_TYPE_STANDARD)) 251049db4272SNagarjuna Kristam return -EINVAL; 251149db4272SNagarjuna Kristam 251249db4272SNagarjuna Kristam if ((addr > 127) || (le16_to_cpu(ctrl->wIndex) != 0) || 251349db4272SNagarjuna Kristam (le16_to_cpu(ctrl->wLength) != 0)) 251449db4272SNagarjuna Kristam return -EINVAL; 251549db4272SNagarjuna Kristam 251649db4272SNagarjuna Kristam if (xudc->device_state == USB_STATE_CONFIGURED) 251749db4272SNagarjuna Kristam return -EINVAL; 251849db4272SNagarjuna Kristam 251949db4272SNagarjuna Kristam dev_dbg(xudc->dev, "set address: %u\n", addr); 252049db4272SNagarjuna Kristam 252149db4272SNagarjuna Kristam xudc->dev_addr = addr; 252249db4272SNagarjuna Kristam val = xudc_readl(xudc, CTRL); 252349db4272SNagarjuna Kristam val &= ~(CTRL_DEVADDR_MASK); 252449db4272SNagarjuna Kristam val |= CTRL_DEVADDR(addr); 252549db4272SNagarjuna Kristam xudc_writel(xudc, val, CTRL); 252649db4272SNagarjuna Kristam 252749db4272SNagarjuna Kristam ep_ctx_write_devaddr(ep0->context, addr); 252849db4272SNagarjuna Kristam 252949db4272SNagarjuna Kristam return tegra_xudc_ep0_queue_status(xudc, set_address_complete); 253049db4272SNagarjuna Kristam } 253149db4272SNagarjuna Kristam 253249db4272SNagarjuna Kristam static int tegra_xudc_ep0_standard_req(struct tegra_xudc *xudc, 253349db4272SNagarjuna Kristam struct usb_ctrlrequest *ctrl) 253449db4272SNagarjuna Kristam { 253549db4272SNagarjuna Kristam int ret; 253649db4272SNagarjuna Kristam 253749db4272SNagarjuna Kristam switch (ctrl->bRequest) { 253849db4272SNagarjuna Kristam case USB_REQ_GET_STATUS: 253949db4272SNagarjuna Kristam dev_dbg(xudc->dev, "USB_REQ_GET_STATUS\n"); 254049db4272SNagarjuna Kristam ret = tegra_xudc_ep0_get_status(xudc, ctrl); 254149db4272SNagarjuna Kristam break; 254249db4272SNagarjuna Kristam case USB_REQ_SET_ADDRESS: 254349db4272SNagarjuna Kristam dev_dbg(xudc->dev, "USB_REQ_SET_ADDRESS\n"); 254449db4272SNagarjuna Kristam ret = tegra_xudc_ep0_set_address(xudc, ctrl); 254549db4272SNagarjuna Kristam break; 254649db4272SNagarjuna Kristam case USB_REQ_SET_SEL: 254749db4272SNagarjuna Kristam dev_dbg(xudc->dev, "USB_REQ_SET_SEL\n"); 254849db4272SNagarjuna Kristam ret = tegra_xudc_ep0_set_sel(xudc, ctrl); 254949db4272SNagarjuna Kristam break; 255049db4272SNagarjuna Kristam case USB_REQ_SET_ISOCH_DELAY: 255149db4272SNagarjuna Kristam dev_dbg(xudc->dev, "USB_REQ_SET_ISOCH_DELAY\n"); 255249db4272SNagarjuna Kristam ret = tegra_xudc_ep0_set_isoch_delay(xudc, ctrl); 255349db4272SNagarjuna Kristam break; 255449db4272SNagarjuna Kristam case USB_REQ_CLEAR_FEATURE: 255549db4272SNagarjuna Kristam case USB_REQ_SET_FEATURE: 255649db4272SNagarjuna Kristam dev_dbg(xudc->dev, "USB_REQ_CLEAR/SET_FEATURE\n"); 255749db4272SNagarjuna Kristam ret = tegra_xudc_ep0_set_feature(xudc, ctrl); 255849db4272SNagarjuna Kristam break; 255949db4272SNagarjuna Kristam case USB_REQ_SET_CONFIGURATION: 256049db4272SNagarjuna Kristam dev_dbg(xudc->dev, "USB_REQ_SET_CONFIGURATION\n"); 256149db4272SNagarjuna Kristam /* 256249db4272SNagarjuna Kristam * In theory we need to clear RUN bit before status stage of 256349db4272SNagarjuna Kristam * deconfig request sent, but this seems to be causing problems. 256449db4272SNagarjuna Kristam * Clear RUN once all endpoints are disabled instead. 256549db4272SNagarjuna Kristam */ 256649db4272SNagarjuna Kristam fallthrough; 256749db4272SNagarjuna Kristam default: 256849db4272SNagarjuna Kristam ret = tegra_xudc_ep0_delegate_req(xudc, ctrl); 256949db4272SNagarjuna Kristam break; 257049db4272SNagarjuna Kristam } 257149db4272SNagarjuna Kristam 257249db4272SNagarjuna Kristam return ret; 257349db4272SNagarjuna Kristam } 257449db4272SNagarjuna Kristam 257549db4272SNagarjuna Kristam static void tegra_xudc_handle_ep0_setup_packet(struct tegra_xudc *xudc, 257649db4272SNagarjuna Kristam struct usb_ctrlrequest *ctrl, 257749db4272SNagarjuna Kristam u16 seq_num) 257849db4272SNagarjuna Kristam { 257949db4272SNagarjuna Kristam int ret; 258049db4272SNagarjuna Kristam 258149db4272SNagarjuna Kristam xudc->setup_seq_num = seq_num; 258249db4272SNagarjuna Kristam 258349db4272SNagarjuna Kristam /* Ensure EP0 is unhalted. */ 258449db4272SNagarjuna Kristam ep_unhalt(xudc, 0); 258549db4272SNagarjuna Kristam 258649db4272SNagarjuna Kristam /* 258749db4272SNagarjuna Kristam * On Tegra210, setup packets with sequence numbers 0xfffe or 0xffff 258849db4272SNagarjuna Kristam * are invalid. Halt EP0 until we get a valid packet. 258949db4272SNagarjuna Kristam */ 259049db4272SNagarjuna Kristam if (xudc->soc->invalid_seq_num && 259149db4272SNagarjuna Kristam (seq_num == 0xfffe || seq_num == 0xffff)) { 259249db4272SNagarjuna Kristam dev_warn(xudc->dev, "invalid sequence number detected\n"); 259349db4272SNagarjuna Kristam ep_halt(xudc, 0); 259449db4272SNagarjuna Kristam return; 259549db4272SNagarjuna Kristam } 259649db4272SNagarjuna Kristam 259749db4272SNagarjuna Kristam if (ctrl->wLength) 259849db4272SNagarjuna Kristam xudc->setup_state = (ctrl->bRequestType & USB_DIR_IN) ? 259949db4272SNagarjuna Kristam DATA_STAGE_XFER : DATA_STAGE_RECV; 260049db4272SNagarjuna Kristam else 260149db4272SNagarjuna Kristam xudc->setup_state = STATUS_STAGE_XFER; 260249db4272SNagarjuna Kristam 260349db4272SNagarjuna Kristam if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD) 260449db4272SNagarjuna Kristam ret = tegra_xudc_ep0_standard_req(xudc, ctrl); 260549db4272SNagarjuna Kristam else 260649db4272SNagarjuna Kristam ret = tegra_xudc_ep0_delegate_req(xudc, ctrl); 260749db4272SNagarjuna Kristam 260849db4272SNagarjuna Kristam if (ret < 0) { 260949db4272SNagarjuna Kristam dev_warn(xudc->dev, "setup request failed: %d\n", ret); 261049db4272SNagarjuna Kristam xudc->setup_state = WAIT_FOR_SETUP; 261149db4272SNagarjuna Kristam ep_halt(xudc, 0); 261249db4272SNagarjuna Kristam } 261349db4272SNagarjuna Kristam } 261449db4272SNagarjuna Kristam 261549db4272SNagarjuna Kristam static void tegra_xudc_handle_ep0_event(struct tegra_xudc *xudc, 261649db4272SNagarjuna Kristam struct tegra_xudc_trb *event) 261749db4272SNagarjuna Kristam { 261849db4272SNagarjuna Kristam struct usb_ctrlrequest *ctrl = (struct usb_ctrlrequest *)event; 261949db4272SNagarjuna Kristam u16 seq_num = trb_read_seq_num(event); 262049db4272SNagarjuna Kristam 262149db4272SNagarjuna Kristam if (xudc->setup_state != WAIT_FOR_SETUP) { 262249db4272SNagarjuna Kristam /* 262349db4272SNagarjuna Kristam * The controller is in the process of handling another 262449db4272SNagarjuna Kristam * setup request. Queue subsequent requests and handle 262549db4272SNagarjuna Kristam * the last one once the controller reports a sequence 262649db4272SNagarjuna Kristam * number error. 262749db4272SNagarjuna Kristam */ 262849db4272SNagarjuna Kristam memcpy(&xudc->setup_packet.ctrl_req, ctrl, sizeof(*ctrl)); 262949db4272SNagarjuna Kristam xudc->setup_packet.seq_num = seq_num; 263049db4272SNagarjuna Kristam xudc->queued_setup_packet = true; 263149db4272SNagarjuna Kristam } else { 263249db4272SNagarjuna Kristam tegra_xudc_handle_ep0_setup_packet(xudc, ctrl, seq_num); 263349db4272SNagarjuna Kristam } 263449db4272SNagarjuna Kristam } 263549db4272SNagarjuna Kristam 263649db4272SNagarjuna Kristam static struct tegra_xudc_request * 263749db4272SNagarjuna Kristam trb_to_request(struct tegra_xudc_ep *ep, struct tegra_xudc_trb *trb) 263849db4272SNagarjuna Kristam { 263949db4272SNagarjuna Kristam struct tegra_xudc_request *req; 264049db4272SNagarjuna Kristam 264149db4272SNagarjuna Kristam list_for_each_entry(req, &ep->queue, list) { 264249db4272SNagarjuna Kristam if (!req->trbs_queued) 264349db4272SNagarjuna Kristam break; 264449db4272SNagarjuna Kristam 264549db4272SNagarjuna Kristam if (trb_in_request(ep, req, trb)) 264649db4272SNagarjuna Kristam return req; 264749db4272SNagarjuna Kristam } 264849db4272SNagarjuna Kristam 264949db4272SNagarjuna Kristam return NULL; 265049db4272SNagarjuna Kristam } 265149db4272SNagarjuna Kristam 265249db4272SNagarjuna Kristam static void tegra_xudc_handle_transfer_completion(struct tegra_xudc *xudc, 265349db4272SNagarjuna Kristam struct tegra_xudc_ep *ep, 265449db4272SNagarjuna Kristam struct tegra_xudc_trb *event) 265549db4272SNagarjuna Kristam { 265649db4272SNagarjuna Kristam struct tegra_xudc_request *req; 265749db4272SNagarjuna Kristam struct tegra_xudc_trb *trb; 265849db4272SNagarjuna Kristam bool short_packet; 265949db4272SNagarjuna Kristam 266049db4272SNagarjuna Kristam short_packet = (trb_read_cmpl_code(event) == 266149db4272SNagarjuna Kristam TRB_CMPL_CODE_SHORT_PACKET); 266249db4272SNagarjuna Kristam 266349db4272SNagarjuna Kristam trb = trb_phys_to_virt(ep, trb_read_data_ptr(event)); 266449db4272SNagarjuna Kristam req = trb_to_request(ep, trb); 266549db4272SNagarjuna Kristam 266649db4272SNagarjuna Kristam /* 266749db4272SNagarjuna Kristam * TDs are complete on short packet or when the completed TRB is the 266849db4272SNagarjuna Kristam * last TRB in the TD (the CHAIN bit is unset). 266949db4272SNagarjuna Kristam */ 267049db4272SNagarjuna Kristam if (req && (short_packet || (!trb_read_chain(trb) && 267149db4272SNagarjuna Kristam (req->trbs_needed == req->trbs_queued)))) { 267249db4272SNagarjuna Kristam struct tegra_xudc_trb *last = req->last_trb; 267349db4272SNagarjuna Kristam unsigned int residual; 267449db4272SNagarjuna Kristam 267549db4272SNagarjuna Kristam residual = trb_read_transfer_len(event); 267649db4272SNagarjuna Kristam req->usb_req.actual = req->usb_req.length - residual; 267749db4272SNagarjuna Kristam 267849db4272SNagarjuna Kristam dev_dbg(xudc->dev, "bytes transferred %u / %u\n", 267949db4272SNagarjuna Kristam req->usb_req.actual, req->usb_req.length); 268049db4272SNagarjuna Kristam 268149db4272SNagarjuna Kristam tegra_xudc_req_done(ep, req, 0); 268249db4272SNagarjuna Kristam 268349db4272SNagarjuna Kristam if (ep->desc && usb_endpoint_xfer_control(ep->desc)) 268449db4272SNagarjuna Kristam tegra_xudc_ep0_req_done(xudc); 268549db4272SNagarjuna Kristam 268649db4272SNagarjuna Kristam /* 268749db4272SNagarjuna Kristam * Advance the dequeue pointer past the end of the current TD 268849db4272SNagarjuna Kristam * on short packet completion. 268949db4272SNagarjuna Kristam */ 269049db4272SNagarjuna Kristam if (short_packet) { 269149db4272SNagarjuna Kristam ep->deq_ptr = (last - ep->transfer_ring) + 1; 269249db4272SNagarjuna Kristam if (ep->deq_ptr == XUDC_TRANSFER_RING_SIZE - 1) 269349db4272SNagarjuna Kristam ep->deq_ptr = 0; 269449db4272SNagarjuna Kristam } 269549db4272SNagarjuna Kristam } else if (!req) { 269649db4272SNagarjuna Kristam dev_warn(xudc->dev, "transfer event on dequeued request\n"); 269749db4272SNagarjuna Kristam } 269849db4272SNagarjuna Kristam 269949db4272SNagarjuna Kristam if (ep->desc) 270049db4272SNagarjuna Kristam tegra_xudc_ep_kick_queue(ep); 270149db4272SNagarjuna Kristam } 270249db4272SNagarjuna Kristam 270349db4272SNagarjuna Kristam static void tegra_xudc_handle_transfer_event(struct tegra_xudc *xudc, 270449db4272SNagarjuna Kristam struct tegra_xudc_trb *event) 270549db4272SNagarjuna Kristam { 270649db4272SNagarjuna Kristam unsigned int ep_index = trb_read_endpoint_id(event); 270749db4272SNagarjuna Kristam struct tegra_xudc_ep *ep = &xudc->ep[ep_index]; 270849db4272SNagarjuna Kristam struct tegra_xudc_trb *trb; 270949db4272SNagarjuna Kristam u16 comp_code; 271049db4272SNagarjuna Kristam 271149db4272SNagarjuna Kristam if (ep_ctx_read_state(ep->context) == EP_STATE_DISABLED) { 271249db4272SNagarjuna Kristam dev_warn(xudc->dev, "transfer event on disabled EP %u\n", 271349db4272SNagarjuna Kristam ep_index); 271449db4272SNagarjuna Kristam return; 271549db4272SNagarjuna Kristam } 271649db4272SNagarjuna Kristam 271749db4272SNagarjuna Kristam /* Update transfer ring dequeue pointer. */ 271849db4272SNagarjuna Kristam trb = trb_phys_to_virt(ep, trb_read_data_ptr(event)); 271949db4272SNagarjuna Kristam comp_code = trb_read_cmpl_code(event); 272049db4272SNagarjuna Kristam if (comp_code != TRB_CMPL_CODE_BABBLE_DETECTED_ERR) { 272149db4272SNagarjuna Kristam ep->deq_ptr = (trb - ep->transfer_ring) + 1; 272249db4272SNagarjuna Kristam 272349db4272SNagarjuna Kristam if (ep->deq_ptr == XUDC_TRANSFER_RING_SIZE - 1) 272449db4272SNagarjuna Kristam ep->deq_ptr = 0; 272549db4272SNagarjuna Kristam ep->ring_full = false; 272649db4272SNagarjuna Kristam } 272749db4272SNagarjuna Kristam 272849db4272SNagarjuna Kristam switch (comp_code) { 272949db4272SNagarjuna Kristam case TRB_CMPL_CODE_SUCCESS: 273049db4272SNagarjuna Kristam case TRB_CMPL_CODE_SHORT_PACKET: 273149db4272SNagarjuna Kristam tegra_xudc_handle_transfer_completion(xudc, ep, event); 273249db4272SNagarjuna Kristam break; 273349db4272SNagarjuna Kristam case TRB_CMPL_CODE_HOST_REJECTED: 273449db4272SNagarjuna Kristam dev_info(xudc->dev, "stream rejected on EP %u\n", ep_index); 273549db4272SNagarjuna Kristam 273649db4272SNagarjuna Kristam ep->stream_rejected = true; 273749db4272SNagarjuna Kristam break; 273849db4272SNagarjuna Kristam case TRB_CMPL_CODE_PRIME_PIPE_RECEIVED: 273949db4272SNagarjuna Kristam dev_info(xudc->dev, "prime pipe received on EP %u\n", ep_index); 274049db4272SNagarjuna Kristam 274149db4272SNagarjuna Kristam if (ep->stream_rejected) { 274249db4272SNagarjuna Kristam ep->stream_rejected = false; 274349db4272SNagarjuna Kristam /* 274449db4272SNagarjuna Kristam * An EP is stopped when a stream is rejected. Wait 274549db4272SNagarjuna Kristam * for the EP to report that it is stopped and then 274649db4272SNagarjuna Kristam * un-stop it. 274749db4272SNagarjuna Kristam */ 274849db4272SNagarjuna Kristam ep_wait_for_stopped(xudc, ep_index); 274949db4272SNagarjuna Kristam } 275049db4272SNagarjuna Kristam tegra_xudc_ep_ring_doorbell(ep); 275149db4272SNagarjuna Kristam break; 275249db4272SNagarjuna Kristam case TRB_CMPL_CODE_BABBLE_DETECTED_ERR: 275349db4272SNagarjuna Kristam /* 275449db4272SNagarjuna Kristam * Wait for the EP to be stopped so the controller stops 275549db4272SNagarjuna Kristam * processing doorbells. 275649db4272SNagarjuna Kristam */ 275749db4272SNagarjuna Kristam ep_wait_for_stopped(xudc, ep_index); 275849db4272SNagarjuna Kristam ep->enq_ptr = ep->deq_ptr; 275949db4272SNagarjuna Kristam tegra_xudc_ep_nuke(ep, -EIO); 2760a74005abSGustavo A. R. Silva fallthrough; 276149db4272SNagarjuna Kristam case TRB_CMPL_CODE_STREAM_NUMP_ERROR: 276249db4272SNagarjuna Kristam case TRB_CMPL_CODE_CTRL_DIR_ERR: 276349db4272SNagarjuna Kristam case TRB_CMPL_CODE_INVALID_STREAM_TYPE_ERR: 276449db4272SNagarjuna Kristam case TRB_CMPL_CODE_RING_UNDERRUN: 276549db4272SNagarjuna Kristam case TRB_CMPL_CODE_RING_OVERRUN: 276649db4272SNagarjuna Kristam case TRB_CMPL_CODE_ISOCH_BUFFER_OVERRUN: 276749db4272SNagarjuna Kristam case TRB_CMPL_CODE_USB_TRANS_ERR: 276849db4272SNagarjuna Kristam case TRB_CMPL_CODE_TRB_ERR: 276949db4272SNagarjuna Kristam dev_err(xudc->dev, "completion error %#x on EP %u\n", 277049db4272SNagarjuna Kristam comp_code, ep_index); 277149db4272SNagarjuna Kristam 277249db4272SNagarjuna Kristam ep_halt(xudc, ep_index); 277349db4272SNagarjuna Kristam break; 277449db4272SNagarjuna Kristam case TRB_CMPL_CODE_CTRL_SEQNUM_ERR: 277549db4272SNagarjuna Kristam dev_info(xudc->dev, "sequence number error\n"); 277649db4272SNagarjuna Kristam 277749db4272SNagarjuna Kristam /* 277849db4272SNagarjuna Kristam * Kill any queued control request and skip to the last 277949db4272SNagarjuna Kristam * setup packet we received. 278049db4272SNagarjuna Kristam */ 278149db4272SNagarjuna Kristam tegra_xudc_ep_nuke(ep, -EINVAL); 278249db4272SNagarjuna Kristam xudc->setup_state = WAIT_FOR_SETUP; 278349db4272SNagarjuna Kristam if (!xudc->queued_setup_packet) 278449db4272SNagarjuna Kristam break; 278549db4272SNagarjuna Kristam 278649db4272SNagarjuna Kristam tegra_xudc_handle_ep0_setup_packet(xudc, 278749db4272SNagarjuna Kristam &xudc->setup_packet.ctrl_req, 278849db4272SNagarjuna Kristam xudc->setup_packet.seq_num); 278949db4272SNagarjuna Kristam xudc->queued_setup_packet = false; 279049db4272SNagarjuna Kristam break; 279149db4272SNagarjuna Kristam case TRB_CMPL_CODE_STOPPED: 279249db4272SNagarjuna Kristam dev_dbg(xudc->dev, "stop completion code on EP %u\n", 279349db4272SNagarjuna Kristam ep_index); 279449db4272SNagarjuna Kristam 279549db4272SNagarjuna Kristam /* Disconnected. */ 279649db4272SNagarjuna Kristam tegra_xudc_ep_nuke(ep, -ECONNREFUSED); 279749db4272SNagarjuna Kristam break; 279849db4272SNagarjuna Kristam default: 279949db4272SNagarjuna Kristam dev_dbg(xudc->dev, "completion event %#x on EP %u\n", 280049db4272SNagarjuna Kristam comp_code, ep_index); 280149db4272SNagarjuna Kristam break; 280249db4272SNagarjuna Kristam } 280349db4272SNagarjuna Kristam } 280449db4272SNagarjuna Kristam 280549db4272SNagarjuna Kristam static void tegra_xudc_reset(struct tegra_xudc *xudc) 280649db4272SNagarjuna Kristam { 280749db4272SNagarjuna Kristam struct tegra_xudc_ep *ep0 = &xudc->ep[0]; 280849db4272SNagarjuna Kristam dma_addr_t deq_ptr; 280949db4272SNagarjuna Kristam unsigned int i; 281049db4272SNagarjuna Kristam 281149db4272SNagarjuna Kristam xudc->setup_state = WAIT_FOR_SETUP; 281249db4272SNagarjuna Kristam xudc->device_state = USB_STATE_DEFAULT; 281349db4272SNagarjuna Kristam usb_gadget_set_state(&xudc->gadget, xudc->device_state); 281449db4272SNagarjuna Kristam 281549db4272SNagarjuna Kristam ep_unpause_all(xudc); 281649db4272SNagarjuna Kristam 281749db4272SNagarjuna Kristam for (i = 0; i < ARRAY_SIZE(xudc->ep); i++) 281849db4272SNagarjuna Kristam tegra_xudc_ep_nuke(&xudc->ep[i], -ESHUTDOWN); 281949db4272SNagarjuna Kristam 282049db4272SNagarjuna Kristam /* 282149db4272SNagarjuna Kristam * Reset sequence number and dequeue pointer to flush the transfer 282249db4272SNagarjuna Kristam * ring. 282349db4272SNagarjuna Kristam */ 282449db4272SNagarjuna Kristam ep0->deq_ptr = ep0->enq_ptr; 282549db4272SNagarjuna Kristam ep0->ring_full = false; 282649db4272SNagarjuna Kristam 282749db4272SNagarjuna Kristam xudc->setup_seq_num = 0; 282849db4272SNagarjuna Kristam xudc->queued_setup_packet = false; 282949db4272SNagarjuna Kristam 28307bd42fb9SWayne Chang ep_ctx_write_rsvd(ep0->context, 0); 28317bd42fb9SWayne Chang ep_ctx_write_partial_td(ep0->context, 0); 28327bd42fb9SWayne Chang ep_ctx_write_splitxstate(ep0->context, 0); 28337bd42fb9SWayne Chang ep_ctx_write_seq_num(ep0->context, 0); 283449db4272SNagarjuna Kristam 283549db4272SNagarjuna Kristam deq_ptr = trb_virt_to_phys(ep0, &ep0->transfer_ring[ep0->deq_ptr]); 283649db4272SNagarjuna Kristam 283749db4272SNagarjuna Kristam if (!dma_mapping_error(xudc->dev, deq_ptr)) { 283849db4272SNagarjuna Kristam ep_ctx_write_deq_ptr(ep0->context, deq_ptr); 283949db4272SNagarjuna Kristam ep_ctx_write_dcs(ep0->context, ep0->pcs); 284049db4272SNagarjuna Kristam } 284149db4272SNagarjuna Kristam 284249db4272SNagarjuna Kristam ep_unhalt_all(xudc); 284349db4272SNagarjuna Kristam ep_reload(xudc, 0); 284449db4272SNagarjuna Kristam ep_unpause(xudc, 0); 284549db4272SNagarjuna Kristam } 284649db4272SNagarjuna Kristam 284749db4272SNagarjuna Kristam static void tegra_xudc_port_connect(struct tegra_xudc *xudc) 284849db4272SNagarjuna Kristam { 284949db4272SNagarjuna Kristam struct tegra_xudc_ep *ep0 = &xudc->ep[0]; 285049db4272SNagarjuna Kristam u16 maxpacket; 285149db4272SNagarjuna Kristam u32 val; 285249db4272SNagarjuna Kristam 285349db4272SNagarjuna Kristam val = (xudc_readl(xudc, PORTSC) & PORTSC_PS_MASK) >> PORTSC_PS_SHIFT; 285449db4272SNagarjuna Kristam switch (val) { 285549db4272SNagarjuna Kristam case PORTSC_PS_LS: 285649db4272SNagarjuna Kristam xudc->gadget.speed = USB_SPEED_LOW; 285749db4272SNagarjuna Kristam break; 285849db4272SNagarjuna Kristam case PORTSC_PS_FS: 285949db4272SNagarjuna Kristam xudc->gadget.speed = USB_SPEED_FULL; 286049db4272SNagarjuna Kristam break; 286149db4272SNagarjuna Kristam case PORTSC_PS_HS: 286249db4272SNagarjuna Kristam xudc->gadget.speed = USB_SPEED_HIGH; 286349db4272SNagarjuna Kristam break; 286449db4272SNagarjuna Kristam case PORTSC_PS_SS: 286549db4272SNagarjuna Kristam xudc->gadget.speed = USB_SPEED_SUPER; 286649db4272SNagarjuna Kristam break; 286749db4272SNagarjuna Kristam default: 286849db4272SNagarjuna Kristam xudc->gadget.speed = USB_SPEED_UNKNOWN; 286949db4272SNagarjuna Kristam break; 287049db4272SNagarjuna Kristam } 287149db4272SNagarjuna Kristam 287249db4272SNagarjuna Kristam xudc->device_state = USB_STATE_DEFAULT; 287349db4272SNagarjuna Kristam usb_gadget_set_state(&xudc->gadget, xudc->device_state); 287449db4272SNagarjuna Kristam 287549db4272SNagarjuna Kristam xudc->setup_state = WAIT_FOR_SETUP; 287649db4272SNagarjuna Kristam 287749db4272SNagarjuna Kristam if (xudc->gadget.speed == USB_SPEED_SUPER) 287849db4272SNagarjuna Kristam maxpacket = 512; 287949db4272SNagarjuna Kristam else 288049db4272SNagarjuna Kristam maxpacket = 64; 288149db4272SNagarjuna Kristam 288249db4272SNagarjuna Kristam ep_ctx_write_max_packet_size(ep0->context, maxpacket); 288349db4272SNagarjuna Kristam tegra_xudc_ep0_desc.wMaxPacketSize = cpu_to_le16(maxpacket); 288449db4272SNagarjuna Kristam usb_ep_set_maxpacket_limit(&ep0->usb_ep, maxpacket); 288549db4272SNagarjuna Kristam 288649db4272SNagarjuna Kristam if (!xudc->soc->u1_enable) { 288749db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTPM); 288849db4272SNagarjuna Kristam val &= ~(PORTPM_U1TIMEOUT_MASK); 288949db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTPM); 289049db4272SNagarjuna Kristam } 289149db4272SNagarjuna Kristam 289249db4272SNagarjuna Kristam if (!xudc->soc->u2_enable) { 289349db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTPM); 289449db4272SNagarjuna Kristam val &= ~(PORTPM_U2TIMEOUT_MASK); 289549db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTPM); 289649db4272SNagarjuna Kristam } 289749db4272SNagarjuna Kristam 289849db4272SNagarjuna Kristam if (xudc->gadget.speed <= USB_SPEED_HIGH) { 289949db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTPM); 290049db4272SNagarjuna Kristam val &= ~(PORTPM_L1S_MASK); 290149db4272SNagarjuna Kristam if (xudc->soc->lpm_enable) 290249db4272SNagarjuna Kristam val |= PORTPM_L1S(PORTPM_L1S_ACCEPT); 290349db4272SNagarjuna Kristam else 290449db4272SNagarjuna Kristam val |= PORTPM_L1S(PORTPM_L1S_NYET); 290549db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTPM); 290649db4272SNagarjuna Kristam } 290749db4272SNagarjuna Kristam 290849db4272SNagarjuna Kristam val = xudc_readl(xudc, ST); 290949db4272SNagarjuna Kristam if (val & ST_RC) 291049db4272SNagarjuna Kristam xudc_writel(xudc, ST_RC, ST); 291149db4272SNagarjuna Kristam } 291249db4272SNagarjuna Kristam 291349db4272SNagarjuna Kristam static void tegra_xudc_port_disconnect(struct tegra_xudc *xudc) 291449db4272SNagarjuna Kristam { 291549db4272SNagarjuna Kristam tegra_xudc_reset(xudc); 291649db4272SNagarjuna Kristam 291749db4272SNagarjuna Kristam if (xudc->driver && xudc->driver->disconnect) { 291849db4272SNagarjuna Kristam spin_unlock(&xudc->lock); 291949db4272SNagarjuna Kristam xudc->driver->disconnect(&xudc->gadget); 292049db4272SNagarjuna Kristam spin_lock(&xudc->lock); 292149db4272SNagarjuna Kristam } 292249db4272SNagarjuna Kristam 292349db4272SNagarjuna Kristam xudc->device_state = USB_STATE_NOTATTACHED; 292449db4272SNagarjuna Kristam usb_gadget_set_state(&xudc->gadget, xudc->device_state); 292549db4272SNagarjuna Kristam 292649db4272SNagarjuna Kristam complete(&xudc->disconnect_complete); 292749db4272SNagarjuna Kristam } 292849db4272SNagarjuna Kristam 292949db4272SNagarjuna Kristam static void tegra_xudc_port_reset(struct tegra_xudc *xudc) 293049db4272SNagarjuna Kristam { 293149db4272SNagarjuna Kristam tegra_xudc_reset(xudc); 293249db4272SNagarjuna Kristam 293349db4272SNagarjuna Kristam if (xudc->driver) { 293449db4272SNagarjuna Kristam spin_unlock(&xudc->lock); 293549db4272SNagarjuna Kristam usb_gadget_udc_reset(&xudc->gadget, xudc->driver); 293649db4272SNagarjuna Kristam spin_lock(&xudc->lock); 293749db4272SNagarjuna Kristam } 293849db4272SNagarjuna Kristam 293949db4272SNagarjuna Kristam tegra_xudc_port_connect(xudc); 294049db4272SNagarjuna Kristam } 294149db4272SNagarjuna Kristam 294249db4272SNagarjuna Kristam static void tegra_xudc_port_suspend(struct tegra_xudc *xudc) 294349db4272SNagarjuna Kristam { 294449db4272SNagarjuna Kristam dev_dbg(xudc->dev, "port suspend\n"); 294549db4272SNagarjuna Kristam 294649db4272SNagarjuna Kristam xudc->resume_state = xudc->device_state; 294749db4272SNagarjuna Kristam xudc->device_state = USB_STATE_SUSPENDED; 294849db4272SNagarjuna Kristam usb_gadget_set_state(&xudc->gadget, xudc->device_state); 294949db4272SNagarjuna Kristam 295049db4272SNagarjuna Kristam if (xudc->driver->suspend) { 295149db4272SNagarjuna Kristam spin_unlock(&xudc->lock); 295249db4272SNagarjuna Kristam xudc->driver->suspend(&xudc->gadget); 295349db4272SNagarjuna Kristam spin_lock(&xudc->lock); 295449db4272SNagarjuna Kristam } 295549db4272SNagarjuna Kristam } 295649db4272SNagarjuna Kristam 295749db4272SNagarjuna Kristam static void tegra_xudc_port_resume(struct tegra_xudc *xudc) 295849db4272SNagarjuna Kristam { 295949db4272SNagarjuna Kristam dev_dbg(xudc->dev, "port resume\n"); 296049db4272SNagarjuna Kristam 296149db4272SNagarjuna Kristam tegra_xudc_resume_device_state(xudc); 296249db4272SNagarjuna Kristam 296349db4272SNagarjuna Kristam if (xudc->driver->resume) { 296449db4272SNagarjuna Kristam spin_unlock(&xudc->lock); 296549db4272SNagarjuna Kristam xudc->driver->resume(&xudc->gadget); 296649db4272SNagarjuna Kristam spin_lock(&xudc->lock); 296749db4272SNagarjuna Kristam } 296849db4272SNagarjuna Kristam } 296949db4272SNagarjuna Kristam 297049db4272SNagarjuna Kristam static inline void clear_port_change(struct tegra_xudc *xudc, u32 flag) 297149db4272SNagarjuna Kristam { 297249db4272SNagarjuna Kristam u32 val; 297349db4272SNagarjuna Kristam 297449db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTSC); 297549db4272SNagarjuna Kristam val &= ~PORTSC_CHANGE_MASK; 297649db4272SNagarjuna Kristam val |= flag; 297749db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTSC); 297849db4272SNagarjuna Kristam } 297949db4272SNagarjuna Kristam 298049db4272SNagarjuna Kristam static void __tegra_xudc_handle_port_status(struct tegra_xudc *xudc) 298149db4272SNagarjuna Kristam { 298249db4272SNagarjuna Kristam u32 portsc, porthalt; 298349db4272SNagarjuna Kristam 298449db4272SNagarjuna Kristam porthalt = xudc_readl(xudc, PORTHALT); 298549db4272SNagarjuna Kristam if ((porthalt & PORTHALT_STCHG_REQ) && 298649db4272SNagarjuna Kristam (porthalt & PORTHALT_HALT_LTSSM)) { 298749db4272SNagarjuna Kristam dev_dbg(xudc->dev, "STCHG_REQ, PORTHALT = %#x\n", porthalt); 298849db4272SNagarjuna Kristam porthalt &= ~PORTHALT_HALT_LTSSM; 298949db4272SNagarjuna Kristam xudc_writel(xudc, porthalt, PORTHALT); 299049db4272SNagarjuna Kristam } 299149db4272SNagarjuna Kristam 299249db4272SNagarjuna Kristam portsc = xudc_readl(xudc, PORTSC); 299349db4272SNagarjuna Kristam if ((portsc & PORTSC_PRC) && (portsc & PORTSC_PR)) { 299449db4272SNagarjuna Kristam dev_dbg(xudc->dev, "PRC, PR, PORTSC = %#x\n", portsc); 299549db4272SNagarjuna Kristam clear_port_change(xudc, PORTSC_PRC | PORTSC_PED); 299649db4272SNagarjuna Kristam #define TOGGLE_VBUS_WAIT_MS 100 299749db4272SNagarjuna Kristam if (xudc->soc->port_reset_quirk) { 299849db4272SNagarjuna Kristam schedule_delayed_work(&xudc->port_reset_war_work, 299949db4272SNagarjuna Kristam msecs_to_jiffies(TOGGLE_VBUS_WAIT_MS)); 300049db4272SNagarjuna Kristam xudc->wait_for_sec_prc = 1; 300149db4272SNagarjuna Kristam } 300249db4272SNagarjuna Kristam } 300349db4272SNagarjuna Kristam 300449db4272SNagarjuna Kristam if ((portsc & PORTSC_PRC) && !(portsc & PORTSC_PR)) { 300549db4272SNagarjuna Kristam dev_dbg(xudc->dev, "PRC, Not PR, PORTSC = %#x\n", portsc); 300649db4272SNagarjuna Kristam clear_port_change(xudc, PORTSC_PRC | PORTSC_PED); 300749db4272SNagarjuna Kristam tegra_xudc_port_reset(xudc); 300849db4272SNagarjuna Kristam cancel_delayed_work(&xudc->port_reset_war_work); 300949db4272SNagarjuna Kristam xudc->wait_for_sec_prc = 0; 301049db4272SNagarjuna Kristam } 301149db4272SNagarjuna Kristam 301249db4272SNagarjuna Kristam portsc = xudc_readl(xudc, PORTSC); 301349db4272SNagarjuna Kristam if (portsc & PORTSC_WRC) { 301449db4272SNagarjuna Kristam dev_dbg(xudc->dev, "WRC, PORTSC = %#x\n", portsc); 301549db4272SNagarjuna Kristam clear_port_change(xudc, PORTSC_WRC | PORTSC_PED); 301649db4272SNagarjuna Kristam if (!(xudc_readl(xudc, PORTSC) & PORTSC_WPR)) 301749db4272SNagarjuna Kristam tegra_xudc_port_reset(xudc); 301849db4272SNagarjuna Kristam } 301949db4272SNagarjuna Kristam 302049db4272SNagarjuna Kristam portsc = xudc_readl(xudc, PORTSC); 302149db4272SNagarjuna Kristam if (portsc & PORTSC_CSC) { 302249db4272SNagarjuna Kristam dev_dbg(xudc->dev, "CSC, PORTSC = %#x\n", portsc); 302349db4272SNagarjuna Kristam clear_port_change(xudc, PORTSC_CSC); 302449db4272SNagarjuna Kristam 302549db4272SNagarjuna Kristam if (portsc & PORTSC_CCS) 302649db4272SNagarjuna Kristam tegra_xudc_port_connect(xudc); 302749db4272SNagarjuna Kristam else 302849db4272SNagarjuna Kristam tegra_xudc_port_disconnect(xudc); 302949db4272SNagarjuna Kristam 303049db4272SNagarjuna Kristam if (xudc->wait_csc) { 303149db4272SNagarjuna Kristam cancel_delayed_work(&xudc->plc_reset_work); 303249db4272SNagarjuna Kristam xudc->wait_csc = false; 303349db4272SNagarjuna Kristam } 303449db4272SNagarjuna Kristam } 303549db4272SNagarjuna Kristam 303649db4272SNagarjuna Kristam portsc = xudc_readl(xudc, PORTSC); 303749db4272SNagarjuna Kristam if (portsc & PORTSC_PLC) { 303849db4272SNagarjuna Kristam u32 pls = (portsc & PORTSC_PLS_MASK) >> PORTSC_PLS_SHIFT; 303949db4272SNagarjuna Kristam 304049db4272SNagarjuna Kristam dev_dbg(xudc->dev, "PLC, PORTSC = %#x\n", portsc); 304149db4272SNagarjuna Kristam clear_port_change(xudc, PORTSC_PLC); 304249db4272SNagarjuna Kristam switch (pls) { 304349db4272SNagarjuna Kristam case PORTSC_PLS_U3: 304449db4272SNagarjuna Kristam tegra_xudc_port_suspend(xudc); 304549db4272SNagarjuna Kristam break; 304649db4272SNagarjuna Kristam case PORTSC_PLS_U0: 304749db4272SNagarjuna Kristam if (xudc->gadget.speed < USB_SPEED_SUPER) 304849db4272SNagarjuna Kristam tegra_xudc_port_resume(xudc); 304949db4272SNagarjuna Kristam break; 305049db4272SNagarjuna Kristam case PORTSC_PLS_RESUME: 305149db4272SNagarjuna Kristam if (xudc->gadget.speed == USB_SPEED_SUPER) 305249db4272SNagarjuna Kristam tegra_xudc_port_resume(xudc); 305349db4272SNagarjuna Kristam break; 305449db4272SNagarjuna Kristam case PORTSC_PLS_INACTIVE: 305549db4272SNagarjuna Kristam schedule_delayed_work(&xudc->plc_reset_work, 305649db4272SNagarjuna Kristam msecs_to_jiffies(TOGGLE_VBUS_WAIT_MS)); 305749db4272SNagarjuna Kristam xudc->wait_csc = true; 305849db4272SNagarjuna Kristam break; 305949db4272SNagarjuna Kristam default: 306049db4272SNagarjuna Kristam break; 306149db4272SNagarjuna Kristam } 306249db4272SNagarjuna Kristam } 306349db4272SNagarjuna Kristam 306449db4272SNagarjuna Kristam if (portsc & PORTSC_CEC) { 306549db4272SNagarjuna Kristam dev_warn(xudc->dev, "CEC, PORTSC = %#x\n", portsc); 306649db4272SNagarjuna Kristam clear_port_change(xudc, PORTSC_CEC); 306749db4272SNagarjuna Kristam } 306849db4272SNagarjuna Kristam 306949db4272SNagarjuna Kristam dev_dbg(xudc->dev, "PORTSC = %#x\n", xudc_readl(xudc, PORTSC)); 307049db4272SNagarjuna Kristam } 307149db4272SNagarjuna Kristam 307249db4272SNagarjuna Kristam static void tegra_xudc_handle_port_status(struct tegra_xudc *xudc) 307349db4272SNagarjuna Kristam { 307449db4272SNagarjuna Kristam while ((xudc_readl(xudc, PORTSC) & PORTSC_CHANGE_MASK) || 307549db4272SNagarjuna Kristam (xudc_readl(xudc, PORTHALT) & PORTHALT_STCHG_REQ)) 307649db4272SNagarjuna Kristam __tegra_xudc_handle_port_status(xudc); 307749db4272SNagarjuna Kristam } 307849db4272SNagarjuna Kristam 307949db4272SNagarjuna Kristam static void tegra_xudc_handle_event(struct tegra_xudc *xudc, 308049db4272SNagarjuna Kristam struct tegra_xudc_trb *event) 308149db4272SNagarjuna Kristam { 308249db4272SNagarjuna Kristam u32 type = trb_read_type(event); 308349db4272SNagarjuna Kristam 308449db4272SNagarjuna Kristam dump_trb(xudc, "EVENT", event); 308549db4272SNagarjuna Kristam 308649db4272SNagarjuna Kristam switch (type) { 308749db4272SNagarjuna Kristam case TRB_TYPE_PORT_STATUS_CHANGE_EVENT: 308849db4272SNagarjuna Kristam tegra_xudc_handle_port_status(xudc); 308949db4272SNagarjuna Kristam break; 309049db4272SNagarjuna Kristam case TRB_TYPE_TRANSFER_EVENT: 309149db4272SNagarjuna Kristam tegra_xudc_handle_transfer_event(xudc, event); 309249db4272SNagarjuna Kristam break; 309349db4272SNagarjuna Kristam case TRB_TYPE_SETUP_PACKET_EVENT: 309449db4272SNagarjuna Kristam tegra_xudc_handle_ep0_event(xudc, event); 309549db4272SNagarjuna Kristam break; 309649db4272SNagarjuna Kristam default: 309749db4272SNagarjuna Kristam dev_info(xudc->dev, "Unrecognized TRB type = %#x\n", type); 309849db4272SNagarjuna Kristam break; 309949db4272SNagarjuna Kristam } 310049db4272SNagarjuna Kristam } 310149db4272SNagarjuna Kristam 310249db4272SNagarjuna Kristam static void tegra_xudc_process_event_ring(struct tegra_xudc *xudc) 310349db4272SNagarjuna Kristam { 310449db4272SNagarjuna Kristam struct tegra_xudc_trb *event; 310549db4272SNagarjuna Kristam dma_addr_t erdp; 310649db4272SNagarjuna Kristam 310749db4272SNagarjuna Kristam while (true) { 310849db4272SNagarjuna Kristam event = xudc->event_ring[xudc->event_ring_index] + 310949db4272SNagarjuna Kristam xudc->event_ring_deq_ptr; 311049db4272SNagarjuna Kristam 311149db4272SNagarjuna Kristam if (trb_read_cycle(event) != xudc->ccs) 311249db4272SNagarjuna Kristam break; 311349db4272SNagarjuna Kristam 311449db4272SNagarjuna Kristam tegra_xudc_handle_event(xudc, event); 311549db4272SNagarjuna Kristam 311649db4272SNagarjuna Kristam xudc->event_ring_deq_ptr++; 311749db4272SNagarjuna Kristam if (xudc->event_ring_deq_ptr == XUDC_EVENT_RING_SIZE) { 311849db4272SNagarjuna Kristam xudc->event_ring_deq_ptr = 0; 311949db4272SNagarjuna Kristam xudc->event_ring_index++; 312049db4272SNagarjuna Kristam } 312149db4272SNagarjuna Kristam 312249db4272SNagarjuna Kristam if (xudc->event_ring_index == XUDC_NR_EVENT_RINGS) { 312349db4272SNagarjuna Kristam xudc->event_ring_index = 0; 312449db4272SNagarjuna Kristam xudc->ccs = !xudc->ccs; 312549db4272SNagarjuna Kristam } 312649db4272SNagarjuna Kristam } 312749db4272SNagarjuna Kristam 312849db4272SNagarjuna Kristam erdp = xudc->event_ring_phys[xudc->event_ring_index] + 312949db4272SNagarjuna Kristam xudc->event_ring_deq_ptr * sizeof(*event); 313049db4272SNagarjuna Kristam 313149db4272SNagarjuna Kristam xudc_writel(xudc, upper_32_bits(erdp), ERDPHI); 313249db4272SNagarjuna Kristam xudc_writel(xudc, lower_32_bits(erdp) | ERDPLO_EHB, ERDPLO); 313349db4272SNagarjuna Kristam } 313449db4272SNagarjuna Kristam 313549db4272SNagarjuna Kristam static irqreturn_t tegra_xudc_irq(int irq, void *data) 313649db4272SNagarjuna Kristam { 313749db4272SNagarjuna Kristam struct tegra_xudc *xudc = data; 313849db4272SNagarjuna Kristam unsigned long flags; 313949db4272SNagarjuna Kristam u32 val; 314049db4272SNagarjuna Kristam 314149db4272SNagarjuna Kristam val = xudc_readl(xudc, ST); 314249db4272SNagarjuna Kristam if (!(val & ST_IP)) 314349db4272SNagarjuna Kristam return IRQ_NONE; 314449db4272SNagarjuna Kristam xudc_writel(xudc, ST_IP, ST); 314549db4272SNagarjuna Kristam 314649db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 314749db4272SNagarjuna Kristam tegra_xudc_process_event_ring(xudc); 314849db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 314949db4272SNagarjuna Kristam 315049db4272SNagarjuna Kristam return IRQ_HANDLED; 315149db4272SNagarjuna Kristam } 315249db4272SNagarjuna Kristam 315349db4272SNagarjuna Kristam static int tegra_xudc_alloc_ep(struct tegra_xudc *xudc, unsigned int index) 315449db4272SNagarjuna Kristam { 315549db4272SNagarjuna Kristam struct tegra_xudc_ep *ep = &xudc->ep[index]; 315649db4272SNagarjuna Kristam 315749db4272SNagarjuna Kristam ep->xudc = xudc; 315849db4272SNagarjuna Kristam ep->index = index; 315949db4272SNagarjuna Kristam ep->context = &xudc->ep_context[index]; 316049db4272SNagarjuna Kristam INIT_LIST_HEAD(&ep->queue); 316149db4272SNagarjuna Kristam 316249db4272SNagarjuna Kristam /* 316349db4272SNagarjuna Kristam * EP1 would be the input endpoint corresponding to EP0, but since 316449db4272SNagarjuna Kristam * EP0 is bi-directional, EP1 is unused. 316549db4272SNagarjuna Kristam */ 316649db4272SNagarjuna Kristam if (index == 1) 316749db4272SNagarjuna Kristam return 0; 316849db4272SNagarjuna Kristam 316949db4272SNagarjuna Kristam ep->transfer_ring = dma_pool_alloc(xudc->transfer_ring_pool, 317049db4272SNagarjuna Kristam GFP_KERNEL, 317149db4272SNagarjuna Kristam &ep->transfer_ring_phys); 317249db4272SNagarjuna Kristam if (!ep->transfer_ring) 317349db4272SNagarjuna Kristam return -ENOMEM; 317449db4272SNagarjuna Kristam 317549db4272SNagarjuna Kristam if (index) { 317649db4272SNagarjuna Kristam snprintf(ep->name, sizeof(ep->name), "ep%u%s", index / 2, 317749db4272SNagarjuna Kristam (index % 2 == 0) ? "out" : "in"); 317849db4272SNagarjuna Kristam ep->usb_ep.name = ep->name; 317949db4272SNagarjuna Kristam usb_ep_set_maxpacket_limit(&ep->usb_ep, 1024); 318049db4272SNagarjuna Kristam ep->usb_ep.max_streams = 16; 318149db4272SNagarjuna Kristam ep->usb_ep.ops = &tegra_xudc_ep_ops; 318249db4272SNagarjuna Kristam ep->usb_ep.caps.type_bulk = true; 318349db4272SNagarjuna Kristam ep->usb_ep.caps.type_int = true; 318449db4272SNagarjuna Kristam if (index & 1) 318549db4272SNagarjuna Kristam ep->usb_ep.caps.dir_in = true; 318649db4272SNagarjuna Kristam else 318749db4272SNagarjuna Kristam ep->usb_ep.caps.dir_out = true; 318849db4272SNagarjuna Kristam list_add_tail(&ep->usb_ep.ep_list, &xudc->gadget.ep_list); 318949db4272SNagarjuna Kristam } else { 319049db4272SNagarjuna Kristam strscpy(ep->name, "ep0", 3); 319149db4272SNagarjuna Kristam ep->usb_ep.name = ep->name; 319249db4272SNagarjuna Kristam usb_ep_set_maxpacket_limit(&ep->usb_ep, 512); 319349db4272SNagarjuna Kristam ep->usb_ep.ops = &tegra_xudc_ep0_ops; 319449db4272SNagarjuna Kristam ep->usb_ep.caps.type_control = true; 319549db4272SNagarjuna Kristam ep->usb_ep.caps.dir_in = true; 319649db4272SNagarjuna Kristam ep->usb_ep.caps.dir_out = true; 319749db4272SNagarjuna Kristam } 319849db4272SNagarjuna Kristam 319949db4272SNagarjuna Kristam return 0; 320049db4272SNagarjuna Kristam } 320149db4272SNagarjuna Kristam 320249db4272SNagarjuna Kristam static void tegra_xudc_free_ep(struct tegra_xudc *xudc, unsigned int index) 320349db4272SNagarjuna Kristam { 320449db4272SNagarjuna Kristam struct tegra_xudc_ep *ep = &xudc->ep[index]; 320549db4272SNagarjuna Kristam 320649db4272SNagarjuna Kristam /* 320749db4272SNagarjuna Kristam * EP1 would be the input endpoint corresponding to EP0, but since 320849db4272SNagarjuna Kristam * EP0 is bi-directional, EP1 is unused. 320949db4272SNagarjuna Kristam */ 321049db4272SNagarjuna Kristam if (index == 1) 321149db4272SNagarjuna Kristam return; 321249db4272SNagarjuna Kristam 321349db4272SNagarjuna Kristam dma_pool_free(xudc->transfer_ring_pool, ep->transfer_ring, 321449db4272SNagarjuna Kristam ep->transfer_ring_phys); 321549db4272SNagarjuna Kristam } 321649db4272SNagarjuna Kristam 321749db4272SNagarjuna Kristam static int tegra_xudc_alloc_eps(struct tegra_xudc *xudc) 321849db4272SNagarjuna Kristam { 321949db4272SNagarjuna Kristam struct usb_request *req; 322049db4272SNagarjuna Kristam unsigned int i; 322149db4272SNagarjuna Kristam int err; 322249db4272SNagarjuna Kristam 322349db4272SNagarjuna Kristam xudc->ep_context = 322449db4272SNagarjuna Kristam dma_alloc_coherent(xudc->dev, XUDC_NR_EPS * 322549db4272SNagarjuna Kristam sizeof(*xudc->ep_context), 322649db4272SNagarjuna Kristam &xudc->ep_context_phys, GFP_KERNEL); 322749db4272SNagarjuna Kristam if (!xudc->ep_context) 322849db4272SNagarjuna Kristam return -ENOMEM; 322949db4272SNagarjuna Kristam 323049db4272SNagarjuna Kristam xudc->transfer_ring_pool = 323149db4272SNagarjuna Kristam dmam_pool_create(dev_name(xudc->dev), xudc->dev, 323249db4272SNagarjuna Kristam XUDC_TRANSFER_RING_SIZE * 323349db4272SNagarjuna Kristam sizeof(struct tegra_xudc_trb), 323449db4272SNagarjuna Kristam sizeof(struct tegra_xudc_trb), 0); 323549db4272SNagarjuna Kristam if (!xudc->transfer_ring_pool) { 323649db4272SNagarjuna Kristam err = -ENOMEM; 323749db4272SNagarjuna Kristam goto free_ep_context; 323849db4272SNagarjuna Kristam } 323949db4272SNagarjuna Kristam 324049db4272SNagarjuna Kristam INIT_LIST_HEAD(&xudc->gadget.ep_list); 324149db4272SNagarjuna Kristam for (i = 0; i < ARRAY_SIZE(xudc->ep); i++) { 324249db4272SNagarjuna Kristam err = tegra_xudc_alloc_ep(xudc, i); 324349db4272SNagarjuna Kristam if (err < 0) 324449db4272SNagarjuna Kristam goto free_eps; 324549db4272SNagarjuna Kristam } 324649db4272SNagarjuna Kristam 324749db4272SNagarjuna Kristam req = tegra_xudc_ep_alloc_request(&xudc->ep[0].usb_ep, GFP_KERNEL); 324849db4272SNagarjuna Kristam if (!req) { 324949db4272SNagarjuna Kristam err = -ENOMEM; 325049db4272SNagarjuna Kristam goto free_eps; 325149db4272SNagarjuna Kristam } 325249db4272SNagarjuna Kristam xudc->ep0_req = to_xudc_req(req); 325349db4272SNagarjuna Kristam 325449db4272SNagarjuna Kristam return 0; 325549db4272SNagarjuna Kristam 325649db4272SNagarjuna Kristam free_eps: 325749db4272SNagarjuna Kristam for (; i > 0; i--) 325849db4272SNagarjuna Kristam tegra_xudc_free_ep(xudc, i - 1); 325949db4272SNagarjuna Kristam free_ep_context: 326049db4272SNagarjuna Kristam dma_free_coherent(xudc->dev, XUDC_NR_EPS * sizeof(*xudc->ep_context), 326149db4272SNagarjuna Kristam xudc->ep_context, xudc->ep_context_phys); 326249db4272SNagarjuna Kristam return err; 326349db4272SNagarjuna Kristam } 326449db4272SNagarjuna Kristam 326549db4272SNagarjuna Kristam static void tegra_xudc_init_eps(struct tegra_xudc *xudc) 326649db4272SNagarjuna Kristam { 326749db4272SNagarjuna Kristam xudc_writel(xudc, lower_32_bits(xudc->ep_context_phys), ECPLO); 326849db4272SNagarjuna Kristam xudc_writel(xudc, upper_32_bits(xudc->ep_context_phys), ECPHI); 326949db4272SNagarjuna Kristam } 327049db4272SNagarjuna Kristam 327149db4272SNagarjuna Kristam static void tegra_xudc_free_eps(struct tegra_xudc *xudc) 327249db4272SNagarjuna Kristam { 327349db4272SNagarjuna Kristam unsigned int i; 327449db4272SNagarjuna Kristam 327549db4272SNagarjuna Kristam tegra_xudc_ep_free_request(&xudc->ep[0].usb_ep, 327649db4272SNagarjuna Kristam &xudc->ep0_req->usb_req); 327749db4272SNagarjuna Kristam 327849db4272SNagarjuna Kristam for (i = 0; i < ARRAY_SIZE(xudc->ep); i++) 327949db4272SNagarjuna Kristam tegra_xudc_free_ep(xudc, i); 328049db4272SNagarjuna Kristam 328149db4272SNagarjuna Kristam dma_free_coherent(xudc->dev, XUDC_NR_EPS * sizeof(*xudc->ep_context), 328249db4272SNagarjuna Kristam xudc->ep_context, xudc->ep_context_phys); 328349db4272SNagarjuna Kristam } 328449db4272SNagarjuna Kristam 328549db4272SNagarjuna Kristam static int tegra_xudc_alloc_event_ring(struct tegra_xudc *xudc) 328649db4272SNagarjuna Kristam { 328749db4272SNagarjuna Kristam unsigned int i; 328849db4272SNagarjuna Kristam 328949db4272SNagarjuna Kristam for (i = 0; i < ARRAY_SIZE(xudc->event_ring); i++) { 329049db4272SNagarjuna Kristam xudc->event_ring[i] = 329149db4272SNagarjuna Kristam dma_alloc_coherent(xudc->dev, XUDC_EVENT_RING_SIZE * 329249db4272SNagarjuna Kristam sizeof(*xudc->event_ring[i]), 329349db4272SNagarjuna Kristam &xudc->event_ring_phys[i], 329449db4272SNagarjuna Kristam GFP_KERNEL); 329549db4272SNagarjuna Kristam if (!xudc->event_ring[i]) 329649db4272SNagarjuna Kristam goto free_dma; 329749db4272SNagarjuna Kristam } 329849db4272SNagarjuna Kristam 329949db4272SNagarjuna Kristam return 0; 330049db4272SNagarjuna Kristam 330149db4272SNagarjuna Kristam free_dma: 330249db4272SNagarjuna Kristam for (; i > 0; i--) { 330349db4272SNagarjuna Kristam dma_free_coherent(xudc->dev, XUDC_EVENT_RING_SIZE * 330449db4272SNagarjuna Kristam sizeof(*xudc->event_ring[i - 1]), 330549db4272SNagarjuna Kristam xudc->event_ring[i - 1], 330649db4272SNagarjuna Kristam xudc->event_ring_phys[i - 1]); 330749db4272SNagarjuna Kristam } 330849db4272SNagarjuna Kristam return -ENOMEM; 330949db4272SNagarjuna Kristam } 331049db4272SNagarjuna Kristam 331149db4272SNagarjuna Kristam static void tegra_xudc_init_event_ring(struct tegra_xudc *xudc) 331249db4272SNagarjuna Kristam { 331349db4272SNagarjuna Kristam unsigned int i; 331449db4272SNagarjuna Kristam u32 val; 331549db4272SNagarjuna Kristam 331649db4272SNagarjuna Kristam for (i = 0; i < ARRAY_SIZE(xudc->event_ring); i++) { 331749db4272SNagarjuna Kristam memset(xudc->event_ring[i], 0, XUDC_EVENT_RING_SIZE * 331849db4272SNagarjuna Kristam sizeof(*xudc->event_ring[i])); 331949db4272SNagarjuna Kristam 332049db4272SNagarjuna Kristam val = xudc_readl(xudc, ERSTSZ); 332149db4272SNagarjuna Kristam val &= ~(ERSTSZ_ERSTXSZ_MASK << ERSTSZ_ERSTXSZ_SHIFT(i)); 332249db4272SNagarjuna Kristam val |= XUDC_EVENT_RING_SIZE << ERSTSZ_ERSTXSZ_SHIFT(i); 332349db4272SNagarjuna Kristam xudc_writel(xudc, val, ERSTSZ); 332449db4272SNagarjuna Kristam 332549db4272SNagarjuna Kristam xudc_writel(xudc, lower_32_bits(xudc->event_ring_phys[i]), 332649db4272SNagarjuna Kristam ERSTXBALO(i)); 332749db4272SNagarjuna Kristam xudc_writel(xudc, upper_32_bits(xudc->event_ring_phys[i]), 332849db4272SNagarjuna Kristam ERSTXBAHI(i)); 332949db4272SNagarjuna Kristam } 333049db4272SNagarjuna Kristam 333149db4272SNagarjuna Kristam val = lower_32_bits(xudc->event_ring_phys[0]); 333249db4272SNagarjuna Kristam xudc_writel(xudc, val, ERDPLO); 333349db4272SNagarjuna Kristam val |= EREPLO_ECS; 333449db4272SNagarjuna Kristam xudc_writel(xudc, val, EREPLO); 333549db4272SNagarjuna Kristam 333649db4272SNagarjuna Kristam val = upper_32_bits(xudc->event_ring_phys[0]); 333749db4272SNagarjuna Kristam xudc_writel(xudc, val, ERDPHI); 333849db4272SNagarjuna Kristam xudc_writel(xudc, val, EREPHI); 333949db4272SNagarjuna Kristam 334049db4272SNagarjuna Kristam xudc->ccs = true; 334149db4272SNagarjuna Kristam xudc->event_ring_index = 0; 334249db4272SNagarjuna Kristam xudc->event_ring_deq_ptr = 0; 334349db4272SNagarjuna Kristam } 334449db4272SNagarjuna Kristam 334549db4272SNagarjuna Kristam static void tegra_xudc_free_event_ring(struct tegra_xudc *xudc) 334649db4272SNagarjuna Kristam { 334749db4272SNagarjuna Kristam unsigned int i; 334849db4272SNagarjuna Kristam 334949db4272SNagarjuna Kristam for (i = 0; i < ARRAY_SIZE(xudc->event_ring); i++) { 335049db4272SNagarjuna Kristam dma_free_coherent(xudc->dev, XUDC_EVENT_RING_SIZE * 335149db4272SNagarjuna Kristam sizeof(*xudc->event_ring[i]), 335249db4272SNagarjuna Kristam xudc->event_ring[i], 335349db4272SNagarjuna Kristam xudc->event_ring_phys[i]); 335449db4272SNagarjuna Kristam } 335549db4272SNagarjuna Kristam } 335649db4272SNagarjuna Kristam 335749db4272SNagarjuna Kristam static void tegra_xudc_fpci_ipfs_init(struct tegra_xudc *xudc) 335849db4272SNagarjuna Kristam { 335949db4272SNagarjuna Kristam u32 val; 336049db4272SNagarjuna Kristam 336149db4272SNagarjuna Kristam if (xudc->soc->has_ipfs) { 336249db4272SNagarjuna Kristam val = ipfs_readl(xudc, XUSB_DEV_CONFIGURATION_0); 336349db4272SNagarjuna Kristam val |= XUSB_DEV_CONFIGURATION_0_EN_FPCI; 336449db4272SNagarjuna Kristam ipfs_writel(xudc, val, XUSB_DEV_CONFIGURATION_0); 336549db4272SNagarjuna Kristam usleep_range(10, 15); 336649db4272SNagarjuna Kristam } 336749db4272SNagarjuna Kristam 336849db4272SNagarjuna Kristam /* Enable bus master */ 336949db4272SNagarjuna Kristam val = XUSB_DEV_CFG_1_IO_SPACE_EN | XUSB_DEV_CFG_1_MEMORY_SPACE_EN | 337049db4272SNagarjuna Kristam XUSB_DEV_CFG_1_BUS_MASTER_EN; 337149db4272SNagarjuna Kristam fpci_writel(xudc, val, XUSB_DEV_CFG_1); 337249db4272SNagarjuna Kristam 337349db4272SNagarjuna Kristam /* Program BAR0 space */ 337449db4272SNagarjuna Kristam val = fpci_readl(xudc, XUSB_DEV_CFG_4); 337549db4272SNagarjuna Kristam val &= ~(XUSB_DEV_CFG_4_BASE_ADDR_MASK); 337649db4272SNagarjuna Kristam val |= xudc->phys_base & (XUSB_DEV_CFG_4_BASE_ADDR_MASK); 337749db4272SNagarjuna Kristam 337849db4272SNagarjuna Kristam fpci_writel(xudc, val, XUSB_DEV_CFG_4); 337949db4272SNagarjuna Kristam fpci_writel(xudc, upper_32_bits(xudc->phys_base), XUSB_DEV_CFG_5); 338049db4272SNagarjuna Kristam 338149db4272SNagarjuna Kristam usleep_range(100, 200); 338249db4272SNagarjuna Kristam 338349db4272SNagarjuna Kristam if (xudc->soc->has_ipfs) { 338449db4272SNagarjuna Kristam /* Enable interrupt assertion */ 338549db4272SNagarjuna Kristam val = ipfs_readl(xudc, XUSB_DEV_INTR_MASK_0); 338649db4272SNagarjuna Kristam val |= XUSB_DEV_INTR_MASK_0_IP_INT_MASK; 338749db4272SNagarjuna Kristam ipfs_writel(xudc, val, XUSB_DEV_INTR_MASK_0); 338849db4272SNagarjuna Kristam } 338949db4272SNagarjuna Kristam } 339049db4272SNagarjuna Kristam 339149db4272SNagarjuna Kristam static void tegra_xudc_device_params_init(struct tegra_xudc *xudc) 339249db4272SNagarjuna Kristam { 339349db4272SNagarjuna Kristam u32 val, imod; 339449db4272SNagarjuna Kristam 339549db4272SNagarjuna Kristam if (xudc->soc->has_ipfs) { 339649db4272SNagarjuna Kristam val = xudc_readl(xudc, BLCG); 339749db4272SNagarjuna Kristam val |= BLCG_ALL; 339849db4272SNagarjuna Kristam val &= ~(BLCG_DFPCI | BLCG_UFPCI | BLCG_FE | 339949db4272SNagarjuna Kristam BLCG_COREPLL_PWRDN); 340049db4272SNagarjuna Kristam val |= BLCG_IOPLL_0_PWRDN; 340149db4272SNagarjuna Kristam val |= BLCG_IOPLL_1_PWRDN; 340249db4272SNagarjuna Kristam val |= BLCG_IOPLL_2_PWRDN; 340349db4272SNagarjuna Kristam 340449db4272SNagarjuna Kristam xudc_writel(xudc, val, BLCG); 340549db4272SNagarjuna Kristam } 340649db4272SNagarjuna Kristam 340788607a82SNagarjuna Kristam if (xudc->soc->port_speed_quirk) 340888607a82SNagarjuna Kristam tegra_xudc_limit_port_speed(xudc); 340988607a82SNagarjuna Kristam 341049db4272SNagarjuna Kristam /* Set a reasonable U3 exit timer value. */ 341149db4272SNagarjuna Kristam val = xudc_readl(xudc, SSPX_CORE_PADCTL4); 341249db4272SNagarjuna Kristam val &= ~(SSPX_CORE_PADCTL4_RXDAT_VLD_TIMEOUT_U3_MASK); 341349db4272SNagarjuna Kristam val |= SSPX_CORE_PADCTL4_RXDAT_VLD_TIMEOUT_U3(0x5dc0); 341449db4272SNagarjuna Kristam xudc_writel(xudc, val, SSPX_CORE_PADCTL4); 341549db4272SNagarjuna Kristam 341649db4272SNagarjuna Kristam /* Default ping LFPS tBurst is too large. */ 341749db4272SNagarjuna Kristam val = xudc_readl(xudc, SSPX_CORE_CNT0); 341849db4272SNagarjuna Kristam val &= ~(SSPX_CORE_CNT0_PING_TBURST_MASK); 341949db4272SNagarjuna Kristam val |= SSPX_CORE_CNT0_PING_TBURST(0xa); 342049db4272SNagarjuna Kristam xudc_writel(xudc, val, SSPX_CORE_CNT0); 342149db4272SNagarjuna Kristam 342249db4272SNagarjuna Kristam /* Default tPortConfiguration timeout is too small. */ 342349db4272SNagarjuna Kristam val = xudc_readl(xudc, SSPX_CORE_CNT30); 342449db4272SNagarjuna Kristam val &= ~(SSPX_CORE_CNT30_LMPITP_TIMER_MASK); 342549db4272SNagarjuna Kristam val |= SSPX_CORE_CNT30_LMPITP_TIMER(0x978); 342649db4272SNagarjuna Kristam xudc_writel(xudc, val, SSPX_CORE_CNT30); 342749db4272SNagarjuna Kristam 342849db4272SNagarjuna Kristam if (xudc->soc->lpm_enable) { 342949db4272SNagarjuna Kristam /* Set L1 resume duration to 95 us. */ 343049db4272SNagarjuna Kristam val = xudc_readl(xudc, HSFSPI_COUNT13); 343149db4272SNagarjuna Kristam val &= ~(HSFSPI_COUNT13_U2_RESUME_K_DURATION_MASK); 343249db4272SNagarjuna Kristam val |= HSFSPI_COUNT13_U2_RESUME_K_DURATION(0x2c88); 343349db4272SNagarjuna Kristam xudc_writel(xudc, val, HSFSPI_COUNT13); 343449db4272SNagarjuna Kristam } 343549db4272SNagarjuna Kristam 343649db4272SNagarjuna Kristam /* 343753b0c69fSTom Rix * Compliance suite appears to be violating polling LFPS tBurst max 343849db4272SNagarjuna Kristam * of 1.4us. Send 1.45us instead. 343949db4272SNagarjuna Kristam */ 344049db4272SNagarjuna Kristam val = xudc_readl(xudc, SSPX_CORE_CNT32); 344149db4272SNagarjuna Kristam val &= ~(SSPX_CORE_CNT32_POLL_TBURST_MAX_MASK); 344249db4272SNagarjuna Kristam val |= SSPX_CORE_CNT32_POLL_TBURST_MAX(0xb0); 344349db4272SNagarjuna Kristam xudc_writel(xudc, val, SSPX_CORE_CNT32); 344449db4272SNagarjuna Kristam 344549db4272SNagarjuna Kristam /* Direct HS/FS port instance to RxDetect. */ 344649db4272SNagarjuna Kristam val = xudc_readl(xudc, CFG_DEV_FE); 344749db4272SNagarjuna Kristam val &= ~(CFG_DEV_FE_PORTREGSEL_MASK); 344849db4272SNagarjuna Kristam val |= CFG_DEV_FE_PORTREGSEL(CFG_DEV_FE_PORTREGSEL_HSFS_PI); 344949db4272SNagarjuna Kristam xudc_writel(xudc, val, CFG_DEV_FE); 345049db4272SNagarjuna Kristam 345149db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTSC); 345249db4272SNagarjuna Kristam val &= ~(PORTSC_CHANGE_MASK | PORTSC_PLS_MASK); 345349db4272SNagarjuna Kristam val |= PORTSC_LWS | PORTSC_PLS(PORTSC_PLS_RXDETECT); 345449db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTSC); 345549db4272SNagarjuna Kristam 345649db4272SNagarjuna Kristam /* Direct SS port instance to RxDetect. */ 345749db4272SNagarjuna Kristam val = xudc_readl(xudc, CFG_DEV_FE); 345849db4272SNagarjuna Kristam val &= ~(CFG_DEV_FE_PORTREGSEL_MASK); 345949db4272SNagarjuna Kristam val |= CFG_DEV_FE_PORTREGSEL_SS_PI & CFG_DEV_FE_PORTREGSEL_MASK; 346049db4272SNagarjuna Kristam xudc_writel(xudc, val, CFG_DEV_FE); 346149db4272SNagarjuna Kristam 346249db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTSC); 346349db4272SNagarjuna Kristam val &= ~(PORTSC_CHANGE_MASK | PORTSC_PLS_MASK); 346449db4272SNagarjuna Kristam val |= PORTSC_LWS | PORTSC_PLS(PORTSC_PLS_RXDETECT); 346549db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTSC); 346649db4272SNagarjuna Kristam 346749db4272SNagarjuna Kristam /* Restore port instance. */ 346849db4272SNagarjuna Kristam val = xudc_readl(xudc, CFG_DEV_FE); 346949db4272SNagarjuna Kristam val &= ~(CFG_DEV_FE_PORTREGSEL_MASK); 347049db4272SNagarjuna Kristam xudc_writel(xudc, val, CFG_DEV_FE); 347149db4272SNagarjuna Kristam 347249db4272SNagarjuna Kristam /* 347349db4272SNagarjuna Kristam * Enable INFINITE_SS_RETRY to prevent device from entering 347449db4272SNagarjuna Kristam * Disabled.Error when attached to buggy SuperSpeed hubs. 347549db4272SNagarjuna Kristam */ 347649db4272SNagarjuna Kristam val = xudc_readl(xudc, CFG_DEV_FE); 347749db4272SNagarjuna Kristam val |= CFG_DEV_FE_INFINITE_SS_RETRY; 347849db4272SNagarjuna Kristam xudc_writel(xudc, val, CFG_DEV_FE); 347949db4272SNagarjuna Kristam 348049db4272SNagarjuna Kristam /* Set interrupt moderation. */ 348149db4272SNagarjuna Kristam imod = XUDC_INTERRUPT_MODERATION_US * 4; 348249db4272SNagarjuna Kristam val = xudc_readl(xudc, RT_IMOD); 348349db4272SNagarjuna Kristam val &= ~((RT_IMOD_IMODI_MASK) | (RT_IMOD_IMODC_MASK)); 348449db4272SNagarjuna Kristam val |= (RT_IMOD_IMODI(imod) | RT_IMOD_IMODC(imod)); 348549db4272SNagarjuna Kristam xudc_writel(xudc, val, RT_IMOD); 348649db4272SNagarjuna Kristam 348749db4272SNagarjuna Kristam /* increase SSPI transaction timeout from 32us to 512us */ 348849db4272SNagarjuna Kristam val = xudc_readl(xudc, CFG_DEV_SSPI_XFER); 348949db4272SNagarjuna Kristam val &= ~(CFG_DEV_SSPI_XFER_ACKTIMEOUT_MASK); 349049db4272SNagarjuna Kristam val |= CFG_DEV_SSPI_XFER_ACKTIMEOUT(0xf000); 349149db4272SNagarjuna Kristam xudc_writel(xudc, val, CFG_DEV_SSPI_XFER); 349249db4272SNagarjuna Kristam } 349349db4272SNagarjuna Kristam 3494b4e19931SNagarjuna Kristam static int tegra_xudc_phy_get(struct tegra_xudc *xudc) 349549db4272SNagarjuna Kristam { 3496b4e19931SNagarjuna Kristam int err = 0, usb3; 3497b4e19931SNagarjuna Kristam unsigned int i; 349849db4272SNagarjuna Kristam 3499b4e19931SNagarjuna Kristam xudc->utmi_phy = devm_kcalloc(xudc->dev, xudc->soc->num_phys, 3500b4e19931SNagarjuna Kristam sizeof(*xudc->utmi_phy), GFP_KERNEL); 3501b4e19931SNagarjuna Kristam if (!xudc->utmi_phy) 3502b4e19931SNagarjuna Kristam return -ENOMEM; 3503b4e19931SNagarjuna Kristam 3504b4e19931SNagarjuna Kristam xudc->usb3_phy = devm_kcalloc(xudc->dev, xudc->soc->num_phys, 3505b4e19931SNagarjuna Kristam sizeof(*xudc->usb3_phy), GFP_KERNEL); 3506b4e19931SNagarjuna Kristam if (!xudc->usb3_phy) 3507b4e19931SNagarjuna Kristam return -ENOMEM; 3508b4e19931SNagarjuna Kristam 3509b4e19931SNagarjuna Kristam xudc->usbphy = devm_kcalloc(xudc->dev, xudc->soc->num_phys, 3510b4e19931SNagarjuna Kristam sizeof(*xudc->usbphy), GFP_KERNEL); 3511b4e19931SNagarjuna Kristam if (!xudc->usbphy) 3512b4e19931SNagarjuna Kristam return -ENOMEM; 3513b4e19931SNagarjuna Kristam 3514b4e19931SNagarjuna Kristam xudc->vbus_nb.notifier_call = tegra_xudc_vbus_notify; 3515b4e19931SNagarjuna Kristam 3516b4e19931SNagarjuna Kristam for (i = 0; i < xudc->soc->num_phys; i++) { 3517b4e19931SNagarjuna Kristam char phy_name[] = "usb.-."; 3518b4e19931SNagarjuna Kristam 3519b4e19931SNagarjuna Kristam /* Get USB2 phy */ 3520b4e19931SNagarjuna Kristam snprintf(phy_name, sizeof(phy_name), "usb2-%d", i); 3521b4e19931SNagarjuna Kristam xudc->utmi_phy[i] = devm_phy_optional_get(xudc->dev, phy_name); 3522b4e19931SNagarjuna Kristam if (IS_ERR(xudc->utmi_phy[i])) { 3523b4e19931SNagarjuna Kristam err = PTR_ERR(xudc->utmi_phy[i]); 352477b57218SJon Hunter dev_err_probe(xudc->dev, err, 352577b57218SJon Hunter "failed to get usb2-%d PHY\n", i); 3526b4e19931SNagarjuna Kristam goto clean_up; 3527b4e19931SNagarjuna Kristam } else if (xudc->utmi_phy[i]) { 3528b4e19931SNagarjuna Kristam /* Get usb-phy, if utmi phy is available */ 3529b4e19931SNagarjuna Kristam xudc->usbphy[i] = devm_usb_get_phy_by_node(xudc->dev, 3530b4e19931SNagarjuna Kristam xudc->utmi_phy[i]->dev.of_node, 3531*2582d629SWayne Chang NULL); 3532b4e19931SNagarjuna Kristam if (IS_ERR(xudc->usbphy[i])) { 3533b4e19931SNagarjuna Kristam err = PTR_ERR(xudc->usbphy[i]); 353480a3c7f7SJon Hunter dev_err_probe(xudc->dev, err, 353580a3c7f7SJon Hunter "failed to get usbphy-%d\n", i); 3536b4e19931SNagarjuna Kristam goto clean_up; 3537b4e19931SNagarjuna Kristam } 3538b4e19931SNagarjuna Kristam } else if (!xudc->utmi_phy[i]) { 3539b4e19931SNagarjuna Kristam /* if utmi phy is not available, ignore USB3 phy get */ 3540b4e19931SNagarjuna Kristam continue; 3541b4e19931SNagarjuna Kristam } 3542b4e19931SNagarjuna Kristam 3543b4e19931SNagarjuna Kristam /* Get USB3 phy */ 3544b4e19931SNagarjuna Kristam usb3 = tegra_xusb_padctl_get_usb3_companion(xudc->padctl, i); 3545b4e19931SNagarjuna Kristam if (usb3 < 0) 3546b4e19931SNagarjuna Kristam continue; 3547b4e19931SNagarjuna Kristam 3548b4e19931SNagarjuna Kristam snprintf(phy_name, sizeof(phy_name), "usb3-%d", usb3); 3549b4e19931SNagarjuna Kristam xudc->usb3_phy[i] = devm_phy_optional_get(xudc->dev, phy_name); 3550b4e19931SNagarjuna Kristam if (IS_ERR(xudc->usb3_phy[i])) { 3551b4e19931SNagarjuna Kristam err = PTR_ERR(xudc->usb3_phy[i]); 355277b57218SJon Hunter dev_err_probe(xudc->dev, err, 355377b57218SJon Hunter "failed to get usb3-%d PHY\n", usb3); 3554b4e19931SNagarjuna Kristam goto clean_up; 3555b4e19931SNagarjuna Kristam } else if (xudc->usb3_phy[i]) 3556de21e728SThierry Reding dev_dbg(xudc->dev, "usb3-%d PHY registered", usb3); 3557b4e19931SNagarjuna Kristam } 3558b4e19931SNagarjuna Kristam 355949db4272SNagarjuna Kristam return err; 3560b4e19931SNagarjuna Kristam 3561b4e19931SNagarjuna Kristam clean_up: 3562b4e19931SNagarjuna Kristam for (i = 0; i < xudc->soc->num_phys; i++) { 3563b4e19931SNagarjuna Kristam xudc->usb3_phy[i] = NULL; 3564b4e19931SNagarjuna Kristam xudc->utmi_phy[i] = NULL; 3565b4e19931SNagarjuna Kristam xudc->usbphy[i] = NULL; 356649db4272SNagarjuna Kristam } 356749db4272SNagarjuna Kristam 356849db4272SNagarjuna Kristam return err; 356949db4272SNagarjuna Kristam } 357049db4272SNagarjuna Kristam 357149db4272SNagarjuna Kristam static void tegra_xudc_phy_exit(struct tegra_xudc *xudc) 357249db4272SNagarjuna Kristam { 3573b4e19931SNagarjuna Kristam unsigned int i; 3574b4e19931SNagarjuna Kristam 3575b4e19931SNagarjuna Kristam for (i = 0; i < xudc->soc->num_phys; i++) { 3576b4e19931SNagarjuna Kristam phy_exit(xudc->usb3_phy[i]); 3577b4e19931SNagarjuna Kristam phy_exit(xudc->utmi_phy[i]); 3578b4e19931SNagarjuna Kristam } 3579b4e19931SNagarjuna Kristam } 3580b4e19931SNagarjuna Kristam 3581b4e19931SNagarjuna Kristam static int tegra_xudc_phy_init(struct tegra_xudc *xudc) 3582b4e19931SNagarjuna Kristam { 3583b4e19931SNagarjuna Kristam int err; 3584b4e19931SNagarjuna Kristam unsigned int i; 3585b4e19931SNagarjuna Kristam 3586b4e19931SNagarjuna Kristam for (i = 0; i < xudc->soc->num_phys; i++) { 3587b4e19931SNagarjuna Kristam err = phy_init(xudc->utmi_phy[i]); 3588b4e19931SNagarjuna Kristam if (err < 0) { 3589de21e728SThierry Reding dev_err(xudc->dev, "UTMI PHY #%u initialization failed: %d\n", i, err); 3590b4e19931SNagarjuna Kristam goto exit_phy; 3591b4e19931SNagarjuna Kristam } 3592b4e19931SNagarjuna Kristam 3593b4e19931SNagarjuna Kristam err = phy_init(xudc->usb3_phy[i]); 3594b4e19931SNagarjuna Kristam if (err < 0) { 3595de21e728SThierry Reding dev_err(xudc->dev, "USB3 PHY #%u initialization failed: %d\n", i, err); 3596b4e19931SNagarjuna Kristam goto exit_phy; 3597b4e19931SNagarjuna Kristam } 3598b4e19931SNagarjuna Kristam } 3599b4e19931SNagarjuna Kristam return 0; 3600b4e19931SNagarjuna Kristam 3601b4e19931SNagarjuna Kristam exit_phy: 3602b4e19931SNagarjuna Kristam tegra_xudc_phy_exit(xudc); 3603b4e19931SNagarjuna Kristam return err; 360449db4272SNagarjuna Kristam } 360549db4272SNagarjuna Kristam 360649db4272SNagarjuna Kristam static const char * const tegra210_xudc_supply_names[] = { 360749db4272SNagarjuna Kristam "hvdd-usb", 360849db4272SNagarjuna Kristam "avddio-usb", 360949db4272SNagarjuna Kristam }; 361049db4272SNagarjuna Kristam 361149db4272SNagarjuna Kristam static const char * const tegra210_xudc_clock_names[] = { 361249db4272SNagarjuna Kristam "dev", 361349db4272SNagarjuna Kristam "ss", 361449db4272SNagarjuna Kristam "ss_src", 361549db4272SNagarjuna Kristam "hs_src", 361649db4272SNagarjuna Kristam "fs_src", 361749db4272SNagarjuna Kristam }; 361849db4272SNagarjuna Kristam 361949db4272SNagarjuna Kristam static const char * const tegra186_xudc_clock_names[] = { 362049db4272SNagarjuna Kristam "dev", 362149db4272SNagarjuna Kristam "ss", 362249db4272SNagarjuna Kristam "ss_src", 362349db4272SNagarjuna Kristam "fs_src", 362449db4272SNagarjuna Kristam }; 362549db4272SNagarjuna Kristam 362649db4272SNagarjuna Kristam static struct tegra_xudc_soc tegra210_xudc_soc_data = { 362749db4272SNagarjuna Kristam .supply_names = tegra210_xudc_supply_names, 362849db4272SNagarjuna Kristam .num_supplies = ARRAY_SIZE(tegra210_xudc_supply_names), 362949db4272SNagarjuna Kristam .clock_names = tegra210_xudc_clock_names, 363049db4272SNagarjuna Kristam .num_clks = ARRAY_SIZE(tegra210_xudc_clock_names), 3631b4e19931SNagarjuna Kristam .num_phys = 4, 363249db4272SNagarjuna Kristam .u1_enable = false, 363349db4272SNagarjuna Kristam .u2_enable = true, 363449db4272SNagarjuna Kristam .lpm_enable = false, 363549db4272SNagarjuna Kristam .invalid_seq_num = true, 363649db4272SNagarjuna Kristam .pls_quirk = true, 363749db4272SNagarjuna Kristam .port_reset_quirk = true, 363888607a82SNagarjuna Kristam .port_speed_quirk = false, 363949db4272SNagarjuna Kristam .has_ipfs = true, 364049db4272SNagarjuna Kristam }; 364149db4272SNagarjuna Kristam 364249db4272SNagarjuna Kristam static struct tegra_xudc_soc tegra186_xudc_soc_data = { 364349db4272SNagarjuna Kristam .clock_names = tegra186_xudc_clock_names, 364449db4272SNagarjuna Kristam .num_clks = ARRAY_SIZE(tegra186_xudc_clock_names), 3645b4e19931SNagarjuna Kristam .num_phys = 4, 364649db4272SNagarjuna Kristam .u1_enable = true, 364749db4272SNagarjuna Kristam .u2_enable = true, 364849db4272SNagarjuna Kristam .lpm_enable = false, 364949db4272SNagarjuna Kristam .invalid_seq_num = false, 365049db4272SNagarjuna Kristam .pls_quirk = false, 365149db4272SNagarjuna Kristam .port_reset_quirk = false, 365288607a82SNagarjuna Kristam .port_speed_quirk = false, 365349db4272SNagarjuna Kristam .has_ipfs = false, 365449db4272SNagarjuna Kristam }; 365549db4272SNagarjuna Kristam 36569584a60aSNagarjuna Kristam static struct tegra_xudc_soc tegra194_xudc_soc_data = { 36579584a60aSNagarjuna Kristam .clock_names = tegra186_xudc_clock_names, 36589584a60aSNagarjuna Kristam .num_clks = ARRAY_SIZE(tegra186_xudc_clock_names), 36599584a60aSNagarjuna Kristam .num_phys = 4, 36609584a60aSNagarjuna Kristam .u1_enable = true, 36619584a60aSNagarjuna Kristam .u2_enable = true, 36629584a60aSNagarjuna Kristam .lpm_enable = true, 36639584a60aSNagarjuna Kristam .invalid_seq_num = false, 36649584a60aSNagarjuna Kristam .pls_quirk = false, 36659584a60aSNagarjuna Kristam .port_reset_quirk = false, 366688607a82SNagarjuna Kristam .port_speed_quirk = true, 366749db4272SNagarjuna Kristam .has_ipfs = false, 366849db4272SNagarjuna Kristam }; 366949db4272SNagarjuna Kristam 367049db4272SNagarjuna Kristam static const struct of_device_id tegra_xudc_of_match[] = { 367149db4272SNagarjuna Kristam { 367249db4272SNagarjuna Kristam .compatible = "nvidia,tegra210-xudc", 367349db4272SNagarjuna Kristam .data = &tegra210_xudc_soc_data 367449db4272SNagarjuna Kristam }, 367549db4272SNagarjuna Kristam { 367649db4272SNagarjuna Kristam .compatible = "nvidia,tegra186-xudc", 367749db4272SNagarjuna Kristam .data = &tegra186_xudc_soc_data 367849db4272SNagarjuna Kristam }, 36799584a60aSNagarjuna Kristam { 36809584a60aSNagarjuna Kristam .compatible = "nvidia,tegra194-xudc", 36819584a60aSNagarjuna Kristam .data = &tegra194_xudc_soc_data 36829584a60aSNagarjuna Kristam }, 368349db4272SNagarjuna Kristam { } 368449db4272SNagarjuna Kristam }; 368549db4272SNagarjuna Kristam MODULE_DEVICE_TABLE(of, tegra_xudc_of_match); 368649db4272SNagarjuna Kristam 368749db4272SNagarjuna Kristam static void tegra_xudc_powerdomain_remove(struct tegra_xudc *xudc) 368849db4272SNagarjuna Kristam { 368949db4272SNagarjuna Kristam if (xudc->genpd_dl_ss) 369049db4272SNagarjuna Kristam device_link_del(xudc->genpd_dl_ss); 369149db4272SNagarjuna Kristam if (xudc->genpd_dl_device) 369249db4272SNagarjuna Kristam device_link_del(xudc->genpd_dl_device); 369349db4272SNagarjuna Kristam if (xudc->genpd_dev_ss) 369449db4272SNagarjuna Kristam dev_pm_domain_detach(xudc->genpd_dev_ss, true); 369549db4272SNagarjuna Kristam if (xudc->genpd_dev_device) 369649db4272SNagarjuna Kristam dev_pm_domain_detach(xudc->genpd_dev_device, true); 369749db4272SNagarjuna Kristam } 369849db4272SNagarjuna Kristam 369949db4272SNagarjuna Kristam static int tegra_xudc_powerdomain_init(struct tegra_xudc *xudc) 370049db4272SNagarjuna Kristam { 370149db4272SNagarjuna Kristam struct device *dev = xudc->dev; 370249db4272SNagarjuna Kristam int err; 370349db4272SNagarjuna Kristam 3704230c1aa3SThierry Reding xudc->genpd_dev_device = dev_pm_domain_attach_by_name(dev, "dev"); 3705f08aa7c8STang Bin if (IS_ERR_OR_NULL(xudc->genpd_dev_device)) { 3706f08aa7c8STang Bin err = PTR_ERR(xudc->genpd_dev_device) ? : -ENODATA; 3707de21e728SThierry Reding dev_err(dev, "failed to get device power domain: %d\n", err); 370849db4272SNagarjuna Kristam return err; 370949db4272SNagarjuna Kristam } 371049db4272SNagarjuna Kristam 371149db4272SNagarjuna Kristam xudc->genpd_dev_ss = dev_pm_domain_attach_by_name(dev, "ss"); 3712f08aa7c8STang Bin if (IS_ERR_OR_NULL(xudc->genpd_dev_ss)) { 3713f08aa7c8STang Bin err = PTR_ERR(xudc->genpd_dev_ss) ? : -ENODATA; 3714de21e728SThierry Reding dev_err(dev, "failed to get SuperSpeed power domain: %d\n", err); 371549db4272SNagarjuna Kristam return err; 371649db4272SNagarjuna Kristam } 371749db4272SNagarjuna Kristam 371849db4272SNagarjuna Kristam xudc->genpd_dl_device = device_link_add(dev, xudc->genpd_dev_device, 371949db4272SNagarjuna Kristam DL_FLAG_PM_RUNTIME | 372049db4272SNagarjuna Kristam DL_FLAG_STATELESS); 372149db4272SNagarjuna Kristam if (!xudc->genpd_dl_device) { 3722de21e728SThierry Reding dev_err(dev, "failed to add USB device link\n"); 372349db4272SNagarjuna Kristam return -ENODEV; 372449db4272SNagarjuna Kristam } 372549db4272SNagarjuna Kristam 372649db4272SNagarjuna Kristam xudc->genpd_dl_ss = device_link_add(dev, xudc->genpd_dev_ss, 372749db4272SNagarjuna Kristam DL_FLAG_PM_RUNTIME | 372849db4272SNagarjuna Kristam DL_FLAG_STATELESS); 372949db4272SNagarjuna Kristam if (!xudc->genpd_dl_ss) { 3730de21e728SThierry Reding dev_err(dev, "failed to add SuperSpeed device link\n"); 373149db4272SNagarjuna Kristam return -ENODEV; 373249db4272SNagarjuna Kristam } 373349db4272SNagarjuna Kristam 373449db4272SNagarjuna Kristam return 0; 373549db4272SNagarjuna Kristam } 373649db4272SNagarjuna Kristam 373749db4272SNagarjuna Kristam static int tegra_xudc_probe(struct platform_device *pdev) 373849db4272SNagarjuna Kristam { 373949db4272SNagarjuna Kristam struct tegra_xudc *xudc; 374049db4272SNagarjuna Kristam struct resource *res; 374149db4272SNagarjuna Kristam unsigned int i; 374249db4272SNagarjuna Kristam int err; 374349db4272SNagarjuna Kristam 37446c2a754aSChristophe JAILLET xudc = devm_kzalloc(&pdev->dev, sizeof(*xudc), GFP_KERNEL); 374549db4272SNagarjuna Kristam if (!xudc) 374649db4272SNagarjuna Kristam return -ENOMEM; 374749db4272SNagarjuna Kristam 374849db4272SNagarjuna Kristam xudc->dev = &pdev->dev; 374949db4272SNagarjuna Kristam platform_set_drvdata(pdev, xudc); 375049db4272SNagarjuna Kristam 375149db4272SNagarjuna Kristam xudc->soc = of_device_get_match_data(&pdev->dev); 375249db4272SNagarjuna Kristam if (!xudc->soc) 375349db4272SNagarjuna Kristam return -ENODEV; 375449db4272SNagarjuna Kristam 375549db4272SNagarjuna Kristam res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "base"); 375649db4272SNagarjuna Kristam xudc->base = devm_ioremap_resource(&pdev->dev, res); 375749db4272SNagarjuna Kristam if (IS_ERR(xudc->base)) 375849db4272SNagarjuna Kristam return PTR_ERR(xudc->base); 375949db4272SNagarjuna Kristam xudc->phys_base = res->start; 376049db4272SNagarjuna Kristam 37619d4ee5bdSChunfeng Yun xudc->fpci = devm_platform_ioremap_resource_byname(pdev, "fpci"); 376249db4272SNagarjuna Kristam if (IS_ERR(xudc->fpci)) 376349db4272SNagarjuna Kristam return PTR_ERR(xudc->fpci); 376449db4272SNagarjuna Kristam 376549db4272SNagarjuna Kristam if (xudc->soc->has_ipfs) { 37669d4ee5bdSChunfeng Yun xudc->ipfs = devm_platform_ioremap_resource_byname(pdev, "ipfs"); 376749db4272SNagarjuna Kristam if (IS_ERR(xudc->ipfs)) 376849db4272SNagarjuna Kristam return PTR_ERR(xudc->ipfs); 376949db4272SNagarjuna Kristam } 377049db4272SNagarjuna Kristam 377149db4272SNagarjuna Kristam xudc->irq = platform_get_irq(pdev, 0); 377249f1997aSYueHaibing if (xudc->irq < 0) 377349db4272SNagarjuna Kristam return xudc->irq; 377449db4272SNagarjuna Kristam 377549db4272SNagarjuna Kristam err = devm_request_irq(&pdev->dev, xudc->irq, tegra_xudc_irq, 0, 377649db4272SNagarjuna Kristam dev_name(&pdev->dev), xudc); 377749db4272SNagarjuna Kristam if (err < 0) { 377849db4272SNagarjuna Kristam dev_err(xudc->dev, "failed to claim IRQ#%u: %d\n", xudc->irq, 377949db4272SNagarjuna Kristam err); 378049db4272SNagarjuna Kristam return err; 378149db4272SNagarjuna Kristam } 378249db4272SNagarjuna Kristam 3783230c1aa3SThierry Reding xudc->clks = devm_kcalloc(&pdev->dev, xudc->soc->num_clks, sizeof(*xudc->clks), 3784230c1aa3SThierry Reding GFP_KERNEL); 378549db4272SNagarjuna Kristam if (!xudc->clks) 378649db4272SNagarjuna Kristam return -ENOMEM; 378749db4272SNagarjuna Kristam 378849db4272SNagarjuna Kristam for (i = 0; i < xudc->soc->num_clks; i++) 378949db4272SNagarjuna Kristam xudc->clks[i].id = xudc->soc->clock_names[i]; 379049db4272SNagarjuna Kristam 3791230c1aa3SThierry Reding err = devm_clk_bulk_get(&pdev->dev, xudc->soc->num_clks, xudc->clks); 379249db4272SNagarjuna Kristam if (err) { 379377b57218SJon Hunter dev_err_probe(xudc->dev, err, "failed to request clocks\n"); 379449db4272SNagarjuna Kristam return err; 379549db4272SNagarjuna Kristam } 379649db4272SNagarjuna Kristam 379749db4272SNagarjuna Kristam xudc->supplies = devm_kcalloc(&pdev->dev, xudc->soc->num_supplies, 379849db4272SNagarjuna Kristam sizeof(*xudc->supplies), GFP_KERNEL); 379949db4272SNagarjuna Kristam if (!xudc->supplies) 380049db4272SNagarjuna Kristam return -ENOMEM; 380149db4272SNagarjuna Kristam 380249db4272SNagarjuna Kristam for (i = 0; i < xudc->soc->num_supplies; i++) 380349db4272SNagarjuna Kristam xudc->supplies[i].supply = xudc->soc->supply_names[i]; 380449db4272SNagarjuna Kristam 380549db4272SNagarjuna Kristam err = devm_regulator_bulk_get(&pdev->dev, xudc->soc->num_supplies, 380649db4272SNagarjuna Kristam xudc->supplies); 380749db4272SNagarjuna Kristam if (err) { 380877b57218SJon Hunter dev_err_probe(xudc->dev, err, "failed to request regulators\n"); 380949db4272SNagarjuna Kristam return err; 381049db4272SNagarjuna Kristam } 381149db4272SNagarjuna Kristam 381249db4272SNagarjuna Kristam xudc->padctl = tegra_xusb_padctl_get(&pdev->dev); 381349db4272SNagarjuna Kristam if (IS_ERR(xudc->padctl)) 381449db4272SNagarjuna Kristam return PTR_ERR(xudc->padctl); 381549db4272SNagarjuna Kristam 381649db4272SNagarjuna Kristam err = regulator_bulk_enable(xudc->soc->num_supplies, xudc->supplies); 381749db4272SNagarjuna Kristam if (err) { 3818de21e728SThierry Reding dev_err(xudc->dev, "failed to enable regulators: %d\n", err); 381949db4272SNagarjuna Kristam goto put_padctl; 382049db4272SNagarjuna Kristam } 382149db4272SNagarjuna Kristam 3822b4e19931SNagarjuna Kristam err = tegra_xudc_phy_get(xudc); 3823b4e19931SNagarjuna Kristam if (err) 382449db4272SNagarjuna Kristam goto disable_regulator; 382549db4272SNagarjuna Kristam 382649db4272SNagarjuna Kristam err = tegra_xudc_powerdomain_init(xudc); 382749db4272SNagarjuna Kristam if (err) 382849db4272SNagarjuna Kristam goto put_powerdomains; 382949db4272SNagarjuna Kristam 383049db4272SNagarjuna Kristam err = tegra_xudc_phy_init(xudc); 383149db4272SNagarjuna Kristam if (err) 383249db4272SNagarjuna Kristam goto put_powerdomains; 383349db4272SNagarjuna Kristam 383449db4272SNagarjuna Kristam err = tegra_xudc_alloc_event_ring(xudc); 383549db4272SNagarjuna Kristam if (err) 383649db4272SNagarjuna Kristam goto disable_phy; 383749db4272SNagarjuna Kristam 383849db4272SNagarjuna Kristam err = tegra_xudc_alloc_eps(xudc); 383949db4272SNagarjuna Kristam if (err) 384049db4272SNagarjuna Kristam goto free_event_ring; 384149db4272SNagarjuna Kristam 384249db4272SNagarjuna Kristam spin_lock_init(&xudc->lock); 384349db4272SNagarjuna Kristam 384449db4272SNagarjuna Kristam init_completion(&xudc->disconnect_complete); 384549db4272SNagarjuna Kristam 384649db4272SNagarjuna Kristam INIT_WORK(&xudc->usb_role_sw_work, tegra_xudc_usb_role_sw_work); 384749db4272SNagarjuna Kristam 384849db4272SNagarjuna Kristam INIT_DELAYED_WORK(&xudc->plc_reset_work, tegra_xudc_plc_reset_work); 384949db4272SNagarjuna Kristam 385049db4272SNagarjuna Kristam INIT_DELAYED_WORK(&xudc->port_reset_war_work, 385149db4272SNagarjuna Kristam tegra_xudc_port_reset_war_work); 385249db4272SNagarjuna Kristam 385349db4272SNagarjuna Kristam pm_runtime_enable(&pdev->dev); 385449db4272SNagarjuna Kristam 385549db4272SNagarjuna Kristam xudc->gadget.ops = &tegra_xudc_gadget_ops; 385649db4272SNagarjuna Kristam xudc->gadget.ep0 = &xudc->ep[0].usb_ep; 385749db4272SNagarjuna Kristam xudc->gadget.name = "tegra-xudc"; 385849db4272SNagarjuna Kristam xudc->gadget.max_speed = USB_SPEED_SUPER; 385949db4272SNagarjuna Kristam 386049db4272SNagarjuna Kristam err = usb_add_gadget_udc(&pdev->dev, &xudc->gadget); 386149db4272SNagarjuna Kristam if (err) { 386249db4272SNagarjuna Kristam dev_err(&pdev->dev, "failed to add USB gadget: %d\n", err); 386349db4272SNagarjuna Kristam goto free_eps; 386449db4272SNagarjuna Kristam } 386549db4272SNagarjuna Kristam 3866*2582d629SWayne Chang for (i = 0; i < xudc->soc->num_phys; i++) { 3867*2582d629SWayne Chang if (!xudc->usbphy[i]) 3868*2582d629SWayne Chang continue; 3869*2582d629SWayne Chang 3870*2582d629SWayne Chang usb_register_notifier(xudc->usbphy[i], &xudc->vbus_nb); 3871*2582d629SWayne Chang tegra_xudc_update_data_role(xudc, xudc->usbphy[i]); 3872*2582d629SWayne Chang } 3873*2582d629SWayne Chang 387449db4272SNagarjuna Kristam return 0; 387549db4272SNagarjuna Kristam 387649db4272SNagarjuna Kristam free_eps: 38775b012481SZhang Qilong pm_runtime_disable(&pdev->dev); 387849db4272SNagarjuna Kristam tegra_xudc_free_eps(xudc); 387949db4272SNagarjuna Kristam free_event_ring: 388049db4272SNagarjuna Kristam tegra_xudc_free_event_ring(xudc); 388149db4272SNagarjuna Kristam disable_phy: 388249db4272SNagarjuna Kristam tegra_xudc_phy_exit(xudc); 388349db4272SNagarjuna Kristam put_powerdomains: 388449db4272SNagarjuna Kristam tegra_xudc_powerdomain_remove(xudc); 388549db4272SNagarjuna Kristam disable_regulator: 388649db4272SNagarjuna Kristam regulator_bulk_disable(xudc->soc->num_supplies, xudc->supplies); 388749db4272SNagarjuna Kristam put_padctl: 388849db4272SNagarjuna Kristam tegra_xusb_padctl_put(xudc->padctl); 388949db4272SNagarjuna Kristam 389049db4272SNagarjuna Kristam return err; 389149db4272SNagarjuna Kristam } 389249db4272SNagarjuna Kristam 389349db4272SNagarjuna Kristam static int tegra_xudc_remove(struct platform_device *pdev) 389449db4272SNagarjuna Kristam { 389549db4272SNagarjuna Kristam struct tegra_xudc *xudc = platform_get_drvdata(pdev); 3896b4e19931SNagarjuna Kristam unsigned int i; 389749db4272SNagarjuna Kristam 389849db4272SNagarjuna Kristam pm_runtime_get_sync(xudc->dev); 389949db4272SNagarjuna Kristam 3900a932ee40SYang Yingliang cancel_delayed_work_sync(&xudc->plc_reset_work); 390149db4272SNagarjuna Kristam cancel_work_sync(&xudc->usb_role_sw_work); 390249db4272SNagarjuna Kristam 390349db4272SNagarjuna Kristam usb_del_gadget_udc(&xudc->gadget); 390449db4272SNagarjuna Kristam 390549db4272SNagarjuna Kristam tegra_xudc_free_eps(xudc); 390649db4272SNagarjuna Kristam tegra_xudc_free_event_ring(xudc); 390749db4272SNagarjuna Kristam 390849db4272SNagarjuna Kristam tegra_xudc_powerdomain_remove(xudc); 390949db4272SNagarjuna Kristam 391049db4272SNagarjuna Kristam regulator_bulk_disable(xudc->soc->num_supplies, xudc->supplies); 391149db4272SNagarjuna Kristam 3912b4e19931SNagarjuna Kristam for (i = 0; i < xudc->soc->num_phys; i++) { 3913b4e19931SNagarjuna Kristam phy_power_off(xudc->utmi_phy[i]); 3914b4e19931SNagarjuna Kristam phy_power_off(xudc->usb3_phy[i]); 3915b4e19931SNagarjuna Kristam } 391649db4272SNagarjuna Kristam 391749db4272SNagarjuna Kristam tegra_xudc_phy_exit(xudc); 391849db4272SNagarjuna Kristam 391949db4272SNagarjuna Kristam pm_runtime_disable(xudc->dev); 392049db4272SNagarjuna Kristam pm_runtime_put(xudc->dev); 392149db4272SNagarjuna Kristam 392249db4272SNagarjuna Kristam tegra_xusb_padctl_put(xudc->padctl); 392349db4272SNagarjuna Kristam 392449db4272SNagarjuna Kristam return 0; 392549db4272SNagarjuna Kristam } 392649db4272SNagarjuna Kristam 392749db4272SNagarjuna Kristam static int __maybe_unused tegra_xudc_powergate(struct tegra_xudc *xudc) 392849db4272SNagarjuna Kristam { 392949db4272SNagarjuna Kristam unsigned long flags; 393049db4272SNagarjuna Kristam 393149db4272SNagarjuna Kristam dev_dbg(xudc->dev, "entering ELPG\n"); 393249db4272SNagarjuna Kristam 393349db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 393449db4272SNagarjuna Kristam 393549db4272SNagarjuna Kristam xudc->powergated = true; 393649db4272SNagarjuna Kristam xudc->saved_regs.ctrl = xudc_readl(xudc, CTRL); 393749db4272SNagarjuna Kristam xudc->saved_regs.portpm = xudc_readl(xudc, PORTPM); 393849db4272SNagarjuna Kristam xudc_writel(xudc, 0, CTRL); 393949db4272SNagarjuna Kristam 394049db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 394149db4272SNagarjuna Kristam 394249db4272SNagarjuna Kristam clk_bulk_disable_unprepare(xudc->soc->num_clks, xudc->clks); 394349db4272SNagarjuna Kristam 394449db4272SNagarjuna Kristam regulator_bulk_disable(xudc->soc->num_supplies, xudc->supplies); 394549db4272SNagarjuna Kristam 394649db4272SNagarjuna Kristam dev_dbg(xudc->dev, "entering ELPG done\n"); 394749db4272SNagarjuna Kristam return 0; 394849db4272SNagarjuna Kristam } 394949db4272SNagarjuna Kristam 395049db4272SNagarjuna Kristam static int __maybe_unused tegra_xudc_unpowergate(struct tegra_xudc *xudc) 395149db4272SNagarjuna Kristam { 395249db4272SNagarjuna Kristam unsigned long flags; 395349db4272SNagarjuna Kristam int err; 395449db4272SNagarjuna Kristam 395549db4272SNagarjuna Kristam dev_dbg(xudc->dev, "exiting ELPG\n"); 395649db4272SNagarjuna Kristam 395749db4272SNagarjuna Kristam err = regulator_bulk_enable(xudc->soc->num_supplies, 395849db4272SNagarjuna Kristam xudc->supplies); 395949db4272SNagarjuna Kristam if (err < 0) 396049db4272SNagarjuna Kristam return err; 396149db4272SNagarjuna Kristam 396249db4272SNagarjuna Kristam err = clk_bulk_prepare_enable(xudc->soc->num_clks, xudc->clks); 396349db4272SNagarjuna Kristam if (err < 0) 396449db4272SNagarjuna Kristam return err; 396549db4272SNagarjuna Kristam 396649db4272SNagarjuna Kristam tegra_xudc_fpci_ipfs_init(xudc); 396749db4272SNagarjuna Kristam 396849db4272SNagarjuna Kristam tegra_xudc_device_params_init(xudc); 396949db4272SNagarjuna Kristam 397049db4272SNagarjuna Kristam tegra_xudc_init_event_ring(xudc); 397149db4272SNagarjuna Kristam 397249db4272SNagarjuna Kristam tegra_xudc_init_eps(xudc); 397349db4272SNagarjuna Kristam 397449db4272SNagarjuna Kristam xudc_writel(xudc, xudc->saved_regs.portpm, PORTPM); 397549db4272SNagarjuna Kristam xudc_writel(xudc, xudc->saved_regs.ctrl, CTRL); 397649db4272SNagarjuna Kristam 397749db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 397849db4272SNagarjuna Kristam xudc->powergated = false; 397949db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 398049db4272SNagarjuna Kristam 398149db4272SNagarjuna Kristam dev_dbg(xudc->dev, "exiting ELPG done\n"); 398249db4272SNagarjuna Kristam return 0; 398349db4272SNagarjuna Kristam } 398449db4272SNagarjuna Kristam 398549db4272SNagarjuna Kristam static int __maybe_unused tegra_xudc_suspend(struct device *dev) 398649db4272SNagarjuna Kristam { 398749db4272SNagarjuna Kristam struct tegra_xudc *xudc = dev_get_drvdata(dev); 398849db4272SNagarjuna Kristam unsigned long flags; 398949db4272SNagarjuna Kristam 399049db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 399149db4272SNagarjuna Kristam xudc->suspended = true; 399249db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 399349db4272SNagarjuna Kristam 399449db4272SNagarjuna Kristam flush_work(&xudc->usb_role_sw_work); 399549db4272SNagarjuna Kristam 39960534d401SThierry Reding if (!pm_runtime_status_suspended(dev)) { 399749db4272SNagarjuna Kristam /* Forcibly disconnect before powergating. */ 399849db4272SNagarjuna Kristam tegra_xudc_device_mode_off(xudc); 399949db4272SNagarjuna Kristam tegra_xudc_powergate(xudc); 40000534d401SThierry Reding } 400149db4272SNagarjuna Kristam 400249db4272SNagarjuna Kristam pm_runtime_disable(dev); 400349db4272SNagarjuna Kristam 400449db4272SNagarjuna Kristam return 0; 400549db4272SNagarjuna Kristam } 400649db4272SNagarjuna Kristam 400749db4272SNagarjuna Kristam static int __maybe_unused tegra_xudc_resume(struct device *dev) 400849db4272SNagarjuna Kristam { 400949db4272SNagarjuna Kristam struct tegra_xudc *xudc = dev_get_drvdata(dev); 401049db4272SNagarjuna Kristam unsigned long flags; 401149db4272SNagarjuna Kristam int err; 401249db4272SNagarjuna Kristam 401349db4272SNagarjuna Kristam err = tegra_xudc_unpowergate(xudc); 401449db4272SNagarjuna Kristam if (err < 0) 401549db4272SNagarjuna Kristam return err; 401649db4272SNagarjuna Kristam 401749db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 401849db4272SNagarjuna Kristam xudc->suspended = false; 401949db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 402049db4272SNagarjuna Kristam 402149db4272SNagarjuna Kristam schedule_work(&xudc->usb_role_sw_work); 402249db4272SNagarjuna Kristam 402349db4272SNagarjuna Kristam pm_runtime_enable(dev); 402449db4272SNagarjuna Kristam 402549db4272SNagarjuna Kristam return 0; 402649db4272SNagarjuna Kristam } 402749db4272SNagarjuna Kristam 402849db4272SNagarjuna Kristam static int __maybe_unused tegra_xudc_runtime_suspend(struct device *dev) 402949db4272SNagarjuna Kristam { 403049db4272SNagarjuna Kristam struct tegra_xudc *xudc = dev_get_drvdata(dev); 403149db4272SNagarjuna Kristam 403249db4272SNagarjuna Kristam return tegra_xudc_powergate(xudc); 403349db4272SNagarjuna Kristam } 403449db4272SNagarjuna Kristam 403549db4272SNagarjuna Kristam static int __maybe_unused tegra_xudc_runtime_resume(struct device *dev) 403649db4272SNagarjuna Kristam { 403749db4272SNagarjuna Kristam struct tegra_xudc *xudc = dev_get_drvdata(dev); 403849db4272SNagarjuna Kristam 403949db4272SNagarjuna Kristam return tegra_xudc_unpowergate(xudc); 404049db4272SNagarjuna Kristam } 404149db4272SNagarjuna Kristam 404249db4272SNagarjuna Kristam static const struct dev_pm_ops tegra_xudc_pm_ops = { 404349db4272SNagarjuna Kristam SET_SYSTEM_SLEEP_PM_OPS(tegra_xudc_suspend, tegra_xudc_resume) 404449db4272SNagarjuna Kristam SET_RUNTIME_PM_OPS(tegra_xudc_runtime_suspend, 404549db4272SNagarjuna Kristam tegra_xudc_runtime_resume, NULL) 404649db4272SNagarjuna Kristam }; 404749db4272SNagarjuna Kristam 404849db4272SNagarjuna Kristam static struct platform_driver tegra_xudc_driver = { 404949db4272SNagarjuna Kristam .probe = tegra_xudc_probe, 405049db4272SNagarjuna Kristam .remove = tegra_xudc_remove, 405149db4272SNagarjuna Kristam .driver = { 405249db4272SNagarjuna Kristam .name = "tegra-xudc", 405349db4272SNagarjuna Kristam .pm = &tegra_xudc_pm_ops, 405449db4272SNagarjuna Kristam .of_match_table = tegra_xudc_of_match, 405549db4272SNagarjuna Kristam }, 405649db4272SNagarjuna Kristam }; 405749db4272SNagarjuna Kristam module_platform_driver(tegra_xudc_driver); 405849db4272SNagarjuna Kristam 405949db4272SNagarjuna Kristam MODULE_DESCRIPTION("NVIDIA Tegra XUSB Device Controller"); 406049db4272SNagarjuna Kristam MODULE_AUTHOR("Andrew Bresticker <abrestic@chromium.org>"); 406149db4272SNagarjuna Kristam MODULE_AUTHOR("Hui Fu <hfu@nvidia.com>"); 406249db4272SNagarjuna Kristam MODULE_AUTHOR("Nagarjuna Kristam <nkristam@nvidia.com>"); 406349db4272SNagarjuna Kristam MODULE_LICENSE("GPL v2"); 4064