xref: /openbmc/linux/drivers/usb/gadget/udc/fusb300_udc.h (revision 90fccb529d241b55829701cfb9eb3086570f38b8)
1*90fccb52SAndrzej Pietrasiewicz /*
2*90fccb52SAndrzej Pietrasiewicz  * Fusb300 UDC (USB gadget)
3*90fccb52SAndrzej Pietrasiewicz  *
4*90fccb52SAndrzej Pietrasiewicz  * Copyright (C) 2010 Faraday Technology Corp.
5*90fccb52SAndrzej Pietrasiewicz  *
6*90fccb52SAndrzej Pietrasiewicz  * Author : Yuan-hsin Chen <yhchen@faraday-tech.com>
7*90fccb52SAndrzej Pietrasiewicz  *
8*90fccb52SAndrzej Pietrasiewicz  * This program is free software; you can redistribute it and/or modify
9*90fccb52SAndrzej Pietrasiewicz  * it under the terms of the GNU General Public License as published by
10*90fccb52SAndrzej Pietrasiewicz  * the Free Software Foundation; version 2 of the License.
11*90fccb52SAndrzej Pietrasiewicz  */
12*90fccb52SAndrzej Pietrasiewicz 
13*90fccb52SAndrzej Pietrasiewicz 
14*90fccb52SAndrzej Pietrasiewicz #ifndef __FUSB300_UDC_H__
15*90fccb52SAndrzej Pietrasiewicz #define __FUSB300_UDC_H_
16*90fccb52SAndrzej Pietrasiewicz 
17*90fccb52SAndrzej Pietrasiewicz #include <linux/kernel.h>
18*90fccb52SAndrzej Pietrasiewicz 
19*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_GCR		0x00
20*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_GTM		0x04
21*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_DAR		0x08
22*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_CSR		0x0C
23*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_CXPORT		0x10
24*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_EPSET0(n)	(0x20 + (n - 1) * 0x30)
25*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_EPSET1(n)	(0x24 + (n - 1) * 0x30)
26*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_EPSET2(n)	(0x28 + (n - 1) * 0x30)
27*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_EPFFR(n)		(0x2c + (n - 1) * 0x30)
28*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_EPSTRID(n)	(0x40 + (n - 1) * 0x30)
29*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_HSPTM		0x300
30*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_HSCR		0x304
31*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_SSCR0		0x308
32*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_SSCR1		0x30C
33*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_TT		0x310
34*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_DEVNOTF		0x314
35*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_DNC1		0x318
36*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_CS		0x31C
37*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_SOF		0x324
38*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_EFCS		0x328
39*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_IGR0		0x400
40*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_IGR1		0x404
41*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_IGR2		0x408
42*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_IGR3		0x40C
43*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_IGR4		0x410
44*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_IGR5		0x414
45*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_IGER0		0x420
46*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_IGER1		0x424
47*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_IGER2		0x428
48*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_IGER3		0x42C
49*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_IGER4		0x430
50*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_IGER5		0x434
51*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_DMAHMER		0x500
52*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_EPPRDRDY		0x504
53*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_DMAEPMR		0x508
54*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_DMAENR		0x50C
55*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_DMAAPR		0x510
56*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_AHBCR		0x514
57*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_EPPRD_W0(n)	(0x520 + (n - 1) * 0x10)
58*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_EPPRD_W1(n)	(0x524 + (n - 1) * 0x10)
59*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_EPPRD_W2(n)	(0x528 + (n - 1) * 0x10)
60*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_EPRD_PTR(n)	(0x52C + (n - 1) * 0x10)
61*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_BUFDBG_START	0x800
62*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_BUFDBG_END	0xBFC
63*90fccb52SAndrzej Pietrasiewicz #define FUSB300_OFFSET_EPPORT(n)	(0x1010 + (n - 1) * 0x10)
64*90fccb52SAndrzej Pietrasiewicz 
65*90fccb52SAndrzej Pietrasiewicz /*
66*90fccb52SAndrzej Pietrasiewicz  * *	Global Control Register (offset = 000H)
67*90fccb52SAndrzej Pietrasiewicz  * */
68*90fccb52SAndrzej Pietrasiewicz #define FUSB300_GCR_SF_RST		(1 << 8)
69*90fccb52SAndrzej Pietrasiewicz #define FUSB300_GCR_VBUS_STATUS		(1 << 7)
70*90fccb52SAndrzej Pietrasiewicz #define FUSB300_GCR_FORCE_HS_SUSP	(1 << 6)
71*90fccb52SAndrzej Pietrasiewicz #define FUSB300_GCR_SYNC_FIFO1_CLR	(1 << 5)
72*90fccb52SAndrzej Pietrasiewicz #define FUSB300_GCR_SYNC_FIFO0_CLR	(1 << 4)
73*90fccb52SAndrzej Pietrasiewicz #define FUSB300_GCR_FIFOCLR		(1 << 3)
74*90fccb52SAndrzej Pietrasiewicz #define FUSB300_GCR_GLINTEN		(1 << 2)
75*90fccb52SAndrzej Pietrasiewicz #define FUSB300_GCR_DEVEN_FS		0x3
76*90fccb52SAndrzej Pietrasiewicz #define FUSB300_GCR_DEVEN_HS		0x2
77*90fccb52SAndrzej Pietrasiewicz #define FUSB300_GCR_DEVEN_SS		0x1
78*90fccb52SAndrzej Pietrasiewicz #define FUSB300_GCR_DEVDIS		0x0
79*90fccb52SAndrzej Pietrasiewicz #define FUSB300_GCR_DEVEN_MSK		0x3
80*90fccb52SAndrzej Pietrasiewicz 
81*90fccb52SAndrzej Pietrasiewicz 
82*90fccb52SAndrzej Pietrasiewicz /*
83*90fccb52SAndrzej Pietrasiewicz  * *Global Test Mode (offset = 004H)
84*90fccb52SAndrzej Pietrasiewicz  * */
85*90fccb52SAndrzej Pietrasiewicz #define FUSB300_GTM_TST_DIS_SOFGEN	(1 << 16)
86*90fccb52SAndrzej Pietrasiewicz #define FUSB300_GTM_TST_CUR_EP_ENTRY(n)	((n & 0xF) << 12)
87*90fccb52SAndrzej Pietrasiewicz #define FUSB300_GTM_TST_EP_ENTRY(n)	((n & 0xF) << 8)
88*90fccb52SAndrzej Pietrasiewicz #define FUSB300_GTM_TST_EP_NUM(n)	((n & 0xF) << 4)
89*90fccb52SAndrzej Pietrasiewicz #define FUSB300_GTM_TST_FIFO_DEG	(1 << 1)
90*90fccb52SAndrzej Pietrasiewicz #define FUSB300_GTM_TSTMODE		(1 << 0)
91*90fccb52SAndrzej Pietrasiewicz 
92*90fccb52SAndrzej Pietrasiewicz /*
93*90fccb52SAndrzej Pietrasiewicz  * * Device Address Register (offset = 008H)
94*90fccb52SAndrzej Pietrasiewicz  * */
95*90fccb52SAndrzej Pietrasiewicz #define FUSB300_DAR_SETCONFG	(1 << 7)
96*90fccb52SAndrzej Pietrasiewicz #define FUSB300_DAR_DRVADDR(x)	(x & 0x7F)
97*90fccb52SAndrzej Pietrasiewicz #define FUSB300_DAR_DRVADDR_MSK	0x7F
98*90fccb52SAndrzej Pietrasiewicz 
99*90fccb52SAndrzej Pietrasiewicz /*
100*90fccb52SAndrzej Pietrasiewicz  * *Control Transfer Configuration and Status Register
101*90fccb52SAndrzej Pietrasiewicz  * (CX_Config_Status, offset = 00CH)
102*90fccb52SAndrzej Pietrasiewicz  * */
103*90fccb52SAndrzej Pietrasiewicz #define FUSB300_CSR_LEN(x)	((x & 0xFFFF) << 8)
104*90fccb52SAndrzej Pietrasiewicz #define FUSB300_CSR_LEN_MSK	(0xFFFF << 8)
105*90fccb52SAndrzej Pietrasiewicz #define FUSB300_CSR_EMP		(1 << 4)
106*90fccb52SAndrzej Pietrasiewicz #define FUSB300_CSR_FUL		(1 << 3)
107*90fccb52SAndrzej Pietrasiewicz #define FUSB300_CSR_CLR		(1 << 2)
108*90fccb52SAndrzej Pietrasiewicz #define FUSB300_CSR_STL		(1 << 1)
109*90fccb52SAndrzej Pietrasiewicz #define FUSB300_CSR_DONE	(1 << 0)
110*90fccb52SAndrzej Pietrasiewicz 
111*90fccb52SAndrzej Pietrasiewicz /*
112*90fccb52SAndrzej Pietrasiewicz  * * EPn Setting 0 (EPn_SET0, offset = 020H+(n-1)*30H, n=1~15 )
113*90fccb52SAndrzej Pietrasiewicz  * */
114*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET0_STL_CLR		(1 << 3)
115*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET0_CLRSEQNUM	(1 << 2)
116*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET0_STL		(1 << 0)
117*90fccb52SAndrzej Pietrasiewicz 
118*90fccb52SAndrzej Pietrasiewicz /*
119*90fccb52SAndrzej Pietrasiewicz  * * EPn Setting 1 (EPn_SET1, offset = 024H+(n-1)*30H, n=1~15)
120*90fccb52SAndrzej Pietrasiewicz  * */
121*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET1_START_ENTRY(x)	((x & 0xFF) << 24)
122*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET1_START_ENTRY_MSK	(0xFF << 24)
123*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET1_FIFOENTRY(x)	((x & 0x1F) << 12)
124*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET1_FIFOENTRY_MSK	(0x1f << 12)
125*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET1_INTERVAL(x)	((x & 0x7) << 6)
126*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET1_BWNUM(x)		((x & 0x3) << 4)
127*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET1_TYPEISO		(1 << 2)
128*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET1_TYPEBLK		(2 << 2)
129*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET1_TYPEINT		(3 << 2)
130*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET1_TYPE(x)		((x & 0x3) << 2)
131*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET1_TYPE_MSK		(0x3 << 2)
132*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET1_DIROUT		(0 << 1)
133*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET1_DIRIN		(1 << 1)
134*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET1_DIR(x)		((x & 0x1) << 1)
135*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET1_DIRIN		(1 << 1)
136*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET1_DIR_MSK		((0x1) << 1)
137*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET1_ACTDIS		0
138*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET1_ACTEN		1
139*90fccb52SAndrzej Pietrasiewicz 
140*90fccb52SAndrzej Pietrasiewicz /*
141*90fccb52SAndrzej Pietrasiewicz  * *EPn Setting 2 (EPn_SET2, offset = 028H+(n-1)*30H, n=1~15)
142*90fccb52SAndrzej Pietrasiewicz  * */
143*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET2_ADDROFS(x)	((x & 0x7FFF) << 16)
144*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET2_ADDROFS_MSK	(0x7fff << 16)
145*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET2_MPS(x)		(x & 0x7FF)
146*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPSET2_MPS_MSK		0x7FF
147*90fccb52SAndrzej Pietrasiewicz 
148*90fccb52SAndrzej Pietrasiewicz /*
149*90fccb52SAndrzej Pietrasiewicz  * * EPn FIFO Register (offset = 2cH+(n-1)*30H)
150*90fccb52SAndrzej Pietrasiewicz  * */
151*90fccb52SAndrzej Pietrasiewicz #define FUSB300_FFR_RST		(1 << 31)
152*90fccb52SAndrzej Pietrasiewicz #define FUSB300_FF_FUL		(1 << 30)
153*90fccb52SAndrzej Pietrasiewicz #define FUSB300_FF_EMPTY	(1 << 29)
154*90fccb52SAndrzej Pietrasiewicz #define FUSB300_FFR_BYCNT	0x1FFFF
155*90fccb52SAndrzej Pietrasiewicz 
156*90fccb52SAndrzej Pietrasiewicz /*
157*90fccb52SAndrzej Pietrasiewicz  * *EPn Stream ID (EPn_STR_ID, offset = 040H+(n-1)*30H, n=1~15)
158*90fccb52SAndrzej Pietrasiewicz  * */
159*90fccb52SAndrzej Pietrasiewicz #define FUSB300_STRID_STREN	(1 << 16)
160*90fccb52SAndrzej Pietrasiewicz #define FUSB300_STRID_STRID(x)	(x & 0xFFFF)
161*90fccb52SAndrzej Pietrasiewicz 
162*90fccb52SAndrzej Pietrasiewicz /*
163*90fccb52SAndrzej Pietrasiewicz  * *HS PHY Test Mode (offset = 300H)
164*90fccb52SAndrzej Pietrasiewicz  * */
165*90fccb52SAndrzej Pietrasiewicz #define FUSB300_HSPTM_TSTPKDONE		(1 << 4)
166*90fccb52SAndrzej Pietrasiewicz #define FUSB300_HSPTM_TSTPKT		(1 << 3)
167*90fccb52SAndrzej Pietrasiewicz #define FUSB300_HSPTM_TSTSET0NAK	(1 << 2)
168*90fccb52SAndrzej Pietrasiewicz #define FUSB300_HSPTM_TSTKSTA		(1 << 1)
169*90fccb52SAndrzej Pietrasiewicz #define FUSB300_HSPTM_TSTJSTA		(1 << 0)
170*90fccb52SAndrzej Pietrasiewicz 
171*90fccb52SAndrzej Pietrasiewicz /*
172*90fccb52SAndrzej Pietrasiewicz  * *HS Control Register (offset = 304H)
173*90fccb52SAndrzej Pietrasiewicz  * */
174*90fccb52SAndrzej Pietrasiewicz #define FUSB300_HSCR_HS_LPM_PERMIT	(1 << 8)
175*90fccb52SAndrzej Pietrasiewicz #define FUSB300_HSCR_HS_LPM_RMWKUP	(1 << 7)
176*90fccb52SAndrzej Pietrasiewicz #define FUSB300_HSCR_CAP_LPM_RMWKUP	(1 << 6)
177*90fccb52SAndrzej Pietrasiewicz #define FUSB300_HSCR_HS_GOSUSP		(1 << 5)
178*90fccb52SAndrzej Pietrasiewicz #define FUSB300_HSCR_HS_GORMWKU		(1 << 4)
179*90fccb52SAndrzej Pietrasiewicz #define FUSB300_HSCR_CAP_RMWKUP		(1 << 3)
180*90fccb52SAndrzej Pietrasiewicz #define FUSB300_HSCR_IDLECNT_0MS	0
181*90fccb52SAndrzej Pietrasiewicz #define FUSB300_HSCR_IDLECNT_1MS	1
182*90fccb52SAndrzej Pietrasiewicz #define FUSB300_HSCR_IDLECNT_2MS	2
183*90fccb52SAndrzej Pietrasiewicz #define FUSB300_HSCR_IDLECNT_3MS	3
184*90fccb52SAndrzej Pietrasiewicz #define FUSB300_HSCR_IDLECNT_4MS	4
185*90fccb52SAndrzej Pietrasiewicz #define FUSB300_HSCR_IDLECNT_5MS	5
186*90fccb52SAndrzej Pietrasiewicz #define FUSB300_HSCR_IDLECNT_6MS	6
187*90fccb52SAndrzej Pietrasiewicz #define FUSB300_HSCR_IDLECNT_7MS	7
188*90fccb52SAndrzej Pietrasiewicz 
189*90fccb52SAndrzej Pietrasiewicz /*
190*90fccb52SAndrzej Pietrasiewicz  * * SS Controller Register 0 (offset = 308H)
191*90fccb52SAndrzej Pietrasiewicz  * */
192*90fccb52SAndrzej Pietrasiewicz #define FUSB300_SSCR0_MAX_INTERVAL(x)	((x & 0x7) << 4)
193*90fccb52SAndrzej Pietrasiewicz #define FUSB300_SSCR0_U2_FUN_EN		(1 << 1)
194*90fccb52SAndrzej Pietrasiewicz #define FUSB300_SSCR0_U1_FUN_EN		(1 << 0)
195*90fccb52SAndrzej Pietrasiewicz 
196*90fccb52SAndrzej Pietrasiewicz /*
197*90fccb52SAndrzej Pietrasiewicz  * * SS Controller Register 1 (offset = 30CH)
198*90fccb52SAndrzej Pietrasiewicz  * */
199*90fccb52SAndrzej Pietrasiewicz #define FUSB300_SSCR1_GO_U3_DONE	(1 << 8)
200*90fccb52SAndrzej Pietrasiewicz #define FUSB300_SSCR1_TXDEEMPH_LEVEL	(1 << 7)
201*90fccb52SAndrzej Pietrasiewicz #define FUSB300_SSCR1_DIS_SCRMB		(1 << 6)
202*90fccb52SAndrzej Pietrasiewicz #define FUSB300_SSCR1_FORCE_RECOVERY	(1 << 5)
203*90fccb52SAndrzej Pietrasiewicz #define FUSB300_SSCR1_U3_WAKEUP_EN	(1 << 4)
204*90fccb52SAndrzej Pietrasiewicz #define FUSB300_SSCR1_U2_EXIT_EN	(1 << 3)
205*90fccb52SAndrzej Pietrasiewicz #define FUSB300_SSCR1_U1_EXIT_EN	(1 << 2)
206*90fccb52SAndrzej Pietrasiewicz #define FUSB300_SSCR1_U2_ENTRY_EN	(1 << 1)
207*90fccb52SAndrzej Pietrasiewicz #define FUSB300_SSCR1_U1_ENTRY_EN	(1 << 0)
208*90fccb52SAndrzej Pietrasiewicz 
209*90fccb52SAndrzej Pietrasiewicz /*
210*90fccb52SAndrzej Pietrasiewicz  * *SS Controller Register 2  (offset = 310H)
211*90fccb52SAndrzej Pietrasiewicz  * */
212*90fccb52SAndrzej Pietrasiewicz #define FUSB300_SSCR2_SS_TX_SWING		(1 << 25)
213*90fccb52SAndrzej Pietrasiewicz #define FUSB300_SSCR2_FORCE_LINKPM_ACCEPT	(1 << 24)
214*90fccb52SAndrzej Pietrasiewicz #define FUSB300_SSCR2_U2_INACT_TIMEOUT(x)	((x & 0xFF) << 16)
215*90fccb52SAndrzej Pietrasiewicz #define FUSB300_SSCR2_U1TIMEOUT(x)		((x & 0xFF) << 8)
216*90fccb52SAndrzej Pietrasiewicz #define FUSB300_SSCR2_U2TIMEOUT(x)		(x & 0xFF)
217*90fccb52SAndrzej Pietrasiewicz 
218*90fccb52SAndrzej Pietrasiewicz /*
219*90fccb52SAndrzej Pietrasiewicz  * *SS Device Notification Control (DEV_NOTF, offset = 314H)
220*90fccb52SAndrzej Pietrasiewicz  * */
221*90fccb52SAndrzej Pietrasiewicz #define FUSB300_DEVNOTF_CONTEXT0(x)		((x & 0xFFFFFF) << 8)
222*90fccb52SAndrzej Pietrasiewicz #define FUSB300_DEVNOTF_TYPE_DIS		0
223*90fccb52SAndrzej Pietrasiewicz #define FUSB300_DEVNOTF_TYPE_FUNCWAKE		1
224*90fccb52SAndrzej Pietrasiewicz #define FUSB300_DEVNOTF_TYPE_LTM		2
225*90fccb52SAndrzej Pietrasiewicz #define FUSB300_DEVNOTF_TYPE_BUSINT_ADJMSG	3
226*90fccb52SAndrzej Pietrasiewicz 
227*90fccb52SAndrzej Pietrasiewicz /*
228*90fccb52SAndrzej Pietrasiewicz  * *BFM Arbiter Priority Register (BFM_ARB offset = 31CH)
229*90fccb52SAndrzej Pietrasiewicz  * */
230*90fccb52SAndrzej Pietrasiewicz #define FUSB300_BFMARB_ARB_M1	(1 << 3)
231*90fccb52SAndrzej Pietrasiewicz #define FUSB300_BFMARB_ARB_M0	(1 << 2)
232*90fccb52SAndrzej Pietrasiewicz #define FUSB300_BFMARB_ARB_S1	(1 << 1)
233*90fccb52SAndrzej Pietrasiewicz #define FUSB300_BFMARB_ARB_S0	1
234*90fccb52SAndrzej Pietrasiewicz 
235*90fccb52SAndrzej Pietrasiewicz /*
236*90fccb52SAndrzej Pietrasiewicz  * *Vendor Specific IO Control Register (offset = 320H)
237*90fccb52SAndrzej Pietrasiewicz  * */
238*90fccb52SAndrzej Pietrasiewicz #define FUSB300_VSIC_VCTLOAD_N	(1 << 8)
239*90fccb52SAndrzej Pietrasiewicz #define FUSB300_VSIC_VCTL(x)	(x & 0x3F)
240*90fccb52SAndrzej Pietrasiewicz 
241*90fccb52SAndrzej Pietrasiewicz /*
242*90fccb52SAndrzej Pietrasiewicz  * *SOF Mask Timer (offset = 324H)
243*90fccb52SAndrzej Pietrasiewicz  * */
244*90fccb52SAndrzej Pietrasiewicz #define FUSB300_SOF_MASK_TIMER_HS	0x044c
245*90fccb52SAndrzej Pietrasiewicz #define FUSB300_SOF_MASK_TIMER_FS	0x2710
246*90fccb52SAndrzej Pietrasiewicz 
247*90fccb52SAndrzej Pietrasiewicz /*
248*90fccb52SAndrzej Pietrasiewicz  * *Error Flag and Control Status (offset = 328H)
249*90fccb52SAndrzej Pietrasiewicz  * */
250*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EFCS_PM_STATE_U3	3
251*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EFCS_PM_STATE_U2	2
252*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EFCS_PM_STATE_U1	1
253*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EFCS_PM_STATE_U0	0
254*90fccb52SAndrzej Pietrasiewicz 
255*90fccb52SAndrzej Pietrasiewicz /*
256*90fccb52SAndrzej Pietrasiewicz  * *Interrupt Group 0 Register (offset = 400H)
257*90fccb52SAndrzej Pietrasiewicz  * */
258*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP15_PRD_INT	(1 << 31)
259*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP14_PRD_INT	(1 << 30)
260*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP13_PRD_INT	(1 << 29)
261*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP12_PRD_INT	(1 << 28)
262*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP11_PRD_INT	(1 << 27)
263*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP10_PRD_INT	(1 << 26)
264*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP9_PRD_INT	(1 << 25)
265*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP8_PRD_INT	(1 << 24)
266*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP7_PRD_INT	(1 << 23)
267*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP6_PRD_INT	(1 << 22)
268*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP5_PRD_INT	(1 << 21)
269*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP4_PRD_INT	(1 << 20)
270*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP3_PRD_INT	(1 << 19)
271*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP2_PRD_INT	(1 << 18)
272*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP1_PRD_INT	(1 << 17)
273*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EPn_PRD_INT(n)	(1 << (n + 16))
274*90fccb52SAndrzej Pietrasiewicz 
275*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP15_FIFO_INT	(1 << 15)
276*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP14_FIFO_INT	(1 << 14)
277*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP13_FIFO_INT	(1 << 13)
278*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP12_FIFO_INT	(1 << 12)
279*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP11_FIFO_INT	(1 << 11)
280*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP10_FIFO_INT	(1 << 10)
281*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP9_FIFO_INT	(1 << 9)
282*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP8_FIFO_INT	(1 << 8)
283*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP7_FIFO_INT	(1 << 7)
284*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP6_FIFO_INT	(1 << 6)
285*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP5_FIFO_INT	(1 << 5)
286*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP4_FIFO_INT	(1 << 4)
287*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP3_FIFO_INT	(1 << 3)
288*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP2_FIFO_INT	(1 << 2)
289*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EP1_FIFO_INT	(1 << 1)
290*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR0_EPn_FIFO_INT(n)	(1 << n)
291*90fccb52SAndrzej Pietrasiewicz 
292*90fccb52SAndrzej Pietrasiewicz /*
293*90fccb52SAndrzej Pietrasiewicz  * *Interrupt Group 1 Register (offset = 404H)
294*90fccb52SAndrzej Pietrasiewicz  * */
295*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_INTGRP5		(1 << 31)
296*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_VBUS_CHG_INT	(1 << 30)
297*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_SYNF1_EMPTY_INT	(1 << 29)
298*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_SYNF0_EMPTY_INT	(1 << 28)
299*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_U3_EXIT_FAIL_INT	(1 << 27)
300*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_U2_EXIT_FAIL_INT	(1 << 26)
301*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_U1_EXIT_FAIL_INT	(1 << 25)
302*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_U2_ENTRY_FAIL_INT	(1 << 24)
303*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_U1_ENTRY_FAIL_INT	(1 << 23)
304*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_U3_EXIT_INT	(1 << 22)
305*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_U2_EXIT_INT	(1 << 21)
306*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_U1_EXIT_INT	(1 << 20)
307*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_U3_ENTRY_INT	(1 << 19)
308*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_U2_ENTRY_INT	(1 << 18)
309*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_U1_ENTRY_INT	(1 << 17)
310*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_HOT_RST_INT	(1 << 16)
311*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_WARM_RST_INT	(1 << 15)
312*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_RESM_INT		(1 << 14)
313*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_SUSP_INT		(1 << 13)
314*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_HS_LPM_INT		(1 << 12)
315*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_USBRST_INT		(1 << 11)
316*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_DEV_MODE_CHG_INT	(1 << 9)
317*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_CX_COMABT_INT	(1 << 8)
318*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_CX_COMFAIL_INT	(1 << 7)
319*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_CX_CMDEND_INT	(1 << 6)
320*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_CX_OUT_INT		(1 << 5)
321*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_CX_IN_INT		(1 << 4)
322*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_CX_SETUP_INT	(1 << 3)
323*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_INTGRP4		(1 << 2)
324*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_INTGRP3		(1 << 1)
325*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR1_INTGRP2		(1 << 0)
326*90fccb52SAndrzej Pietrasiewicz 
327*90fccb52SAndrzej Pietrasiewicz /*
328*90fccb52SAndrzej Pietrasiewicz  * *Interrupt Group 2 Register (offset = 408H)
329*90fccb52SAndrzej Pietrasiewicz  * */
330*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP6_STR_ACCEPT_INT		(1 << 29)
331*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP6_STR_RESUME_INT		(1 << 28)
332*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP6_STR_REQ_INT		(1 << 27)
333*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP6_STR_NOTRDY_INT		(1 << 26)
334*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP6_STR_PRIME_INT		(1 << 25)
335*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP5_STR_ACCEPT_INT		(1 << 24)
336*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP5_STR_RESUME_INT		(1 << 23)
337*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP5_STR_REQ_INT		(1 << 22)
338*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP5_STR_NOTRDY_INT		(1 << 21)
339*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP5_STR_PRIME_INT		(1 << 20)
340*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP4_STR_ACCEPT_INT		(1 << 19)
341*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP4_STR_RESUME_INT		(1 << 18)
342*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP4_STR_REQ_INT		(1 << 17)
343*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP4_STR_NOTRDY_INT		(1 << 16)
344*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP4_STR_PRIME_INT		(1 << 15)
345*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP3_STR_ACCEPT_INT		(1 << 14)
346*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP3_STR_RESUME_INT		(1 << 13)
347*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP3_STR_REQ_INT		(1 << 12)
348*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP3_STR_NOTRDY_INT		(1 << 11)
349*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP3_STR_PRIME_INT		(1 << 10)
350*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP2_STR_ACCEPT_INT		(1 << 9)
351*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP2_STR_RESUME_INT		(1 << 8)
352*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP2_STR_REQ_INT		(1 << 7)
353*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP2_STR_NOTRDY_INT		(1 << 6)
354*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP2_STR_PRIME_INT		(1 << 5)
355*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP1_STR_ACCEPT_INT		(1 << 4)
356*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP1_STR_RESUME_INT		(1 << 3)
357*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP1_STR_REQ_INT		(1 << 2)
358*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP1_STR_NOTRDY_INT		(1 << 1)
359*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP1_STR_PRIME_INT		(1 << 0)
360*90fccb52SAndrzej Pietrasiewicz 
361*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP_STR_ACCEPT_INT(n)	(1 << (5 * n - 1))
362*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP_STR_RESUME_INT(n)	(1 << (5 * n - 2))
363*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP_STR_REQ_INT(n)		(1 << (5 * n - 3))
364*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP_STR_NOTRDY_INT(n)	(1 << (5 * n - 4))
365*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR2_EP_STR_PRIME_INT(n)	(1 << (5 * n - 5))
366*90fccb52SAndrzej Pietrasiewicz 
367*90fccb52SAndrzej Pietrasiewicz /*
368*90fccb52SAndrzej Pietrasiewicz  * *Interrupt Group 3 Register (offset = 40CH)
369*90fccb52SAndrzej Pietrasiewicz  * */
370*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP12_STR_ACCEPT_INT	(1 << 29)
371*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP12_STR_RESUME_INT	(1 << 28)
372*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP12_STR_REQ_INT		(1 << 27)
373*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP12_STR_NOTRDY_INT	(1 << 26)
374*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP12_STR_PRIME_INT		(1 << 25)
375*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP11_STR_ACCEPT_INT	(1 << 24)
376*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP11_STR_RESUME_INT	(1 << 23)
377*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP11_STR_REQ_INT		(1 << 22)
378*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP11_STR_NOTRDY_INT	(1 << 21)
379*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP11_STR_PRIME_INT		(1 << 20)
380*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP10_STR_ACCEPT_INT	(1 << 19)
381*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP10_STR_RESUME_INT	(1 << 18)
382*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP10_STR_REQ_INT		(1 << 17)
383*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP10_STR_NOTRDY_INT	(1 << 16)
384*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP10_STR_PRIME_INT		(1 << 15)
385*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP9_STR_ACCEPT_INT		(1 << 14)
386*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP9_STR_RESUME_INT		(1 << 13)
387*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP9_STR_REQ_INT		(1 << 12)
388*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP9_STR_NOTRDY_INT		(1 << 11)
389*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP9_STR_PRIME_INT		(1 << 10)
390*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP8_STR_ACCEPT_INT		(1 << 9)
391*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP8_STR_RESUME_INT		(1 << 8)
392*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP8_STR_REQ_INT		(1 << 7)
393*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP8_STR_NOTRDY_INT		(1 << 6)
394*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP8_STR_PRIME_INT		(1 << 5)
395*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP7_STR_ACCEPT_INT		(1 << 4)
396*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP7_STR_RESUME_INT		(1 << 3)
397*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP7_STR_REQ_INT		(1 << 2)
398*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP7_STR_NOTRDY_INT		(1 << 1)
399*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP7_STR_PRIME_INT		(1 << 0)
400*90fccb52SAndrzej Pietrasiewicz 
401*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP_STR_ACCEPT_INT(n)	(1 << (5 * (n - 6) - 1))
402*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP_STR_RESUME_INT(n)	(1 << (5 * (n - 6) - 2))
403*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP_STR_REQ_INT(n)		(1 << (5 * (n - 6) - 3))
404*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP_STR_NOTRDY_INT(n)	(1 << (5 * (n - 6) - 4))
405*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR3_EP_STR_PRIME_INT(n)	(1 << (5 * (n - 6) - 5))
406*90fccb52SAndrzej Pietrasiewicz 
407*90fccb52SAndrzej Pietrasiewicz /*
408*90fccb52SAndrzej Pietrasiewicz  * *Interrupt Group 4 Register (offset = 410H)
409*90fccb52SAndrzej Pietrasiewicz  * */
410*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP15_RX0_INT		(1 << 31)
411*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP14_RX0_INT		(1 << 30)
412*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP13_RX0_INT		(1 << 29)
413*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP12_RX0_INT		(1 << 28)
414*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP11_RX0_INT		(1 << 27)
415*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP10_RX0_INT		(1 << 26)
416*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP9_RX0_INT		(1 << 25)
417*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP8_RX0_INT		(1 << 24)
418*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP7_RX0_INT		(1 << 23)
419*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP6_RX0_INT		(1 << 22)
420*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP5_RX0_INT		(1 << 21)
421*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP4_RX0_INT		(1 << 20)
422*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP3_RX0_INT		(1 << 19)
423*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP2_RX0_INT		(1 << 18)
424*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP1_RX0_INT		(1 << 17)
425*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP_RX0_INT(x)		(1 << (x + 16))
426*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP15_STR_ACCEPT_INT	(1 << 14)
427*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP15_STR_RESUME_INT	(1 << 13)
428*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP15_STR_REQ_INT		(1 << 12)
429*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP15_STR_NOTRDY_INT	(1 << 11)
430*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP15_STR_PRIME_INT		(1 << 10)
431*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP14_STR_ACCEPT_INT	(1 << 9)
432*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP14_STR_RESUME_INT	(1 << 8)
433*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP14_STR_REQ_INT		(1 << 7)
434*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP14_STR_NOTRDY_INT	(1 << 6)
435*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP14_STR_PRIME_INT		(1 << 5)
436*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP13_STR_ACCEPT_INT	(1 << 4)
437*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP13_STR_RESUME_INT	(1 << 3)
438*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP13_STR_REQ_INT		(1 << 2)
439*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP13_STR_NOTRDY_INT	(1 << 1)
440*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP13_STR_PRIME_INT		(1 << 0)
441*90fccb52SAndrzej Pietrasiewicz 
442*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP_STR_ACCEPT_INT(n)	(1 << (5 * (n - 12) - 1))
443*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP_STR_RESUME_INT(n)	(1 << (5 * (n - 12) - 2))
444*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP_STR_REQ_INT(n)		(1 << (5 * (n - 12) - 3))
445*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP_STR_NOTRDY_INT(n)	(1 << (5 * (n - 12) - 4))
446*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR4_EP_STR_PRIME_INT(n)	(1 << (5 * (n - 12) - 5))
447*90fccb52SAndrzej Pietrasiewicz 
448*90fccb52SAndrzej Pietrasiewicz /*
449*90fccb52SAndrzej Pietrasiewicz  * *Interrupt Group 5 Register (offset = 414H)
450*90fccb52SAndrzej Pietrasiewicz  * */
451*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGR5_EP_STL_INT(n)	(1 << n)
452*90fccb52SAndrzej Pietrasiewicz 
453*90fccb52SAndrzej Pietrasiewicz /*
454*90fccb52SAndrzej Pietrasiewicz  * *Interrupt Enable Group 0 Register (offset = 420H)
455*90fccb52SAndrzej Pietrasiewicz  * */
456*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP15_PRD_INT	(1 << 31)
457*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP14_PRD_INT	(1 << 30)
458*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP13_PRD_INT	(1 << 29)
459*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP12_PRD_INT	(1 << 28)
460*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP11_PRD_INT	(1 << 27)
461*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP10_PRD_INT	(1 << 26)
462*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP9_PRD_INT	(1 << 25)
463*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EP8_PRD_INT	(1 << 24)
464*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP7_PRD_INT	(1 << 23)
465*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP6_PRD_INT	(1 << 22)
466*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP5_PRD_INT	(1 << 21)
467*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP4_PRD_INT	(1 << 20)
468*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP3_PRD_INT	(1 << 19)
469*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP2_PRD_INT	(1 << 18)
470*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP1_PRD_INT	(1 << 17)
471*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEPn_PRD_INT(n)	(1 << (n + 16))
472*90fccb52SAndrzej Pietrasiewicz 
473*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP15_FIFO_INT	(1 << 15)
474*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP14_FIFO_INT	(1 << 14)
475*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP13_FIFO_INT	(1 << 13)
476*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP12_FIFO_INT	(1 << 12)
477*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP11_FIFO_INT	(1 << 11)
478*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP10_FIFO_INT	(1 << 10)
479*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP9_FIFO_INT	(1 << 9)
480*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP8_FIFO_INT	(1 << 8)
481*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP7_FIFO_INT	(1 << 7)
482*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP6_FIFO_INT	(1 << 6)
483*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP5_FIFO_INT	(1 << 5)
484*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP4_FIFO_INT	(1 << 4)
485*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP3_FIFO_INT	(1 << 3)
486*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP2_FIFO_INT	(1 << 2)
487*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEP1_FIFO_INT	(1 << 1)
488*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER0_EEPn_FIFO_INT(n)	(1 << n)
489*90fccb52SAndrzej Pietrasiewicz 
490*90fccb52SAndrzej Pietrasiewicz /*
491*90fccb52SAndrzej Pietrasiewicz  * *Interrupt Enable Group 1 Register (offset = 424H)
492*90fccb52SAndrzej Pietrasiewicz  * */
493*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_EINT_GRP5		(1 << 31)
494*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_VBUS_CHG_INT	(1 << 30)
495*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_SYNF1_EMPTY_INT	(1 << 29)
496*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_SYNF0_EMPTY_INT	(1 << 28)
497*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_U3_EXIT_FAIL_INT	(1 << 27)
498*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_U2_EXIT_FAIL_INT	(1 << 26)
499*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_U1_EXIT_FAIL_INT	(1 << 25)
500*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_U2_ENTRY_FAIL_INT	(1 << 24)
501*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_U1_ENTRY_FAIL_INT	(1 << 23)
502*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_U3_EXIT_INT	(1 << 22)
503*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_U2_EXIT_INT	(1 << 21)
504*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_U1_EXIT_INT	(1 << 20)
505*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_U3_ENTRY_INT	(1 << 19)
506*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_U2_ENTRY_INT	(1 << 18)
507*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_U1_ENTRY_INT	(1 << 17)
508*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_HOT_RST_INT	(1 << 16)
509*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_WARM_RST_INT	(1 << 15)
510*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_RESM_INT		(1 << 14)
511*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_SUSP_INT		(1 << 13)
512*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_LPM_INT		(1 << 12)
513*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_HS_RST_INT	(1 << 11)
514*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_EDEV_MODE_CHG_INT	(1 << 9)
515*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_CX_COMABT_INT	(1 << 8)
516*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_CX_COMFAIL_INT	(1 << 7)
517*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_CX_CMDEND_INT	(1 << 6)
518*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_CX_OUT_INT	(1 << 5)
519*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_CX_IN_INT		(1 << 4)
520*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_CX_SETUP_INT	(1 << 3)
521*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_INTGRP4		(1 << 2)
522*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_INTGRP3		(1 << 1)
523*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER1_INTGRP2		(1 << 0)
524*90fccb52SAndrzej Pietrasiewicz 
525*90fccb52SAndrzej Pietrasiewicz /*
526*90fccb52SAndrzej Pietrasiewicz  * *Interrupt Enable Group 2 Register (offset = 428H)
527*90fccb52SAndrzej Pietrasiewicz  * */
528*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER2_EEP_STR_ACCEPT_INT(n)	(1 << (5 * n - 1))
529*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER2_EEP_STR_RESUME_INT(n)	(1 << (5 * n - 2))
530*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER2_EEP_STR_REQ_INT(n)	(1 << (5 * n - 3))
531*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER2_EEP_STR_NOTRDY_INT(n)	(1 << (5 * n - 4))
532*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER2_EEP_STR_PRIME_INT(n)	(1 << (5 * n - 5))
533*90fccb52SAndrzej Pietrasiewicz 
534*90fccb52SAndrzej Pietrasiewicz /*
535*90fccb52SAndrzej Pietrasiewicz  * *Interrupt Enable Group 3 Register (offset = 42CH)
536*90fccb52SAndrzej Pietrasiewicz  * */
537*90fccb52SAndrzej Pietrasiewicz 
538*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER3_EEP_STR_ACCEPT_INT(n)	(1 << (5 * (n - 6) - 1))
539*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER3_EEP_STR_RESUME_INT(n)	(1 << (5 * (n - 6) - 2))
540*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER3_EEP_STR_REQ_INT(n)	(1 << (5 * (n - 6) - 3))
541*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER3_EEP_STR_NOTRDY_INT(n)	(1 << (5 * (n - 6) - 4))
542*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER3_EEP_STR_PRIME_INT(n)	(1 << (5 * (n - 6) - 5))
543*90fccb52SAndrzej Pietrasiewicz 
544*90fccb52SAndrzej Pietrasiewicz /*
545*90fccb52SAndrzej Pietrasiewicz  * *Interrupt Enable Group 4 Register (offset = 430H)
546*90fccb52SAndrzej Pietrasiewicz  * */
547*90fccb52SAndrzej Pietrasiewicz 
548*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER4_EEP_RX0_INT(n)		(1 << (n + 16))
549*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER4_EEP_STR_ACCEPT_INT(n)	(1 << (5 * (n - 6) - 1))
550*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER4_EEP_STR_RESUME_INT(n)	(1 << (5 * (n - 6) - 2))
551*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER4_EEP_STR_REQ_INT(n)	(1 << (5 * (n - 6) - 3))
552*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER4_EEP_STR_NOTRDY_INT(n)	(1 << (5 * (n - 6) - 4))
553*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER4_EEP_STR_PRIME_INT(n)	(1 << (5 * (n - 6) - 5))
554*90fccb52SAndrzej Pietrasiewicz 
555*90fccb52SAndrzej Pietrasiewicz /* EP PRD Ready (EP_PRD_RDY, offset = 504H) */
556*90fccb52SAndrzej Pietrasiewicz 
557*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRDR_EP15_PRD_RDY		(1 << 15)
558*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRDR_EP14_PRD_RDY		(1 << 14)
559*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRDR_EP13_PRD_RDY		(1 << 13)
560*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRDR_EP12_PRD_RDY		(1 << 12)
561*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRDR_EP11_PRD_RDY		(1 << 11)
562*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRDR_EP10_PRD_RDY		(1 << 10)
563*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRDR_EP9_PRD_RDY		(1 << 9)
564*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRDR_EP8_PRD_RDY		(1 << 8)
565*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRDR_EP7_PRD_RDY		(1 << 7)
566*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRDR_EP6_PRD_RDY		(1 << 6)
567*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRDR_EP5_PRD_RDY		(1 << 5)
568*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRDR_EP4_PRD_RDY		(1 << 4)
569*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRDR_EP3_PRD_RDY		(1 << 3)
570*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRDR_EP2_PRD_RDY		(1 << 2)
571*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRDR_EP1_PRD_RDY		(1 << 1)
572*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRDR_EP_PRD_RDY(n)		(1 << n)
573*90fccb52SAndrzej Pietrasiewicz 
574*90fccb52SAndrzej Pietrasiewicz /* AHB Bus Control Register (offset = 514H) */
575*90fccb52SAndrzej Pietrasiewicz #define FUSB300_AHBBCR_S1_SPLIT_ON		(1 << 17)
576*90fccb52SAndrzej Pietrasiewicz #define FUSB300_AHBBCR_S0_SPLIT_ON		(1 << 16)
577*90fccb52SAndrzej Pietrasiewicz #define FUSB300_AHBBCR_S1_1entry		(0 << 12)
578*90fccb52SAndrzej Pietrasiewicz #define FUSB300_AHBBCR_S1_4entry		(3 << 12)
579*90fccb52SAndrzej Pietrasiewicz #define FUSB300_AHBBCR_S1_8entry		(5 << 12)
580*90fccb52SAndrzej Pietrasiewicz #define FUSB300_AHBBCR_S1_16entry		(7 << 12)
581*90fccb52SAndrzej Pietrasiewicz #define FUSB300_AHBBCR_S0_1entry		(0 << 8)
582*90fccb52SAndrzej Pietrasiewicz #define FUSB300_AHBBCR_S0_4entry		(3 << 8)
583*90fccb52SAndrzej Pietrasiewicz #define FUSB300_AHBBCR_S0_8entry		(5 << 8)
584*90fccb52SAndrzej Pietrasiewicz #define FUSB300_AHBBCR_S0_16entry		(7 << 8)
585*90fccb52SAndrzej Pietrasiewicz #define FUSB300_AHBBCR_M1_BURST_SINGLE		(0 << 4)
586*90fccb52SAndrzej Pietrasiewicz #define FUSB300_AHBBCR_M1_BURST_INCR		(1 << 4)
587*90fccb52SAndrzej Pietrasiewicz #define FUSB300_AHBBCR_M1_BURST_INCR4		(3 << 4)
588*90fccb52SAndrzej Pietrasiewicz #define FUSB300_AHBBCR_M1_BURST_INCR8		(5 << 4)
589*90fccb52SAndrzej Pietrasiewicz #define FUSB300_AHBBCR_M1_BURST_INCR16		(7 << 4)
590*90fccb52SAndrzej Pietrasiewicz #define FUSB300_AHBBCR_M0_BURST_SINGLE		0
591*90fccb52SAndrzej Pietrasiewicz #define FUSB300_AHBBCR_M0_BURST_INCR		1
592*90fccb52SAndrzej Pietrasiewicz #define FUSB300_AHBBCR_M0_BURST_INCR4		3
593*90fccb52SAndrzej Pietrasiewicz #define FUSB300_AHBBCR_M0_BURST_INCR8		5
594*90fccb52SAndrzej Pietrasiewicz #define FUSB300_AHBBCR_M0_BURST_INCR16		7
595*90fccb52SAndrzej Pietrasiewicz #define FUSB300_IGER5_EEP_STL_INT(n)		(1 << n)
596*90fccb52SAndrzej Pietrasiewicz 
597*90fccb52SAndrzej Pietrasiewicz /* WORD 0 Data Structure of PRD Table */
598*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRD0_M			(1 << 30)
599*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRD0_O			(1 << 29)
600*90fccb52SAndrzej Pietrasiewicz /* The finished prd */
601*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRD0_F			(1 << 28)
602*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRD0_I			(1 << 27)
603*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRD0_A			(1 << 26)
604*90fccb52SAndrzej Pietrasiewicz /* To decide HW point to first prd at next time */
605*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRD0_L			(1 << 25)
606*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRD0_H			(1 << 24)
607*90fccb52SAndrzej Pietrasiewicz #define FUSB300_EPPRD0_BTC(n)			(n & 0xFFFFFF)
608*90fccb52SAndrzej Pietrasiewicz 
609*90fccb52SAndrzej Pietrasiewicz /*----------------------------------------------------------------------*/
610*90fccb52SAndrzej Pietrasiewicz #define FUSB300_MAX_NUM_EP		16
611*90fccb52SAndrzej Pietrasiewicz 
612*90fccb52SAndrzej Pietrasiewicz #define FUSB300_FIFO_ENTRY_NUM		8
613*90fccb52SAndrzej Pietrasiewicz #define FUSB300_MAX_FIFO_ENTRY		8
614*90fccb52SAndrzej Pietrasiewicz 
615*90fccb52SAndrzej Pietrasiewicz #define SS_CTL_MAX_PACKET_SIZE		0x200
616*90fccb52SAndrzej Pietrasiewicz #define SS_BULK_MAX_PACKET_SIZE		0x400
617*90fccb52SAndrzej Pietrasiewicz #define SS_INT_MAX_PACKET_SIZE		0x400
618*90fccb52SAndrzej Pietrasiewicz #define SS_ISO_MAX_PACKET_SIZE		0x400
619*90fccb52SAndrzej Pietrasiewicz 
620*90fccb52SAndrzej Pietrasiewicz #define HS_BULK_MAX_PACKET_SIZE		0x200
621*90fccb52SAndrzej Pietrasiewicz #define HS_CTL_MAX_PACKET_SIZE		0x40
622*90fccb52SAndrzej Pietrasiewicz #define HS_INT_MAX_PACKET_SIZE		0x400
623*90fccb52SAndrzej Pietrasiewicz #define HS_ISO_MAX_PACKET_SIZE		0x400
624*90fccb52SAndrzej Pietrasiewicz 
625*90fccb52SAndrzej Pietrasiewicz struct fusb300_ep_info {
626*90fccb52SAndrzej Pietrasiewicz 	u8	epnum;
627*90fccb52SAndrzej Pietrasiewicz 	u8	type;
628*90fccb52SAndrzej Pietrasiewicz 	u8	interval;
629*90fccb52SAndrzej Pietrasiewicz 	u8	dir_in;
630*90fccb52SAndrzej Pietrasiewicz 	u16	maxpacket;
631*90fccb52SAndrzej Pietrasiewicz 	u16	addrofs;
632*90fccb52SAndrzej Pietrasiewicz 	u16	bw_num;
633*90fccb52SAndrzej Pietrasiewicz };
634*90fccb52SAndrzej Pietrasiewicz 
635*90fccb52SAndrzej Pietrasiewicz struct fusb300_request {
636*90fccb52SAndrzej Pietrasiewicz 
637*90fccb52SAndrzej Pietrasiewicz 	struct usb_request	req;
638*90fccb52SAndrzej Pietrasiewicz 	struct list_head	queue;
639*90fccb52SAndrzej Pietrasiewicz };
640*90fccb52SAndrzej Pietrasiewicz 
641*90fccb52SAndrzej Pietrasiewicz 
642*90fccb52SAndrzej Pietrasiewicz struct fusb300_ep {
643*90fccb52SAndrzej Pietrasiewicz 	struct usb_ep		ep;
644*90fccb52SAndrzej Pietrasiewicz 	struct fusb300		*fusb300;
645*90fccb52SAndrzej Pietrasiewicz 
646*90fccb52SAndrzej Pietrasiewicz 	struct list_head	queue;
647*90fccb52SAndrzej Pietrasiewicz 	unsigned		stall:1;
648*90fccb52SAndrzej Pietrasiewicz 	unsigned		wedged:1;
649*90fccb52SAndrzej Pietrasiewicz 	unsigned		use_dma:1;
650*90fccb52SAndrzej Pietrasiewicz 
651*90fccb52SAndrzej Pietrasiewicz 	unsigned char		epnum;
652*90fccb52SAndrzej Pietrasiewicz 	unsigned char		type;
653*90fccb52SAndrzej Pietrasiewicz };
654*90fccb52SAndrzej Pietrasiewicz 
655*90fccb52SAndrzej Pietrasiewicz struct fusb300 {
656*90fccb52SAndrzej Pietrasiewicz 	spinlock_t		lock;
657*90fccb52SAndrzej Pietrasiewicz 	void __iomem		*reg;
658*90fccb52SAndrzej Pietrasiewicz 
659*90fccb52SAndrzej Pietrasiewicz 	unsigned long		irq_trigger;
660*90fccb52SAndrzej Pietrasiewicz 
661*90fccb52SAndrzej Pietrasiewicz 	struct usb_gadget		gadget;
662*90fccb52SAndrzej Pietrasiewicz 	struct usb_gadget_driver	*driver;
663*90fccb52SAndrzej Pietrasiewicz 
664*90fccb52SAndrzej Pietrasiewicz 	struct fusb300_ep	*ep[FUSB300_MAX_NUM_EP];
665*90fccb52SAndrzej Pietrasiewicz 
666*90fccb52SAndrzej Pietrasiewicz 	struct usb_request	*ep0_req;	/* for internal request */
667*90fccb52SAndrzej Pietrasiewicz 	__le16			ep0_data;
668*90fccb52SAndrzej Pietrasiewicz 	u32			ep0_length;	/* for internal request */
669*90fccb52SAndrzej Pietrasiewicz 	u8			ep0_dir;	/* 0/0x80  out/in */
670*90fccb52SAndrzej Pietrasiewicz 
671*90fccb52SAndrzej Pietrasiewicz 	u8			fifo_entry_num;	/* next start fifo entry */
672*90fccb52SAndrzej Pietrasiewicz 	u32			addrofs;	/* next fifo address offset */
673*90fccb52SAndrzej Pietrasiewicz 	u8			reenum;		/* if re-enumeration */
674*90fccb52SAndrzej Pietrasiewicz };
675*90fccb52SAndrzej Pietrasiewicz 
676*90fccb52SAndrzej Pietrasiewicz #define to_fusb300(g)		(container_of((g), struct fusb300, gadget))
677*90fccb52SAndrzej Pietrasiewicz 
678*90fccb52SAndrzej Pietrasiewicz #endif
679