xref: /openbmc/linux/drivers/usb/dwc3/gadget.c (revision 0d346d2a6f54f06f36b224fd27cd6eafe8c83be9)
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
4  *
5  * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
6  *
7  * Authors: Felipe Balbi <balbi@ti.com>,
8  *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9  */
10 
11 #include <linux/kernel.h>
12 #include <linux/delay.h>
13 #include <linux/slab.h>
14 #include <linux/spinlock.h>
15 #include <linux/platform_device.h>
16 #include <linux/pm_runtime.h>
17 #include <linux/interrupt.h>
18 #include <linux/io.h>
19 #include <linux/list.h>
20 #include <linux/dma-mapping.h>
21 
22 #include <linux/usb/ch9.h>
23 #include <linux/usb/gadget.h>
24 
25 #include "debug.h"
26 #include "core.h"
27 #include "gadget.h"
28 #include "io.h"
29 
30 #define DWC3_ALIGN_FRAME(d, n)	(((d)->frame_number + ((d)->interval * (n))) \
31 					& ~((d)->interval - 1))
32 
33 /**
34  * dwc3_gadget_set_test_mode - enables usb2 test modes
35  * @dwc: pointer to our context structure
36  * @mode: the mode to set (J, K SE0 NAK, Force Enable)
37  *
38  * Caller should take care of locking. This function will return 0 on
39  * success or -EINVAL if wrong Test Selector is passed.
40  */
41 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
42 {
43 	u32		reg;
44 
45 	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
46 	reg &= ~DWC3_DCTL_TSTCTRL_MASK;
47 
48 	switch (mode) {
49 	case USB_TEST_J:
50 	case USB_TEST_K:
51 	case USB_TEST_SE0_NAK:
52 	case USB_TEST_PACKET:
53 	case USB_TEST_FORCE_ENABLE:
54 		reg |= mode << 1;
55 		break;
56 	default:
57 		return -EINVAL;
58 	}
59 
60 	dwc3_gadget_dctl_write_safe(dwc, reg);
61 
62 	return 0;
63 }
64 
65 /**
66  * dwc3_gadget_get_link_state - gets current state of usb link
67  * @dwc: pointer to our context structure
68  *
69  * Caller should take care of locking. This function will
70  * return the link state on success (>= 0) or -ETIMEDOUT.
71  */
72 int dwc3_gadget_get_link_state(struct dwc3 *dwc)
73 {
74 	u32		reg;
75 
76 	reg = dwc3_readl(dwc->regs, DWC3_DSTS);
77 
78 	return DWC3_DSTS_USBLNKST(reg);
79 }
80 
81 /**
82  * dwc3_gadget_set_link_state - sets usb link to a particular state
83  * @dwc: pointer to our context structure
84  * @state: the state to put link into
85  *
86  * Caller should take care of locking. This function will
87  * return 0 on success or -ETIMEDOUT.
88  */
89 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
90 {
91 	int		retries = 10000;
92 	u32		reg;
93 
94 	/*
95 	 * Wait until device controller is ready. Only applies to 1.94a and
96 	 * later RTL.
97 	 */
98 	if (!DWC3_VER_IS_PRIOR(DWC3, 194A)) {
99 		while (--retries) {
100 			reg = dwc3_readl(dwc->regs, DWC3_DSTS);
101 			if (reg & DWC3_DSTS_DCNRD)
102 				udelay(5);
103 			else
104 				break;
105 		}
106 
107 		if (retries <= 0)
108 			return -ETIMEDOUT;
109 	}
110 
111 	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
112 	reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
113 
114 	/* set no action before sending new link state change */
115 	dwc3_writel(dwc->regs, DWC3_DCTL, reg);
116 
117 	/* set requested state */
118 	reg |= DWC3_DCTL_ULSTCHNGREQ(state);
119 	dwc3_writel(dwc->regs, DWC3_DCTL, reg);
120 
121 	/*
122 	 * The following code is racy when called from dwc3_gadget_wakeup,
123 	 * and is not needed, at least on newer versions
124 	 */
125 	if (!DWC3_VER_IS_PRIOR(DWC3, 194A))
126 		return 0;
127 
128 	/* wait for a change in DSTS */
129 	retries = 10000;
130 	while (--retries) {
131 		reg = dwc3_readl(dwc->regs, DWC3_DSTS);
132 
133 		if (DWC3_DSTS_USBLNKST(reg) == state)
134 			return 0;
135 
136 		udelay(5);
137 	}
138 
139 	return -ETIMEDOUT;
140 }
141 
142 /**
143  * dwc3_ep_inc_trb - increment a trb index.
144  * @index: Pointer to the TRB index to increment.
145  *
146  * The index should never point to the link TRB. After incrementing,
147  * if it is point to the link TRB, wrap around to the beginning. The
148  * link TRB is always at the last TRB entry.
149  */
150 static void dwc3_ep_inc_trb(u8 *index)
151 {
152 	(*index)++;
153 	if (*index == (DWC3_TRB_NUM - 1))
154 		*index = 0;
155 }
156 
157 /**
158  * dwc3_ep_inc_enq - increment endpoint's enqueue pointer
159  * @dep: The endpoint whose enqueue pointer we're incrementing
160  */
161 static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
162 {
163 	dwc3_ep_inc_trb(&dep->trb_enqueue);
164 }
165 
166 /**
167  * dwc3_ep_inc_deq - increment endpoint's dequeue pointer
168  * @dep: The endpoint whose enqueue pointer we're incrementing
169  */
170 static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
171 {
172 	dwc3_ep_inc_trb(&dep->trb_dequeue);
173 }
174 
175 static void dwc3_gadget_del_and_unmap_request(struct dwc3_ep *dep,
176 		struct dwc3_request *req, int status)
177 {
178 	struct dwc3			*dwc = dep->dwc;
179 
180 	list_del(&req->list);
181 	req->remaining = 0;
182 	req->needs_extra_trb = false;
183 
184 	if (req->request.status == -EINPROGRESS)
185 		req->request.status = status;
186 
187 	if (req->trb)
188 		usb_gadget_unmap_request_by_dev(dwc->sysdev,
189 				&req->request, req->direction);
190 
191 	req->trb = NULL;
192 	trace_dwc3_gadget_giveback(req);
193 
194 	if (dep->number > 1)
195 		pm_runtime_put(dwc->dev);
196 }
197 
198 /**
199  * dwc3_gadget_giveback - call struct usb_request's ->complete callback
200  * @dep: The endpoint to whom the request belongs to
201  * @req: The request we're giving back
202  * @status: completion code for the request
203  *
204  * Must be called with controller's lock held and interrupts disabled. This
205  * function will unmap @req and call its ->complete() callback to notify upper
206  * layers that it has completed.
207  */
208 void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
209 		int status)
210 {
211 	struct dwc3			*dwc = dep->dwc;
212 
213 	dwc3_gadget_del_and_unmap_request(dep, req, status);
214 	req->status = DWC3_REQUEST_STATUS_COMPLETED;
215 
216 	spin_unlock(&dwc->lock);
217 	usb_gadget_giveback_request(&dep->endpoint, &req->request);
218 	spin_lock(&dwc->lock);
219 }
220 
221 /**
222  * dwc3_send_gadget_generic_command - issue a generic command for the controller
223  * @dwc: pointer to the controller context
224  * @cmd: the command to be issued
225  * @param: command parameter
226  *
227  * Caller should take care of locking. Issue @cmd with a given @param to @dwc
228  * and wait for its completion.
229  */
230 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned int cmd,
231 		u32 param)
232 {
233 	u32		timeout = 500;
234 	int		status = 0;
235 	int		ret = 0;
236 	u32		reg;
237 
238 	dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
239 	dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
240 
241 	do {
242 		reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
243 		if (!(reg & DWC3_DGCMD_CMDACT)) {
244 			status = DWC3_DGCMD_STATUS(reg);
245 			if (status)
246 				ret = -EINVAL;
247 			break;
248 		}
249 	} while (--timeout);
250 
251 	if (!timeout) {
252 		ret = -ETIMEDOUT;
253 		status = -ETIMEDOUT;
254 	}
255 
256 	trace_dwc3_gadget_generic_cmd(cmd, param, status);
257 
258 	return ret;
259 }
260 
261 static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
262 
263 /**
264  * dwc3_send_gadget_ep_cmd - issue an endpoint command
265  * @dep: the endpoint to which the command is going to be issued
266  * @cmd: the command to be issued
267  * @params: parameters to the command
268  *
269  * Caller should handle locking. This function will issue @cmd with given
270  * @params to @dep and wait for its completion.
271  */
272 int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
273 		struct dwc3_gadget_ep_cmd_params *params)
274 {
275 	const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
276 	struct dwc3		*dwc = dep->dwc;
277 	u32			timeout = 5000;
278 	u32			saved_config = 0;
279 	u32			reg;
280 
281 	int			cmd_status = 0;
282 	int			ret = -EINVAL;
283 
284 	/*
285 	 * When operating in USB 2.0 speeds (HS/FS), if GUSB2PHYCFG.ENBLSLPM or
286 	 * GUSB2PHYCFG.SUSPHY is set, it must be cleared before issuing an
287 	 * endpoint command.
288 	 *
289 	 * Save and clear both GUSB2PHYCFG.ENBLSLPM and GUSB2PHYCFG.SUSPHY
290 	 * settings. Restore them after the command is completed.
291 	 *
292 	 * DWC_usb3 3.30a and DWC_usb31 1.90a programming guide section 3.2.2
293 	 */
294 	if (dwc->gadget->speed <= USB_SPEED_HIGH) {
295 		reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
296 		if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
297 			saved_config |= DWC3_GUSB2PHYCFG_SUSPHY;
298 			reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
299 		}
300 
301 		if (reg & DWC3_GUSB2PHYCFG_ENBLSLPM) {
302 			saved_config |= DWC3_GUSB2PHYCFG_ENBLSLPM;
303 			reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
304 		}
305 
306 		if (saved_config)
307 			dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
308 	}
309 
310 	if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
311 		int link_state;
312 
313 		link_state = dwc3_gadget_get_link_state(dwc);
314 		if (link_state == DWC3_LINK_STATE_U1 ||
315 		    link_state == DWC3_LINK_STATE_U2 ||
316 		    link_state == DWC3_LINK_STATE_U3) {
317 			ret = __dwc3_gadget_wakeup(dwc);
318 			dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
319 					ret);
320 		}
321 	}
322 
323 	dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
324 	dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
325 	dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
326 
327 	/*
328 	 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
329 	 * not relying on XferNotReady, we can make use of a special "No
330 	 * Response Update Transfer" command where we should clear both CmdAct
331 	 * and CmdIOC bits.
332 	 *
333 	 * With this, we don't need to wait for command completion and can
334 	 * straight away issue further commands to the endpoint.
335 	 *
336 	 * NOTICE: We're making an assumption that control endpoints will never
337 	 * make use of Update Transfer command. This is a safe assumption
338 	 * because we can never have more than one request at a time with
339 	 * Control Endpoints. If anybody changes that assumption, this chunk
340 	 * needs to be updated accordingly.
341 	 */
342 	if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
343 			!usb_endpoint_xfer_isoc(desc))
344 		cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
345 	else
346 		cmd |= DWC3_DEPCMD_CMDACT;
347 
348 	dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
349 	do {
350 		reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
351 		if (!(reg & DWC3_DEPCMD_CMDACT)) {
352 			cmd_status = DWC3_DEPCMD_STATUS(reg);
353 
354 			switch (cmd_status) {
355 			case 0:
356 				ret = 0;
357 				break;
358 			case DEPEVT_TRANSFER_NO_RESOURCE:
359 				dev_WARN(dwc->dev, "No resource for %s\n",
360 					 dep->name);
361 				ret = -EINVAL;
362 				break;
363 			case DEPEVT_TRANSFER_BUS_EXPIRY:
364 				/*
365 				 * SW issues START TRANSFER command to
366 				 * isochronous ep with future frame interval. If
367 				 * future interval time has already passed when
368 				 * core receives the command, it will respond
369 				 * with an error status of 'Bus Expiry'.
370 				 *
371 				 * Instead of always returning -EINVAL, let's
372 				 * give a hint to the gadget driver that this is
373 				 * the case by returning -EAGAIN.
374 				 */
375 				ret = -EAGAIN;
376 				break;
377 			default:
378 				dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
379 			}
380 
381 			break;
382 		}
383 	} while (--timeout);
384 
385 	if (timeout == 0) {
386 		ret = -ETIMEDOUT;
387 		cmd_status = -ETIMEDOUT;
388 	}
389 
390 	trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
391 
392 	if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
393 		if (ret == 0)
394 			dep->flags |= DWC3_EP_TRANSFER_STARTED;
395 
396 		if (ret != -ETIMEDOUT)
397 			dwc3_gadget_ep_get_transfer_index(dep);
398 	}
399 
400 	if (saved_config) {
401 		reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
402 		reg |= saved_config;
403 		dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
404 	}
405 
406 	return ret;
407 }
408 
409 static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
410 {
411 	struct dwc3 *dwc = dep->dwc;
412 	struct dwc3_gadget_ep_cmd_params params;
413 	u32 cmd = DWC3_DEPCMD_CLEARSTALL;
414 
415 	/*
416 	 * As of core revision 2.60a the recommended programming model
417 	 * is to set the ClearPendIN bit when issuing a Clear Stall EP
418 	 * command for IN endpoints. This is to prevent an issue where
419 	 * some (non-compliant) hosts may not send ACK TPs for pending
420 	 * IN transfers due to a mishandled error condition. Synopsys
421 	 * STAR 9000614252.
422 	 */
423 	if (dep->direction &&
424 	    !DWC3_VER_IS_PRIOR(DWC3, 260A) &&
425 	    (dwc->gadget->speed >= USB_SPEED_SUPER))
426 		cmd |= DWC3_DEPCMD_CLEARPENDIN;
427 
428 	memset(&params, 0, sizeof(params));
429 
430 	return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
431 }
432 
433 static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
434 		struct dwc3_trb *trb)
435 {
436 	u32		offset = (char *) trb - (char *) dep->trb_pool;
437 
438 	return dep->trb_pool_dma + offset;
439 }
440 
441 static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
442 {
443 	struct dwc3		*dwc = dep->dwc;
444 
445 	if (dep->trb_pool)
446 		return 0;
447 
448 	dep->trb_pool = dma_alloc_coherent(dwc->sysdev,
449 			sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
450 			&dep->trb_pool_dma, GFP_KERNEL);
451 	if (!dep->trb_pool) {
452 		dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
453 				dep->name);
454 		return -ENOMEM;
455 	}
456 
457 	return 0;
458 }
459 
460 static void dwc3_free_trb_pool(struct dwc3_ep *dep)
461 {
462 	struct dwc3		*dwc = dep->dwc;
463 
464 	dma_free_coherent(dwc->sysdev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
465 			dep->trb_pool, dep->trb_pool_dma);
466 
467 	dep->trb_pool = NULL;
468 	dep->trb_pool_dma = 0;
469 }
470 
471 static int dwc3_gadget_set_xfer_resource(struct dwc3_ep *dep)
472 {
473 	struct dwc3_gadget_ep_cmd_params params;
474 
475 	memset(&params, 0x00, sizeof(params));
476 
477 	params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
478 
479 	return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
480 			&params);
481 }
482 
483 /**
484  * dwc3_gadget_start_config - configure ep resources
485  * @dep: endpoint that is being enabled
486  *
487  * Issue a %DWC3_DEPCMD_DEPSTARTCFG command to @dep. After the command's
488  * completion, it will set Transfer Resource for all available endpoints.
489  *
490  * The assignment of transfer resources cannot perfectly follow the data book
491  * due to the fact that the controller driver does not have all knowledge of the
492  * configuration in advance. It is given this information piecemeal by the
493  * composite gadget framework after every SET_CONFIGURATION and
494  * SET_INTERFACE. Trying to follow the databook programming model in this
495  * scenario can cause errors. For two reasons:
496  *
497  * 1) The databook says to do %DWC3_DEPCMD_DEPSTARTCFG for every
498  * %USB_REQ_SET_CONFIGURATION and %USB_REQ_SET_INTERFACE (8.1.5). This is
499  * incorrect in the scenario of multiple interfaces.
500  *
501  * 2) The databook does not mention doing more %DWC3_DEPCMD_DEPXFERCFG for new
502  * endpoint on alt setting (8.1.6).
503  *
504  * The following simplified method is used instead:
505  *
506  * All hardware endpoints can be assigned a transfer resource and this setting
507  * will stay persistent until either a core reset or hibernation. So whenever we
508  * do a %DWC3_DEPCMD_DEPSTARTCFG(0) we can go ahead and do
509  * %DWC3_DEPCMD_DEPXFERCFG for every hardware endpoint as well. We are
510  * guaranteed that there are as many transfer resources as endpoints.
511  *
512  * This function is called for each endpoint when it is being enabled but is
513  * triggered only when called for EP0-out, which always happens first, and which
514  * should only happen in one of the above conditions.
515  */
516 static int dwc3_gadget_start_config(struct dwc3_ep *dep)
517 {
518 	struct dwc3_gadget_ep_cmd_params params;
519 	struct dwc3		*dwc;
520 	u32			cmd;
521 	int			i;
522 	int			ret;
523 
524 	if (dep->number)
525 		return 0;
526 
527 	memset(&params, 0x00, sizeof(params));
528 	cmd = DWC3_DEPCMD_DEPSTARTCFG;
529 	dwc = dep->dwc;
530 
531 	ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
532 	if (ret)
533 		return ret;
534 
535 	for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
536 		struct dwc3_ep *dep = dwc->eps[i];
537 
538 		if (!dep)
539 			continue;
540 
541 		ret = dwc3_gadget_set_xfer_resource(dep);
542 		if (ret)
543 			return ret;
544 	}
545 
546 	return 0;
547 }
548 
549 static int dwc3_gadget_set_ep_config(struct dwc3_ep *dep, unsigned int action)
550 {
551 	const struct usb_ss_ep_comp_descriptor *comp_desc;
552 	const struct usb_endpoint_descriptor *desc;
553 	struct dwc3_gadget_ep_cmd_params params;
554 	struct dwc3 *dwc = dep->dwc;
555 
556 	comp_desc = dep->endpoint.comp_desc;
557 	desc = dep->endpoint.desc;
558 
559 	memset(&params, 0x00, sizeof(params));
560 
561 	params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
562 		| DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
563 
564 	/* Burst size is only needed in SuperSpeed mode */
565 	if (dwc->gadget->speed >= USB_SPEED_SUPER) {
566 		u32 burst = dep->endpoint.maxburst;
567 
568 		params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
569 	}
570 
571 	params.param0 |= action;
572 	if (action == DWC3_DEPCFG_ACTION_RESTORE)
573 		params.param2 |= dep->saved_state;
574 
575 	if (usb_endpoint_xfer_control(desc))
576 		params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
577 
578 	if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
579 		params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
580 
581 	if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
582 		params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
583 			| DWC3_DEPCFG_XFER_COMPLETE_EN
584 			| DWC3_DEPCFG_STREAM_EVENT_EN;
585 		dep->stream_capable = true;
586 	}
587 
588 	if (!usb_endpoint_xfer_control(desc))
589 		params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
590 
591 	/*
592 	 * We are doing 1:1 mapping for endpoints, meaning
593 	 * Physical Endpoints 2 maps to Logical Endpoint 2 and
594 	 * so on. We consider the direction bit as part of the physical
595 	 * endpoint number. So USB endpoint 0x81 is 0x03.
596 	 */
597 	params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
598 
599 	/*
600 	 * We must use the lower 16 TX FIFOs even though
601 	 * HW might have more
602 	 */
603 	if (dep->direction)
604 		params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
605 
606 	if (desc->bInterval) {
607 		u8 bInterval_m1;
608 
609 		/*
610 		 * Valid range for DEPCFG.bInterval_m1 is from 0 to 13.
611 		 *
612 		 * NOTE: The programming guide incorrectly stated bInterval_m1
613 		 * must be set to 0 when operating in fullspeed. Internally the
614 		 * controller does not have this limitation. See DWC_usb3x
615 		 * programming guide section 3.2.2.1.
616 		 */
617 		bInterval_m1 = min_t(u8, desc->bInterval - 1, 13);
618 
619 		if (usb_endpoint_type(desc) == USB_ENDPOINT_XFER_INT &&
620 		    dwc->gadget->speed == USB_SPEED_FULL)
621 			dep->interval = desc->bInterval;
622 		else
623 			dep->interval = 1 << (desc->bInterval - 1);
624 
625 		params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(bInterval_m1);
626 	}
627 
628 	return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
629 }
630 
631 static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
632 		bool interrupt);
633 
634 /**
635  * __dwc3_gadget_ep_enable - initializes a hw endpoint
636  * @dep: endpoint to be initialized
637  * @action: one of INIT, MODIFY or RESTORE
638  *
639  * Caller should take care of locking. Execute all necessary commands to
640  * initialize a HW endpoint so it can be used by a gadget driver.
641  */
642 static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep, unsigned int action)
643 {
644 	const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
645 	struct dwc3		*dwc = dep->dwc;
646 
647 	u32			reg;
648 	int			ret;
649 
650 	if (!(dep->flags & DWC3_EP_ENABLED)) {
651 		ret = dwc3_gadget_start_config(dep);
652 		if (ret)
653 			return ret;
654 	}
655 
656 	ret = dwc3_gadget_set_ep_config(dep, action);
657 	if (ret)
658 		return ret;
659 
660 	if (!(dep->flags & DWC3_EP_ENABLED)) {
661 		struct dwc3_trb	*trb_st_hw;
662 		struct dwc3_trb	*trb_link;
663 
664 		dep->type = usb_endpoint_type(desc);
665 		dep->flags |= DWC3_EP_ENABLED;
666 
667 		reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
668 		reg |= DWC3_DALEPENA_EP(dep->number);
669 		dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
670 
671 		if (usb_endpoint_xfer_control(desc))
672 			goto out;
673 
674 		/* Initialize the TRB ring */
675 		dep->trb_dequeue = 0;
676 		dep->trb_enqueue = 0;
677 		memset(dep->trb_pool, 0,
678 		       sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
679 
680 		/* Link TRB. The HWO bit is never reset */
681 		trb_st_hw = &dep->trb_pool[0];
682 
683 		trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
684 		trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
685 		trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
686 		trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
687 		trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
688 	}
689 
690 	/*
691 	 * Issue StartTransfer here with no-op TRB so we can always rely on No
692 	 * Response Update Transfer command.
693 	 */
694 	if (usb_endpoint_xfer_bulk(desc) ||
695 			usb_endpoint_xfer_int(desc)) {
696 		struct dwc3_gadget_ep_cmd_params params;
697 		struct dwc3_trb	*trb;
698 		dma_addr_t trb_dma;
699 		u32 cmd;
700 
701 		memset(&params, 0, sizeof(params));
702 		trb = &dep->trb_pool[0];
703 		trb_dma = dwc3_trb_dma_offset(dep, trb);
704 
705 		params.param0 = upper_32_bits(trb_dma);
706 		params.param1 = lower_32_bits(trb_dma);
707 
708 		cmd = DWC3_DEPCMD_STARTTRANSFER;
709 
710 		ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
711 		if (ret < 0)
712 			return ret;
713 
714 		if (dep->stream_capable) {
715 			/*
716 			 * For streams, at start, there maybe a race where the
717 			 * host primes the endpoint before the function driver
718 			 * queues a request to initiate a stream. In that case,
719 			 * the controller will not see the prime to generate the
720 			 * ERDY and start stream. To workaround this, issue a
721 			 * no-op TRB as normal, but end it immediately. As a
722 			 * result, when the function driver queues the request,
723 			 * the next START_TRANSFER command will cause the
724 			 * controller to generate an ERDY to initiate the
725 			 * stream.
726 			 */
727 			dwc3_stop_active_transfer(dep, true, true);
728 
729 			/*
730 			 * All stream eps will reinitiate stream on NoStream
731 			 * rejection until we can determine that the host can
732 			 * prime after the first transfer.
733 			 *
734 			 * However, if the controller is capable of
735 			 * TXF_FLUSH_BYPASS, then IN direction endpoints will
736 			 * automatically restart the stream without the driver
737 			 * initiation.
738 			 */
739 			if (!dep->direction ||
740 			    !(dwc->hwparams.hwparams9 &
741 			      DWC3_GHWPARAMS9_DEV_TXF_FLUSH_BYPASS))
742 				dep->flags |= DWC3_EP_FORCE_RESTART_STREAM;
743 		}
744 	}
745 
746 out:
747 	trace_dwc3_gadget_ep_enable(dep);
748 
749 	return 0;
750 }
751 
752 static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
753 {
754 	struct dwc3_request		*req;
755 
756 	dwc3_stop_active_transfer(dep, true, false);
757 
758 	/* - giveback all requests to gadget driver */
759 	while (!list_empty(&dep->started_list)) {
760 		req = next_request(&dep->started_list);
761 
762 		dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
763 	}
764 
765 	while (!list_empty(&dep->pending_list)) {
766 		req = next_request(&dep->pending_list);
767 
768 		dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
769 	}
770 
771 	while (!list_empty(&dep->cancelled_list)) {
772 		req = next_request(&dep->cancelled_list);
773 
774 		dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
775 	}
776 }
777 
778 /**
779  * __dwc3_gadget_ep_disable - disables a hw endpoint
780  * @dep: the endpoint to disable
781  *
782  * This function undoes what __dwc3_gadget_ep_enable did and also removes
783  * requests which are currently being processed by the hardware and those which
784  * are not yet scheduled.
785  *
786  * Caller should take care of locking.
787  */
788 static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
789 {
790 	struct dwc3		*dwc = dep->dwc;
791 	u32			reg;
792 
793 	trace_dwc3_gadget_ep_disable(dep);
794 
795 	/* make sure HW endpoint isn't stalled */
796 	if (dep->flags & DWC3_EP_STALL)
797 		__dwc3_gadget_ep_set_halt(dep, 0, false);
798 
799 	reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
800 	reg &= ~DWC3_DALEPENA_EP(dep->number);
801 	dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
802 
803 	/* Clear out the ep descriptors for non-ep0 */
804 	if (dep->number > 1) {
805 		dep->endpoint.comp_desc = NULL;
806 		dep->endpoint.desc = NULL;
807 	}
808 
809 	dwc3_remove_requests(dwc, dep);
810 
811 	dep->stream_capable = false;
812 	dep->type = 0;
813 	dep->flags = 0;
814 
815 	return 0;
816 }
817 
818 /* -------------------------------------------------------------------------- */
819 
820 static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
821 		const struct usb_endpoint_descriptor *desc)
822 {
823 	return -EINVAL;
824 }
825 
826 static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
827 {
828 	return -EINVAL;
829 }
830 
831 /* -------------------------------------------------------------------------- */
832 
833 static int dwc3_gadget_ep_enable(struct usb_ep *ep,
834 		const struct usb_endpoint_descriptor *desc)
835 {
836 	struct dwc3_ep			*dep;
837 	struct dwc3			*dwc;
838 	unsigned long			flags;
839 	int				ret;
840 
841 	if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
842 		pr_debug("dwc3: invalid parameters\n");
843 		return -EINVAL;
844 	}
845 
846 	if (!desc->wMaxPacketSize) {
847 		pr_debug("dwc3: missing wMaxPacketSize\n");
848 		return -EINVAL;
849 	}
850 
851 	dep = to_dwc3_ep(ep);
852 	dwc = dep->dwc;
853 
854 	if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
855 					"%s is already enabled\n",
856 					dep->name))
857 		return 0;
858 
859 	spin_lock_irqsave(&dwc->lock, flags);
860 	ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
861 	spin_unlock_irqrestore(&dwc->lock, flags);
862 
863 	return ret;
864 }
865 
866 static int dwc3_gadget_ep_disable(struct usb_ep *ep)
867 {
868 	struct dwc3_ep			*dep;
869 	struct dwc3			*dwc;
870 	unsigned long			flags;
871 	int				ret;
872 
873 	if (!ep) {
874 		pr_debug("dwc3: invalid parameters\n");
875 		return -EINVAL;
876 	}
877 
878 	dep = to_dwc3_ep(ep);
879 	dwc = dep->dwc;
880 
881 	if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
882 					"%s is already disabled\n",
883 					dep->name))
884 		return 0;
885 
886 	spin_lock_irqsave(&dwc->lock, flags);
887 	ret = __dwc3_gadget_ep_disable(dep);
888 	spin_unlock_irqrestore(&dwc->lock, flags);
889 
890 	return ret;
891 }
892 
893 static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
894 		gfp_t gfp_flags)
895 {
896 	struct dwc3_request		*req;
897 	struct dwc3_ep			*dep = to_dwc3_ep(ep);
898 
899 	req = kzalloc(sizeof(*req), gfp_flags);
900 	if (!req)
901 		return NULL;
902 
903 	req->direction	= dep->direction;
904 	req->epnum	= dep->number;
905 	req->dep	= dep;
906 	req->status	= DWC3_REQUEST_STATUS_UNKNOWN;
907 
908 	trace_dwc3_alloc_request(req);
909 
910 	return &req->request;
911 }
912 
913 static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
914 		struct usb_request *request)
915 {
916 	struct dwc3_request		*req = to_dwc3_request(request);
917 
918 	trace_dwc3_free_request(req);
919 	kfree(req);
920 }
921 
922 /**
923  * dwc3_ep_prev_trb - returns the previous TRB in the ring
924  * @dep: The endpoint with the TRB ring
925  * @index: The index of the current TRB in the ring
926  *
927  * Returns the TRB prior to the one pointed to by the index. If the
928  * index is 0, we will wrap backwards, skip the link TRB, and return
929  * the one just before that.
930  */
931 static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
932 {
933 	u8 tmp = index;
934 
935 	if (!tmp)
936 		tmp = DWC3_TRB_NUM - 1;
937 
938 	return &dep->trb_pool[tmp - 1];
939 }
940 
941 static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
942 {
943 	struct dwc3_trb		*tmp;
944 	u8			trbs_left;
945 
946 	/*
947 	 * If enqueue & dequeue are equal than it is either full or empty.
948 	 *
949 	 * One way to know for sure is if the TRB right before us has HWO bit
950 	 * set or not. If it has, then we're definitely full and can't fit any
951 	 * more transfers in our ring.
952 	 */
953 	if (dep->trb_enqueue == dep->trb_dequeue) {
954 		tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
955 		if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
956 			return 0;
957 
958 		return DWC3_TRB_NUM - 1;
959 	}
960 
961 	trbs_left = dep->trb_dequeue - dep->trb_enqueue;
962 	trbs_left &= (DWC3_TRB_NUM - 1);
963 
964 	if (dep->trb_dequeue < dep->trb_enqueue)
965 		trbs_left--;
966 
967 	return trbs_left;
968 }
969 
970 static void __dwc3_prepare_one_trb(struct dwc3_ep *dep, struct dwc3_trb *trb,
971 		dma_addr_t dma, unsigned int length, unsigned int chain,
972 		unsigned int node, unsigned int stream_id,
973 		unsigned int short_not_ok, unsigned int no_interrupt,
974 		unsigned int is_last, bool must_interrupt)
975 {
976 	struct dwc3		*dwc = dep->dwc;
977 	struct usb_gadget	*gadget = dwc->gadget;
978 	enum usb_device_speed	speed = gadget->speed;
979 
980 	trb->size = DWC3_TRB_SIZE_LENGTH(length);
981 	trb->bpl = lower_32_bits(dma);
982 	trb->bph = upper_32_bits(dma);
983 
984 	switch (usb_endpoint_type(dep->endpoint.desc)) {
985 	case USB_ENDPOINT_XFER_CONTROL:
986 		trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
987 		break;
988 
989 	case USB_ENDPOINT_XFER_ISOC:
990 		if (!node) {
991 			trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
992 
993 			/*
994 			 * USB Specification 2.0 Section 5.9.2 states that: "If
995 			 * there is only a single transaction in the microframe,
996 			 * only a DATA0 data packet PID is used.  If there are
997 			 * two transactions per microframe, DATA1 is used for
998 			 * the first transaction data packet and DATA0 is used
999 			 * for the second transaction data packet.  If there are
1000 			 * three transactions per microframe, DATA2 is used for
1001 			 * the first transaction data packet, DATA1 is used for
1002 			 * the second, and DATA0 is used for the third."
1003 			 *
1004 			 * IOW, we should satisfy the following cases:
1005 			 *
1006 			 * 1) length <= maxpacket
1007 			 *	- DATA0
1008 			 *
1009 			 * 2) maxpacket < length <= (2 * maxpacket)
1010 			 *	- DATA1, DATA0
1011 			 *
1012 			 * 3) (2 * maxpacket) < length <= (3 * maxpacket)
1013 			 *	- DATA2, DATA1, DATA0
1014 			 */
1015 			if (speed == USB_SPEED_HIGH) {
1016 				struct usb_ep *ep = &dep->endpoint;
1017 				unsigned int mult = 2;
1018 				unsigned int maxp = usb_endpoint_maxp(ep->desc);
1019 
1020 				if (length <= (2 * maxp))
1021 					mult--;
1022 
1023 				if (length <= maxp)
1024 					mult--;
1025 
1026 				trb->size |= DWC3_TRB_SIZE_PCM1(mult);
1027 			}
1028 		} else {
1029 			trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
1030 		}
1031 
1032 		/* always enable Interrupt on Missed ISOC */
1033 		trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
1034 		break;
1035 
1036 	case USB_ENDPOINT_XFER_BULK:
1037 	case USB_ENDPOINT_XFER_INT:
1038 		trb->ctrl = DWC3_TRBCTL_NORMAL;
1039 		break;
1040 	default:
1041 		/*
1042 		 * This is only possible with faulty memory because we
1043 		 * checked it already :)
1044 		 */
1045 		dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
1046 				usb_endpoint_type(dep->endpoint.desc));
1047 	}
1048 
1049 	/*
1050 	 * Enable Continue on Short Packet
1051 	 * when endpoint is not a stream capable
1052 	 */
1053 	if (usb_endpoint_dir_out(dep->endpoint.desc)) {
1054 		if (!dep->stream_capable)
1055 			trb->ctrl |= DWC3_TRB_CTRL_CSP;
1056 
1057 		if (short_not_ok)
1058 			trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
1059 	}
1060 
1061 	if ((!no_interrupt && !chain) || must_interrupt)
1062 		trb->ctrl |= DWC3_TRB_CTRL_IOC;
1063 
1064 	if (chain)
1065 		trb->ctrl |= DWC3_TRB_CTRL_CHN;
1066 	else if (dep->stream_capable && is_last)
1067 		trb->ctrl |= DWC3_TRB_CTRL_LST;
1068 
1069 	if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
1070 		trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(stream_id);
1071 
1072 	trb->ctrl |= DWC3_TRB_CTRL_HWO;
1073 
1074 	dwc3_ep_inc_enq(dep);
1075 
1076 	trace_dwc3_prepare_trb(dep, trb);
1077 }
1078 
1079 /**
1080  * dwc3_prepare_one_trb - setup one TRB from one request
1081  * @dep: endpoint for which this request is prepared
1082  * @req: dwc3_request pointer
1083  * @trb_length: buffer size of the TRB
1084  * @chain: should this TRB be chained to the next?
1085  * @node: only for isochronous endpoints. First TRB needs different type.
1086  * @use_bounce_buffer: set to use bounce buffer
1087  * @must_interrupt: set to interrupt on TRB completion
1088  */
1089 static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
1090 		struct dwc3_request *req, unsigned int trb_length,
1091 		unsigned int chain, unsigned int node, bool use_bounce_buffer,
1092 		bool must_interrupt)
1093 {
1094 	struct dwc3_trb		*trb;
1095 	dma_addr_t		dma;
1096 	unsigned int		stream_id = req->request.stream_id;
1097 	unsigned int		short_not_ok = req->request.short_not_ok;
1098 	unsigned int		no_interrupt = req->request.no_interrupt;
1099 	unsigned int		is_last = req->request.is_last;
1100 
1101 	if (use_bounce_buffer)
1102 		dma = dep->dwc->bounce_addr;
1103 	else if (req->request.num_sgs > 0)
1104 		dma = sg_dma_address(req->start_sg);
1105 	else
1106 		dma = req->request.dma;
1107 
1108 	trb = &dep->trb_pool[dep->trb_enqueue];
1109 
1110 	if (!req->trb) {
1111 		dwc3_gadget_move_started_request(req);
1112 		req->trb = trb;
1113 		req->trb_dma = dwc3_trb_dma_offset(dep, trb);
1114 	}
1115 
1116 	req->num_trbs++;
1117 
1118 	__dwc3_prepare_one_trb(dep, trb, dma, trb_length, chain, node,
1119 			stream_id, short_not_ok, no_interrupt, is_last,
1120 			must_interrupt);
1121 }
1122 
1123 static bool dwc3_needs_extra_trb(struct dwc3_ep *dep, struct dwc3_request *req)
1124 {
1125 	unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1126 	unsigned int rem = req->request.length % maxp;
1127 
1128 	if ((req->request.length && req->request.zero && !rem &&
1129 			!usb_endpoint_xfer_isoc(dep->endpoint.desc)) ||
1130 			(!req->direction && rem))
1131 		return true;
1132 
1133 	return false;
1134 }
1135 
1136 /**
1137  * dwc3_prepare_last_sg - prepare TRBs for the last SG entry
1138  * @dep: The endpoint that the request belongs to
1139  * @req: The request to prepare
1140  * @entry_length: The last SG entry size
1141  * @node: Indicates whether this is not the first entry (for isoc only)
1142  *
1143  * Return the number of TRBs prepared.
1144  */
1145 static int dwc3_prepare_last_sg(struct dwc3_ep *dep,
1146 		struct dwc3_request *req, unsigned int entry_length,
1147 		unsigned int node)
1148 {
1149 	unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1150 	unsigned int rem = req->request.length % maxp;
1151 	unsigned int num_trbs = 1;
1152 
1153 	if (dwc3_needs_extra_trb(dep, req))
1154 		num_trbs++;
1155 
1156 	if (dwc3_calc_trbs_left(dep) < num_trbs)
1157 		return 0;
1158 
1159 	req->needs_extra_trb = num_trbs > 1;
1160 
1161 	/* Prepare a normal TRB */
1162 	if (req->direction || req->request.length)
1163 		dwc3_prepare_one_trb(dep, req, entry_length,
1164 				req->needs_extra_trb, node, false, false);
1165 
1166 	/* Prepare extra TRBs for ZLP and MPS OUT transfer alignment */
1167 	if ((!req->direction && !req->request.length) || req->needs_extra_trb)
1168 		dwc3_prepare_one_trb(dep, req,
1169 				req->direction ? 0 : maxp - rem,
1170 				false, 1, true, false);
1171 
1172 	return num_trbs;
1173 }
1174 
1175 static int dwc3_prepare_trbs_sg(struct dwc3_ep *dep,
1176 		struct dwc3_request *req)
1177 {
1178 	struct scatterlist *sg = req->start_sg;
1179 	struct scatterlist *s;
1180 	int		i;
1181 	unsigned int length = req->request.length;
1182 	unsigned int remaining = req->request.num_mapped_sgs
1183 		- req->num_queued_sgs;
1184 	unsigned int num_trbs = req->num_trbs;
1185 	bool needs_extra_trb = dwc3_needs_extra_trb(dep, req);
1186 
1187 	/*
1188 	 * If we resume preparing the request, then get the remaining length of
1189 	 * the request and resume where we left off.
1190 	 */
1191 	for_each_sg(req->request.sg, s, req->num_queued_sgs, i)
1192 		length -= sg_dma_len(s);
1193 
1194 	for_each_sg(sg, s, remaining, i) {
1195 		unsigned int num_trbs_left = dwc3_calc_trbs_left(dep);
1196 		unsigned int trb_length;
1197 		bool must_interrupt = false;
1198 		bool last_sg = false;
1199 
1200 		trb_length = min_t(unsigned int, length, sg_dma_len(s));
1201 
1202 		length -= trb_length;
1203 
1204 		/*
1205 		 * IOMMU driver is coalescing the list of sgs which shares a
1206 		 * page boundary into one and giving it to USB driver. With
1207 		 * this the number of sgs mapped is not equal to the number of
1208 		 * sgs passed. So mark the chain bit to false if it isthe last
1209 		 * mapped sg.
1210 		 */
1211 		if ((i == remaining - 1) || !length)
1212 			last_sg = true;
1213 
1214 		if (!num_trbs_left)
1215 			break;
1216 
1217 		if (last_sg) {
1218 			if (!dwc3_prepare_last_sg(dep, req, trb_length, i))
1219 				break;
1220 		} else {
1221 			/*
1222 			 * Look ahead to check if we have enough TRBs for the
1223 			 * next SG entry. If not, set interrupt on this TRB to
1224 			 * resume preparing the next SG entry when more TRBs are
1225 			 * free.
1226 			 */
1227 			if (num_trbs_left == 1 || (needs_extra_trb &&
1228 					num_trbs_left <= 2 &&
1229 					sg_dma_len(sg_next(s)) >= length))
1230 				must_interrupt = true;
1231 
1232 			dwc3_prepare_one_trb(dep, req, trb_length, 1, i, false,
1233 					must_interrupt);
1234 		}
1235 
1236 		/*
1237 		 * There can be a situation where all sgs in sglist are not
1238 		 * queued because of insufficient trb number. To handle this
1239 		 * case, update start_sg to next sg to be queued, so that
1240 		 * we have free trbs we can continue queuing from where we
1241 		 * previously stopped
1242 		 */
1243 		if (!last_sg)
1244 			req->start_sg = sg_next(s);
1245 
1246 		req->num_queued_sgs++;
1247 		req->num_pending_sgs--;
1248 
1249 		/*
1250 		 * The number of pending SG entries may not correspond to the
1251 		 * number of mapped SG entries. If all the data are queued, then
1252 		 * don't include unused SG entries.
1253 		 */
1254 		if (length == 0) {
1255 			req->num_pending_sgs = 0;
1256 			break;
1257 		}
1258 
1259 		if (must_interrupt)
1260 			break;
1261 	}
1262 
1263 	return req->num_trbs - num_trbs;
1264 }
1265 
1266 static int dwc3_prepare_trbs_linear(struct dwc3_ep *dep,
1267 		struct dwc3_request *req)
1268 {
1269 	return dwc3_prepare_last_sg(dep, req, req->request.length, 0);
1270 }
1271 
1272 /*
1273  * dwc3_prepare_trbs - setup TRBs from requests
1274  * @dep: endpoint for which requests are being prepared
1275  *
1276  * The function goes through the requests list and sets up TRBs for the
1277  * transfers. The function returns once there are no more TRBs available or
1278  * it runs out of requests.
1279  *
1280  * Returns the number of TRBs prepared or negative errno.
1281  */
1282 static int dwc3_prepare_trbs(struct dwc3_ep *dep)
1283 {
1284 	struct dwc3_request	*req, *n;
1285 	int			ret = 0;
1286 
1287 	BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1288 
1289 	/*
1290 	 * We can get in a situation where there's a request in the started list
1291 	 * but there weren't enough TRBs to fully kick it in the first time
1292 	 * around, so it has been waiting for more TRBs to be freed up.
1293 	 *
1294 	 * In that case, we should check if we have a request with pending_sgs
1295 	 * in the started list and prepare TRBs for that request first,
1296 	 * otherwise we will prepare TRBs completely out of order and that will
1297 	 * break things.
1298 	 */
1299 	list_for_each_entry(req, &dep->started_list, list) {
1300 		if (req->num_pending_sgs > 0) {
1301 			ret = dwc3_prepare_trbs_sg(dep, req);
1302 			if (!ret || req->num_pending_sgs)
1303 				return ret;
1304 		}
1305 
1306 		if (!dwc3_calc_trbs_left(dep))
1307 			return ret;
1308 
1309 		/*
1310 		 * Don't prepare beyond a transfer. In DWC_usb32, its transfer
1311 		 * burst capability may try to read and use TRBs beyond the
1312 		 * active transfer instead of stopping.
1313 		 */
1314 		if (dep->stream_capable && req->request.is_last)
1315 			return ret;
1316 	}
1317 
1318 	list_for_each_entry_safe(req, n, &dep->pending_list, list) {
1319 		struct dwc3	*dwc = dep->dwc;
1320 
1321 		ret = usb_gadget_map_request_by_dev(dwc->sysdev, &req->request,
1322 						    dep->direction);
1323 		if (ret)
1324 			return ret;
1325 
1326 		req->sg			= req->request.sg;
1327 		req->start_sg		= req->sg;
1328 		req->num_queued_sgs	= 0;
1329 		req->num_pending_sgs	= req->request.num_mapped_sgs;
1330 
1331 		if (req->num_pending_sgs > 0) {
1332 			ret = dwc3_prepare_trbs_sg(dep, req);
1333 			if (req->num_pending_sgs)
1334 				return ret;
1335 		} else {
1336 			ret = dwc3_prepare_trbs_linear(dep, req);
1337 		}
1338 
1339 		if (!ret || !dwc3_calc_trbs_left(dep))
1340 			return ret;
1341 
1342 		/*
1343 		 * Don't prepare beyond a transfer. In DWC_usb32, its transfer
1344 		 * burst capability may try to read and use TRBs beyond the
1345 		 * active transfer instead of stopping.
1346 		 */
1347 		if (dep->stream_capable && req->request.is_last)
1348 			return ret;
1349 	}
1350 
1351 	return ret;
1352 }
1353 
1354 static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep);
1355 
1356 static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep)
1357 {
1358 	struct dwc3_gadget_ep_cmd_params params;
1359 	struct dwc3_request		*req;
1360 	int				starting;
1361 	int				ret;
1362 	u32				cmd;
1363 
1364 	/*
1365 	 * Note that it's normal to have no new TRBs prepared (i.e. ret == 0).
1366 	 * This happens when we need to stop and restart a transfer such as in
1367 	 * the case of reinitiating a stream or retrying an isoc transfer.
1368 	 */
1369 	ret = dwc3_prepare_trbs(dep);
1370 	if (ret < 0)
1371 		return ret;
1372 
1373 	starting = !(dep->flags & DWC3_EP_TRANSFER_STARTED);
1374 
1375 	/*
1376 	 * If there's no new TRB prepared and we don't need to restart a
1377 	 * transfer, there's no need to update the transfer.
1378 	 */
1379 	if (!ret && !starting)
1380 		return ret;
1381 
1382 	req = next_request(&dep->started_list);
1383 	if (!req) {
1384 		dep->flags |= DWC3_EP_PENDING_REQUEST;
1385 		return 0;
1386 	}
1387 
1388 	memset(&params, 0, sizeof(params));
1389 
1390 	if (starting) {
1391 		params.param0 = upper_32_bits(req->trb_dma);
1392 		params.param1 = lower_32_bits(req->trb_dma);
1393 		cmd = DWC3_DEPCMD_STARTTRANSFER;
1394 
1395 		if (dep->stream_capable)
1396 			cmd |= DWC3_DEPCMD_PARAM(req->request.stream_id);
1397 
1398 		if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
1399 			cmd |= DWC3_DEPCMD_PARAM(dep->frame_number);
1400 	} else {
1401 		cmd = DWC3_DEPCMD_UPDATETRANSFER |
1402 			DWC3_DEPCMD_PARAM(dep->resource_index);
1403 	}
1404 
1405 	ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1406 	if (ret < 0) {
1407 		struct dwc3_request *tmp;
1408 
1409 		if (ret == -EAGAIN)
1410 			return ret;
1411 
1412 		dwc3_stop_active_transfer(dep, true, true);
1413 
1414 		list_for_each_entry_safe(req, tmp, &dep->started_list, list)
1415 			dwc3_gadget_move_cancelled_request(req, DWC3_REQUEST_STATUS_DEQUEUED);
1416 
1417 		/* If ep isn't started, then there's no end transfer pending */
1418 		if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
1419 			dwc3_gadget_ep_cleanup_cancelled_requests(dep);
1420 
1421 		return ret;
1422 	}
1423 
1424 	if (dep->stream_capable && req->request.is_last)
1425 		dep->flags |= DWC3_EP_WAIT_TRANSFER_COMPLETE;
1426 
1427 	return 0;
1428 }
1429 
1430 static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1431 {
1432 	u32			reg;
1433 
1434 	reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1435 	return DWC3_DSTS_SOFFN(reg);
1436 }
1437 
1438 /**
1439  * dwc3_gadget_start_isoc_quirk - workaround invalid frame number
1440  * @dep: isoc endpoint
1441  *
1442  * This function tests for the correct combination of BIT[15:14] from the 16-bit
1443  * microframe number reported by the XferNotReady event for the future frame
1444  * number to start the isoc transfer.
1445  *
1446  * In DWC_usb31 version 1.70a-ea06 and prior, for highspeed and fullspeed
1447  * isochronous IN, BIT[15:14] of the 16-bit microframe number reported by the
1448  * XferNotReady event are invalid. The driver uses this number to schedule the
1449  * isochronous transfer and passes it to the START TRANSFER command. Because
1450  * this number is invalid, the command may fail. If BIT[15:14] matches the
1451  * internal 16-bit microframe, the START TRANSFER command will pass and the
1452  * transfer will start at the scheduled time, if it is off by 1, the command
1453  * will still pass, but the transfer will start 2 seconds in the future. For all
1454  * other conditions, the START TRANSFER command will fail with bus-expiry.
1455  *
1456  * In order to workaround this issue, we can test for the correct combination of
1457  * BIT[15:14] by sending START TRANSFER commands with different values of
1458  * BIT[15:14]: 'b00, 'b01, 'b10, and 'b11. Each combination is 2^14 uframe apart
1459  * (or 2 seconds). 4 seconds into the future will result in a bus-expiry status.
1460  * As the result, within the 4 possible combinations for BIT[15:14], there will
1461  * be 2 successful and 2 failure START COMMAND status. One of the 2 successful
1462  * command status will result in a 2-second delay start. The smaller BIT[15:14]
1463  * value is the correct combination.
1464  *
1465  * Since there are only 4 outcomes and the results are ordered, we can simply
1466  * test 2 START TRANSFER commands with BIT[15:14] combinations 'b00 and 'b01 to
1467  * deduce the smaller successful combination.
1468  *
1469  * Let test0 = test status for combination 'b00 and test1 = test status for 'b01
1470  * of BIT[15:14]. The correct combination is as follow:
1471  *
1472  * if test0 fails and test1 passes, BIT[15:14] is 'b01
1473  * if test0 fails and test1 fails, BIT[15:14] is 'b10
1474  * if test0 passes and test1 fails, BIT[15:14] is 'b11
1475  * if test0 passes and test1 passes, BIT[15:14] is 'b00
1476  *
1477  * Synopsys STAR 9001202023: Wrong microframe number for isochronous IN
1478  * endpoints.
1479  */
1480 static int dwc3_gadget_start_isoc_quirk(struct dwc3_ep *dep)
1481 {
1482 	int cmd_status = 0;
1483 	bool test0;
1484 	bool test1;
1485 
1486 	while (dep->combo_num < 2) {
1487 		struct dwc3_gadget_ep_cmd_params params;
1488 		u32 test_frame_number;
1489 		u32 cmd;
1490 
1491 		/*
1492 		 * Check if we can start isoc transfer on the next interval or
1493 		 * 4 uframes in the future with BIT[15:14] as dep->combo_num
1494 		 */
1495 		test_frame_number = dep->frame_number & DWC3_FRNUMBER_MASK;
1496 		test_frame_number |= dep->combo_num << 14;
1497 		test_frame_number += max_t(u32, 4, dep->interval);
1498 
1499 		params.param0 = upper_32_bits(dep->dwc->bounce_addr);
1500 		params.param1 = lower_32_bits(dep->dwc->bounce_addr);
1501 
1502 		cmd = DWC3_DEPCMD_STARTTRANSFER;
1503 		cmd |= DWC3_DEPCMD_PARAM(test_frame_number);
1504 		cmd_status = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1505 
1506 		/* Redo if some other failure beside bus-expiry is received */
1507 		if (cmd_status && cmd_status != -EAGAIN) {
1508 			dep->start_cmd_status = 0;
1509 			dep->combo_num = 0;
1510 			return 0;
1511 		}
1512 
1513 		/* Store the first test status */
1514 		if (dep->combo_num == 0)
1515 			dep->start_cmd_status = cmd_status;
1516 
1517 		dep->combo_num++;
1518 
1519 		/*
1520 		 * End the transfer if the START_TRANSFER command is successful
1521 		 * to wait for the next XferNotReady to test the command again
1522 		 */
1523 		if (cmd_status == 0) {
1524 			dwc3_stop_active_transfer(dep, true, true);
1525 			return 0;
1526 		}
1527 	}
1528 
1529 	/* test0 and test1 are both completed at this point */
1530 	test0 = (dep->start_cmd_status == 0);
1531 	test1 = (cmd_status == 0);
1532 
1533 	if (!test0 && test1)
1534 		dep->combo_num = 1;
1535 	else if (!test0 && !test1)
1536 		dep->combo_num = 2;
1537 	else if (test0 && !test1)
1538 		dep->combo_num = 3;
1539 	else if (test0 && test1)
1540 		dep->combo_num = 0;
1541 
1542 	dep->frame_number &= DWC3_FRNUMBER_MASK;
1543 	dep->frame_number |= dep->combo_num << 14;
1544 	dep->frame_number += max_t(u32, 4, dep->interval);
1545 
1546 	/* Reinitialize test variables */
1547 	dep->start_cmd_status = 0;
1548 	dep->combo_num = 0;
1549 
1550 	return __dwc3_gadget_kick_transfer(dep);
1551 }
1552 
1553 static int __dwc3_gadget_start_isoc(struct dwc3_ep *dep)
1554 {
1555 	const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
1556 	struct dwc3 *dwc = dep->dwc;
1557 	int ret;
1558 	int i;
1559 
1560 	if (list_empty(&dep->pending_list) &&
1561 	    list_empty(&dep->started_list)) {
1562 		dep->flags |= DWC3_EP_PENDING_REQUEST;
1563 		return -EAGAIN;
1564 	}
1565 
1566 	if (!dwc->dis_start_transfer_quirk &&
1567 	    (DWC3_VER_IS_PRIOR(DWC31, 170A) ||
1568 	     DWC3_VER_TYPE_IS_WITHIN(DWC31, 170A, EA01, EA06))) {
1569 		if (dwc->gadget->speed <= USB_SPEED_HIGH && dep->direction)
1570 			return dwc3_gadget_start_isoc_quirk(dep);
1571 	}
1572 
1573 	if (desc->bInterval <= 14 &&
1574 	    dwc->gadget->speed >= USB_SPEED_HIGH) {
1575 		u32 frame = __dwc3_gadget_get_frame(dwc);
1576 		bool rollover = frame <
1577 				(dep->frame_number & DWC3_FRNUMBER_MASK);
1578 
1579 		/*
1580 		 * frame_number is set from XferNotReady and may be already
1581 		 * out of date. DSTS only provides the lower 14 bit of the
1582 		 * current frame number. So add the upper two bits of
1583 		 * frame_number and handle a possible rollover.
1584 		 * This will provide the correct frame_number unless more than
1585 		 * rollover has happened since XferNotReady.
1586 		 */
1587 
1588 		dep->frame_number = (dep->frame_number & ~DWC3_FRNUMBER_MASK) |
1589 				     frame;
1590 		if (rollover)
1591 			dep->frame_number += BIT(14);
1592 	}
1593 
1594 	for (i = 0; i < DWC3_ISOC_MAX_RETRIES; i++) {
1595 		dep->frame_number = DWC3_ALIGN_FRAME(dep, i + 1);
1596 
1597 		ret = __dwc3_gadget_kick_transfer(dep);
1598 		if (ret != -EAGAIN)
1599 			break;
1600 	}
1601 
1602 	/*
1603 	 * After a number of unsuccessful start attempts due to bus-expiry
1604 	 * status, issue END_TRANSFER command and retry on the next XferNotReady
1605 	 * event.
1606 	 */
1607 	if (ret == -EAGAIN) {
1608 		struct dwc3_gadget_ep_cmd_params params;
1609 		u32 cmd;
1610 
1611 		cmd = DWC3_DEPCMD_ENDTRANSFER |
1612 			DWC3_DEPCMD_CMDIOC |
1613 			DWC3_DEPCMD_PARAM(dep->resource_index);
1614 
1615 		dep->resource_index = 0;
1616 		memset(&params, 0, sizeof(params));
1617 
1618 		ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1619 		if (!ret)
1620 			dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
1621 	}
1622 
1623 	return ret;
1624 }
1625 
1626 static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1627 {
1628 	struct dwc3		*dwc = dep->dwc;
1629 
1630 	if (!dep->endpoint.desc || !dwc->pullups_connected || !dwc->connected) {
1631 		dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
1632 				dep->name);
1633 		return -ESHUTDOWN;
1634 	}
1635 
1636 	if (WARN(req->dep != dep, "request %pK belongs to '%s'\n",
1637 				&req->request, req->dep->name))
1638 		return -EINVAL;
1639 
1640 	if (WARN(req->status < DWC3_REQUEST_STATUS_COMPLETED,
1641 				"%s: request %pK already in flight\n",
1642 				dep->name, &req->request))
1643 		return -EINVAL;
1644 
1645 	pm_runtime_get(dwc->dev);
1646 
1647 	req->request.actual	= 0;
1648 	req->request.status	= -EINPROGRESS;
1649 
1650 	trace_dwc3_ep_queue(req);
1651 
1652 	list_add_tail(&req->list, &dep->pending_list);
1653 	req->status = DWC3_REQUEST_STATUS_QUEUED;
1654 
1655 	if (dep->flags & DWC3_EP_WAIT_TRANSFER_COMPLETE)
1656 		return 0;
1657 
1658 	/*
1659 	 * Start the transfer only after the END_TRANSFER is completed
1660 	 * and endpoint STALL is cleared.
1661 	 */
1662 	if ((dep->flags & DWC3_EP_END_TRANSFER_PENDING) ||
1663 	    (dep->flags & DWC3_EP_WEDGE) ||
1664 	    (dep->flags & DWC3_EP_STALL)) {
1665 		dep->flags |= DWC3_EP_DELAY_START;
1666 		return 0;
1667 	}
1668 
1669 	/*
1670 	 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1671 	 * wait for a XferNotReady event so we will know what's the current
1672 	 * (micro-)frame number.
1673 	 *
1674 	 * Without this trick, we are very, very likely gonna get Bus Expiry
1675 	 * errors which will force us issue EndTransfer command.
1676 	 */
1677 	if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1678 		if (!(dep->flags & DWC3_EP_PENDING_REQUEST) &&
1679 				!(dep->flags & DWC3_EP_TRANSFER_STARTED))
1680 			return 0;
1681 
1682 		if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
1683 			if (!(dep->flags & DWC3_EP_TRANSFER_STARTED))
1684 				return __dwc3_gadget_start_isoc(dep);
1685 		}
1686 	}
1687 
1688 	__dwc3_gadget_kick_transfer(dep);
1689 
1690 	return 0;
1691 }
1692 
1693 static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1694 	gfp_t gfp_flags)
1695 {
1696 	struct dwc3_request		*req = to_dwc3_request(request);
1697 	struct dwc3_ep			*dep = to_dwc3_ep(ep);
1698 	struct dwc3			*dwc = dep->dwc;
1699 
1700 	unsigned long			flags;
1701 
1702 	int				ret;
1703 
1704 	spin_lock_irqsave(&dwc->lock, flags);
1705 	ret = __dwc3_gadget_ep_queue(dep, req);
1706 	spin_unlock_irqrestore(&dwc->lock, flags);
1707 
1708 	return ret;
1709 }
1710 
1711 static void dwc3_gadget_ep_skip_trbs(struct dwc3_ep *dep, struct dwc3_request *req)
1712 {
1713 	int i;
1714 
1715 	/* If req->trb is not set, then the request has not started */
1716 	if (!req->trb)
1717 		return;
1718 
1719 	/*
1720 	 * If request was already started, this means we had to
1721 	 * stop the transfer. With that we also need to ignore
1722 	 * all TRBs used by the request, however TRBs can only
1723 	 * be modified after completion of END_TRANSFER
1724 	 * command. So what we do here is that we wait for
1725 	 * END_TRANSFER completion and only after that, we jump
1726 	 * over TRBs by clearing HWO and incrementing dequeue
1727 	 * pointer.
1728 	 */
1729 	for (i = 0; i < req->num_trbs; i++) {
1730 		struct dwc3_trb *trb;
1731 
1732 		trb = &dep->trb_pool[dep->trb_dequeue];
1733 		trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1734 		dwc3_ep_inc_deq(dep);
1735 	}
1736 
1737 	req->num_trbs = 0;
1738 }
1739 
1740 static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep)
1741 {
1742 	struct dwc3_request		*req;
1743 	struct dwc3_request		*tmp;
1744 	struct dwc3			*dwc = dep->dwc;
1745 
1746 	list_for_each_entry_safe(req, tmp, &dep->cancelled_list, list) {
1747 		dwc3_gadget_ep_skip_trbs(dep, req);
1748 		switch (req->status) {
1749 		case DWC3_REQUEST_STATUS_DISCONNECTED:
1750 			dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
1751 			break;
1752 		case DWC3_REQUEST_STATUS_DEQUEUED:
1753 			dwc3_gadget_giveback(dep, req, -ECONNRESET);
1754 			break;
1755 		case DWC3_REQUEST_STATUS_STALLED:
1756 			dwc3_gadget_giveback(dep, req, -EPIPE);
1757 			break;
1758 		default:
1759 			dev_err(dwc->dev, "request cancelled with wrong reason:%d\n", req->status);
1760 			dwc3_gadget_giveback(dep, req, -ECONNRESET);
1761 			break;
1762 		}
1763 	}
1764 }
1765 
1766 static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1767 		struct usb_request *request)
1768 {
1769 	struct dwc3_request		*req = to_dwc3_request(request);
1770 	struct dwc3_request		*r = NULL;
1771 
1772 	struct dwc3_ep			*dep = to_dwc3_ep(ep);
1773 	struct dwc3			*dwc = dep->dwc;
1774 
1775 	unsigned long			flags;
1776 	int				ret = 0;
1777 
1778 	trace_dwc3_ep_dequeue(req);
1779 
1780 	spin_lock_irqsave(&dwc->lock, flags);
1781 
1782 	list_for_each_entry(r, &dep->cancelled_list, list) {
1783 		if (r == req)
1784 			goto out;
1785 	}
1786 
1787 	list_for_each_entry(r, &dep->pending_list, list) {
1788 		if (r == req) {
1789 			dwc3_gadget_giveback(dep, req, -ECONNRESET);
1790 			goto out;
1791 		}
1792 	}
1793 
1794 	list_for_each_entry(r, &dep->started_list, list) {
1795 		if (r == req) {
1796 			struct dwc3_request *t;
1797 
1798 			/* wait until it is processed */
1799 			dwc3_stop_active_transfer(dep, true, true);
1800 
1801 			/*
1802 			 * Remove any started request if the transfer is
1803 			 * cancelled.
1804 			 */
1805 			list_for_each_entry_safe(r, t, &dep->started_list, list)
1806 				dwc3_gadget_move_cancelled_request(r,
1807 						DWC3_REQUEST_STATUS_DEQUEUED);
1808 
1809 			dep->flags &= ~DWC3_EP_WAIT_TRANSFER_COMPLETE;
1810 
1811 			goto out;
1812 		}
1813 	}
1814 
1815 	dev_err(dwc->dev, "request %pK was not queued to %s\n",
1816 		request, ep->name);
1817 	ret = -EINVAL;
1818 out:
1819 	spin_unlock_irqrestore(&dwc->lock, flags);
1820 
1821 	return ret;
1822 }
1823 
1824 int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
1825 {
1826 	struct dwc3_gadget_ep_cmd_params	params;
1827 	struct dwc3				*dwc = dep->dwc;
1828 	struct dwc3_request			*req;
1829 	struct dwc3_request			*tmp;
1830 	int					ret;
1831 
1832 	if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1833 		dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1834 		return -EINVAL;
1835 	}
1836 
1837 	memset(&params, 0x00, sizeof(params));
1838 
1839 	if (value) {
1840 		struct dwc3_trb *trb;
1841 
1842 		unsigned int transfer_in_flight;
1843 		unsigned int started;
1844 
1845 		if (dep->number > 1)
1846 			trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1847 		else
1848 			trb = &dwc->ep0_trb[dep->trb_enqueue];
1849 
1850 		transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1851 		started = !list_empty(&dep->started_list);
1852 
1853 		if (!protocol && ((dep->direction && transfer_in_flight) ||
1854 				(!dep->direction && started))) {
1855 			return -EAGAIN;
1856 		}
1857 
1858 		ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1859 				&params);
1860 		if (ret)
1861 			dev_err(dwc->dev, "failed to set STALL on %s\n",
1862 					dep->name);
1863 		else
1864 			dep->flags |= DWC3_EP_STALL;
1865 	} else {
1866 		/*
1867 		 * Don't issue CLEAR_STALL command to control endpoints. The
1868 		 * controller automatically clears the STALL when it receives
1869 		 * the SETUP token.
1870 		 */
1871 		if (dep->number <= 1) {
1872 			dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
1873 			return 0;
1874 		}
1875 
1876 		dwc3_stop_active_transfer(dep, true, true);
1877 
1878 		list_for_each_entry_safe(req, tmp, &dep->started_list, list)
1879 			dwc3_gadget_move_cancelled_request(req, DWC3_REQUEST_STATUS_STALLED);
1880 
1881 		if (dep->flags & DWC3_EP_END_TRANSFER_PENDING) {
1882 			dep->flags |= DWC3_EP_PENDING_CLEAR_STALL;
1883 			return 0;
1884 		}
1885 
1886 		dwc3_gadget_ep_cleanup_cancelled_requests(dep);
1887 
1888 		ret = dwc3_send_clear_stall_ep_cmd(dep);
1889 		if (ret) {
1890 			dev_err(dwc->dev, "failed to clear STALL on %s\n",
1891 					dep->name);
1892 			return ret;
1893 		}
1894 
1895 		dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
1896 
1897 		if ((dep->flags & DWC3_EP_DELAY_START) &&
1898 		    !usb_endpoint_xfer_isoc(dep->endpoint.desc))
1899 			__dwc3_gadget_kick_transfer(dep);
1900 
1901 		dep->flags &= ~DWC3_EP_DELAY_START;
1902 	}
1903 
1904 	return ret;
1905 }
1906 
1907 static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1908 {
1909 	struct dwc3_ep			*dep = to_dwc3_ep(ep);
1910 	struct dwc3			*dwc = dep->dwc;
1911 
1912 	unsigned long			flags;
1913 
1914 	int				ret;
1915 
1916 	spin_lock_irqsave(&dwc->lock, flags);
1917 	ret = __dwc3_gadget_ep_set_halt(dep, value, false);
1918 	spin_unlock_irqrestore(&dwc->lock, flags);
1919 
1920 	return ret;
1921 }
1922 
1923 static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1924 {
1925 	struct dwc3_ep			*dep = to_dwc3_ep(ep);
1926 	struct dwc3			*dwc = dep->dwc;
1927 	unsigned long			flags;
1928 	int				ret;
1929 
1930 	spin_lock_irqsave(&dwc->lock, flags);
1931 	dep->flags |= DWC3_EP_WEDGE;
1932 
1933 	if (dep->number == 0 || dep->number == 1)
1934 		ret = __dwc3_gadget_ep0_set_halt(ep, 1);
1935 	else
1936 		ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
1937 	spin_unlock_irqrestore(&dwc->lock, flags);
1938 
1939 	return ret;
1940 }
1941 
1942 /* -------------------------------------------------------------------------- */
1943 
1944 static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1945 	.bLength	= USB_DT_ENDPOINT_SIZE,
1946 	.bDescriptorType = USB_DT_ENDPOINT,
1947 	.bmAttributes	= USB_ENDPOINT_XFER_CONTROL,
1948 };
1949 
1950 static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1951 	.enable		= dwc3_gadget_ep0_enable,
1952 	.disable	= dwc3_gadget_ep0_disable,
1953 	.alloc_request	= dwc3_gadget_ep_alloc_request,
1954 	.free_request	= dwc3_gadget_ep_free_request,
1955 	.queue		= dwc3_gadget_ep0_queue,
1956 	.dequeue	= dwc3_gadget_ep_dequeue,
1957 	.set_halt	= dwc3_gadget_ep0_set_halt,
1958 	.set_wedge	= dwc3_gadget_ep_set_wedge,
1959 };
1960 
1961 static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1962 	.enable		= dwc3_gadget_ep_enable,
1963 	.disable	= dwc3_gadget_ep_disable,
1964 	.alloc_request	= dwc3_gadget_ep_alloc_request,
1965 	.free_request	= dwc3_gadget_ep_free_request,
1966 	.queue		= dwc3_gadget_ep_queue,
1967 	.dequeue	= dwc3_gadget_ep_dequeue,
1968 	.set_halt	= dwc3_gadget_ep_set_halt,
1969 	.set_wedge	= dwc3_gadget_ep_set_wedge,
1970 };
1971 
1972 /* -------------------------------------------------------------------------- */
1973 
1974 static int dwc3_gadget_get_frame(struct usb_gadget *g)
1975 {
1976 	struct dwc3		*dwc = gadget_to_dwc(g);
1977 
1978 	return __dwc3_gadget_get_frame(dwc);
1979 }
1980 
1981 static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
1982 {
1983 	int			retries;
1984 
1985 	int			ret;
1986 	u32			reg;
1987 
1988 	u8			link_state;
1989 
1990 	/*
1991 	 * According to the Databook Remote wakeup request should
1992 	 * be issued only when the device is in early suspend state.
1993 	 *
1994 	 * We can check that via USB Link State bits in DSTS register.
1995 	 */
1996 	reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1997 
1998 	link_state = DWC3_DSTS_USBLNKST(reg);
1999 
2000 	switch (link_state) {
2001 	case DWC3_LINK_STATE_RESET:
2002 	case DWC3_LINK_STATE_RX_DET:	/* in HS, means Early Suspend */
2003 	case DWC3_LINK_STATE_U3:	/* in HS, means SUSPEND */
2004 	case DWC3_LINK_STATE_U2:	/* in HS, means Sleep (L1) */
2005 	case DWC3_LINK_STATE_U1:
2006 	case DWC3_LINK_STATE_RESUME:
2007 		break;
2008 	default:
2009 		return -EINVAL;
2010 	}
2011 
2012 	ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
2013 	if (ret < 0) {
2014 		dev_err(dwc->dev, "failed to put link in Recovery\n");
2015 		return ret;
2016 	}
2017 
2018 	/* Recent versions do this automatically */
2019 	if (DWC3_VER_IS_PRIOR(DWC3, 194A)) {
2020 		/* write zeroes to Link Change Request */
2021 		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2022 		reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
2023 		dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2024 	}
2025 
2026 	/* poll until Link State changes to ON */
2027 	retries = 20000;
2028 
2029 	while (retries--) {
2030 		reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2031 
2032 		/* in HS, means ON */
2033 		if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
2034 			break;
2035 	}
2036 
2037 	if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
2038 		dev_err(dwc->dev, "failed to send remote wakeup\n");
2039 		return -EINVAL;
2040 	}
2041 
2042 	return 0;
2043 }
2044 
2045 static int dwc3_gadget_wakeup(struct usb_gadget *g)
2046 {
2047 	struct dwc3		*dwc = gadget_to_dwc(g);
2048 	unsigned long		flags;
2049 	int			ret;
2050 
2051 	spin_lock_irqsave(&dwc->lock, flags);
2052 	ret = __dwc3_gadget_wakeup(dwc);
2053 	spin_unlock_irqrestore(&dwc->lock, flags);
2054 
2055 	return ret;
2056 }
2057 
2058 static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
2059 		int is_selfpowered)
2060 {
2061 	struct dwc3		*dwc = gadget_to_dwc(g);
2062 	unsigned long		flags;
2063 
2064 	spin_lock_irqsave(&dwc->lock, flags);
2065 	g->is_selfpowered = !!is_selfpowered;
2066 	spin_unlock_irqrestore(&dwc->lock, flags);
2067 
2068 	return 0;
2069 }
2070 
2071 static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2072 {
2073 	u32 epnum;
2074 
2075 	for (epnum = 2; epnum < dwc->num_eps; epnum++) {
2076 		struct dwc3_ep *dep;
2077 
2078 		dep = dwc->eps[epnum];
2079 		if (!dep)
2080 			continue;
2081 
2082 		dwc3_remove_requests(dwc, dep);
2083 	}
2084 }
2085 
2086 static void __dwc3_gadget_set_ssp_rate(struct dwc3 *dwc)
2087 {
2088 	enum usb_ssp_rate	ssp_rate = dwc->gadget_ssp_rate;
2089 	u32			reg;
2090 
2091 	if (ssp_rate == USB_SSP_GEN_UNKNOWN)
2092 		ssp_rate = dwc->max_ssp_rate;
2093 
2094 	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2095 	reg &= ~DWC3_DCFG_SPEED_MASK;
2096 	reg &= ~DWC3_DCFG_NUMLANES(~0);
2097 
2098 	if (ssp_rate == USB_SSP_GEN_1x2)
2099 		reg |= DWC3_DCFG_SUPERSPEED;
2100 	else if (dwc->max_ssp_rate != USB_SSP_GEN_1x2)
2101 		reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2102 
2103 	if (ssp_rate != USB_SSP_GEN_2x1 &&
2104 	    dwc->max_ssp_rate != USB_SSP_GEN_2x1)
2105 		reg |= DWC3_DCFG_NUMLANES(1);
2106 
2107 	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2108 }
2109 
2110 static void __dwc3_gadget_set_speed(struct dwc3 *dwc)
2111 {
2112 	enum usb_device_speed	speed;
2113 	u32			reg;
2114 
2115 	speed = dwc->gadget_max_speed;
2116 	if (speed == USB_SPEED_UNKNOWN || speed > dwc->maximum_speed)
2117 		speed = dwc->maximum_speed;
2118 
2119 	if (speed == USB_SPEED_SUPER_PLUS &&
2120 	    DWC3_IP_IS(DWC32)) {
2121 		__dwc3_gadget_set_ssp_rate(dwc);
2122 		return;
2123 	}
2124 
2125 	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2126 	reg &= ~(DWC3_DCFG_SPEED_MASK);
2127 
2128 	/*
2129 	 * WORKAROUND: DWC3 revision < 2.20a have an issue
2130 	 * which would cause metastability state on Run/Stop
2131 	 * bit if we try to force the IP to USB2-only mode.
2132 	 *
2133 	 * Because of that, we cannot configure the IP to any
2134 	 * speed other than the SuperSpeed
2135 	 *
2136 	 * Refers to:
2137 	 *
2138 	 * STAR#9000525659: Clock Domain Crossing on DCTL in
2139 	 * USB 2.0 Mode
2140 	 */
2141 	if (DWC3_VER_IS_PRIOR(DWC3, 220A) &&
2142 	    !dwc->dis_metastability_quirk) {
2143 		reg |= DWC3_DCFG_SUPERSPEED;
2144 	} else {
2145 		switch (speed) {
2146 		case USB_SPEED_FULL:
2147 			reg |= DWC3_DCFG_FULLSPEED;
2148 			break;
2149 		case USB_SPEED_HIGH:
2150 			reg |= DWC3_DCFG_HIGHSPEED;
2151 			break;
2152 		case USB_SPEED_SUPER:
2153 			reg |= DWC3_DCFG_SUPERSPEED;
2154 			break;
2155 		case USB_SPEED_SUPER_PLUS:
2156 			if (DWC3_IP_IS(DWC3))
2157 				reg |= DWC3_DCFG_SUPERSPEED;
2158 			else
2159 				reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2160 			break;
2161 		default:
2162 			dev_err(dwc->dev, "invalid speed (%d)\n", speed);
2163 
2164 			if (DWC3_IP_IS(DWC3))
2165 				reg |= DWC3_DCFG_SUPERSPEED;
2166 			else
2167 				reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2168 		}
2169 	}
2170 
2171 	if (DWC3_IP_IS(DWC32) &&
2172 	    speed > USB_SPEED_UNKNOWN &&
2173 	    speed < USB_SPEED_SUPER_PLUS)
2174 		reg &= ~DWC3_DCFG_NUMLANES(~0);
2175 
2176 	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2177 }
2178 
2179 static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
2180 {
2181 	u32			reg;
2182 	u32			timeout = 500;
2183 
2184 	if (pm_runtime_suspended(dwc->dev))
2185 		return 0;
2186 
2187 	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2188 	if (is_on) {
2189 		if (DWC3_VER_IS_WITHIN(DWC3, ANY, 187A)) {
2190 			reg &= ~DWC3_DCTL_TRGTULST_MASK;
2191 			reg |= DWC3_DCTL_TRGTULST_RX_DET;
2192 		}
2193 
2194 		if (!DWC3_VER_IS_PRIOR(DWC3, 194A))
2195 			reg &= ~DWC3_DCTL_KEEP_CONNECT;
2196 		reg |= DWC3_DCTL_RUN_STOP;
2197 
2198 		if (dwc->has_hibernation)
2199 			reg |= DWC3_DCTL_KEEP_CONNECT;
2200 
2201 		__dwc3_gadget_set_speed(dwc);
2202 		dwc->pullups_connected = true;
2203 	} else {
2204 		reg &= ~DWC3_DCTL_RUN_STOP;
2205 
2206 		if (dwc->has_hibernation && !suspend)
2207 			reg &= ~DWC3_DCTL_KEEP_CONNECT;
2208 
2209 		dwc->pullups_connected = false;
2210 	}
2211 
2212 	dwc3_gadget_dctl_write_safe(dwc, reg);
2213 
2214 	do {
2215 		reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2216 		reg &= DWC3_DSTS_DEVCTRLHLT;
2217 	} while (--timeout && !(!is_on ^ !reg));
2218 
2219 	if (!timeout)
2220 		return -ETIMEDOUT;
2221 
2222 	return 0;
2223 }
2224 
2225 static void dwc3_gadget_disable_irq(struct dwc3 *dwc);
2226 static void __dwc3_gadget_stop(struct dwc3 *dwc);
2227 static int __dwc3_gadget_start(struct dwc3 *dwc);
2228 
2229 static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
2230 {
2231 	struct dwc3		*dwc = gadget_to_dwc(g);
2232 	unsigned long		flags;
2233 	int			ret;
2234 
2235 	is_on = !!is_on;
2236 
2237 	/*
2238 	 * Per databook, when we want to stop the gadget, if a control transfer
2239 	 * is still in process, complete it and get the core into setup phase.
2240 	 */
2241 	if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
2242 		reinit_completion(&dwc->ep0_in_setup);
2243 
2244 		ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
2245 				msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
2246 		if (ret == 0) {
2247 			dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
2248 			return -ETIMEDOUT;
2249 		}
2250 	}
2251 
2252 	/*
2253 	 * Check the return value for successful resume, or error.  For a
2254 	 * successful resume, the DWC3 runtime PM resume routine will handle
2255 	 * the run stop sequence, so avoid duplicate operations here.
2256 	 */
2257 	ret = pm_runtime_get_sync(dwc->dev);
2258 	if (!ret || ret < 0) {
2259 		pm_runtime_put(dwc->dev);
2260 		return 0;
2261 	}
2262 
2263 	/*
2264 	 * Synchronize any pending event handling before executing the controller
2265 	 * halt routine.
2266 	 */
2267 	if (!is_on) {
2268 		dwc3_gadget_disable_irq(dwc);
2269 		synchronize_irq(dwc->irq_gadget);
2270 	}
2271 
2272 	spin_lock_irqsave(&dwc->lock, flags);
2273 
2274 	if (!is_on) {
2275 		u32 count;
2276 
2277 		dwc->connected = false;
2278 		/*
2279 		 * In the Synopsis DesignWare Cores USB3 Databook Rev. 3.30a
2280 		 * Section 4.1.8 Table 4-7, it states that for a device-initiated
2281 		 * disconnect, the SW needs to ensure that it sends "a DEPENDXFER
2282 		 * command for any active transfers" before clearing the RunStop
2283 		 * bit.
2284 		 */
2285 		dwc3_stop_active_transfers(dwc);
2286 		__dwc3_gadget_stop(dwc);
2287 
2288 		/*
2289 		 * In the Synopsis DesignWare Cores USB3 Databook Rev. 3.30a
2290 		 * Section 1.3.4, it mentions that for the DEVCTRLHLT bit, the
2291 		 * "software needs to acknowledge the events that are generated
2292 		 * (by writing to GEVNTCOUNTn) while it is waiting for this bit
2293 		 * to be set to '1'."
2294 		 */
2295 		count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
2296 		count &= DWC3_GEVNTCOUNT_MASK;
2297 		if (count > 0) {
2298 			dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);
2299 			dwc->ev_buf->lpos = (dwc->ev_buf->lpos + count) %
2300 						dwc->ev_buf->length;
2301 		}
2302 	} else {
2303 		__dwc3_gadget_start(dwc);
2304 	}
2305 
2306 	ret = dwc3_gadget_run_stop(dwc, is_on, false);
2307 	spin_unlock_irqrestore(&dwc->lock, flags);
2308 	pm_runtime_put(dwc->dev);
2309 
2310 	return ret;
2311 }
2312 
2313 static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
2314 {
2315 	u32			reg;
2316 
2317 	/* Enable all but Start and End of Frame IRQs */
2318 	reg = (DWC3_DEVTEN_EVNTOVERFLOWEN |
2319 			DWC3_DEVTEN_CMDCMPLTEN |
2320 			DWC3_DEVTEN_ERRTICERREN |
2321 			DWC3_DEVTEN_WKUPEVTEN |
2322 			DWC3_DEVTEN_CONNECTDONEEN |
2323 			DWC3_DEVTEN_USBRSTEN |
2324 			DWC3_DEVTEN_DISCONNEVTEN);
2325 
2326 	if (DWC3_VER_IS_PRIOR(DWC3, 250A))
2327 		reg |= DWC3_DEVTEN_ULSTCNGEN;
2328 
2329 	/* On 2.30a and above this bit enables U3/L2-L1 Suspend Events */
2330 	if (!DWC3_VER_IS_PRIOR(DWC3, 230A))
2331 		reg |= DWC3_DEVTEN_U3L2L1SUSPEN;
2332 
2333 	dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
2334 }
2335 
2336 static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
2337 {
2338 	/* mask all interrupts */
2339 	dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
2340 }
2341 
2342 static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
2343 static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
2344 
2345 /**
2346  * dwc3_gadget_setup_nump - calculate and initialize NUMP field of %DWC3_DCFG
2347  * @dwc: pointer to our context structure
2348  *
2349  * The following looks like complex but it's actually very simple. In order to
2350  * calculate the number of packets we can burst at once on OUT transfers, we're
2351  * gonna use RxFIFO size.
2352  *
2353  * To calculate RxFIFO size we need two numbers:
2354  * MDWIDTH = size, in bits, of the internal memory bus
2355  * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
2356  *
2357  * Given these two numbers, the formula is simple:
2358  *
2359  * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
2360  *
2361  * 24 bytes is for 3x SETUP packets
2362  * 16 bytes is a clock domain crossing tolerance
2363  *
2364  * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
2365  */
2366 static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
2367 {
2368 	u32 ram2_depth;
2369 	u32 mdwidth;
2370 	u32 nump;
2371 	u32 reg;
2372 
2373 	ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
2374 	mdwidth = dwc3_mdwidth(dwc);
2375 
2376 	nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
2377 	nump = min_t(u32, nump, 16);
2378 
2379 	/* update NumP */
2380 	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2381 	reg &= ~DWC3_DCFG_NUMP_MASK;
2382 	reg |= nump << DWC3_DCFG_NUMP_SHIFT;
2383 	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2384 }
2385 
2386 static int __dwc3_gadget_start(struct dwc3 *dwc)
2387 {
2388 	struct dwc3_ep		*dep;
2389 	int			ret = 0;
2390 	u32			reg;
2391 
2392 	/*
2393 	 * Use IMOD if enabled via dwc->imod_interval. Otherwise, if
2394 	 * the core supports IMOD, disable it.
2395 	 */
2396 	if (dwc->imod_interval) {
2397 		dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
2398 		dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
2399 	} else if (dwc3_has_imod(dwc)) {
2400 		dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), 0);
2401 	}
2402 
2403 	/*
2404 	 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
2405 	 * field instead of letting dwc3 itself calculate that automatically.
2406 	 *
2407 	 * This way, we maximize the chances that we'll be able to get several
2408 	 * bursts of data without going through any sort of endpoint throttling.
2409 	 */
2410 	reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
2411 	if (DWC3_IP_IS(DWC3))
2412 		reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
2413 	else
2414 		reg &= ~DWC31_GRXTHRCFG_PKTCNTSEL;
2415 
2416 	dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
2417 
2418 	dwc3_gadget_setup_nump(dwc);
2419 
2420 	/*
2421 	 * Currently the controller handles single stream only. So, Ignore
2422 	 * Packet Pending bit for stream selection and don't search for another
2423 	 * stream if the host sends Data Packet with PP=0 (for OUT direction) or
2424 	 * ACK with NumP=0 and PP=0 (for IN direction). This slightly improves
2425 	 * the stream performance.
2426 	 */
2427 	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2428 	reg |= DWC3_DCFG_IGNSTRMPP;
2429 	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2430 
2431 	/* Start with SuperSpeed Default */
2432 	dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2433 
2434 	dep = dwc->eps[0];
2435 	ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
2436 	if (ret) {
2437 		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2438 		goto err0;
2439 	}
2440 
2441 	dep = dwc->eps[1];
2442 	ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
2443 	if (ret) {
2444 		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2445 		goto err1;
2446 	}
2447 
2448 	/* begin to receive SETUP packets */
2449 	dwc->ep0state = EP0_SETUP_PHASE;
2450 	dwc->link_state = DWC3_LINK_STATE_SS_DIS;
2451 	dwc3_ep0_out_start(dwc);
2452 
2453 	dwc3_gadget_enable_irq(dwc);
2454 
2455 	return 0;
2456 
2457 err1:
2458 	__dwc3_gadget_ep_disable(dwc->eps[0]);
2459 
2460 err0:
2461 	return ret;
2462 }
2463 
2464 static int dwc3_gadget_start(struct usb_gadget *g,
2465 		struct usb_gadget_driver *driver)
2466 {
2467 	struct dwc3		*dwc = gadget_to_dwc(g);
2468 	unsigned long		flags;
2469 	int			ret;
2470 	int			irq;
2471 
2472 	irq = dwc->irq_gadget;
2473 	ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
2474 			IRQF_SHARED, "dwc3", dwc->ev_buf);
2475 	if (ret) {
2476 		dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
2477 				irq, ret);
2478 		return ret;
2479 	}
2480 
2481 	spin_lock_irqsave(&dwc->lock, flags);
2482 	dwc->gadget_driver	= driver;
2483 	spin_unlock_irqrestore(&dwc->lock, flags);
2484 
2485 	return 0;
2486 }
2487 
2488 static void __dwc3_gadget_stop(struct dwc3 *dwc)
2489 {
2490 	dwc3_gadget_disable_irq(dwc);
2491 	__dwc3_gadget_ep_disable(dwc->eps[0]);
2492 	__dwc3_gadget_ep_disable(dwc->eps[1]);
2493 }
2494 
2495 static int dwc3_gadget_stop(struct usb_gadget *g)
2496 {
2497 	struct dwc3		*dwc = gadget_to_dwc(g);
2498 	unsigned long		flags;
2499 
2500 	spin_lock_irqsave(&dwc->lock, flags);
2501 	dwc->gadget_driver	= NULL;
2502 	spin_unlock_irqrestore(&dwc->lock, flags);
2503 
2504 	free_irq(dwc->irq_gadget, dwc->ev_buf);
2505 
2506 	return 0;
2507 }
2508 
2509 static void dwc3_gadget_config_params(struct usb_gadget *g,
2510 				      struct usb_dcd_config_params *params)
2511 {
2512 	struct dwc3		*dwc = gadget_to_dwc(g);
2513 
2514 	params->besl_baseline = USB_DEFAULT_BESL_UNSPECIFIED;
2515 	params->besl_deep = USB_DEFAULT_BESL_UNSPECIFIED;
2516 
2517 	/* Recommended BESL */
2518 	if (!dwc->dis_enblslpm_quirk) {
2519 		/*
2520 		 * If the recommended BESL baseline is 0 or if the BESL deep is
2521 		 * less than 2, Microsoft's Windows 10 host usb stack will issue
2522 		 * a usb reset immediately after it receives the extended BOS
2523 		 * descriptor and the enumeration will fail. To maintain
2524 		 * compatibility with the Windows' usb stack, let's set the
2525 		 * recommended BESL baseline to 1 and clamp the BESL deep to be
2526 		 * within 2 to 15.
2527 		 */
2528 		params->besl_baseline = 1;
2529 		if (dwc->is_utmi_l1_suspend)
2530 			params->besl_deep =
2531 				clamp_t(u8, dwc->hird_threshold, 2, 15);
2532 	}
2533 
2534 	/* U1 Device exit Latency */
2535 	if (dwc->dis_u1_entry_quirk)
2536 		params->bU1devExitLat = 0;
2537 	else
2538 		params->bU1devExitLat = DWC3_DEFAULT_U1_DEV_EXIT_LAT;
2539 
2540 	/* U2 Device exit Latency */
2541 	if (dwc->dis_u2_entry_quirk)
2542 		params->bU2DevExitLat = 0;
2543 	else
2544 		params->bU2DevExitLat =
2545 				cpu_to_le16(DWC3_DEFAULT_U2_DEV_EXIT_LAT);
2546 }
2547 
2548 static void dwc3_gadget_set_speed(struct usb_gadget *g,
2549 				  enum usb_device_speed speed)
2550 {
2551 	struct dwc3		*dwc = gadget_to_dwc(g);
2552 	unsigned long		flags;
2553 
2554 	spin_lock_irqsave(&dwc->lock, flags);
2555 	dwc->gadget_max_speed = speed;
2556 	spin_unlock_irqrestore(&dwc->lock, flags);
2557 }
2558 
2559 static void dwc3_gadget_set_ssp_rate(struct usb_gadget *g,
2560 				     enum usb_ssp_rate rate)
2561 {
2562 	struct dwc3		*dwc = gadget_to_dwc(g);
2563 	unsigned long		flags;
2564 
2565 	spin_lock_irqsave(&dwc->lock, flags);
2566 	dwc->gadget_max_speed = USB_SPEED_SUPER_PLUS;
2567 	dwc->gadget_ssp_rate = rate;
2568 	spin_unlock_irqrestore(&dwc->lock, flags);
2569 }
2570 
2571 static int dwc3_gadget_vbus_draw(struct usb_gadget *g, unsigned int mA)
2572 {
2573 	struct dwc3		*dwc = gadget_to_dwc(g);
2574 	union power_supply_propval	val = {0};
2575 	int				ret;
2576 
2577 	if (dwc->usb2_phy)
2578 		return usb_phy_set_power(dwc->usb2_phy, mA);
2579 
2580 	if (!dwc->usb_psy)
2581 		return -EOPNOTSUPP;
2582 
2583 	val.intval = 1000 * mA;
2584 	ret = power_supply_set_property(dwc->usb_psy, POWER_SUPPLY_PROP_INPUT_CURRENT_LIMIT, &val);
2585 
2586 	return ret;
2587 }
2588 
2589 static const struct usb_gadget_ops dwc3_gadget_ops = {
2590 	.get_frame		= dwc3_gadget_get_frame,
2591 	.wakeup			= dwc3_gadget_wakeup,
2592 	.set_selfpowered	= dwc3_gadget_set_selfpowered,
2593 	.pullup			= dwc3_gadget_pullup,
2594 	.udc_start		= dwc3_gadget_start,
2595 	.udc_stop		= dwc3_gadget_stop,
2596 	.udc_set_speed		= dwc3_gadget_set_speed,
2597 	.udc_set_ssp_rate	= dwc3_gadget_set_ssp_rate,
2598 	.get_config_params	= dwc3_gadget_config_params,
2599 	.vbus_draw		= dwc3_gadget_vbus_draw,
2600 };
2601 
2602 /* -------------------------------------------------------------------------- */
2603 
2604 static int dwc3_gadget_init_control_endpoint(struct dwc3_ep *dep)
2605 {
2606 	struct dwc3 *dwc = dep->dwc;
2607 
2608 	usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
2609 	dep->endpoint.maxburst = 1;
2610 	dep->endpoint.ops = &dwc3_gadget_ep0_ops;
2611 	if (!dep->direction)
2612 		dwc->gadget->ep0 = &dep->endpoint;
2613 
2614 	dep->endpoint.caps.type_control = true;
2615 
2616 	return 0;
2617 }
2618 
2619 static int dwc3_gadget_init_in_endpoint(struct dwc3_ep *dep)
2620 {
2621 	struct dwc3 *dwc = dep->dwc;
2622 	u32 mdwidth;
2623 	int size;
2624 
2625 	mdwidth = dwc3_mdwidth(dwc);
2626 
2627 	/* MDWIDTH is represented in bits, we need it in bytes */
2628 	mdwidth /= 8;
2629 
2630 	size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(dep->number >> 1));
2631 	if (DWC3_IP_IS(DWC3))
2632 		size = DWC3_GTXFIFOSIZ_TXFDEP(size);
2633 	else
2634 		size = DWC31_GTXFIFOSIZ_TXFDEP(size);
2635 
2636 	/* FIFO Depth is in MDWDITH bytes. Multiply */
2637 	size *= mdwidth;
2638 
2639 	/*
2640 	 * To meet performance requirement, a minimum TxFIFO size of 3x
2641 	 * MaxPacketSize is recommended for endpoints that support burst and a
2642 	 * minimum TxFIFO size of 2x MaxPacketSize for endpoints that don't
2643 	 * support burst. Use those numbers and we can calculate the max packet
2644 	 * limit as below.
2645 	 */
2646 	if (dwc->maximum_speed >= USB_SPEED_SUPER)
2647 		size /= 3;
2648 	else
2649 		size /= 2;
2650 
2651 	usb_ep_set_maxpacket_limit(&dep->endpoint, size);
2652 
2653 	dep->endpoint.max_streams = 16;
2654 	dep->endpoint.ops = &dwc3_gadget_ep_ops;
2655 	list_add_tail(&dep->endpoint.ep_list,
2656 			&dwc->gadget->ep_list);
2657 	dep->endpoint.caps.type_iso = true;
2658 	dep->endpoint.caps.type_bulk = true;
2659 	dep->endpoint.caps.type_int = true;
2660 
2661 	return dwc3_alloc_trb_pool(dep);
2662 }
2663 
2664 static int dwc3_gadget_init_out_endpoint(struct dwc3_ep *dep)
2665 {
2666 	struct dwc3 *dwc = dep->dwc;
2667 	u32 mdwidth;
2668 	int size;
2669 
2670 	mdwidth = dwc3_mdwidth(dwc);
2671 
2672 	/* MDWIDTH is represented in bits, convert to bytes */
2673 	mdwidth /= 8;
2674 
2675 	/* All OUT endpoints share a single RxFIFO space */
2676 	size = dwc3_readl(dwc->regs, DWC3_GRXFIFOSIZ(0));
2677 	if (DWC3_IP_IS(DWC3))
2678 		size = DWC3_GRXFIFOSIZ_RXFDEP(size);
2679 	else
2680 		size = DWC31_GRXFIFOSIZ_RXFDEP(size);
2681 
2682 	/* FIFO depth is in MDWDITH bytes */
2683 	size *= mdwidth;
2684 
2685 	/*
2686 	 * To meet performance requirement, a minimum recommended RxFIFO size
2687 	 * is defined as follow:
2688 	 * RxFIFO size >= (3 x MaxPacketSize) +
2689 	 * (3 x 8 bytes setup packets size) + (16 bytes clock crossing margin)
2690 	 *
2691 	 * Then calculate the max packet limit as below.
2692 	 */
2693 	size -= (3 * 8) + 16;
2694 	if (size < 0)
2695 		size = 0;
2696 	else
2697 		size /= 3;
2698 
2699 	usb_ep_set_maxpacket_limit(&dep->endpoint, size);
2700 	dep->endpoint.max_streams = 16;
2701 	dep->endpoint.ops = &dwc3_gadget_ep_ops;
2702 	list_add_tail(&dep->endpoint.ep_list,
2703 			&dwc->gadget->ep_list);
2704 	dep->endpoint.caps.type_iso = true;
2705 	dep->endpoint.caps.type_bulk = true;
2706 	dep->endpoint.caps.type_int = true;
2707 
2708 	return dwc3_alloc_trb_pool(dep);
2709 }
2710 
2711 static int dwc3_gadget_init_endpoint(struct dwc3 *dwc, u8 epnum)
2712 {
2713 	struct dwc3_ep			*dep;
2714 	bool				direction = epnum & 1;
2715 	int				ret;
2716 	u8				num = epnum >> 1;
2717 
2718 	dep = kzalloc(sizeof(*dep), GFP_KERNEL);
2719 	if (!dep)
2720 		return -ENOMEM;
2721 
2722 	dep->dwc = dwc;
2723 	dep->number = epnum;
2724 	dep->direction = direction;
2725 	dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
2726 	dwc->eps[epnum] = dep;
2727 	dep->combo_num = 0;
2728 	dep->start_cmd_status = 0;
2729 
2730 	snprintf(dep->name, sizeof(dep->name), "ep%u%s", num,
2731 			direction ? "in" : "out");
2732 
2733 	dep->endpoint.name = dep->name;
2734 
2735 	if (!(dep->number > 1)) {
2736 		dep->endpoint.desc = &dwc3_gadget_ep0_desc;
2737 		dep->endpoint.comp_desc = NULL;
2738 	}
2739 
2740 	if (num == 0)
2741 		ret = dwc3_gadget_init_control_endpoint(dep);
2742 	else if (direction)
2743 		ret = dwc3_gadget_init_in_endpoint(dep);
2744 	else
2745 		ret = dwc3_gadget_init_out_endpoint(dep);
2746 
2747 	if (ret)
2748 		return ret;
2749 
2750 	dep->endpoint.caps.dir_in = direction;
2751 	dep->endpoint.caps.dir_out = !direction;
2752 
2753 	INIT_LIST_HEAD(&dep->pending_list);
2754 	INIT_LIST_HEAD(&dep->started_list);
2755 	INIT_LIST_HEAD(&dep->cancelled_list);
2756 
2757 	return 0;
2758 }
2759 
2760 static int dwc3_gadget_init_endpoints(struct dwc3 *dwc, u8 total)
2761 {
2762 	u8				epnum;
2763 
2764 	INIT_LIST_HEAD(&dwc->gadget->ep_list);
2765 
2766 	for (epnum = 0; epnum < total; epnum++) {
2767 		int			ret;
2768 
2769 		ret = dwc3_gadget_init_endpoint(dwc, epnum);
2770 		if (ret)
2771 			return ret;
2772 	}
2773 
2774 	return 0;
2775 }
2776 
2777 static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
2778 {
2779 	struct dwc3_ep			*dep;
2780 	u8				epnum;
2781 
2782 	for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2783 		dep = dwc->eps[epnum];
2784 		if (!dep)
2785 			continue;
2786 		/*
2787 		 * Physical endpoints 0 and 1 are special; they form the
2788 		 * bi-directional USB endpoint 0.
2789 		 *
2790 		 * For those two physical endpoints, we don't allocate a TRB
2791 		 * pool nor do we add them the endpoints list. Due to that, we
2792 		 * shouldn't do these two operations otherwise we would end up
2793 		 * with all sorts of bugs when removing dwc3.ko.
2794 		 */
2795 		if (epnum != 0 && epnum != 1) {
2796 			dwc3_free_trb_pool(dep);
2797 			list_del(&dep->endpoint.ep_list);
2798 		}
2799 
2800 		kfree(dep);
2801 	}
2802 }
2803 
2804 /* -------------------------------------------------------------------------- */
2805 
2806 static int dwc3_gadget_ep_reclaim_completed_trb(struct dwc3_ep *dep,
2807 		struct dwc3_request *req, struct dwc3_trb *trb,
2808 		const struct dwc3_event_depevt *event, int status, int chain)
2809 {
2810 	unsigned int		count;
2811 
2812 	dwc3_ep_inc_deq(dep);
2813 
2814 	trace_dwc3_complete_trb(dep, trb);
2815 	req->num_trbs--;
2816 
2817 	/*
2818 	 * If we're in the middle of series of chained TRBs and we
2819 	 * receive a short transfer along the way, DWC3 will skip
2820 	 * through all TRBs including the last TRB in the chain (the
2821 	 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2822 	 * bit and SW has to do it manually.
2823 	 *
2824 	 * We're going to do that here to avoid problems of HW trying
2825 	 * to use bogus TRBs for transfers.
2826 	 */
2827 	if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2828 		trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2829 
2830 	/*
2831 	 * For isochronous transfers, the first TRB in a service interval must
2832 	 * have the Isoc-First type. Track and report its interval frame number.
2833 	 */
2834 	if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
2835 	    (trb->ctrl & DWC3_TRBCTL_ISOCHRONOUS_FIRST)) {
2836 		unsigned int frame_number;
2837 
2838 		frame_number = DWC3_TRB_CTRL_GET_SID_SOFN(trb->ctrl);
2839 		frame_number &= ~(dep->interval - 1);
2840 		req->request.frame_number = frame_number;
2841 	}
2842 
2843 	/*
2844 	 * We use bounce buffer for requests that needs extra TRB or OUT ZLP. If
2845 	 * this TRB points to the bounce buffer address, it's a MPS alignment
2846 	 * TRB. Don't add it to req->remaining calculation.
2847 	 */
2848 	if (trb->bpl == lower_32_bits(dep->dwc->bounce_addr) &&
2849 	    trb->bph == upper_32_bits(dep->dwc->bounce_addr)) {
2850 		trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2851 		return 1;
2852 	}
2853 
2854 	count = trb->size & DWC3_TRB_SIZE_MASK;
2855 	req->remaining += count;
2856 
2857 	if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
2858 		return 1;
2859 
2860 	if (event->status & DEPEVT_STATUS_SHORT && !chain)
2861 		return 1;
2862 
2863 	if ((trb->ctrl & DWC3_TRB_CTRL_IOC) ||
2864 	    (trb->ctrl & DWC3_TRB_CTRL_LST))
2865 		return 1;
2866 
2867 	return 0;
2868 }
2869 
2870 static int dwc3_gadget_ep_reclaim_trb_sg(struct dwc3_ep *dep,
2871 		struct dwc3_request *req, const struct dwc3_event_depevt *event,
2872 		int status)
2873 {
2874 	struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
2875 	struct scatterlist *sg = req->sg;
2876 	struct scatterlist *s;
2877 	unsigned int num_queued = req->num_queued_sgs;
2878 	unsigned int i;
2879 	int ret = 0;
2880 
2881 	for_each_sg(sg, s, num_queued, i) {
2882 		trb = &dep->trb_pool[dep->trb_dequeue];
2883 
2884 		req->sg = sg_next(s);
2885 		req->num_queued_sgs--;
2886 
2887 		ret = dwc3_gadget_ep_reclaim_completed_trb(dep, req,
2888 				trb, event, status, true);
2889 		if (ret)
2890 			break;
2891 	}
2892 
2893 	return ret;
2894 }
2895 
2896 static int dwc3_gadget_ep_reclaim_trb_linear(struct dwc3_ep *dep,
2897 		struct dwc3_request *req, const struct dwc3_event_depevt *event,
2898 		int status)
2899 {
2900 	struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
2901 
2902 	return dwc3_gadget_ep_reclaim_completed_trb(dep, req, trb,
2903 			event, status, false);
2904 }
2905 
2906 static bool dwc3_gadget_ep_request_completed(struct dwc3_request *req)
2907 {
2908 	return req->num_pending_sgs == 0 && req->num_queued_sgs == 0;
2909 }
2910 
2911 static int dwc3_gadget_ep_cleanup_completed_request(struct dwc3_ep *dep,
2912 		const struct dwc3_event_depevt *event,
2913 		struct dwc3_request *req, int status)
2914 {
2915 	int ret;
2916 
2917 	if (req->request.num_mapped_sgs)
2918 		ret = dwc3_gadget_ep_reclaim_trb_sg(dep, req, event,
2919 				status);
2920 	else
2921 		ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
2922 				status);
2923 
2924 	req->request.actual = req->request.length - req->remaining;
2925 
2926 	if (!dwc3_gadget_ep_request_completed(req))
2927 		goto out;
2928 
2929 	if (req->needs_extra_trb) {
2930 		ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
2931 				status);
2932 		req->needs_extra_trb = false;
2933 	}
2934 
2935 	dwc3_gadget_giveback(dep, req, status);
2936 
2937 out:
2938 	return ret;
2939 }
2940 
2941 static void dwc3_gadget_ep_cleanup_completed_requests(struct dwc3_ep *dep,
2942 		const struct dwc3_event_depevt *event, int status)
2943 {
2944 	struct dwc3_request	*req;
2945 	struct dwc3_request	*tmp;
2946 
2947 	list_for_each_entry_safe(req, tmp, &dep->started_list, list) {
2948 		int ret;
2949 
2950 		ret = dwc3_gadget_ep_cleanup_completed_request(dep, event,
2951 				req, status);
2952 		if (ret)
2953 			break;
2954 	}
2955 }
2956 
2957 static bool dwc3_gadget_ep_should_continue(struct dwc3_ep *dep)
2958 {
2959 	struct dwc3_request	*req;
2960 	struct dwc3		*dwc = dep->dwc;
2961 
2962 	if (!dep->endpoint.desc || !dwc->pullups_connected ||
2963 	    !dwc->connected)
2964 		return false;
2965 
2966 	if (!list_empty(&dep->pending_list))
2967 		return true;
2968 
2969 	/*
2970 	 * We only need to check the first entry of the started list. We can
2971 	 * assume the completed requests are removed from the started list.
2972 	 */
2973 	req = next_request(&dep->started_list);
2974 	if (!req)
2975 		return false;
2976 
2977 	return !dwc3_gadget_ep_request_completed(req);
2978 }
2979 
2980 static void dwc3_gadget_endpoint_frame_from_event(struct dwc3_ep *dep,
2981 		const struct dwc3_event_depevt *event)
2982 {
2983 	dep->frame_number = event->parameters;
2984 }
2985 
2986 static bool dwc3_gadget_endpoint_trbs_complete(struct dwc3_ep *dep,
2987 		const struct dwc3_event_depevt *event, int status)
2988 {
2989 	struct dwc3		*dwc = dep->dwc;
2990 	bool			no_started_trb = true;
2991 
2992 	dwc3_gadget_ep_cleanup_completed_requests(dep, event, status);
2993 
2994 	if (dep->flags & DWC3_EP_END_TRANSFER_PENDING)
2995 		goto out;
2996 
2997 	if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
2998 		list_empty(&dep->started_list) &&
2999 		(list_empty(&dep->pending_list) || status == -EXDEV))
3000 		dwc3_stop_active_transfer(dep, true, true);
3001 	else if (dwc3_gadget_ep_should_continue(dep))
3002 		if (__dwc3_gadget_kick_transfer(dep) == 0)
3003 			no_started_trb = false;
3004 
3005 out:
3006 	/*
3007 	 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
3008 	 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
3009 	 */
3010 	if (DWC3_VER_IS_PRIOR(DWC3, 183A)) {
3011 		u32		reg;
3012 		int		i;
3013 
3014 		for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
3015 			dep = dwc->eps[i];
3016 
3017 			if (!(dep->flags & DWC3_EP_ENABLED))
3018 				continue;
3019 
3020 			if (!list_empty(&dep->started_list))
3021 				return no_started_trb;
3022 		}
3023 
3024 		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3025 		reg |= dwc->u1u2;
3026 		dwc3_writel(dwc->regs, DWC3_DCTL, reg);
3027 
3028 		dwc->u1u2 = 0;
3029 	}
3030 
3031 	return no_started_trb;
3032 }
3033 
3034 static void dwc3_gadget_endpoint_transfer_in_progress(struct dwc3_ep *dep,
3035 		const struct dwc3_event_depevt *event)
3036 {
3037 	int status = 0;
3038 
3039 	if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
3040 		dwc3_gadget_endpoint_frame_from_event(dep, event);
3041 
3042 	if (event->status & DEPEVT_STATUS_BUSERR)
3043 		status = -ECONNRESET;
3044 
3045 	if (event->status & DEPEVT_STATUS_MISSED_ISOC)
3046 		status = -EXDEV;
3047 
3048 	dwc3_gadget_endpoint_trbs_complete(dep, event, status);
3049 }
3050 
3051 static void dwc3_gadget_endpoint_transfer_complete(struct dwc3_ep *dep,
3052 		const struct dwc3_event_depevt *event)
3053 {
3054 	int status = 0;
3055 
3056 	dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
3057 
3058 	if (event->status & DEPEVT_STATUS_BUSERR)
3059 		status = -ECONNRESET;
3060 
3061 	if (dwc3_gadget_endpoint_trbs_complete(dep, event, status))
3062 		dep->flags &= ~DWC3_EP_WAIT_TRANSFER_COMPLETE;
3063 }
3064 
3065 static void dwc3_gadget_endpoint_transfer_not_ready(struct dwc3_ep *dep,
3066 		const struct dwc3_event_depevt *event)
3067 {
3068 	dwc3_gadget_endpoint_frame_from_event(dep, event);
3069 
3070 	/*
3071 	 * The XferNotReady event is generated only once before the endpoint
3072 	 * starts. It will be generated again when END_TRANSFER command is
3073 	 * issued. For some controller versions, the XferNotReady event may be
3074 	 * generated while the END_TRANSFER command is still in process. Ignore
3075 	 * it and wait for the next XferNotReady event after the command is
3076 	 * completed.
3077 	 */
3078 	if (dep->flags & DWC3_EP_END_TRANSFER_PENDING)
3079 		return;
3080 
3081 	(void) __dwc3_gadget_start_isoc(dep);
3082 }
3083 
3084 static void dwc3_gadget_endpoint_command_complete(struct dwc3_ep *dep,
3085 		const struct dwc3_event_depevt *event)
3086 {
3087 	u8 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
3088 
3089 	if (cmd != DWC3_DEPCMD_ENDTRANSFER)
3090 		return;
3091 
3092 	dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
3093 	dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
3094 	dwc3_gadget_ep_cleanup_cancelled_requests(dep);
3095 
3096 	if (dep->flags & DWC3_EP_PENDING_CLEAR_STALL) {
3097 		struct dwc3 *dwc = dep->dwc;
3098 
3099 		dep->flags &= ~DWC3_EP_PENDING_CLEAR_STALL;
3100 		if (dwc3_send_clear_stall_ep_cmd(dep)) {
3101 			struct usb_ep *ep0 = &dwc->eps[0]->endpoint;
3102 
3103 			dev_err(dwc->dev, "failed to clear STALL on %s\n", dep->name);
3104 			if (dwc->delayed_status)
3105 				__dwc3_gadget_ep0_set_halt(ep0, 1);
3106 			return;
3107 		}
3108 
3109 		dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
3110 		if (dwc->delayed_status)
3111 			dwc3_ep0_send_delayed_status(dwc);
3112 	}
3113 
3114 	if ((dep->flags & DWC3_EP_DELAY_START) &&
3115 	    !usb_endpoint_xfer_isoc(dep->endpoint.desc))
3116 		__dwc3_gadget_kick_transfer(dep);
3117 
3118 	dep->flags &= ~DWC3_EP_DELAY_START;
3119 }
3120 
3121 static void dwc3_gadget_endpoint_stream_event(struct dwc3_ep *dep,
3122 		const struct dwc3_event_depevt *event)
3123 {
3124 	struct dwc3 *dwc = dep->dwc;
3125 
3126 	if (event->status == DEPEVT_STREAMEVT_FOUND) {
3127 		dep->flags |= DWC3_EP_FIRST_STREAM_PRIMED;
3128 		goto out;
3129 	}
3130 
3131 	/* Note: NoStream rejection event param value is 0 and not 0xFFFF */
3132 	switch (event->parameters) {
3133 	case DEPEVT_STREAM_PRIME:
3134 		/*
3135 		 * If the host can properly transition the endpoint state from
3136 		 * idle to prime after a NoStream rejection, there's no need to
3137 		 * force restarting the endpoint to reinitiate the stream. To
3138 		 * simplify the check, assume the host follows the USB spec if
3139 		 * it primed the endpoint more than once.
3140 		 */
3141 		if (dep->flags & DWC3_EP_FORCE_RESTART_STREAM) {
3142 			if (dep->flags & DWC3_EP_FIRST_STREAM_PRIMED)
3143 				dep->flags &= ~DWC3_EP_FORCE_RESTART_STREAM;
3144 			else
3145 				dep->flags |= DWC3_EP_FIRST_STREAM_PRIMED;
3146 		}
3147 
3148 		break;
3149 	case DEPEVT_STREAM_NOSTREAM:
3150 		if ((dep->flags & DWC3_EP_IGNORE_NEXT_NOSTREAM) ||
3151 		    !(dep->flags & DWC3_EP_FORCE_RESTART_STREAM) ||
3152 		    !(dep->flags & DWC3_EP_WAIT_TRANSFER_COMPLETE))
3153 			break;
3154 
3155 		/*
3156 		 * If the host rejects a stream due to no active stream, by the
3157 		 * USB and xHCI spec, the endpoint will be put back to idle
3158 		 * state. When the host is ready (buffer added/updated), it will
3159 		 * prime the endpoint to inform the usb device controller. This
3160 		 * triggers the device controller to issue ERDY to restart the
3161 		 * stream. However, some hosts don't follow this and keep the
3162 		 * endpoint in the idle state. No prime will come despite host
3163 		 * streams are updated, and the device controller will not be
3164 		 * triggered to generate ERDY to move the next stream data. To
3165 		 * workaround this and maintain compatibility with various
3166 		 * hosts, force to reinitate the stream until the host is ready
3167 		 * instead of waiting for the host to prime the endpoint.
3168 		 */
3169 		if (DWC3_VER_IS_WITHIN(DWC32, 100A, ANY)) {
3170 			unsigned int cmd = DWC3_DGCMD_SET_ENDPOINT_PRIME;
3171 
3172 			dwc3_send_gadget_generic_command(dwc, cmd, dep->number);
3173 		} else {
3174 			dep->flags |= DWC3_EP_DELAY_START;
3175 			dwc3_stop_active_transfer(dep, true, true);
3176 			return;
3177 		}
3178 		break;
3179 	}
3180 
3181 out:
3182 	dep->flags &= ~DWC3_EP_IGNORE_NEXT_NOSTREAM;
3183 }
3184 
3185 static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
3186 		const struct dwc3_event_depevt *event)
3187 {
3188 	struct dwc3_ep		*dep;
3189 	u8			epnum = event->endpoint_number;
3190 
3191 	dep = dwc->eps[epnum];
3192 
3193 	if (!(dep->flags & DWC3_EP_ENABLED)) {
3194 		if (!(dep->flags & DWC3_EP_TRANSFER_STARTED))
3195 			return;
3196 
3197 		/* Handle only EPCMDCMPLT when EP disabled */
3198 		if (event->endpoint_event != DWC3_DEPEVT_EPCMDCMPLT)
3199 			return;
3200 	}
3201 
3202 	if (epnum == 0 || epnum == 1) {
3203 		dwc3_ep0_interrupt(dwc, event);
3204 		return;
3205 	}
3206 
3207 	switch (event->endpoint_event) {
3208 	case DWC3_DEPEVT_XFERINPROGRESS:
3209 		dwc3_gadget_endpoint_transfer_in_progress(dep, event);
3210 		break;
3211 	case DWC3_DEPEVT_XFERNOTREADY:
3212 		dwc3_gadget_endpoint_transfer_not_ready(dep, event);
3213 		break;
3214 	case DWC3_DEPEVT_EPCMDCMPLT:
3215 		dwc3_gadget_endpoint_command_complete(dep, event);
3216 		break;
3217 	case DWC3_DEPEVT_XFERCOMPLETE:
3218 		dwc3_gadget_endpoint_transfer_complete(dep, event);
3219 		break;
3220 	case DWC3_DEPEVT_STREAMEVT:
3221 		dwc3_gadget_endpoint_stream_event(dep, event);
3222 		break;
3223 	case DWC3_DEPEVT_RXTXFIFOEVT:
3224 		break;
3225 	}
3226 }
3227 
3228 static void dwc3_disconnect_gadget(struct dwc3 *dwc)
3229 {
3230 	if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
3231 		spin_unlock(&dwc->lock);
3232 		dwc->gadget_driver->disconnect(dwc->gadget);
3233 		spin_lock(&dwc->lock);
3234 	}
3235 }
3236 
3237 static void dwc3_suspend_gadget(struct dwc3 *dwc)
3238 {
3239 	if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
3240 		spin_unlock(&dwc->lock);
3241 		dwc->gadget_driver->suspend(dwc->gadget);
3242 		spin_lock(&dwc->lock);
3243 	}
3244 }
3245 
3246 static void dwc3_resume_gadget(struct dwc3 *dwc)
3247 {
3248 	if (dwc->gadget_driver && dwc->gadget_driver->resume) {
3249 		spin_unlock(&dwc->lock);
3250 		dwc->gadget_driver->resume(dwc->gadget);
3251 		spin_lock(&dwc->lock);
3252 	}
3253 }
3254 
3255 static void dwc3_reset_gadget(struct dwc3 *dwc)
3256 {
3257 	if (!dwc->gadget_driver)
3258 		return;
3259 
3260 	if (dwc->gadget->speed != USB_SPEED_UNKNOWN) {
3261 		spin_unlock(&dwc->lock);
3262 		usb_gadget_udc_reset(dwc->gadget, dwc->gadget_driver);
3263 		spin_lock(&dwc->lock);
3264 	}
3265 }
3266 
3267 static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
3268 	bool interrupt)
3269 {
3270 	struct dwc3_gadget_ep_cmd_params params;
3271 	u32 cmd;
3272 	int ret;
3273 
3274 	if (!(dep->flags & DWC3_EP_TRANSFER_STARTED) ||
3275 	    (dep->flags & DWC3_EP_END_TRANSFER_PENDING))
3276 		return;
3277 
3278 	/*
3279 	 * NOTICE: We are violating what the Databook says about the
3280 	 * EndTransfer command. Ideally we would _always_ wait for the
3281 	 * EndTransfer Command Completion IRQ, but that's causing too
3282 	 * much trouble synchronizing between us and gadget driver.
3283 	 *
3284 	 * We have discussed this with the IP Provider and it was
3285 	 * suggested to giveback all requests here.
3286 	 *
3287 	 * Note also that a similar handling was tested by Synopsys
3288 	 * (thanks a lot Paul) and nothing bad has come out of it.
3289 	 * In short, what we're doing is issuing EndTransfer with
3290 	 * CMDIOC bit set and delay kicking transfer until the
3291 	 * EndTransfer command had completed.
3292 	 *
3293 	 * As of IP version 3.10a of the DWC_usb3 IP, the controller
3294 	 * supports a mode to work around the above limitation. The
3295 	 * software can poll the CMDACT bit in the DEPCMD register
3296 	 * after issuing a EndTransfer command. This mode is enabled
3297 	 * by writing GUCTL2[14]. This polling is already done in the
3298 	 * dwc3_send_gadget_ep_cmd() function so if the mode is
3299 	 * enabled, the EndTransfer command will have completed upon
3300 	 * returning from this function.
3301 	 *
3302 	 * This mode is NOT available on the DWC_usb31 IP.
3303 	 */
3304 
3305 	cmd = DWC3_DEPCMD_ENDTRANSFER;
3306 	cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
3307 	cmd |= interrupt ? DWC3_DEPCMD_CMDIOC : 0;
3308 	cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
3309 	memset(&params, 0, sizeof(params));
3310 	ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
3311 	WARN_ON_ONCE(ret);
3312 	dep->resource_index = 0;
3313 
3314 	/*
3315 	 * The END_TRANSFER command will cause the controller to generate a
3316 	 * NoStream Event, and it's not due to the host DP NoStream rejection.
3317 	 * Ignore the next NoStream event.
3318 	 */
3319 	if (dep->stream_capable)
3320 		dep->flags |= DWC3_EP_IGNORE_NEXT_NOSTREAM;
3321 
3322 	if (!interrupt)
3323 		dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
3324 	else
3325 		dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
3326 }
3327 
3328 static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
3329 {
3330 	u32 epnum;
3331 
3332 	for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
3333 		struct dwc3_ep *dep;
3334 		int ret;
3335 
3336 		dep = dwc->eps[epnum];
3337 		if (!dep)
3338 			continue;
3339 
3340 		if (!(dep->flags & DWC3_EP_STALL))
3341 			continue;
3342 
3343 		dep->flags &= ~DWC3_EP_STALL;
3344 
3345 		ret = dwc3_send_clear_stall_ep_cmd(dep);
3346 		WARN_ON_ONCE(ret);
3347 	}
3348 }
3349 
3350 static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
3351 {
3352 	int			reg;
3353 
3354 	dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RX_DET);
3355 
3356 	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3357 	reg &= ~DWC3_DCTL_INITU1ENA;
3358 	reg &= ~DWC3_DCTL_INITU2ENA;
3359 	dwc3_gadget_dctl_write_safe(dwc, reg);
3360 
3361 	dwc3_disconnect_gadget(dwc);
3362 
3363 	dwc->gadget->speed = USB_SPEED_UNKNOWN;
3364 	dwc->setup_packet_pending = false;
3365 	usb_gadget_set_state(dwc->gadget, USB_STATE_NOTATTACHED);
3366 
3367 	dwc->connected = false;
3368 }
3369 
3370 static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
3371 {
3372 	u32			reg;
3373 
3374 	/*
3375 	 * Ideally, dwc3_reset_gadget() would trigger the function
3376 	 * drivers to stop any active transfers through ep disable.
3377 	 * However, for functions which defer ep disable, such as mass
3378 	 * storage, we will need to rely on the call to stop active
3379 	 * transfers here, and avoid allowing of request queuing.
3380 	 */
3381 	dwc->connected = false;
3382 
3383 	/*
3384 	 * WORKAROUND: DWC3 revisions <1.88a have an issue which
3385 	 * would cause a missing Disconnect Event if there's a
3386 	 * pending Setup Packet in the FIFO.
3387 	 *
3388 	 * There's no suggested workaround on the official Bug
3389 	 * report, which states that "unless the driver/application
3390 	 * is doing any special handling of a disconnect event,
3391 	 * there is no functional issue".
3392 	 *
3393 	 * Unfortunately, it turns out that we _do_ some special
3394 	 * handling of a disconnect event, namely complete all
3395 	 * pending transfers, notify gadget driver of the
3396 	 * disconnection, and so on.
3397 	 *
3398 	 * Our suggested workaround is to follow the Disconnect
3399 	 * Event steps here, instead, based on a setup_packet_pending
3400 	 * flag. Such flag gets set whenever we have a SETUP_PENDING
3401 	 * status for EP0 TRBs and gets cleared on XferComplete for the
3402 	 * same endpoint.
3403 	 *
3404 	 * Refers to:
3405 	 *
3406 	 * STAR#9000466709: RTL: Device : Disconnect event not
3407 	 * generated if setup packet pending in FIFO
3408 	 */
3409 	if (DWC3_VER_IS_PRIOR(DWC3, 188A)) {
3410 		if (dwc->setup_packet_pending)
3411 			dwc3_gadget_disconnect_interrupt(dwc);
3412 	}
3413 
3414 	dwc3_reset_gadget(dwc);
3415 	/*
3416 	 * In the Synopsis DesignWare Cores USB3 Databook Rev. 3.30a
3417 	 * Section 4.1.2 Table 4-2, it states that during a USB reset, the SW
3418 	 * needs to ensure that it sends "a DEPENDXFER command for any active
3419 	 * transfers."
3420 	 */
3421 	dwc3_stop_active_transfers(dwc);
3422 	dwc->connected = true;
3423 
3424 	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3425 	reg &= ~DWC3_DCTL_TSTCTRL_MASK;
3426 	dwc3_gadget_dctl_write_safe(dwc, reg);
3427 	dwc->test_mode = false;
3428 	dwc3_clear_stall_all_ep(dwc);
3429 
3430 	/* Reset device address to zero */
3431 	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
3432 	reg &= ~(DWC3_DCFG_DEVADDR_MASK);
3433 	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
3434 }
3435 
3436 static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
3437 {
3438 	struct dwc3_ep		*dep;
3439 	int			ret;
3440 	u32			reg;
3441 	u8			lanes = 1;
3442 	u8			speed;
3443 
3444 	reg = dwc3_readl(dwc->regs, DWC3_DSTS);
3445 	speed = reg & DWC3_DSTS_CONNECTSPD;
3446 	dwc->speed = speed;
3447 
3448 	if (DWC3_IP_IS(DWC32))
3449 		lanes = DWC3_DSTS_CONNLANES(reg) + 1;
3450 
3451 	dwc->gadget->ssp_rate = USB_SSP_GEN_UNKNOWN;
3452 
3453 	/*
3454 	 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
3455 	 * each time on Connect Done.
3456 	 *
3457 	 * Currently we always use the reset value. If any platform
3458 	 * wants to set this to a different value, we need to add a
3459 	 * setting and update GCTL.RAMCLKSEL here.
3460 	 */
3461 
3462 	switch (speed) {
3463 	case DWC3_DSTS_SUPERSPEED_PLUS:
3464 		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
3465 		dwc->gadget->ep0->maxpacket = 512;
3466 		dwc->gadget->speed = USB_SPEED_SUPER_PLUS;
3467 
3468 		if (lanes > 1)
3469 			dwc->gadget->ssp_rate = USB_SSP_GEN_2x2;
3470 		else
3471 			dwc->gadget->ssp_rate = USB_SSP_GEN_2x1;
3472 		break;
3473 	case DWC3_DSTS_SUPERSPEED:
3474 		/*
3475 		 * WORKAROUND: DWC3 revisions <1.90a have an issue which
3476 		 * would cause a missing USB3 Reset event.
3477 		 *
3478 		 * In such situations, we should force a USB3 Reset
3479 		 * event by calling our dwc3_gadget_reset_interrupt()
3480 		 * routine.
3481 		 *
3482 		 * Refers to:
3483 		 *
3484 		 * STAR#9000483510: RTL: SS : USB3 reset event may
3485 		 * not be generated always when the link enters poll
3486 		 */
3487 		if (DWC3_VER_IS_PRIOR(DWC3, 190A))
3488 			dwc3_gadget_reset_interrupt(dwc);
3489 
3490 		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
3491 		dwc->gadget->ep0->maxpacket = 512;
3492 		dwc->gadget->speed = USB_SPEED_SUPER;
3493 
3494 		if (lanes > 1) {
3495 			dwc->gadget->speed = USB_SPEED_SUPER_PLUS;
3496 			dwc->gadget->ssp_rate = USB_SSP_GEN_1x2;
3497 		}
3498 		break;
3499 	case DWC3_DSTS_HIGHSPEED:
3500 		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
3501 		dwc->gadget->ep0->maxpacket = 64;
3502 		dwc->gadget->speed = USB_SPEED_HIGH;
3503 		break;
3504 	case DWC3_DSTS_FULLSPEED:
3505 		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
3506 		dwc->gadget->ep0->maxpacket = 64;
3507 		dwc->gadget->speed = USB_SPEED_FULL;
3508 		break;
3509 	}
3510 
3511 	dwc->eps[1]->endpoint.maxpacket = dwc->gadget->ep0->maxpacket;
3512 
3513 	/* Enable USB2 LPM Capability */
3514 
3515 	if (!DWC3_VER_IS_WITHIN(DWC3, ANY, 194A) &&
3516 	    !dwc->usb2_gadget_lpm_disable &&
3517 	    (speed != DWC3_DSTS_SUPERSPEED) &&
3518 	    (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
3519 		reg = dwc3_readl(dwc->regs, DWC3_DCFG);
3520 		reg |= DWC3_DCFG_LPM_CAP;
3521 		dwc3_writel(dwc->regs, DWC3_DCFG, reg);
3522 
3523 		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3524 		reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
3525 
3526 		reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold |
3527 					    (dwc->is_utmi_l1_suspend << 4));
3528 
3529 		/*
3530 		 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
3531 		 * DCFG.LPMCap is set, core responses with an ACK and the
3532 		 * BESL value in the LPM token is less than or equal to LPM
3533 		 * NYET threshold.
3534 		 */
3535 		WARN_ONCE(DWC3_VER_IS_PRIOR(DWC3, 240A) && dwc->has_lpm_erratum,
3536 				"LPM Erratum not available on dwc3 revisions < 2.40a\n");
3537 
3538 		if (dwc->has_lpm_erratum && !DWC3_VER_IS_PRIOR(DWC3, 240A))
3539 			reg |= DWC3_DCTL_NYET_THRES(dwc->lpm_nyet_threshold);
3540 
3541 		dwc3_gadget_dctl_write_safe(dwc, reg);
3542 	} else {
3543 		if (dwc->usb2_gadget_lpm_disable) {
3544 			reg = dwc3_readl(dwc->regs, DWC3_DCFG);
3545 			reg &= ~DWC3_DCFG_LPM_CAP;
3546 			dwc3_writel(dwc->regs, DWC3_DCFG, reg);
3547 		}
3548 
3549 		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3550 		reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
3551 		dwc3_gadget_dctl_write_safe(dwc, reg);
3552 	}
3553 
3554 	dep = dwc->eps[0];
3555 	ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
3556 	if (ret) {
3557 		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
3558 		return;
3559 	}
3560 
3561 	dep = dwc->eps[1];
3562 	ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
3563 	if (ret) {
3564 		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
3565 		return;
3566 	}
3567 
3568 	/*
3569 	 * Configure PHY via GUSB3PIPECTLn if required.
3570 	 *
3571 	 * Update GTXFIFOSIZn
3572 	 *
3573 	 * In both cases reset values should be sufficient.
3574 	 */
3575 }
3576 
3577 static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
3578 {
3579 	/*
3580 	 * TODO take core out of low power mode when that's
3581 	 * implemented.
3582 	 */
3583 
3584 	if (dwc->gadget_driver && dwc->gadget_driver->resume) {
3585 		spin_unlock(&dwc->lock);
3586 		dwc->gadget_driver->resume(dwc->gadget);
3587 		spin_lock(&dwc->lock);
3588 	}
3589 }
3590 
3591 static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
3592 		unsigned int evtinfo)
3593 {
3594 	enum dwc3_link_state	next = evtinfo & DWC3_LINK_STATE_MASK;
3595 	unsigned int		pwropt;
3596 
3597 	/*
3598 	 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
3599 	 * Hibernation mode enabled which would show up when device detects
3600 	 * host-initiated U3 exit.
3601 	 *
3602 	 * In that case, device will generate a Link State Change Interrupt
3603 	 * from U3 to RESUME which is only necessary if Hibernation is
3604 	 * configured in.
3605 	 *
3606 	 * There are no functional changes due to such spurious event and we
3607 	 * just need to ignore it.
3608 	 *
3609 	 * Refers to:
3610 	 *
3611 	 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
3612 	 * operational mode
3613 	 */
3614 	pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
3615 	if (DWC3_VER_IS_PRIOR(DWC3, 250A) &&
3616 			(pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
3617 		if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
3618 				(next == DWC3_LINK_STATE_RESUME)) {
3619 			return;
3620 		}
3621 	}
3622 
3623 	/*
3624 	 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
3625 	 * on the link partner, the USB session might do multiple entry/exit
3626 	 * of low power states before a transfer takes place.
3627 	 *
3628 	 * Due to this problem, we might experience lower throughput. The
3629 	 * suggested workaround is to disable DCTL[12:9] bits if we're
3630 	 * transitioning from U1/U2 to U0 and enable those bits again
3631 	 * after a transfer completes and there are no pending transfers
3632 	 * on any of the enabled endpoints.
3633 	 *
3634 	 * This is the first half of that workaround.
3635 	 *
3636 	 * Refers to:
3637 	 *
3638 	 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
3639 	 * core send LGO_Ux entering U0
3640 	 */
3641 	if (DWC3_VER_IS_PRIOR(DWC3, 183A)) {
3642 		if (next == DWC3_LINK_STATE_U0) {
3643 			u32	u1u2;
3644 			u32	reg;
3645 
3646 			switch (dwc->link_state) {
3647 			case DWC3_LINK_STATE_U1:
3648 			case DWC3_LINK_STATE_U2:
3649 				reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3650 				u1u2 = reg & (DWC3_DCTL_INITU2ENA
3651 						| DWC3_DCTL_ACCEPTU2ENA
3652 						| DWC3_DCTL_INITU1ENA
3653 						| DWC3_DCTL_ACCEPTU1ENA);
3654 
3655 				if (!dwc->u1u2)
3656 					dwc->u1u2 = reg & u1u2;
3657 
3658 				reg &= ~u1u2;
3659 
3660 				dwc3_gadget_dctl_write_safe(dwc, reg);
3661 				break;
3662 			default:
3663 				/* do nothing */
3664 				break;
3665 			}
3666 		}
3667 	}
3668 
3669 	switch (next) {
3670 	case DWC3_LINK_STATE_U1:
3671 		if (dwc->speed == USB_SPEED_SUPER)
3672 			dwc3_suspend_gadget(dwc);
3673 		break;
3674 	case DWC3_LINK_STATE_U2:
3675 	case DWC3_LINK_STATE_U3:
3676 		dwc3_suspend_gadget(dwc);
3677 		break;
3678 	case DWC3_LINK_STATE_RESUME:
3679 		dwc3_resume_gadget(dwc);
3680 		break;
3681 	default:
3682 		/* do nothing */
3683 		break;
3684 	}
3685 
3686 	dwc->link_state = next;
3687 }
3688 
3689 static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
3690 					  unsigned int evtinfo)
3691 {
3692 	enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
3693 
3694 	if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
3695 		dwc3_suspend_gadget(dwc);
3696 
3697 	dwc->link_state = next;
3698 }
3699 
3700 static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
3701 		unsigned int evtinfo)
3702 {
3703 	unsigned int is_ss = evtinfo & BIT(4);
3704 
3705 	/*
3706 	 * WORKAROUND: DWC3 revison 2.20a with hibernation support
3707 	 * have a known issue which can cause USB CV TD.9.23 to fail
3708 	 * randomly.
3709 	 *
3710 	 * Because of this issue, core could generate bogus hibernation
3711 	 * events which SW needs to ignore.
3712 	 *
3713 	 * Refers to:
3714 	 *
3715 	 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
3716 	 * Device Fallback from SuperSpeed
3717 	 */
3718 	if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
3719 		return;
3720 
3721 	/* enter hibernation here */
3722 }
3723 
3724 static void dwc3_gadget_interrupt(struct dwc3 *dwc,
3725 		const struct dwc3_event_devt *event)
3726 {
3727 	switch (event->type) {
3728 	case DWC3_DEVICE_EVENT_DISCONNECT:
3729 		dwc3_gadget_disconnect_interrupt(dwc);
3730 		break;
3731 	case DWC3_DEVICE_EVENT_RESET:
3732 		dwc3_gadget_reset_interrupt(dwc);
3733 		break;
3734 	case DWC3_DEVICE_EVENT_CONNECT_DONE:
3735 		dwc3_gadget_conndone_interrupt(dwc);
3736 		break;
3737 	case DWC3_DEVICE_EVENT_WAKEUP:
3738 		dwc3_gadget_wakeup_interrupt(dwc);
3739 		break;
3740 	case DWC3_DEVICE_EVENT_HIBER_REQ:
3741 		if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
3742 					"unexpected hibernation event\n"))
3743 			break;
3744 
3745 		dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
3746 		break;
3747 	case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
3748 		dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
3749 		break;
3750 	case DWC3_DEVICE_EVENT_SUSPEND:
3751 		/* It changed to be suspend event for version 2.30a and above */
3752 		if (!DWC3_VER_IS_PRIOR(DWC3, 230A)) {
3753 			/*
3754 			 * Ignore suspend event until the gadget enters into
3755 			 * USB_STATE_CONFIGURED state.
3756 			 */
3757 			if (dwc->gadget->state >= USB_STATE_CONFIGURED)
3758 				dwc3_gadget_suspend_interrupt(dwc,
3759 						event->event_info);
3760 		}
3761 		break;
3762 	case DWC3_DEVICE_EVENT_SOF:
3763 	case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
3764 	case DWC3_DEVICE_EVENT_CMD_CMPL:
3765 	case DWC3_DEVICE_EVENT_OVERFLOW:
3766 		break;
3767 	default:
3768 		dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
3769 	}
3770 }
3771 
3772 static void dwc3_process_event_entry(struct dwc3 *dwc,
3773 		const union dwc3_event *event)
3774 {
3775 	trace_dwc3_event(event->raw, dwc);
3776 
3777 	if (!event->type.is_devspec)
3778 		dwc3_endpoint_interrupt(dwc, &event->depevt);
3779 	else if (event->type.type == DWC3_EVENT_TYPE_DEV)
3780 		dwc3_gadget_interrupt(dwc, &event->devt);
3781 	else
3782 		dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
3783 }
3784 
3785 static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
3786 {
3787 	struct dwc3 *dwc = evt->dwc;
3788 	irqreturn_t ret = IRQ_NONE;
3789 	int left;
3790 	u32 reg;
3791 
3792 	left = evt->count;
3793 
3794 	if (!(evt->flags & DWC3_EVENT_PENDING))
3795 		return IRQ_NONE;
3796 
3797 	while (left > 0) {
3798 		union dwc3_event event;
3799 
3800 		event.raw = *(u32 *) (evt->cache + evt->lpos);
3801 
3802 		dwc3_process_event_entry(dwc, &event);
3803 
3804 		/*
3805 		 * FIXME we wrap around correctly to the next entry as
3806 		 * almost all entries are 4 bytes in size. There is one
3807 		 * entry which has 12 bytes which is a regular entry
3808 		 * followed by 8 bytes data. ATM I don't know how
3809 		 * things are organized if we get next to the a
3810 		 * boundary so I worry about that once we try to handle
3811 		 * that.
3812 		 */
3813 		evt->lpos = (evt->lpos + 4) % evt->length;
3814 		left -= 4;
3815 	}
3816 
3817 	evt->count = 0;
3818 	evt->flags &= ~DWC3_EVENT_PENDING;
3819 	ret = IRQ_HANDLED;
3820 
3821 	/* Unmask interrupt */
3822 	reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
3823 	reg &= ~DWC3_GEVNTSIZ_INTMASK;
3824 	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
3825 
3826 	if (dwc->imod_interval) {
3827 		dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
3828 		dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
3829 	}
3830 
3831 	return ret;
3832 }
3833 
3834 static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
3835 {
3836 	struct dwc3_event_buffer *evt = _evt;
3837 	struct dwc3 *dwc = evt->dwc;
3838 	unsigned long flags;
3839 	irqreturn_t ret = IRQ_NONE;
3840 
3841 	spin_lock_irqsave(&dwc->lock, flags);
3842 	ret = dwc3_process_event_buf(evt);
3843 	spin_unlock_irqrestore(&dwc->lock, flags);
3844 
3845 	return ret;
3846 }
3847 
3848 static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
3849 {
3850 	struct dwc3 *dwc = evt->dwc;
3851 	u32 amount;
3852 	u32 count;
3853 	u32 reg;
3854 
3855 	if (pm_runtime_suspended(dwc->dev)) {
3856 		pm_runtime_get(dwc->dev);
3857 		disable_irq_nosync(dwc->irq_gadget);
3858 		dwc->pending_events = true;
3859 		return IRQ_HANDLED;
3860 	}
3861 
3862 	/*
3863 	 * With PCIe legacy interrupt, test shows that top-half irq handler can
3864 	 * be called again after HW interrupt deassertion. Check if bottom-half
3865 	 * irq event handler completes before caching new event to prevent
3866 	 * losing events.
3867 	 */
3868 	if (evt->flags & DWC3_EVENT_PENDING)
3869 		return IRQ_HANDLED;
3870 
3871 	count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
3872 	count &= DWC3_GEVNTCOUNT_MASK;
3873 	if (!count)
3874 		return IRQ_NONE;
3875 
3876 	evt->count = count;
3877 	evt->flags |= DWC3_EVENT_PENDING;
3878 
3879 	/* Mask interrupt */
3880 	reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
3881 	reg |= DWC3_GEVNTSIZ_INTMASK;
3882 	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
3883 
3884 	amount = min(count, evt->length - evt->lpos);
3885 	memcpy(evt->cache + evt->lpos, evt->buf + evt->lpos, amount);
3886 
3887 	if (amount < count)
3888 		memcpy(evt->cache, evt->buf, count - amount);
3889 
3890 	dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);
3891 
3892 	return IRQ_WAKE_THREAD;
3893 }
3894 
3895 static irqreturn_t dwc3_interrupt(int irq, void *_evt)
3896 {
3897 	struct dwc3_event_buffer	*evt = _evt;
3898 
3899 	return dwc3_check_event_buf(evt);
3900 }
3901 
3902 static int dwc3_gadget_get_irq(struct dwc3 *dwc)
3903 {
3904 	struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
3905 	int irq;
3906 
3907 	irq = platform_get_irq_byname_optional(dwc3_pdev, "peripheral");
3908 	if (irq > 0)
3909 		goto out;
3910 
3911 	if (irq == -EPROBE_DEFER)
3912 		goto out;
3913 
3914 	irq = platform_get_irq_byname_optional(dwc3_pdev, "dwc_usb3");
3915 	if (irq > 0)
3916 		goto out;
3917 
3918 	if (irq == -EPROBE_DEFER)
3919 		goto out;
3920 
3921 	irq = platform_get_irq(dwc3_pdev, 0);
3922 	if (irq > 0)
3923 		goto out;
3924 
3925 	if (!irq)
3926 		irq = -EINVAL;
3927 
3928 out:
3929 	return irq;
3930 }
3931 
3932 static void dwc_gadget_release(struct device *dev)
3933 {
3934 	struct usb_gadget *gadget = container_of(dev, struct usb_gadget, dev);
3935 
3936 	kfree(gadget);
3937 }
3938 
3939 /**
3940  * dwc3_gadget_init - initializes gadget related registers
3941  * @dwc: pointer to our controller context structure
3942  *
3943  * Returns 0 on success otherwise negative errno.
3944  */
3945 int dwc3_gadget_init(struct dwc3 *dwc)
3946 {
3947 	int ret;
3948 	int irq;
3949 	struct device *dev;
3950 
3951 	irq = dwc3_gadget_get_irq(dwc);
3952 	if (irq < 0) {
3953 		ret = irq;
3954 		goto err0;
3955 	}
3956 
3957 	dwc->irq_gadget = irq;
3958 
3959 	dwc->ep0_trb = dma_alloc_coherent(dwc->sysdev,
3960 					  sizeof(*dwc->ep0_trb) * 2,
3961 					  &dwc->ep0_trb_addr, GFP_KERNEL);
3962 	if (!dwc->ep0_trb) {
3963 		dev_err(dwc->dev, "failed to allocate ep0 trb\n");
3964 		ret = -ENOMEM;
3965 		goto err0;
3966 	}
3967 
3968 	dwc->setup_buf = kzalloc(DWC3_EP0_SETUP_SIZE, GFP_KERNEL);
3969 	if (!dwc->setup_buf) {
3970 		ret = -ENOMEM;
3971 		goto err1;
3972 	}
3973 
3974 	dwc->bounce = dma_alloc_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE,
3975 			&dwc->bounce_addr, GFP_KERNEL);
3976 	if (!dwc->bounce) {
3977 		ret = -ENOMEM;
3978 		goto err2;
3979 	}
3980 
3981 	init_completion(&dwc->ep0_in_setup);
3982 	dwc->gadget = kzalloc(sizeof(struct usb_gadget), GFP_KERNEL);
3983 	if (!dwc->gadget) {
3984 		ret = -ENOMEM;
3985 		goto err3;
3986 	}
3987 
3988 
3989 	usb_initialize_gadget(dwc->dev, dwc->gadget, dwc_gadget_release);
3990 	dev				= &dwc->gadget->dev;
3991 	dev->platform_data		= dwc;
3992 	dwc->gadget->ops		= &dwc3_gadget_ops;
3993 	dwc->gadget->speed		= USB_SPEED_UNKNOWN;
3994 	dwc->gadget->ssp_rate		= USB_SSP_GEN_UNKNOWN;
3995 	dwc->gadget->sg_supported	= true;
3996 	dwc->gadget->name		= "dwc3-gadget";
3997 	dwc->gadget->lpm_capable	= !dwc->usb2_gadget_lpm_disable;
3998 
3999 	/*
4000 	 * FIXME We might be setting max_speed to <SUPER, however versions
4001 	 * <2.20a of dwc3 have an issue with metastability (documented
4002 	 * elsewhere in this driver) which tells us we can't set max speed to
4003 	 * anything lower than SUPER.
4004 	 *
4005 	 * Because gadget.max_speed is only used by composite.c and function
4006 	 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
4007 	 * to happen so we avoid sending SuperSpeed Capability descriptor
4008 	 * together with our BOS descriptor as that could confuse host into
4009 	 * thinking we can handle super speed.
4010 	 *
4011 	 * Note that, in fact, we won't even support GetBOS requests when speed
4012 	 * is less than super speed because we don't have means, yet, to tell
4013 	 * composite.c that we are USB 2.0 + LPM ECN.
4014 	 */
4015 	if (DWC3_VER_IS_PRIOR(DWC3, 220A) &&
4016 	    !dwc->dis_metastability_quirk)
4017 		dev_info(dwc->dev, "changing max_speed on rev %08x\n",
4018 				dwc->revision);
4019 
4020 	dwc->gadget->max_speed		= dwc->maximum_speed;
4021 	dwc->gadget->max_ssp_rate	= dwc->max_ssp_rate;
4022 
4023 	/*
4024 	 * REVISIT: Here we should clear all pending IRQs to be
4025 	 * sure we're starting from a well known location.
4026 	 */
4027 
4028 	ret = dwc3_gadget_init_endpoints(dwc, dwc->num_eps);
4029 	if (ret)
4030 		goto err4;
4031 
4032 	ret = usb_add_gadget(dwc->gadget);
4033 	if (ret) {
4034 		dev_err(dwc->dev, "failed to add gadget\n");
4035 		goto err5;
4036 	}
4037 
4038 	if (DWC3_IP_IS(DWC32) && dwc->maximum_speed == USB_SPEED_SUPER_PLUS)
4039 		dwc3_gadget_set_ssp_rate(dwc->gadget, dwc->max_ssp_rate);
4040 	else
4041 		dwc3_gadget_set_speed(dwc->gadget, dwc->maximum_speed);
4042 
4043 	return 0;
4044 
4045 err5:
4046 	dwc3_gadget_free_endpoints(dwc);
4047 err4:
4048 	usb_put_gadget(dwc->gadget);
4049 err3:
4050 	dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
4051 			dwc->bounce_addr);
4052 
4053 err2:
4054 	kfree(dwc->setup_buf);
4055 
4056 err1:
4057 	dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
4058 			dwc->ep0_trb, dwc->ep0_trb_addr);
4059 
4060 err0:
4061 	return ret;
4062 }
4063 
4064 /* -------------------------------------------------------------------------- */
4065 
4066 void dwc3_gadget_exit(struct dwc3 *dwc)
4067 {
4068 	usb_del_gadget(dwc->gadget);
4069 	dwc3_gadget_free_endpoints(dwc);
4070 	usb_put_gadget(dwc->gadget);
4071 	dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
4072 			  dwc->bounce_addr);
4073 	kfree(dwc->setup_buf);
4074 	dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
4075 			  dwc->ep0_trb, dwc->ep0_trb_addr);
4076 }
4077 
4078 int dwc3_gadget_suspend(struct dwc3 *dwc)
4079 {
4080 	if (!dwc->gadget_driver)
4081 		return 0;
4082 
4083 	dwc3_gadget_run_stop(dwc, false, false);
4084 	dwc3_disconnect_gadget(dwc);
4085 	__dwc3_gadget_stop(dwc);
4086 
4087 	return 0;
4088 }
4089 
4090 int dwc3_gadget_resume(struct dwc3 *dwc)
4091 {
4092 	int			ret;
4093 
4094 	if (!dwc->gadget_driver)
4095 		return 0;
4096 
4097 	ret = __dwc3_gadget_start(dwc);
4098 	if (ret < 0)
4099 		goto err0;
4100 
4101 	ret = dwc3_gadget_run_stop(dwc, true, false);
4102 	if (ret < 0)
4103 		goto err1;
4104 
4105 	return 0;
4106 
4107 err1:
4108 	__dwc3_gadget_stop(dwc);
4109 
4110 err0:
4111 	return ret;
4112 }
4113 
4114 void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
4115 {
4116 	if (dwc->pending_events) {
4117 		dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
4118 		dwc->pending_events = false;
4119 		enable_irq(dwc->irq_gadget);
4120 	}
4121 }
4122