1b33f69f5SNishad Kamdar /* SPDX-License-Identifier: GPL-2.0 */
2bfad65eeSFelipe Balbi /*
372246da4SFelipe Balbi * core.h - DesignWare USB3 DRD Core Header
472246da4SFelipe Balbi *
510623b87SAlexander A. Klimov * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
672246da4SFelipe Balbi *
772246da4SFelipe Balbi * Authors: Felipe Balbi <balbi@ti.com>,
872246da4SFelipe Balbi * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
972246da4SFelipe Balbi */
1072246da4SFelipe Balbi
1172246da4SFelipe Balbi #ifndef __DRIVERS_USB_DWC3_CORE_H
1272246da4SFelipe Balbi #define __DRIVERS_USB_DWC3_CORE_H
1372246da4SFelipe Balbi
1472246da4SFelipe Balbi #include <linux/device.h>
1572246da4SFelipe Balbi #include <linux/spinlock.h>
16f88359e1SYu Chen #include <linux/mutex.h>
17d07e8819SFelipe Balbi #include <linux/ioport.h>
1872246da4SFelipe Balbi #include <linux/list.h>
19ff3f0789SRoger Quadros #include <linux/bitops.h>
2072246da4SFelipe Balbi #include <linux/dma-mapping.h>
2172246da4SFelipe Balbi #include <linux/mm.h>
2272246da4SFelipe Balbi #include <linux/debugfs.h>
2376a638f8SBaolin Wang #include <linux/wait.h>
2441ce1456SRoger Quadros #include <linux/workqueue.h>
2572246da4SFelipe Balbi
2672246da4SFelipe Balbi #include <linux/usb/ch9.h>
2772246da4SFelipe Balbi #include <linux/usb/gadget.h>
28a45c82b8SRuchika Kharwar #include <linux/usb/otg.h>
298a0a1379SYu Chen #include <linux/usb/role.h>
3088bc9d19SHeikki Krogerus #include <linux/ulpi/interface.h>
3172246da4SFelipe Balbi
3257303488SKishon Vijay Abraham I #include <linux/phy/phy.h>
3357303488SKishon Vijay Abraham I
346f0764b5SRay Chi #include <linux/power_supply.h>
356f0764b5SRay Chi
362c4cbe6eSFelipe Balbi #define DWC3_MSG_MAX 500
372c4cbe6eSFelipe Balbi
3872246da4SFelipe Balbi /* Global constants */
39bb014736SBaolin Wang #define DWC3_PULL_UP_TIMEOUT 500 /* ms */
40905dc04eSFelipe Balbi #define DWC3_BOUNCE_SIZE 1024 /* size of a superspeed bulk */
414199c5f8SFelipe Balbi #define DWC3_EP0_SETUP_SIZE 512
4272246da4SFelipe Balbi #define DWC3_ENDPOINTS_NUM 32
4351249dcaSIdo Shayevitz #define DWC3_XHCI_RESOURCES_NUM 2
44d5370106SFelipe Balbi #define DWC3_ISOC_MAX_RETRIES 5
4572246da4SFelipe Balbi
460ffcaf37SFelipe Balbi #define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
47e71d363dSFelipe Balbi #define DWC3_EVENT_BUFFERS_SIZE 4096
4872246da4SFelipe Balbi #define DWC3_EVENT_TYPE_MASK 0xfe
4972246da4SFelipe Balbi
5072246da4SFelipe Balbi #define DWC3_EVENT_TYPE_DEV 0
5172246da4SFelipe Balbi #define DWC3_EVENT_TYPE_CARKIT 3
5272246da4SFelipe Balbi #define DWC3_EVENT_TYPE_I2C 4
5372246da4SFelipe Balbi
5472246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_DISCONNECT 0
5572246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_RESET 1
5672246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_CONNECT_DONE 2
5772246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
5872246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_WAKEUP 4
592c61a8efSPaul Zimmerman #define DWC3_DEVICE_EVENT_HIBER_REQ 5
606f26ebb7SJack Pham #define DWC3_DEVICE_EVENT_SUSPEND 6
6172246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_SOF 7
6272246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
6372246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_CMD_CMPL 10
6472246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_OVERFLOW 11
6572246da4SFelipe Balbi
66f09cc79bSRoger Quadros /* Controller's role while using the OTG block */
67f09cc79bSRoger Quadros #define DWC3_OTG_ROLE_IDLE 0
68f09cc79bSRoger Quadros #define DWC3_OTG_ROLE_HOST 1
69f09cc79bSRoger Quadros #define DWC3_OTG_ROLE_DEVICE 2
70f09cc79bSRoger Quadros
7172246da4SFelipe Balbi #define DWC3_GEVNTCOUNT_MASK 0xfffc
72ff3f0789SRoger Quadros #define DWC3_GEVNTCOUNT_EHB BIT(31)
7372246da4SFelipe Balbi #define DWC3_GSNPSID_MASK 0xffff0000
7472246da4SFelipe Balbi #define DWC3_GSNPSREV_MASK 0xffff
759af21dd6SThinh Nguyen #define DWC3_GSNPS_ID(p) (((p) & DWC3_GSNPSID_MASK) >> 16)
7672246da4SFelipe Balbi
7751249dcaSIdo Shayevitz /* DWC3 registers memory space boundries */
7851249dcaSIdo Shayevitz #define DWC3_XHCI_REGS_START 0x0
7951249dcaSIdo Shayevitz #define DWC3_XHCI_REGS_END 0x7fff
8051249dcaSIdo Shayevitz #define DWC3_GLOBALS_REGS_START 0xc100
8151249dcaSIdo Shayevitz #define DWC3_GLOBALS_REGS_END 0xc6ff
8251249dcaSIdo Shayevitz #define DWC3_DEVICE_REGS_START 0xc700
8351249dcaSIdo Shayevitz #define DWC3_DEVICE_REGS_END 0xcbff
8451249dcaSIdo Shayevitz #define DWC3_OTG_REGS_START 0xcc00
8551249dcaSIdo Shayevitz #define DWC3_OTG_REGS_END 0xccff
8651249dcaSIdo Shayevitz
87ec5eb438SStanley Chang #define DWC3_RTK_RTD_GLOBALS_REGS_START 0x8100
88ec5eb438SStanley Chang
8972246da4SFelipe Balbi /* Global Registers */
9072246da4SFelipe Balbi #define DWC3_GSBUSCFG0 0xc100
9172246da4SFelipe Balbi #define DWC3_GSBUSCFG1 0xc104
9272246da4SFelipe Balbi #define DWC3_GTXTHRCFG 0xc108
9372246da4SFelipe Balbi #define DWC3_GRXTHRCFG 0xc10c
9472246da4SFelipe Balbi #define DWC3_GCTL 0xc110
9572246da4SFelipe Balbi #define DWC3_GEVTEN 0xc114
9672246da4SFelipe Balbi #define DWC3_GSTS 0xc118
97475c8bebSWilliam Wu #define DWC3_GUCTL1 0xc11c
9872246da4SFelipe Balbi #define DWC3_GSNPSID 0xc120
9972246da4SFelipe Balbi #define DWC3_GGPIO 0xc124
10072246da4SFelipe Balbi #define DWC3_GUID 0xc128
10172246da4SFelipe Balbi #define DWC3_GUCTL 0xc12c
10272246da4SFelipe Balbi #define DWC3_GBUSERRADDR0 0xc130
10372246da4SFelipe Balbi #define DWC3_GBUSERRADDR1 0xc134
10472246da4SFelipe Balbi #define DWC3_GPRTBIMAP0 0xc138
10572246da4SFelipe Balbi #define DWC3_GPRTBIMAP1 0xc13c
10672246da4SFelipe Balbi #define DWC3_GHWPARAMS0 0xc140
10772246da4SFelipe Balbi #define DWC3_GHWPARAMS1 0xc144
10872246da4SFelipe Balbi #define DWC3_GHWPARAMS2 0xc148
10972246da4SFelipe Balbi #define DWC3_GHWPARAMS3 0xc14c
11072246da4SFelipe Balbi #define DWC3_GHWPARAMS4 0xc150
11172246da4SFelipe Balbi #define DWC3_GHWPARAMS5 0xc154
11272246da4SFelipe Balbi #define DWC3_GHWPARAMS6 0xc158
11372246da4SFelipe Balbi #define DWC3_GHWPARAMS7 0xc15c
11472246da4SFelipe Balbi #define DWC3_GDBGFIFOSPACE 0xc160
11572246da4SFelipe Balbi #define DWC3_GDBGLTSSM 0xc164
11680b77634SThinh Nguyen #define DWC3_GDBGBMU 0xc16c
11780b77634SThinh Nguyen #define DWC3_GDBGLSPMUX 0xc170
11880b77634SThinh Nguyen #define DWC3_GDBGLSP 0xc174
11980b77634SThinh Nguyen #define DWC3_GDBGEPINFO0 0xc178
12080b77634SThinh Nguyen #define DWC3_GDBGEPINFO1 0xc17c
12172246da4SFelipe Balbi #define DWC3_GPRTBIMAP_HS0 0xc180
12272246da4SFelipe Balbi #define DWC3_GPRTBIMAP_HS1 0xc184
12372246da4SFelipe Balbi #define DWC3_GPRTBIMAP_FS0 0xc188
12472246da4SFelipe Balbi #define DWC3_GPRTBIMAP_FS1 0xc18c
12506281d46SJohn Youn #define DWC3_GUCTL2 0xc19c
12672246da4SFelipe Balbi
127690fb371SJohn Youn #define DWC3_VER_NUMBER 0xc1a0
128690fb371SJohn Youn #define DWC3_VER_TYPE 0xc1a4
129690fb371SJohn Youn
1308261bd4eSRoger Quadros #define DWC3_GUSB2PHYCFG(n) (0xc200 + ((n) * 0x04))
1318261bd4eSRoger Quadros #define DWC3_GUSB2I2CCTL(n) (0xc240 + ((n) * 0x04))
13272246da4SFelipe Balbi
1338261bd4eSRoger Quadros #define DWC3_GUSB2PHYACC(n) (0xc280 + ((n) * 0x04))
13472246da4SFelipe Balbi
1358261bd4eSRoger Quadros #define DWC3_GUSB3PIPECTL(n) (0xc2c0 + ((n) * 0x04))
13672246da4SFelipe Balbi
1378261bd4eSRoger Quadros #define DWC3_GTXFIFOSIZ(n) (0xc300 + ((n) * 0x04))
1388261bd4eSRoger Quadros #define DWC3_GRXFIFOSIZ(n) (0xc380 + ((n) * 0x04))
13972246da4SFelipe Balbi
1408261bd4eSRoger Quadros #define DWC3_GEVNTADRLO(n) (0xc400 + ((n) * 0x10))
1418261bd4eSRoger Quadros #define DWC3_GEVNTADRHI(n) (0xc404 + ((n) * 0x10))
1428261bd4eSRoger Quadros #define DWC3_GEVNTSIZ(n) (0xc408 + ((n) * 0x10))
1438261bd4eSRoger Quadros #define DWC3_GEVNTCOUNT(n) (0xc40c + ((n) * 0x10))
14472246da4SFelipe Balbi
14572246da4SFelipe Balbi #define DWC3_GHWPARAMS8 0xc600
146f580170fSYu Chen #define DWC3_GUCTL3 0xc60c
147db2be4e9SNikhil Badola #define DWC3_GFLADJ 0xc630
148250fdabeSThinh Nguyen #define DWC3_GHWPARAMS9 0xc6e0
14972246da4SFelipe Balbi
15072246da4SFelipe Balbi /* Device Registers */
15172246da4SFelipe Balbi #define DWC3_DCFG 0xc700
15272246da4SFelipe Balbi #define DWC3_DCTL 0xc704
15372246da4SFelipe Balbi #define DWC3_DEVTEN 0xc708
15472246da4SFelipe Balbi #define DWC3_DSTS 0xc70c
15572246da4SFelipe Balbi #define DWC3_DGCMDPAR 0xc710
15672246da4SFelipe Balbi #define DWC3_DGCMD 0xc714
15772246da4SFelipe Balbi #define DWC3_DALEPENA 0xc720
158666f3de7SThinh Nguyen #define DWC3_DCFG1 0xc740 /* DWC_usb32 only */
1592eb88016SFelipe Balbi
1608261bd4eSRoger Quadros #define DWC3_DEP_BASE(n) (0xc800 + ((n) * 0x10))
1612eb88016SFelipe Balbi #define DWC3_DEPCMDPAR2 0x00
1622eb88016SFelipe Balbi #define DWC3_DEPCMDPAR1 0x04
1632eb88016SFelipe Balbi #define DWC3_DEPCMDPAR0 0x08
1642eb88016SFelipe Balbi #define DWC3_DEPCMD 0x0c
16572246da4SFelipe Balbi
1668261bd4eSRoger Quadros #define DWC3_DEV_IMOD(n) (0xca00 + ((n) * 0x4))
167cf40b86bSJohn Youn
16872246da4SFelipe Balbi /* OTG Registers */
16972246da4SFelipe Balbi #define DWC3_OCFG 0xcc00
17072246da4SFelipe Balbi #define DWC3_OCTL 0xcc04
171d4436c3aSGeorge Cherian #define DWC3_OEVT 0xcc08
172d4436c3aSGeorge Cherian #define DWC3_OEVTEN 0xcc0C
173d4436c3aSGeorge Cherian #define DWC3_OSTS 0xcc10
17472246da4SFelipe Balbi
17572246da4SFelipe Balbi /* Bit fields */
17672246da4SFelipe Balbi
177d635db55SPengbo Mu /* Global SoC Bus Configuration INCRx Register 0 */
178d635db55SPengbo Mu #define DWC3_GSBUSCFG0_INCR256BRSTENA (1 << 7) /* INCR256 burst */
179d635db55SPengbo Mu #define DWC3_GSBUSCFG0_INCR128BRSTENA (1 << 6) /* INCR128 burst */
180d635db55SPengbo Mu #define DWC3_GSBUSCFG0_INCR64BRSTENA (1 << 5) /* INCR64 burst */
181d635db55SPengbo Mu #define DWC3_GSBUSCFG0_INCR32BRSTENA (1 << 4) /* INCR32 burst */
182d635db55SPengbo Mu #define DWC3_GSBUSCFG0_INCR16BRSTENA (1 << 3) /* INCR16 burst */
183d635db55SPengbo Mu #define DWC3_GSBUSCFG0_INCR8BRSTENA (1 << 2) /* INCR8 burst */
184d635db55SPengbo Mu #define DWC3_GSBUSCFG0_INCR4BRSTENA (1 << 1) /* INCR4 burst */
185d635db55SPengbo Mu #define DWC3_GSBUSCFG0_INCRBRSTENA (1 << 0) /* undefined length enable */
186d635db55SPengbo Mu #define DWC3_GSBUSCFG0_INCRBRST_MASK 0xff
187d635db55SPengbo Mu
18862ba09d6SThinh Nguyen /* Global Debug LSP MUX Select */
18962ba09d6SThinh Nguyen #define DWC3_GDBGLSPMUX_ENDBC BIT(15) /* Host only */
19062ba09d6SThinh Nguyen #define DWC3_GDBGLSPMUX_HOSTSELECT(n) ((n) & 0x3fff)
19162ba09d6SThinh Nguyen #define DWC3_GDBGLSPMUX_DEVSELECT(n) (((n) & 0xf) << 4)
19262ba09d6SThinh Nguyen #define DWC3_GDBGLSPMUX_EPSELECT(n) ((n) & 0xf)
19362ba09d6SThinh Nguyen
194cf6d867dSFelipe Balbi /* Global Debug Queue/FIFO Space Available Register */
195cf6d867dSFelipe Balbi #define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
196cf6d867dSFelipe Balbi #define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
197cf6d867dSFelipe Balbi #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
198cf6d867dSFelipe Balbi
1992c85a181SThinh Nguyen #define DWC3_TXFIFO 0
2002c85a181SThinh Nguyen #define DWC3_RXFIFO 1
201b16ea8b9SThinh Nguyen #define DWC3_TXREQQ 2
202b16ea8b9SThinh Nguyen #define DWC3_RXREQQ 3
203b16ea8b9SThinh Nguyen #define DWC3_RXINFOQ 4
204b16ea8b9SThinh Nguyen #define DWC3_PSTATQ 5
205b16ea8b9SThinh Nguyen #define DWC3_DESCFETCHQ 6
206b16ea8b9SThinh Nguyen #define DWC3_EVENTQ 7
207b16ea8b9SThinh Nguyen #define DWC3_AUXEVENTQ 8
208cf6d867dSFelipe Balbi
2092a58f9c1SFelipe Balbi /* Global RX Threshold Configuration Register */
2102a58f9c1SFelipe Balbi #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
2112a58f9c1SFelipe Balbi #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
212ff3f0789SRoger Quadros #define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29)
2132a58f9c1SFelipe Balbi
214a9876332SStanley Chang /* Global TX Threshold Configuration Register */
215a9876332SStanley Chang #define DWC3_GTXTHRCFG_MAXTXBURSTSIZE(n) (((n) & 0xff) << 16)
216a9876332SStanley Chang #define DWC3_GTXTHRCFG_TXPKTCNT(n) (((n) & 0xf) << 24)
217a9876332SStanley Chang #define DWC3_GTXTHRCFG_PKTCNTSEL BIT(29)
218a9876332SStanley Chang
2192fbc5bdcSThinh Nguyen /* Global RX Threshold Configuration Register for DWC_usb31 only */
2202fbc5bdcSThinh Nguyen #define DWC31_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 16)
2212fbc5bdcSThinh Nguyen #define DWC31_GRXTHRCFG_RXPKTCNT(n) (((n) & 0x1f) << 21)
2222fbc5bdcSThinh Nguyen #define DWC31_GRXTHRCFG_PKTCNTSEL BIT(26)
2232fbc5bdcSThinh Nguyen #define DWC31_RXTHRNUMPKTSEL_HS_PRD BIT(15)
2242fbc5bdcSThinh Nguyen #define DWC31_RXTHRNUMPKT_HS_PRD(n) (((n) & 0x3) << 13)
2252fbc5bdcSThinh Nguyen #define DWC31_RXTHRNUMPKTSEL_PRD BIT(10)
2262fbc5bdcSThinh Nguyen #define DWC31_RXTHRNUMPKT_PRD(n) (((n) & 0x1f) << 5)
2272fbc5bdcSThinh Nguyen #define DWC31_MAXRXBURSTSIZE_PRD(n) ((n) & 0x1f)
2282fbc5bdcSThinh Nguyen
2296743e817SThinh Nguyen /* Global TX Threshold Configuration Register for DWC_usb31 only */
2306743e817SThinh Nguyen #define DWC31_GTXTHRCFG_MAXTXBURSTSIZE(n) (((n) & 0x1f) << 16)
2316743e817SThinh Nguyen #define DWC31_GTXTHRCFG_TXPKTCNT(n) (((n) & 0x1f) << 21)
2326743e817SThinh Nguyen #define DWC31_GTXTHRCFG_PKTCNTSEL BIT(26)
2336743e817SThinh Nguyen #define DWC31_TXTHRNUMPKTSEL_HS_PRD BIT(15)
2346743e817SThinh Nguyen #define DWC31_TXTHRNUMPKT_HS_PRD(n) (((n) & 0x3) << 13)
2356743e817SThinh Nguyen #define DWC31_TXTHRNUMPKTSEL_PRD BIT(10)
2366743e817SThinh Nguyen #define DWC31_TXTHRNUMPKT_PRD(n) (((n) & 0x1f) << 5)
2376743e817SThinh Nguyen #define DWC31_MAXTXBURSTSIZE_PRD(n) ((n) & 0x1f)
2386743e817SThinh Nguyen
23972246da4SFelipe Balbi /* Global Configuration Register */
2401d046793SPaul Zimmerman #define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
2413497b9a5SLi Jun #define DWC3_GCTL_PWRDNSCALE_MASK GENMASK(31, 19)
242ff3f0789SRoger Quadros #define DWC3_GCTL_U2RSTECN BIT(16)
2431d046793SPaul Zimmerman #define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
24472246da4SFelipe Balbi #define DWC3_GCTL_CLK_BUS (0)
24572246da4SFelipe Balbi #define DWC3_GCTL_CLK_PIPE (1)
24672246da4SFelipe Balbi #define DWC3_GCTL_CLK_PIPEHALF (2)
24772246da4SFelipe Balbi #define DWC3_GCTL_CLK_MASK (3)
24872246da4SFelipe Balbi
2490b9fe32dSFelipe Balbi #define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
2501d046793SPaul Zimmerman #define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
25172246da4SFelipe Balbi #define DWC3_GCTL_PRTCAP_HOST 1
25272246da4SFelipe Balbi #define DWC3_GCTL_PRTCAP_DEVICE 2
25372246da4SFelipe Balbi #define DWC3_GCTL_PRTCAP_OTG 3
25472246da4SFelipe Balbi
255ff3f0789SRoger Quadros #define DWC3_GCTL_CORESOFTRESET BIT(11)
256ff3f0789SRoger Quadros #define DWC3_GCTL_SOFITPSYNC BIT(10)
2571d046793SPaul Zimmerman #define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
2583e87c42aSPaul Zimmerman #define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
259ff3f0789SRoger Quadros #define DWC3_GCTL_DISSCRAMBLE BIT(3)
260ff3f0789SRoger Quadros #define DWC3_GCTL_U2EXIT_LFPS BIT(2)
261ff3f0789SRoger Quadros #define DWC3_GCTL_GBLHIBERNATIONEN BIT(1)
262ff3f0789SRoger Quadros #define DWC3_GCTL_DSBLCLKGTNG BIT(0)
26372246da4SFelipe Balbi
2640bb39ca1SJohn Youn /* Global User Control 1 Register */
265843714bbSJack Pham #define DWC3_GUCTL1_DEV_DECOUPLE_L1L2_EVT BIT(31)
26665db7a0cSWilliam Wu #define DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS BIT(28)
26762b20e6eSBin Yang #define DWC3_GUCTL1_DEV_FORCE_20_CLK_FOR_30_CLK BIT(26)
268ff3f0789SRoger Quadros #define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW BIT(24)
269843714bbSJack Pham #define DWC3_GUCTL1_PARKMODE_DISABLE_SS BIT(17)
270d21a797aSStanley Chang #define DWC3_GUCTL1_PARKMODE_DISABLE_HS BIT(16)
27163d7f981SPiyush Mehta #define DWC3_GUCTL1_RESUME_OPMODE_HS_HOST BIT(10)
2720bb39ca1SJohn Youn
2734cff75c7SRoger Quadros /* Global Status Register */
2744cff75c7SRoger Quadros #define DWC3_GSTS_OTG_IP BIT(10)
2754cff75c7SRoger Quadros #define DWC3_GSTS_BC_IP BIT(9)
2764cff75c7SRoger Quadros #define DWC3_GSTS_ADP_IP BIT(8)
2774cff75c7SRoger Quadros #define DWC3_GSTS_HOST_IP BIT(7)
2784cff75c7SRoger Quadros #define DWC3_GSTS_DEVICE_IP BIT(6)
2794cff75c7SRoger Quadros #define DWC3_GSTS_CSR_TIMEOUT BIT(5)
2804cff75c7SRoger Quadros #define DWC3_GSTS_BUS_ERR_ADDR_VLD BIT(4)
28162ba09d6SThinh Nguyen #define DWC3_GSTS_CURMOD(n) ((n) & 0x3)
28262ba09d6SThinh Nguyen #define DWC3_GSTS_CURMOD_DEVICE 0
28362ba09d6SThinh Nguyen #define DWC3_GSTS_CURMOD_HOST 1
2844cff75c7SRoger Quadros
28572246da4SFelipe Balbi /* Global USB2 PHY Configuration Register */
286ff3f0789SRoger Quadros #define DWC3_GUSB2PHYCFG_PHYSOFTRST BIT(31)
287ff3f0789SRoger Quadros #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS BIT(30)
288b84ba26cSPiyush Mehta #define DWC3_GUSB2PHYCFG_ULPIEXTVBUSDRV BIT(17)
289ff3f0789SRoger Quadros #define DWC3_GUSB2PHYCFG_SUSPHY BIT(6)
290ff3f0789SRoger Quadros #define DWC3_GUSB2PHYCFG_ULPI_UTMI BIT(4)
291ff3f0789SRoger Quadros #define DWC3_GUSB2PHYCFG_ENBLSLPM BIT(8)
29232f2ed86SWilliam Wu #define DWC3_GUSB2PHYCFG_PHYIF(n) (n << 3)
29332f2ed86SWilliam Wu #define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1)
29432f2ed86SWilliam Wu #define DWC3_GUSB2PHYCFG_USBTRDTIM(n) (n << 10)
29532f2ed86SWilliam Wu #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
29632f2ed86SWilliam Wu #define USBTRDTIM_UTMI_8_BIT 9
29732f2ed86SWilliam Wu #define USBTRDTIM_UTMI_16_BIT 5
29832f2ed86SWilliam Wu #define UTMI_PHYIF_16_BIT 1
29932f2ed86SWilliam Wu #define UTMI_PHYIF_8_BIT 0
30072246da4SFelipe Balbi
301b5699eeeSHeikki Krogerus /* Global USB2 PHY Vendor Control Register */
302ff3f0789SRoger Quadros #define DWC3_GUSB2PHYACC_NEWREGREQ BIT(25)
303ce722da6SSerge Semin #define DWC3_GUSB2PHYACC_DONE BIT(24)
304ff3f0789SRoger Quadros #define DWC3_GUSB2PHYACC_BUSY BIT(23)
305ff3f0789SRoger Quadros #define DWC3_GUSB2PHYACC_WRITE BIT(22)
306b5699eeeSHeikki Krogerus #define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
307b5699eeeSHeikki Krogerus #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
308b5699eeeSHeikki Krogerus #define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
309b5699eeeSHeikki Krogerus
31072246da4SFelipe Balbi /* Global USB3 PIPE Control Register */
311ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_PHYSOFTRST BIT(31)
312ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_U2SSINP3OK BIT(29)
313ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_DISRXDETINP3 BIT(28)
314ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_UX_EXIT_PX BIT(27)
315ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_REQP1P2P3 BIT(24)
316a2a1d0f5SHuang Rui #define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
317a2a1d0f5SHuang Rui #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
318a2a1d0f5SHuang Rui #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
319ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_DEPOCHANGE BIT(18)
320ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_SUSPHY BIT(17)
321ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_LFPSFILT BIT(9)
322ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_RX_DETOPOLL BIT(8)
3236b6a0c9aSHuang Rui #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
3246b6a0c9aSHuang Rui #define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
32572246da4SFelipe Balbi
326457e84b6SFelipe Balbi /* Global TX Fifo Size Register */
3270cab8d26SThinh Nguyen #define DWC31_GTXFIFOSIZ_TXFRAMNUM BIT(15) /* DWC_usb31 only */
328586f4335SThinh Nguyen #define DWC31_GTXFIFOSIZ_TXFDEP(n) ((n) & 0x7fff) /* DWC_usb31 only */
329586f4335SThinh Nguyen #define DWC3_GTXFIFOSIZ_TXFDEP(n) ((n) & 0xffff)
330457e84b6SFelipe Balbi #define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
331457e84b6SFelipe Balbi
332d94ea531SThinh Nguyen /* Global RX Fifo Size Register */
333d94ea531SThinh Nguyen #define DWC31_GRXFIFOSIZ_RXFDEP(n) ((n) & 0x7fff) /* DWC_usb31 only */
334d94ea531SThinh Nguyen #define DWC3_GRXFIFOSIZ_RXFDEP(n) ((n) & 0xffff)
335d94ea531SThinh Nguyen
33668d6a01bSFelipe Balbi /* Global Event Size Registers */
337ff3f0789SRoger Quadros #define DWC3_GEVNTSIZ_INTMASK BIT(31)
33868d6a01bSFelipe Balbi #define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
33968d6a01bSFelipe Balbi
3404e99472bSFelipe Balbi /* Global HWPARAMS0 Register */
3419d6173e1SThinh Nguyen #define DWC3_GHWPARAMS0_MODE(n) ((n) & 0x3)
3429d6173e1SThinh Nguyen #define DWC3_GHWPARAMS0_MODE_GADGET 0
3439d6173e1SThinh Nguyen #define DWC3_GHWPARAMS0_MODE_HOST 1
3449d6173e1SThinh Nguyen #define DWC3_GHWPARAMS0_MODE_DRD 2
3454e99472bSFelipe Balbi #define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7)
3464e99472bSFelipe Balbi #define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3)
3474e99472bSFelipe Balbi #define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff)
3484e99472bSFelipe Balbi #define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff)
3494e99472bSFelipe Balbi #define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff)
3504e99472bSFelipe Balbi
351aabb7075SFelipe Balbi /* Global HWPARAMS1 Register */
3521d046793SPaul Zimmerman #define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
353aabb7075SFelipe Balbi #define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
354aabb7075SFelipe Balbi #define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
3552c61a8efSPaul Zimmerman #define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
3562c61a8efSPaul Zimmerman #define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
3572c61a8efSPaul Zimmerman #define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
35862ba09d6SThinh Nguyen #define DWC3_GHWPARAMS1_ENDBC BIT(31)
3592c61a8efSPaul Zimmerman
3600e1e5c47SPaul Zimmerman /* Global HWPARAMS3 Register */
3610e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
3620e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
3631f38f88aSJohn Youn #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
3641f38f88aSJohn Youn #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */
3650e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
3660e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
3670e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
3680e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
3690e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
3700e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
3710e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
3720e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
3730e1e5c47SPaul Zimmerman
3742c61a8efSPaul Zimmerman /* Global HWPARAMS4 Register */
3752c61a8efSPaul Zimmerman #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
3762c61a8efSPaul Zimmerman #define DWC3_MAX_HIBER_SCRATCHBUFS 15
377aabb7075SFelipe Balbi
378946bd579SHuang Rui /* Global HWPARAMS6 Register */
3794cff75c7SRoger Quadros #define DWC3_GHWPARAMS6_BCSUPPORT BIT(14)
3804cff75c7SRoger Quadros #define DWC3_GHWPARAMS6_OTG3SUPPORT BIT(13)
3814cff75c7SRoger Quadros #define DWC3_GHWPARAMS6_ADPSUPPORT BIT(12)
3824cff75c7SRoger Quadros #define DWC3_GHWPARAMS6_HNPSUPPORT BIT(11)
3834cff75c7SRoger Quadros #define DWC3_GHWPARAMS6_SRPSUPPORT BIT(10)
384ff3f0789SRoger Quadros #define DWC3_GHWPARAMS6_EN_FPGA BIT(7)
385946bd579SHuang Rui
3864244ba02SThinh Nguyen /* DWC_usb32 only */
3874244ba02SThinh Nguyen #define DWC3_GHWPARAMS6_MDWIDTH(n) ((n) & (0x3 << 8))
3884244ba02SThinh Nguyen
3894e99472bSFelipe Balbi /* Global HWPARAMS7 Register */
3904e99472bSFelipe Balbi #define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff)
3914e99472bSFelipe Balbi #define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff)
3924e99472bSFelipe Balbi
393ddae7979SThinh Nguyen /* Global HWPARAMS9 Register */
394ddae7979SThinh Nguyen #define DWC3_GHWPARAMS9_DEV_TXF_FLUSH_BYPASS BIT(0)
395666f3de7SThinh Nguyen #define DWC3_GHWPARAMS9_DEV_MST BIT(1)
396ddae7979SThinh Nguyen
397db2be4e9SNikhil Badola /* Global Frame Length Adjustment Register */
398ff3f0789SRoger Quadros #define DWC3_GFLADJ_30MHZ_SDBND_SEL BIT(7)
399db2be4e9SNikhil Badola #define DWC3_GFLADJ_30MHZ_MASK 0x3f
400596c8785SSean Anderson #define DWC3_GFLADJ_REFCLK_FLADJ_MASK GENMASK(21, 8)
401a6fc2f1bSAlexander Stein #define DWC3_GFLADJ_REFCLK_LPM_SEL BIT(23)
402596c8785SSean Anderson #define DWC3_GFLADJ_240MHZDECR GENMASK(30, 24)
403596c8785SSean Anderson #define DWC3_GFLADJ_240MHZDECR_PLS1 BIT(31)
404db2be4e9SNikhil Badola
4057bee3188SBalaji Prakash J /* Global User Control Register*/
4067bee3188SBalaji Prakash J #define DWC3_GUCTL_REFCLKPER_MASK 0xffc00000
4077bee3188SBalaji Prakash J #define DWC3_GUCTL_REFCLKPER_SEL 22
4087bee3188SBalaji Prakash J
40906281d46SJohn Youn /* Global User Control Register 2 */
410ff3f0789SRoger Quadros #define DWC3_GUCTL2_RST_ACTBITLATER BIT(14)
4116ef746b0SFaisal Hassan #define DWC3_GUCTL2_LC_TIMER BIT(19)
41206281d46SJohn Youn
413f580170fSYu Chen /* Global User Control Register 3 */
414f580170fSYu Chen #define DWC3_GUCTL3_SPLITDISABLE BIT(14)
415f580170fSYu Chen
41672246da4SFelipe Balbi /* Device Configuration Register */
417072cab8aSThinh Nguyen #define DWC3_DCFG_NUMLANES(n) (((n) & 0x3) << 30) /* DWC_usb32 only */
418072cab8aSThinh Nguyen
41972246da4SFelipe Balbi #define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
42072246da4SFelipe Balbi #define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
42172246da4SFelipe Balbi
42272246da4SFelipe Balbi #define DWC3_DCFG_SPEED_MASK (7 << 0)
4231f38f88aSJohn Youn #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
42472246da4SFelipe Balbi #define DWC3_DCFG_SUPERSPEED (4 << 0)
42572246da4SFelipe Balbi #define DWC3_DCFG_HIGHSPEED (0 << 0)
426ff3f0789SRoger Quadros #define DWC3_DCFG_FULLSPEED BIT(0)
42772246da4SFelipe Balbi
428676e3497SFelipe Balbi #define DWC3_DCFG_NUMP_SHIFT 17
42997398612SDan Carpenter #define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
430676e3497SFelipe Balbi #define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT)
431ff3f0789SRoger Quadros #define DWC3_DCFG_LPM_CAP BIT(22)
432e66bbfb0SThinh Nguyen #define DWC3_DCFG_IGNSTRMPP BIT(23)
4332c61a8efSPaul Zimmerman
43472246da4SFelipe Balbi /* Device Control Register */
435ff3f0789SRoger Quadros #define DWC3_DCTL_RUN_STOP BIT(31)
436ff3f0789SRoger Quadros #define DWC3_DCTL_CSFTRST BIT(30)
437ff3f0789SRoger Quadros #define DWC3_DCTL_LSFTRST BIT(29)
43872246da4SFelipe Balbi
43972246da4SFelipe Balbi #define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
4407e39b817SPratyush Anand #define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
44172246da4SFelipe Balbi
442ff3f0789SRoger Quadros #define DWC3_DCTL_APPL1RES BIT(23)
44372246da4SFelipe Balbi
4442c61a8efSPaul Zimmerman /* These apply for core versions 1.87a and earlier */
4458db7ed15SFelipe Balbi #define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
4468db7ed15SFelipe Balbi #define DWC3_DCTL_TRGTULST(n) ((n) << 17)
4478db7ed15SFelipe Balbi #define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
4488db7ed15SFelipe Balbi #define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
4498db7ed15SFelipe Balbi #define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
4508db7ed15SFelipe Balbi #define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
4518db7ed15SFelipe Balbi #define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
4528db7ed15SFelipe Balbi
4532c61a8efSPaul Zimmerman /* These apply for core versions 1.94a and later */
454c995c81bSAndré Draszik #define DWC3_DCTL_NYET_THRES_MASK (0xf << 20)
4552e487d28SThinh Nguyen #define DWC3_DCTL_NYET_THRES(n) (((n) & 0xf) << 20)
45680caf7d2SHuang Rui
457ff3f0789SRoger Quadros #define DWC3_DCTL_KEEP_CONNECT BIT(19)
458ff3f0789SRoger Quadros #define DWC3_DCTL_L1_HIBER_EN BIT(18)
459ff3f0789SRoger Quadros #define DWC3_DCTL_CRS BIT(17)
460ff3f0789SRoger Quadros #define DWC3_DCTL_CSS BIT(16)
4612c61a8efSPaul Zimmerman
462ff3f0789SRoger Quadros #define DWC3_DCTL_INITU2ENA BIT(12)
463ff3f0789SRoger Quadros #define DWC3_DCTL_ACCEPTU2ENA BIT(11)
464ff3f0789SRoger Quadros #define DWC3_DCTL_INITU1ENA BIT(10)
465ff3f0789SRoger Quadros #define DWC3_DCTL_ACCEPTU1ENA BIT(9)
46672246da4SFelipe Balbi #define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
46772246da4SFelipe Balbi
46872246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
46972246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
47072246da4SFelipe Balbi
47172246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
47272246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
47372246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
47472246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
47572246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
47672246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
47772246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
47872246da4SFelipe Balbi
47972246da4SFelipe Balbi /* Device Event Enable Register */
480ff3f0789SRoger Quadros #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN BIT(12)
481ff3f0789SRoger Quadros #define DWC3_DEVTEN_EVNTOVERFLOWEN BIT(11)
482ff3f0789SRoger Quadros #define DWC3_DEVTEN_CMDCMPLTEN BIT(10)
483ff3f0789SRoger Quadros #define DWC3_DEVTEN_ERRTICERREN BIT(9)
484ff3f0789SRoger Quadros #define DWC3_DEVTEN_SOFEN BIT(7)
4856f26ebb7SJack Pham #define DWC3_DEVTEN_U3L2L1SUSPEN BIT(6)
486ff3f0789SRoger Quadros #define DWC3_DEVTEN_HIBERNATIONREQEVTEN BIT(5)
487ff3f0789SRoger Quadros #define DWC3_DEVTEN_WKUPEVTEN BIT(4)
488ff3f0789SRoger Quadros #define DWC3_DEVTEN_ULSTCNGEN BIT(3)
489ff3f0789SRoger Quadros #define DWC3_DEVTEN_CONNECTDONEEN BIT(2)
490ff3f0789SRoger Quadros #define DWC3_DEVTEN_USBRSTEN BIT(1)
491ff3f0789SRoger Quadros #define DWC3_DEVTEN_DISCONNEVTEN BIT(0)
49272246da4SFelipe Balbi
493f551037cSThinh Nguyen #define DWC3_DSTS_CONNLANES(n) (((n) >> 30) & 0x3) /* DWC_usb32 only */
494f551037cSThinh Nguyen
49572246da4SFelipe Balbi /* Device Status Register */
496ff3f0789SRoger Quadros #define DWC3_DSTS_DCNRD BIT(29)
4972c61a8efSPaul Zimmerman
4982c61a8efSPaul Zimmerman /* This applies for core versions 1.87a and earlier */
499ff3f0789SRoger Quadros #define DWC3_DSTS_PWRUPREQ BIT(24)
5002c61a8efSPaul Zimmerman
5012c61a8efSPaul Zimmerman /* These apply for core versions 1.94a and later */
502ff3f0789SRoger Quadros #define DWC3_DSTS_RSS BIT(25)
503ff3f0789SRoger Quadros #define DWC3_DSTS_SSS BIT(24)
5042c61a8efSPaul Zimmerman
505ff3f0789SRoger Quadros #define DWC3_DSTS_COREIDLE BIT(23)
506ff3f0789SRoger Quadros #define DWC3_DSTS_DEVCTRLHLT BIT(22)
50772246da4SFelipe Balbi
50872246da4SFelipe Balbi #define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
50972246da4SFelipe Balbi #define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
51072246da4SFelipe Balbi
511ff3f0789SRoger Quadros #define DWC3_DSTS_RXFIFOEMPTY BIT(17)
51272246da4SFelipe Balbi
513d05b8182SPratyush Anand #define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
51472246da4SFelipe Balbi #define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
51572246da4SFelipe Balbi
51672246da4SFelipe Balbi #define DWC3_DSTS_CONNECTSPD (7 << 0)
51772246da4SFelipe Balbi
5181f38f88aSJohn Youn #define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
51972246da4SFelipe Balbi #define DWC3_DSTS_SUPERSPEED (4 << 0)
52072246da4SFelipe Balbi #define DWC3_DSTS_HIGHSPEED (0 << 0)
521ff3f0789SRoger Quadros #define DWC3_DSTS_FULLSPEED BIT(0)
52272246da4SFelipe Balbi
52372246da4SFelipe Balbi /* Device Generic Command Register */
52472246da4SFelipe Balbi #define DWC3_DGCMD_SET_LMP 0x01
52572246da4SFelipe Balbi #define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
52672246da4SFelipe Balbi #define DWC3_DGCMD_XMIT_FUNCTION 0x03
5272c61a8efSPaul Zimmerman
5282c61a8efSPaul Zimmerman /* These apply for core versions 1.94a and later */
5292c61a8efSPaul Zimmerman #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
5302c61a8efSPaul Zimmerman #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
5312c61a8efSPaul Zimmerman
53272246da4SFelipe Balbi #define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
53372246da4SFelipe Balbi #define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
53472246da4SFelipe Balbi #define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
535140ca4cfSThinh Nguyen #define DWC3_DGCMD_SET_ENDPOINT_PRIME 0x0d
53672246da4SFelipe Balbi #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
53792c08a84SElson Roy Serrao #define DWC3_DGCMD_DEV_NOTIFICATION 0x07
53872246da4SFelipe Balbi
539459e210cSSubbaraya Sundeep Bhatta #define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
540ff3f0789SRoger Quadros #define DWC3_DGCMD_CMDACT BIT(10)
541ff3f0789SRoger Quadros #define DWC3_DGCMD_CMDIOC BIT(8)
5422c61a8efSPaul Zimmerman
5432c61a8efSPaul Zimmerman /* Device Generic Command Parameter Register */
544ff3f0789SRoger Quadros #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT BIT(0)
5452c61a8efSPaul Zimmerman #define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
5462c61a8efSPaul Zimmerman #define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
547ff3f0789SRoger Quadros #define DWC3_DGCMDPAR_TX_FIFO BIT(5)
5482c61a8efSPaul Zimmerman #define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
549ff3f0789SRoger Quadros #define DWC3_DGCMDPAR_LOOPBACK_ENA BIT(0)
55092c08a84SElson Roy Serrao #define DWC3_DGCMDPAR_DN_FUNC_WAKE BIT(0)
55192c08a84SElson Roy Serrao #define DWC3_DGCMDPAR_INTF_SEL(n) ((n) << 4)
552b09bb642SFelipe Balbi
55372246da4SFelipe Balbi /* Device Endpoint Command Register */
55472246da4SFelipe Balbi #define DWC3_DEPCMD_PARAM_SHIFT 16
5551d046793SPaul Zimmerman #define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
5561d046793SPaul Zimmerman #define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
557459e210cSSubbaraya Sundeep Bhatta #define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
558ff3f0789SRoger Quadros #define DWC3_DEPCMD_HIPRI_FORCERM BIT(11)
559ff3f0789SRoger Quadros #define DWC3_DEPCMD_CLEARPENDIN BIT(11)
560ff3f0789SRoger Quadros #define DWC3_DEPCMD_CMDACT BIT(10)
561ff3f0789SRoger Quadros #define DWC3_DEPCMD_CMDIOC BIT(8)
56272246da4SFelipe Balbi
56372246da4SFelipe Balbi #define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
56472246da4SFelipe Balbi #define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
56572246da4SFelipe Balbi #define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
56672246da4SFelipe Balbi #define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
56772246da4SFelipe Balbi #define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
56872246da4SFelipe Balbi #define DWC3_DEPCMD_SETSTALL (0x04 << 0)
5692c61a8efSPaul Zimmerman /* This applies for core versions 1.90a and earlier */
57072246da4SFelipe Balbi #define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
5712c61a8efSPaul Zimmerman /* This applies for core versions 1.94a and later */
5722c61a8efSPaul Zimmerman #define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
57372246da4SFelipe Balbi #define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
57472246da4SFelipe Balbi #define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
57572246da4SFelipe Balbi
5765999914fSFelipe Balbi #define DWC3_DEPCMD_CMD(x) ((x) & 0xf)
5775999914fSFelipe Balbi
57872246da4SFelipe Balbi /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
579ff3f0789SRoger Quadros #define DWC3_DALEPENA_EP(n) BIT(n)
58072246da4SFelipe Balbi
581666f3de7SThinh Nguyen /* DWC_usb32 DCFG1 config */
582666f3de7SThinh Nguyen #define DWC3_DCFG1_DIS_MST_ENH BIT(1)
583666f3de7SThinh Nguyen
58472246da4SFelipe Balbi #define DWC3_DEPCMD_TYPE_CONTROL 0
58572246da4SFelipe Balbi #define DWC3_DEPCMD_TYPE_ISOC 1
58672246da4SFelipe Balbi #define DWC3_DEPCMD_TYPE_BULK 2
58772246da4SFelipe Balbi #define DWC3_DEPCMD_TYPE_INTR 3
58872246da4SFelipe Balbi
589cf40b86bSJohn Youn #define DWC3_DEV_IMOD_COUNT_SHIFT 16
590cf40b86bSJohn Youn #define DWC3_DEV_IMOD_COUNT_MASK (0xffff << 16)
591cf40b86bSJohn Youn #define DWC3_DEV_IMOD_INTERVAL_SHIFT 0
592cf40b86bSJohn Youn #define DWC3_DEV_IMOD_INTERVAL_MASK (0xffff << 0)
593cf40b86bSJohn Youn
5944cff75c7SRoger Quadros /* OTG Configuration Register */
5954cff75c7SRoger Quadros #define DWC3_OCFG_DISPWRCUTTOFF BIT(5)
5964cff75c7SRoger Quadros #define DWC3_OCFG_HIBDISMASK BIT(4)
5974cff75c7SRoger Quadros #define DWC3_OCFG_SFTRSTMASK BIT(3)
5984cff75c7SRoger Quadros #define DWC3_OCFG_OTGVERSION BIT(2)
5994cff75c7SRoger Quadros #define DWC3_OCFG_HNPCAP BIT(1)
6004cff75c7SRoger Quadros #define DWC3_OCFG_SRPCAP BIT(0)
6014cff75c7SRoger Quadros
6024cff75c7SRoger Quadros /* OTG CTL Register */
6034cff75c7SRoger Quadros #define DWC3_OCTL_OTG3GOERR BIT(7)
6044cff75c7SRoger Quadros #define DWC3_OCTL_PERIMODE BIT(6)
6054cff75c7SRoger Quadros #define DWC3_OCTL_PRTPWRCTL BIT(5)
6064cff75c7SRoger Quadros #define DWC3_OCTL_HNPREQ BIT(4)
6074cff75c7SRoger Quadros #define DWC3_OCTL_SESREQ BIT(3)
6084cff75c7SRoger Quadros #define DWC3_OCTL_TERMSELIDPULSE BIT(2)
6094cff75c7SRoger Quadros #define DWC3_OCTL_DEVSETHNPEN BIT(1)
6104cff75c7SRoger Quadros #define DWC3_OCTL_HSTSETHNPEN BIT(0)
6114cff75c7SRoger Quadros
6124cff75c7SRoger Quadros /* OTG Event Register */
6134cff75c7SRoger Quadros #define DWC3_OEVT_DEVICEMODE BIT(31)
6144cff75c7SRoger Quadros #define DWC3_OEVT_XHCIRUNSTPSET BIT(27)
6154cff75c7SRoger Quadros #define DWC3_OEVT_DEVRUNSTPSET BIT(26)
6164cff75c7SRoger Quadros #define DWC3_OEVT_HIBENTRY BIT(25)
6174cff75c7SRoger Quadros #define DWC3_OEVT_CONIDSTSCHNG BIT(24)
6184cff75c7SRoger Quadros #define DWC3_OEVT_HRRCONFNOTIF BIT(23)
6194cff75c7SRoger Quadros #define DWC3_OEVT_HRRINITNOTIF BIT(22)
6204cff75c7SRoger Quadros #define DWC3_OEVT_ADEVIDLE BIT(21)
6214cff75c7SRoger Quadros #define DWC3_OEVT_ADEVBHOSTEND BIT(20)
6224cff75c7SRoger Quadros #define DWC3_OEVT_ADEVHOST BIT(19)
6234cff75c7SRoger Quadros #define DWC3_OEVT_ADEVHNPCHNG BIT(18)
6244cff75c7SRoger Quadros #define DWC3_OEVT_ADEVSRPDET BIT(17)
6254cff75c7SRoger Quadros #define DWC3_OEVT_ADEVSESSENDDET BIT(16)
6264cff75c7SRoger Quadros #define DWC3_OEVT_BDEVBHOSTEND BIT(11)
6274cff75c7SRoger Quadros #define DWC3_OEVT_BDEVHNPCHNG BIT(10)
6284cff75c7SRoger Quadros #define DWC3_OEVT_BDEVSESSVLDDET BIT(9)
6294cff75c7SRoger Quadros #define DWC3_OEVT_BDEVVBUSCHNG BIT(8)
6304cff75c7SRoger Quadros #define DWC3_OEVT_BSESSVLD BIT(3)
6314cff75c7SRoger Quadros #define DWC3_OEVT_HSTNEGSTS BIT(2)
6324cff75c7SRoger Quadros #define DWC3_OEVT_SESREQSTS BIT(1)
6334cff75c7SRoger Quadros #define DWC3_OEVT_ERROR BIT(0)
6344cff75c7SRoger Quadros
6354cff75c7SRoger Quadros /* OTG Event Enable Register */
6364cff75c7SRoger Quadros #define DWC3_OEVTEN_XHCIRUNSTPSETEN BIT(27)
6374cff75c7SRoger Quadros #define DWC3_OEVTEN_DEVRUNSTPSETEN BIT(26)
6384cff75c7SRoger Quadros #define DWC3_OEVTEN_HIBENTRYEN BIT(25)
6394cff75c7SRoger Quadros #define DWC3_OEVTEN_CONIDSTSCHNGEN BIT(24)
6404cff75c7SRoger Quadros #define DWC3_OEVTEN_HRRCONFNOTIFEN BIT(23)
6414cff75c7SRoger Quadros #define DWC3_OEVTEN_HRRINITNOTIFEN BIT(22)
6424cff75c7SRoger Quadros #define DWC3_OEVTEN_ADEVIDLEEN BIT(21)
6434cff75c7SRoger Quadros #define DWC3_OEVTEN_ADEVBHOSTENDEN BIT(20)
6444cff75c7SRoger Quadros #define DWC3_OEVTEN_ADEVHOSTEN BIT(19)
6454cff75c7SRoger Quadros #define DWC3_OEVTEN_ADEVHNPCHNGEN BIT(18)
6464cff75c7SRoger Quadros #define DWC3_OEVTEN_ADEVSRPDETEN BIT(17)
6474cff75c7SRoger Quadros #define DWC3_OEVTEN_ADEVSESSENDDETEN BIT(16)
6484cff75c7SRoger Quadros #define DWC3_OEVTEN_BDEVBHOSTENDEN BIT(11)
6494cff75c7SRoger Quadros #define DWC3_OEVTEN_BDEVHNPCHNGEN BIT(10)
6504cff75c7SRoger Quadros #define DWC3_OEVTEN_BDEVSESSVLDDETEN BIT(9)
6514cff75c7SRoger Quadros #define DWC3_OEVTEN_BDEVVBUSCHNGEN BIT(8)
6524cff75c7SRoger Quadros
6534cff75c7SRoger Quadros /* OTG Status Register */
6544cff75c7SRoger Quadros #define DWC3_OSTS_DEVRUNSTP BIT(13)
6554cff75c7SRoger Quadros #define DWC3_OSTS_XHCIRUNSTP BIT(12)
6564cff75c7SRoger Quadros #define DWC3_OSTS_PERIPHERALSTATE BIT(4)
6574cff75c7SRoger Quadros #define DWC3_OSTS_XHCIPRTPOWER BIT(3)
6584cff75c7SRoger Quadros #define DWC3_OSTS_BSESVLD BIT(2)
6594cff75c7SRoger Quadros #define DWC3_OSTS_VBUSVLD BIT(1)
6604cff75c7SRoger Quadros #define DWC3_OSTS_CONIDSTS BIT(0)
6614cff75c7SRoger Quadros
66272246da4SFelipe Balbi /* Structures */
66372246da4SFelipe Balbi
664f6bafc6aSFelipe Balbi struct dwc3_trb;
66572246da4SFelipe Balbi
66672246da4SFelipe Balbi /**
66772246da4SFelipe Balbi * struct dwc3_event_buffer - Software event buffer representation
66872246da4SFelipe Balbi * @buf: _THE_ buffer
669d9fa4c63SJohn Youn * @cache: The buffer cache used in the threaded interrupt
67072246da4SFelipe Balbi * @length: size of this buffer
671abed4118SFelipe Balbi * @lpos: event offset
67260d04bbeSFelipe Balbi * @count: cache of last read event count register
673abed4118SFelipe Balbi * @flags: flags related to this event buffer
67472246da4SFelipe Balbi * @dma: dma_addr_t
67572246da4SFelipe Balbi * @dwc: pointer to DWC controller
67672246da4SFelipe Balbi */
67772246da4SFelipe Balbi struct dwc3_event_buffer {
67872246da4SFelipe Balbi void *buf;
679d9fa4c63SJohn Youn void *cache;
68087b923a2SFelipe Balbi unsigned int length;
68172246da4SFelipe Balbi unsigned int lpos;
68260d04bbeSFelipe Balbi unsigned int count;
683abed4118SFelipe Balbi unsigned int flags;
684abed4118SFelipe Balbi
685abed4118SFelipe Balbi #define DWC3_EVENT_PENDING BIT(0)
68672246da4SFelipe Balbi
68772246da4SFelipe Balbi dma_addr_t dma;
68872246da4SFelipe Balbi
68972246da4SFelipe Balbi struct dwc3 *dwc;
69072246da4SFelipe Balbi };
69172246da4SFelipe Balbi
692ff3f0789SRoger Quadros #define DWC3_EP_FLAG_STALLED BIT(0)
693ff3f0789SRoger Quadros #define DWC3_EP_FLAG_WEDGED BIT(1)
69472246da4SFelipe Balbi
69572246da4SFelipe Balbi #define DWC3_EP_DIRECTION_TX true
69672246da4SFelipe Balbi #define DWC3_EP_DIRECTION_RX false
69772246da4SFelipe Balbi
6988495036eSFelipe Balbi #define DWC3_TRB_NUM 256
69972246da4SFelipe Balbi
70072246da4SFelipe Balbi /**
70172246da4SFelipe Balbi * struct dwc3_ep - device side endpoint representation
70272246da4SFelipe Balbi * @endpoint: usb endpoint
703d5443bbfSFelipe Balbi * @cancelled_list: list of cancelled requests for this endpoint
704aa3342c8SFelipe Balbi * @pending_list: list of pending requests for this endpoint
705aa3342c8SFelipe Balbi * @started_list: list of started requests on this endpoint
7062eb88016SFelipe Balbi * @regs: pointer to first endpoint register
70772246da4SFelipe Balbi * @trb_pool: array of transaction buffers
70872246da4SFelipe Balbi * @trb_pool_dma: dma address of @trb_pool
70953fd8818SFelipe Balbi * @trb_enqueue: enqueue 'pointer' into TRB array
71053fd8818SFelipe Balbi * @trb_dequeue: dequeue 'pointer' into TRB array
71172246da4SFelipe Balbi * @dwc: pointer to DWC controller
7124cfcf876SPaul Zimmerman * @saved_state: ep state saved during hibernation
71372246da4SFelipe Balbi * @flags: endpoint flags (wedged, stalled, ...)
71472246da4SFelipe Balbi * @number: endpoint number (1 - 15)
71572246da4SFelipe Balbi * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
716b4996a86SFelipe Balbi * @resource_index: Resource transfer index
717502a37b9SFelipe Balbi * @frame_number: set to the frame number we want this transfer to start (ISOC)
718c75f52fbSHuang Rui * @interval: the interval on which the ISOC transfer is started
71972246da4SFelipe Balbi * @name: a human readable name e.g. ep1out-bulk
72072246da4SFelipe Balbi * @direction: true for TX, false for RX
721879631aaSFelipe Balbi * @stream_capable: true when streams are enabled
722d92021f6SThinh Nguyen * @combo_num: the test combination BIT[15:14] of the frame number to test
723d92021f6SThinh Nguyen * isochronous START TRANSFER command failure workaround
724d92021f6SThinh Nguyen * @start_cmd_status: the status of testing START TRANSFER command with
725d92021f6SThinh Nguyen * combo_num = 'b00
72672246da4SFelipe Balbi */
72772246da4SFelipe Balbi struct dwc3_ep {
72872246da4SFelipe Balbi struct usb_ep endpoint;
729d5443bbfSFelipe Balbi struct list_head cancelled_list;
730aa3342c8SFelipe Balbi struct list_head pending_list;
731aa3342c8SFelipe Balbi struct list_head started_list;
73272246da4SFelipe Balbi
7332eb88016SFelipe Balbi void __iomem *regs;
7342eb88016SFelipe Balbi
735f6bafc6aSFelipe Balbi struct dwc3_trb *trb_pool;
73672246da4SFelipe Balbi dma_addr_t trb_pool_dma;
73772246da4SFelipe Balbi struct dwc3 *dwc;
73872246da4SFelipe Balbi
7394cfcf876SPaul Zimmerman u32 saved_state;
74087b923a2SFelipe Balbi unsigned int flags;
741ff3f0789SRoger Quadros #define DWC3_EP_ENABLED BIT(0)
742ff3f0789SRoger Quadros #define DWC3_EP_STALL BIT(1)
743ff3f0789SRoger Quadros #define DWC3_EP_WEDGE BIT(2)
7445f2e7975SFelipe Balbi #define DWC3_EP_TRANSFER_STARTED BIT(3)
745c58d8bfcSThinh Nguyen #define DWC3_EP_END_TRANSFER_PENDING BIT(4)
746ff3f0789SRoger Quadros #define DWC3_EP_PENDING_REQUEST BIT(5)
747da10bcddSThinh Nguyen #define DWC3_EP_DELAY_START BIT(6)
748e0d19563SThinh Nguyen #define DWC3_EP_WAIT_TRANSFER_COMPLETE BIT(7)
749140ca4cfSThinh Nguyen #define DWC3_EP_IGNORE_NEXT_NOSTREAM BIT(8)
750140ca4cfSThinh Nguyen #define DWC3_EP_FORCE_RESTART_STREAM BIT(9)
751140ca4cfSThinh Nguyen #define DWC3_EP_FIRST_STREAM_PRIMED BIT(10)
752d97c78a1SThinh Nguyen #define DWC3_EP_PENDING_CLEAR_STALL BIT(11)
753876a75cbSJack Pham #define DWC3_EP_TXFIFO_RESIZED BIT(12)
754e4cf6580SThinh Nguyen #define DWC3_EP_DELAY_STOP BIT(13)
75565b1f311SThinh Nguyen #define DWC3_EP_RESOURCE_ALLOCATED BIT(14)
75672246da4SFelipe Balbi
757984f66a6SFelipe Balbi /* This last one is specific to EP0 */
758ff3f0789SRoger Quadros #define DWC3_EP0_DIR_IN BIT(31)
759984f66a6SFelipe Balbi
760c28f8259SFelipe Balbi /*
761c28f8259SFelipe Balbi * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
762c28f8259SFelipe Balbi * use a u8 type here. If anybody decides to increase number of TRBs to
763c28f8259SFelipe Balbi * anything larger than 256 - I can't see why people would want to do
764c28f8259SFelipe Balbi * this though - then this type needs to be changed.
765c28f8259SFelipe Balbi *
766c28f8259SFelipe Balbi * By using u8 types we ensure that our % operator when incrementing
767c28f8259SFelipe Balbi * enqueue and dequeue get optimized away by the compiler.
768c28f8259SFelipe Balbi */
769c28f8259SFelipe Balbi u8 trb_enqueue;
770c28f8259SFelipe Balbi u8 trb_dequeue;
771c28f8259SFelipe Balbi
77272246da4SFelipe Balbi u8 number;
77372246da4SFelipe Balbi u8 type;
774b4996a86SFelipe Balbi u8 resource_index;
775502a37b9SFelipe Balbi u32 frame_number;
77672246da4SFelipe Balbi u32 interval;
77772246da4SFelipe Balbi
77872246da4SFelipe Balbi char name[20];
77972246da4SFelipe Balbi
78072246da4SFelipe Balbi unsigned direction:1;
781879631aaSFelipe Balbi unsigned stream_capable:1;
782d92021f6SThinh Nguyen
783d92021f6SThinh Nguyen /* For isochronous START TRANSFER workaround only */
784d92021f6SThinh Nguyen u8 combo_num;
785d92021f6SThinh Nguyen int start_cmd_status;
78672246da4SFelipe Balbi };
78772246da4SFelipe Balbi
78872246da4SFelipe Balbi enum dwc3_phy {
78972246da4SFelipe Balbi DWC3_PHY_UNKNOWN = 0,
79072246da4SFelipe Balbi DWC3_PHY_USB3,
79172246da4SFelipe Balbi DWC3_PHY_USB2,
79272246da4SFelipe Balbi };
79372246da4SFelipe Balbi
794b53c772dSFelipe Balbi enum dwc3_ep0_next {
795b53c772dSFelipe Balbi DWC3_EP0_UNKNOWN = 0,
796b53c772dSFelipe Balbi DWC3_EP0_COMPLETE,
797b53c772dSFelipe Balbi DWC3_EP0_NRDY_DATA,
798b53c772dSFelipe Balbi DWC3_EP0_NRDY_STATUS,
799b53c772dSFelipe Balbi };
800b53c772dSFelipe Balbi
80172246da4SFelipe Balbi enum dwc3_ep0_state {
80272246da4SFelipe Balbi EP0_UNCONNECTED = 0,
803c7fcdeb2SFelipe Balbi EP0_SETUP_PHASE,
804c7fcdeb2SFelipe Balbi EP0_DATA_PHASE,
805c7fcdeb2SFelipe Balbi EP0_STATUS_PHASE,
80672246da4SFelipe Balbi };
80772246da4SFelipe Balbi
80872246da4SFelipe Balbi enum dwc3_link_state {
80972246da4SFelipe Balbi /* In SuperSpeed */
81072246da4SFelipe Balbi DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
81172246da4SFelipe Balbi DWC3_LINK_STATE_U1 = 0x01,
81272246da4SFelipe Balbi DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
81372246da4SFelipe Balbi DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
81472246da4SFelipe Balbi DWC3_LINK_STATE_SS_DIS = 0x04,
81572246da4SFelipe Balbi DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
81672246da4SFelipe Balbi DWC3_LINK_STATE_SS_INACT = 0x06,
81772246da4SFelipe Balbi DWC3_LINK_STATE_POLL = 0x07,
81872246da4SFelipe Balbi DWC3_LINK_STATE_RECOV = 0x08,
81972246da4SFelipe Balbi DWC3_LINK_STATE_HRESET = 0x09,
82072246da4SFelipe Balbi DWC3_LINK_STATE_CMPLY = 0x0a,
82172246da4SFelipe Balbi DWC3_LINK_STATE_LPBK = 0x0b,
8222c61a8efSPaul Zimmerman DWC3_LINK_STATE_RESET = 0x0e,
8232c61a8efSPaul Zimmerman DWC3_LINK_STATE_RESUME = 0x0f,
82472246da4SFelipe Balbi DWC3_LINK_STATE_MASK = 0x0f,
82572246da4SFelipe Balbi };
82672246da4SFelipe Balbi
827f6bafc6aSFelipe Balbi /* TRB Length, PCM and Status */
828f6bafc6aSFelipe Balbi #define DWC3_TRB_SIZE_MASK (0x00ffffff)
829f6bafc6aSFelipe Balbi #define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
830f6bafc6aSFelipe Balbi #define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
831389f2828SPratyush Anand #define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
83272246da4SFelipe Balbi
833f6bafc6aSFelipe Balbi #define DWC3_TRBSTS_OK 0
834f6bafc6aSFelipe Balbi #define DWC3_TRBSTS_MISSED_ISOC 1
835f6bafc6aSFelipe Balbi #define DWC3_TRBSTS_SETUP_PENDING 2
8362c61a8efSPaul Zimmerman #define DWC3_TRB_STS_XFER_IN_PROG 4
83772246da4SFelipe Balbi
838f6bafc6aSFelipe Balbi /* TRB Control */
839ff3f0789SRoger Quadros #define DWC3_TRB_CTRL_HWO BIT(0)
840ff3f0789SRoger Quadros #define DWC3_TRB_CTRL_LST BIT(1)
841ff3f0789SRoger Quadros #define DWC3_TRB_CTRL_CHN BIT(2)
842ff3f0789SRoger Quadros #define DWC3_TRB_CTRL_CSP BIT(3)
843f6bafc6aSFelipe Balbi #define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
844ff3f0789SRoger Quadros #define DWC3_TRB_CTRL_ISP_IMI BIT(10)
845ff3f0789SRoger Quadros #define DWC3_TRB_CTRL_IOC BIT(11)
846f6bafc6aSFelipe Balbi #define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
8476abfa0f5SThinh Nguyen #define DWC3_TRB_CTRL_GET_SID_SOFN(n) (((n) & (0xffff << 14)) >> 14)
848f6bafc6aSFelipe Balbi
849b058f3e8SFelipe Balbi #define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
850f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
851f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
852f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
853f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
854f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
855f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
856f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
857f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
85872246da4SFelipe Balbi
85972246da4SFelipe Balbi /**
860f6bafc6aSFelipe Balbi * struct dwc3_trb - transfer request block (hw format)
86172246da4SFelipe Balbi * @bpl: DW0-3
86272246da4SFelipe Balbi * @bph: DW4-7
86372246da4SFelipe Balbi * @size: DW8-B
864bfad65eeSFelipe Balbi * @ctrl: DWC-F
86572246da4SFelipe Balbi */
866f6bafc6aSFelipe Balbi struct dwc3_trb {
867f6bafc6aSFelipe Balbi u32 bpl;
868f6bafc6aSFelipe Balbi u32 bph;
869f6bafc6aSFelipe Balbi u32 size;
870f6bafc6aSFelipe Balbi u32 ctrl;
87172246da4SFelipe Balbi } __packed;
87272246da4SFelipe Balbi
87372246da4SFelipe Balbi /**
874bfad65eeSFelipe Balbi * struct dwc3_hwparams - copy of HWPARAMS registers
875bfad65eeSFelipe Balbi * @hwparams0: GHWPARAMS0
876bfad65eeSFelipe Balbi * @hwparams1: GHWPARAMS1
877bfad65eeSFelipe Balbi * @hwparams2: GHWPARAMS2
878bfad65eeSFelipe Balbi * @hwparams3: GHWPARAMS3
879bfad65eeSFelipe Balbi * @hwparams4: GHWPARAMS4
880bfad65eeSFelipe Balbi * @hwparams5: GHWPARAMS5
881bfad65eeSFelipe Balbi * @hwparams6: GHWPARAMS6
882bfad65eeSFelipe Balbi * @hwparams7: GHWPARAMS7
883bfad65eeSFelipe Balbi * @hwparams8: GHWPARAMS8
8849cbc7eb1SThinh Nguyen * @hwparams9: GHWPARAMS9
885a3299499SFelipe Balbi */
886a3299499SFelipe Balbi struct dwc3_hwparams {
887a3299499SFelipe Balbi u32 hwparams0;
888a3299499SFelipe Balbi u32 hwparams1;
889a3299499SFelipe Balbi u32 hwparams2;
890a3299499SFelipe Balbi u32 hwparams3;
891a3299499SFelipe Balbi u32 hwparams4;
892a3299499SFelipe Balbi u32 hwparams5;
893a3299499SFelipe Balbi u32 hwparams6;
894a3299499SFelipe Balbi u32 hwparams7;
895a3299499SFelipe Balbi u32 hwparams8;
89616710380SThinh Nguyen u32 hwparams9;
897a3299499SFelipe Balbi };
898a3299499SFelipe Balbi
8990949e99bSFelipe Balbi /* HWPARAMS0 */
9000949e99bSFelipe Balbi #define DWC3_MODE(n) ((n) & 0x7)
9010949e99bSFelipe Balbi
9020949e99bSFelipe Balbi /* HWPARAMS1 */
903106740e9SSelvarasu Ganesan #define DWC3_SPRAM_TYPE(n) (((n) >> 23) & 1)
9049f622b2aSFelipe Balbi #define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
9059f622b2aSFelipe Balbi
906789451f6SFelipe Balbi /* HWPARAMS3 */
907789451f6SFelipe Balbi #define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
908789451f6SFelipe Balbi #define DWC3_NUM_EPS_MASK (0x3f << 12)
909789451f6SFelipe Balbi #define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
910789451f6SFelipe Balbi (DWC3_NUM_EPS_MASK)) >> 12)
911789451f6SFelipe Balbi #define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
912789451f6SFelipe Balbi (DWC3_NUM_IN_EPS_MASK)) >> 18)
913789451f6SFelipe Balbi
914106740e9SSelvarasu Ganesan /* HWPARAMS6 */
915106740e9SSelvarasu Ganesan #define DWC3_RAM0_DEPTH(n) (((n) & (0xffff0000)) >> 16)
916106740e9SSelvarasu Ganesan
917457e84b6SFelipe Balbi /* HWPARAMS7 */
918457e84b6SFelipe Balbi #define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
919457e84b6SFelipe Balbi
920666f3de7SThinh Nguyen /* HWPARAMS9 */
921666f3de7SThinh Nguyen #define DWC3_MST_CAPABLE(p) (!!((p)->hwparams9 & \
922666f3de7SThinh Nguyen DWC3_GHWPARAMS9_DEV_MST))
923666f3de7SThinh Nguyen
9245ef68c56SFelipe Balbi /**
9255ef68c56SFelipe Balbi * struct dwc3_request - representation of a transfer request
9265ef68c56SFelipe Balbi * @request: struct usb_request to be transferred
9275ef68c56SFelipe Balbi * @list: a list_head used for request queueing
9285ef68c56SFelipe Balbi * @dep: struct dwc3_ep owning this request
9290b3e4af3SFelipe Balbi * @sg: pointer to first incomplete sg
930a31e63b6SAnurag Kumar Vulisha * @start_sg: pointer to the sg which should be queued next
9310b3e4af3SFelipe Balbi * @num_pending_sgs: counter to pending sgs
932c96e6725SAnurag Kumar Vulisha * @num_queued_sgs: counter to the number of sgs which already got queued
933e62c5bc5SFelipe Balbi * @remaining: amount of data remaining
934a3af5e3aSFelipe Balbi * @status: internal dwc3 request status tracking
9355ef68c56SFelipe Balbi * @epnum: endpoint number to which this request refers
9365ef68c56SFelipe Balbi * @trb: pointer to struct dwc3_trb
9375ef68c56SFelipe Balbi * @trb_dma: DMA address of @trb
93809fe1f8dSFelipe Balbi * @num_trbs: number of TRBs used by this request
9391a22ec64SFelipe Balbi * @needs_extra_trb: true when request needs one extra TRB (either due to ZLP
9401a22ec64SFelipe Balbi * or unaligned OUT)
9415ef68c56SFelipe Balbi * @direction: IN or OUT direction flag
9425ef68c56SFelipe Balbi * @mapped: true when request has been dma-mapped
9435ef68c56SFelipe Balbi */
944e0ce0b0aSSebastian Andrzej Siewior struct dwc3_request {
945e0ce0b0aSSebastian Andrzej Siewior struct usb_request request;
946e0ce0b0aSSebastian Andrzej Siewior struct list_head list;
947e0ce0b0aSSebastian Andrzej Siewior struct dwc3_ep *dep;
9480b3e4af3SFelipe Balbi struct scatterlist *sg;
949a31e63b6SAnurag Kumar Vulisha struct scatterlist *start_sg;
950e0ce0b0aSSebastian Andrzej Siewior
95187b923a2SFelipe Balbi unsigned int num_pending_sgs;
952c96e6725SAnurag Kumar Vulisha unsigned int num_queued_sgs;
95387b923a2SFelipe Balbi unsigned int remaining;
954a3af5e3aSFelipe Balbi
955a3af5e3aSFelipe Balbi unsigned int status;
956a3af5e3aSFelipe Balbi #define DWC3_REQUEST_STATUS_QUEUED 0
957a3af5e3aSFelipe Balbi #define DWC3_REQUEST_STATUS_STARTED 1
95804dd6e76SRay Chi #define DWC3_REQUEST_STATUS_DISCONNECTED 2
95904dd6e76SRay Chi #define DWC3_REQUEST_STATUS_DEQUEUED 3
96004dd6e76SRay Chi #define DWC3_REQUEST_STATUS_STALLED 4
96104dd6e76SRay Chi #define DWC3_REQUEST_STATUS_COMPLETED 5
962a3af5e3aSFelipe Balbi #define DWC3_REQUEST_STATUS_UNKNOWN -1
963a3af5e3aSFelipe Balbi
964e0ce0b0aSSebastian Andrzej Siewior u8 epnum;
965f6bafc6aSFelipe Balbi struct dwc3_trb *trb;
966e0ce0b0aSSebastian Andrzej Siewior dma_addr_t trb_dma;
967e0ce0b0aSSebastian Andrzej Siewior
96887b923a2SFelipe Balbi unsigned int num_trbs;
96909fe1f8dSFelipe Balbi
97087b923a2SFelipe Balbi unsigned int needs_extra_trb:1;
97187b923a2SFelipe Balbi unsigned int direction:1;
97287b923a2SFelipe Balbi unsigned int mapped:1;
973e0ce0b0aSSebastian Andrzej Siewior };
974e0ce0b0aSSebastian Andrzej Siewior
9752c61a8efSPaul Zimmerman /*
9762c61a8efSPaul Zimmerman * struct dwc3_scratchpad_array - hibernation scratchpad array
9772c61a8efSPaul Zimmerman * (format defined by hw)
9782c61a8efSPaul Zimmerman */
9792c61a8efSPaul Zimmerman struct dwc3_scratchpad_array {
9802c61a8efSPaul Zimmerman __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
9812c61a8efSPaul Zimmerman };
9822c61a8efSPaul Zimmerman
983a3299499SFelipe Balbi /**
98472246da4SFelipe Balbi * struct dwc3 - representation of our controller
985bfad65eeSFelipe Balbi * @drd_work: workqueue used for role swapping
98691db07dcSFelipe Balbi * @ep0_trb: trb which is used for the ctrl_req
987bfad65eeSFelipe Balbi * @bounce: address of bounce buffer
98891db07dcSFelipe Balbi * @setup_buf: used while precessing STD USB requests
989bfad65eeSFelipe Balbi * @ep0_trb_addr: dma address of @ep0_trb
990bfad65eeSFelipe Balbi * @bounce_addr: dma address of @bounce
99191db07dcSFelipe Balbi * @ep0_usb_req: dummy req used while handling STD USB requests
992bb014736SBaolin Wang * @ep0_in_setup: one control transfer is completed and enter setup phase
99372246da4SFelipe Balbi * @lock: for synchronizing
994f88359e1SYu Chen * @mutex: for mode switching
99572246da4SFelipe Balbi * @dev: pointer to our struct device
996bfad65eeSFelipe Balbi * @sysdev: pointer to the DMA-capable device
997d07e8819SFelipe Balbi * @xhci: pointer to our xHCI child
998bfad65eeSFelipe Balbi * @xhci_resources: struct resources for our @xhci child
999bfad65eeSFelipe Balbi * @ev_buf: struct dwc3_event_buffer pointer
1000bfad65eeSFelipe Balbi * @eps: endpoint array
100172246da4SFelipe Balbi * @gadget: device side representation of the peripheral controller
100272246da4SFelipe Balbi * @gadget_driver: pointer to the gadget driver
100333fb697eSSean Anderson * @bus_clk: clock for accessing the registers
100433fb697eSSean Anderson * @ref_clk: reference clock
100533fb697eSSean Anderson * @susp_clk: clock used when the SS phy is in low power (S3) state
1006fe8abf33SMasahiro Yamada * @reset: reset control
100772246da4SFelipe Balbi * @regs: base address for our registers
100872246da4SFelipe Balbi * @regs_size: address space size
1009bcdb3272SFelipe Balbi * @fladj: frame length adjustment
10107bee3188SBalaji Prakash J * @ref_clk_per: reference clock period configuration
10113f308d17SFelipe Balbi * @irq_gadget: peripheral controller's IRQ number
1012f09cc79bSRoger Quadros * @otg_irq: IRQ number for OTG IRQs
1013f09cc79bSRoger Quadros * @current_otg_role: current role of operation while using the OTG block
1014f09cc79bSRoger Quadros * @desired_otg_role: desired role of operation while using the OTG block
1015f09cc79bSRoger Quadros * @otg_restart_host: flag that OTG controller needs to restart host
1016fae2b904SFelipe Balbi * @u1u2: only used on revisions <1.83a for workaround
10176c167fc9SFelipe Balbi * @maximum_speed: maximum speed requested (mainly for testing purposes)
101867848146SThinh Nguyen * @max_ssp_rate: SuperSpeed Plus maximum signaling rate and lane count
10195dc71f1eSMauro Carvalho Chehab * @gadget_max_speed: maximum gadget speed requested
1020072cab8aSThinh Nguyen * @gadget_ssp_rate: Gadget driver's maximum supported SuperSpeed Plus signaling
1021072cab8aSThinh Nguyen * rate and lane count.
10229af21dd6SThinh Nguyen * @ip: controller's ID
10239af21dd6SThinh Nguyen * @revision: controller's version of an IP
1024475d8e01SThinh Nguyen * @version_type: VERSIONTYPE register contents, a sub release of a revision
1025a45c82b8SRuchika Kharwar * @dr_mode: requested mode of operation
10266b3261a2SRoger Quadros * @current_dr_role: current role of operation when in dual-role mode
102741ce1456SRoger Quadros * @desired_dr_role: desired role of operation when in dual-role mode
10289840354fSRoger Quadros * @edev: extcon handle
10299840354fSRoger Quadros * @edev_nb: extcon notifier
103032f2ed86SWilliam Wu * @hsphy_mode: UTMI phy mode, one of following:
103132f2ed86SWilliam Wu * - USBPHY_INTERFACE_MODE_UTMI
103232f2ed86SWilliam Wu * - USBPHY_INTERFACE_MODE_UTMIW
10338a0a1379SYu Chen * @role_sw: usb_role_switch handle
103498ed256aSJohn Stultz * @role_switch_default_mode: default operation mode of controller while
103598ed256aSJohn Stultz * usb role is USB_ROLE_NONE.
10360f3edf99SRay Chi * @usb_psy: pointer to power supply interface.
103751e1e7bcSFelipe Balbi * @usb2_phy: pointer to USB2 PHY
103851e1e7bcSFelipe Balbi * @usb3_phy: pointer to USB3 PHY
103957303488SKishon Vijay Abraham I * @usb2_generic_phy: pointer to USB2 PHY
104057303488SKishon Vijay Abraham I * @usb3_generic_phy: pointer to USB3 PHY
104198112041SRoger Quadros * @phys_ready: flag to indicate that PHYs are ready
104288bc9d19SHeikki Krogerus * @ulpi: pointer to ulpi interface
104398112041SRoger Quadros * @ulpi_ready: flag to indicate that ULPI is initialized
1044865e09e7SFelipe Balbi * @u2sel: parameter from Set SEL request.
1045865e09e7SFelipe Balbi * @u2pel: parameter from Set SEL request.
1046865e09e7SFelipe Balbi * @u1sel: parameter from Set SEL request.
1047865e09e7SFelipe Balbi * @u1pel: parameter from Set SEL request.
104847d3946eSBryan O'Donoghue * @num_eps: number of endpoints
1049b53c772dSFelipe Balbi * @ep0_next_event: hold the next expected event
105072246da4SFelipe Balbi * @ep0state: state of endpoint zero
105172246da4SFelipe Balbi * @link_state: link state
105272246da4SFelipe Balbi * @speed: device speed (super, high, full, low)
1053a3299499SFelipe Balbi * @hwparams: copy of hwparams registers
1054f2b685d5SFelipe Balbi * @regset: debugfs pointer to regdump file
105562ba09d6SThinh Nguyen * @dbg_lsp_select: current debug lsp mux register selection
1056f2b685d5SFelipe Balbi * @test_mode: true when we're entering a USB test mode
1057f2b685d5SFelipe Balbi * @test_mode_nr: test feature selector
105880caf7d2SHuang Rui * @lpm_nyet_threshold: LPM NYET response threshold
1059460d098cSHuang Rui * @hird_threshold: HIRD threshold
1060a9876332SStanley Chang * @rx_thr_num_pkt: USB receive packet count
1061a9876332SStanley Chang * @rx_max_burst: max USB receive burst size
1062a9876332SStanley Chang * @tx_thr_num_pkt: USB transmit packet count
1063a9876332SStanley Chang * @tx_max_burst: max USB transmit burst size
1064938a5ad1SThinh Nguyen * @rx_thr_num_pkt_prd: periodic ESS receive packet count
1065938a5ad1SThinh Nguyen * @rx_max_burst_prd: max periodic ESS receive burst size
1066938a5ad1SThinh Nguyen * @tx_thr_num_pkt_prd: periodic ESS transmit packet count
1067938a5ad1SThinh Nguyen * @tx_max_burst_prd: max periodic ESS transmit burst size
10689f607a30SWesley Cheng * @tx_fifo_resize_max_num: max number of fifos allocated during txfifo resize
10692840d6dfSWesley Cheng * @clear_stall_protocol: endpoint number that requires a delayed status phase
10703e10a2ceSHeikki Krogerus * @hsphy_interface: "utmi" or "ulpi"
1071fc8bb91bSFelipe Balbi * @connected: true when we're connected to a host, false otherwise
10728217f07aSWesley Cheng * @softconnect: true when gadget connect is called, false when disconnect runs
1073f2b685d5SFelipe Balbi * @delayed_status: true when gadget driver asks for delayed status
1074f2b685d5SFelipe Balbi * @ep0_bounced: true when we used bounce buffer
1075f2b685d5SFelipe Balbi * @ep0_expect_in: true when we expect a DATA IN transfer
1076d64ff406SArnd Bergmann * @sysdev_is_parent: true when dwc3 device has a parent driver
107780caf7d2SHuang Rui * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
107880caf7d2SHuang Rui * there's now way for software to detect this in runtime.
1079460d098cSHuang Rui * @is_utmi_l1_suspend: the core asserts output signal
1080460d098cSHuang Rui * 0 - utmi_sleep_n
1081460d098cSHuang Rui * 1 - utmi_l1_suspend_n
1082946bd579SHuang Rui * @is_fpga: true when we are using the FPGA board
1083fc8bb91bSFelipe Balbi * @pending_events: true when we have pending IRQs to be handled
10849f607a30SWesley Cheng * @do_fifo_resize: true when txfifo resizing is enabled for dwc3 endpoints
1085f2b685d5SFelipe Balbi * @pullups_connected: true when Run/Stop bit is set
1086f2b685d5SFelipe Balbi * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
1087f2b685d5SFelipe Balbi * @three_stage_setup: set if we perform a three phase setup
1088d92021f6SThinh Nguyen * @dis_start_transfer_quirk: set if start_transfer failure SW workaround is
1089d92021f6SThinh Nguyen * not needed for DWC_usb31 version 1.70a-ea06 and below
1090eac68e8fSRobert Baldyga * @usb3_lpm_capable: set if hadrware supports Link Power Management
1091475e8be5SThinh Nguyen * @usb2_lpm_disable: set to disable usb2 lpm for host
1092475e8be5SThinh Nguyen * @usb2_gadget_lpm_disable: set to disable usb2 lpm for gadget
10933b81221aSHuang Rui * @disable_scramble_quirk: set if we enable the disable scramble quirk
10949a5b2f31SHuang Rui * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
1095b5a65c40SHuang Rui * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
1096df31f5b3SHuang Rui * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
1097a2a1d0f5SHuang Rui * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
109841c06ffdSHuang Rui * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
1099fb67afcaSHuang Rui * @lfps_filter_quirk: set if we enable LFPS filter quirk
110014f4ac53SHuang Rui * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
110159acfa20SHuang Rui * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
11020effe0a3SHuang Rui * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
1103ec791d14SJohn Youn * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
1104ec791d14SJohn Youn * disabling the suspend signal to the PHY.
1105729dcffdSAnurag Kumar Vulisha * @dis_u1_entry_quirk: set if link entering into U1 state needs to be disabled.
1106729dcffdSAnurag Kumar Vulisha * @dis_u2_entry_quirk: set if link entering into U2 state needs to be disabled.
1107bfad65eeSFelipe Balbi * @dis_rxdet_inp3_quirk: set if we disable Rx.Detect in P3
1108ad44cf40SMauro Carvalho Chehab * @async_callbacks: if set, indicate that async callbacks will be used.
1109ad44cf40SMauro Carvalho Chehab *
111016199f33SWilliam Wu * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
111116199f33SWilliam Wu * in GUSB2PHYCFG, specify that USB2 PHY doesn't
111216199f33SWilliam Wu * provide a free-running PHY clock.
111300fe081dSWilliam Wu * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
111400fe081dSWilliam Wu * change quirk.
111565db7a0cSWilliam Wu * @dis_tx_ipgap_linecheck_quirk: set if we disable u2mac linestate
111665db7a0cSWilliam Wu * check during HS transmit.
111702c18203SVincenzo Palazzo * @resume_hs_terminations: Set if we enable quirk for fixing improper crc
111863d7f981SPiyush Mehta * generation after resume from suspend.
1119b84ba26cSPiyush Mehta * @ulpi_ext_vbus_drv: Set to confiure the upli chip to drives CPEN pin
1120b84ba26cSPiyush Mehta * VBUS with an external supply.
11217ba6b09fSNeil Armstrong * @parkmode_disable_ss_quirk: set if we need to disable all SuperSpeed
11227ba6b09fSNeil Armstrong * instances in park mode.
1123d21a797aSStanley Chang * @parkmode_disable_hs_quirk: set if we need to disable all HishSpeed
1124d21a797aSStanley Chang * instances in park mode.
11256b6a0c9aSHuang Rui * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
11266b6a0c9aSHuang Rui * @tx_de_emphasis: Tx de-emphasis value
11276b6a0c9aSHuang Rui * 0 - -6dB de-emphasis
11286b6a0c9aSHuang Rui * 1 - -3.5dB de-emphasis
11296b6a0c9aSHuang Rui * 2 - No de-emphasis
11306b6a0c9aSHuang Rui * 3 - Reserved
113142bf02ecSRoger Quadros * @dis_metastability_quirk: set to disable metastability quirk.
1132f580170fSYu Chen * @dis_split_quirk: set to disable split boundary.
1133fd2304f4SThinh Nguyen * @sys_wakeup: set if the device may do system wakeup.
113404716168SElson Roy Serrao * @wakeup_configured: set if the device is configured for remote wakeup.
11354e8ef34eSLinyu Yuan * @suspended: set to track suspend event due to U3/L2.
11364fad7370SRoger Quadros * @susphy_state: state of DWC3_GUSB2PHYCFG_SUSPHY + DWC3_GUSB3PIPECTL_SUSPHY
11374fad7370SRoger Quadros * before PM suspend.
1138cf40b86bSJohn Youn * @imod_interval: set the interrupt moderation interval in 250ns
1139cf40b86bSJohn Youn * increments or 0 to disable.
11409f607a30SWesley Cheng * @max_cfg_eps: current max number of IN eps used across all USB configs.
11419f607a30SWesley Cheng * @last_fifo_depth: last fifo depth used to determine next fifo ram start
11429f607a30SWesley Cheng * address.
11439f607a30SWesley Cheng * @num_ep_resized: carries the current number endpoints which have had its tx
11449f607a30SWesley Cheng * fifo resized.
1145be308d68SGreg Kroah-Hartman * @debug_root: root debugfs directory for this device to put its files in.
114672246da4SFelipe Balbi */
114772246da4SFelipe Balbi struct dwc3 {
114841ce1456SRoger Quadros struct work_struct drd_work;
1149f6bafc6aSFelipe Balbi struct dwc3_trb *ep0_trb;
1150905dc04eSFelipe Balbi void *bounce;
115172246da4SFelipe Balbi u8 *setup_buf;
115272246da4SFelipe Balbi dma_addr_t ep0_trb_addr;
1153905dc04eSFelipe Balbi dma_addr_t bounce_addr;
1154e0ce0b0aSSebastian Andrzej Siewior struct dwc3_request ep0_usb_req;
1155bb014736SBaolin Wang struct completion ep0_in_setup;
1156789451f6SFelipe Balbi
115772246da4SFelipe Balbi /* device lock */
115872246da4SFelipe Balbi spinlock_t lock;
1159789451f6SFelipe Balbi
1160f88359e1SYu Chen /* mode switching lock */
1161f88359e1SYu Chen struct mutex mutex;
1162f88359e1SYu Chen
116372246da4SFelipe Balbi struct device *dev;
1164d64ff406SArnd Bergmann struct device *sysdev;
116572246da4SFelipe Balbi
1166d07e8819SFelipe Balbi struct platform_device *xhci;
116751249dcaSIdo Shayevitz struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
1168d07e8819SFelipe Balbi
1169696c8b12SFelipe Balbi struct dwc3_event_buffer *ev_buf;
117072246da4SFelipe Balbi struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
117172246da4SFelipe Balbi
1172e81a7018SPeter Chen struct usb_gadget *gadget;
117372246da4SFelipe Balbi struct usb_gadget_driver *gadget_driver;
117472246da4SFelipe Balbi
117533fb697eSSean Anderson struct clk *bus_clk;
117633fb697eSSean Anderson struct clk *ref_clk;
117733fb697eSSean Anderson struct clk *susp_clk;
1178fe8abf33SMasahiro Yamada
1179fe8abf33SMasahiro Yamada struct reset_control *reset;
1180fe8abf33SMasahiro Yamada
118151e1e7bcSFelipe Balbi struct usb_phy *usb2_phy;
118251e1e7bcSFelipe Balbi struct usb_phy *usb3_phy;
118351e1e7bcSFelipe Balbi
118457303488SKishon Vijay Abraham I struct phy *usb2_generic_phy;
118557303488SKishon Vijay Abraham I struct phy *usb3_generic_phy;
118657303488SKishon Vijay Abraham I
118798112041SRoger Quadros bool phys_ready;
118898112041SRoger Quadros
118988bc9d19SHeikki Krogerus struct ulpi *ulpi;
119098112041SRoger Quadros bool ulpi_ready;
119188bc9d19SHeikki Krogerus
119272246da4SFelipe Balbi void __iomem *regs;
119372246da4SFelipe Balbi size_t regs_size;
119472246da4SFelipe Balbi
1195a45c82b8SRuchika Kharwar enum usb_dr_mode dr_mode;
11966b3261a2SRoger Quadros u32 current_dr_role;
119741ce1456SRoger Quadros u32 desired_dr_role;
11989840354fSRoger Quadros struct extcon_dev *edev;
11999840354fSRoger Quadros struct notifier_block edev_nb;
120032f2ed86SWilliam Wu enum usb_phy_interface hsphy_mode;
12018a0a1379SYu Chen struct usb_role_switch *role_sw;
120298ed256aSJohn Stultz enum usb_dr_mode role_switch_default_mode;
1203a45c82b8SRuchika Kharwar
12046f0764b5SRay Chi struct power_supply *usb_psy;
12056f0764b5SRay Chi
1206bcdb3272SFelipe Balbi u32 fladj;
12077bee3188SBalaji Prakash J u32 ref_clk_per;
12083f308d17SFelipe Balbi u32 irq_gadget;
1209f09cc79bSRoger Quadros u32 otg_irq;
1210f09cc79bSRoger Quadros u32 current_otg_role;
1211f09cc79bSRoger Quadros u32 desired_otg_role;
1212f09cc79bSRoger Quadros bool otg_restart_host;
1213fae2b904SFelipe Balbi u32 u1u2;
12146c167fc9SFelipe Balbi u32 maximum_speed;
12157c9a2598SWesley Cheng u32 gadget_max_speed;
121667848146SThinh Nguyen enum usb_ssp_rate max_ssp_rate;
1217072cab8aSThinh Nguyen enum usb_ssp_rate gadget_ssp_rate;
1218690fb371SJohn Youn
12199af21dd6SThinh Nguyen u32 ip;
12209af21dd6SThinh Nguyen
12219af21dd6SThinh Nguyen #define DWC3_IP 0x5533
12229af21dd6SThinh Nguyen #define DWC31_IP 0x3331
12239af21dd6SThinh Nguyen #define DWC32_IP 0x3332
12249af21dd6SThinh Nguyen
122572246da4SFelipe Balbi u32 revision;
122672246da4SFelipe Balbi
12279af21dd6SThinh Nguyen #define DWC3_REVISION_ANY 0x0
122872246da4SFelipe Balbi #define DWC3_REVISION_173A 0x5533173a
122972246da4SFelipe Balbi #define DWC3_REVISION_175A 0x5533175a
123072246da4SFelipe Balbi #define DWC3_REVISION_180A 0x5533180a
123172246da4SFelipe Balbi #define DWC3_REVISION_183A 0x5533183a
123272246da4SFelipe Balbi #define DWC3_REVISION_185A 0x5533185a
12332c61a8efSPaul Zimmerman #define DWC3_REVISION_187A 0x5533187a
123472246da4SFelipe Balbi #define DWC3_REVISION_188A 0x5533188a
123572246da4SFelipe Balbi #define DWC3_REVISION_190A 0x5533190a
12362c61a8efSPaul Zimmerman #define DWC3_REVISION_194A 0x5533194a
12371522d703SFelipe Balbi #define DWC3_REVISION_200A 0x5533200a
12381522d703SFelipe Balbi #define DWC3_REVISION_202A 0x5533202a
12391522d703SFelipe Balbi #define DWC3_REVISION_210A 0x5533210a
12401522d703SFelipe Balbi #define DWC3_REVISION_220A 0x5533220a
12417ac6a593SFelipe Balbi #define DWC3_REVISION_230A 0x5533230a
12427ac6a593SFelipe Balbi #define DWC3_REVISION_240A 0x5533240a
12437ac6a593SFelipe Balbi #define DWC3_REVISION_250A 0x5533250a
1244dbf5aaf7SFelipe Balbi #define DWC3_REVISION_260A 0x5533260a
1245dbf5aaf7SFelipe Balbi #define DWC3_REVISION_270A 0x5533270a
1246dbf5aaf7SFelipe Balbi #define DWC3_REVISION_280A 0x5533280a
12470bb39ca1SJohn Youn #define DWC3_REVISION_290A 0x5533290a
1248512e4757SJohn Youn #define DWC3_REVISION_300A 0x5533300a
1249512e4757SJohn Youn #define DWC3_REVISION_310A 0x5533310a
12506ef746b0SFaisal Hassan #define DWC3_REVISION_320A 0x5533320a
125189a9cc47SThinh Nguyen #define DWC3_REVISION_330A 0x5533330a
125272246da4SFelipe Balbi
12539af21dd6SThinh Nguyen #define DWC31_REVISION_ANY 0x0
12549af21dd6SThinh Nguyen #define DWC31_REVISION_110A 0x3131302a
12559af21dd6SThinh Nguyen #define DWC31_REVISION_120A 0x3132302a
12569af21dd6SThinh Nguyen #define DWC31_REVISION_160A 0x3136302a
12579af21dd6SThinh Nguyen #define DWC31_REVISION_170A 0x3137302a
12589af21dd6SThinh Nguyen #define DWC31_REVISION_180A 0x3138302a
12599af21dd6SThinh Nguyen #define DWC31_REVISION_190A 0x3139302a
1260ab99c4beSWesley Cheng #define DWC31_REVISION_200A 0x3230302a
1261690fb371SJohn Youn
1262b10e1c25SThinh Nguyen #define DWC32_REVISION_ANY 0x0
1263b10e1c25SThinh Nguyen #define DWC32_REVISION_100A 0x3130302a
1264b10e1c25SThinh Nguyen
1265475d8e01SThinh Nguyen u32 version_type;
1266475d8e01SThinh Nguyen
12679af21dd6SThinh Nguyen #define DWC31_VERSIONTYPE_ANY 0x0
1268475d8e01SThinh Nguyen #define DWC31_VERSIONTYPE_EA01 0x65613031
1269475d8e01SThinh Nguyen #define DWC31_VERSIONTYPE_EA02 0x65613032
1270475d8e01SThinh Nguyen #define DWC31_VERSIONTYPE_EA03 0x65613033
1271475d8e01SThinh Nguyen #define DWC31_VERSIONTYPE_EA04 0x65613034
1272475d8e01SThinh Nguyen #define DWC31_VERSIONTYPE_EA05 0x65613035
1273475d8e01SThinh Nguyen #define DWC31_VERSIONTYPE_EA06 0x65613036
1274475d8e01SThinh Nguyen
1275b53c772dSFelipe Balbi enum dwc3_ep0_next ep0_next_event;
127672246da4SFelipe Balbi enum dwc3_ep0_state ep0state;
127772246da4SFelipe Balbi enum dwc3_link_state link_state;
127872246da4SFelipe Balbi
1279865e09e7SFelipe Balbi u16 u2sel;
1280865e09e7SFelipe Balbi u16 u2pel;
1281865e09e7SFelipe Balbi u8 u1sel;
1282865e09e7SFelipe Balbi u8 u1pel;
1283865e09e7SFelipe Balbi
128472246da4SFelipe Balbi u8 speed;
1285865e09e7SFelipe Balbi
128647d3946eSBryan O'Donoghue u8 num_eps;
1287789451f6SFelipe Balbi
1288a3299499SFelipe Balbi struct dwc3_hwparams hwparams;
1289d7668024SFelipe Balbi struct debugfs_regset32 *regset;
12903b637367SGerard Cauvy
129162ba09d6SThinh Nguyen u32 dbg_lsp_select;
129262ba09d6SThinh Nguyen
12933b637367SGerard Cauvy u8 test_mode;
12943b637367SGerard Cauvy u8 test_mode_nr;
129580caf7d2SHuang Rui u8 lpm_nyet_threshold;
1296460d098cSHuang Rui u8 hird_threshold;
1297a9876332SStanley Chang u8 rx_thr_num_pkt;
1298a9876332SStanley Chang u8 rx_max_burst;
1299a9876332SStanley Chang u8 tx_thr_num_pkt;
1300a9876332SStanley Chang u8 tx_max_burst;
1301938a5ad1SThinh Nguyen u8 rx_thr_num_pkt_prd;
1302938a5ad1SThinh Nguyen u8 rx_max_burst_prd;
1303938a5ad1SThinh Nguyen u8 tx_thr_num_pkt_prd;
1304938a5ad1SThinh Nguyen u8 tx_max_burst_prd;
13059f607a30SWesley Cheng u8 tx_fifo_resize_max_num;
13062840d6dfSWesley Cheng u8 clear_stall_protocol;
1307f2b685d5SFelipe Balbi
13083e10a2ceSHeikki Krogerus const char *hsphy_interface;
13093e10a2ceSHeikki Krogerus
1310fc8bb91bSFelipe Balbi unsigned connected:1;
13118217f07aSWesley Cheng unsigned softconnect:1;
1312f2b685d5SFelipe Balbi unsigned delayed_status:1;
1313f2b685d5SFelipe Balbi unsigned ep0_bounced:1;
1314f2b685d5SFelipe Balbi unsigned ep0_expect_in:1;
1315d64ff406SArnd Bergmann unsigned sysdev_is_parent:1;
131680caf7d2SHuang Rui unsigned has_lpm_erratum:1;
1317460d098cSHuang Rui unsigned is_utmi_l1_suspend:1;
1318946bd579SHuang Rui unsigned is_fpga:1;
1319fc8bb91bSFelipe Balbi unsigned pending_events:1;
13209f607a30SWesley Cheng unsigned do_fifo_resize:1;
1321f2b685d5SFelipe Balbi unsigned pullups_connected:1;
1322f2b685d5SFelipe Balbi unsigned setup_packet_pending:1;
1323f2b685d5SFelipe Balbi unsigned three_stage_setup:1;
1324d92021f6SThinh Nguyen unsigned dis_start_transfer_quirk:1;
1325eac68e8fSRobert Baldyga unsigned usb3_lpm_capable:1;
1326022a0208SThinh Nguyen unsigned usb2_lpm_disable:1;
1327475e8be5SThinh Nguyen unsigned usb2_gadget_lpm_disable:1;
13283b81221aSHuang Rui
13293b81221aSHuang Rui unsigned disable_scramble_quirk:1;
13309a5b2f31SHuang Rui unsigned u2exit_lfps_quirk:1;
1331b5a65c40SHuang Rui unsigned u2ss_inp3_quirk:1;
1332df31f5b3SHuang Rui unsigned req_p1p2p3_quirk:1;
1333a2a1d0f5SHuang Rui unsigned del_p1p2p3_quirk:1;
133441c06ffdSHuang Rui unsigned del_phy_power_chg_quirk:1;
1335fb67afcaSHuang Rui unsigned lfps_filter_quirk:1;
133614f4ac53SHuang Rui unsigned rx_detect_poll_quirk:1;
133759acfa20SHuang Rui unsigned dis_u3_susphy_quirk:1;
13380effe0a3SHuang Rui unsigned dis_u2_susphy_quirk:1;
1339ec791d14SJohn Youn unsigned dis_enblslpm_quirk:1;
1340729dcffdSAnurag Kumar Vulisha unsigned dis_u1_entry_quirk:1;
1341729dcffdSAnurag Kumar Vulisha unsigned dis_u2_entry_quirk:1;
1342e58dd357SRajesh Bhagat unsigned dis_rxdet_inp3_quirk:1;
134316199f33SWilliam Wu unsigned dis_u2_freeclk_exists_quirk:1;
134400fe081dSWilliam Wu unsigned dis_del_phy_power_chg_quirk:1;
134565db7a0cSWilliam Wu unsigned dis_tx_ipgap_linecheck_quirk:1;
134663d7f981SPiyush Mehta unsigned resume_hs_terminations:1;
1347b84ba26cSPiyush Mehta unsigned ulpi_ext_vbus_drv:1;
13487ba6b09fSNeil Armstrong unsigned parkmode_disable_ss_quirk:1;
1349d21a797aSStanley Chang unsigned parkmode_disable_hs_quirk:1;
1350a6fc2f1bSAlexander Stein unsigned gfladj_refclk_lpm_sel:1;
13516b6a0c9aSHuang Rui
13526b6a0c9aSHuang Rui unsigned tx_de_emphasis_quirk:1;
13536b6a0c9aSHuang Rui unsigned tx_de_emphasis:2;
1354cf40b86bSJohn Youn
135542bf02ecSRoger Quadros unsigned dis_metastability_quirk:1;
135642bf02ecSRoger Quadros
1357f580170fSYu Chen unsigned dis_split_quirk:1;
135840edb522SLinyu Yuan unsigned async_callbacks:1;
1359fd2304f4SThinh Nguyen unsigned sys_wakeup:1;
136004716168SElson Roy Serrao unsigned wakeup_configured:1;
13614e8ef34eSLinyu Yuan unsigned suspended:1;
13624fad7370SRoger Quadros unsigned susphy_state:1;
1363f580170fSYu Chen
1364cf40b86bSJohn Youn u16 imod_interval;
13659f607a30SWesley Cheng
13669f607a30SWesley Cheng int max_cfg_eps;
13679f607a30SWesley Cheng int last_fifo_depth;
13689f607a30SWesley Cheng int num_ep_resized;
1369be308d68SGreg Kroah-Hartman struct dentry *debug_root;
137072246da4SFelipe Balbi };
137172246da4SFelipe Balbi
1372d9612c2fSPengbo Mu #define INCRX_BURST_MODE 0
1373d9612c2fSPengbo Mu #define INCRX_UNDEF_LENGTH_BURST_MODE 1
1374d9612c2fSPengbo Mu
137541ce1456SRoger Quadros #define work_to_dwc(w) (container_of((w), struct dwc3, drd_work))
137672246da4SFelipe Balbi
137772246da4SFelipe Balbi /* -------------------------------------------------------------------------- */
137872246da4SFelipe Balbi
137972246da4SFelipe Balbi struct dwc3_event_type {
138072246da4SFelipe Balbi u32 is_devspec:1;
13811974d494SHuang Rui u32 type:7;
13821974d494SHuang Rui u32 reserved8_31:24;
138372246da4SFelipe Balbi } __packed;
138472246da4SFelipe Balbi
138572246da4SFelipe Balbi #define DWC3_DEPEVT_XFERCOMPLETE 0x01
138672246da4SFelipe Balbi #define DWC3_DEPEVT_XFERINPROGRESS 0x02
138772246da4SFelipe Balbi #define DWC3_DEPEVT_XFERNOTREADY 0x03
138872246da4SFelipe Balbi #define DWC3_DEPEVT_RXTXFIFOEVT 0x04
138972246da4SFelipe Balbi #define DWC3_DEPEVT_STREAMEVT 0x06
139072246da4SFelipe Balbi #define DWC3_DEPEVT_EPCMDCMPLT 0x07
139172246da4SFelipe Balbi
139272246da4SFelipe Balbi /**
1393cbdc0f54SMauro Carvalho Chehab * struct dwc3_event_depevt - Device Endpoint Events
139472246da4SFelipe Balbi * @one_bit: indicates this is an endpoint event (not used)
139572246da4SFelipe Balbi * @endpoint_number: number of the endpoint
139672246da4SFelipe Balbi * @endpoint_event: The event we have:
139772246da4SFelipe Balbi * 0x00 - Reserved
139872246da4SFelipe Balbi * 0x01 - XferComplete
139972246da4SFelipe Balbi * 0x02 - XferInProgress
140072246da4SFelipe Balbi * 0x03 - XferNotReady
140172246da4SFelipe Balbi * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
140272246da4SFelipe Balbi * 0x05 - Reserved
140372246da4SFelipe Balbi * 0x06 - StreamEvt
140472246da4SFelipe Balbi * 0x07 - EPCmdCmplt
140572246da4SFelipe Balbi * @reserved11_10: Reserved, don't use.
140672246da4SFelipe Balbi * @status: Indicates the status of the event. Refer to databook for
140772246da4SFelipe Balbi * more information.
140872246da4SFelipe Balbi * @parameters: Parameters of the current event. Refer to databook for
140972246da4SFelipe Balbi * more information.
141072246da4SFelipe Balbi */
141172246da4SFelipe Balbi struct dwc3_event_depevt {
141272246da4SFelipe Balbi u32 one_bit:1;
141372246da4SFelipe Balbi u32 endpoint_number:5;
141472246da4SFelipe Balbi u32 endpoint_event:4;
141572246da4SFelipe Balbi u32 reserved11_10:2;
141672246da4SFelipe Balbi u32 status:4;
141740aa41fbSFelipe Balbi
141840aa41fbSFelipe Balbi /* Within XferNotReady */
1419ff3f0789SRoger Quadros #define DEPEVT_STATUS_TRANSFER_ACTIVE BIT(3)
142040aa41fbSFelipe Balbi
14216d8a0196SFelipe Balbi /* Within XferComplete or XferInProgress */
1422ff3f0789SRoger Quadros #define DEPEVT_STATUS_BUSERR BIT(0)
1423ff3f0789SRoger Quadros #define DEPEVT_STATUS_SHORT BIT(1)
1424ff3f0789SRoger Quadros #define DEPEVT_STATUS_IOC BIT(2)
14256d8a0196SFelipe Balbi #define DEPEVT_STATUS_LST BIT(3) /* XferComplete */
14266d8a0196SFelipe Balbi #define DEPEVT_STATUS_MISSED_ISOC BIT(3) /* XferInProgress */
1427dc137f01SFelipe Balbi
1428879631aaSFelipe Balbi /* Stream event only */
1429879631aaSFelipe Balbi #define DEPEVT_STREAMEVT_FOUND 1
1430879631aaSFelipe Balbi #define DEPEVT_STREAMEVT_NOTFOUND 2
1431879631aaSFelipe Balbi
1432140ca4cfSThinh Nguyen /* Stream event parameter */
1433140ca4cfSThinh Nguyen #define DEPEVT_STREAM_PRIME 0xfffe
1434140ca4cfSThinh Nguyen #define DEPEVT_STREAM_NOSTREAM 0x0
1435140ca4cfSThinh Nguyen
1436dc137f01SFelipe Balbi /* Control-only Status */
1437dc137f01SFelipe Balbi #define DEPEVT_STATUS_CONTROL_DATA 1
1438dc137f01SFelipe Balbi #define DEPEVT_STATUS_CONTROL_STATUS 2
143945a2af2fSFelipe Balbi #define DEPEVT_STATUS_CONTROL_PHASE(n) ((n) & 3)
1440dc137f01SFelipe Balbi
14417b9cc7a2SKonrad Leszczynski /* In response to Start Transfer */
14427b9cc7a2SKonrad Leszczynski #define DEPEVT_TRANSFER_NO_RESOURCE 1
14437b9cc7a2SKonrad Leszczynski #define DEPEVT_TRANSFER_BUS_EXPIRY 2
14447b9cc7a2SKonrad Leszczynski
144572246da4SFelipe Balbi u32 parameters:16;
144676a638f8SBaolin Wang
144776a638f8SBaolin Wang /* For Command Complete Events */
144876a638f8SBaolin Wang #define DEPEVT_PARAMETER_CMD(n) (((n) & (0xf << 8)) >> 8)
144972246da4SFelipe Balbi } __packed;
145072246da4SFelipe Balbi
145172246da4SFelipe Balbi /**
145272246da4SFelipe Balbi * struct dwc3_event_devt - Device Events
145372246da4SFelipe Balbi * @one_bit: indicates this is a non-endpoint event (not used)
145472246da4SFelipe Balbi * @device_event: indicates it's a device event. Should read as 0x00
145572246da4SFelipe Balbi * @type: indicates the type of device event.
145672246da4SFelipe Balbi * 0 - DisconnEvt
145772246da4SFelipe Balbi * 1 - USBRst
145872246da4SFelipe Balbi * 2 - ConnectDone
145972246da4SFelipe Balbi * 3 - ULStChng
146072246da4SFelipe Balbi * 4 - WkUpEvt
146172246da4SFelipe Balbi * 5 - Reserved
14626f26ebb7SJack Pham * 6 - Suspend (EOPF on revisions 2.10a and prior)
146372246da4SFelipe Balbi * 7 - SOF
146472246da4SFelipe Balbi * 8 - Reserved
146572246da4SFelipe Balbi * 9 - ErrticErr
146672246da4SFelipe Balbi * 10 - CmdCmplt
146772246da4SFelipe Balbi * 11 - EvntOverflow
146872246da4SFelipe Balbi * 12 - VndrDevTstRcved
146972246da4SFelipe Balbi * @reserved15_12: Reserved, not used
147072246da4SFelipe Balbi * @event_info: Information about this event
147106f9b6e5SHuang Rui * @reserved31_25: Reserved, not used
147272246da4SFelipe Balbi */
147372246da4SFelipe Balbi struct dwc3_event_devt {
147472246da4SFelipe Balbi u32 one_bit:1;
147572246da4SFelipe Balbi u32 device_event:7;
147672246da4SFelipe Balbi u32 type:4;
147772246da4SFelipe Balbi u32 reserved15_12:4;
147806f9b6e5SHuang Rui u32 event_info:9;
147906f9b6e5SHuang Rui u32 reserved31_25:7;
148072246da4SFelipe Balbi } __packed;
148172246da4SFelipe Balbi
148272246da4SFelipe Balbi /**
148372246da4SFelipe Balbi * struct dwc3_event_gevt - Other Core Events
148472246da4SFelipe Balbi * @one_bit: indicates this is a non-endpoint event (not used)
148572246da4SFelipe Balbi * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
148672246da4SFelipe Balbi * @phy_port_number: self-explanatory
148772246da4SFelipe Balbi * @reserved31_12: Reserved, not used.
148872246da4SFelipe Balbi */
148972246da4SFelipe Balbi struct dwc3_event_gevt {
149072246da4SFelipe Balbi u32 one_bit:1;
149172246da4SFelipe Balbi u32 device_event:7;
149272246da4SFelipe Balbi u32 phy_port_number:4;
149372246da4SFelipe Balbi u32 reserved31_12:20;
149472246da4SFelipe Balbi } __packed;
149572246da4SFelipe Balbi
149672246da4SFelipe Balbi /**
149772246da4SFelipe Balbi * union dwc3_event - representation of Event Buffer contents
149872246da4SFelipe Balbi * @raw: raw 32-bit event
149972246da4SFelipe Balbi * @type: the type of the event
150072246da4SFelipe Balbi * @depevt: Device Endpoint Event
150172246da4SFelipe Balbi * @devt: Device Event
150272246da4SFelipe Balbi * @gevt: Global Event
150372246da4SFelipe Balbi */
150472246da4SFelipe Balbi union dwc3_event {
150572246da4SFelipe Balbi u32 raw;
150672246da4SFelipe Balbi struct dwc3_event_type type;
150772246da4SFelipe Balbi struct dwc3_event_depevt depevt;
150872246da4SFelipe Balbi struct dwc3_event_devt devt;
150972246da4SFelipe Balbi struct dwc3_event_gevt gevt;
151072246da4SFelipe Balbi };
151172246da4SFelipe Balbi
151261018305SFelipe Balbi /**
151361018305SFelipe Balbi * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
151461018305SFelipe Balbi * parameters
151561018305SFelipe Balbi * @param2: third parameter
151661018305SFelipe Balbi * @param1: second parameter
151761018305SFelipe Balbi * @param0: first parameter
151861018305SFelipe Balbi */
151961018305SFelipe Balbi struct dwc3_gadget_ep_cmd_params {
152061018305SFelipe Balbi u32 param2;
152161018305SFelipe Balbi u32 param1;
152261018305SFelipe Balbi u32 param0;
152361018305SFelipe Balbi };
152461018305SFelipe Balbi
152572246da4SFelipe Balbi /*
152672246da4SFelipe Balbi * DWC3 Features to be used as Driver Data
152772246da4SFelipe Balbi */
152872246da4SFelipe Balbi
152972246da4SFelipe Balbi #define DWC3_HAS_PERIPHERAL BIT(0)
153072246da4SFelipe Balbi #define DWC3_HAS_XHCI BIT(1)
153172246da4SFelipe Balbi #define DWC3_HAS_OTG BIT(3)
153272246da4SFelipe Balbi
1533d07e8819SFelipe Balbi /* prototypes */
1534*13f9b888SThinh Nguyen void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode, bool ignore_susphy);
15353140e8cbSSebastian Andrzej Siewior void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
1536cf6d867dSFelipe Balbi u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
15373140e8cbSSebastian Andrzej Siewior
15389af21dd6SThinh Nguyen #define DWC3_IP_IS(_ip) \
15399af21dd6SThinh Nguyen (dwc->ip == _ip##_IP)
1540a987a906SJohn Youn
15419af21dd6SThinh Nguyen #define DWC3_VER_IS(_ip, _ver) \
15429af21dd6SThinh Nguyen (DWC3_IP_IS(_ip) && dwc->revision == _ip##_REVISION_##_ver)
15439af21dd6SThinh Nguyen
15449af21dd6SThinh Nguyen #define DWC3_VER_IS_PRIOR(_ip, _ver) \
15459af21dd6SThinh Nguyen (DWC3_IP_IS(_ip) && dwc->revision < _ip##_REVISION_##_ver)
15469af21dd6SThinh Nguyen
15479af21dd6SThinh Nguyen #define DWC3_VER_IS_WITHIN(_ip, _from, _to) \
15489af21dd6SThinh Nguyen (DWC3_IP_IS(_ip) && \
15499af21dd6SThinh Nguyen dwc->revision >= _ip##_REVISION_##_from && \
15509af21dd6SThinh Nguyen (!(_ip##_REVISION_##_to) || \
15519af21dd6SThinh Nguyen dwc->revision <= _ip##_REVISION_##_to))
15529af21dd6SThinh Nguyen
15539af21dd6SThinh Nguyen #define DWC3_VER_TYPE_IS_WITHIN(_ip, _ver, _from, _to) \
15549af21dd6SThinh Nguyen (DWC3_VER_IS(_ip, _ver) && \
15559af21dd6SThinh Nguyen dwc->version_type >= _ip##_VERSIONTYPE_##_from && \
15569af21dd6SThinh Nguyen (!(_ip##_VERSIONTYPE_##_to) || \
15579af21dd6SThinh Nguyen dwc->version_type <= _ip##_VERSIONTYPE_##_to))
1558c4137a9cSJohn Youn
1559d00be779SThinh Nguyen /**
1560d00be779SThinh Nguyen * dwc3_mdwidth - get MDWIDTH value in bits
1561d00be779SThinh Nguyen * @dwc: pointer to our context structure
1562d00be779SThinh Nguyen *
1563d00be779SThinh Nguyen * Return MDWIDTH configuration value in bits.
1564d00be779SThinh Nguyen */
dwc3_mdwidth(struct dwc3 * dwc)1565d00be779SThinh Nguyen static inline u32 dwc3_mdwidth(struct dwc3 *dwc)
1566d00be779SThinh Nguyen {
1567d00be779SThinh Nguyen u32 mdwidth;
1568d00be779SThinh Nguyen
1569d00be779SThinh Nguyen mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1570d00be779SThinh Nguyen if (DWC3_IP_IS(DWC32))
1571d00be779SThinh Nguyen mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
1572d00be779SThinh Nguyen
1573d00be779SThinh Nguyen return mdwidth;
1574d00be779SThinh Nguyen }
1575d00be779SThinh Nguyen
1576cf40b86bSJohn Youn bool dwc3_has_imod(struct dwc3 *dwc);
1577cf40b86bSJohn Youn
1578f09cc79bSRoger Quadros int dwc3_event_buffers_setup(struct dwc3 *dwc);
1579f09cc79bSRoger Quadros void dwc3_event_buffers_cleanup(struct dwc3 *dwc);
1580f09cc79bSRoger Quadros
15810066472dSWesley Cheng int dwc3_core_soft_reset(struct dwc3 *dwc);
1582000f9944SThinh Nguyen void dwc3_enable_susphy(struct dwc3 *dwc, bool enable);
15830066472dSWesley Cheng
1584388e5c51SVivek Gautam #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1585d07e8819SFelipe Balbi int dwc3_host_init(struct dwc3 *dwc);
1586d07e8819SFelipe Balbi void dwc3_host_exit(struct dwc3 *dwc);
1587388e5c51SVivek Gautam #else
dwc3_host_init(struct dwc3 * dwc)1588388e5c51SVivek Gautam static inline int dwc3_host_init(struct dwc3 *dwc)
1589388e5c51SVivek Gautam { return 0; }
dwc3_host_exit(struct dwc3 * dwc)1590388e5c51SVivek Gautam static inline void dwc3_host_exit(struct dwc3 *dwc)
1591388e5c51SVivek Gautam { }
1592388e5c51SVivek Gautam #endif
1593d07e8819SFelipe Balbi
1594388e5c51SVivek Gautam #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1595f80b45e7SFelipe Balbi int dwc3_gadget_init(struct dwc3 *dwc);
1596f80b45e7SFelipe Balbi void dwc3_gadget_exit(struct dwc3 *dwc);
159761018305SFelipe Balbi int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
159861018305SFelipe Balbi int dwc3_gadget_get_link_state(struct dwc3 *dwc);
159961018305SFelipe Balbi int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
160087b923a2SFelipe Balbi int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
16012cd4718dSFelipe Balbi struct dwc3_gadget_ep_cmd_params *params);
160287b923a2SFelipe Balbi int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned int cmd,
160387b923a2SFelipe Balbi u32 param);
16049f607a30SWesley Cheng void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc);
16052b2da657SWesley Cheng void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep, int status);
1606388e5c51SVivek Gautam #else
dwc3_gadget_init(struct dwc3 * dwc)1607388e5c51SVivek Gautam static inline int dwc3_gadget_init(struct dwc3 *dwc)
1608388e5c51SVivek Gautam { return 0; }
dwc3_gadget_exit(struct dwc3 * dwc)1609388e5c51SVivek Gautam static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1610388e5c51SVivek Gautam { }
dwc3_gadget_set_test_mode(struct dwc3 * dwc,int mode)161161018305SFelipe Balbi static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
161261018305SFelipe Balbi { return 0; }
dwc3_gadget_get_link_state(struct dwc3 * dwc)161361018305SFelipe Balbi static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
161461018305SFelipe Balbi { return 0; }
dwc3_gadget_set_link_state(struct dwc3 * dwc,enum dwc3_link_state state)161561018305SFelipe Balbi static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
161661018305SFelipe Balbi enum dwc3_link_state state)
161761018305SFelipe Balbi { return 0; }
161861018305SFelipe Balbi
dwc3_send_gadget_ep_cmd(struct dwc3_ep * dep,unsigned int cmd,struct dwc3_gadget_ep_cmd_params * params)161987b923a2SFelipe Balbi static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
16202cd4718dSFelipe Balbi struct dwc3_gadget_ep_cmd_params *params)
162161018305SFelipe Balbi { return 0; }
dwc3_send_gadget_generic_command(struct dwc3 * dwc,int cmd,u32 param)162261018305SFelipe Balbi static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
162361018305SFelipe Balbi int cmd, u32 param)
162461018305SFelipe Balbi { return 0; }
dwc3_gadget_clear_tx_fifos(struct dwc3 * dwc)16259f607a30SWesley Cheng static inline void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc)
16269f607a30SWesley Cheng { }
1627388e5c51SVivek Gautam #endif
1628f80b45e7SFelipe Balbi
16299840354fSRoger Quadros #if IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
16309840354fSRoger Quadros int dwc3_drd_init(struct dwc3 *dwc);
16319840354fSRoger Quadros void dwc3_drd_exit(struct dwc3 *dwc);
1632f09cc79bSRoger Quadros void dwc3_otg_init(struct dwc3 *dwc);
1633f09cc79bSRoger Quadros void dwc3_otg_exit(struct dwc3 *dwc);
1634f09cc79bSRoger Quadros void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus);
1635f09cc79bSRoger Quadros void dwc3_otg_host_init(struct dwc3 *dwc);
16369840354fSRoger Quadros #else
dwc3_drd_init(struct dwc3 * dwc)16379840354fSRoger Quadros static inline int dwc3_drd_init(struct dwc3 *dwc)
16389840354fSRoger Quadros { return 0; }
dwc3_drd_exit(struct dwc3 * dwc)16399840354fSRoger Quadros static inline void dwc3_drd_exit(struct dwc3 *dwc)
16409840354fSRoger Quadros { }
dwc3_otg_init(struct dwc3 * dwc)1641f09cc79bSRoger Quadros static inline void dwc3_otg_init(struct dwc3 *dwc)
1642f09cc79bSRoger Quadros { }
dwc3_otg_exit(struct dwc3 * dwc)1643f09cc79bSRoger Quadros static inline void dwc3_otg_exit(struct dwc3 *dwc)
1644f09cc79bSRoger Quadros { }
dwc3_otg_update(struct dwc3 * dwc,bool ignore_idstatus)1645f09cc79bSRoger Quadros static inline void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus)
1646f09cc79bSRoger Quadros { }
dwc3_otg_host_init(struct dwc3 * dwc)1647f09cc79bSRoger Quadros static inline void dwc3_otg_host_init(struct dwc3 *dwc)
1648f09cc79bSRoger Quadros { }
16499840354fSRoger Quadros #endif
16509840354fSRoger Quadros
16517415f17cSFelipe Balbi /* power management interface */
16527415f17cSFelipe Balbi #if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
16537415f17cSFelipe Balbi int dwc3_gadget_suspend(struct dwc3 *dwc);
16547415f17cSFelipe Balbi int dwc3_gadget_resume(struct dwc3 *dwc);
16557415f17cSFelipe Balbi #else
dwc3_gadget_suspend(struct dwc3 * dwc)16567415f17cSFelipe Balbi static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
16577415f17cSFelipe Balbi {
16587415f17cSFelipe Balbi return 0;
16597415f17cSFelipe Balbi }
16607415f17cSFelipe Balbi
dwc3_gadget_resume(struct dwc3 * dwc)16617415f17cSFelipe Balbi static inline int dwc3_gadget_resume(struct dwc3 *dwc)
16627415f17cSFelipe Balbi {
16637415f17cSFelipe Balbi return 0;
16647415f17cSFelipe Balbi }
1665fc8bb91bSFelipe Balbi
16667415f17cSFelipe Balbi #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
16677415f17cSFelipe Balbi
166888bc9d19SHeikki Krogerus #if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
166988bc9d19SHeikki Krogerus int dwc3_ulpi_init(struct dwc3 *dwc);
167088bc9d19SHeikki Krogerus void dwc3_ulpi_exit(struct dwc3 *dwc);
167188bc9d19SHeikki Krogerus #else
dwc3_ulpi_init(struct dwc3 * dwc)167288bc9d19SHeikki Krogerus static inline int dwc3_ulpi_init(struct dwc3 *dwc)
167388bc9d19SHeikki Krogerus { return 0; }
dwc3_ulpi_exit(struct dwc3 * dwc)167488bc9d19SHeikki Krogerus static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
167588bc9d19SHeikki Krogerus { }
167688bc9d19SHeikki Krogerus #endif
167788bc9d19SHeikki Krogerus
167872246da4SFelipe Balbi #endif /* __DRIVERS_USB_DWC3_CORE_H */
1679