xref: /openbmc/linux/drivers/usb/dwc2/params.c (revision fc4e326ee72cc36c942333c65d851247b31c567b)
15fd54aceSGreg Kroah-Hartman // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2323230efSJohn Youn /*
3323230efSJohn Youn  * Copyright (C) 2004-2016 Synopsys, Inc.
4323230efSJohn Youn  *
5323230efSJohn Youn  * Redistribution and use in source and binary forms, with or without
6323230efSJohn Youn  * modification, are permitted provided that the following conditions
7323230efSJohn Youn  * are met:
8323230efSJohn Youn  * 1. Redistributions of source code must retain the above copyright
9323230efSJohn Youn  *    notice, this list of conditions, and the following disclaimer,
10323230efSJohn Youn  *    without modification.
11323230efSJohn Youn  * 2. Redistributions in binary form must reproduce the above copyright
12323230efSJohn Youn  *    notice, this list of conditions and the following disclaimer in the
13323230efSJohn Youn  *    documentation and/or other materials provided with the distribution.
14323230efSJohn Youn  * 3. The names of the above-listed copyright holders may not be used
15323230efSJohn Youn  *    to endorse or promote products derived from this software without
16323230efSJohn Youn  *    specific prior written permission.
17323230efSJohn Youn  *
18323230efSJohn Youn  * ALTERNATIVELY, this software may be distributed under the terms of the
19323230efSJohn Youn  * GNU General Public License ("GPL") as published by the Free Software
20323230efSJohn Youn  * Foundation; either version 2 of the License, or (at your option) any
21323230efSJohn Youn  * later version.
22323230efSJohn Youn  *
23323230efSJohn Youn  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
24323230efSJohn Youn  * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
25323230efSJohn Youn  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
26323230efSJohn Youn  * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
27323230efSJohn Youn  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
28323230efSJohn Youn  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
29323230efSJohn Youn  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
30323230efSJohn Youn  * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
31323230efSJohn Youn  * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
32323230efSJohn Youn  * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
33323230efSJohn Youn  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34323230efSJohn Youn  */
35323230efSJohn Youn 
36323230efSJohn Youn #include <linux/kernel.h>
37323230efSJohn Youn #include <linux/module.h>
38323230efSJohn Youn #include <linux/of_device.h>
39323230efSJohn Youn 
40323230efSJohn Youn #include "core.h"
41323230efSJohn Youn 
427de1debcSJohn Youn static void dwc2_set_bcm_params(struct dwc2_hsotg *hsotg)
437de1debcSJohn Youn {
447de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
45323230efSJohn Youn 
467de1debcSJohn Youn 	p->host_rx_fifo_size = 774;
477de1debcSJohn Youn 	p->max_transfer_size = 65535;
487de1debcSJohn Youn 	p->max_packet_count = 511;
497de1debcSJohn Youn 	p->ahbcfg = 0x10;
507de1debcSJohn Youn }
51323230efSJohn Youn 
527de1debcSJohn Youn static void dwc2_set_his_params(struct dwc2_hsotg *hsotg)
537de1debcSJohn Youn {
547de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
55323230efSJohn Youn 
567de1debcSJohn Youn 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
577de1debcSJohn Youn 	p->speed = DWC2_SPEED_PARAM_HIGH;
587de1debcSJohn Youn 	p->host_rx_fifo_size = 512;
597de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 512;
607de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 512;
617de1debcSJohn Youn 	p->max_transfer_size = 65535;
627de1debcSJohn Youn 	p->max_packet_count = 511;
637de1debcSJohn Youn 	p->host_channels = 16;
647de1debcSJohn Youn 	p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
657de1debcSJohn Youn 	p->phy_utmi_width = 8;
667de1debcSJohn Youn 	p->i2c_enable = false;
677de1debcSJohn Youn 	p->reload_ctl = false;
687de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
697de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
70ca8b0332SChen Yu 	p->change_speed_quirk = true;
71d98c624aSJohn Stultz 	p->power_down = false;
727de1debcSJohn Youn }
73323230efSJohn Youn 
7435a60541SMarek Szyprowski static void dwc2_set_s3c6400_params(struct dwc2_hsotg *hsotg)
7535a60541SMarek Szyprowski {
7635a60541SMarek Szyprowski 	struct dwc2_core_params *p = &hsotg->params;
7735a60541SMarek Szyprowski 
7835a60541SMarek Szyprowski 	p->power_down = 0;
7935a60541SMarek Szyprowski }
8035a60541SMarek Szyprowski 
817de1debcSJohn Youn static void dwc2_set_rk_params(struct dwc2_hsotg *hsotg)
827de1debcSJohn Youn {
837de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
847de1debcSJohn Youn 
857de1debcSJohn Youn 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
867de1debcSJohn Youn 	p->host_rx_fifo_size = 525;
877de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 128;
887de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 256;
897de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
907de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
91c216765dSSolidHal 	p->power_down = 0;
927de1debcSJohn Youn }
937de1debcSJohn Youn 
947de1debcSJohn Youn static void dwc2_set_ltq_params(struct dwc2_hsotg *hsotg)
957de1debcSJohn Youn {
967de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
977de1debcSJohn Youn 
987de1debcSJohn Youn 	p->otg_cap = 2;
997de1debcSJohn Youn 	p->host_rx_fifo_size = 288;
1007de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 128;
1017de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 96;
1027de1debcSJohn Youn 	p->max_transfer_size = 65535;
1037de1debcSJohn Youn 	p->max_packet_count = 511;
1047de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
1057de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
1067de1debcSJohn Youn }
1077de1debcSJohn Youn 
1087de1debcSJohn Youn static void dwc2_set_amlogic_params(struct dwc2_hsotg *hsotg)
1097de1debcSJohn Youn {
1107de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
1117de1debcSJohn Youn 
1127de1debcSJohn Youn 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
1137de1debcSJohn Youn 	p->speed = DWC2_SPEED_PARAM_HIGH;
1147de1debcSJohn Youn 	p->host_rx_fifo_size = 512;
1157de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 500;
1167de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 500;
1177de1debcSJohn Youn 	p->host_channels = 16;
1187de1debcSJohn Youn 	p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
1197de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR8 <<
1207de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
121cc10ce0cSMartin Blumenstingl 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
1227de1debcSJohn Youn }
1237de1debcSJohn Youn 
124*fc4e326eSNeil Armstrong static void dwc2_set_amlogic_g12a_params(struct dwc2_hsotg *hsotg)
125*fc4e326eSNeil Armstrong {
126*fc4e326eSNeil Armstrong 	struct dwc2_core_params *p = &hsotg->params;
127*fc4e326eSNeil Armstrong 
128*fc4e326eSNeil Armstrong 	p->lpm = false;
129*fc4e326eSNeil Armstrong 	p->lpm_clock_gating = false;
130*fc4e326eSNeil Armstrong 	p->besl = false;
131*fc4e326eSNeil Armstrong 	p->hird_threshold_en = false;
132*fc4e326eSNeil Armstrong }
133*fc4e326eSNeil Armstrong 
1347de1debcSJohn Youn static void dwc2_set_amcc_params(struct dwc2_hsotg *hsotg)
1357de1debcSJohn Youn {
1367de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
1377de1debcSJohn Youn 
1387de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
1397de1debcSJohn Youn }
140323230efSJohn Youn 
141e35b1350SBruno Herrera static void dwc2_set_stm32f4x9_fsotg_params(struct dwc2_hsotg *hsotg)
142e35b1350SBruno Herrera {
143e35b1350SBruno Herrera 	struct dwc2_core_params *p = &hsotg->params;
144e35b1350SBruno Herrera 
145e35b1350SBruno Herrera 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
146e35b1350SBruno Herrera 	p->speed = DWC2_SPEED_PARAM_FULL;
147e35b1350SBruno Herrera 	p->host_rx_fifo_size = 128;
148e35b1350SBruno Herrera 	p->host_nperio_tx_fifo_size = 96;
149e35b1350SBruno Herrera 	p->host_perio_tx_fifo_size = 96;
150e35b1350SBruno Herrera 	p->max_packet_count = 256;
151e35b1350SBruno Herrera 	p->phy_type = DWC2_PHY_TYPE_PARAM_FS;
152e35b1350SBruno Herrera 	p->i2c_enable = false;
153e35b1350SBruno Herrera 	p->activate_stm_fs_transceiver = true;
154e35b1350SBruno Herrera }
155e35b1350SBruno Herrera 
1561a149e35SAmelie Delaunay static void dwc2_set_stm32f7_hsotg_params(struct dwc2_hsotg *hsotg)
157d8fae8b9SAmelie Delaunay {
158d8fae8b9SAmelie Delaunay 	struct dwc2_core_params *p = &hsotg->params;
159d8fae8b9SAmelie Delaunay 
160d8fae8b9SAmelie Delaunay 	p->host_rx_fifo_size = 622;
161d8fae8b9SAmelie Delaunay 	p->host_nperio_tx_fifo_size = 128;
162d8fae8b9SAmelie Delaunay 	p->host_perio_tx_fifo_size = 256;
163d8fae8b9SAmelie Delaunay }
164d8fae8b9SAmelie Delaunay 
165323230efSJohn Youn const struct of_device_id dwc2_of_match_table[] = {
1667de1debcSJohn Youn 	{ .compatible = "brcm,bcm2835-usb", .data = dwc2_set_bcm_params },
1677de1debcSJohn Youn 	{ .compatible = "hisilicon,hi6220-usb", .data = dwc2_set_his_params  },
1687de1debcSJohn Youn 	{ .compatible = "rockchip,rk3066-usb", .data = dwc2_set_rk_params },
1697de1debcSJohn Youn 	{ .compatible = "lantiq,arx100-usb", .data = dwc2_set_ltq_params },
1707de1debcSJohn Youn 	{ .compatible = "lantiq,xrx200-usb", .data = dwc2_set_ltq_params },
1717de1debcSJohn Youn 	{ .compatible = "snps,dwc2" },
17235a60541SMarek Szyprowski 	{ .compatible = "samsung,s3c6400-hsotg",
17335a60541SMarek Szyprowski 	  .data = dwc2_set_s3c6400_params },
17455b644fdSMartin Blumenstingl 	{ .compatible = "amlogic,meson8-usb",
17555b644fdSMartin Blumenstingl 	  .data = dwc2_set_amlogic_params },
1767de1debcSJohn Youn 	{ .compatible = "amlogic,meson8b-usb",
1777de1debcSJohn Youn 	  .data = dwc2_set_amlogic_params },
1787de1debcSJohn Youn 	{ .compatible = "amlogic,meson-gxbb-usb",
1797de1debcSJohn Youn 	  .data = dwc2_set_amlogic_params },
180*fc4e326eSNeil Armstrong 	{ .compatible = "amlogic,meson-g12a-usb",
181*fc4e326eSNeil Armstrong 	  .data = dwc2_set_amlogic_g12a_params },
1827de1debcSJohn Youn 	{ .compatible = "amcc,dwc-otg", .data = dwc2_set_amcc_params },
183e35b1350SBruno Herrera 	{ .compatible = "st,stm32f4x9-fsotg",
184e35b1350SBruno Herrera 	  .data = dwc2_set_stm32f4x9_fsotg_params },
185e35b1350SBruno Herrera 	{ .compatible = "st,stm32f4x9-hsotg" },
1861a149e35SAmelie Delaunay 	{ .compatible = "st,stm32f7-hsotg",
1871a149e35SAmelie Delaunay 	  .data = dwc2_set_stm32f7_hsotg_params },
188323230efSJohn Youn 	{},
189323230efSJohn Youn };
190323230efSJohn Youn MODULE_DEVICE_TABLE(of, dwc2_of_match_table);
191323230efSJohn Youn 
192245977c9SJohn Youn static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg)
19305ee799fSJohn Youn {
194245977c9SJohn Youn 	u8 val;
19505ee799fSJohn Youn 
196323230efSJohn Youn 	switch (hsotg->hw_params.op_mode) {
197323230efSJohn Youn 	case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
198323230efSJohn Youn 		val = DWC2_CAP_PARAM_HNP_SRP_CAPABLE;
199323230efSJohn Youn 		break;
200323230efSJohn Youn 	case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
201323230efSJohn Youn 	case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
202323230efSJohn Youn 	case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
203323230efSJohn Youn 		val = DWC2_CAP_PARAM_SRP_ONLY_CAPABLE;
204323230efSJohn Youn 		break;
205323230efSJohn Youn 	default:
206323230efSJohn Youn 		val = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
207323230efSJohn Youn 		break;
208323230efSJohn Youn 	}
209323230efSJohn Youn 
210bea8e86cSJohn Youn 	hsotg->params.otg_cap = val;
211323230efSJohn Youn }
212323230efSJohn Youn 
213245977c9SJohn Youn static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg)
214323230efSJohn Youn {
215245977c9SJohn Youn 	int val;
216245977c9SJohn Youn 	u32 hs_phy_type = hsotg->hw_params.hs_phy_type;
217323230efSJohn Youn 
218323230efSJohn Youn 	val = DWC2_PHY_TYPE_PARAM_FS;
219323230efSJohn Youn 	if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) {
220323230efSJohn Youn 		if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
221323230efSJohn Youn 		    hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)
222323230efSJohn Youn 			val = DWC2_PHY_TYPE_PARAM_UTMI;
223323230efSJohn Youn 		else
224323230efSJohn Youn 			val = DWC2_PHY_TYPE_PARAM_ULPI;
225323230efSJohn Youn 	}
226245977c9SJohn Youn 
227245977c9SJohn Youn 	if (dwc2_is_fs_iot(hsotg))
228245977c9SJohn Youn 		hsotg->params.phy_type = DWC2_PHY_TYPE_PARAM_FS;
229323230efSJohn Youn 
230bea8e86cSJohn Youn 	hsotg->params.phy_type = val;
231323230efSJohn Youn }
232323230efSJohn Youn 
233245977c9SJohn Youn static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg)
234323230efSJohn Youn {
235245977c9SJohn Youn 	int val;
236323230efSJohn Youn 
237245977c9SJohn Youn 	val = hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS ?
238323230efSJohn Youn 		DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH;
239245977c9SJohn Youn 
240245977c9SJohn Youn 	if (dwc2_is_fs_iot(hsotg))
241245977c9SJohn Youn 		val = DWC2_SPEED_PARAM_FULL;
242245977c9SJohn Youn 
243245977c9SJohn Youn 	if (dwc2_is_hs_iot(hsotg))
244245977c9SJohn Youn 		val = DWC2_SPEED_PARAM_HIGH;
245323230efSJohn Youn 
246bea8e86cSJohn Youn 	hsotg->params.speed = val;
247323230efSJohn Youn }
248323230efSJohn Youn 
249245977c9SJohn Youn static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
250323230efSJohn Youn {
251245977c9SJohn Youn 	int val;
252323230efSJohn Youn 
253323230efSJohn Youn 	val = (hsotg->hw_params.utmi_phy_data_width ==
254323230efSJohn Youn 	       GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16;
255323230efSJohn Youn 
256bea8e86cSJohn Youn 	hsotg->params.phy_utmi_width = val;
257323230efSJohn Youn }
258323230efSJohn Youn 
25905ee799fSJohn Youn static void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
26005ee799fSJohn Youn {
26105ee799fSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
262c138ecfaSSevak Arakelyan 	int depth_average;
263c138ecfaSSevak Arakelyan 	int fifo_count;
264c138ecfaSSevak Arakelyan 	int i;
265c138ecfaSSevak Arakelyan 
266c138ecfaSSevak Arakelyan 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
26705ee799fSJohn Youn 
268245977c9SJohn Youn 	memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size));
269c138ecfaSSevak Arakelyan 	depth_average = dwc2_hsotg_tx_fifo_average_depth(hsotg);
270c138ecfaSSevak Arakelyan 	for (i = 1; i <= fifo_count; i++)
271c138ecfaSSevak Arakelyan 		p->g_tx_fifo_size[i] = depth_average;
2729962b62fSJohn Youn }
2739962b62fSJohn Youn 
27403ea6d6eSJohn Youn static void dwc2_set_param_power_down(struct dwc2_hsotg *hsotg)
27503ea6d6eSJohn Youn {
27603ea6d6eSJohn Youn 	int val;
27703ea6d6eSJohn Youn 
27803ea6d6eSJohn Youn 	if (hsotg->hw_params.hibernation)
27903ea6d6eSJohn Youn 		val = 2;
28003ea6d6eSJohn Youn 	else if (hsotg->hw_params.power_optimized)
28103ea6d6eSJohn Youn 		val = 1;
28203ea6d6eSJohn Youn 	else
28303ea6d6eSJohn Youn 		val = 0;
28403ea6d6eSJohn Youn 
28503ea6d6eSJohn Youn 	hsotg->params.power_down = val;
28603ea6d6eSJohn Youn }
28703ea6d6eSJohn Youn 
28805ee799fSJohn Youn /**
289245977c9SJohn Youn  * dwc2_set_default_params() - Set all core parameters to their
290245977c9SJohn Youn  * auto-detected default values.
2916fb914d7SGrigor Tovmasyan  *
2926fb914d7SGrigor Tovmasyan  * @hsotg: Programming view of the DWC_otg controller
2936fb914d7SGrigor Tovmasyan  *
294323230efSJohn Youn  */
295245977c9SJohn Youn static void dwc2_set_default_params(struct dwc2_hsotg *hsotg)
296323230efSJohn Youn {
29705ee799fSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
29805ee799fSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
2996b66ce51SJohn Youn 	bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
300323230efSJohn Youn 
301245977c9SJohn Youn 	dwc2_set_param_otg_cap(hsotg);
302245977c9SJohn Youn 	dwc2_set_param_phy_type(hsotg);
303245977c9SJohn Youn 	dwc2_set_param_speed(hsotg);
304245977c9SJohn Youn 	dwc2_set_param_phy_utmi_width(hsotg);
30503ea6d6eSJohn Youn 	dwc2_set_param_power_down(hsotg);
306245977c9SJohn Youn 	p->phy_ulpi_ddr = false;
307245977c9SJohn Youn 	p->phy_ulpi_ext_vbus = false;
308245977c9SJohn Youn 
309245977c9SJohn Youn 	p->enable_dynamic_fifo = hw->enable_dynamic_fifo;
310245977c9SJohn Youn 	p->en_multiple_tx_fifo = hw->en_multiple_tx_fifo;
311245977c9SJohn Youn 	p->i2c_enable = hw->i2c_enable;
31266e77a24SRazmik Karapetyan 	p->acg_enable = hw->acg_enable;
313245977c9SJohn Youn 	p->ulpi_fs_ls = false;
314245977c9SJohn Youn 	p->ts_dline = false;
315245977c9SJohn Youn 	p->reload_ctl = (hw->snpsid >= DWC2_CORE_REV_2_92a);
316245977c9SJohn Youn 	p->uframe_sched = true;
317245977c9SJohn Youn 	p->external_id_pin_ctl = false;
3186f80b6deSSevak Arakelyan 	p->lpm = true;
3196f80b6deSSevak Arakelyan 	p->lpm_clock_gating = true;
3206f80b6deSSevak Arakelyan 	p->besl = true;
3216f80b6deSSevak Arakelyan 	p->hird_threshold_en = true;
3226f80b6deSSevak Arakelyan 	p->hird_threshold = 4;
323b43ebc96SGrigor Tovmasyan 	p->ipg_isoc_en = false;
324ca531bc2SGrigor Tovmasyan 	p->service_interval = false;
325245977c9SJohn Youn 	p->max_packet_count = hw->max_packet_count;
326245977c9SJohn Youn 	p->max_transfer_size = hw->max_transfer_size;
3271b52d2faSRazmik Karapetyan 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR << GAHBCFG_HBSTLEN_SHIFT;
328f3a61e4eSGrigor Tovmasyan 	p->ref_clk_per = 33333;
329f3a61e4eSGrigor Tovmasyan 	p->sof_cnt_wkup_alert = 100;
330245977c9SJohn Youn 
3316b66ce51SJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
3326b66ce51SJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
333245977c9SJohn Youn 		p->host_dma = dma_capable;
334245977c9SJohn Youn 		p->dma_desc_enable = false;
335245977c9SJohn Youn 		p->dma_desc_fs_enable = false;
336245977c9SJohn Youn 		p->host_support_fs_ls_low_power = false;
337245977c9SJohn Youn 		p->host_ls_low_power_phy_clk = false;
338245977c9SJohn Youn 		p->host_channels = hw->host_channels;
339245977c9SJohn Youn 		p->host_rx_fifo_size = hw->rx_fifo_size;
340245977c9SJohn Youn 		p->host_nperio_tx_fifo_size = hw->host_nperio_tx_fifo_size;
341245977c9SJohn Youn 		p->host_perio_tx_fifo_size = hw->host_perio_tx_fifo_size;
3426b66ce51SJohn Youn 	}
3436b66ce51SJohn Youn 
34405ee799fSJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
34505ee799fSJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
346245977c9SJohn Youn 		p->g_dma = dma_capable;
347245977c9SJohn Youn 		p->g_dma_desc = hw->dma_desc_enable;
34805ee799fSJohn Youn 
34905ee799fSJohn Youn 		/*
35005ee799fSJohn Youn 		 * The values for g_rx_fifo_size (2048) and
35105ee799fSJohn Youn 		 * g_np_tx_fifo_size (1024) come from the legacy s3c
35205ee799fSJohn Youn 		 * gadget driver. These defaults have been hard-coded
35305ee799fSJohn Youn 		 * for some time so many platforms depend on these
35405ee799fSJohn Youn 		 * values. Leave them as defaults for now and only
35505ee799fSJohn Youn 		 * auto-detect if the hardware does not support the
35605ee799fSJohn Youn 		 * default.
35705ee799fSJohn Youn 		 */
358245977c9SJohn Youn 		p->g_rx_fifo_size = 2048;
359245977c9SJohn Youn 		p->g_np_tx_fifo_size = 1024;
36005ee799fSJohn Youn 		dwc2_set_param_tx_fifo_sizes(hsotg);
36105ee799fSJohn Youn 	}
362323230efSJohn Youn }
363323230efSJohn Youn 
364f9f93cbbSJohn Youn /**
365f9f93cbbSJohn Youn  * dwc2_get_device_properties() - Read in device properties.
366f9f93cbbSJohn Youn  *
3676fb914d7SGrigor Tovmasyan  * @hsotg: Programming view of the DWC_otg controller
3686fb914d7SGrigor Tovmasyan  *
369f9f93cbbSJohn Youn  * Read in the device properties and adjust core parameters if needed.
370f9f93cbbSJohn Youn  */
371f9f93cbbSJohn Youn static void dwc2_get_device_properties(struct dwc2_hsotg *hsotg)
372f9f93cbbSJohn Youn {
373f9f93cbbSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
374f9f93cbbSJohn Youn 	int num;
375f9f93cbbSJohn Youn 
376f9f93cbbSJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
377f9f93cbbSJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
378f9f93cbbSJohn Youn 		device_property_read_u32(hsotg->dev, "g-rx-fifo-size",
379f9f93cbbSJohn Youn 					 &p->g_rx_fifo_size);
380f9f93cbbSJohn Youn 
381f9f93cbbSJohn Youn 		device_property_read_u32(hsotg->dev, "g-np-tx-fifo-size",
382f9f93cbbSJohn Youn 					 &p->g_np_tx_fifo_size);
383f9f93cbbSJohn Youn 
384f9f93cbbSJohn Youn 		num = device_property_read_u32_array(hsotg->dev,
385f9f93cbbSJohn Youn 						     "g-tx-fifo-size",
386f9f93cbbSJohn Youn 						     NULL, 0);
387f9f93cbbSJohn Youn 
388f9f93cbbSJohn Youn 		if (num > 0) {
389f9f93cbbSJohn Youn 			num = min(num, 15);
390f9f93cbbSJohn Youn 			memset(p->g_tx_fifo_size, 0,
391f9f93cbbSJohn Youn 			       sizeof(p->g_tx_fifo_size));
392f9f93cbbSJohn Youn 			device_property_read_u32_array(hsotg->dev,
393f9f93cbbSJohn Youn 						       "g-tx-fifo-size",
394f9f93cbbSJohn Youn 						       &p->g_tx_fifo_size[1],
395f9f93cbbSJohn Youn 						       num);
396f9f93cbbSJohn Youn 		}
397f9f93cbbSJohn Youn 	}
398b11633c4SDinh Nguyen 
399b11633c4SDinh Nguyen 	if (of_find_property(hsotg->dev->of_node, "disable-over-current", NULL))
400b11633c4SDinh Nguyen 		p->oc_disable = true;
401f9f93cbbSJohn Youn }
402f9f93cbbSJohn Youn 
403d936e666SJohn Youn static void dwc2_check_param_otg_cap(struct dwc2_hsotg *hsotg)
404d936e666SJohn Youn {
405d936e666SJohn Youn 	int valid = 1;
406d936e666SJohn Youn 
407d936e666SJohn Youn 	switch (hsotg->params.otg_cap) {
408d936e666SJohn Youn 	case DWC2_CAP_PARAM_HNP_SRP_CAPABLE:
409d936e666SJohn Youn 		if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE)
410d936e666SJohn Youn 			valid = 0;
411d936e666SJohn Youn 		break;
412d936e666SJohn Youn 	case DWC2_CAP_PARAM_SRP_ONLY_CAPABLE:
413d936e666SJohn Youn 		switch (hsotg->hw_params.op_mode) {
414d936e666SJohn Youn 		case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
415d936e666SJohn Youn 		case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
416d936e666SJohn Youn 		case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
417d936e666SJohn Youn 		case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
418d936e666SJohn Youn 			break;
419d936e666SJohn Youn 		default:
420d936e666SJohn Youn 			valid = 0;
421d936e666SJohn Youn 			break;
422d936e666SJohn Youn 		}
423d936e666SJohn Youn 		break;
424d936e666SJohn Youn 	case DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE:
425d936e666SJohn Youn 		/* always valid */
426d936e666SJohn Youn 		break;
427d936e666SJohn Youn 	default:
428d936e666SJohn Youn 		valid = 0;
429d936e666SJohn Youn 		break;
430d936e666SJohn Youn 	}
431d936e666SJohn Youn 
432d936e666SJohn Youn 	if (!valid)
433d936e666SJohn Youn 		dwc2_set_param_otg_cap(hsotg);
434d936e666SJohn Youn }
435d936e666SJohn Youn 
436d936e666SJohn Youn static void dwc2_check_param_phy_type(struct dwc2_hsotg *hsotg)
437d936e666SJohn Youn {
438d936e666SJohn Youn 	int valid = 0;
439d936e666SJohn Youn 	u32 hs_phy_type;
440d936e666SJohn Youn 	u32 fs_phy_type;
441d936e666SJohn Youn 
442d936e666SJohn Youn 	hs_phy_type = hsotg->hw_params.hs_phy_type;
443d936e666SJohn Youn 	fs_phy_type = hsotg->hw_params.fs_phy_type;
444d936e666SJohn Youn 
445d936e666SJohn Youn 	switch (hsotg->params.phy_type) {
446d936e666SJohn Youn 	case DWC2_PHY_TYPE_PARAM_FS:
447d936e666SJohn Youn 		if (fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED)
448d936e666SJohn Youn 			valid = 1;
449d936e666SJohn Youn 		break;
450d936e666SJohn Youn 	case DWC2_PHY_TYPE_PARAM_UTMI:
451d936e666SJohn Youn 		if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
452d936e666SJohn Youn 		    (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
453d936e666SJohn Youn 			valid = 1;
454d936e666SJohn Youn 		break;
455d936e666SJohn Youn 	case DWC2_PHY_TYPE_PARAM_ULPI:
456d936e666SJohn Youn 		if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
457d936e666SJohn Youn 		    (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
458d936e666SJohn Youn 			valid = 1;
459d936e666SJohn Youn 		break;
460d936e666SJohn Youn 	default:
461d936e666SJohn Youn 		break;
462d936e666SJohn Youn 	}
463d936e666SJohn Youn 
464d936e666SJohn Youn 	if (!valid)
465d936e666SJohn Youn 		dwc2_set_param_phy_type(hsotg);
466d936e666SJohn Youn }
467d936e666SJohn Youn 
468d936e666SJohn Youn static void dwc2_check_param_speed(struct dwc2_hsotg *hsotg)
469d936e666SJohn Youn {
470d936e666SJohn Youn 	int valid = 1;
471d936e666SJohn Youn 	int phy_type = hsotg->params.phy_type;
472d936e666SJohn Youn 	int speed = hsotg->params.speed;
473d936e666SJohn Youn 
474d936e666SJohn Youn 	switch (speed) {
475d936e666SJohn Youn 	case DWC2_SPEED_PARAM_HIGH:
476d936e666SJohn Youn 		if ((hsotg->params.speed == DWC2_SPEED_PARAM_HIGH) &&
477d936e666SJohn Youn 		    (phy_type == DWC2_PHY_TYPE_PARAM_FS))
478d936e666SJohn Youn 			valid = 0;
479d936e666SJohn Youn 		break;
480d936e666SJohn Youn 	case DWC2_SPEED_PARAM_FULL:
481d936e666SJohn Youn 	case DWC2_SPEED_PARAM_LOW:
482d936e666SJohn Youn 		break;
483d936e666SJohn Youn 	default:
484d936e666SJohn Youn 		valid = 0;
485d936e666SJohn Youn 		break;
486d936e666SJohn Youn 	}
487d936e666SJohn Youn 
488d936e666SJohn Youn 	if (!valid)
489d936e666SJohn Youn 		dwc2_set_param_speed(hsotg);
490d936e666SJohn Youn }
491d936e666SJohn Youn 
492d936e666SJohn Youn static void dwc2_check_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
493d936e666SJohn Youn {
494d936e666SJohn Youn 	int valid = 0;
495d936e666SJohn Youn 	int param = hsotg->params.phy_utmi_width;
496d936e666SJohn Youn 	int width = hsotg->hw_params.utmi_phy_data_width;
497d936e666SJohn Youn 
498d936e666SJohn Youn 	switch (width) {
499d936e666SJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8:
500d936e666SJohn Youn 		valid = (param == 8);
501d936e666SJohn Youn 		break;
502d936e666SJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_16:
503d936e666SJohn Youn 		valid = (param == 16);
504d936e666SJohn Youn 		break;
505d936e666SJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16:
506d936e666SJohn Youn 		valid = (param == 8 || param == 16);
507d936e666SJohn Youn 		break;
508d936e666SJohn Youn 	}
509d936e666SJohn Youn 
510d936e666SJohn Youn 	if (!valid)
511d936e666SJohn Youn 		dwc2_set_param_phy_utmi_width(hsotg);
512d936e666SJohn Youn }
513d936e666SJohn Youn 
514631a2310SVardan Mikayelyan static void dwc2_check_param_power_down(struct dwc2_hsotg *hsotg)
515631a2310SVardan Mikayelyan {
516631a2310SVardan Mikayelyan 	int param = hsotg->params.power_down;
517631a2310SVardan Mikayelyan 
518631a2310SVardan Mikayelyan 	switch (param) {
519631a2310SVardan Mikayelyan 	case DWC2_POWER_DOWN_PARAM_NONE:
520631a2310SVardan Mikayelyan 		break;
521631a2310SVardan Mikayelyan 	case DWC2_POWER_DOWN_PARAM_PARTIAL:
522631a2310SVardan Mikayelyan 		if (hsotg->hw_params.power_optimized)
523631a2310SVardan Mikayelyan 			break;
524631a2310SVardan Mikayelyan 		dev_dbg(hsotg->dev,
525631a2310SVardan Mikayelyan 			"Partial power down isn't supported by HW\n");
526631a2310SVardan Mikayelyan 		param = DWC2_POWER_DOWN_PARAM_NONE;
527631a2310SVardan Mikayelyan 		break;
528631a2310SVardan Mikayelyan 	case DWC2_POWER_DOWN_PARAM_HIBERNATION:
529631a2310SVardan Mikayelyan 		if (hsotg->hw_params.hibernation)
530631a2310SVardan Mikayelyan 			break;
531631a2310SVardan Mikayelyan 		dev_dbg(hsotg->dev,
532631a2310SVardan Mikayelyan 			"Hibernation isn't supported by HW\n");
533631a2310SVardan Mikayelyan 		param = DWC2_POWER_DOWN_PARAM_NONE;
534631a2310SVardan Mikayelyan 		break;
535631a2310SVardan Mikayelyan 	default:
536631a2310SVardan Mikayelyan 		dev_err(hsotg->dev,
537631a2310SVardan Mikayelyan 			"%s: Invalid parameter power_down=%d\n",
538631a2310SVardan Mikayelyan 			__func__, param);
539631a2310SVardan Mikayelyan 		param = DWC2_POWER_DOWN_PARAM_NONE;
540631a2310SVardan Mikayelyan 		break;
541631a2310SVardan Mikayelyan 	}
542631a2310SVardan Mikayelyan 
543631a2310SVardan Mikayelyan 	hsotg->params.power_down = param;
544631a2310SVardan Mikayelyan }
545631a2310SVardan Mikayelyan 
5463c6aea73SSevak Arakelyan static void dwc2_check_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
5473c6aea73SSevak Arakelyan {
5483c6aea73SSevak Arakelyan 	int fifo_count;
5493c6aea73SSevak Arakelyan 	int fifo;
5503c6aea73SSevak Arakelyan 	int min;
5513c6aea73SSevak Arakelyan 	u32 total = 0;
5523c6aea73SSevak Arakelyan 	u32 dptxfszn;
5533c6aea73SSevak Arakelyan 
5543c6aea73SSevak Arakelyan 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
5553c6aea73SSevak Arakelyan 	min = hsotg->hw_params.en_multiple_tx_fifo ? 16 : 4;
5563c6aea73SSevak Arakelyan 
5573c6aea73SSevak Arakelyan 	for (fifo = 1; fifo <= fifo_count; fifo++)
5583c6aea73SSevak Arakelyan 		total += hsotg->params.g_tx_fifo_size[fifo];
5593c6aea73SSevak Arakelyan 
5603c6aea73SSevak Arakelyan 	if (total > dwc2_hsotg_tx_fifo_total_depth(hsotg) || !total) {
5613c6aea73SSevak Arakelyan 		dev_warn(hsotg->dev, "%s: Invalid parameter g-tx-fifo-size, setting to default average\n",
5623c6aea73SSevak Arakelyan 			 __func__);
5633c6aea73SSevak Arakelyan 		dwc2_set_param_tx_fifo_sizes(hsotg);
5643c6aea73SSevak Arakelyan 	}
5653c6aea73SSevak Arakelyan 
5663c6aea73SSevak Arakelyan 	for (fifo = 1; fifo <= fifo_count; fifo++) {
5679273083aSMinas Harutyunyan 		dptxfszn = hsotg->hw_params.g_tx_fifo_size[fifo];
5683c6aea73SSevak Arakelyan 
5693c6aea73SSevak Arakelyan 		if (hsotg->params.g_tx_fifo_size[fifo] < min ||
5703c6aea73SSevak Arakelyan 		    hsotg->params.g_tx_fifo_size[fifo] >  dptxfszn) {
5713c6aea73SSevak Arakelyan 			dev_warn(hsotg->dev, "%s: Invalid parameter g_tx_fifo_size[%d]=%d\n",
5723c6aea73SSevak Arakelyan 				 __func__, fifo,
5733c6aea73SSevak Arakelyan 				 hsotg->params.g_tx_fifo_size[fifo]);
5743c6aea73SSevak Arakelyan 			hsotg->params.g_tx_fifo_size[fifo] = dptxfszn;
5753c6aea73SSevak Arakelyan 		}
5763c6aea73SSevak Arakelyan 	}
5773c6aea73SSevak Arakelyan }
5783c6aea73SSevak Arakelyan 
579d936e666SJohn Youn #define CHECK_RANGE(_param, _min, _max, _def) do {			\
58047265c06SGrigor Tovmasyan 		if ((int)(hsotg->params._param) < (_min) ||		\
581d936e666SJohn Youn 		    (hsotg->params._param) > (_max)) {			\
582d936e666SJohn Youn 			dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
583d936e666SJohn Youn 				 __func__, #_param, hsotg->params._param); \
584d936e666SJohn Youn 			hsotg->params._param = (_def);			\
585d936e666SJohn Youn 		}							\
586d936e666SJohn Youn 	} while (0)
587d936e666SJohn Youn 
588d936e666SJohn Youn #define CHECK_BOOL(_param, _check) do {					\
589d936e666SJohn Youn 		if (hsotg->params._param && !(_check)) {		\
590d936e666SJohn Youn 			dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
591d936e666SJohn Youn 				 __func__, #_param, hsotg->params._param); \
592d936e666SJohn Youn 			hsotg->params._param = false;			\
593d936e666SJohn Youn 		}							\
594d936e666SJohn Youn 	} while (0)
595d936e666SJohn Youn 
596d936e666SJohn Youn static void dwc2_check_params(struct dwc2_hsotg *hsotg)
597d936e666SJohn Youn {
598d936e666SJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
599d936e666SJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
600d936e666SJohn Youn 	bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
601d936e666SJohn Youn 
602d936e666SJohn Youn 	dwc2_check_param_otg_cap(hsotg);
603d936e666SJohn Youn 	dwc2_check_param_phy_type(hsotg);
604d936e666SJohn Youn 	dwc2_check_param_speed(hsotg);
605d936e666SJohn Youn 	dwc2_check_param_phy_utmi_width(hsotg);
606631a2310SVardan Mikayelyan 	dwc2_check_param_power_down(hsotg);
607d936e666SJohn Youn 	CHECK_BOOL(enable_dynamic_fifo, hw->enable_dynamic_fifo);
608d936e666SJohn Youn 	CHECK_BOOL(en_multiple_tx_fifo, hw->en_multiple_tx_fifo);
609d936e666SJohn Youn 	CHECK_BOOL(i2c_enable, hw->i2c_enable);
610b43ebc96SGrigor Tovmasyan 	CHECK_BOOL(ipg_isoc_en, hw->ipg_isoc_en);
61166e77a24SRazmik Karapetyan 	CHECK_BOOL(acg_enable, hw->acg_enable);
612d936e666SJohn Youn 	CHECK_BOOL(reload_ctl, (hsotg->hw_params.snpsid > DWC2_CORE_REV_2_92a));
6136f80b6deSSevak Arakelyan 	CHECK_BOOL(lpm, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_80a));
6146f80b6deSSevak Arakelyan 	CHECK_BOOL(lpm, hw->lpm_mode);
6156f80b6deSSevak Arakelyan 	CHECK_BOOL(lpm_clock_gating, hsotg->params.lpm);
6166f80b6deSSevak Arakelyan 	CHECK_BOOL(besl, hsotg->params.lpm);
6176f80b6deSSevak Arakelyan 	CHECK_BOOL(besl, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_3_00a));
6186f80b6deSSevak Arakelyan 	CHECK_BOOL(hird_threshold_en, hsotg->params.lpm);
6196f80b6deSSevak Arakelyan 	CHECK_RANGE(hird_threshold, 0, hsotg->params.besl ? 12 : 7, 0);
620ca531bc2SGrigor Tovmasyan 	CHECK_BOOL(service_interval, hw->service_interval_mode);
621d936e666SJohn Youn 	CHECK_RANGE(max_packet_count,
622d936e666SJohn Youn 		    15, hw->max_packet_count,
623d936e666SJohn Youn 		    hw->max_packet_count);
624d936e666SJohn Youn 	CHECK_RANGE(max_transfer_size,
625d936e666SJohn Youn 		    2047, hw->max_transfer_size,
626d936e666SJohn Youn 		    hw->max_transfer_size);
627d936e666SJohn Youn 
628d936e666SJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
629d936e666SJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
630d936e666SJohn Youn 		CHECK_BOOL(host_dma, dma_capable);
631d936e666SJohn Youn 		CHECK_BOOL(dma_desc_enable, p->host_dma);
632d936e666SJohn Youn 		CHECK_BOOL(dma_desc_fs_enable, p->dma_desc_enable);
633d936e666SJohn Youn 		CHECK_BOOL(host_ls_low_power_phy_clk,
634d936e666SJohn Youn 			   p->phy_type == DWC2_PHY_TYPE_PARAM_FS);
635d936e666SJohn Youn 		CHECK_RANGE(host_channels,
636d936e666SJohn Youn 			    1, hw->host_channels,
637d936e666SJohn Youn 			    hw->host_channels);
638d936e666SJohn Youn 		CHECK_RANGE(host_rx_fifo_size,
639d936e666SJohn Youn 			    16, hw->rx_fifo_size,
640d936e666SJohn Youn 			    hw->rx_fifo_size);
641d936e666SJohn Youn 		CHECK_RANGE(host_nperio_tx_fifo_size,
642d936e666SJohn Youn 			    16, hw->host_nperio_tx_fifo_size,
643d936e666SJohn Youn 			    hw->host_nperio_tx_fifo_size);
644d936e666SJohn Youn 		CHECK_RANGE(host_perio_tx_fifo_size,
645d936e666SJohn Youn 			    16, hw->host_perio_tx_fifo_size,
646d936e666SJohn Youn 			    hw->host_perio_tx_fifo_size);
647d936e666SJohn Youn 	}
648d936e666SJohn Youn 
649d936e666SJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
650d936e666SJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
651d936e666SJohn Youn 		CHECK_BOOL(g_dma, dma_capable);
652d936e666SJohn Youn 		CHECK_BOOL(g_dma_desc, (p->g_dma && hw->dma_desc_enable));
653d936e666SJohn Youn 		CHECK_RANGE(g_rx_fifo_size,
654d936e666SJohn Youn 			    16, hw->rx_fifo_size,
655d936e666SJohn Youn 			    hw->rx_fifo_size);
656d936e666SJohn Youn 		CHECK_RANGE(g_np_tx_fifo_size,
657d936e666SJohn Youn 			    16, hw->dev_nperio_tx_fifo_size,
658d936e666SJohn Youn 			    hw->dev_nperio_tx_fifo_size);
6593c6aea73SSevak Arakelyan 		dwc2_check_param_tx_fifo_sizes(hsotg);
660d936e666SJohn Youn 	}
661d936e666SJohn Youn }
662d936e666SJohn Youn 
663323230efSJohn Youn /*
664323230efSJohn Youn  * Gets host hardware parameters. Forces host mode if not currently in
665323230efSJohn Youn  * host mode. Should be called immediately after a core soft reset in
666323230efSJohn Youn  * order to get the reset values.
667323230efSJohn Youn  */
668323230efSJohn Youn static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg)
669323230efSJohn Youn {
670323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
671323230efSJohn Youn 	u32 gnptxfsiz;
672323230efSJohn Youn 	u32 hptxfsiz;
673323230efSJohn Youn 
674323230efSJohn Youn 	if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
675323230efSJohn Youn 		return;
676323230efSJohn Youn 
67713b1f8e2SVardan Mikayelyan 	dwc2_force_mode(hsotg, true);
678323230efSJohn Youn 
679f25c42b8SGevorg Sahakyan 	gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
680f25c42b8SGevorg Sahakyan 	hptxfsiz = dwc2_readl(hsotg, HPTXFSIZ);
681323230efSJohn Youn 
682323230efSJohn Youn 	hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
683323230efSJohn Youn 				       FIFOSIZE_DEPTH_SHIFT;
684323230efSJohn Youn 	hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >>
685323230efSJohn Youn 				      FIFOSIZE_DEPTH_SHIFT;
686323230efSJohn Youn }
687323230efSJohn Youn 
688323230efSJohn Youn /*
689323230efSJohn Youn  * Gets device hardware parameters. Forces device mode if not
690323230efSJohn Youn  * currently in device mode. Should be called immediately after a core
691323230efSJohn Youn  * soft reset in order to get the reset values.
692323230efSJohn Youn  */
693323230efSJohn Youn static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg)
694323230efSJohn Youn {
695323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
696323230efSJohn Youn 	u32 gnptxfsiz;
6979273083aSMinas Harutyunyan 	int fifo, fifo_count;
698323230efSJohn Youn 
699323230efSJohn Youn 	if (hsotg->dr_mode == USB_DR_MODE_HOST)
700323230efSJohn Youn 		return;
701323230efSJohn Youn 
70213b1f8e2SVardan Mikayelyan 	dwc2_force_mode(hsotg, false);
703323230efSJohn Youn 
704f25c42b8SGevorg Sahakyan 	gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
705323230efSJohn Youn 
7069273083aSMinas Harutyunyan 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
7079273083aSMinas Harutyunyan 
7089273083aSMinas Harutyunyan 	for (fifo = 1; fifo <= fifo_count; fifo++) {
7099273083aSMinas Harutyunyan 		hw->g_tx_fifo_size[fifo] =
710f25c42b8SGevorg Sahakyan 			(dwc2_readl(hsotg, DPTXFSIZN(fifo)) &
7119273083aSMinas Harutyunyan 			 FIFOSIZE_DEPTH_MASK) >> FIFOSIZE_DEPTH_SHIFT;
7129273083aSMinas Harutyunyan 	}
7139273083aSMinas Harutyunyan 
714323230efSJohn Youn 	hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
715323230efSJohn Youn 				       FIFOSIZE_DEPTH_SHIFT;
716323230efSJohn Youn }
717323230efSJohn Youn 
718323230efSJohn Youn /**
719323230efSJohn Youn  * During device initialization, read various hardware configuration
720323230efSJohn Youn  * registers and interpret the contents.
7216fb914d7SGrigor Tovmasyan  *
7226fb914d7SGrigor Tovmasyan  * @hsotg: Programming view of the DWC_otg controller
7236fb914d7SGrigor Tovmasyan  *
724323230efSJohn Youn  */
725323230efSJohn Youn int dwc2_get_hwparams(struct dwc2_hsotg *hsotg)
726323230efSJohn Youn {
727323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
728323230efSJohn Youn 	unsigned int width;
729323230efSJohn Youn 	u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4;
730323230efSJohn Youn 	u32 grxfsiz;
731323230efSJohn Youn 
732323230efSJohn Youn 	/*
733323230efSJohn Youn 	 * Attempt to ensure this device is really a DWC_otg Controller.
734323230efSJohn Youn 	 * Read and verify the GSNPSID register contents. The value should be
735d14ccabaSGevorg Sahakyan 	 * 0x45f4xxxx, 0x5531xxxx or 0x5532xxxx
736323230efSJohn Youn 	 */
737d14ccabaSGevorg Sahakyan 
738f25c42b8SGevorg Sahakyan 	hw->snpsid = dwc2_readl(hsotg, GSNPSID);
739d14ccabaSGevorg Sahakyan 	if ((hw->snpsid & GSNPSID_ID_MASK) != DWC2_OTG_ID &&
740d14ccabaSGevorg Sahakyan 	    (hw->snpsid & GSNPSID_ID_MASK) != DWC2_FS_IOT_ID &&
741d14ccabaSGevorg Sahakyan 	    (hw->snpsid & GSNPSID_ID_MASK) != DWC2_HS_IOT_ID) {
742323230efSJohn Youn 		dev_err(hsotg->dev, "Bad value for GSNPSID: 0x%08x\n",
743323230efSJohn Youn 			hw->snpsid);
744323230efSJohn Youn 		return -ENODEV;
745323230efSJohn Youn 	}
746323230efSJohn Youn 
747323230efSJohn Youn 	dev_dbg(hsotg->dev, "Core Release: %1x.%1x%1x%1x (snpsid=%x)\n",
748323230efSJohn Youn 		hw->snpsid >> 12 & 0xf, hw->snpsid >> 8 & 0xf,
749323230efSJohn Youn 		hw->snpsid >> 4 & 0xf, hw->snpsid & 0xf, hw->snpsid);
750323230efSJohn Youn 
751f25c42b8SGevorg Sahakyan 	hwcfg1 = dwc2_readl(hsotg, GHWCFG1);
752f25c42b8SGevorg Sahakyan 	hwcfg2 = dwc2_readl(hsotg, GHWCFG2);
753f25c42b8SGevorg Sahakyan 	hwcfg3 = dwc2_readl(hsotg, GHWCFG3);
754f25c42b8SGevorg Sahakyan 	hwcfg4 = dwc2_readl(hsotg, GHWCFG4);
755f25c42b8SGevorg Sahakyan 	grxfsiz = dwc2_readl(hsotg, GRXFSIZ);
756323230efSJohn Youn 
757323230efSJohn Youn 	/* hwcfg1 */
758323230efSJohn Youn 	hw->dev_ep_dirs = hwcfg1;
759323230efSJohn Youn 
760323230efSJohn Youn 	/* hwcfg2 */
761323230efSJohn Youn 	hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >>
762323230efSJohn Youn 		      GHWCFG2_OP_MODE_SHIFT;
763323230efSJohn Youn 	hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >>
764323230efSJohn Youn 		   GHWCFG2_ARCHITECTURE_SHIFT;
765323230efSJohn Youn 	hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO);
766323230efSJohn Youn 	hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >>
767323230efSJohn Youn 				GHWCFG2_NUM_HOST_CHAN_SHIFT);
768323230efSJohn Youn 	hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >>
769323230efSJohn Youn 			  GHWCFG2_HS_PHY_TYPE_SHIFT;
770323230efSJohn Youn 	hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >>
771323230efSJohn Youn 			  GHWCFG2_FS_PHY_TYPE_SHIFT;
772323230efSJohn Youn 	hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >>
773323230efSJohn Youn 			 GHWCFG2_NUM_DEV_EP_SHIFT;
774323230efSJohn Youn 	hw->nperio_tx_q_depth =
775323230efSJohn Youn 		(hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >>
776323230efSJohn Youn 		GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1;
777323230efSJohn Youn 	hw->host_perio_tx_q_depth =
778323230efSJohn Youn 		(hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >>
779323230efSJohn Youn 		GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1;
780323230efSJohn Youn 	hw->dev_token_q_depth =
781323230efSJohn Youn 		(hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >>
782323230efSJohn Youn 		GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT;
783323230efSJohn Youn 
784323230efSJohn Youn 	/* hwcfg3 */
785323230efSJohn Youn 	width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >>
786323230efSJohn Youn 		GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT;
787323230efSJohn Youn 	hw->max_transfer_size = (1 << (width + 11)) - 1;
788323230efSJohn Youn 	width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >>
789323230efSJohn Youn 		GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT;
790323230efSJohn Youn 	hw->max_packet_count = (1 << (width + 4)) - 1;
791323230efSJohn Youn 	hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C);
792323230efSJohn Youn 	hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >>
793323230efSJohn Youn 			      GHWCFG3_DFIFO_DEPTH_SHIFT;
7946f80b6deSSevak Arakelyan 	hw->lpm_mode = !!(hwcfg3 & GHWCFG3_OTG_LPM_EN);
795323230efSJohn Youn 
796323230efSJohn Youn 	/* hwcfg4 */
797323230efSJohn Youn 	hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN);
798323230efSJohn Youn 	hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >>
799323230efSJohn Youn 				  GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT;
8009273083aSMinas Harutyunyan 	hw->num_dev_in_eps = (hwcfg4 & GHWCFG4_NUM_IN_EPS_MASK) >>
8019273083aSMinas Harutyunyan 			     GHWCFG4_NUM_IN_EPS_SHIFT;
802323230efSJohn Youn 	hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA);
803323230efSJohn Youn 	hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ);
804631a2310SVardan Mikayelyan 	hw->hibernation = !!(hwcfg4 & GHWCFG4_HIBER);
805323230efSJohn Youn 	hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >>
806323230efSJohn Youn 				  GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT;
80766e77a24SRazmik Karapetyan 	hw->acg_enable = !!(hwcfg4 & GHWCFG4_ACG_SUPPORTED);
808b43ebc96SGrigor Tovmasyan 	hw->ipg_isoc_en = !!(hwcfg4 & GHWCFG4_IPG_ISOC_SUPPORTED);
809ca531bc2SGrigor Tovmasyan 	hw->service_interval_mode = !!(hwcfg4 &
810ca531bc2SGrigor Tovmasyan 				       GHWCFG4_SERVICE_INTERVAL_SUPPORTED);
811323230efSJohn Youn 
812323230efSJohn Youn 	/* fifo sizes */
813d1531319SJohn Youn 	hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >>
814323230efSJohn Youn 				GRXFSIZ_DEPTH_SHIFT;
8159273083aSMinas Harutyunyan 	/*
8169273083aSMinas Harutyunyan 	 * Host specific hardware parameters. Reading these parameters
8179273083aSMinas Harutyunyan 	 * requires the controller to be in host mode. The mode will
8189273083aSMinas Harutyunyan 	 * be forced, if necessary, to read these values.
8199273083aSMinas Harutyunyan 	 */
8209273083aSMinas Harutyunyan 	dwc2_get_host_hwparams(hsotg);
8219273083aSMinas Harutyunyan 	dwc2_get_dev_hwparams(hsotg);
822323230efSJohn Youn 
823323230efSJohn Youn 	return 0;
824323230efSJohn Youn }
825323230efSJohn Youn 
826334bbd4eSJohn Youn int dwc2_init_params(struct dwc2_hsotg *hsotg)
827334bbd4eSJohn Youn {
8287de1debcSJohn Youn 	const struct of_device_id *match;
8297de1debcSJohn Youn 	void (*set_params)(void *data);
8307de1debcSJohn Youn 
831245977c9SJohn Youn 	dwc2_set_default_params(hsotg);
832f9f93cbbSJohn Youn 	dwc2_get_device_properties(hsotg);
833334bbd4eSJohn Youn 
8347de1debcSJohn Youn 	match = of_match_device(dwc2_of_match_table, hsotg->dev);
8357de1debcSJohn Youn 	if (match && match->data) {
8367de1debcSJohn Youn 		set_params = match->data;
8377de1debcSJohn Youn 		set_params(hsotg);
8387de1debcSJohn Youn 	}
8397de1debcSJohn Youn 
840d936e666SJohn Youn 	dwc2_check_params(hsotg);
841d936e666SJohn Youn 
842334bbd4eSJohn Youn 	return 0;
843334bbd4eSJohn Youn }
844