xref: /openbmc/linux/drivers/usb/dwc2/params.c (revision f5c8a6cb23752cdb8de7cb4fd71ad2a227c404c0)
15fd54aceSGreg Kroah-Hartman // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2323230efSJohn Youn /*
3323230efSJohn Youn  * Copyright (C) 2004-2016 Synopsys, Inc.
4323230efSJohn Youn  *
5323230efSJohn Youn  * Redistribution and use in source and binary forms, with or without
6323230efSJohn Youn  * modification, are permitted provided that the following conditions
7323230efSJohn Youn  * are met:
8323230efSJohn Youn  * 1. Redistributions of source code must retain the above copyright
9323230efSJohn Youn  *    notice, this list of conditions, and the following disclaimer,
10323230efSJohn Youn  *    without modification.
11323230efSJohn Youn  * 2. Redistributions in binary form must reproduce the above copyright
12323230efSJohn Youn  *    notice, this list of conditions and the following disclaimer in the
13323230efSJohn Youn  *    documentation and/or other materials provided with the distribution.
14323230efSJohn Youn  * 3. The names of the above-listed copyright holders may not be used
15323230efSJohn Youn  *    to endorse or promote products derived from this software without
16323230efSJohn Youn  *    specific prior written permission.
17323230efSJohn Youn  *
18323230efSJohn Youn  * ALTERNATIVELY, this software may be distributed under the terms of the
19323230efSJohn Youn  * GNU General Public License ("GPL") as published by the Free Software
20323230efSJohn Youn  * Foundation; either version 2 of the License, or (at your option) any
21323230efSJohn Youn  * later version.
22323230efSJohn Youn  *
23323230efSJohn Youn  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
24323230efSJohn Youn  * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
25323230efSJohn Youn  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
26323230efSJohn Youn  * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
27323230efSJohn Youn  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
28323230efSJohn Youn  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
29323230efSJohn Youn  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
30323230efSJohn Youn  * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
31323230efSJohn Youn  * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
32323230efSJohn Youn  * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
33323230efSJohn Youn  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34323230efSJohn Youn  */
35323230efSJohn Youn 
36323230efSJohn Youn #include <linux/kernel.h>
37323230efSJohn Youn #include <linux/module.h>
38323230efSJohn Youn #include <linux/of_device.h>
39*f5c8a6cbSFabrice Gasnier #include <linux/usb/of.h>
40323230efSJohn Youn 
41323230efSJohn Youn #include "core.h"
42323230efSJohn Youn 
437de1debcSJohn Youn static void dwc2_set_bcm_params(struct dwc2_hsotg *hsotg)
447de1debcSJohn Youn {
457de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
46323230efSJohn Youn 
477de1debcSJohn Youn 	p->host_rx_fifo_size = 774;
487de1debcSJohn Youn 	p->max_transfer_size = 65535;
497de1debcSJohn Youn 	p->max_packet_count = 511;
507de1debcSJohn Youn 	p->ahbcfg = 0x10;
517de1debcSJohn Youn }
52323230efSJohn Youn 
537de1debcSJohn Youn static void dwc2_set_his_params(struct dwc2_hsotg *hsotg)
547de1debcSJohn Youn {
557de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
56323230efSJohn Youn 
57*f5c8a6cbSFabrice Gasnier 	p->otg_caps.hnp_support = false;
58*f5c8a6cbSFabrice Gasnier 	p->otg_caps.srp_support = false;
597de1debcSJohn Youn 	p->speed = DWC2_SPEED_PARAM_HIGH;
607de1debcSJohn Youn 	p->host_rx_fifo_size = 512;
617de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 512;
627de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 512;
637de1debcSJohn Youn 	p->max_transfer_size = 65535;
647de1debcSJohn Youn 	p->max_packet_count = 511;
657de1debcSJohn Youn 	p->host_channels = 16;
667de1debcSJohn Youn 	p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
677de1debcSJohn Youn 	p->phy_utmi_width = 8;
687de1debcSJohn Youn 	p->i2c_enable = false;
697de1debcSJohn Youn 	p->reload_ctl = false;
707de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
717de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
72ca8b0332SChen Yu 	p->change_speed_quirk = true;
7307d9878fSJisheng Zhang 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
747de1debcSJohn Youn }
75323230efSJohn Youn 
7635a60541SMarek Szyprowski static void dwc2_set_s3c6400_params(struct dwc2_hsotg *hsotg)
7735a60541SMarek Szyprowski {
7835a60541SMarek Szyprowski 	struct dwc2_core_params *p = &hsotg->params;
7935a60541SMarek Szyprowski 
8007d9878fSJisheng Zhang 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
81c4a0f7a6SMarek Szyprowski 	p->no_clock_gating = true;
821112cf4cSMarek Szyprowski 	p->phy_utmi_width = 8;
8335a60541SMarek Szyprowski }
8435a60541SMarek Szyprowski 
857de1debcSJohn Youn static void dwc2_set_rk_params(struct dwc2_hsotg *hsotg)
867de1debcSJohn Youn {
877de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
887de1debcSJohn Youn 
89*f5c8a6cbSFabrice Gasnier 	p->otg_caps.hnp_support = false;
90*f5c8a6cbSFabrice Gasnier 	p->otg_caps.srp_support = false;
917de1debcSJohn Youn 	p->host_rx_fifo_size = 525;
927de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 128;
937de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 256;
947de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
957de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
9607d9878fSJisheng Zhang 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
977de1debcSJohn Youn }
987de1debcSJohn Youn 
997de1debcSJohn Youn static void dwc2_set_ltq_params(struct dwc2_hsotg *hsotg)
1007de1debcSJohn Youn {
1017de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
1027de1debcSJohn Youn 
103*f5c8a6cbSFabrice Gasnier 	p->otg_caps.hnp_support = false;
104*f5c8a6cbSFabrice Gasnier 	p->otg_caps.srp_support = false;
1057de1debcSJohn Youn 	p->host_rx_fifo_size = 288;
1067de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 128;
1077de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 96;
1087de1debcSJohn Youn 	p->max_transfer_size = 65535;
1097de1debcSJohn Youn 	p->max_packet_count = 511;
1107de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
1117de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
1127de1debcSJohn Youn }
1137de1debcSJohn Youn 
1147de1debcSJohn Youn static void dwc2_set_amlogic_params(struct dwc2_hsotg *hsotg)
1157de1debcSJohn Youn {
1167de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
1177de1debcSJohn Youn 
118*f5c8a6cbSFabrice Gasnier 	p->otg_caps.hnp_support = false;
119*f5c8a6cbSFabrice Gasnier 	p->otg_caps.srp_support = false;
1207de1debcSJohn Youn 	p->speed = DWC2_SPEED_PARAM_HIGH;
1217de1debcSJohn Youn 	p->host_rx_fifo_size = 512;
1227de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 500;
1237de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 500;
1247de1debcSJohn Youn 	p->host_channels = 16;
1257de1debcSJohn Youn 	p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
1267de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR8 <<
1277de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
128cc10ce0cSMartin Blumenstingl 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
1297de1debcSJohn Youn }
1307de1debcSJohn Youn 
131fc4e326eSNeil Armstrong static void dwc2_set_amlogic_g12a_params(struct dwc2_hsotg *hsotg)
132fc4e326eSNeil Armstrong {
133fc4e326eSNeil Armstrong 	struct dwc2_core_params *p = &hsotg->params;
134fc4e326eSNeil Armstrong 
135fc4e326eSNeil Armstrong 	p->lpm = false;
136fc4e326eSNeil Armstrong 	p->lpm_clock_gating = false;
137fc4e326eSNeil Armstrong 	p->besl = false;
138fc4e326eSNeil Armstrong 	p->hird_threshold_en = false;
139fc4e326eSNeil Armstrong }
140fc4e326eSNeil Armstrong 
1417de1debcSJohn Youn static void dwc2_set_amcc_params(struct dwc2_hsotg *hsotg)
1427de1debcSJohn Youn {
1437de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
1447de1debcSJohn Youn 
1457de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
1467de1debcSJohn Youn }
147323230efSJohn Youn 
148e35b1350SBruno Herrera static void dwc2_set_stm32f4x9_fsotg_params(struct dwc2_hsotg *hsotg)
149e35b1350SBruno Herrera {
150e35b1350SBruno Herrera 	struct dwc2_core_params *p = &hsotg->params;
151e35b1350SBruno Herrera 
152*f5c8a6cbSFabrice Gasnier 	p->otg_caps.hnp_support = false;
153*f5c8a6cbSFabrice Gasnier 	p->otg_caps.srp_support = false;
154e35b1350SBruno Herrera 	p->speed = DWC2_SPEED_PARAM_FULL;
155e35b1350SBruno Herrera 	p->host_rx_fifo_size = 128;
156e35b1350SBruno Herrera 	p->host_nperio_tx_fifo_size = 96;
157e35b1350SBruno Herrera 	p->host_perio_tx_fifo_size = 96;
158e35b1350SBruno Herrera 	p->max_packet_count = 256;
159e35b1350SBruno Herrera 	p->phy_type = DWC2_PHY_TYPE_PARAM_FS;
160e35b1350SBruno Herrera 	p->i2c_enable = false;
161e35b1350SBruno Herrera 	p->activate_stm_fs_transceiver = true;
162e35b1350SBruno Herrera }
163e35b1350SBruno Herrera 
1641a149e35SAmelie Delaunay static void dwc2_set_stm32f7_hsotg_params(struct dwc2_hsotg *hsotg)
165d8fae8b9SAmelie Delaunay {
166d8fae8b9SAmelie Delaunay 	struct dwc2_core_params *p = &hsotg->params;
167d8fae8b9SAmelie Delaunay 
168d8fae8b9SAmelie Delaunay 	p->host_rx_fifo_size = 622;
169d8fae8b9SAmelie Delaunay 	p->host_nperio_tx_fifo_size = 128;
170d8fae8b9SAmelie Delaunay 	p->host_perio_tx_fifo_size = 256;
171d8fae8b9SAmelie Delaunay }
172d8fae8b9SAmelie Delaunay 
173a415083aSAmelie Delaunay static void dwc2_set_stm32mp15_fsotg_params(struct dwc2_hsotg *hsotg)
174a415083aSAmelie Delaunay {
175a415083aSAmelie Delaunay 	struct dwc2_core_params *p = &hsotg->params;
176a415083aSAmelie Delaunay 
177*f5c8a6cbSFabrice Gasnier 	p->otg_caps.hnp_support = false;
178*f5c8a6cbSFabrice Gasnier 	p->otg_caps.srp_support = false;
179a415083aSAmelie Delaunay 	p->speed = DWC2_SPEED_PARAM_FULL;
180a415083aSAmelie Delaunay 	p->host_rx_fifo_size = 128;
181a415083aSAmelie Delaunay 	p->host_nperio_tx_fifo_size = 96;
182a415083aSAmelie Delaunay 	p->host_perio_tx_fifo_size = 96;
183a415083aSAmelie Delaunay 	p->max_packet_count = 256;
184a415083aSAmelie Delaunay 	p->phy_type = DWC2_PHY_TYPE_PARAM_FS;
185a415083aSAmelie Delaunay 	p->i2c_enable = false;
186a415083aSAmelie Delaunay 	p->activate_stm_fs_transceiver = true;
187a415083aSAmelie Delaunay 	p->activate_stm_id_vb_detection = true;
1882979ee7aSAmelie Delaunay 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
189a415083aSAmelie Delaunay 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
190f228cb27SAmelie Delaunay 	p->host_support_fs_ls_low_power = true;
191f228cb27SAmelie Delaunay 	p->host_ls_low_power_phy_clk = true;
192a415083aSAmelie Delaunay }
193a415083aSAmelie Delaunay 
194a415083aSAmelie Delaunay static void dwc2_set_stm32mp15_hsotg_params(struct dwc2_hsotg *hsotg)
195a415083aSAmelie Delaunay {
196a415083aSAmelie Delaunay 	struct dwc2_core_params *p = &hsotg->params;
197a415083aSAmelie Delaunay 
198*f5c8a6cbSFabrice Gasnier 	p->otg_caps.hnp_support = false;
199*f5c8a6cbSFabrice Gasnier 	p->otg_caps.srp_support = false;
200d58ba480SAmelie Delaunay 	p->activate_stm_id_vb_detection = !device_property_read_bool(hsotg->dev, "usb-role-switch");
201a415083aSAmelie Delaunay 	p->host_rx_fifo_size = 440;
202a415083aSAmelie Delaunay 	p->host_nperio_tx_fifo_size = 256;
203a415083aSAmelie Delaunay 	p->host_perio_tx_fifo_size = 256;
2042979ee7aSAmelie Delaunay 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
205a415083aSAmelie Delaunay 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
20653febc95SAmelie Delaunay 	p->lpm = false;
20753febc95SAmelie Delaunay 	p->lpm_clock_gating = false;
20853febc95SAmelie Delaunay 	p->besl = false;
20953febc95SAmelie Delaunay 	p->hird_threshold_en = false;
210a415083aSAmelie Delaunay }
211a415083aSAmelie Delaunay 
212323230efSJohn Youn const struct of_device_id dwc2_of_match_table[] = {
2137de1debcSJohn Youn 	{ .compatible = "brcm,bcm2835-usb", .data = dwc2_set_bcm_params },
2147de1debcSJohn Youn 	{ .compatible = "hisilicon,hi6220-usb", .data = dwc2_set_his_params  },
2157de1debcSJohn Youn 	{ .compatible = "rockchip,rk3066-usb", .data = dwc2_set_rk_params },
2167de1debcSJohn Youn 	{ .compatible = "lantiq,arx100-usb", .data = dwc2_set_ltq_params },
2177de1debcSJohn Youn 	{ .compatible = "lantiq,xrx200-usb", .data = dwc2_set_ltq_params },
2187de1debcSJohn Youn 	{ .compatible = "snps,dwc2" },
21935a60541SMarek Szyprowski 	{ .compatible = "samsung,s3c6400-hsotg",
22035a60541SMarek Szyprowski 	  .data = dwc2_set_s3c6400_params },
22155b644fdSMartin Blumenstingl 	{ .compatible = "amlogic,meson8-usb",
22255b644fdSMartin Blumenstingl 	  .data = dwc2_set_amlogic_params },
2237de1debcSJohn Youn 	{ .compatible = "amlogic,meson8b-usb",
2247de1debcSJohn Youn 	  .data = dwc2_set_amlogic_params },
2257de1debcSJohn Youn 	{ .compatible = "amlogic,meson-gxbb-usb",
2267de1debcSJohn Youn 	  .data = dwc2_set_amlogic_params },
227fc4e326eSNeil Armstrong 	{ .compatible = "amlogic,meson-g12a-usb",
228fc4e326eSNeil Armstrong 	  .data = dwc2_set_amlogic_g12a_params },
2297de1debcSJohn Youn 	{ .compatible = "amcc,dwc-otg", .data = dwc2_set_amcc_params },
2300abe3863SChristian Lamparter 	{ .compatible = "apm,apm82181-dwc-otg", .data = dwc2_set_amcc_params },
231e35b1350SBruno Herrera 	{ .compatible = "st,stm32f4x9-fsotg",
232e35b1350SBruno Herrera 	  .data = dwc2_set_stm32f4x9_fsotg_params },
233e35b1350SBruno Herrera 	{ .compatible = "st,stm32f4x9-hsotg" },
2341a149e35SAmelie Delaunay 	{ .compatible = "st,stm32f7-hsotg",
2351a149e35SAmelie Delaunay 	  .data = dwc2_set_stm32f7_hsotg_params },
236a415083aSAmelie Delaunay 	{ .compatible = "st,stm32mp15-fsotg",
237a415083aSAmelie Delaunay 	  .data = dwc2_set_stm32mp15_fsotg_params },
238a415083aSAmelie Delaunay 	{ .compatible = "st,stm32mp15-hsotg",
239a415083aSAmelie Delaunay 	  .data = dwc2_set_stm32mp15_hsotg_params },
240323230efSJohn Youn 	{},
241323230efSJohn Youn };
242323230efSJohn Youn MODULE_DEVICE_TABLE(of, dwc2_of_match_table);
243323230efSJohn Youn 
2442e5db2c0SJeremy Linton const struct acpi_device_id dwc2_acpi_match[] = {
2452e5db2c0SJeremy Linton 	{ "BCM2848", (kernel_ulong_t)dwc2_set_bcm_params },
2462e5db2c0SJeremy Linton 	{ },
2472e5db2c0SJeremy Linton };
2482e5db2c0SJeremy Linton MODULE_DEVICE_TABLE(acpi, dwc2_acpi_match);
2492e5db2c0SJeremy Linton 
250245977c9SJohn Youn static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg)
25105ee799fSJohn Youn {
252323230efSJohn Youn 	switch (hsotg->hw_params.op_mode) {
253323230efSJohn Youn 	case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
254*f5c8a6cbSFabrice Gasnier 		hsotg->params.otg_caps.hnp_support = true;
255*f5c8a6cbSFabrice Gasnier 		hsotg->params.otg_caps.srp_support = true;
256323230efSJohn Youn 		break;
257323230efSJohn Youn 	case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
258323230efSJohn Youn 	case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
259323230efSJohn Youn 	case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
260*f5c8a6cbSFabrice Gasnier 		hsotg->params.otg_caps.hnp_support = false;
261*f5c8a6cbSFabrice Gasnier 		hsotg->params.otg_caps.srp_support = true;
262323230efSJohn Youn 		break;
263323230efSJohn Youn 	default:
264*f5c8a6cbSFabrice Gasnier 		hsotg->params.otg_caps.hnp_support = false;
265*f5c8a6cbSFabrice Gasnier 		hsotg->params.otg_caps.srp_support = false;
266323230efSJohn Youn 		break;
267323230efSJohn Youn 	}
268323230efSJohn Youn }
269323230efSJohn Youn 
270245977c9SJohn Youn static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg)
271323230efSJohn Youn {
272245977c9SJohn Youn 	int val;
273245977c9SJohn Youn 	u32 hs_phy_type = hsotg->hw_params.hs_phy_type;
274323230efSJohn Youn 
275323230efSJohn Youn 	val = DWC2_PHY_TYPE_PARAM_FS;
276323230efSJohn Youn 	if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) {
277323230efSJohn Youn 		if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
278323230efSJohn Youn 		    hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)
279323230efSJohn Youn 			val = DWC2_PHY_TYPE_PARAM_UTMI;
280323230efSJohn Youn 		else
281323230efSJohn Youn 			val = DWC2_PHY_TYPE_PARAM_ULPI;
282323230efSJohn Youn 	}
283245977c9SJohn Youn 
284245977c9SJohn Youn 	if (dwc2_is_fs_iot(hsotg))
285245977c9SJohn Youn 		hsotg->params.phy_type = DWC2_PHY_TYPE_PARAM_FS;
286323230efSJohn Youn 
287bea8e86cSJohn Youn 	hsotg->params.phy_type = val;
288323230efSJohn Youn }
289323230efSJohn Youn 
290245977c9SJohn Youn static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg)
291323230efSJohn Youn {
292245977c9SJohn Youn 	int val;
293323230efSJohn Youn 
294245977c9SJohn Youn 	val = hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS ?
295323230efSJohn Youn 		DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH;
296245977c9SJohn Youn 
297245977c9SJohn Youn 	if (dwc2_is_fs_iot(hsotg))
298245977c9SJohn Youn 		val = DWC2_SPEED_PARAM_FULL;
299245977c9SJohn Youn 
300245977c9SJohn Youn 	if (dwc2_is_hs_iot(hsotg))
301245977c9SJohn Youn 		val = DWC2_SPEED_PARAM_HIGH;
302323230efSJohn Youn 
303bea8e86cSJohn Youn 	hsotg->params.speed = val;
304323230efSJohn Youn }
305323230efSJohn Youn 
306245977c9SJohn Youn static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
307323230efSJohn Youn {
308245977c9SJohn Youn 	int val;
309323230efSJohn Youn 
310323230efSJohn Youn 	val = (hsotg->hw_params.utmi_phy_data_width ==
311323230efSJohn Youn 	       GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16;
312323230efSJohn Youn 
31342de8afcSJules Maselbas 	if (hsotg->phy) {
31442de8afcSJules Maselbas 		/*
31542de8afcSJules Maselbas 		 * If using the generic PHY framework, check if the PHY bus
31642de8afcSJules Maselbas 		 * width is 8-bit and set the phyif appropriately.
31742de8afcSJules Maselbas 		 */
31842de8afcSJules Maselbas 		if (phy_get_bus_width(hsotg->phy) == 8)
31942de8afcSJules Maselbas 			val = 8;
32042de8afcSJules Maselbas 	}
32142de8afcSJules Maselbas 
322bea8e86cSJohn Youn 	hsotg->params.phy_utmi_width = val;
323323230efSJohn Youn }
324323230efSJohn Youn 
32505ee799fSJohn Youn static void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
32605ee799fSJohn Youn {
32705ee799fSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
328c138ecfaSSevak Arakelyan 	int depth_average;
329c138ecfaSSevak Arakelyan 	int fifo_count;
330c138ecfaSSevak Arakelyan 	int i;
331c138ecfaSSevak Arakelyan 
332c138ecfaSSevak Arakelyan 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
33305ee799fSJohn Youn 
334245977c9SJohn Youn 	memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size));
335c138ecfaSSevak Arakelyan 	depth_average = dwc2_hsotg_tx_fifo_average_depth(hsotg);
336c138ecfaSSevak Arakelyan 	for (i = 1; i <= fifo_count; i++)
337c138ecfaSSevak Arakelyan 		p->g_tx_fifo_size[i] = depth_average;
3389962b62fSJohn Youn }
3399962b62fSJohn Youn 
34003ea6d6eSJohn Youn static void dwc2_set_param_power_down(struct dwc2_hsotg *hsotg)
34103ea6d6eSJohn Youn {
34203ea6d6eSJohn Youn 	int val;
34303ea6d6eSJohn Youn 
34403ea6d6eSJohn Youn 	if (hsotg->hw_params.hibernation)
34507d9878fSJisheng Zhang 		val = DWC2_POWER_DOWN_PARAM_HIBERNATION;
34603ea6d6eSJohn Youn 	else if (hsotg->hw_params.power_optimized)
34707d9878fSJisheng Zhang 		val = DWC2_POWER_DOWN_PARAM_PARTIAL;
34803ea6d6eSJohn Youn 	else
34907d9878fSJisheng Zhang 		val = DWC2_POWER_DOWN_PARAM_NONE;
35003ea6d6eSJohn Youn 
35103ea6d6eSJohn Youn 	hsotg->params.power_down = val;
35203ea6d6eSJohn Youn }
35303ea6d6eSJohn Youn 
35428b5c129SMinas Harutyunyan static void dwc2_set_param_lpm(struct dwc2_hsotg *hsotg)
35528b5c129SMinas Harutyunyan {
35628b5c129SMinas Harutyunyan 	struct dwc2_core_params *p = &hsotg->params;
35728b5c129SMinas Harutyunyan 
35828b5c129SMinas Harutyunyan 	p->lpm = hsotg->hw_params.lpm_mode;
35928b5c129SMinas Harutyunyan 	if (p->lpm) {
36028b5c129SMinas Harutyunyan 		p->lpm_clock_gating = true;
36128b5c129SMinas Harutyunyan 		p->besl = true;
36228b5c129SMinas Harutyunyan 		p->hird_threshold_en = true;
36328b5c129SMinas Harutyunyan 		p->hird_threshold = 4;
36428b5c129SMinas Harutyunyan 	} else {
36528b5c129SMinas Harutyunyan 		p->lpm_clock_gating = false;
36628b5c129SMinas Harutyunyan 		p->besl = false;
36728b5c129SMinas Harutyunyan 		p->hird_threshold_en = false;
36828b5c129SMinas Harutyunyan 	}
36928b5c129SMinas Harutyunyan }
37028b5c129SMinas Harutyunyan 
37105ee799fSJohn Youn /**
372245977c9SJohn Youn  * dwc2_set_default_params() - Set all core parameters to their
373245977c9SJohn Youn  * auto-detected default values.
3746fb914d7SGrigor Tovmasyan  *
3756fb914d7SGrigor Tovmasyan  * @hsotg: Programming view of the DWC_otg controller
3766fb914d7SGrigor Tovmasyan  *
377323230efSJohn Youn  */
378245977c9SJohn Youn static void dwc2_set_default_params(struct dwc2_hsotg *hsotg)
379323230efSJohn Youn {
38005ee799fSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
38105ee799fSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
3826b66ce51SJohn Youn 	bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
383323230efSJohn Youn 
384245977c9SJohn Youn 	dwc2_set_param_otg_cap(hsotg);
385245977c9SJohn Youn 	dwc2_set_param_phy_type(hsotg);
386245977c9SJohn Youn 	dwc2_set_param_speed(hsotg);
387245977c9SJohn Youn 	dwc2_set_param_phy_utmi_width(hsotg);
38803ea6d6eSJohn Youn 	dwc2_set_param_power_down(hsotg);
38928b5c129SMinas Harutyunyan 	dwc2_set_param_lpm(hsotg);
390245977c9SJohn Youn 	p->phy_ulpi_ddr = false;
391245977c9SJohn Youn 	p->phy_ulpi_ext_vbus = false;
392245977c9SJohn Youn 
393245977c9SJohn Youn 	p->enable_dynamic_fifo = hw->enable_dynamic_fifo;
394245977c9SJohn Youn 	p->en_multiple_tx_fifo = hw->en_multiple_tx_fifo;
395245977c9SJohn Youn 	p->i2c_enable = hw->i2c_enable;
39666e77a24SRazmik Karapetyan 	p->acg_enable = hw->acg_enable;
397245977c9SJohn Youn 	p->ulpi_fs_ls = false;
398245977c9SJohn Youn 	p->ts_dline = false;
399245977c9SJohn Youn 	p->reload_ctl = (hw->snpsid >= DWC2_CORE_REV_2_92a);
400245977c9SJohn Youn 	p->uframe_sched = true;
401245977c9SJohn Youn 	p->external_id_pin_ctl = false;
402b43ebc96SGrigor Tovmasyan 	p->ipg_isoc_en = false;
403ca531bc2SGrigor Tovmasyan 	p->service_interval = false;
404245977c9SJohn Youn 	p->max_packet_count = hw->max_packet_count;
405245977c9SJohn Youn 	p->max_transfer_size = hw->max_transfer_size;
4061b52d2faSRazmik Karapetyan 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR << GAHBCFG_HBSTLEN_SHIFT;
407f3a61e4eSGrigor Tovmasyan 	p->ref_clk_per = 33333;
408f3a61e4eSGrigor Tovmasyan 	p->sof_cnt_wkup_alert = 100;
409245977c9SJohn Youn 
4106b66ce51SJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
4116b66ce51SJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
412245977c9SJohn Youn 		p->host_dma = dma_capable;
413245977c9SJohn Youn 		p->dma_desc_enable = false;
414245977c9SJohn Youn 		p->dma_desc_fs_enable = false;
415245977c9SJohn Youn 		p->host_support_fs_ls_low_power = false;
416245977c9SJohn Youn 		p->host_ls_low_power_phy_clk = false;
417245977c9SJohn Youn 		p->host_channels = hw->host_channels;
418245977c9SJohn Youn 		p->host_rx_fifo_size = hw->rx_fifo_size;
419245977c9SJohn Youn 		p->host_nperio_tx_fifo_size = hw->host_nperio_tx_fifo_size;
420245977c9SJohn Youn 		p->host_perio_tx_fifo_size = hw->host_perio_tx_fifo_size;
4216b66ce51SJohn Youn 	}
4226b66ce51SJohn Youn 
42305ee799fSJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
42405ee799fSJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
425245977c9SJohn Youn 		p->g_dma = dma_capable;
426245977c9SJohn Youn 		p->g_dma_desc = hw->dma_desc_enable;
42705ee799fSJohn Youn 
42805ee799fSJohn Youn 		/*
42905ee799fSJohn Youn 		 * The values for g_rx_fifo_size (2048) and
43005ee799fSJohn Youn 		 * g_np_tx_fifo_size (1024) come from the legacy s3c
43105ee799fSJohn Youn 		 * gadget driver. These defaults have been hard-coded
43205ee799fSJohn Youn 		 * for some time so many platforms depend on these
43305ee799fSJohn Youn 		 * values. Leave them as defaults for now and only
43405ee799fSJohn Youn 		 * auto-detect if the hardware does not support the
43505ee799fSJohn Youn 		 * default.
43605ee799fSJohn Youn 		 */
437245977c9SJohn Youn 		p->g_rx_fifo_size = 2048;
438245977c9SJohn Youn 		p->g_np_tx_fifo_size = 1024;
43905ee799fSJohn Youn 		dwc2_set_param_tx_fifo_sizes(hsotg);
44005ee799fSJohn Youn 	}
441323230efSJohn Youn }
442323230efSJohn Youn 
443f9f93cbbSJohn Youn /**
444f9f93cbbSJohn Youn  * dwc2_get_device_properties() - Read in device properties.
445f9f93cbbSJohn Youn  *
4466fb914d7SGrigor Tovmasyan  * @hsotg: Programming view of the DWC_otg controller
4476fb914d7SGrigor Tovmasyan  *
448f9f93cbbSJohn Youn  * Read in the device properties and adjust core parameters if needed.
449f9f93cbbSJohn Youn  */
450f9f93cbbSJohn Youn static void dwc2_get_device_properties(struct dwc2_hsotg *hsotg)
451f9f93cbbSJohn Youn {
452f9f93cbbSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
453f9f93cbbSJohn Youn 	int num;
454f9f93cbbSJohn Youn 
455f9f93cbbSJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
456f9f93cbbSJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
457f9f93cbbSJohn Youn 		device_property_read_u32(hsotg->dev, "g-rx-fifo-size",
458f9f93cbbSJohn Youn 					 &p->g_rx_fifo_size);
459f9f93cbbSJohn Youn 
460f9f93cbbSJohn Youn 		device_property_read_u32(hsotg->dev, "g-np-tx-fifo-size",
461f9f93cbbSJohn Youn 					 &p->g_np_tx_fifo_size);
462f9f93cbbSJohn Youn 
46307e803ecSAndy Shevchenko 		num = device_property_count_u32(hsotg->dev, "g-tx-fifo-size");
464f9f93cbbSJohn Youn 		if (num > 0) {
465f9f93cbbSJohn Youn 			num = min(num, 15);
466f9f93cbbSJohn Youn 			memset(p->g_tx_fifo_size, 0,
467f9f93cbbSJohn Youn 			       sizeof(p->g_tx_fifo_size));
468f9f93cbbSJohn Youn 			device_property_read_u32_array(hsotg->dev,
469f9f93cbbSJohn Youn 						       "g-tx-fifo-size",
470f9f93cbbSJohn Youn 						       &p->g_tx_fifo_size[1],
471f9f93cbbSJohn Youn 						       num);
472f9f93cbbSJohn Youn 		}
473*f5c8a6cbSFabrice Gasnier 
474*f5c8a6cbSFabrice Gasnier 		of_usb_update_otg_caps(hsotg->dev->of_node, &p->otg_caps);
475f9f93cbbSJohn Youn 	}
476b11633c4SDinh Nguyen 
477b11633c4SDinh Nguyen 	if (of_find_property(hsotg->dev->of_node, "disable-over-current", NULL))
478b11633c4SDinh Nguyen 		p->oc_disable = true;
479f9f93cbbSJohn Youn }
480f9f93cbbSJohn Youn 
481d936e666SJohn Youn static void dwc2_check_param_otg_cap(struct dwc2_hsotg *hsotg)
482d936e666SJohn Youn {
483d936e666SJohn Youn 	int valid = 1;
484d936e666SJohn Youn 
485*f5c8a6cbSFabrice Gasnier 	if (hsotg->params.otg_caps.hnp_support && hsotg->params.otg_caps.srp_support) {
486*f5c8a6cbSFabrice Gasnier 		/* check HNP && SRP capable */
487d936e666SJohn Youn 		if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE)
488d936e666SJohn Youn 			valid = 0;
489*f5c8a6cbSFabrice Gasnier 	} else if (!hsotg->params.otg_caps.hnp_support) {
490*f5c8a6cbSFabrice Gasnier 		/* check SRP only capable */
491*f5c8a6cbSFabrice Gasnier 		if (hsotg->params.otg_caps.srp_support) {
492d936e666SJohn Youn 			switch (hsotg->hw_params.op_mode) {
493d936e666SJohn Youn 			case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
494d936e666SJohn Youn 			case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
495d936e666SJohn Youn 			case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
496d936e666SJohn Youn 			case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
497d936e666SJohn Youn 				break;
498d936e666SJohn Youn 			default:
499d936e666SJohn Youn 				valid = 0;
500d936e666SJohn Youn 				break;
501d936e666SJohn Youn 			}
502*f5c8a6cbSFabrice Gasnier 		}
503*f5c8a6cbSFabrice Gasnier 		/* else: NO HNP && NO SRP capable: always valid */
504*f5c8a6cbSFabrice Gasnier 	} else {
505d936e666SJohn Youn 		valid = 0;
506d936e666SJohn Youn 	}
507d936e666SJohn Youn 
508d936e666SJohn Youn 	if (!valid)
509d936e666SJohn Youn 		dwc2_set_param_otg_cap(hsotg);
510d936e666SJohn Youn }
511d936e666SJohn Youn 
512d936e666SJohn Youn static void dwc2_check_param_phy_type(struct dwc2_hsotg *hsotg)
513d936e666SJohn Youn {
514d936e666SJohn Youn 	int valid = 0;
515d936e666SJohn Youn 	u32 hs_phy_type;
516d936e666SJohn Youn 	u32 fs_phy_type;
517d936e666SJohn Youn 
518d936e666SJohn Youn 	hs_phy_type = hsotg->hw_params.hs_phy_type;
519d936e666SJohn Youn 	fs_phy_type = hsotg->hw_params.fs_phy_type;
520d936e666SJohn Youn 
521d936e666SJohn Youn 	switch (hsotg->params.phy_type) {
522d936e666SJohn Youn 	case DWC2_PHY_TYPE_PARAM_FS:
523d936e666SJohn Youn 		if (fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED)
524d936e666SJohn Youn 			valid = 1;
525d936e666SJohn Youn 		break;
526d936e666SJohn Youn 	case DWC2_PHY_TYPE_PARAM_UTMI:
527d936e666SJohn Youn 		if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
528d936e666SJohn Youn 		    (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
529d936e666SJohn Youn 			valid = 1;
530d936e666SJohn Youn 		break;
531d936e666SJohn Youn 	case DWC2_PHY_TYPE_PARAM_ULPI:
532d936e666SJohn Youn 		if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
533d936e666SJohn Youn 		    (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
534d936e666SJohn Youn 			valid = 1;
535d936e666SJohn Youn 		break;
536d936e666SJohn Youn 	default:
537d936e666SJohn Youn 		break;
538d936e666SJohn Youn 	}
539d936e666SJohn Youn 
540d936e666SJohn Youn 	if (!valid)
541d936e666SJohn Youn 		dwc2_set_param_phy_type(hsotg);
542d936e666SJohn Youn }
543d936e666SJohn Youn 
544d936e666SJohn Youn static void dwc2_check_param_speed(struct dwc2_hsotg *hsotg)
545d936e666SJohn Youn {
546d936e666SJohn Youn 	int valid = 1;
547d936e666SJohn Youn 	int phy_type = hsotg->params.phy_type;
548d936e666SJohn Youn 	int speed = hsotg->params.speed;
549d936e666SJohn Youn 
550d936e666SJohn Youn 	switch (speed) {
551d936e666SJohn Youn 	case DWC2_SPEED_PARAM_HIGH:
552d936e666SJohn Youn 		if ((hsotg->params.speed == DWC2_SPEED_PARAM_HIGH) &&
553d936e666SJohn Youn 		    (phy_type == DWC2_PHY_TYPE_PARAM_FS))
554d936e666SJohn Youn 			valid = 0;
555d936e666SJohn Youn 		break;
556d936e666SJohn Youn 	case DWC2_SPEED_PARAM_FULL:
557d936e666SJohn Youn 	case DWC2_SPEED_PARAM_LOW:
558d936e666SJohn Youn 		break;
559d936e666SJohn Youn 	default:
560d936e666SJohn Youn 		valid = 0;
561d936e666SJohn Youn 		break;
562d936e666SJohn Youn 	}
563d936e666SJohn Youn 
564d936e666SJohn Youn 	if (!valid)
565d936e666SJohn Youn 		dwc2_set_param_speed(hsotg);
566d936e666SJohn Youn }
567d936e666SJohn Youn 
568d936e666SJohn Youn static void dwc2_check_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
569d936e666SJohn Youn {
570d936e666SJohn Youn 	int valid = 0;
571d936e666SJohn Youn 	int param = hsotg->params.phy_utmi_width;
572d936e666SJohn Youn 	int width = hsotg->hw_params.utmi_phy_data_width;
573d936e666SJohn Youn 
574d936e666SJohn Youn 	switch (width) {
575d936e666SJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8:
576d936e666SJohn Youn 		valid = (param == 8);
577d936e666SJohn Youn 		break;
578d936e666SJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_16:
579d936e666SJohn Youn 		valid = (param == 16);
580d936e666SJohn Youn 		break;
581d936e666SJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16:
582d936e666SJohn Youn 		valid = (param == 8 || param == 16);
583d936e666SJohn Youn 		break;
584d936e666SJohn Youn 	}
585d936e666SJohn Youn 
586d936e666SJohn Youn 	if (!valid)
587d936e666SJohn Youn 		dwc2_set_param_phy_utmi_width(hsotg);
588d936e666SJohn Youn }
589d936e666SJohn Youn 
590631a2310SVardan Mikayelyan static void dwc2_check_param_power_down(struct dwc2_hsotg *hsotg)
591631a2310SVardan Mikayelyan {
592631a2310SVardan Mikayelyan 	int param = hsotg->params.power_down;
593631a2310SVardan Mikayelyan 
594631a2310SVardan Mikayelyan 	switch (param) {
595631a2310SVardan Mikayelyan 	case DWC2_POWER_DOWN_PARAM_NONE:
596631a2310SVardan Mikayelyan 		break;
597631a2310SVardan Mikayelyan 	case DWC2_POWER_DOWN_PARAM_PARTIAL:
598631a2310SVardan Mikayelyan 		if (hsotg->hw_params.power_optimized)
599631a2310SVardan Mikayelyan 			break;
600631a2310SVardan Mikayelyan 		dev_dbg(hsotg->dev,
601631a2310SVardan Mikayelyan 			"Partial power down isn't supported by HW\n");
602631a2310SVardan Mikayelyan 		param = DWC2_POWER_DOWN_PARAM_NONE;
603631a2310SVardan Mikayelyan 		break;
604631a2310SVardan Mikayelyan 	case DWC2_POWER_DOWN_PARAM_HIBERNATION:
605631a2310SVardan Mikayelyan 		if (hsotg->hw_params.hibernation)
606631a2310SVardan Mikayelyan 			break;
607631a2310SVardan Mikayelyan 		dev_dbg(hsotg->dev,
608631a2310SVardan Mikayelyan 			"Hibernation isn't supported by HW\n");
609631a2310SVardan Mikayelyan 		param = DWC2_POWER_DOWN_PARAM_NONE;
610631a2310SVardan Mikayelyan 		break;
611631a2310SVardan Mikayelyan 	default:
612631a2310SVardan Mikayelyan 		dev_err(hsotg->dev,
613631a2310SVardan Mikayelyan 			"%s: Invalid parameter power_down=%d\n",
614631a2310SVardan Mikayelyan 			__func__, param);
615631a2310SVardan Mikayelyan 		param = DWC2_POWER_DOWN_PARAM_NONE;
616631a2310SVardan Mikayelyan 		break;
617631a2310SVardan Mikayelyan 	}
618631a2310SVardan Mikayelyan 
619631a2310SVardan Mikayelyan 	hsotg->params.power_down = param;
620631a2310SVardan Mikayelyan }
621631a2310SVardan Mikayelyan 
6223c6aea73SSevak Arakelyan static void dwc2_check_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
6233c6aea73SSevak Arakelyan {
6243c6aea73SSevak Arakelyan 	int fifo_count;
6253c6aea73SSevak Arakelyan 	int fifo;
6263c6aea73SSevak Arakelyan 	int min;
6273c6aea73SSevak Arakelyan 	u32 total = 0;
6283c6aea73SSevak Arakelyan 	u32 dptxfszn;
6293c6aea73SSevak Arakelyan 
6303c6aea73SSevak Arakelyan 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
6313c6aea73SSevak Arakelyan 	min = hsotg->hw_params.en_multiple_tx_fifo ? 16 : 4;
6323c6aea73SSevak Arakelyan 
6333c6aea73SSevak Arakelyan 	for (fifo = 1; fifo <= fifo_count; fifo++)
6343c6aea73SSevak Arakelyan 		total += hsotg->params.g_tx_fifo_size[fifo];
6353c6aea73SSevak Arakelyan 
6363c6aea73SSevak Arakelyan 	if (total > dwc2_hsotg_tx_fifo_total_depth(hsotg) || !total) {
6373c6aea73SSevak Arakelyan 		dev_warn(hsotg->dev, "%s: Invalid parameter g-tx-fifo-size, setting to default average\n",
6383c6aea73SSevak Arakelyan 			 __func__);
6393c6aea73SSevak Arakelyan 		dwc2_set_param_tx_fifo_sizes(hsotg);
6403c6aea73SSevak Arakelyan 	}
6413c6aea73SSevak Arakelyan 
6423c6aea73SSevak Arakelyan 	for (fifo = 1; fifo <= fifo_count; fifo++) {
6439273083aSMinas Harutyunyan 		dptxfszn = hsotg->hw_params.g_tx_fifo_size[fifo];
6443c6aea73SSevak Arakelyan 
6453c6aea73SSevak Arakelyan 		if (hsotg->params.g_tx_fifo_size[fifo] < min ||
6463c6aea73SSevak Arakelyan 		    hsotg->params.g_tx_fifo_size[fifo] >  dptxfszn) {
6473c6aea73SSevak Arakelyan 			dev_warn(hsotg->dev, "%s: Invalid parameter g_tx_fifo_size[%d]=%d\n",
6483c6aea73SSevak Arakelyan 				 __func__, fifo,
6493c6aea73SSevak Arakelyan 				 hsotg->params.g_tx_fifo_size[fifo]);
6503c6aea73SSevak Arakelyan 			hsotg->params.g_tx_fifo_size[fifo] = dptxfszn;
6513c6aea73SSevak Arakelyan 		}
6523c6aea73SSevak Arakelyan 	}
6533c6aea73SSevak Arakelyan }
6543c6aea73SSevak Arakelyan 
655d936e666SJohn Youn #define CHECK_RANGE(_param, _min, _max, _def) do {			\
65647265c06SGrigor Tovmasyan 		if ((int)(hsotg->params._param) < (_min) ||		\
657d936e666SJohn Youn 		    (hsotg->params._param) > (_max)) {			\
658d936e666SJohn Youn 			dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
659d936e666SJohn Youn 				 __func__, #_param, hsotg->params._param); \
660d936e666SJohn Youn 			hsotg->params._param = (_def);			\
661d936e666SJohn Youn 		}							\
662d936e666SJohn Youn 	} while (0)
663d936e666SJohn Youn 
664d936e666SJohn Youn #define CHECK_BOOL(_param, _check) do {					\
665d936e666SJohn Youn 		if (hsotg->params._param && !(_check)) {		\
666d936e666SJohn Youn 			dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
667d936e666SJohn Youn 				 __func__, #_param, hsotg->params._param); \
668d936e666SJohn Youn 			hsotg->params._param = false;			\
669d936e666SJohn Youn 		}							\
670d936e666SJohn Youn 	} while (0)
671d936e666SJohn Youn 
672d936e666SJohn Youn static void dwc2_check_params(struct dwc2_hsotg *hsotg)
673d936e666SJohn Youn {
674d936e666SJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
675d936e666SJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
676d936e666SJohn Youn 	bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
677d936e666SJohn Youn 
678d936e666SJohn Youn 	dwc2_check_param_otg_cap(hsotg);
679d936e666SJohn Youn 	dwc2_check_param_phy_type(hsotg);
680d936e666SJohn Youn 	dwc2_check_param_speed(hsotg);
681d936e666SJohn Youn 	dwc2_check_param_phy_utmi_width(hsotg);
682631a2310SVardan Mikayelyan 	dwc2_check_param_power_down(hsotg);
683d936e666SJohn Youn 	CHECK_BOOL(enable_dynamic_fifo, hw->enable_dynamic_fifo);
684d936e666SJohn Youn 	CHECK_BOOL(en_multiple_tx_fifo, hw->en_multiple_tx_fifo);
685d936e666SJohn Youn 	CHECK_BOOL(i2c_enable, hw->i2c_enable);
686b43ebc96SGrigor Tovmasyan 	CHECK_BOOL(ipg_isoc_en, hw->ipg_isoc_en);
68766e77a24SRazmik Karapetyan 	CHECK_BOOL(acg_enable, hw->acg_enable);
688d936e666SJohn Youn 	CHECK_BOOL(reload_ctl, (hsotg->hw_params.snpsid > DWC2_CORE_REV_2_92a));
6896f80b6deSSevak Arakelyan 	CHECK_BOOL(lpm, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_80a));
6906f80b6deSSevak Arakelyan 	CHECK_BOOL(lpm, hw->lpm_mode);
6916f80b6deSSevak Arakelyan 	CHECK_BOOL(lpm_clock_gating, hsotg->params.lpm);
6926f80b6deSSevak Arakelyan 	CHECK_BOOL(besl, hsotg->params.lpm);
6936f80b6deSSevak Arakelyan 	CHECK_BOOL(besl, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_3_00a));
6946f80b6deSSevak Arakelyan 	CHECK_BOOL(hird_threshold_en, hsotg->params.lpm);
6956f80b6deSSevak Arakelyan 	CHECK_RANGE(hird_threshold, 0, hsotg->params.besl ? 12 : 7, 0);
696ca531bc2SGrigor Tovmasyan 	CHECK_BOOL(service_interval, hw->service_interval_mode);
697d936e666SJohn Youn 	CHECK_RANGE(max_packet_count,
698d936e666SJohn Youn 		    15, hw->max_packet_count,
699d936e666SJohn Youn 		    hw->max_packet_count);
700d936e666SJohn Youn 	CHECK_RANGE(max_transfer_size,
701d936e666SJohn Youn 		    2047, hw->max_transfer_size,
702d936e666SJohn Youn 		    hw->max_transfer_size);
703d936e666SJohn Youn 
704d936e666SJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
705d936e666SJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
706d936e666SJohn Youn 		CHECK_BOOL(host_dma, dma_capable);
707d936e666SJohn Youn 		CHECK_BOOL(dma_desc_enable, p->host_dma);
708d936e666SJohn Youn 		CHECK_BOOL(dma_desc_fs_enable, p->dma_desc_enable);
709d936e666SJohn Youn 		CHECK_BOOL(host_ls_low_power_phy_clk,
710d936e666SJohn Youn 			   p->phy_type == DWC2_PHY_TYPE_PARAM_FS);
711d936e666SJohn Youn 		CHECK_RANGE(host_channels,
712d936e666SJohn Youn 			    1, hw->host_channels,
713d936e666SJohn Youn 			    hw->host_channels);
714d936e666SJohn Youn 		CHECK_RANGE(host_rx_fifo_size,
715d936e666SJohn Youn 			    16, hw->rx_fifo_size,
716d936e666SJohn Youn 			    hw->rx_fifo_size);
717d936e666SJohn Youn 		CHECK_RANGE(host_nperio_tx_fifo_size,
718d936e666SJohn Youn 			    16, hw->host_nperio_tx_fifo_size,
719d936e666SJohn Youn 			    hw->host_nperio_tx_fifo_size);
720d936e666SJohn Youn 		CHECK_RANGE(host_perio_tx_fifo_size,
721d936e666SJohn Youn 			    16, hw->host_perio_tx_fifo_size,
722d936e666SJohn Youn 			    hw->host_perio_tx_fifo_size);
723d936e666SJohn Youn 	}
724d936e666SJohn Youn 
725d936e666SJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
726d936e666SJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
727d936e666SJohn Youn 		CHECK_BOOL(g_dma, dma_capable);
728d936e666SJohn Youn 		CHECK_BOOL(g_dma_desc, (p->g_dma && hw->dma_desc_enable));
729d936e666SJohn Youn 		CHECK_RANGE(g_rx_fifo_size,
730d936e666SJohn Youn 			    16, hw->rx_fifo_size,
731d936e666SJohn Youn 			    hw->rx_fifo_size);
732d936e666SJohn Youn 		CHECK_RANGE(g_np_tx_fifo_size,
733d936e666SJohn Youn 			    16, hw->dev_nperio_tx_fifo_size,
734d936e666SJohn Youn 			    hw->dev_nperio_tx_fifo_size);
7353c6aea73SSevak Arakelyan 		dwc2_check_param_tx_fifo_sizes(hsotg);
736d936e666SJohn Youn 	}
737d936e666SJohn Youn }
738d936e666SJohn Youn 
739323230efSJohn Youn /*
740323230efSJohn Youn  * Gets host hardware parameters. Forces host mode if not currently in
741323230efSJohn Youn  * host mode. Should be called immediately after a core soft reset in
742323230efSJohn Youn  * order to get the reset values.
743323230efSJohn Youn  */
744323230efSJohn Youn static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg)
745323230efSJohn Youn {
746323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
747323230efSJohn Youn 	u32 gnptxfsiz;
748323230efSJohn Youn 	u32 hptxfsiz;
749323230efSJohn Youn 
750323230efSJohn Youn 	if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
751323230efSJohn Youn 		return;
752323230efSJohn Youn 
75313b1f8e2SVardan Mikayelyan 	dwc2_force_mode(hsotg, true);
754323230efSJohn Youn 
755f25c42b8SGevorg Sahakyan 	gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
756f25c42b8SGevorg Sahakyan 	hptxfsiz = dwc2_readl(hsotg, HPTXFSIZ);
757323230efSJohn Youn 
758323230efSJohn Youn 	hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
759323230efSJohn Youn 				       FIFOSIZE_DEPTH_SHIFT;
760323230efSJohn Youn 	hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >>
761323230efSJohn Youn 				      FIFOSIZE_DEPTH_SHIFT;
762323230efSJohn Youn }
763323230efSJohn Youn 
764323230efSJohn Youn /*
765323230efSJohn Youn  * Gets device hardware parameters. Forces device mode if not
766323230efSJohn Youn  * currently in device mode. Should be called immediately after a core
767323230efSJohn Youn  * soft reset in order to get the reset values.
768323230efSJohn Youn  */
769323230efSJohn Youn static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg)
770323230efSJohn Youn {
771323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
772323230efSJohn Youn 	u32 gnptxfsiz;
7739273083aSMinas Harutyunyan 	int fifo, fifo_count;
774323230efSJohn Youn 
775323230efSJohn Youn 	if (hsotg->dr_mode == USB_DR_MODE_HOST)
776323230efSJohn Youn 		return;
777323230efSJohn Youn 
77813b1f8e2SVardan Mikayelyan 	dwc2_force_mode(hsotg, false);
779323230efSJohn Youn 
780f25c42b8SGevorg Sahakyan 	gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
781323230efSJohn Youn 
7829273083aSMinas Harutyunyan 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
7839273083aSMinas Harutyunyan 
7849273083aSMinas Harutyunyan 	for (fifo = 1; fifo <= fifo_count; fifo++) {
7859273083aSMinas Harutyunyan 		hw->g_tx_fifo_size[fifo] =
786f25c42b8SGevorg Sahakyan 			(dwc2_readl(hsotg, DPTXFSIZN(fifo)) &
7879273083aSMinas Harutyunyan 			 FIFOSIZE_DEPTH_MASK) >> FIFOSIZE_DEPTH_SHIFT;
7889273083aSMinas Harutyunyan 	}
7899273083aSMinas Harutyunyan 
790323230efSJohn Youn 	hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
791323230efSJohn Youn 				       FIFOSIZE_DEPTH_SHIFT;
792323230efSJohn Youn }
793323230efSJohn Youn 
794323230efSJohn Youn /**
795bd37fbd5SLee Jones  * dwc2_get_hwparams() - During device initialization, read various hardware
796bd37fbd5SLee Jones  *                       configuration registers and interpret the contents.
7976fb914d7SGrigor Tovmasyan  *
7986fb914d7SGrigor Tovmasyan  * @hsotg: Programming view of the DWC_otg controller
7996fb914d7SGrigor Tovmasyan  *
800323230efSJohn Youn  */
801323230efSJohn Youn int dwc2_get_hwparams(struct dwc2_hsotg *hsotg)
802323230efSJohn Youn {
803323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
804323230efSJohn Youn 	unsigned int width;
805323230efSJohn Youn 	u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4;
806323230efSJohn Youn 	u32 grxfsiz;
807323230efSJohn Youn 
808f25c42b8SGevorg Sahakyan 	hwcfg1 = dwc2_readl(hsotg, GHWCFG1);
809f25c42b8SGevorg Sahakyan 	hwcfg2 = dwc2_readl(hsotg, GHWCFG2);
810f25c42b8SGevorg Sahakyan 	hwcfg3 = dwc2_readl(hsotg, GHWCFG3);
811f25c42b8SGevorg Sahakyan 	hwcfg4 = dwc2_readl(hsotg, GHWCFG4);
812f25c42b8SGevorg Sahakyan 	grxfsiz = dwc2_readl(hsotg, GRXFSIZ);
813323230efSJohn Youn 
814323230efSJohn Youn 	/* hwcfg1 */
815323230efSJohn Youn 	hw->dev_ep_dirs = hwcfg1;
816323230efSJohn Youn 
817323230efSJohn Youn 	/* hwcfg2 */
818323230efSJohn Youn 	hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >>
819323230efSJohn Youn 		      GHWCFG2_OP_MODE_SHIFT;
820323230efSJohn Youn 	hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >>
821323230efSJohn Youn 		   GHWCFG2_ARCHITECTURE_SHIFT;
822323230efSJohn Youn 	hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO);
823323230efSJohn Youn 	hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >>
824323230efSJohn Youn 				GHWCFG2_NUM_HOST_CHAN_SHIFT);
825323230efSJohn Youn 	hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >>
826323230efSJohn Youn 			  GHWCFG2_HS_PHY_TYPE_SHIFT;
827323230efSJohn Youn 	hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >>
828323230efSJohn Youn 			  GHWCFG2_FS_PHY_TYPE_SHIFT;
829323230efSJohn Youn 	hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >>
830323230efSJohn Youn 			 GHWCFG2_NUM_DEV_EP_SHIFT;
831323230efSJohn Youn 	hw->nperio_tx_q_depth =
832323230efSJohn Youn 		(hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >>
833323230efSJohn Youn 		GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1;
834323230efSJohn Youn 	hw->host_perio_tx_q_depth =
835323230efSJohn Youn 		(hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >>
836323230efSJohn Youn 		GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1;
837323230efSJohn Youn 	hw->dev_token_q_depth =
838323230efSJohn Youn 		(hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >>
839323230efSJohn Youn 		GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT;
840323230efSJohn Youn 
841323230efSJohn Youn 	/* hwcfg3 */
842323230efSJohn Youn 	width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >>
843323230efSJohn Youn 		GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT;
844323230efSJohn Youn 	hw->max_transfer_size = (1 << (width + 11)) - 1;
845323230efSJohn Youn 	width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >>
846323230efSJohn Youn 		GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT;
847323230efSJohn Youn 	hw->max_packet_count = (1 << (width + 4)) - 1;
848323230efSJohn Youn 	hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C);
849323230efSJohn Youn 	hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >>
850323230efSJohn Youn 			      GHWCFG3_DFIFO_DEPTH_SHIFT;
8516f80b6deSSevak Arakelyan 	hw->lpm_mode = !!(hwcfg3 & GHWCFG3_OTG_LPM_EN);
852323230efSJohn Youn 
853323230efSJohn Youn 	/* hwcfg4 */
854323230efSJohn Youn 	hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN);
855323230efSJohn Youn 	hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >>
856323230efSJohn Youn 				  GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT;
8579273083aSMinas Harutyunyan 	hw->num_dev_in_eps = (hwcfg4 & GHWCFG4_NUM_IN_EPS_MASK) >>
8589273083aSMinas Harutyunyan 			     GHWCFG4_NUM_IN_EPS_SHIFT;
859323230efSJohn Youn 	hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA);
860323230efSJohn Youn 	hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ);
861631a2310SVardan Mikayelyan 	hw->hibernation = !!(hwcfg4 & GHWCFG4_HIBER);
862323230efSJohn Youn 	hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >>
863323230efSJohn Youn 				  GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT;
86466e77a24SRazmik Karapetyan 	hw->acg_enable = !!(hwcfg4 & GHWCFG4_ACG_SUPPORTED);
865b43ebc96SGrigor Tovmasyan 	hw->ipg_isoc_en = !!(hwcfg4 & GHWCFG4_IPG_ISOC_SUPPORTED);
866ca531bc2SGrigor Tovmasyan 	hw->service_interval_mode = !!(hwcfg4 &
867ca531bc2SGrigor Tovmasyan 				       GHWCFG4_SERVICE_INTERVAL_SUPPORTED);
868323230efSJohn Youn 
869323230efSJohn Youn 	/* fifo sizes */
870d1531319SJohn Youn 	hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >>
871323230efSJohn Youn 				GRXFSIZ_DEPTH_SHIFT;
8729273083aSMinas Harutyunyan 	/*
8739273083aSMinas Harutyunyan 	 * Host specific hardware parameters. Reading these parameters
8749273083aSMinas Harutyunyan 	 * requires the controller to be in host mode. The mode will
8759273083aSMinas Harutyunyan 	 * be forced, if necessary, to read these values.
8769273083aSMinas Harutyunyan 	 */
8779273083aSMinas Harutyunyan 	dwc2_get_host_hwparams(hsotg);
8789273083aSMinas Harutyunyan 	dwc2_get_dev_hwparams(hsotg);
879323230efSJohn Youn 
880323230efSJohn Youn 	return 0;
881323230efSJohn Youn }
882323230efSJohn Youn 
8832e5db2c0SJeremy Linton typedef void (*set_params_cb)(struct dwc2_hsotg *data);
8842e5db2c0SJeremy Linton 
885334bbd4eSJohn Youn int dwc2_init_params(struct dwc2_hsotg *hsotg)
886334bbd4eSJohn Youn {
8877de1debcSJohn Youn 	const struct of_device_id *match;
8882e5db2c0SJeremy Linton 	set_params_cb set_params;
8897de1debcSJohn Youn 
890245977c9SJohn Youn 	dwc2_set_default_params(hsotg);
891f9f93cbbSJohn Youn 	dwc2_get_device_properties(hsotg);
892334bbd4eSJohn Youn 
8937de1debcSJohn Youn 	match = of_match_device(dwc2_of_match_table, hsotg->dev);
8947de1debcSJohn Youn 	if (match && match->data) {
8957de1debcSJohn Youn 		set_params = match->data;
8967de1debcSJohn Youn 		set_params(hsotg);
8972e5db2c0SJeremy Linton 	} else {
8982e5db2c0SJeremy Linton 		const struct acpi_device_id *amatch;
8992e5db2c0SJeremy Linton 
9002e5db2c0SJeremy Linton 		amatch = acpi_match_device(dwc2_acpi_match, hsotg->dev);
9012e5db2c0SJeremy Linton 		if (amatch && amatch->driver_data) {
9022e5db2c0SJeremy Linton 			set_params = (set_params_cb)amatch->driver_data;
9032e5db2c0SJeremy Linton 			set_params(hsotg);
9042e5db2c0SJeremy Linton 		}
9057de1debcSJohn Youn 	}
9067de1debcSJohn Youn 
907d936e666SJohn Youn 	dwc2_check_params(hsotg);
908d936e666SJohn Youn 
909334bbd4eSJohn Youn 	return 0;
910334bbd4eSJohn Youn }
911