xref: /openbmc/linux/drivers/usb/dwc2/params.c (revision e7839f99b7dab1d161e39391855788ef2bbfb106)
1323230efSJohn Youn /*
2323230efSJohn Youn  * Copyright (C) 2004-2016 Synopsys, Inc.
3323230efSJohn Youn  *
4323230efSJohn Youn  * Redistribution and use in source and binary forms, with or without
5323230efSJohn Youn  * modification, are permitted provided that the following conditions
6323230efSJohn Youn  * are met:
7323230efSJohn Youn  * 1. Redistributions of source code must retain the above copyright
8323230efSJohn Youn  *    notice, this list of conditions, and the following disclaimer,
9323230efSJohn Youn  *    without modification.
10323230efSJohn Youn  * 2. Redistributions in binary form must reproduce the above copyright
11323230efSJohn Youn  *    notice, this list of conditions and the following disclaimer in the
12323230efSJohn Youn  *    documentation and/or other materials provided with the distribution.
13323230efSJohn Youn  * 3. The names of the above-listed copyright holders may not be used
14323230efSJohn Youn  *    to endorse or promote products derived from this software without
15323230efSJohn Youn  *    specific prior written permission.
16323230efSJohn Youn  *
17323230efSJohn Youn  * ALTERNATIVELY, this software may be distributed under the terms of the
18323230efSJohn Youn  * GNU General Public License ("GPL") as published by the Free Software
19323230efSJohn Youn  * Foundation; either version 2 of the License, or (at your option) any
20323230efSJohn Youn  * later version.
21323230efSJohn Youn  *
22323230efSJohn Youn  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
23323230efSJohn Youn  * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
24323230efSJohn Youn  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
25323230efSJohn Youn  * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
26323230efSJohn Youn  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
27323230efSJohn Youn  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
28323230efSJohn Youn  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
29323230efSJohn Youn  * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
30323230efSJohn Youn  * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
31323230efSJohn Youn  * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32323230efSJohn Youn  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33323230efSJohn Youn  */
34323230efSJohn Youn 
35323230efSJohn Youn #include <linux/kernel.h>
36323230efSJohn Youn #include <linux/module.h>
37323230efSJohn Youn #include <linux/of_device.h>
38323230efSJohn Youn 
39323230efSJohn Youn #include "core.h"
40323230efSJohn Youn 
41323230efSJohn Youn static const struct dwc2_core_params params_hi6220 = {
42323230efSJohn Youn 	.otg_cap			= 2,	/* No HNP/SRP capable */
43323230efSJohn Youn 	.otg_ver			= 0,	/* 1.3 */
44*e7839f99SJohn Youn 	.host_dma			= 1,
45323230efSJohn Youn 	.dma_desc_enable		= 0,
46323230efSJohn Youn 	.dma_desc_fs_enable		= 0,
47323230efSJohn Youn 	.speed				= 0,	/* High Speed */
48323230efSJohn Youn 	.enable_dynamic_fifo		= 1,
49323230efSJohn Youn 	.en_multiple_tx_fifo		= 1,
50323230efSJohn Youn 	.host_rx_fifo_size		= 512,
51323230efSJohn Youn 	.host_nperio_tx_fifo_size	= 512,
52323230efSJohn Youn 	.host_perio_tx_fifo_size	= 512,
53323230efSJohn Youn 	.max_transfer_size		= 65535,
54323230efSJohn Youn 	.max_packet_count		= 511,
55323230efSJohn Youn 	.host_channels			= 16,
56323230efSJohn Youn 	.phy_type			= 1,	/* UTMI */
57323230efSJohn Youn 	.phy_utmi_width			= 8,
58323230efSJohn Youn 	.phy_ulpi_ddr			= 0,	/* Single */
59323230efSJohn Youn 	.phy_ulpi_ext_vbus		= 0,
60323230efSJohn Youn 	.i2c_enable			= 0,
61323230efSJohn Youn 	.ulpi_fs_ls			= 0,
62323230efSJohn Youn 	.host_support_fs_ls_low_power	= 0,
63323230efSJohn Youn 	.host_ls_low_power_phy_clk	= 0,	/* 48 MHz */
64323230efSJohn Youn 	.ts_dline			= 0,
65323230efSJohn Youn 	.reload_ctl			= 0,
66323230efSJohn Youn 	.ahbcfg				= GAHBCFG_HBSTLEN_INCR16 <<
67323230efSJohn Youn 					  GAHBCFG_HBSTLEN_SHIFT,
68323230efSJohn Youn 	.uframe_sched			= 0,
69323230efSJohn Youn 	.external_id_pin_ctl		= -1,
70323230efSJohn Youn 	.hibernation			= -1,
71323230efSJohn Youn };
72323230efSJohn Youn 
73323230efSJohn Youn static const struct dwc2_core_params params_bcm2835 = {
74323230efSJohn Youn 	.otg_cap			= 0,	/* HNP/SRP capable */
75323230efSJohn Youn 	.otg_ver			= 0,	/* 1.3 */
76*e7839f99SJohn Youn 	.host_dma			= 1,
77323230efSJohn Youn 	.dma_desc_enable		= 0,
78323230efSJohn Youn 	.dma_desc_fs_enable		= 0,
79323230efSJohn Youn 	.speed				= 0,	/* High Speed */
80323230efSJohn Youn 	.enable_dynamic_fifo		= 1,
81323230efSJohn Youn 	.en_multiple_tx_fifo		= 1,
82323230efSJohn Youn 	.host_rx_fifo_size		= 774,	/* 774 DWORDs */
83323230efSJohn Youn 	.host_nperio_tx_fifo_size	= 256,	/* 256 DWORDs */
84323230efSJohn Youn 	.host_perio_tx_fifo_size	= 512,	/* 512 DWORDs */
85323230efSJohn Youn 	.max_transfer_size		= 65535,
86323230efSJohn Youn 	.max_packet_count		= 511,
87323230efSJohn Youn 	.host_channels			= 8,
88323230efSJohn Youn 	.phy_type			= 1,	/* UTMI */
89323230efSJohn Youn 	.phy_utmi_width			= 8,	/* 8 bits */
90323230efSJohn Youn 	.phy_ulpi_ddr			= 0,	/* Single */
91323230efSJohn Youn 	.phy_ulpi_ext_vbus		= 0,
92323230efSJohn Youn 	.i2c_enable			= 0,
93323230efSJohn Youn 	.ulpi_fs_ls			= 0,
94323230efSJohn Youn 	.host_support_fs_ls_low_power	= 0,
95323230efSJohn Youn 	.host_ls_low_power_phy_clk	= 0,	/* 48 MHz */
96323230efSJohn Youn 	.ts_dline			= 0,
97323230efSJohn Youn 	.reload_ctl			= 0,
98323230efSJohn Youn 	.ahbcfg				= 0x10,
99323230efSJohn Youn 	.uframe_sched			= 0,
100323230efSJohn Youn 	.external_id_pin_ctl		= -1,
101323230efSJohn Youn 	.hibernation			= -1,
102323230efSJohn Youn };
103323230efSJohn Youn 
104323230efSJohn Youn static const struct dwc2_core_params params_rk3066 = {
105323230efSJohn Youn 	.otg_cap			= 2,	/* non-HNP/non-SRP */
106323230efSJohn Youn 	.otg_ver			= -1,
107*e7839f99SJohn Youn 	.host_dma			= -1,
108323230efSJohn Youn 	.dma_desc_enable		= 0,
109323230efSJohn Youn 	.dma_desc_fs_enable		= 0,
110323230efSJohn Youn 	.speed				= -1,
111323230efSJohn Youn 	.enable_dynamic_fifo		= 1,
112323230efSJohn Youn 	.en_multiple_tx_fifo		= -1,
113323230efSJohn Youn 	.host_rx_fifo_size		= 525,	/* 525 DWORDs */
114323230efSJohn Youn 	.host_nperio_tx_fifo_size	= 128,	/* 128 DWORDs */
115323230efSJohn Youn 	.host_perio_tx_fifo_size	= 256,	/* 256 DWORDs */
116323230efSJohn Youn 	.max_transfer_size		= -1,
117323230efSJohn Youn 	.max_packet_count		= -1,
118323230efSJohn Youn 	.host_channels			= -1,
119323230efSJohn Youn 	.phy_type			= -1,
120323230efSJohn Youn 	.phy_utmi_width			= -1,
121323230efSJohn Youn 	.phy_ulpi_ddr			= -1,
122323230efSJohn Youn 	.phy_ulpi_ext_vbus		= -1,
123323230efSJohn Youn 	.i2c_enable			= -1,
124323230efSJohn Youn 	.ulpi_fs_ls			= -1,
125323230efSJohn Youn 	.host_support_fs_ls_low_power	= -1,
126323230efSJohn Youn 	.host_ls_low_power_phy_clk	= -1,
127323230efSJohn Youn 	.ts_dline			= -1,
128323230efSJohn Youn 	.reload_ctl			= -1,
129323230efSJohn Youn 	.ahbcfg				= GAHBCFG_HBSTLEN_INCR16 <<
130323230efSJohn Youn 					  GAHBCFG_HBSTLEN_SHIFT,
131323230efSJohn Youn 	.uframe_sched			= -1,
132323230efSJohn Youn 	.external_id_pin_ctl		= -1,
133323230efSJohn Youn 	.hibernation			= -1,
134323230efSJohn Youn };
135323230efSJohn Youn 
136323230efSJohn Youn static const struct dwc2_core_params params_ltq = {
137323230efSJohn Youn 	.otg_cap			= 2,	/* non-HNP/non-SRP */
138323230efSJohn Youn 	.otg_ver			= -1,
139*e7839f99SJohn Youn 	.host_dma			= -1,
140323230efSJohn Youn 	.dma_desc_enable		= -1,
141323230efSJohn Youn 	.dma_desc_fs_enable		= -1,
142323230efSJohn Youn 	.speed				= -1,
143323230efSJohn Youn 	.enable_dynamic_fifo		= -1,
144323230efSJohn Youn 	.en_multiple_tx_fifo		= -1,
145323230efSJohn Youn 	.host_rx_fifo_size		= 288,	/* 288 DWORDs */
146323230efSJohn Youn 	.host_nperio_tx_fifo_size	= 128,	/* 128 DWORDs */
147323230efSJohn Youn 	.host_perio_tx_fifo_size	= 96,	/* 96 DWORDs */
148323230efSJohn Youn 	.max_transfer_size		= 65535,
149323230efSJohn Youn 	.max_packet_count		= 511,
150323230efSJohn Youn 	.host_channels			= -1,
151323230efSJohn Youn 	.phy_type			= -1,
152323230efSJohn Youn 	.phy_utmi_width			= -1,
153323230efSJohn Youn 	.phy_ulpi_ddr			= -1,
154323230efSJohn Youn 	.phy_ulpi_ext_vbus		= -1,
155323230efSJohn Youn 	.i2c_enable			= -1,
156323230efSJohn Youn 	.ulpi_fs_ls			= -1,
157323230efSJohn Youn 	.host_support_fs_ls_low_power	= -1,
158323230efSJohn Youn 	.host_ls_low_power_phy_clk	= -1,
159323230efSJohn Youn 	.ts_dline			= -1,
160323230efSJohn Youn 	.reload_ctl			= -1,
161323230efSJohn Youn 	.ahbcfg				= GAHBCFG_HBSTLEN_INCR16 <<
162323230efSJohn Youn 					  GAHBCFG_HBSTLEN_SHIFT,
163323230efSJohn Youn 	.uframe_sched			= -1,
164323230efSJohn Youn 	.external_id_pin_ctl		= -1,
165323230efSJohn Youn 	.hibernation			= -1,
166323230efSJohn Youn };
167323230efSJohn Youn 
168323230efSJohn Youn static const struct dwc2_core_params params_amlogic = {
169323230efSJohn Youn 	.otg_cap			= DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE,
170323230efSJohn Youn 	.otg_ver			= -1,
171*e7839f99SJohn Youn 	.host_dma			= 1,
172323230efSJohn Youn 	.dma_desc_enable		= 0,
173323230efSJohn Youn 	.dma_desc_fs_enable		= 0,
174323230efSJohn Youn 	.speed				= DWC2_SPEED_PARAM_HIGH,
175323230efSJohn Youn 	.enable_dynamic_fifo		= 1,
176323230efSJohn Youn 	.en_multiple_tx_fifo		= -1,
177323230efSJohn Youn 	.host_rx_fifo_size		= 512,
178323230efSJohn Youn 	.host_nperio_tx_fifo_size	= 500,
179323230efSJohn Youn 	.host_perio_tx_fifo_size	= 500,
180323230efSJohn Youn 	.max_transfer_size		= -1,
181323230efSJohn Youn 	.max_packet_count		= -1,
182323230efSJohn Youn 	.host_channels			= 16,
183323230efSJohn Youn 	.phy_type			= DWC2_PHY_TYPE_PARAM_UTMI,
184323230efSJohn Youn 	.phy_utmi_width			= -1,
185323230efSJohn Youn 	.phy_ulpi_ddr			= -1,
186323230efSJohn Youn 	.phy_ulpi_ext_vbus		= -1,
187323230efSJohn Youn 	.i2c_enable			= -1,
188323230efSJohn Youn 	.ulpi_fs_ls			= -1,
189323230efSJohn Youn 	.host_support_fs_ls_low_power	= -1,
190323230efSJohn Youn 	.host_ls_low_power_phy_clk	= -1,
191323230efSJohn Youn 	.ts_dline			= -1,
192323230efSJohn Youn 	.reload_ctl			= 1,
193323230efSJohn Youn 	.ahbcfg				= GAHBCFG_HBSTLEN_INCR8 <<
194323230efSJohn Youn 					  GAHBCFG_HBSTLEN_SHIFT,
195323230efSJohn Youn 	.uframe_sched			= 0,
196323230efSJohn Youn 	.external_id_pin_ctl		= -1,
197323230efSJohn Youn 	.hibernation			= -1,
198323230efSJohn Youn };
199323230efSJohn Youn 
2000a7d0d7fSJohn Youn static const struct dwc2_core_params params_default = {
2010a7d0d7fSJohn Youn 	.otg_cap			= -1,
2020a7d0d7fSJohn Youn 	.otg_ver			= -1,
203*e7839f99SJohn Youn 	.host_dma			= -1,
2040a7d0d7fSJohn Youn 
2050a7d0d7fSJohn Youn 	/*
2060a7d0d7fSJohn Youn 	 * Disable descriptor dma mode by default as the HW can support
2070a7d0d7fSJohn Youn 	 * it, but does not support it for SPLIT transactions.
2080a7d0d7fSJohn Youn 	 * Disable it for FS devices as well.
2090a7d0d7fSJohn Youn 	 */
2100a7d0d7fSJohn Youn 	.dma_desc_enable		= 0,
2110a7d0d7fSJohn Youn 	.dma_desc_fs_enable		= 0,
2120a7d0d7fSJohn Youn 
2130a7d0d7fSJohn Youn 	.speed				= -1,
2140a7d0d7fSJohn Youn 	.enable_dynamic_fifo		= -1,
2150a7d0d7fSJohn Youn 	.en_multiple_tx_fifo		= -1,
2160a7d0d7fSJohn Youn 	.host_rx_fifo_size		= -1,
2170a7d0d7fSJohn Youn 	.host_nperio_tx_fifo_size	= -1,
2180a7d0d7fSJohn Youn 	.host_perio_tx_fifo_size	= -1,
2190a7d0d7fSJohn Youn 	.max_transfer_size		= -1,
2200a7d0d7fSJohn Youn 	.max_packet_count		= -1,
2210a7d0d7fSJohn Youn 	.host_channels			= -1,
2220a7d0d7fSJohn Youn 	.phy_type			= -1,
2230a7d0d7fSJohn Youn 	.phy_utmi_width			= -1,
2240a7d0d7fSJohn Youn 	.phy_ulpi_ddr			= -1,
2250a7d0d7fSJohn Youn 	.phy_ulpi_ext_vbus		= -1,
2260a7d0d7fSJohn Youn 	.i2c_enable			= -1,
2270a7d0d7fSJohn Youn 	.ulpi_fs_ls			= -1,
2280a7d0d7fSJohn Youn 	.host_support_fs_ls_low_power	= -1,
2290a7d0d7fSJohn Youn 	.host_ls_low_power_phy_clk	= -1,
2300a7d0d7fSJohn Youn 	.ts_dline			= -1,
2310a7d0d7fSJohn Youn 	.reload_ctl			= -1,
2320a7d0d7fSJohn Youn 	.ahbcfg				= -1,
2330a7d0d7fSJohn Youn 	.uframe_sched			= -1,
2340a7d0d7fSJohn Youn 	.external_id_pin_ctl		= -1,
2350a7d0d7fSJohn Youn 	.hibernation			= -1,
2360a7d0d7fSJohn Youn };
2370a7d0d7fSJohn Youn 
238323230efSJohn Youn const struct of_device_id dwc2_of_match_table[] = {
239323230efSJohn Youn 	{ .compatible = "brcm,bcm2835-usb", .data = &params_bcm2835 },
240323230efSJohn Youn 	{ .compatible = "hisilicon,hi6220-usb", .data = &params_hi6220 },
241323230efSJohn Youn 	{ .compatible = "rockchip,rk3066-usb", .data = &params_rk3066 },
242323230efSJohn Youn 	{ .compatible = "lantiq,arx100-usb", .data = &params_ltq },
243323230efSJohn Youn 	{ .compatible = "lantiq,xrx200-usb", .data = &params_ltq },
244323230efSJohn Youn 	{ .compatible = "snps,dwc2", .data = NULL },
245323230efSJohn Youn 	{ .compatible = "samsung,s3c6400-hsotg", .data = NULL},
246323230efSJohn Youn 	{ .compatible = "amlogic,meson8b-usb", .data = &params_amlogic },
247323230efSJohn Youn 	{ .compatible = "amlogic,meson-gxbb-usb", .data = &params_amlogic },
248323230efSJohn Youn 	{},
249323230efSJohn Youn };
250323230efSJohn Youn MODULE_DEVICE_TABLE(of, dwc2_of_match_table);
251323230efSJohn Youn 
25205ee799fSJohn Youn static void dwc2_get_device_property(struct dwc2_hsotg *hsotg,
25305ee799fSJohn Youn 				     char *property, u8 size, u64 *value)
25405ee799fSJohn Youn {
25505ee799fSJohn Youn 	u8 val8;
25605ee799fSJohn Youn 	u16 val16;
25705ee799fSJohn Youn 	u32 val32;
25805ee799fSJohn Youn 
25905ee799fSJohn Youn 	switch (size) {
26005ee799fSJohn Youn 	case 0:
26105ee799fSJohn Youn 		*value = device_property_read_bool(hsotg->dev, property);
26205ee799fSJohn Youn 		break;
26305ee799fSJohn Youn 	case 1:
26405ee799fSJohn Youn 		if (device_property_read_u8(hsotg->dev, property, &val8))
26505ee799fSJohn Youn 			return;
26605ee799fSJohn Youn 
26705ee799fSJohn Youn 		*value = val8;
26805ee799fSJohn Youn 		break;
26905ee799fSJohn Youn 	case 2:
27005ee799fSJohn Youn 		if (device_property_read_u16(hsotg->dev, property, &val16))
27105ee799fSJohn Youn 			return;
27205ee799fSJohn Youn 
27305ee799fSJohn Youn 		*value = val16;
27405ee799fSJohn Youn 		break;
27505ee799fSJohn Youn 	case 4:
27605ee799fSJohn Youn 		if (device_property_read_u32(hsotg->dev, property, &val32))
27705ee799fSJohn Youn 			return;
27805ee799fSJohn Youn 
27905ee799fSJohn Youn 		*value = val32;
28005ee799fSJohn Youn 		break;
28105ee799fSJohn Youn 	case 8:
28205ee799fSJohn Youn 		if (device_property_read_u64(hsotg->dev, property, value))
28305ee799fSJohn Youn 			return;
28405ee799fSJohn Youn 
28505ee799fSJohn Youn 		break;
28605ee799fSJohn Youn 	default:
28705ee799fSJohn Youn 		/*
28805ee799fSJohn Youn 		 * The size is checked by the only function that calls
28905ee799fSJohn Youn 		 * this so this should never happen.
29005ee799fSJohn Youn 		 */
29105ee799fSJohn Youn 		WARN_ON(1);
29205ee799fSJohn Youn 		return;
29305ee799fSJohn Youn 	}
29405ee799fSJohn Youn }
29505ee799fSJohn Youn 
29605ee799fSJohn Youn static void dwc2_set_core_param(void *param, u8 size, u64 value)
29705ee799fSJohn Youn {
29805ee799fSJohn Youn 	switch (size) {
29905ee799fSJohn Youn 	case 0:
30005ee799fSJohn Youn 		*((bool *)param) = !!value;
30105ee799fSJohn Youn 		break;
30205ee799fSJohn Youn 	case 1:
30305ee799fSJohn Youn 		*((u8 *)param) = (u8)value;
30405ee799fSJohn Youn 		break;
30505ee799fSJohn Youn 	case 2:
30605ee799fSJohn Youn 		*((u16 *)param) = (u16)value;
30705ee799fSJohn Youn 		break;
30805ee799fSJohn Youn 	case 4:
30905ee799fSJohn Youn 		*((u32 *)param) = (u32)value;
31005ee799fSJohn Youn 		break;
31105ee799fSJohn Youn 	case 8:
31205ee799fSJohn Youn 		*((u64 *)param) = (u64)value;
31305ee799fSJohn Youn 		break;
31405ee799fSJohn Youn 	default:
31505ee799fSJohn Youn 		/*
31605ee799fSJohn Youn 		 * The size is checked by the only function that calls
31705ee799fSJohn Youn 		 * this so this should never happen.
31805ee799fSJohn Youn 		 */
31905ee799fSJohn Youn 		WARN_ON(1);
32005ee799fSJohn Youn 		return;
32105ee799fSJohn Youn 	}
32205ee799fSJohn Youn }
32305ee799fSJohn Youn 
32405ee799fSJohn Youn /**
32505ee799fSJohn Youn  * dwc2_set_param() - Set a core parameter
32605ee799fSJohn Youn  *
32705ee799fSJohn Youn  * @hsotg: Programming view of the DWC_otg controller
32805ee799fSJohn Youn  * @param: Pointer to the parameter to set
32905ee799fSJohn Youn  * @lookup: True if the property should be looked up
33005ee799fSJohn Youn  * @property: The device property to read
33105ee799fSJohn Youn  * @legacy: The param value to set if @property is not available. This
33205ee799fSJohn Youn  *          will typically be the legacy value set in the static
33305ee799fSJohn Youn  *          params structure.
33405ee799fSJohn Youn  * @def: The default value
33505ee799fSJohn Youn  * @min: The minimum value
33605ee799fSJohn Youn  * @max: The maximum value
33705ee799fSJohn Youn  * @size: The size of the core parameter in bytes, or 0 for bool.
33805ee799fSJohn Youn  *
33905ee799fSJohn Youn  * This function looks up @property and sets the @param to that value.
34005ee799fSJohn Youn  * If the property doesn't exist it uses the passed-in @value. It will
34105ee799fSJohn Youn  * verify that the value falls between @min and @max. If it doesn't,
34205ee799fSJohn Youn  * it will output an error and set the parameter to either @def or,
34305ee799fSJohn Youn  * failing that, to @min.
34405ee799fSJohn Youn  *
34505ee799fSJohn Youn  * The @size is used to write to @param and to query the device
34605ee799fSJohn Youn  * properties so that this same function can be used with different
34705ee799fSJohn Youn  * types of parameters.
34805ee799fSJohn Youn  */
34905ee799fSJohn Youn static void dwc2_set_param(struct dwc2_hsotg *hsotg, void *param,
35005ee799fSJohn Youn 			   bool lookup, char *property, u64 legacy,
35105ee799fSJohn Youn 			   u64 def, u64 min, u64 max, u8 size)
35205ee799fSJohn Youn {
35305ee799fSJohn Youn 	u64 sizemax;
35405ee799fSJohn Youn 	u64 value;
35505ee799fSJohn Youn 
35605ee799fSJohn Youn 	if (WARN_ON(!hsotg || !param || !property))
35705ee799fSJohn Youn 		return;
35805ee799fSJohn Youn 
35905ee799fSJohn Youn 	if (WARN((size > 8) || ((size & (size - 1)) != 0),
36005ee799fSJohn Youn 		 "Invalid size %d for %s\n", size, property))
36105ee799fSJohn Youn 		return;
36205ee799fSJohn Youn 
36305ee799fSJohn Youn 	dev_vdbg(hsotg->dev, "%s: Setting %s: legacy=%llu, def=%llu, min=%llu, max=%llu, size=%d\n",
36405ee799fSJohn Youn 		 __func__, property, legacy, def, min, max, size);
36505ee799fSJohn Youn 
36605ee799fSJohn Youn 	sizemax = (1ULL << (size * 8)) - 1;
36705ee799fSJohn Youn 	value = legacy;
36805ee799fSJohn Youn 
36905ee799fSJohn Youn 	/* Override legacy settings. */
37005ee799fSJohn Youn 	if (lookup)
37105ee799fSJohn Youn 		dwc2_get_device_property(hsotg, property, size, &value);
37205ee799fSJohn Youn 
37305ee799fSJohn Youn 	/*
37405ee799fSJohn Youn 	 * While the value is not valid, try setting it to the default
37505ee799fSJohn Youn 	 * value, and failing that, set it to the minimum.
37605ee799fSJohn Youn 	 */
37705ee799fSJohn Youn 	while ((value < min) || (value > max)) {
37805ee799fSJohn Youn 		/* Print an error unless the value is set to auto. */
37905ee799fSJohn Youn 		if (value != sizemax)
38005ee799fSJohn Youn 			dev_err(hsotg->dev, "Invalid value %llu for param %s\n",
38105ee799fSJohn Youn 				value, property);
38205ee799fSJohn Youn 
38305ee799fSJohn Youn 		/*
38405ee799fSJohn Youn 		 * If we are already the default, just set it to the
38505ee799fSJohn Youn 		 * minimum.
38605ee799fSJohn Youn 		 */
38705ee799fSJohn Youn 		if (value == def) {
38805ee799fSJohn Youn 			dev_vdbg(hsotg->dev, "%s: setting value to min=%llu\n",
38905ee799fSJohn Youn 				 __func__, min);
39005ee799fSJohn Youn 			value = min;
39105ee799fSJohn Youn 			break;
39205ee799fSJohn Youn 		}
39305ee799fSJohn Youn 
39405ee799fSJohn Youn 		/* Try the default value */
39505ee799fSJohn Youn 		dev_vdbg(hsotg->dev, "%s: setting value to default=%llu\n",
39605ee799fSJohn Youn 			 __func__, def);
39705ee799fSJohn Youn 		value = def;
39805ee799fSJohn Youn 	}
39905ee799fSJohn Youn 
40005ee799fSJohn Youn 	dev_dbg(hsotg->dev, "Setting %s to %llu\n", property, value);
40105ee799fSJohn Youn 	dwc2_set_core_param(param, size, value);
40205ee799fSJohn Youn }
40305ee799fSJohn Youn 
40405ee799fSJohn Youn /**
40505ee799fSJohn Youn  * dwc2_set_param_u16() - Set a u16 parameter
40605ee799fSJohn Youn  *
40705ee799fSJohn Youn  * See dwc2_set_param().
40805ee799fSJohn Youn  */
40905ee799fSJohn Youn static void dwc2_set_param_u16(struct dwc2_hsotg *hsotg, u16 *param,
41005ee799fSJohn Youn 			       bool lookup, char *property, u16 legacy,
41105ee799fSJohn Youn 			       u16 def, u16 min, u16 max)
41205ee799fSJohn Youn {
41305ee799fSJohn Youn 	dwc2_set_param(hsotg, param, lookup, property,
41405ee799fSJohn Youn 		       legacy, def, min, max, 2);
41505ee799fSJohn Youn }
41605ee799fSJohn Youn 
41705ee799fSJohn Youn /**
41805ee799fSJohn Youn  * dwc2_set_param_bool() - Set a bool parameter
41905ee799fSJohn Youn  *
42005ee799fSJohn Youn  * See dwc2_set_param().
42105ee799fSJohn Youn  *
42205ee799fSJohn Youn  * Note: there is no 'legacy' argument here because there is no legacy
42305ee799fSJohn Youn  * source of bool params.
42405ee799fSJohn Youn  */
42505ee799fSJohn Youn static void dwc2_set_param_bool(struct dwc2_hsotg *hsotg, bool *param,
42605ee799fSJohn Youn 				bool lookup, char *property,
42705ee799fSJohn Youn 				bool def, bool min, bool max)
42805ee799fSJohn Youn {
42905ee799fSJohn Youn 	dwc2_set_param(hsotg, param, lookup, property,
43005ee799fSJohn Youn 		       def, def, min, max, 0);
43105ee799fSJohn Youn }
43205ee799fSJohn Youn 
433323230efSJohn Youn #define DWC2_OUT_OF_BOUNDS(a, b, c)	((a) < (b) || (a) > (c))
434323230efSJohn Youn 
435323230efSJohn Youn /* Parameter access functions */
436c1d286cfSJohn Youn static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg, int val)
437323230efSJohn Youn {
438323230efSJohn Youn 	int valid = 1;
439323230efSJohn Youn 
440323230efSJohn Youn 	switch (val) {
441323230efSJohn Youn 	case DWC2_CAP_PARAM_HNP_SRP_CAPABLE:
442323230efSJohn Youn 		if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE)
443323230efSJohn Youn 			valid = 0;
444323230efSJohn Youn 		break;
445323230efSJohn Youn 	case DWC2_CAP_PARAM_SRP_ONLY_CAPABLE:
446323230efSJohn Youn 		switch (hsotg->hw_params.op_mode) {
447323230efSJohn Youn 		case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
448323230efSJohn Youn 		case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
449323230efSJohn Youn 		case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
450323230efSJohn Youn 		case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
451323230efSJohn Youn 			break;
452323230efSJohn Youn 		default:
453323230efSJohn Youn 			valid = 0;
454323230efSJohn Youn 			break;
455323230efSJohn Youn 		}
456323230efSJohn Youn 		break;
457323230efSJohn Youn 	case DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE:
458323230efSJohn Youn 		/* always valid */
459323230efSJohn Youn 		break;
460323230efSJohn Youn 	default:
461323230efSJohn Youn 		valid = 0;
462323230efSJohn Youn 		break;
463323230efSJohn Youn 	}
464323230efSJohn Youn 
465323230efSJohn Youn 	if (!valid) {
466323230efSJohn Youn 		if (val >= 0)
467323230efSJohn Youn 			dev_err(hsotg->dev,
468323230efSJohn Youn 				"%d invalid for otg_cap parameter. Check HW configuration.\n",
469323230efSJohn Youn 				val);
470323230efSJohn Youn 		switch (hsotg->hw_params.op_mode) {
471323230efSJohn Youn 		case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
472323230efSJohn Youn 			val = DWC2_CAP_PARAM_HNP_SRP_CAPABLE;
473323230efSJohn Youn 			break;
474323230efSJohn Youn 		case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
475323230efSJohn Youn 		case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
476323230efSJohn Youn 		case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
477323230efSJohn Youn 			val = DWC2_CAP_PARAM_SRP_ONLY_CAPABLE;
478323230efSJohn Youn 			break;
479323230efSJohn Youn 		default:
480323230efSJohn Youn 			val = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
481323230efSJohn Youn 			break;
482323230efSJohn Youn 		}
483323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting otg_cap to %d\n", val);
484323230efSJohn Youn 	}
485323230efSJohn Youn 
486bea8e86cSJohn Youn 	hsotg->params.otg_cap = val;
487323230efSJohn Youn }
488323230efSJohn Youn 
489*e7839f99SJohn Youn static void dwc2_set_param_host_dma(struct dwc2_hsotg *hsotg, int val)
490323230efSJohn Youn {
491323230efSJohn Youn 	int valid = 1;
492323230efSJohn Youn 
493323230efSJohn Youn 	if (val > 0 && hsotg->hw_params.arch == GHWCFG2_SLAVE_ONLY_ARCH)
494323230efSJohn Youn 		valid = 0;
495323230efSJohn Youn 	if (val < 0)
496323230efSJohn Youn 		valid = 0;
497323230efSJohn Youn 
498323230efSJohn Youn 	if (!valid) {
499323230efSJohn Youn 		if (val >= 0)
500323230efSJohn Youn 			dev_err(hsotg->dev,
501*e7839f99SJohn Youn 				"%d invalid for host_dma parameter. Check HW configuration.\n",
502323230efSJohn Youn 				val);
503323230efSJohn Youn 		val = hsotg->hw_params.arch != GHWCFG2_SLAVE_ONLY_ARCH;
504*e7839f99SJohn Youn 		dev_dbg(hsotg->dev, "Setting host_dma to %d\n", val);
505323230efSJohn Youn 	}
506323230efSJohn Youn 
507*e7839f99SJohn Youn 	hsotg->params.host_dma = val;
508323230efSJohn Youn }
509323230efSJohn Youn 
510c1d286cfSJohn Youn static void dwc2_set_param_dma_desc_enable(struct dwc2_hsotg *hsotg, int val)
511323230efSJohn Youn {
512323230efSJohn Youn 	int valid = 1;
513323230efSJohn Youn 
514*e7839f99SJohn Youn 	if (val > 0 && (hsotg->params.host_dma <= 0 ||
515323230efSJohn Youn 			!hsotg->hw_params.dma_desc_enable))
516323230efSJohn Youn 		valid = 0;
517323230efSJohn Youn 	if (val < 0)
518323230efSJohn Youn 		valid = 0;
519323230efSJohn Youn 
520323230efSJohn Youn 	if (!valid) {
521323230efSJohn Youn 		if (val >= 0)
522323230efSJohn Youn 			dev_err(hsotg->dev,
523323230efSJohn Youn 				"%d invalid for dma_desc_enable parameter. Check HW configuration.\n",
524323230efSJohn Youn 				val);
525*e7839f99SJohn Youn 		val = (hsotg->params.host_dma > 0 &&
526323230efSJohn Youn 			hsotg->hw_params.dma_desc_enable);
527323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting dma_desc_enable to %d\n", val);
528323230efSJohn Youn 	}
529323230efSJohn Youn 
530bea8e86cSJohn Youn 	hsotg->params.dma_desc_enable = val;
531323230efSJohn Youn }
532323230efSJohn Youn 
533c1d286cfSJohn Youn static void dwc2_set_param_dma_desc_fs_enable(struct dwc2_hsotg *hsotg, int val)
534323230efSJohn Youn {
535323230efSJohn Youn 	int valid = 1;
536323230efSJohn Youn 
537*e7839f99SJohn Youn 	if (val > 0 && (hsotg->params.host_dma <= 0 ||
538323230efSJohn Youn 			!hsotg->hw_params.dma_desc_enable))
539323230efSJohn Youn 		valid = 0;
540323230efSJohn Youn 	if (val < 0)
541323230efSJohn Youn 		valid = 0;
542323230efSJohn Youn 
543323230efSJohn Youn 	if (!valid) {
544323230efSJohn Youn 		if (val >= 0)
545323230efSJohn Youn 			dev_err(hsotg->dev,
546323230efSJohn Youn 				"%d invalid for dma_desc_fs_enable parameter. Check HW configuration.\n",
547323230efSJohn Youn 				val);
548*e7839f99SJohn Youn 		val = (hsotg->params.host_dma > 0 &&
549323230efSJohn Youn 			hsotg->hw_params.dma_desc_enable);
550323230efSJohn Youn 	}
551323230efSJohn Youn 
552bea8e86cSJohn Youn 	hsotg->params.dma_desc_fs_enable = val;
553323230efSJohn Youn 	dev_dbg(hsotg->dev, "Setting dma_desc_fs_enable to %d\n", val);
554323230efSJohn Youn }
555323230efSJohn Youn 
556c1d286cfSJohn Youn static void
557c1d286cfSJohn Youn dwc2_set_param_host_support_fs_ls_low_power(struct dwc2_hsotg *hsotg,
558323230efSJohn Youn 					    int val)
559323230efSJohn Youn {
560323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
561323230efSJohn Youn 		if (val >= 0) {
562323230efSJohn Youn 			dev_err(hsotg->dev,
563323230efSJohn Youn 				"Wrong value for host_support_fs_low_power\n");
564323230efSJohn Youn 			dev_err(hsotg->dev,
565323230efSJohn Youn 				"host_support_fs_low_power must be 0 or 1\n");
566323230efSJohn Youn 		}
567323230efSJohn Youn 		val = 0;
568323230efSJohn Youn 		dev_dbg(hsotg->dev,
569323230efSJohn Youn 			"Setting host_support_fs_low_power to %d\n", val);
570323230efSJohn Youn 	}
571323230efSJohn Youn 
572bea8e86cSJohn Youn 	hsotg->params.host_support_fs_ls_low_power = val;
573323230efSJohn Youn }
574323230efSJohn Youn 
575c1d286cfSJohn Youn static void dwc2_set_param_enable_dynamic_fifo(struct dwc2_hsotg *hsotg,
576c1d286cfSJohn Youn 					       int val)
577323230efSJohn Youn {
578323230efSJohn Youn 	int valid = 1;
579323230efSJohn Youn 
580323230efSJohn Youn 	if (val > 0 && !hsotg->hw_params.enable_dynamic_fifo)
581323230efSJohn Youn 		valid = 0;
582323230efSJohn Youn 	if (val < 0)
583323230efSJohn Youn 		valid = 0;
584323230efSJohn Youn 
585323230efSJohn Youn 	if (!valid) {
586323230efSJohn Youn 		if (val >= 0)
587323230efSJohn Youn 			dev_err(hsotg->dev,
588323230efSJohn Youn 				"%d invalid for enable_dynamic_fifo parameter. Check HW configuration.\n",
589323230efSJohn Youn 				val);
590323230efSJohn Youn 		val = hsotg->hw_params.enable_dynamic_fifo;
591323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting enable_dynamic_fifo to %d\n", val);
592323230efSJohn Youn 	}
593323230efSJohn Youn 
594bea8e86cSJohn Youn 	hsotg->params.enable_dynamic_fifo = val;
595323230efSJohn Youn }
596323230efSJohn Youn 
597c1d286cfSJohn Youn static void dwc2_set_param_host_rx_fifo_size(struct dwc2_hsotg *hsotg, int val)
598323230efSJohn Youn {
599323230efSJohn Youn 	int valid = 1;
600323230efSJohn Youn 
601d1531319SJohn Youn 	if (val < 16 || val > hsotg->hw_params.rx_fifo_size)
602323230efSJohn Youn 		valid = 0;
603323230efSJohn Youn 
604323230efSJohn Youn 	if (!valid) {
605323230efSJohn Youn 		if (val >= 0)
606323230efSJohn Youn 			dev_err(hsotg->dev,
607323230efSJohn Youn 				"%d invalid for host_rx_fifo_size. Check HW configuration.\n",
608323230efSJohn Youn 				val);
609d1531319SJohn Youn 		val = hsotg->hw_params.rx_fifo_size;
610323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting host_rx_fifo_size to %d\n", val);
611323230efSJohn Youn 	}
612323230efSJohn Youn 
613bea8e86cSJohn Youn 	hsotg->params.host_rx_fifo_size = val;
614323230efSJohn Youn }
615323230efSJohn Youn 
616c1d286cfSJohn Youn static void dwc2_set_param_host_nperio_tx_fifo_size(struct dwc2_hsotg *hsotg,
617c1d286cfSJohn Youn 						    int val)
618323230efSJohn Youn {
619323230efSJohn Youn 	int valid = 1;
620323230efSJohn Youn 
621323230efSJohn Youn 	if (val < 16 || val > hsotg->hw_params.host_nperio_tx_fifo_size)
622323230efSJohn Youn 		valid = 0;
623323230efSJohn Youn 
624323230efSJohn Youn 	if (!valid) {
625323230efSJohn Youn 		if (val >= 0)
626323230efSJohn Youn 			dev_err(hsotg->dev,
627323230efSJohn Youn 				"%d invalid for host_nperio_tx_fifo_size. Check HW configuration.\n",
628323230efSJohn Youn 				val);
629323230efSJohn Youn 		val = hsotg->hw_params.host_nperio_tx_fifo_size;
630323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting host_nperio_tx_fifo_size to %d\n",
631323230efSJohn Youn 			val);
632323230efSJohn Youn 	}
633323230efSJohn Youn 
634bea8e86cSJohn Youn 	hsotg->params.host_nperio_tx_fifo_size = val;
635323230efSJohn Youn }
636323230efSJohn Youn 
637c1d286cfSJohn Youn static void dwc2_set_param_host_perio_tx_fifo_size(struct dwc2_hsotg *hsotg,
638c1d286cfSJohn Youn 						   int val)
639323230efSJohn Youn {
640323230efSJohn Youn 	int valid = 1;
641323230efSJohn Youn 
642323230efSJohn Youn 	if (val < 16 || val > hsotg->hw_params.host_perio_tx_fifo_size)
643323230efSJohn Youn 		valid = 0;
644323230efSJohn Youn 
645323230efSJohn Youn 	if (!valid) {
646323230efSJohn Youn 		if (val >= 0)
647323230efSJohn Youn 			dev_err(hsotg->dev,
648323230efSJohn Youn 				"%d invalid for host_perio_tx_fifo_size. Check HW configuration.\n",
649323230efSJohn Youn 				val);
650323230efSJohn Youn 		val = hsotg->hw_params.host_perio_tx_fifo_size;
651323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting host_perio_tx_fifo_size to %d\n",
652323230efSJohn Youn 			val);
653323230efSJohn Youn 	}
654323230efSJohn Youn 
655bea8e86cSJohn Youn 	hsotg->params.host_perio_tx_fifo_size = val;
656323230efSJohn Youn }
657323230efSJohn Youn 
658c1d286cfSJohn Youn static void dwc2_set_param_max_transfer_size(struct dwc2_hsotg *hsotg, int val)
659323230efSJohn Youn {
660323230efSJohn Youn 	int valid = 1;
661323230efSJohn Youn 
662323230efSJohn Youn 	if (val < 2047 || val > hsotg->hw_params.max_transfer_size)
663323230efSJohn Youn 		valid = 0;
664323230efSJohn Youn 
665323230efSJohn Youn 	if (!valid) {
666323230efSJohn Youn 		if (val >= 0)
667323230efSJohn Youn 			dev_err(hsotg->dev,
668323230efSJohn Youn 				"%d invalid for max_transfer_size. Check HW configuration.\n",
669323230efSJohn Youn 				val);
670323230efSJohn Youn 		val = hsotg->hw_params.max_transfer_size;
671323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting max_transfer_size to %d\n", val);
672323230efSJohn Youn 	}
673323230efSJohn Youn 
674bea8e86cSJohn Youn 	hsotg->params.max_transfer_size = val;
675323230efSJohn Youn }
676323230efSJohn Youn 
677c1d286cfSJohn Youn static void dwc2_set_param_max_packet_count(struct dwc2_hsotg *hsotg, int val)
678323230efSJohn Youn {
679323230efSJohn Youn 	int valid = 1;
680323230efSJohn Youn 
681323230efSJohn Youn 	if (val < 15 || val > hsotg->hw_params.max_packet_count)
682323230efSJohn Youn 		valid = 0;
683323230efSJohn Youn 
684323230efSJohn Youn 	if (!valid) {
685323230efSJohn Youn 		if (val >= 0)
686323230efSJohn Youn 			dev_err(hsotg->dev,
687323230efSJohn Youn 				"%d invalid for max_packet_count. Check HW configuration.\n",
688323230efSJohn Youn 				val);
689323230efSJohn Youn 		val = hsotg->hw_params.max_packet_count;
690323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting max_packet_count to %d\n", val);
691323230efSJohn Youn 	}
692323230efSJohn Youn 
693bea8e86cSJohn Youn 	hsotg->params.max_packet_count = val;
694323230efSJohn Youn }
695323230efSJohn Youn 
696c1d286cfSJohn Youn static void dwc2_set_param_host_channels(struct dwc2_hsotg *hsotg, int val)
697323230efSJohn Youn {
698323230efSJohn Youn 	int valid = 1;
699323230efSJohn Youn 
700323230efSJohn Youn 	if (val < 1 || val > hsotg->hw_params.host_channels)
701323230efSJohn Youn 		valid = 0;
702323230efSJohn Youn 
703323230efSJohn Youn 	if (!valid) {
704323230efSJohn Youn 		if (val >= 0)
705323230efSJohn Youn 			dev_err(hsotg->dev,
706323230efSJohn Youn 				"%d invalid for host_channels. Check HW configuration.\n",
707323230efSJohn Youn 				val);
708323230efSJohn Youn 		val = hsotg->hw_params.host_channels;
709323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting host_channels to %d\n", val);
710323230efSJohn Youn 	}
711323230efSJohn Youn 
712bea8e86cSJohn Youn 	hsotg->params.host_channels = val;
713323230efSJohn Youn }
714323230efSJohn Youn 
715c1d286cfSJohn Youn static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg, int val)
716323230efSJohn Youn {
717323230efSJohn Youn 	int valid = 0;
718323230efSJohn Youn 	u32 hs_phy_type, fs_phy_type;
719323230efSJohn Youn 
720323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, DWC2_PHY_TYPE_PARAM_FS,
721323230efSJohn Youn 			       DWC2_PHY_TYPE_PARAM_ULPI)) {
722323230efSJohn Youn 		if (val >= 0) {
723323230efSJohn Youn 			dev_err(hsotg->dev, "Wrong value for phy_type\n");
724323230efSJohn Youn 			dev_err(hsotg->dev, "phy_type must be 0, 1 or 2\n");
725323230efSJohn Youn 		}
726323230efSJohn Youn 
727323230efSJohn Youn 		valid = 0;
728323230efSJohn Youn 	}
729323230efSJohn Youn 
730323230efSJohn Youn 	hs_phy_type = hsotg->hw_params.hs_phy_type;
731323230efSJohn Youn 	fs_phy_type = hsotg->hw_params.fs_phy_type;
732323230efSJohn Youn 	if (val == DWC2_PHY_TYPE_PARAM_UTMI &&
733323230efSJohn Youn 	    (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
734323230efSJohn Youn 	     hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
735323230efSJohn Youn 		valid = 1;
736323230efSJohn Youn 	else if (val == DWC2_PHY_TYPE_PARAM_ULPI &&
737323230efSJohn Youn 		 (hs_phy_type == GHWCFG2_HS_PHY_TYPE_ULPI ||
738323230efSJohn Youn 		  hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
739323230efSJohn Youn 		valid = 1;
740323230efSJohn Youn 	else if (val == DWC2_PHY_TYPE_PARAM_FS &&
741323230efSJohn Youn 		 fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED)
742323230efSJohn Youn 		valid = 1;
743323230efSJohn Youn 
744323230efSJohn Youn 	if (!valid) {
745323230efSJohn Youn 		if (val >= 0)
746323230efSJohn Youn 			dev_err(hsotg->dev,
747323230efSJohn Youn 				"%d invalid for phy_type. Check HW configuration.\n",
748323230efSJohn Youn 				val);
749323230efSJohn Youn 		val = DWC2_PHY_TYPE_PARAM_FS;
750323230efSJohn Youn 		if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) {
751323230efSJohn Youn 			if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
752323230efSJohn Youn 			    hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)
753323230efSJohn Youn 				val = DWC2_PHY_TYPE_PARAM_UTMI;
754323230efSJohn Youn 			else
755323230efSJohn Youn 				val = DWC2_PHY_TYPE_PARAM_ULPI;
756323230efSJohn Youn 		}
757323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting phy_type to %d\n", val);
758323230efSJohn Youn 	}
759323230efSJohn Youn 
760bea8e86cSJohn Youn 	hsotg->params.phy_type = val;
761323230efSJohn Youn }
762323230efSJohn Youn 
763323230efSJohn Youn static int dwc2_get_param_phy_type(struct dwc2_hsotg *hsotg)
764323230efSJohn Youn {
765bea8e86cSJohn Youn 	return hsotg->params.phy_type;
766323230efSJohn Youn }
767323230efSJohn Youn 
768c1d286cfSJohn Youn static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg, int val)
769323230efSJohn Youn {
770323230efSJohn Youn 	int valid = 1;
771323230efSJohn Youn 
772323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
773323230efSJohn Youn 		if (val >= 0) {
774323230efSJohn Youn 			dev_err(hsotg->dev, "Wrong value for speed parameter\n");
775323230efSJohn Youn 			dev_err(hsotg->dev, "max_speed parameter must be 0 or 1\n");
776323230efSJohn Youn 		}
777323230efSJohn Youn 		valid = 0;
778323230efSJohn Youn 	}
779323230efSJohn Youn 
780323230efSJohn Youn 	if (val == DWC2_SPEED_PARAM_HIGH &&
781323230efSJohn Youn 	    dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS)
782323230efSJohn Youn 		valid = 0;
783323230efSJohn Youn 
784323230efSJohn Youn 	if (!valid) {
785323230efSJohn Youn 		if (val >= 0)
786323230efSJohn Youn 			dev_err(hsotg->dev,
787323230efSJohn Youn 				"%d invalid for speed parameter. Check HW configuration.\n",
788323230efSJohn Youn 				val);
789323230efSJohn Youn 		val = dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS ?
790323230efSJohn Youn 				DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH;
791323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting speed to %d\n", val);
792323230efSJohn Youn 	}
793323230efSJohn Youn 
794bea8e86cSJohn Youn 	hsotg->params.speed = val;
795323230efSJohn Youn }
796323230efSJohn Youn 
797c1d286cfSJohn Youn static void dwc2_set_param_host_ls_low_power_phy_clk(struct dwc2_hsotg *hsotg,
798c1d286cfSJohn Youn 						     int val)
799323230efSJohn Youn {
800323230efSJohn Youn 	int valid = 1;
801323230efSJohn Youn 
802323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_48MHZ,
803323230efSJohn Youn 			       DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_6MHZ)) {
804323230efSJohn Youn 		if (val >= 0) {
805323230efSJohn Youn 			dev_err(hsotg->dev,
806323230efSJohn Youn 				"Wrong value for host_ls_low_power_phy_clk parameter\n");
807323230efSJohn Youn 			dev_err(hsotg->dev,
808323230efSJohn Youn 				"host_ls_low_power_phy_clk must be 0 or 1\n");
809323230efSJohn Youn 		}
810323230efSJohn Youn 		valid = 0;
811323230efSJohn Youn 	}
812323230efSJohn Youn 
813323230efSJohn Youn 	if (val == DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_48MHZ &&
814323230efSJohn Youn 	    dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS)
815323230efSJohn Youn 		valid = 0;
816323230efSJohn Youn 
817323230efSJohn Youn 	if (!valid) {
818323230efSJohn Youn 		if (val >= 0)
819323230efSJohn Youn 			dev_err(hsotg->dev,
820323230efSJohn Youn 				"%d invalid for host_ls_low_power_phy_clk. Check HW configuration.\n",
821323230efSJohn Youn 				val);
822323230efSJohn Youn 		val = dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS
823323230efSJohn Youn 			? DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_6MHZ
824323230efSJohn Youn 			: DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_48MHZ;
825323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting host_ls_low_power_phy_clk to %d\n",
826323230efSJohn Youn 			val);
827323230efSJohn Youn 	}
828323230efSJohn Youn 
829bea8e86cSJohn Youn 	hsotg->params.host_ls_low_power_phy_clk = val;
830323230efSJohn Youn }
831323230efSJohn Youn 
832c1d286cfSJohn Youn static void dwc2_set_param_phy_ulpi_ddr(struct dwc2_hsotg *hsotg, int val)
833323230efSJohn Youn {
834323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
835323230efSJohn Youn 		if (val >= 0) {
836323230efSJohn Youn 			dev_err(hsotg->dev, "Wrong value for phy_ulpi_ddr\n");
837323230efSJohn Youn 			dev_err(hsotg->dev, "phy_upli_ddr must be 0 or 1\n");
838323230efSJohn Youn 		}
839323230efSJohn Youn 		val = 0;
840323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting phy_upli_ddr to %d\n", val);
841323230efSJohn Youn 	}
842323230efSJohn Youn 
843bea8e86cSJohn Youn 	hsotg->params.phy_ulpi_ddr = val;
844323230efSJohn Youn }
845323230efSJohn Youn 
846c1d286cfSJohn Youn static void dwc2_set_param_phy_ulpi_ext_vbus(struct dwc2_hsotg *hsotg, int val)
847323230efSJohn Youn {
848323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
849323230efSJohn Youn 		if (val >= 0) {
850323230efSJohn Youn 			dev_err(hsotg->dev,
851323230efSJohn Youn 				"Wrong value for phy_ulpi_ext_vbus\n");
852323230efSJohn Youn 			dev_err(hsotg->dev,
853323230efSJohn Youn 				"phy_ulpi_ext_vbus must be 0 or 1\n");
854323230efSJohn Youn 		}
855323230efSJohn Youn 		val = 0;
856323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting phy_ulpi_ext_vbus to %d\n", val);
857323230efSJohn Youn 	}
858323230efSJohn Youn 
859bea8e86cSJohn Youn 	hsotg->params.phy_ulpi_ext_vbus = val;
860323230efSJohn Youn }
861323230efSJohn Youn 
862c1d286cfSJohn Youn static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg, int val)
863323230efSJohn Youn {
864323230efSJohn Youn 	int valid = 0;
865323230efSJohn Youn 
866323230efSJohn Youn 	switch (hsotg->hw_params.utmi_phy_data_width) {
867323230efSJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8:
868323230efSJohn Youn 		valid = (val == 8);
869323230efSJohn Youn 		break;
870323230efSJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_16:
871323230efSJohn Youn 		valid = (val == 16);
872323230efSJohn Youn 		break;
873323230efSJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16:
874323230efSJohn Youn 		valid = (val == 8 || val == 16);
875323230efSJohn Youn 		break;
876323230efSJohn Youn 	}
877323230efSJohn Youn 
878323230efSJohn Youn 	if (!valid) {
879323230efSJohn Youn 		if (val >= 0) {
880323230efSJohn Youn 			dev_err(hsotg->dev,
881323230efSJohn Youn 				"%d invalid for phy_utmi_width. Check HW configuration.\n",
882323230efSJohn Youn 				val);
883323230efSJohn Youn 		}
884323230efSJohn Youn 		val = (hsotg->hw_params.utmi_phy_data_width ==
885323230efSJohn Youn 		       GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16;
886323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting phy_utmi_width to %d\n", val);
887323230efSJohn Youn 	}
888323230efSJohn Youn 
889bea8e86cSJohn Youn 	hsotg->params.phy_utmi_width = val;
890323230efSJohn Youn }
891323230efSJohn Youn 
892c1d286cfSJohn Youn static void dwc2_set_param_ulpi_fs_ls(struct dwc2_hsotg *hsotg, int val)
893323230efSJohn Youn {
894323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
895323230efSJohn Youn 		if (val >= 0) {
896323230efSJohn Youn 			dev_err(hsotg->dev, "Wrong value for ulpi_fs_ls\n");
897323230efSJohn Youn 			dev_err(hsotg->dev, "ulpi_fs_ls must be 0 or 1\n");
898323230efSJohn Youn 		}
899323230efSJohn Youn 		val = 0;
900323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting ulpi_fs_ls to %d\n", val);
901323230efSJohn Youn 	}
902323230efSJohn Youn 
903bea8e86cSJohn Youn 	hsotg->params.ulpi_fs_ls = val;
904323230efSJohn Youn }
905323230efSJohn Youn 
906c1d286cfSJohn Youn static void dwc2_set_param_ts_dline(struct dwc2_hsotg *hsotg, int val)
907323230efSJohn Youn {
908323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
909323230efSJohn Youn 		if (val >= 0) {
910323230efSJohn Youn 			dev_err(hsotg->dev, "Wrong value for ts_dline\n");
911323230efSJohn Youn 			dev_err(hsotg->dev, "ts_dline must be 0 or 1\n");
912323230efSJohn Youn 		}
913323230efSJohn Youn 		val = 0;
914323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting ts_dline to %d\n", val);
915323230efSJohn Youn 	}
916323230efSJohn Youn 
917bea8e86cSJohn Youn 	hsotg->params.ts_dline = val;
918323230efSJohn Youn }
919323230efSJohn Youn 
920c1d286cfSJohn Youn static void dwc2_set_param_i2c_enable(struct dwc2_hsotg *hsotg, int val)
921323230efSJohn Youn {
922323230efSJohn Youn 	int valid = 1;
923323230efSJohn Youn 
924323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
925323230efSJohn Youn 		if (val >= 0) {
926323230efSJohn Youn 			dev_err(hsotg->dev, "Wrong value for i2c_enable\n");
927323230efSJohn Youn 			dev_err(hsotg->dev, "i2c_enable must be 0 or 1\n");
928323230efSJohn Youn 		}
929323230efSJohn Youn 
930323230efSJohn Youn 		valid = 0;
931323230efSJohn Youn 	}
932323230efSJohn Youn 
933323230efSJohn Youn 	if (val == 1 && !(hsotg->hw_params.i2c_enable))
934323230efSJohn Youn 		valid = 0;
935323230efSJohn Youn 
936323230efSJohn Youn 	if (!valid) {
937323230efSJohn Youn 		if (val >= 0)
938323230efSJohn Youn 			dev_err(hsotg->dev,
939323230efSJohn Youn 				"%d invalid for i2c_enable. Check HW configuration.\n",
940323230efSJohn Youn 				val);
941323230efSJohn Youn 		val = hsotg->hw_params.i2c_enable;
942323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting i2c_enable to %d\n", val);
943323230efSJohn Youn 	}
944323230efSJohn Youn 
945bea8e86cSJohn Youn 	hsotg->params.i2c_enable = val;
946323230efSJohn Youn }
947323230efSJohn Youn 
948c1d286cfSJohn Youn static void dwc2_set_param_en_multiple_tx_fifo(struct dwc2_hsotg *hsotg,
949c1d286cfSJohn Youn 					       int val)
950323230efSJohn Youn {
951323230efSJohn Youn 	int valid = 1;
952323230efSJohn Youn 
953323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
954323230efSJohn Youn 		if (val >= 0) {
955323230efSJohn Youn 			dev_err(hsotg->dev,
956323230efSJohn Youn 				"Wrong value for en_multiple_tx_fifo,\n");
957323230efSJohn Youn 			dev_err(hsotg->dev,
958323230efSJohn Youn 				"en_multiple_tx_fifo must be 0 or 1\n");
959323230efSJohn Youn 		}
960323230efSJohn Youn 		valid = 0;
961323230efSJohn Youn 	}
962323230efSJohn Youn 
963323230efSJohn Youn 	if (val == 1 && !hsotg->hw_params.en_multiple_tx_fifo)
964323230efSJohn Youn 		valid = 0;
965323230efSJohn Youn 
966323230efSJohn Youn 	if (!valid) {
967323230efSJohn Youn 		if (val >= 0)
968323230efSJohn Youn 			dev_err(hsotg->dev,
969323230efSJohn Youn 				"%d invalid for parameter en_multiple_tx_fifo. Check HW configuration.\n",
970323230efSJohn Youn 				val);
971323230efSJohn Youn 		val = hsotg->hw_params.en_multiple_tx_fifo;
972323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting en_multiple_tx_fifo to %d\n", val);
973323230efSJohn Youn 	}
974323230efSJohn Youn 
975bea8e86cSJohn Youn 	hsotg->params.en_multiple_tx_fifo = val;
976323230efSJohn Youn }
977323230efSJohn Youn 
978c1d286cfSJohn Youn static void dwc2_set_param_reload_ctl(struct dwc2_hsotg *hsotg, int val)
979323230efSJohn Youn {
980323230efSJohn Youn 	int valid = 1;
981323230efSJohn Youn 
982323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
983323230efSJohn Youn 		if (val >= 0) {
984323230efSJohn Youn 			dev_err(hsotg->dev,
985323230efSJohn Youn 				"'%d' invalid for parameter reload_ctl\n", val);
986323230efSJohn Youn 			dev_err(hsotg->dev, "reload_ctl must be 0 or 1\n");
987323230efSJohn Youn 		}
988323230efSJohn Youn 		valid = 0;
989323230efSJohn Youn 	}
990323230efSJohn Youn 
991323230efSJohn Youn 	if (val == 1 && hsotg->hw_params.snpsid < DWC2_CORE_REV_2_92a)
992323230efSJohn Youn 		valid = 0;
993323230efSJohn Youn 
994323230efSJohn Youn 	if (!valid) {
995323230efSJohn Youn 		if (val >= 0)
996323230efSJohn Youn 			dev_err(hsotg->dev,
997323230efSJohn Youn 				"%d invalid for parameter reload_ctl. Check HW configuration.\n",
998323230efSJohn Youn 				val);
999323230efSJohn Youn 		val = hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_92a;
1000323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting reload_ctl to %d\n", val);
1001323230efSJohn Youn 	}
1002323230efSJohn Youn 
1003bea8e86cSJohn Youn 	hsotg->params.reload_ctl = val;
1004323230efSJohn Youn }
1005323230efSJohn Youn 
1006c1d286cfSJohn Youn static void dwc2_set_param_ahbcfg(struct dwc2_hsotg *hsotg, int val)
1007323230efSJohn Youn {
1008323230efSJohn Youn 	if (val != -1)
1009bea8e86cSJohn Youn 		hsotg->params.ahbcfg = val;
1010323230efSJohn Youn 	else
1011bea8e86cSJohn Youn 		hsotg->params.ahbcfg = GAHBCFG_HBSTLEN_INCR4 <<
1012323230efSJohn Youn 						GAHBCFG_HBSTLEN_SHIFT;
1013323230efSJohn Youn }
1014323230efSJohn Youn 
1015c1d286cfSJohn Youn static void dwc2_set_param_otg_ver(struct dwc2_hsotg *hsotg, int val)
1016323230efSJohn Youn {
1017323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
1018323230efSJohn Youn 		if (val >= 0) {
1019323230efSJohn Youn 			dev_err(hsotg->dev,
1020323230efSJohn Youn 				"'%d' invalid for parameter otg_ver\n", val);
1021323230efSJohn Youn 			dev_err(hsotg->dev,
1022323230efSJohn Youn 				"otg_ver must be 0 (for OTG 1.3 support) or 1 (for OTG 2.0 support)\n");
1023323230efSJohn Youn 		}
1024323230efSJohn Youn 		val = 0;
1025323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting otg_ver to %d\n", val);
1026323230efSJohn Youn 	}
1027323230efSJohn Youn 
1028bea8e86cSJohn Youn 	hsotg->params.otg_ver = val;
1029323230efSJohn Youn }
1030323230efSJohn Youn 
1031323230efSJohn Youn static void dwc2_set_param_uframe_sched(struct dwc2_hsotg *hsotg, int val)
1032323230efSJohn Youn {
1033323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
1034323230efSJohn Youn 		if (val >= 0) {
1035323230efSJohn Youn 			dev_err(hsotg->dev,
1036323230efSJohn Youn 				"'%d' invalid for parameter uframe_sched\n",
1037323230efSJohn Youn 				val);
1038323230efSJohn Youn 			dev_err(hsotg->dev, "uframe_sched must be 0 or 1\n");
1039323230efSJohn Youn 		}
1040323230efSJohn Youn 		val = 1;
1041323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting uframe_sched to %d\n", val);
1042323230efSJohn Youn 	}
1043323230efSJohn Youn 
1044bea8e86cSJohn Youn 	hsotg->params.uframe_sched = val;
1045323230efSJohn Youn }
1046323230efSJohn Youn 
1047323230efSJohn Youn static void dwc2_set_param_external_id_pin_ctl(struct dwc2_hsotg *hsotg,
1048323230efSJohn Youn 					       int val)
1049323230efSJohn Youn {
1050323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
1051323230efSJohn Youn 		if (val >= 0) {
1052323230efSJohn Youn 			dev_err(hsotg->dev,
1053323230efSJohn Youn 				"'%d' invalid for parameter external_id_pin_ctl\n",
1054323230efSJohn Youn 				val);
1055323230efSJohn Youn 			dev_err(hsotg->dev, "external_id_pin_ctl must be 0 or 1\n");
1056323230efSJohn Youn 		}
1057323230efSJohn Youn 		val = 0;
1058323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting external_id_pin_ctl to %d\n", val);
1059323230efSJohn Youn 	}
1060323230efSJohn Youn 
1061bea8e86cSJohn Youn 	hsotg->params.external_id_pin_ctl = val;
1062323230efSJohn Youn }
1063323230efSJohn Youn 
1064323230efSJohn Youn static void dwc2_set_param_hibernation(struct dwc2_hsotg *hsotg,
1065323230efSJohn Youn 				       int val)
1066323230efSJohn Youn {
1067323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
1068323230efSJohn Youn 		if (val >= 0) {
1069323230efSJohn Youn 			dev_err(hsotg->dev,
1070323230efSJohn Youn 				"'%d' invalid for parameter hibernation\n",
1071323230efSJohn Youn 				val);
1072323230efSJohn Youn 			dev_err(hsotg->dev, "hibernation must be 0 or 1\n");
1073323230efSJohn Youn 		}
1074323230efSJohn Youn 		val = 0;
1075323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting hibernation to %d\n", val);
1076323230efSJohn Youn 	}
1077323230efSJohn Youn 
1078bea8e86cSJohn Youn 	hsotg->params.hibernation = val;
1079323230efSJohn Youn }
1080323230efSJohn Youn 
108105ee799fSJohn Youn static void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
108205ee799fSJohn Youn {
108305ee799fSJohn Youn 	int i;
108405ee799fSJohn Youn 	int num;
108505ee799fSJohn Youn 	char *property = "g-tx-fifo-size";
108605ee799fSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
108705ee799fSJohn Youn 
108805ee799fSJohn Youn 	memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size));
108905ee799fSJohn Youn 
109005ee799fSJohn Youn 	/* Read tx fifo sizes */
109105ee799fSJohn Youn 	num = device_property_read_u32_array(hsotg->dev, property, NULL, 0);
109205ee799fSJohn Youn 
109305ee799fSJohn Youn 	if (num > 0) {
109405ee799fSJohn Youn 		device_property_read_u32_array(hsotg->dev, property,
109505ee799fSJohn Youn 					       &p->g_tx_fifo_size[1],
109605ee799fSJohn Youn 					       num);
109705ee799fSJohn Youn 	} else {
109805ee799fSJohn Youn 		u32 p_tx_fifo[] = DWC2_G_P_LEGACY_TX_FIFO_SIZE;
109905ee799fSJohn Youn 
110005ee799fSJohn Youn 		memcpy(&p->g_tx_fifo_size[1],
110105ee799fSJohn Youn 		       p_tx_fifo,
110205ee799fSJohn Youn 		       sizeof(p_tx_fifo));
110305ee799fSJohn Youn 
110405ee799fSJohn Youn 		num = ARRAY_SIZE(p_tx_fifo);
110505ee799fSJohn Youn 	}
110605ee799fSJohn Youn 
110705ee799fSJohn Youn 	for (i = 0; i < num; i++) {
110805ee799fSJohn Youn 		if ((i + 1) >= ARRAY_SIZE(p->g_tx_fifo_size))
110905ee799fSJohn Youn 			break;
111005ee799fSJohn Youn 
111105ee799fSJohn Youn 		dev_dbg(hsotg->dev, "Setting %s[%d] to %d\n",
111205ee799fSJohn Youn 			property, i + 1, p->g_tx_fifo_size[i + 1]);
111305ee799fSJohn Youn 	}
111405ee799fSJohn Youn }
111505ee799fSJohn Youn 
111605ee799fSJohn Youn /**
111705ee799fSJohn Youn  * dwc2_set_parameters() - Set all core parameters.
111805ee799fSJohn Youn  *
111905ee799fSJohn Youn  * @hsotg: Programming view of the DWC_otg controller
112005ee799fSJohn Youn  * @params: The parameters to set
1121323230efSJohn Youn  */
1122c1d286cfSJohn Youn static void dwc2_set_parameters(struct dwc2_hsotg *hsotg,
1123323230efSJohn Youn 				const struct dwc2_core_params *params)
1124323230efSJohn Youn {
112505ee799fSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
112605ee799fSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
1127323230efSJohn Youn 
1128323230efSJohn Youn 	dwc2_set_param_otg_cap(hsotg, params->otg_cap);
1129*e7839f99SJohn Youn 	dwc2_set_param_host_dma(hsotg, params->host_dma);
1130323230efSJohn Youn 	dwc2_set_param_dma_desc_enable(hsotg, params->dma_desc_enable);
1131323230efSJohn Youn 	dwc2_set_param_dma_desc_fs_enable(hsotg, params->dma_desc_fs_enable);
1132323230efSJohn Youn 	dwc2_set_param_host_support_fs_ls_low_power(hsotg,
1133323230efSJohn Youn 			params->host_support_fs_ls_low_power);
1134323230efSJohn Youn 	dwc2_set_param_enable_dynamic_fifo(hsotg,
1135323230efSJohn Youn 			params->enable_dynamic_fifo);
1136323230efSJohn Youn 	dwc2_set_param_host_rx_fifo_size(hsotg,
1137323230efSJohn Youn 			params->host_rx_fifo_size);
1138323230efSJohn Youn 	dwc2_set_param_host_nperio_tx_fifo_size(hsotg,
1139323230efSJohn Youn 			params->host_nperio_tx_fifo_size);
1140323230efSJohn Youn 	dwc2_set_param_host_perio_tx_fifo_size(hsotg,
1141323230efSJohn Youn 			params->host_perio_tx_fifo_size);
1142323230efSJohn Youn 	dwc2_set_param_max_transfer_size(hsotg,
1143323230efSJohn Youn 			params->max_transfer_size);
1144323230efSJohn Youn 	dwc2_set_param_max_packet_count(hsotg,
1145323230efSJohn Youn 			params->max_packet_count);
1146323230efSJohn Youn 	dwc2_set_param_host_channels(hsotg, params->host_channels);
1147323230efSJohn Youn 	dwc2_set_param_phy_type(hsotg, params->phy_type);
1148323230efSJohn Youn 	dwc2_set_param_speed(hsotg, params->speed);
1149323230efSJohn Youn 	dwc2_set_param_host_ls_low_power_phy_clk(hsotg,
1150323230efSJohn Youn 			params->host_ls_low_power_phy_clk);
1151323230efSJohn Youn 	dwc2_set_param_phy_ulpi_ddr(hsotg, params->phy_ulpi_ddr);
1152323230efSJohn Youn 	dwc2_set_param_phy_ulpi_ext_vbus(hsotg,
1153323230efSJohn Youn 			params->phy_ulpi_ext_vbus);
1154323230efSJohn Youn 	dwc2_set_param_phy_utmi_width(hsotg, params->phy_utmi_width);
1155323230efSJohn Youn 	dwc2_set_param_ulpi_fs_ls(hsotg, params->ulpi_fs_ls);
1156323230efSJohn Youn 	dwc2_set_param_ts_dline(hsotg, params->ts_dline);
1157323230efSJohn Youn 	dwc2_set_param_i2c_enable(hsotg, params->i2c_enable);
1158323230efSJohn Youn 	dwc2_set_param_en_multiple_tx_fifo(hsotg,
1159323230efSJohn Youn 			params->en_multiple_tx_fifo);
1160323230efSJohn Youn 	dwc2_set_param_reload_ctl(hsotg, params->reload_ctl);
1161323230efSJohn Youn 	dwc2_set_param_ahbcfg(hsotg, params->ahbcfg);
1162323230efSJohn Youn 	dwc2_set_param_otg_ver(hsotg, params->otg_ver);
1163323230efSJohn Youn 	dwc2_set_param_uframe_sched(hsotg, params->uframe_sched);
1164323230efSJohn Youn 	dwc2_set_param_external_id_pin_ctl(hsotg, params->external_id_pin_ctl);
1165323230efSJohn Youn 	dwc2_set_param_hibernation(hsotg, params->hibernation);
116605ee799fSJohn Youn 
116705ee799fSJohn Youn 	/*
116805ee799fSJohn Youn 	 * Set devicetree-only parameters. These parameters do not
116905ee799fSJohn Youn 	 * take any values from @params.
117005ee799fSJohn Youn 	 */
117105ee799fSJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
117205ee799fSJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
117305ee799fSJohn Youn 		dev_dbg(hsotg->dev, "Setting peripheral device properties\n");
117405ee799fSJohn Youn 
117505ee799fSJohn Youn 		dwc2_set_param_bool(hsotg, &p->g_dma, true, "g-use-dma",
117605ee799fSJohn Youn 				    false, false,
117705ee799fSJohn Youn 				    hsotg->hw_params.arch !=
117805ee799fSJohn Youn 				    GHWCFG2_SLAVE_ONLY_ARCH);
117905ee799fSJohn Youn 
118005ee799fSJohn Youn 		/*
118105ee799fSJohn Youn 		 * The values for g_rx_fifo_size (2048) and
118205ee799fSJohn Youn 		 * g_np_tx_fifo_size (1024) come from the legacy s3c
118305ee799fSJohn Youn 		 * gadget driver. These defaults have been hard-coded
118405ee799fSJohn Youn 		 * for some time so many platforms depend on these
118505ee799fSJohn Youn 		 * values. Leave them as defaults for now and only
118605ee799fSJohn Youn 		 * auto-detect if the hardware does not support the
118705ee799fSJohn Youn 		 * default.
118805ee799fSJohn Youn 		 */
118905ee799fSJohn Youn 		dwc2_set_param_u16(hsotg, &p->g_rx_fifo_size,
119005ee799fSJohn Youn 				   true, "g-rx-fifo-size", 2048,
119105ee799fSJohn Youn 				   hw->rx_fifo_size,
119205ee799fSJohn Youn 				   16, hw->rx_fifo_size);
119305ee799fSJohn Youn 
119405ee799fSJohn Youn 		dwc2_set_param_u16(hsotg, &p->g_np_tx_fifo_size,
119505ee799fSJohn Youn 				   true, "g-np-tx-fifo-size", 1024,
119605ee799fSJohn Youn 				   hw->dev_nperio_tx_fifo_size,
119705ee799fSJohn Youn 				   16, hw->dev_nperio_tx_fifo_size);
119805ee799fSJohn Youn 
119905ee799fSJohn Youn 		dwc2_set_param_tx_fifo_sizes(hsotg);
120005ee799fSJohn Youn 	}
1201323230efSJohn Youn }
1202323230efSJohn Youn 
1203323230efSJohn Youn /*
1204323230efSJohn Youn  * Gets host hardware parameters. Forces host mode if not currently in
1205323230efSJohn Youn  * host mode. Should be called immediately after a core soft reset in
1206323230efSJohn Youn  * order to get the reset values.
1207323230efSJohn Youn  */
1208323230efSJohn Youn static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg)
1209323230efSJohn Youn {
1210323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
1211323230efSJohn Youn 	u32 gnptxfsiz;
1212323230efSJohn Youn 	u32 hptxfsiz;
1213323230efSJohn Youn 	bool forced;
1214323230efSJohn Youn 
1215323230efSJohn Youn 	if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
1216323230efSJohn Youn 		return;
1217323230efSJohn Youn 
1218323230efSJohn Youn 	forced = dwc2_force_mode_if_needed(hsotg, true);
1219323230efSJohn Youn 
1220323230efSJohn Youn 	gnptxfsiz = dwc2_readl(hsotg->regs + GNPTXFSIZ);
1221323230efSJohn Youn 	hptxfsiz = dwc2_readl(hsotg->regs + HPTXFSIZ);
1222323230efSJohn Youn 	dev_dbg(hsotg->dev, "gnptxfsiz=%08x\n", gnptxfsiz);
1223323230efSJohn Youn 	dev_dbg(hsotg->dev, "hptxfsiz=%08x\n", hptxfsiz);
1224323230efSJohn Youn 
1225323230efSJohn Youn 	if (forced)
1226323230efSJohn Youn 		dwc2_clear_force_mode(hsotg);
1227323230efSJohn Youn 
1228323230efSJohn Youn 	hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
1229323230efSJohn Youn 				       FIFOSIZE_DEPTH_SHIFT;
1230323230efSJohn Youn 	hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >>
1231323230efSJohn Youn 				      FIFOSIZE_DEPTH_SHIFT;
1232323230efSJohn Youn }
1233323230efSJohn Youn 
1234323230efSJohn Youn /*
1235323230efSJohn Youn  * Gets device hardware parameters. Forces device mode if not
1236323230efSJohn Youn  * currently in device mode. Should be called immediately after a core
1237323230efSJohn Youn  * soft reset in order to get the reset values.
1238323230efSJohn Youn  */
1239323230efSJohn Youn static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg)
1240323230efSJohn Youn {
1241323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
1242323230efSJohn Youn 	bool forced;
1243323230efSJohn Youn 	u32 gnptxfsiz;
1244323230efSJohn Youn 
1245323230efSJohn Youn 	if (hsotg->dr_mode == USB_DR_MODE_HOST)
1246323230efSJohn Youn 		return;
1247323230efSJohn Youn 
1248323230efSJohn Youn 	forced = dwc2_force_mode_if_needed(hsotg, false);
1249323230efSJohn Youn 
1250323230efSJohn Youn 	gnptxfsiz = dwc2_readl(hsotg->regs + GNPTXFSIZ);
1251323230efSJohn Youn 	dev_dbg(hsotg->dev, "gnptxfsiz=%08x\n", gnptxfsiz);
1252323230efSJohn Youn 
1253323230efSJohn Youn 	if (forced)
1254323230efSJohn Youn 		dwc2_clear_force_mode(hsotg);
1255323230efSJohn Youn 
1256323230efSJohn Youn 	hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
1257323230efSJohn Youn 				       FIFOSIZE_DEPTH_SHIFT;
1258323230efSJohn Youn }
1259323230efSJohn Youn 
1260323230efSJohn Youn /**
1261323230efSJohn Youn  * During device initialization, read various hardware configuration
1262323230efSJohn Youn  * registers and interpret the contents.
1263323230efSJohn Youn  */
1264323230efSJohn Youn int dwc2_get_hwparams(struct dwc2_hsotg *hsotg)
1265323230efSJohn Youn {
1266323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
1267323230efSJohn Youn 	unsigned int width;
1268323230efSJohn Youn 	u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4;
1269323230efSJohn Youn 	u32 grxfsiz;
1270323230efSJohn Youn 
1271323230efSJohn Youn 	/*
1272323230efSJohn Youn 	 * Attempt to ensure this device is really a DWC_otg Controller.
1273323230efSJohn Youn 	 * Read and verify the GSNPSID register contents. The value should be
1274323230efSJohn Youn 	 * 0x45f42xxx or 0x45f43xxx, which corresponds to either "OT2" or "OT3",
1275323230efSJohn Youn 	 * as in "OTG version 2.xx" or "OTG version 3.xx".
1276323230efSJohn Youn 	 */
1277323230efSJohn Youn 	hw->snpsid = dwc2_readl(hsotg->regs + GSNPSID);
1278323230efSJohn Youn 	if ((hw->snpsid & 0xfffff000) != 0x4f542000 &&
1279323230efSJohn Youn 	    (hw->snpsid & 0xfffff000) != 0x4f543000) {
1280323230efSJohn Youn 		dev_err(hsotg->dev, "Bad value for GSNPSID: 0x%08x\n",
1281323230efSJohn Youn 			hw->snpsid);
1282323230efSJohn Youn 		return -ENODEV;
1283323230efSJohn Youn 	}
1284323230efSJohn Youn 
1285323230efSJohn Youn 	dev_dbg(hsotg->dev, "Core Release: %1x.%1x%1x%1x (snpsid=%x)\n",
1286323230efSJohn Youn 		hw->snpsid >> 12 & 0xf, hw->snpsid >> 8 & 0xf,
1287323230efSJohn Youn 		hw->snpsid >> 4 & 0xf, hw->snpsid & 0xf, hw->snpsid);
1288323230efSJohn Youn 
1289323230efSJohn Youn 	hwcfg1 = dwc2_readl(hsotg->regs + GHWCFG1);
1290323230efSJohn Youn 	hwcfg2 = dwc2_readl(hsotg->regs + GHWCFG2);
1291323230efSJohn Youn 	hwcfg3 = dwc2_readl(hsotg->regs + GHWCFG3);
1292323230efSJohn Youn 	hwcfg4 = dwc2_readl(hsotg->regs + GHWCFG4);
1293323230efSJohn Youn 	grxfsiz = dwc2_readl(hsotg->regs + GRXFSIZ);
1294323230efSJohn Youn 
1295323230efSJohn Youn 	dev_dbg(hsotg->dev, "hwcfg1=%08x\n", hwcfg1);
1296323230efSJohn Youn 	dev_dbg(hsotg->dev, "hwcfg2=%08x\n", hwcfg2);
1297323230efSJohn Youn 	dev_dbg(hsotg->dev, "hwcfg3=%08x\n", hwcfg3);
1298323230efSJohn Youn 	dev_dbg(hsotg->dev, "hwcfg4=%08x\n", hwcfg4);
1299323230efSJohn Youn 	dev_dbg(hsotg->dev, "grxfsiz=%08x\n", grxfsiz);
1300323230efSJohn Youn 
1301323230efSJohn Youn 	/*
1302323230efSJohn Youn 	 * Host specific hardware parameters. Reading these parameters
1303323230efSJohn Youn 	 * requires the controller to be in host mode. The mode will
1304323230efSJohn Youn 	 * be forced, if necessary, to read these values.
1305323230efSJohn Youn 	 */
1306323230efSJohn Youn 	dwc2_get_host_hwparams(hsotg);
1307323230efSJohn Youn 	dwc2_get_dev_hwparams(hsotg);
1308323230efSJohn Youn 
1309323230efSJohn Youn 	/* hwcfg1 */
1310323230efSJohn Youn 	hw->dev_ep_dirs = hwcfg1;
1311323230efSJohn Youn 
1312323230efSJohn Youn 	/* hwcfg2 */
1313323230efSJohn Youn 	hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >>
1314323230efSJohn Youn 		      GHWCFG2_OP_MODE_SHIFT;
1315323230efSJohn Youn 	hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >>
1316323230efSJohn Youn 		   GHWCFG2_ARCHITECTURE_SHIFT;
1317323230efSJohn Youn 	hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO);
1318323230efSJohn Youn 	hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >>
1319323230efSJohn Youn 				GHWCFG2_NUM_HOST_CHAN_SHIFT);
1320323230efSJohn Youn 	hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >>
1321323230efSJohn Youn 			  GHWCFG2_HS_PHY_TYPE_SHIFT;
1322323230efSJohn Youn 	hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >>
1323323230efSJohn Youn 			  GHWCFG2_FS_PHY_TYPE_SHIFT;
1324323230efSJohn Youn 	hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >>
1325323230efSJohn Youn 			 GHWCFG2_NUM_DEV_EP_SHIFT;
1326323230efSJohn Youn 	hw->nperio_tx_q_depth =
1327323230efSJohn Youn 		(hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >>
1328323230efSJohn Youn 		GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1;
1329323230efSJohn Youn 	hw->host_perio_tx_q_depth =
1330323230efSJohn Youn 		(hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >>
1331323230efSJohn Youn 		GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1;
1332323230efSJohn Youn 	hw->dev_token_q_depth =
1333323230efSJohn Youn 		(hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >>
1334323230efSJohn Youn 		GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT;
1335323230efSJohn Youn 
1336323230efSJohn Youn 	/* hwcfg3 */
1337323230efSJohn Youn 	width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >>
1338323230efSJohn Youn 		GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT;
1339323230efSJohn Youn 	hw->max_transfer_size = (1 << (width + 11)) - 1;
1340323230efSJohn Youn 	width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >>
1341323230efSJohn Youn 		GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT;
1342323230efSJohn Youn 	hw->max_packet_count = (1 << (width + 4)) - 1;
1343323230efSJohn Youn 	hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C);
1344323230efSJohn Youn 	hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >>
1345323230efSJohn Youn 			      GHWCFG3_DFIFO_DEPTH_SHIFT;
1346323230efSJohn Youn 
1347323230efSJohn Youn 	/* hwcfg4 */
1348323230efSJohn Youn 	hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN);
1349323230efSJohn Youn 	hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >>
1350323230efSJohn Youn 				  GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT;
1351323230efSJohn Youn 	hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA);
1352323230efSJohn Youn 	hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ);
1353323230efSJohn Youn 	hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >>
1354323230efSJohn Youn 				  GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT;
1355323230efSJohn Youn 
1356323230efSJohn Youn 	/* fifo sizes */
1357d1531319SJohn Youn 	hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >>
1358323230efSJohn Youn 				GRXFSIZ_DEPTH_SHIFT;
1359323230efSJohn Youn 
1360323230efSJohn Youn 	dev_dbg(hsotg->dev, "Detected values from hardware:\n");
1361323230efSJohn Youn 	dev_dbg(hsotg->dev, "  op_mode=%d\n",
1362323230efSJohn Youn 		hw->op_mode);
1363323230efSJohn Youn 	dev_dbg(hsotg->dev, "  arch=%d\n",
1364323230efSJohn Youn 		hw->arch);
1365323230efSJohn Youn 	dev_dbg(hsotg->dev, "  dma_desc_enable=%d\n",
1366323230efSJohn Youn 		hw->dma_desc_enable);
1367323230efSJohn Youn 	dev_dbg(hsotg->dev, "  power_optimized=%d\n",
1368323230efSJohn Youn 		hw->power_optimized);
1369323230efSJohn Youn 	dev_dbg(hsotg->dev, "  i2c_enable=%d\n",
1370323230efSJohn Youn 		hw->i2c_enable);
1371323230efSJohn Youn 	dev_dbg(hsotg->dev, "  hs_phy_type=%d\n",
1372323230efSJohn Youn 		hw->hs_phy_type);
1373323230efSJohn Youn 	dev_dbg(hsotg->dev, "  fs_phy_type=%d\n",
1374323230efSJohn Youn 		hw->fs_phy_type);
1375323230efSJohn Youn 	dev_dbg(hsotg->dev, "  utmi_phy_data_width=%d\n",
1376323230efSJohn Youn 		hw->utmi_phy_data_width);
1377323230efSJohn Youn 	dev_dbg(hsotg->dev, "  num_dev_ep=%d\n",
1378323230efSJohn Youn 		hw->num_dev_ep);
1379323230efSJohn Youn 	dev_dbg(hsotg->dev, "  num_dev_perio_in_ep=%d\n",
1380323230efSJohn Youn 		hw->num_dev_perio_in_ep);
1381323230efSJohn Youn 	dev_dbg(hsotg->dev, "  host_channels=%d\n",
1382323230efSJohn Youn 		hw->host_channels);
1383323230efSJohn Youn 	dev_dbg(hsotg->dev, "  max_transfer_size=%d\n",
1384323230efSJohn Youn 		hw->max_transfer_size);
1385323230efSJohn Youn 	dev_dbg(hsotg->dev, "  max_packet_count=%d\n",
1386323230efSJohn Youn 		hw->max_packet_count);
1387323230efSJohn Youn 	dev_dbg(hsotg->dev, "  nperio_tx_q_depth=0x%0x\n",
1388323230efSJohn Youn 		hw->nperio_tx_q_depth);
1389323230efSJohn Youn 	dev_dbg(hsotg->dev, "  host_perio_tx_q_depth=0x%0x\n",
1390323230efSJohn Youn 		hw->host_perio_tx_q_depth);
1391323230efSJohn Youn 	dev_dbg(hsotg->dev, "  dev_token_q_depth=0x%0x\n",
1392323230efSJohn Youn 		hw->dev_token_q_depth);
1393323230efSJohn Youn 	dev_dbg(hsotg->dev, "  enable_dynamic_fifo=%d\n",
1394323230efSJohn Youn 		hw->enable_dynamic_fifo);
1395323230efSJohn Youn 	dev_dbg(hsotg->dev, "  en_multiple_tx_fifo=%d\n",
1396323230efSJohn Youn 		hw->en_multiple_tx_fifo);
1397323230efSJohn Youn 	dev_dbg(hsotg->dev, "  total_fifo_size=%d\n",
1398323230efSJohn Youn 		hw->total_fifo_size);
1399d1531319SJohn Youn 	dev_dbg(hsotg->dev, "  rx_fifo_size=%d\n",
1400d1531319SJohn Youn 		hw->rx_fifo_size);
1401323230efSJohn Youn 	dev_dbg(hsotg->dev, "  host_nperio_tx_fifo_size=%d\n",
1402323230efSJohn Youn 		hw->host_nperio_tx_fifo_size);
1403323230efSJohn Youn 	dev_dbg(hsotg->dev, "  host_perio_tx_fifo_size=%d\n",
1404323230efSJohn Youn 		hw->host_perio_tx_fifo_size);
1405323230efSJohn Youn 	dev_dbg(hsotg->dev, "\n");
1406323230efSJohn Youn 
1407323230efSJohn Youn 	return 0;
1408323230efSJohn Youn }
1409323230efSJohn Youn 
1410334bbd4eSJohn Youn int dwc2_init_params(struct dwc2_hsotg *hsotg)
1411334bbd4eSJohn Youn {
1412334bbd4eSJohn Youn 	const struct of_device_id *match;
14130a7d0d7fSJohn Youn 	struct dwc2_core_params params;
1414334bbd4eSJohn Youn 
1415334bbd4eSJohn Youn 	match = of_match_device(dwc2_of_match_table, hsotg->dev);
14160a7d0d7fSJohn Youn 	if (match && match->data)
14170a7d0d7fSJohn Youn 		params = *((struct dwc2_core_params *)match->data);
14180a7d0d7fSJohn Youn 	else
14190a7d0d7fSJohn Youn 		params = params_default;
1420334bbd4eSJohn Youn 
14210a7d0d7fSJohn Youn 	dwc2_set_parameters(hsotg, &params);
1422334bbd4eSJohn Youn 
1423334bbd4eSJohn Youn 	return 0;
1424334bbd4eSJohn Youn }
1425