1323230efSJohn Youn /* 2323230efSJohn Youn * Copyright (C) 2004-2016 Synopsys, Inc. 3323230efSJohn Youn * 4323230efSJohn Youn * Redistribution and use in source and binary forms, with or without 5323230efSJohn Youn * modification, are permitted provided that the following conditions 6323230efSJohn Youn * are met: 7323230efSJohn Youn * 1. Redistributions of source code must retain the above copyright 8323230efSJohn Youn * notice, this list of conditions, and the following disclaimer, 9323230efSJohn Youn * without modification. 10323230efSJohn Youn * 2. Redistributions in binary form must reproduce the above copyright 11323230efSJohn Youn * notice, this list of conditions and the following disclaimer in the 12323230efSJohn Youn * documentation and/or other materials provided with the distribution. 13323230efSJohn Youn * 3. The names of the above-listed copyright holders may not be used 14323230efSJohn Youn * to endorse or promote products derived from this software without 15323230efSJohn Youn * specific prior written permission. 16323230efSJohn Youn * 17323230efSJohn Youn * ALTERNATIVELY, this software may be distributed under the terms of the 18323230efSJohn Youn * GNU General Public License ("GPL") as published by the Free Software 19323230efSJohn Youn * Foundation; either version 2 of the License, or (at your option) any 20323230efSJohn Youn * later version. 21323230efSJohn Youn * 22323230efSJohn Youn * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS 23323230efSJohn Youn * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, 24323230efSJohn Youn * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 25323230efSJohn Youn * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR 26323230efSJohn Youn * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, 27323230efSJohn Youn * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 28323230efSJohn Youn * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR 29323230efSJohn Youn * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF 30323230efSJohn Youn * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING 31323230efSJohn Youn * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 32323230efSJohn Youn * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 33323230efSJohn Youn */ 34323230efSJohn Youn 35323230efSJohn Youn #include <linux/kernel.h> 36323230efSJohn Youn #include <linux/module.h> 37323230efSJohn Youn #include <linux/of_device.h> 38323230efSJohn Youn 39323230efSJohn Youn #include "core.h" 40323230efSJohn Youn 417de1debcSJohn Youn static void dwc2_set_bcm_params(struct dwc2_hsotg *hsotg) 427de1debcSJohn Youn { 437de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 44323230efSJohn Youn 457de1debcSJohn Youn p->host_rx_fifo_size = 774; 467de1debcSJohn Youn p->max_transfer_size = 65535; 477de1debcSJohn Youn p->max_packet_count = 511; 487de1debcSJohn Youn p->ahbcfg = 0x10; 497de1debcSJohn Youn p->uframe_sched = false; 507de1debcSJohn Youn } 51323230efSJohn Youn 527de1debcSJohn Youn static void dwc2_set_his_params(struct dwc2_hsotg *hsotg) 537de1debcSJohn Youn { 547de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 55323230efSJohn Youn 567de1debcSJohn Youn p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE; 577de1debcSJohn Youn p->speed = DWC2_SPEED_PARAM_HIGH; 587de1debcSJohn Youn p->host_rx_fifo_size = 512; 597de1debcSJohn Youn p->host_nperio_tx_fifo_size = 512; 607de1debcSJohn Youn p->host_perio_tx_fifo_size = 512; 617de1debcSJohn Youn p->max_transfer_size = 65535; 627de1debcSJohn Youn p->max_packet_count = 511; 637de1debcSJohn Youn p->host_channels = 16; 647de1debcSJohn Youn p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI; 657de1debcSJohn Youn p->phy_utmi_width = 8; 667de1debcSJohn Youn p->i2c_enable = false; 677de1debcSJohn Youn p->reload_ctl = false; 687de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << 697de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 707de1debcSJohn Youn p->uframe_sched = false; 71ca8b0332SChen Yu p->change_speed_quirk = true; 727de1debcSJohn Youn } 73323230efSJohn Youn 747de1debcSJohn Youn static void dwc2_set_rk_params(struct dwc2_hsotg *hsotg) 757de1debcSJohn Youn { 767de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 777de1debcSJohn Youn 787de1debcSJohn Youn p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE; 797de1debcSJohn Youn p->host_rx_fifo_size = 525; 807de1debcSJohn Youn p->host_nperio_tx_fifo_size = 128; 817de1debcSJohn Youn p->host_perio_tx_fifo_size = 256; 827de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << 837de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 847de1debcSJohn Youn } 857de1debcSJohn Youn 867de1debcSJohn Youn static void dwc2_set_ltq_params(struct dwc2_hsotg *hsotg) 877de1debcSJohn Youn { 887de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 897de1debcSJohn Youn 907de1debcSJohn Youn p->otg_cap = 2; 917de1debcSJohn Youn p->host_rx_fifo_size = 288; 927de1debcSJohn Youn p->host_nperio_tx_fifo_size = 128; 937de1debcSJohn Youn p->host_perio_tx_fifo_size = 96; 947de1debcSJohn Youn p->max_transfer_size = 65535; 957de1debcSJohn Youn p->max_packet_count = 511; 967de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << 977de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 987de1debcSJohn Youn } 997de1debcSJohn Youn 1007de1debcSJohn Youn static void dwc2_set_amlogic_params(struct dwc2_hsotg *hsotg) 1017de1debcSJohn Youn { 1027de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 1037de1debcSJohn Youn 1047de1debcSJohn Youn p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE; 1057de1debcSJohn Youn p->speed = DWC2_SPEED_PARAM_HIGH; 1067de1debcSJohn Youn p->host_rx_fifo_size = 512; 1077de1debcSJohn Youn p->host_nperio_tx_fifo_size = 500; 1087de1debcSJohn Youn p->host_perio_tx_fifo_size = 500; 1097de1debcSJohn Youn p->host_channels = 16; 1107de1debcSJohn Youn p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI; 1117de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR8 << 1127de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 1137de1debcSJohn Youn p->uframe_sched = false; 1147de1debcSJohn Youn } 1157de1debcSJohn Youn 1167de1debcSJohn Youn static void dwc2_set_amcc_params(struct dwc2_hsotg *hsotg) 1177de1debcSJohn Youn { 1187de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 1197de1debcSJohn Youn 1207de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT; 1217de1debcSJohn Youn } 122323230efSJohn Youn 123*e35b1350SBruno Herrera static void dwc2_set_stm32f4x9_fsotg_params(struct dwc2_hsotg *hsotg) 124*e35b1350SBruno Herrera { 125*e35b1350SBruno Herrera struct dwc2_core_params *p = &hsotg->params; 126*e35b1350SBruno Herrera 127*e35b1350SBruno Herrera p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE; 128*e35b1350SBruno Herrera p->speed = DWC2_SPEED_PARAM_FULL; 129*e35b1350SBruno Herrera p->host_rx_fifo_size = 128; 130*e35b1350SBruno Herrera p->host_nperio_tx_fifo_size = 96; 131*e35b1350SBruno Herrera p->host_perio_tx_fifo_size = 96; 132*e35b1350SBruno Herrera p->max_packet_count = 256; 133*e35b1350SBruno Herrera p->phy_type = DWC2_PHY_TYPE_PARAM_FS; 134*e35b1350SBruno Herrera p->i2c_enable = false; 135*e35b1350SBruno Herrera p->uframe_sched = false; 136*e35b1350SBruno Herrera p->activate_stm_fs_transceiver = true; 137*e35b1350SBruno Herrera } 138*e35b1350SBruno Herrera 139323230efSJohn Youn const struct of_device_id dwc2_of_match_table[] = { 1407de1debcSJohn Youn { .compatible = "brcm,bcm2835-usb", .data = dwc2_set_bcm_params }, 1417de1debcSJohn Youn { .compatible = "hisilicon,hi6220-usb", .data = dwc2_set_his_params }, 1427de1debcSJohn Youn { .compatible = "rockchip,rk3066-usb", .data = dwc2_set_rk_params }, 1437de1debcSJohn Youn { .compatible = "lantiq,arx100-usb", .data = dwc2_set_ltq_params }, 1447de1debcSJohn Youn { .compatible = "lantiq,xrx200-usb", .data = dwc2_set_ltq_params }, 1457de1debcSJohn Youn { .compatible = "snps,dwc2" }, 1467de1debcSJohn Youn { .compatible = "samsung,s3c6400-hsotg" }, 1477de1debcSJohn Youn { .compatible = "amlogic,meson8b-usb", 1487de1debcSJohn Youn .data = dwc2_set_amlogic_params }, 1497de1debcSJohn Youn { .compatible = "amlogic,meson-gxbb-usb", 1507de1debcSJohn Youn .data = dwc2_set_amlogic_params }, 1517de1debcSJohn Youn { .compatible = "amcc,dwc-otg", .data = dwc2_set_amcc_params }, 152*e35b1350SBruno Herrera { .compatible = "st,stm32f4x9-fsotg", 153*e35b1350SBruno Herrera .data = dwc2_set_stm32f4x9_fsotg_params }, 154*e35b1350SBruno Herrera { .compatible = "st,stm32f4x9-hsotg" }, 155323230efSJohn Youn {}, 156323230efSJohn Youn }; 157323230efSJohn Youn MODULE_DEVICE_TABLE(of, dwc2_of_match_table); 158323230efSJohn Youn 159245977c9SJohn Youn static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg) 16005ee799fSJohn Youn { 161245977c9SJohn Youn u8 val; 16205ee799fSJohn Youn 163323230efSJohn Youn switch (hsotg->hw_params.op_mode) { 164323230efSJohn Youn case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE: 165323230efSJohn Youn val = DWC2_CAP_PARAM_HNP_SRP_CAPABLE; 166323230efSJohn Youn break; 167323230efSJohn Youn case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE: 168323230efSJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE: 169323230efSJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST: 170323230efSJohn Youn val = DWC2_CAP_PARAM_SRP_ONLY_CAPABLE; 171323230efSJohn Youn break; 172323230efSJohn Youn default: 173323230efSJohn Youn val = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE; 174323230efSJohn Youn break; 175323230efSJohn Youn } 176323230efSJohn Youn 177bea8e86cSJohn Youn hsotg->params.otg_cap = val; 178323230efSJohn Youn } 179323230efSJohn Youn 180245977c9SJohn Youn static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg) 181323230efSJohn Youn { 182245977c9SJohn Youn int val; 183245977c9SJohn Youn u32 hs_phy_type = hsotg->hw_params.hs_phy_type; 184323230efSJohn Youn 185323230efSJohn Youn val = DWC2_PHY_TYPE_PARAM_FS; 186323230efSJohn Youn if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) { 187323230efSJohn Youn if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI || 188323230efSJohn Youn hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI) 189323230efSJohn Youn val = DWC2_PHY_TYPE_PARAM_UTMI; 190323230efSJohn Youn else 191323230efSJohn Youn val = DWC2_PHY_TYPE_PARAM_ULPI; 192323230efSJohn Youn } 193245977c9SJohn Youn 194245977c9SJohn Youn if (dwc2_is_fs_iot(hsotg)) 195245977c9SJohn Youn hsotg->params.phy_type = DWC2_PHY_TYPE_PARAM_FS; 196323230efSJohn Youn 197bea8e86cSJohn Youn hsotg->params.phy_type = val; 198323230efSJohn Youn } 199323230efSJohn Youn 200245977c9SJohn Youn static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg) 201323230efSJohn Youn { 202245977c9SJohn Youn int val; 203323230efSJohn Youn 204245977c9SJohn Youn val = hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS ? 205323230efSJohn Youn DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH; 206245977c9SJohn Youn 207245977c9SJohn Youn if (dwc2_is_fs_iot(hsotg)) 208245977c9SJohn Youn val = DWC2_SPEED_PARAM_FULL; 209245977c9SJohn Youn 210245977c9SJohn Youn if (dwc2_is_hs_iot(hsotg)) 211245977c9SJohn Youn val = DWC2_SPEED_PARAM_HIGH; 212323230efSJohn Youn 213bea8e86cSJohn Youn hsotg->params.speed = val; 214323230efSJohn Youn } 215323230efSJohn Youn 216245977c9SJohn Youn static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg) 217323230efSJohn Youn { 218245977c9SJohn Youn int val; 219323230efSJohn Youn 220323230efSJohn Youn val = (hsotg->hw_params.utmi_phy_data_width == 221323230efSJohn Youn GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16; 222323230efSJohn Youn 223bea8e86cSJohn Youn hsotg->params.phy_utmi_width = val; 224323230efSJohn Youn } 225323230efSJohn Youn 22605ee799fSJohn Youn static void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg) 22705ee799fSJohn Youn { 22805ee799fSJohn Youn struct dwc2_core_params *p = &hsotg->params; 229c138ecfaSSevak Arakelyan int depth_average; 230c138ecfaSSevak Arakelyan int fifo_count; 231c138ecfaSSevak Arakelyan int i; 232c138ecfaSSevak Arakelyan 233c138ecfaSSevak Arakelyan fifo_count = dwc2_hsotg_tx_fifo_count(hsotg); 23405ee799fSJohn Youn 235245977c9SJohn Youn memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size)); 236c138ecfaSSevak Arakelyan depth_average = dwc2_hsotg_tx_fifo_average_depth(hsotg); 237c138ecfaSSevak Arakelyan for (i = 1; i <= fifo_count; i++) 238c138ecfaSSevak Arakelyan p->g_tx_fifo_size[i] = depth_average; 2399962b62fSJohn Youn } 2409962b62fSJohn Youn 24105ee799fSJohn Youn /** 242245977c9SJohn Youn * dwc2_set_default_params() - Set all core parameters to their 243245977c9SJohn Youn * auto-detected default values. 244323230efSJohn Youn */ 245245977c9SJohn Youn static void dwc2_set_default_params(struct dwc2_hsotg *hsotg) 246323230efSJohn Youn { 24705ee799fSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 24805ee799fSJohn Youn struct dwc2_core_params *p = &hsotg->params; 2496b66ce51SJohn Youn bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH); 250323230efSJohn Youn 251245977c9SJohn Youn dwc2_set_param_otg_cap(hsotg); 252245977c9SJohn Youn dwc2_set_param_phy_type(hsotg); 253245977c9SJohn Youn dwc2_set_param_speed(hsotg); 254245977c9SJohn Youn dwc2_set_param_phy_utmi_width(hsotg); 255245977c9SJohn Youn p->phy_ulpi_ddr = false; 256245977c9SJohn Youn p->phy_ulpi_ext_vbus = false; 257245977c9SJohn Youn 258245977c9SJohn Youn p->enable_dynamic_fifo = hw->enable_dynamic_fifo; 259245977c9SJohn Youn p->en_multiple_tx_fifo = hw->en_multiple_tx_fifo; 260245977c9SJohn Youn p->i2c_enable = hw->i2c_enable; 261245977c9SJohn Youn p->ulpi_fs_ls = false; 262245977c9SJohn Youn p->ts_dline = false; 263245977c9SJohn Youn p->reload_ctl = (hw->snpsid >= DWC2_CORE_REV_2_92a); 264245977c9SJohn Youn p->uframe_sched = true; 265245977c9SJohn Youn p->external_id_pin_ctl = false; 266245977c9SJohn Youn p->hibernation = false; 267245977c9SJohn Youn p->max_packet_count = hw->max_packet_count; 268245977c9SJohn Youn p->max_transfer_size = hw->max_transfer_size; 269245977c9SJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR4 << GAHBCFG_HBSTLEN_SHIFT; 270245977c9SJohn Youn 2716b66ce51SJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_HOST) || 2726b66ce51SJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 273245977c9SJohn Youn p->host_dma = dma_capable; 274245977c9SJohn Youn p->dma_desc_enable = false; 275245977c9SJohn Youn p->dma_desc_fs_enable = false; 276245977c9SJohn Youn p->host_support_fs_ls_low_power = false; 277245977c9SJohn Youn p->host_ls_low_power_phy_clk = false; 278245977c9SJohn Youn p->host_channels = hw->host_channels; 279245977c9SJohn Youn p->host_rx_fifo_size = hw->rx_fifo_size; 280245977c9SJohn Youn p->host_nperio_tx_fifo_size = hw->host_nperio_tx_fifo_size; 281245977c9SJohn Youn p->host_perio_tx_fifo_size = hw->host_perio_tx_fifo_size; 2826b66ce51SJohn Youn } 2836b66ce51SJohn Youn 28405ee799fSJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) || 28505ee799fSJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 286245977c9SJohn Youn p->g_dma = dma_capable; 287245977c9SJohn Youn p->g_dma_desc = hw->dma_desc_enable; 28805ee799fSJohn Youn 28905ee799fSJohn Youn /* 29005ee799fSJohn Youn * The values for g_rx_fifo_size (2048) and 29105ee799fSJohn Youn * g_np_tx_fifo_size (1024) come from the legacy s3c 29205ee799fSJohn Youn * gadget driver. These defaults have been hard-coded 29305ee799fSJohn Youn * for some time so many platforms depend on these 29405ee799fSJohn Youn * values. Leave them as defaults for now and only 29505ee799fSJohn Youn * auto-detect if the hardware does not support the 29605ee799fSJohn Youn * default. 29705ee799fSJohn Youn */ 298245977c9SJohn Youn p->g_rx_fifo_size = 2048; 299245977c9SJohn Youn p->g_np_tx_fifo_size = 1024; 30005ee799fSJohn Youn dwc2_set_param_tx_fifo_sizes(hsotg); 30105ee799fSJohn Youn } 302323230efSJohn Youn } 303323230efSJohn Youn 304f9f93cbbSJohn Youn /** 305f9f93cbbSJohn Youn * dwc2_get_device_properties() - Read in device properties. 306f9f93cbbSJohn Youn * 307f9f93cbbSJohn Youn * Read in the device properties and adjust core parameters if needed. 308f9f93cbbSJohn Youn */ 309f9f93cbbSJohn Youn static void dwc2_get_device_properties(struct dwc2_hsotg *hsotg) 310f9f93cbbSJohn Youn { 311f9f93cbbSJohn Youn struct dwc2_core_params *p = &hsotg->params; 312f9f93cbbSJohn Youn int num; 313f9f93cbbSJohn Youn 314f9f93cbbSJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) || 315f9f93cbbSJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 316f9f93cbbSJohn Youn device_property_read_u32(hsotg->dev, "g-rx-fifo-size", 317f9f93cbbSJohn Youn &p->g_rx_fifo_size); 318f9f93cbbSJohn Youn 319f9f93cbbSJohn Youn device_property_read_u32(hsotg->dev, "g-np-tx-fifo-size", 320f9f93cbbSJohn Youn &p->g_np_tx_fifo_size); 321f9f93cbbSJohn Youn 322f9f93cbbSJohn Youn num = device_property_read_u32_array(hsotg->dev, 323f9f93cbbSJohn Youn "g-tx-fifo-size", 324f9f93cbbSJohn Youn NULL, 0); 325f9f93cbbSJohn Youn 326f9f93cbbSJohn Youn if (num > 0) { 327f9f93cbbSJohn Youn num = min(num, 15); 328f9f93cbbSJohn Youn memset(p->g_tx_fifo_size, 0, 329f9f93cbbSJohn Youn sizeof(p->g_tx_fifo_size)); 330f9f93cbbSJohn Youn device_property_read_u32_array(hsotg->dev, 331f9f93cbbSJohn Youn "g-tx-fifo-size", 332f9f93cbbSJohn Youn &p->g_tx_fifo_size[1], 333f9f93cbbSJohn Youn num); 334f9f93cbbSJohn Youn } 335f9f93cbbSJohn Youn } 336f9f93cbbSJohn Youn } 337f9f93cbbSJohn Youn 338d936e666SJohn Youn static void dwc2_check_param_otg_cap(struct dwc2_hsotg *hsotg) 339d936e666SJohn Youn { 340d936e666SJohn Youn int valid = 1; 341d936e666SJohn Youn 342d936e666SJohn Youn switch (hsotg->params.otg_cap) { 343d936e666SJohn Youn case DWC2_CAP_PARAM_HNP_SRP_CAPABLE: 344d936e666SJohn Youn if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE) 345d936e666SJohn Youn valid = 0; 346d936e666SJohn Youn break; 347d936e666SJohn Youn case DWC2_CAP_PARAM_SRP_ONLY_CAPABLE: 348d936e666SJohn Youn switch (hsotg->hw_params.op_mode) { 349d936e666SJohn Youn case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE: 350d936e666SJohn Youn case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE: 351d936e666SJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE: 352d936e666SJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST: 353d936e666SJohn Youn break; 354d936e666SJohn Youn default: 355d936e666SJohn Youn valid = 0; 356d936e666SJohn Youn break; 357d936e666SJohn Youn } 358d936e666SJohn Youn break; 359d936e666SJohn Youn case DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE: 360d936e666SJohn Youn /* always valid */ 361d936e666SJohn Youn break; 362d936e666SJohn Youn default: 363d936e666SJohn Youn valid = 0; 364d936e666SJohn Youn break; 365d936e666SJohn Youn } 366d936e666SJohn Youn 367d936e666SJohn Youn if (!valid) 368d936e666SJohn Youn dwc2_set_param_otg_cap(hsotg); 369d936e666SJohn Youn } 370d936e666SJohn Youn 371d936e666SJohn Youn static void dwc2_check_param_phy_type(struct dwc2_hsotg *hsotg) 372d936e666SJohn Youn { 373d936e666SJohn Youn int valid = 0; 374d936e666SJohn Youn u32 hs_phy_type; 375d936e666SJohn Youn u32 fs_phy_type; 376d936e666SJohn Youn 377d936e666SJohn Youn hs_phy_type = hsotg->hw_params.hs_phy_type; 378d936e666SJohn Youn fs_phy_type = hsotg->hw_params.fs_phy_type; 379d936e666SJohn Youn 380d936e666SJohn Youn switch (hsotg->params.phy_type) { 381d936e666SJohn Youn case DWC2_PHY_TYPE_PARAM_FS: 382d936e666SJohn Youn if (fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED) 383d936e666SJohn Youn valid = 1; 384d936e666SJohn Youn break; 385d936e666SJohn Youn case DWC2_PHY_TYPE_PARAM_UTMI: 386d936e666SJohn Youn if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) || 387d936e666SJohn Youn (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)) 388d936e666SJohn Youn valid = 1; 389d936e666SJohn Youn break; 390d936e666SJohn Youn case DWC2_PHY_TYPE_PARAM_ULPI: 391d936e666SJohn Youn if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) || 392d936e666SJohn Youn (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)) 393d936e666SJohn Youn valid = 1; 394d936e666SJohn Youn break; 395d936e666SJohn Youn default: 396d936e666SJohn Youn break; 397d936e666SJohn Youn } 398d936e666SJohn Youn 399d936e666SJohn Youn if (!valid) 400d936e666SJohn Youn dwc2_set_param_phy_type(hsotg); 401d936e666SJohn Youn } 402d936e666SJohn Youn 403d936e666SJohn Youn static void dwc2_check_param_speed(struct dwc2_hsotg *hsotg) 404d936e666SJohn Youn { 405d936e666SJohn Youn int valid = 1; 406d936e666SJohn Youn int phy_type = hsotg->params.phy_type; 407d936e666SJohn Youn int speed = hsotg->params.speed; 408d936e666SJohn Youn 409d936e666SJohn Youn switch (speed) { 410d936e666SJohn Youn case DWC2_SPEED_PARAM_HIGH: 411d936e666SJohn Youn if ((hsotg->params.speed == DWC2_SPEED_PARAM_HIGH) && 412d936e666SJohn Youn (phy_type == DWC2_PHY_TYPE_PARAM_FS)) 413d936e666SJohn Youn valid = 0; 414d936e666SJohn Youn break; 415d936e666SJohn Youn case DWC2_SPEED_PARAM_FULL: 416d936e666SJohn Youn case DWC2_SPEED_PARAM_LOW: 417d936e666SJohn Youn break; 418d936e666SJohn Youn default: 419d936e666SJohn Youn valid = 0; 420d936e666SJohn Youn break; 421d936e666SJohn Youn } 422d936e666SJohn Youn 423d936e666SJohn Youn if (!valid) 424d936e666SJohn Youn dwc2_set_param_speed(hsotg); 425d936e666SJohn Youn } 426d936e666SJohn Youn 427d936e666SJohn Youn static void dwc2_check_param_phy_utmi_width(struct dwc2_hsotg *hsotg) 428d936e666SJohn Youn { 429d936e666SJohn Youn int valid = 0; 430d936e666SJohn Youn int param = hsotg->params.phy_utmi_width; 431d936e666SJohn Youn int width = hsotg->hw_params.utmi_phy_data_width; 432d936e666SJohn Youn 433d936e666SJohn Youn switch (width) { 434d936e666SJohn Youn case GHWCFG4_UTMI_PHY_DATA_WIDTH_8: 435d936e666SJohn Youn valid = (param == 8); 436d936e666SJohn Youn break; 437d936e666SJohn Youn case GHWCFG4_UTMI_PHY_DATA_WIDTH_16: 438d936e666SJohn Youn valid = (param == 16); 439d936e666SJohn Youn break; 440d936e666SJohn Youn case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16: 441d936e666SJohn Youn valid = (param == 8 || param == 16); 442d936e666SJohn Youn break; 443d936e666SJohn Youn } 444d936e666SJohn Youn 445d936e666SJohn Youn if (!valid) 446d936e666SJohn Youn dwc2_set_param_phy_utmi_width(hsotg); 447d936e666SJohn Youn } 448d936e666SJohn Youn 4493c6aea73SSevak Arakelyan static void dwc2_check_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg) 4503c6aea73SSevak Arakelyan { 4513c6aea73SSevak Arakelyan int fifo_count; 4523c6aea73SSevak Arakelyan int fifo; 4533c6aea73SSevak Arakelyan int min; 4543c6aea73SSevak Arakelyan u32 total = 0; 4553c6aea73SSevak Arakelyan u32 dptxfszn; 4563c6aea73SSevak Arakelyan 4573c6aea73SSevak Arakelyan fifo_count = dwc2_hsotg_tx_fifo_count(hsotg); 4583c6aea73SSevak Arakelyan min = hsotg->hw_params.en_multiple_tx_fifo ? 16 : 4; 4593c6aea73SSevak Arakelyan 4603c6aea73SSevak Arakelyan for (fifo = 1; fifo <= fifo_count; fifo++) 4613c6aea73SSevak Arakelyan total += hsotg->params.g_tx_fifo_size[fifo]; 4623c6aea73SSevak Arakelyan 4633c6aea73SSevak Arakelyan if (total > dwc2_hsotg_tx_fifo_total_depth(hsotg) || !total) { 4643c6aea73SSevak Arakelyan dev_warn(hsotg->dev, "%s: Invalid parameter g-tx-fifo-size, setting to default average\n", 4653c6aea73SSevak Arakelyan __func__); 4663c6aea73SSevak Arakelyan dwc2_set_param_tx_fifo_sizes(hsotg); 4673c6aea73SSevak Arakelyan } 4683c6aea73SSevak Arakelyan 4693c6aea73SSevak Arakelyan for (fifo = 1; fifo <= fifo_count; fifo++) { 4703c6aea73SSevak Arakelyan dptxfszn = (dwc2_readl(hsotg->regs + DPTXFSIZN(fifo)) & 4713c6aea73SSevak Arakelyan FIFOSIZE_DEPTH_MASK) >> FIFOSIZE_DEPTH_SHIFT; 4723c6aea73SSevak Arakelyan 4733c6aea73SSevak Arakelyan if (hsotg->params.g_tx_fifo_size[fifo] < min || 4743c6aea73SSevak Arakelyan hsotg->params.g_tx_fifo_size[fifo] > dptxfszn) { 4753c6aea73SSevak Arakelyan dev_warn(hsotg->dev, "%s: Invalid parameter g_tx_fifo_size[%d]=%d\n", 4763c6aea73SSevak Arakelyan __func__, fifo, 4773c6aea73SSevak Arakelyan hsotg->params.g_tx_fifo_size[fifo]); 4783c6aea73SSevak Arakelyan hsotg->params.g_tx_fifo_size[fifo] = dptxfszn; 4793c6aea73SSevak Arakelyan } 4803c6aea73SSevak Arakelyan } 4813c6aea73SSevak Arakelyan } 4823c6aea73SSevak Arakelyan 483d936e666SJohn Youn #define CHECK_RANGE(_param, _min, _max, _def) do { \ 484d936e666SJohn Youn if ((hsotg->params._param) < (_min) || \ 485d936e666SJohn Youn (hsotg->params._param) > (_max)) { \ 486d936e666SJohn Youn dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \ 487d936e666SJohn Youn __func__, #_param, hsotg->params._param); \ 488d936e666SJohn Youn hsotg->params._param = (_def); \ 489d936e666SJohn Youn } \ 490d936e666SJohn Youn } while (0) 491d936e666SJohn Youn 492d936e666SJohn Youn #define CHECK_BOOL(_param, _check) do { \ 493d936e666SJohn Youn if (hsotg->params._param && !(_check)) { \ 494d936e666SJohn Youn dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \ 495d936e666SJohn Youn __func__, #_param, hsotg->params._param); \ 496d936e666SJohn Youn hsotg->params._param = false; \ 497d936e666SJohn Youn } \ 498d936e666SJohn Youn } while (0) 499d936e666SJohn Youn 500d936e666SJohn Youn static void dwc2_check_params(struct dwc2_hsotg *hsotg) 501d936e666SJohn Youn { 502d936e666SJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 503d936e666SJohn Youn struct dwc2_core_params *p = &hsotg->params; 504d936e666SJohn Youn bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH); 505d936e666SJohn Youn 506d936e666SJohn Youn dwc2_check_param_otg_cap(hsotg); 507d936e666SJohn Youn dwc2_check_param_phy_type(hsotg); 508d936e666SJohn Youn dwc2_check_param_speed(hsotg); 509d936e666SJohn Youn dwc2_check_param_phy_utmi_width(hsotg); 510d936e666SJohn Youn CHECK_BOOL(enable_dynamic_fifo, hw->enable_dynamic_fifo); 511d936e666SJohn Youn CHECK_BOOL(en_multiple_tx_fifo, hw->en_multiple_tx_fifo); 512d936e666SJohn Youn CHECK_BOOL(i2c_enable, hw->i2c_enable); 513d936e666SJohn Youn CHECK_BOOL(reload_ctl, (hsotg->hw_params.snpsid > DWC2_CORE_REV_2_92a)); 514d936e666SJohn Youn CHECK_RANGE(max_packet_count, 515d936e666SJohn Youn 15, hw->max_packet_count, 516d936e666SJohn Youn hw->max_packet_count); 517d936e666SJohn Youn CHECK_RANGE(max_transfer_size, 518d936e666SJohn Youn 2047, hw->max_transfer_size, 519d936e666SJohn Youn hw->max_transfer_size); 520d936e666SJohn Youn 521d936e666SJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_HOST) || 522d936e666SJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 523d936e666SJohn Youn CHECK_BOOL(host_dma, dma_capable); 524d936e666SJohn Youn CHECK_BOOL(dma_desc_enable, p->host_dma); 525d936e666SJohn Youn CHECK_BOOL(dma_desc_fs_enable, p->dma_desc_enable); 526d936e666SJohn Youn CHECK_BOOL(host_ls_low_power_phy_clk, 527d936e666SJohn Youn p->phy_type == DWC2_PHY_TYPE_PARAM_FS); 528d936e666SJohn Youn CHECK_RANGE(host_channels, 529d936e666SJohn Youn 1, hw->host_channels, 530d936e666SJohn Youn hw->host_channels); 531d936e666SJohn Youn CHECK_RANGE(host_rx_fifo_size, 532d936e666SJohn Youn 16, hw->rx_fifo_size, 533d936e666SJohn Youn hw->rx_fifo_size); 534d936e666SJohn Youn CHECK_RANGE(host_nperio_tx_fifo_size, 535d936e666SJohn Youn 16, hw->host_nperio_tx_fifo_size, 536d936e666SJohn Youn hw->host_nperio_tx_fifo_size); 537d936e666SJohn Youn CHECK_RANGE(host_perio_tx_fifo_size, 538d936e666SJohn Youn 16, hw->host_perio_tx_fifo_size, 539d936e666SJohn Youn hw->host_perio_tx_fifo_size); 540d936e666SJohn Youn } 541d936e666SJohn Youn 542d936e666SJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) || 543d936e666SJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 544d936e666SJohn Youn CHECK_BOOL(g_dma, dma_capable); 545d936e666SJohn Youn CHECK_BOOL(g_dma_desc, (p->g_dma && hw->dma_desc_enable)); 546d936e666SJohn Youn CHECK_RANGE(g_rx_fifo_size, 547d936e666SJohn Youn 16, hw->rx_fifo_size, 548d936e666SJohn Youn hw->rx_fifo_size); 549d936e666SJohn Youn CHECK_RANGE(g_np_tx_fifo_size, 550d936e666SJohn Youn 16, hw->dev_nperio_tx_fifo_size, 551d936e666SJohn Youn hw->dev_nperio_tx_fifo_size); 5523c6aea73SSevak Arakelyan dwc2_check_param_tx_fifo_sizes(hsotg); 553d936e666SJohn Youn } 554d936e666SJohn Youn } 555d936e666SJohn Youn 556323230efSJohn Youn /* 557323230efSJohn Youn * Gets host hardware parameters. Forces host mode if not currently in 558323230efSJohn Youn * host mode. Should be called immediately after a core soft reset in 559323230efSJohn Youn * order to get the reset values. 560323230efSJohn Youn */ 561323230efSJohn Youn static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg) 562323230efSJohn Youn { 563323230efSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 564323230efSJohn Youn u32 gnptxfsiz; 565323230efSJohn Youn u32 hptxfsiz; 566323230efSJohn Youn bool forced; 567323230efSJohn Youn 568323230efSJohn Youn if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) 569323230efSJohn Youn return; 570323230efSJohn Youn 571323230efSJohn Youn forced = dwc2_force_mode_if_needed(hsotg, true); 572323230efSJohn Youn 573323230efSJohn Youn gnptxfsiz = dwc2_readl(hsotg->regs + GNPTXFSIZ); 574323230efSJohn Youn hptxfsiz = dwc2_readl(hsotg->regs + HPTXFSIZ); 575323230efSJohn Youn 576323230efSJohn Youn if (forced) 577323230efSJohn Youn dwc2_clear_force_mode(hsotg); 578323230efSJohn Youn 579323230efSJohn Youn hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >> 580323230efSJohn Youn FIFOSIZE_DEPTH_SHIFT; 581323230efSJohn Youn hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >> 582323230efSJohn Youn FIFOSIZE_DEPTH_SHIFT; 583323230efSJohn Youn } 584323230efSJohn Youn 585323230efSJohn Youn /* 586323230efSJohn Youn * Gets device hardware parameters. Forces device mode if not 587323230efSJohn Youn * currently in device mode. Should be called immediately after a core 588323230efSJohn Youn * soft reset in order to get the reset values. 589323230efSJohn Youn */ 590323230efSJohn Youn static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg) 591323230efSJohn Youn { 592323230efSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 593323230efSJohn Youn bool forced; 594323230efSJohn Youn u32 gnptxfsiz; 595323230efSJohn Youn 596323230efSJohn Youn if (hsotg->dr_mode == USB_DR_MODE_HOST) 597323230efSJohn Youn return; 598323230efSJohn Youn 599323230efSJohn Youn forced = dwc2_force_mode_if_needed(hsotg, false); 600323230efSJohn Youn 601323230efSJohn Youn gnptxfsiz = dwc2_readl(hsotg->regs + GNPTXFSIZ); 602323230efSJohn Youn 603323230efSJohn Youn if (forced) 604323230efSJohn Youn dwc2_clear_force_mode(hsotg); 605323230efSJohn Youn 606323230efSJohn Youn hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >> 607323230efSJohn Youn FIFOSIZE_DEPTH_SHIFT; 608323230efSJohn Youn } 609323230efSJohn Youn 610323230efSJohn Youn /** 611323230efSJohn Youn * During device initialization, read various hardware configuration 612323230efSJohn Youn * registers and interpret the contents. 613323230efSJohn Youn */ 614323230efSJohn Youn int dwc2_get_hwparams(struct dwc2_hsotg *hsotg) 615323230efSJohn Youn { 616323230efSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 617323230efSJohn Youn unsigned int width; 618323230efSJohn Youn u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4; 619323230efSJohn Youn u32 grxfsiz; 620323230efSJohn Youn 621323230efSJohn Youn /* 622323230efSJohn Youn * Attempt to ensure this device is really a DWC_otg Controller. 623323230efSJohn Youn * Read and verify the GSNPSID register contents. The value should be 624323230efSJohn Youn * 0x45f42xxx or 0x45f43xxx, which corresponds to either "OT2" or "OT3", 625323230efSJohn Youn * as in "OTG version 2.xx" or "OTG version 3.xx". 626323230efSJohn Youn */ 627323230efSJohn Youn hw->snpsid = dwc2_readl(hsotg->regs + GSNPSID); 628323230efSJohn Youn if ((hw->snpsid & 0xfffff000) != 0x4f542000 && 6291e6b98ebSVardan Mikayelyan (hw->snpsid & 0xfffff000) != 0x4f543000 && 6301e6b98ebSVardan Mikayelyan (hw->snpsid & 0xffff0000) != 0x55310000 && 6311e6b98ebSVardan Mikayelyan (hw->snpsid & 0xffff0000) != 0x55320000) { 632323230efSJohn Youn dev_err(hsotg->dev, "Bad value for GSNPSID: 0x%08x\n", 633323230efSJohn Youn hw->snpsid); 634323230efSJohn Youn return -ENODEV; 635323230efSJohn Youn } 636323230efSJohn Youn 637323230efSJohn Youn dev_dbg(hsotg->dev, "Core Release: %1x.%1x%1x%1x (snpsid=%x)\n", 638323230efSJohn Youn hw->snpsid >> 12 & 0xf, hw->snpsid >> 8 & 0xf, 639323230efSJohn Youn hw->snpsid >> 4 & 0xf, hw->snpsid & 0xf, hw->snpsid); 640323230efSJohn Youn 641323230efSJohn Youn hwcfg1 = dwc2_readl(hsotg->regs + GHWCFG1); 642323230efSJohn Youn hwcfg2 = dwc2_readl(hsotg->regs + GHWCFG2); 643323230efSJohn Youn hwcfg3 = dwc2_readl(hsotg->regs + GHWCFG3); 644323230efSJohn Youn hwcfg4 = dwc2_readl(hsotg->regs + GHWCFG4); 645323230efSJohn Youn grxfsiz = dwc2_readl(hsotg->regs + GRXFSIZ); 646323230efSJohn Youn 647323230efSJohn Youn /* 648323230efSJohn Youn * Host specific hardware parameters. Reading these parameters 649323230efSJohn Youn * requires the controller to be in host mode. The mode will 650323230efSJohn Youn * be forced, if necessary, to read these values. 651323230efSJohn Youn */ 652323230efSJohn Youn dwc2_get_host_hwparams(hsotg); 653323230efSJohn Youn dwc2_get_dev_hwparams(hsotg); 654323230efSJohn Youn 655323230efSJohn Youn /* hwcfg1 */ 656323230efSJohn Youn hw->dev_ep_dirs = hwcfg1; 657323230efSJohn Youn 658323230efSJohn Youn /* hwcfg2 */ 659323230efSJohn Youn hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >> 660323230efSJohn Youn GHWCFG2_OP_MODE_SHIFT; 661323230efSJohn Youn hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >> 662323230efSJohn Youn GHWCFG2_ARCHITECTURE_SHIFT; 663323230efSJohn Youn hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO); 664323230efSJohn Youn hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >> 665323230efSJohn Youn GHWCFG2_NUM_HOST_CHAN_SHIFT); 666323230efSJohn Youn hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >> 667323230efSJohn Youn GHWCFG2_HS_PHY_TYPE_SHIFT; 668323230efSJohn Youn hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >> 669323230efSJohn Youn GHWCFG2_FS_PHY_TYPE_SHIFT; 670323230efSJohn Youn hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >> 671323230efSJohn Youn GHWCFG2_NUM_DEV_EP_SHIFT; 672323230efSJohn Youn hw->nperio_tx_q_depth = 673323230efSJohn Youn (hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >> 674323230efSJohn Youn GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1; 675323230efSJohn Youn hw->host_perio_tx_q_depth = 676323230efSJohn Youn (hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >> 677323230efSJohn Youn GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1; 678323230efSJohn Youn hw->dev_token_q_depth = 679323230efSJohn Youn (hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >> 680323230efSJohn Youn GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT; 681323230efSJohn Youn 682323230efSJohn Youn /* hwcfg3 */ 683323230efSJohn Youn width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >> 684323230efSJohn Youn GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT; 685323230efSJohn Youn hw->max_transfer_size = (1 << (width + 11)) - 1; 686323230efSJohn Youn width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >> 687323230efSJohn Youn GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT; 688323230efSJohn Youn hw->max_packet_count = (1 << (width + 4)) - 1; 689323230efSJohn Youn hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C); 690323230efSJohn Youn hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >> 691323230efSJohn Youn GHWCFG3_DFIFO_DEPTH_SHIFT; 692323230efSJohn Youn 693323230efSJohn Youn /* hwcfg4 */ 694323230efSJohn Youn hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN); 695323230efSJohn Youn hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >> 696323230efSJohn Youn GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT; 697323230efSJohn Youn hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA); 698323230efSJohn Youn hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ); 699323230efSJohn Youn hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >> 700323230efSJohn Youn GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT; 701323230efSJohn Youn 702323230efSJohn Youn /* fifo sizes */ 703d1531319SJohn Youn hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >> 704323230efSJohn Youn GRXFSIZ_DEPTH_SHIFT; 705323230efSJohn Youn 706323230efSJohn Youn return 0; 707323230efSJohn Youn } 708323230efSJohn Youn 709334bbd4eSJohn Youn int dwc2_init_params(struct dwc2_hsotg *hsotg) 710334bbd4eSJohn Youn { 7117de1debcSJohn Youn const struct of_device_id *match; 7127de1debcSJohn Youn void (*set_params)(void *data); 7137de1debcSJohn Youn 714245977c9SJohn Youn dwc2_set_default_params(hsotg); 715f9f93cbbSJohn Youn dwc2_get_device_properties(hsotg); 716334bbd4eSJohn Youn 7177de1debcSJohn Youn match = of_match_device(dwc2_of_match_table, hsotg->dev); 7187de1debcSJohn Youn if (match && match->data) { 7197de1debcSJohn Youn set_params = match->data; 7207de1debcSJohn Youn set_params(hsotg); 7217de1debcSJohn Youn } 7227de1debcSJohn Youn 723d936e666SJohn Youn dwc2_check_params(hsotg); 724d936e666SJohn Youn 725334bbd4eSJohn Youn return 0; 726334bbd4eSJohn Youn } 727