15fd54aceSGreg Kroah-Hartman // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) 2323230efSJohn Youn /* 3323230efSJohn Youn * Copyright (C) 2004-2016 Synopsys, Inc. 4323230efSJohn Youn * 5323230efSJohn Youn * Redistribution and use in source and binary forms, with or without 6323230efSJohn Youn * modification, are permitted provided that the following conditions 7323230efSJohn Youn * are met: 8323230efSJohn Youn * 1. Redistributions of source code must retain the above copyright 9323230efSJohn Youn * notice, this list of conditions, and the following disclaimer, 10323230efSJohn Youn * without modification. 11323230efSJohn Youn * 2. Redistributions in binary form must reproduce the above copyright 12323230efSJohn Youn * notice, this list of conditions and the following disclaimer in the 13323230efSJohn Youn * documentation and/or other materials provided with the distribution. 14323230efSJohn Youn * 3. The names of the above-listed copyright holders may not be used 15323230efSJohn Youn * to endorse or promote products derived from this software without 16323230efSJohn Youn * specific prior written permission. 17323230efSJohn Youn * 18323230efSJohn Youn * ALTERNATIVELY, this software may be distributed under the terms of the 19323230efSJohn Youn * GNU General Public License ("GPL") as published by the Free Software 20323230efSJohn Youn * Foundation; either version 2 of the License, or (at your option) any 21323230efSJohn Youn * later version. 22323230efSJohn Youn * 23323230efSJohn Youn * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS 24323230efSJohn Youn * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, 25323230efSJohn Youn * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 26323230efSJohn Youn * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR 27323230efSJohn Youn * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, 28323230efSJohn Youn * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 29323230efSJohn Youn * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR 30323230efSJohn Youn * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF 31323230efSJohn Youn * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING 32323230efSJohn Youn * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 33323230efSJohn Youn * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 34323230efSJohn Youn */ 35323230efSJohn Youn 36323230efSJohn Youn #include <linux/kernel.h> 37323230efSJohn Youn #include <linux/module.h> 38323230efSJohn Youn #include <linux/of_device.h> 39f5c8a6cbSFabrice Gasnier #include <linux/usb/of.h> 40323230efSJohn Youn 41323230efSJohn Youn #include "core.h" 42323230efSJohn Youn 437de1debcSJohn Youn static void dwc2_set_bcm_params(struct dwc2_hsotg *hsotg) 447de1debcSJohn Youn { 457de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 46323230efSJohn Youn 477de1debcSJohn Youn p->host_rx_fifo_size = 774; 487de1debcSJohn Youn p->max_transfer_size = 65535; 497de1debcSJohn Youn p->max_packet_count = 511; 507de1debcSJohn Youn p->ahbcfg = 0x10; 517de1debcSJohn Youn } 52323230efSJohn Youn 537de1debcSJohn Youn static void dwc2_set_his_params(struct dwc2_hsotg *hsotg) 547de1debcSJohn Youn { 557de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 56323230efSJohn Youn 57f5c8a6cbSFabrice Gasnier p->otg_caps.hnp_support = false; 58f5c8a6cbSFabrice Gasnier p->otg_caps.srp_support = false; 597de1debcSJohn Youn p->speed = DWC2_SPEED_PARAM_HIGH; 607de1debcSJohn Youn p->host_rx_fifo_size = 512; 617de1debcSJohn Youn p->host_nperio_tx_fifo_size = 512; 627de1debcSJohn Youn p->host_perio_tx_fifo_size = 512; 637de1debcSJohn Youn p->max_transfer_size = 65535; 647de1debcSJohn Youn p->max_packet_count = 511; 657de1debcSJohn Youn p->host_channels = 16; 667de1debcSJohn Youn p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI; 677de1debcSJohn Youn p->phy_utmi_width = 8; 687de1debcSJohn Youn p->i2c_enable = false; 697de1debcSJohn Youn p->reload_ctl = false; 707de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << 717de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 72ca8b0332SChen Yu p->change_speed_quirk = true; 7307d9878fSJisheng Zhang p->power_down = DWC2_POWER_DOWN_PARAM_NONE; 747de1debcSJohn Youn } 75323230efSJohn Youn 76*d712b725S周琰杰 (Zhou Yanjie) static void dwc2_set_jz4775_params(struct dwc2_hsotg *hsotg) 77*d712b725S周琰杰 (Zhou Yanjie) { 78*d712b725S周琰杰 (Zhou Yanjie) struct dwc2_core_params *p = &hsotg->params; 79*d712b725S周琰杰 (Zhou Yanjie) 80*d712b725S周琰杰 (Zhou Yanjie) p->otg_caps.hnp_support = false; 81*d712b725S周琰杰 (Zhou Yanjie) p->speed = DWC2_SPEED_PARAM_HIGH; 82*d712b725S周琰杰 (Zhou Yanjie) p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI; 83*d712b725S周琰杰 (Zhou Yanjie) p->phy_utmi_width = 16; 84*d712b725S周琰杰 (Zhou Yanjie) p->activate_ingenic_overcurrent_detection = 85*d712b725S周琰杰 (Zhou Yanjie) !device_property_read_bool(hsotg->dev, "disable-over-current"); 86*d712b725S周琰杰 (Zhou Yanjie) } 87*d712b725S周琰杰 (Zhou Yanjie) 88*d712b725S周琰杰 (Zhou Yanjie) static void dwc2_set_x1600_params(struct dwc2_hsotg *hsotg) 89*d712b725S周琰杰 (Zhou Yanjie) { 90*d712b725S周琰杰 (Zhou Yanjie) struct dwc2_core_params *p = &hsotg->params; 91*d712b725S周琰杰 (Zhou Yanjie) 92*d712b725S周琰杰 (Zhou Yanjie) p->otg_caps.hnp_support = false; 93*d712b725S周琰杰 (Zhou Yanjie) p->speed = DWC2_SPEED_PARAM_HIGH; 94*d712b725S周琰杰 (Zhou Yanjie) p->host_channels = 16; 95*d712b725S周琰杰 (Zhou Yanjie) p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI; 96*d712b725S周琰杰 (Zhou Yanjie) p->phy_utmi_width = 16; 97*d712b725S周琰杰 (Zhou Yanjie) p->activate_ingenic_overcurrent_detection = 98*d712b725S周琰杰 (Zhou Yanjie) !device_property_read_bool(hsotg->dev, "disable-over-current"); 99*d712b725S周琰杰 (Zhou Yanjie) } 100*d712b725S周琰杰 (Zhou Yanjie) 101*d712b725S周琰杰 (Zhou Yanjie) static void dwc2_set_x2000_params(struct dwc2_hsotg *hsotg) 102*d712b725S周琰杰 (Zhou Yanjie) { 103*d712b725S周琰杰 (Zhou Yanjie) struct dwc2_core_params *p = &hsotg->params; 104*d712b725S周琰杰 (Zhou Yanjie) 105*d712b725S周琰杰 (Zhou Yanjie) p->otg_caps.hnp_support = false; 106*d712b725S周琰杰 (Zhou Yanjie) p->speed = DWC2_SPEED_PARAM_HIGH; 107*d712b725S周琰杰 (Zhou Yanjie) p->host_rx_fifo_size = 1024; 108*d712b725S周琰杰 (Zhou Yanjie) p->host_nperio_tx_fifo_size = 1024; 109*d712b725S周琰杰 (Zhou Yanjie) p->host_perio_tx_fifo_size = 1024; 110*d712b725S周琰杰 (Zhou Yanjie) p->host_channels = 16; 111*d712b725S周琰杰 (Zhou Yanjie) p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI; 112*d712b725S周琰杰 (Zhou Yanjie) p->phy_utmi_width = 16; 113*d712b725S周琰杰 (Zhou Yanjie) p->activate_ingenic_overcurrent_detection = 114*d712b725S周琰杰 (Zhou Yanjie) !device_property_read_bool(hsotg->dev, "disable-over-current"); 115*d712b725S周琰杰 (Zhou Yanjie) } 116*d712b725S周琰杰 (Zhou Yanjie) 11735a60541SMarek Szyprowski static void dwc2_set_s3c6400_params(struct dwc2_hsotg *hsotg) 11835a60541SMarek Szyprowski { 11935a60541SMarek Szyprowski struct dwc2_core_params *p = &hsotg->params; 12035a60541SMarek Szyprowski 12107d9878fSJisheng Zhang p->power_down = DWC2_POWER_DOWN_PARAM_NONE; 122c4a0f7a6SMarek Szyprowski p->no_clock_gating = true; 1231112cf4cSMarek Szyprowski p->phy_utmi_width = 8; 12435a60541SMarek Szyprowski } 12535a60541SMarek Szyprowski 1263d8d3504SDinh Nguyen static void dwc2_set_socfpga_agilex_params(struct dwc2_hsotg *hsotg) 1273d8d3504SDinh Nguyen { 1283d8d3504SDinh Nguyen struct dwc2_core_params *p = &hsotg->params; 1293d8d3504SDinh Nguyen 1303d8d3504SDinh Nguyen p->power_down = DWC2_POWER_DOWN_PARAM_NONE; 1313d8d3504SDinh Nguyen p->no_clock_gating = true; 1323d8d3504SDinh Nguyen } 1333d8d3504SDinh Nguyen 1347de1debcSJohn Youn static void dwc2_set_rk_params(struct dwc2_hsotg *hsotg) 1357de1debcSJohn Youn { 1367de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 1377de1debcSJohn Youn 138f5c8a6cbSFabrice Gasnier p->otg_caps.hnp_support = false; 139f5c8a6cbSFabrice Gasnier p->otg_caps.srp_support = false; 1407de1debcSJohn Youn p->host_rx_fifo_size = 525; 1417de1debcSJohn Youn p->host_nperio_tx_fifo_size = 128; 1427de1debcSJohn Youn p->host_perio_tx_fifo_size = 256; 1437de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << 1447de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 14507d9878fSJisheng Zhang p->power_down = DWC2_POWER_DOWN_PARAM_NONE; 1467de1debcSJohn Youn } 1477de1debcSJohn Youn 1487de1debcSJohn Youn static void dwc2_set_ltq_params(struct dwc2_hsotg *hsotg) 1497de1debcSJohn Youn { 1507de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 1517de1debcSJohn Youn 152f5c8a6cbSFabrice Gasnier p->otg_caps.hnp_support = false; 153f5c8a6cbSFabrice Gasnier p->otg_caps.srp_support = false; 1547de1debcSJohn Youn p->host_rx_fifo_size = 288; 1557de1debcSJohn Youn p->host_nperio_tx_fifo_size = 128; 1567de1debcSJohn Youn p->host_perio_tx_fifo_size = 96; 1577de1debcSJohn Youn p->max_transfer_size = 65535; 1587de1debcSJohn Youn p->max_packet_count = 511; 1597de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << 1607de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 1617de1debcSJohn Youn } 1627de1debcSJohn Youn 1637de1debcSJohn Youn static void dwc2_set_amlogic_params(struct dwc2_hsotg *hsotg) 1647de1debcSJohn Youn { 1657de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 1667de1debcSJohn Youn 167f5c8a6cbSFabrice Gasnier p->otg_caps.hnp_support = false; 168f5c8a6cbSFabrice Gasnier p->otg_caps.srp_support = false; 1697de1debcSJohn Youn p->speed = DWC2_SPEED_PARAM_HIGH; 1707de1debcSJohn Youn p->host_rx_fifo_size = 512; 1717de1debcSJohn Youn p->host_nperio_tx_fifo_size = 500; 1727de1debcSJohn Youn p->host_perio_tx_fifo_size = 500; 1737de1debcSJohn Youn p->host_channels = 16; 1747de1debcSJohn Youn p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI; 1757de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR8 << 1767de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 177cc10ce0cSMartin Blumenstingl p->power_down = DWC2_POWER_DOWN_PARAM_NONE; 1787de1debcSJohn Youn } 1797de1debcSJohn Youn 180fc4e326eSNeil Armstrong static void dwc2_set_amlogic_g12a_params(struct dwc2_hsotg *hsotg) 181fc4e326eSNeil Armstrong { 182fc4e326eSNeil Armstrong struct dwc2_core_params *p = &hsotg->params; 183fc4e326eSNeil Armstrong 184fc4e326eSNeil Armstrong p->lpm = false; 185fc4e326eSNeil Armstrong p->lpm_clock_gating = false; 186fc4e326eSNeil Armstrong p->besl = false; 187fc4e326eSNeil Armstrong p->hird_threshold_en = false; 188fc4e326eSNeil Armstrong } 189fc4e326eSNeil Armstrong 1907de1debcSJohn Youn static void dwc2_set_amcc_params(struct dwc2_hsotg *hsotg) 1917de1debcSJohn Youn { 1927de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 1937de1debcSJohn Youn 1947de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT; 1957de1debcSJohn Youn } 196323230efSJohn Youn 197e35b1350SBruno Herrera static void dwc2_set_stm32f4x9_fsotg_params(struct dwc2_hsotg *hsotg) 198e35b1350SBruno Herrera { 199e35b1350SBruno Herrera struct dwc2_core_params *p = &hsotg->params; 200e35b1350SBruno Herrera 201f5c8a6cbSFabrice Gasnier p->otg_caps.hnp_support = false; 202f5c8a6cbSFabrice Gasnier p->otg_caps.srp_support = false; 203e35b1350SBruno Herrera p->speed = DWC2_SPEED_PARAM_FULL; 204e35b1350SBruno Herrera p->host_rx_fifo_size = 128; 205e35b1350SBruno Herrera p->host_nperio_tx_fifo_size = 96; 206e35b1350SBruno Herrera p->host_perio_tx_fifo_size = 96; 207e35b1350SBruno Herrera p->max_packet_count = 256; 208e35b1350SBruno Herrera p->phy_type = DWC2_PHY_TYPE_PARAM_FS; 209e35b1350SBruno Herrera p->i2c_enable = false; 210e35b1350SBruno Herrera p->activate_stm_fs_transceiver = true; 211e35b1350SBruno Herrera } 212e35b1350SBruno Herrera 2131a149e35SAmelie Delaunay static void dwc2_set_stm32f7_hsotg_params(struct dwc2_hsotg *hsotg) 214d8fae8b9SAmelie Delaunay { 215d8fae8b9SAmelie Delaunay struct dwc2_core_params *p = &hsotg->params; 216d8fae8b9SAmelie Delaunay 217d8fae8b9SAmelie Delaunay p->host_rx_fifo_size = 622; 218d8fae8b9SAmelie Delaunay p->host_nperio_tx_fifo_size = 128; 219d8fae8b9SAmelie Delaunay p->host_perio_tx_fifo_size = 256; 220d8fae8b9SAmelie Delaunay } 221d8fae8b9SAmelie Delaunay 222a415083aSAmelie Delaunay static void dwc2_set_stm32mp15_fsotg_params(struct dwc2_hsotg *hsotg) 223a415083aSAmelie Delaunay { 224a415083aSAmelie Delaunay struct dwc2_core_params *p = &hsotg->params; 225a415083aSAmelie Delaunay 226f5c8a6cbSFabrice Gasnier p->otg_caps.hnp_support = false; 227f5c8a6cbSFabrice Gasnier p->otg_caps.srp_support = false; 2289e894ee3SFabrice Gasnier p->otg_caps.otg_rev = 0x200; 229a415083aSAmelie Delaunay p->speed = DWC2_SPEED_PARAM_FULL; 230a415083aSAmelie Delaunay p->host_rx_fifo_size = 128; 231a415083aSAmelie Delaunay p->host_nperio_tx_fifo_size = 96; 232a415083aSAmelie Delaunay p->host_perio_tx_fifo_size = 96; 233a415083aSAmelie Delaunay p->max_packet_count = 256; 234a415083aSAmelie Delaunay p->phy_type = DWC2_PHY_TYPE_PARAM_FS; 235a415083aSAmelie Delaunay p->i2c_enable = false; 236a415083aSAmelie Delaunay p->activate_stm_fs_transceiver = true; 237a415083aSAmelie Delaunay p->activate_stm_id_vb_detection = true; 2382979ee7aSAmelie Delaunay p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT; 239a415083aSAmelie Delaunay p->power_down = DWC2_POWER_DOWN_PARAM_NONE; 240f228cb27SAmelie Delaunay p->host_support_fs_ls_low_power = true; 241f228cb27SAmelie Delaunay p->host_ls_low_power_phy_clk = true; 242a415083aSAmelie Delaunay } 243a415083aSAmelie Delaunay 244a415083aSAmelie Delaunay static void dwc2_set_stm32mp15_hsotg_params(struct dwc2_hsotg *hsotg) 245a415083aSAmelie Delaunay { 246a415083aSAmelie Delaunay struct dwc2_core_params *p = &hsotg->params; 247a415083aSAmelie Delaunay 248f5c8a6cbSFabrice Gasnier p->otg_caps.hnp_support = false; 249f5c8a6cbSFabrice Gasnier p->otg_caps.srp_support = false; 2509e894ee3SFabrice Gasnier p->otg_caps.otg_rev = 0x200; 251d58ba480SAmelie Delaunay p->activate_stm_id_vb_detection = !device_property_read_bool(hsotg->dev, "usb-role-switch"); 252a415083aSAmelie Delaunay p->host_rx_fifo_size = 440; 253a415083aSAmelie Delaunay p->host_nperio_tx_fifo_size = 256; 254a415083aSAmelie Delaunay p->host_perio_tx_fifo_size = 256; 2552979ee7aSAmelie Delaunay p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT; 256a415083aSAmelie Delaunay p->power_down = DWC2_POWER_DOWN_PARAM_NONE; 25753febc95SAmelie Delaunay p->lpm = false; 25853febc95SAmelie Delaunay p->lpm_clock_gating = false; 25953febc95SAmelie Delaunay p->besl = false; 26053febc95SAmelie Delaunay p->hird_threshold_en = false; 261a415083aSAmelie Delaunay } 262a415083aSAmelie Delaunay 263323230efSJohn Youn const struct of_device_id dwc2_of_match_table[] = { 2647de1debcSJohn Youn { .compatible = "brcm,bcm2835-usb", .data = dwc2_set_bcm_params }, 2657de1debcSJohn Youn { .compatible = "hisilicon,hi6220-usb", .data = dwc2_set_his_params }, 266*d712b725S周琰杰 (Zhou Yanjie) { .compatible = "ingenic,jz4775-otg", .data = dwc2_set_jz4775_params }, 267*d712b725S周琰杰 (Zhou Yanjie) { .compatible = "ingenic,jz4780-otg", .data = dwc2_set_jz4775_params }, 268*d712b725S周琰杰 (Zhou Yanjie) { .compatible = "ingenic,x1000-otg", .data = dwc2_set_jz4775_params }, 269*d712b725S周琰杰 (Zhou Yanjie) { .compatible = "ingenic,x1600-otg", .data = dwc2_set_x1600_params }, 270*d712b725S周琰杰 (Zhou Yanjie) { .compatible = "ingenic,x1700-otg", .data = dwc2_set_x1600_params }, 271*d712b725S周琰杰 (Zhou Yanjie) { .compatible = "ingenic,x1830-otg", .data = dwc2_set_x1600_params }, 272*d712b725S周琰杰 (Zhou Yanjie) { .compatible = "ingenic,x2000-otg", .data = dwc2_set_x2000_params }, 2737de1debcSJohn Youn { .compatible = "rockchip,rk3066-usb", .data = dwc2_set_rk_params }, 2747de1debcSJohn Youn { .compatible = "lantiq,arx100-usb", .data = dwc2_set_ltq_params }, 2757de1debcSJohn Youn { .compatible = "lantiq,xrx200-usb", .data = dwc2_set_ltq_params }, 2767de1debcSJohn Youn { .compatible = "snps,dwc2" }, 27735a60541SMarek Szyprowski { .compatible = "samsung,s3c6400-hsotg", 27835a60541SMarek Szyprowski .data = dwc2_set_s3c6400_params }, 27955b644fdSMartin Blumenstingl { .compatible = "amlogic,meson8-usb", 28055b644fdSMartin Blumenstingl .data = dwc2_set_amlogic_params }, 2817de1debcSJohn Youn { .compatible = "amlogic,meson8b-usb", 2827de1debcSJohn Youn .data = dwc2_set_amlogic_params }, 2837de1debcSJohn Youn { .compatible = "amlogic,meson-gxbb-usb", 2847de1debcSJohn Youn .data = dwc2_set_amlogic_params }, 285fc4e326eSNeil Armstrong { .compatible = "amlogic,meson-g12a-usb", 286fc4e326eSNeil Armstrong .data = dwc2_set_amlogic_g12a_params }, 2877de1debcSJohn Youn { .compatible = "amcc,dwc-otg", .data = dwc2_set_amcc_params }, 2880abe3863SChristian Lamparter { .compatible = "apm,apm82181-dwc-otg", .data = dwc2_set_amcc_params }, 289e35b1350SBruno Herrera { .compatible = "st,stm32f4x9-fsotg", 290e35b1350SBruno Herrera .data = dwc2_set_stm32f4x9_fsotg_params }, 291e35b1350SBruno Herrera { .compatible = "st,stm32f4x9-hsotg" }, 2921a149e35SAmelie Delaunay { .compatible = "st,stm32f7-hsotg", 2931a149e35SAmelie Delaunay .data = dwc2_set_stm32f7_hsotg_params }, 294a415083aSAmelie Delaunay { .compatible = "st,stm32mp15-fsotg", 295a415083aSAmelie Delaunay .data = dwc2_set_stm32mp15_fsotg_params }, 296a415083aSAmelie Delaunay { .compatible = "st,stm32mp15-hsotg", 297a415083aSAmelie Delaunay .data = dwc2_set_stm32mp15_hsotg_params }, 2983d8d3504SDinh Nguyen { .compatible = "intel,socfpga-agilex-hsotg", 2993d8d3504SDinh Nguyen .data = dwc2_set_socfpga_agilex_params }, 300323230efSJohn Youn {}, 301323230efSJohn Youn }; 302323230efSJohn Youn MODULE_DEVICE_TABLE(of, dwc2_of_match_table); 303323230efSJohn Youn 3042e5db2c0SJeremy Linton const struct acpi_device_id dwc2_acpi_match[] = { 3052e5db2c0SJeremy Linton { "BCM2848", (kernel_ulong_t)dwc2_set_bcm_params }, 3062e5db2c0SJeremy Linton { }, 3072e5db2c0SJeremy Linton }; 3082e5db2c0SJeremy Linton MODULE_DEVICE_TABLE(acpi, dwc2_acpi_match); 3092e5db2c0SJeremy Linton 310245977c9SJohn Youn static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg) 31105ee799fSJohn Youn { 312323230efSJohn Youn switch (hsotg->hw_params.op_mode) { 313323230efSJohn Youn case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE: 314f5c8a6cbSFabrice Gasnier hsotg->params.otg_caps.hnp_support = true; 315f5c8a6cbSFabrice Gasnier hsotg->params.otg_caps.srp_support = true; 316323230efSJohn Youn break; 317323230efSJohn Youn case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE: 318323230efSJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE: 319323230efSJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST: 320f5c8a6cbSFabrice Gasnier hsotg->params.otg_caps.hnp_support = false; 321f5c8a6cbSFabrice Gasnier hsotg->params.otg_caps.srp_support = true; 322323230efSJohn Youn break; 323323230efSJohn Youn default: 324f5c8a6cbSFabrice Gasnier hsotg->params.otg_caps.hnp_support = false; 325f5c8a6cbSFabrice Gasnier hsotg->params.otg_caps.srp_support = false; 326323230efSJohn Youn break; 327323230efSJohn Youn } 328323230efSJohn Youn } 329323230efSJohn Youn 330245977c9SJohn Youn static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg) 331323230efSJohn Youn { 332245977c9SJohn Youn int val; 333245977c9SJohn Youn u32 hs_phy_type = hsotg->hw_params.hs_phy_type; 334323230efSJohn Youn 335323230efSJohn Youn val = DWC2_PHY_TYPE_PARAM_FS; 336323230efSJohn Youn if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) { 337323230efSJohn Youn if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI || 338323230efSJohn Youn hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI) 339323230efSJohn Youn val = DWC2_PHY_TYPE_PARAM_UTMI; 340323230efSJohn Youn else 341323230efSJohn Youn val = DWC2_PHY_TYPE_PARAM_ULPI; 342323230efSJohn Youn } 343245977c9SJohn Youn 344245977c9SJohn Youn if (dwc2_is_fs_iot(hsotg)) 345245977c9SJohn Youn hsotg->params.phy_type = DWC2_PHY_TYPE_PARAM_FS; 346323230efSJohn Youn 347bea8e86cSJohn Youn hsotg->params.phy_type = val; 348323230efSJohn Youn } 349323230efSJohn Youn 350245977c9SJohn Youn static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg) 351323230efSJohn Youn { 352245977c9SJohn Youn int val; 353323230efSJohn Youn 354245977c9SJohn Youn val = hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS ? 355323230efSJohn Youn DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH; 356245977c9SJohn Youn 357245977c9SJohn Youn if (dwc2_is_fs_iot(hsotg)) 358245977c9SJohn Youn val = DWC2_SPEED_PARAM_FULL; 359245977c9SJohn Youn 360245977c9SJohn Youn if (dwc2_is_hs_iot(hsotg)) 361245977c9SJohn Youn val = DWC2_SPEED_PARAM_HIGH; 362323230efSJohn Youn 363bea8e86cSJohn Youn hsotg->params.speed = val; 364323230efSJohn Youn } 365323230efSJohn Youn 366245977c9SJohn Youn static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg) 367323230efSJohn Youn { 368245977c9SJohn Youn int val; 369323230efSJohn Youn 370323230efSJohn Youn val = (hsotg->hw_params.utmi_phy_data_width == 371323230efSJohn Youn GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16; 372323230efSJohn Youn 37342de8afcSJules Maselbas if (hsotg->phy) { 37442de8afcSJules Maselbas /* 37542de8afcSJules Maselbas * If using the generic PHY framework, check if the PHY bus 37642de8afcSJules Maselbas * width is 8-bit and set the phyif appropriately. 37742de8afcSJules Maselbas */ 37842de8afcSJules Maselbas if (phy_get_bus_width(hsotg->phy) == 8) 37942de8afcSJules Maselbas val = 8; 38042de8afcSJules Maselbas } 38142de8afcSJules Maselbas 382bea8e86cSJohn Youn hsotg->params.phy_utmi_width = val; 383323230efSJohn Youn } 384323230efSJohn Youn 38505ee799fSJohn Youn static void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg) 38605ee799fSJohn Youn { 38705ee799fSJohn Youn struct dwc2_core_params *p = &hsotg->params; 388c138ecfaSSevak Arakelyan int depth_average; 389c138ecfaSSevak Arakelyan int fifo_count; 390c138ecfaSSevak Arakelyan int i; 391c138ecfaSSevak Arakelyan 392c138ecfaSSevak Arakelyan fifo_count = dwc2_hsotg_tx_fifo_count(hsotg); 39305ee799fSJohn Youn 394245977c9SJohn Youn memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size)); 395c138ecfaSSevak Arakelyan depth_average = dwc2_hsotg_tx_fifo_average_depth(hsotg); 396c138ecfaSSevak Arakelyan for (i = 1; i <= fifo_count; i++) 397c138ecfaSSevak Arakelyan p->g_tx_fifo_size[i] = depth_average; 3989962b62fSJohn Youn } 3999962b62fSJohn Youn 40003ea6d6eSJohn Youn static void dwc2_set_param_power_down(struct dwc2_hsotg *hsotg) 40103ea6d6eSJohn Youn { 40203ea6d6eSJohn Youn int val; 40303ea6d6eSJohn Youn 40403ea6d6eSJohn Youn if (hsotg->hw_params.hibernation) 40507d9878fSJisheng Zhang val = DWC2_POWER_DOWN_PARAM_HIBERNATION; 40603ea6d6eSJohn Youn else if (hsotg->hw_params.power_optimized) 40707d9878fSJisheng Zhang val = DWC2_POWER_DOWN_PARAM_PARTIAL; 40803ea6d6eSJohn Youn else 40907d9878fSJisheng Zhang val = DWC2_POWER_DOWN_PARAM_NONE; 41003ea6d6eSJohn Youn 41103ea6d6eSJohn Youn hsotg->params.power_down = val; 41203ea6d6eSJohn Youn } 41303ea6d6eSJohn Youn 41428b5c129SMinas Harutyunyan static void dwc2_set_param_lpm(struct dwc2_hsotg *hsotg) 41528b5c129SMinas Harutyunyan { 41628b5c129SMinas Harutyunyan struct dwc2_core_params *p = &hsotg->params; 41728b5c129SMinas Harutyunyan 41828b5c129SMinas Harutyunyan p->lpm = hsotg->hw_params.lpm_mode; 41928b5c129SMinas Harutyunyan if (p->lpm) { 42028b5c129SMinas Harutyunyan p->lpm_clock_gating = true; 42128b5c129SMinas Harutyunyan p->besl = true; 42228b5c129SMinas Harutyunyan p->hird_threshold_en = true; 42328b5c129SMinas Harutyunyan p->hird_threshold = 4; 42428b5c129SMinas Harutyunyan } else { 42528b5c129SMinas Harutyunyan p->lpm_clock_gating = false; 42628b5c129SMinas Harutyunyan p->besl = false; 42728b5c129SMinas Harutyunyan p->hird_threshold_en = false; 42828b5c129SMinas Harutyunyan } 42928b5c129SMinas Harutyunyan } 43028b5c129SMinas Harutyunyan 43105ee799fSJohn Youn /** 432245977c9SJohn Youn * dwc2_set_default_params() - Set all core parameters to their 433245977c9SJohn Youn * auto-detected default values. 4346fb914d7SGrigor Tovmasyan * 4356fb914d7SGrigor Tovmasyan * @hsotg: Programming view of the DWC_otg controller 4366fb914d7SGrigor Tovmasyan * 437323230efSJohn Youn */ 438245977c9SJohn Youn static void dwc2_set_default_params(struct dwc2_hsotg *hsotg) 439323230efSJohn Youn { 44005ee799fSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 44105ee799fSJohn Youn struct dwc2_core_params *p = &hsotg->params; 4426b66ce51SJohn Youn bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH); 443323230efSJohn Youn 444245977c9SJohn Youn dwc2_set_param_otg_cap(hsotg); 445245977c9SJohn Youn dwc2_set_param_phy_type(hsotg); 446245977c9SJohn Youn dwc2_set_param_speed(hsotg); 447245977c9SJohn Youn dwc2_set_param_phy_utmi_width(hsotg); 44803ea6d6eSJohn Youn dwc2_set_param_power_down(hsotg); 44928b5c129SMinas Harutyunyan dwc2_set_param_lpm(hsotg); 450245977c9SJohn Youn p->phy_ulpi_ddr = false; 451245977c9SJohn Youn p->phy_ulpi_ext_vbus = false; 452245977c9SJohn Youn 453245977c9SJohn Youn p->enable_dynamic_fifo = hw->enable_dynamic_fifo; 454245977c9SJohn Youn p->en_multiple_tx_fifo = hw->en_multiple_tx_fifo; 455245977c9SJohn Youn p->i2c_enable = hw->i2c_enable; 45666e77a24SRazmik Karapetyan p->acg_enable = hw->acg_enable; 457245977c9SJohn Youn p->ulpi_fs_ls = false; 458245977c9SJohn Youn p->ts_dline = false; 459245977c9SJohn Youn p->reload_ctl = (hw->snpsid >= DWC2_CORE_REV_2_92a); 460245977c9SJohn Youn p->uframe_sched = true; 461245977c9SJohn Youn p->external_id_pin_ctl = false; 462b43ebc96SGrigor Tovmasyan p->ipg_isoc_en = false; 463ca531bc2SGrigor Tovmasyan p->service_interval = false; 464245977c9SJohn Youn p->max_packet_count = hw->max_packet_count; 465245977c9SJohn Youn p->max_transfer_size = hw->max_transfer_size; 4661b52d2faSRazmik Karapetyan p->ahbcfg = GAHBCFG_HBSTLEN_INCR << GAHBCFG_HBSTLEN_SHIFT; 467f3a61e4eSGrigor Tovmasyan p->ref_clk_per = 33333; 468f3a61e4eSGrigor Tovmasyan p->sof_cnt_wkup_alert = 100; 469245977c9SJohn Youn 4706b66ce51SJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_HOST) || 4716b66ce51SJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 472245977c9SJohn Youn p->host_dma = dma_capable; 473245977c9SJohn Youn p->dma_desc_enable = false; 474245977c9SJohn Youn p->dma_desc_fs_enable = false; 475245977c9SJohn Youn p->host_support_fs_ls_low_power = false; 476245977c9SJohn Youn p->host_ls_low_power_phy_clk = false; 477245977c9SJohn Youn p->host_channels = hw->host_channels; 478245977c9SJohn Youn p->host_rx_fifo_size = hw->rx_fifo_size; 479245977c9SJohn Youn p->host_nperio_tx_fifo_size = hw->host_nperio_tx_fifo_size; 480245977c9SJohn Youn p->host_perio_tx_fifo_size = hw->host_perio_tx_fifo_size; 4816b66ce51SJohn Youn } 4826b66ce51SJohn Youn 48305ee799fSJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) || 48405ee799fSJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 485245977c9SJohn Youn p->g_dma = dma_capable; 486245977c9SJohn Youn p->g_dma_desc = hw->dma_desc_enable; 48705ee799fSJohn Youn 48805ee799fSJohn Youn /* 48905ee799fSJohn Youn * The values for g_rx_fifo_size (2048) and 49005ee799fSJohn Youn * g_np_tx_fifo_size (1024) come from the legacy s3c 49105ee799fSJohn Youn * gadget driver. These defaults have been hard-coded 49205ee799fSJohn Youn * for some time so many platforms depend on these 49305ee799fSJohn Youn * values. Leave them as defaults for now and only 49405ee799fSJohn Youn * auto-detect if the hardware does not support the 49505ee799fSJohn Youn * default. 49605ee799fSJohn Youn */ 497245977c9SJohn Youn p->g_rx_fifo_size = 2048; 498245977c9SJohn Youn p->g_np_tx_fifo_size = 1024; 49905ee799fSJohn Youn dwc2_set_param_tx_fifo_sizes(hsotg); 50005ee799fSJohn Youn } 501323230efSJohn Youn } 502323230efSJohn Youn 503f9f93cbbSJohn Youn /** 504f9f93cbbSJohn Youn * dwc2_get_device_properties() - Read in device properties. 505f9f93cbbSJohn Youn * 5066fb914d7SGrigor Tovmasyan * @hsotg: Programming view of the DWC_otg controller 5076fb914d7SGrigor Tovmasyan * 508f9f93cbbSJohn Youn * Read in the device properties and adjust core parameters if needed. 509f9f93cbbSJohn Youn */ 510f9f93cbbSJohn Youn static void dwc2_get_device_properties(struct dwc2_hsotg *hsotg) 511f9f93cbbSJohn Youn { 512f9f93cbbSJohn Youn struct dwc2_core_params *p = &hsotg->params; 513f9f93cbbSJohn Youn int num; 514f9f93cbbSJohn Youn 515f9f93cbbSJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) || 516f9f93cbbSJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 517f9f93cbbSJohn Youn device_property_read_u32(hsotg->dev, "g-rx-fifo-size", 518f9f93cbbSJohn Youn &p->g_rx_fifo_size); 519f9f93cbbSJohn Youn 520f9f93cbbSJohn Youn device_property_read_u32(hsotg->dev, "g-np-tx-fifo-size", 521f9f93cbbSJohn Youn &p->g_np_tx_fifo_size); 522f9f93cbbSJohn Youn 52307e803ecSAndy Shevchenko num = device_property_count_u32(hsotg->dev, "g-tx-fifo-size"); 524f9f93cbbSJohn Youn if (num > 0) { 525f9f93cbbSJohn Youn num = min(num, 15); 526f9f93cbbSJohn Youn memset(p->g_tx_fifo_size, 0, 527f9f93cbbSJohn Youn sizeof(p->g_tx_fifo_size)); 528f9f93cbbSJohn Youn device_property_read_u32_array(hsotg->dev, 529f9f93cbbSJohn Youn "g-tx-fifo-size", 530f9f93cbbSJohn Youn &p->g_tx_fifo_size[1], 531f9f93cbbSJohn Youn num); 532f9f93cbbSJohn Youn } 533f5c8a6cbSFabrice Gasnier 534f5c8a6cbSFabrice Gasnier of_usb_update_otg_caps(hsotg->dev->of_node, &p->otg_caps); 535f9f93cbbSJohn Youn } 536b11633c4SDinh Nguyen 537b11633c4SDinh Nguyen if (of_find_property(hsotg->dev->of_node, "disable-over-current", NULL)) 538b11633c4SDinh Nguyen p->oc_disable = true; 539f9f93cbbSJohn Youn } 540f9f93cbbSJohn Youn 541d936e666SJohn Youn static void dwc2_check_param_otg_cap(struct dwc2_hsotg *hsotg) 542d936e666SJohn Youn { 543d936e666SJohn Youn int valid = 1; 544d936e666SJohn Youn 545f5c8a6cbSFabrice Gasnier if (hsotg->params.otg_caps.hnp_support && hsotg->params.otg_caps.srp_support) { 546f5c8a6cbSFabrice Gasnier /* check HNP && SRP capable */ 547d936e666SJohn Youn if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE) 548d936e666SJohn Youn valid = 0; 549f5c8a6cbSFabrice Gasnier } else if (!hsotg->params.otg_caps.hnp_support) { 550f5c8a6cbSFabrice Gasnier /* check SRP only capable */ 551f5c8a6cbSFabrice Gasnier if (hsotg->params.otg_caps.srp_support) { 552d936e666SJohn Youn switch (hsotg->hw_params.op_mode) { 553d936e666SJohn Youn case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE: 554d936e666SJohn Youn case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE: 555d936e666SJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE: 556d936e666SJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST: 557d936e666SJohn Youn break; 558d936e666SJohn Youn default: 559d936e666SJohn Youn valid = 0; 560d936e666SJohn Youn break; 561d936e666SJohn Youn } 562f5c8a6cbSFabrice Gasnier } 563f5c8a6cbSFabrice Gasnier /* else: NO HNP && NO SRP capable: always valid */ 564f5c8a6cbSFabrice Gasnier } else { 565d936e666SJohn Youn valid = 0; 566d936e666SJohn Youn } 567d936e666SJohn Youn 568d936e666SJohn Youn if (!valid) 569d936e666SJohn Youn dwc2_set_param_otg_cap(hsotg); 570d936e666SJohn Youn } 571d936e666SJohn Youn 572d936e666SJohn Youn static void dwc2_check_param_phy_type(struct dwc2_hsotg *hsotg) 573d936e666SJohn Youn { 574d936e666SJohn Youn int valid = 0; 575d936e666SJohn Youn u32 hs_phy_type; 576d936e666SJohn Youn u32 fs_phy_type; 577d936e666SJohn Youn 578d936e666SJohn Youn hs_phy_type = hsotg->hw_params.hs_phy_type; 579d936e666SJohn Youn fs_phy_type = hsotg->hw_params.fs_phy_type; 580d936e666SJohn Youn 581d936e666SJohn Youn switch (hsotg->params.phy_type) { 582d936e666SJohn Youn case DWC2_PHY_TYPE_PARAM_FS: 583d936e666SJohn Youn if (fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED) 584d936e666SJohn Youn valid = 1; 585d936e666SJohn Youn break; 586d936e666SJohn Youn case DWC2_PHY_TYPE_PARAM_UTMI: 587d936e666SJohn Youn if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) || 588d936e666SJohn Youn (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)) 589d936e666SJohn Youn valid = 1; 590d936e666SJohn Youn break; 591d936e666SJohn Youn case DWC2_PHY_TYPE_PARAM_ULPI: 592d936e666SJohn Youn if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) || 593d936e666SJohn Youn (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)) 594d936e666SJohn Youn valid = 1; 595d936e666SJohn Youn break; 596d936e666SJohn Youn default: 597d936e666SJohn Youn break; 598d936e666SJohn Youn } 599d936e666SJohn Youn 600d936e666SJohn Youn if (!valid) 601d936e666SJohn Youn dwc2_set_param_phy_type(hsotg); 602d936e666SJohn Youn } 603d936e666SJohn Youn 604d936e666SJohn Youn static void dwc2_check_param_speed(struct dwc2_hsotg *hsotg) 605d936e666SJohn Youn { 606d936e666SJohn Youn int valid = 1; 607d936e666SJohn Youn int phy_type = hsotg->params.phy_type; 608d936e666SJohn Youn int speed = hsotg->params.speed; 609d936e666SJohn Youn 610d936e666SJohn Youn switch (speed) { 611d936e666SJohn Youn case DWC2_SPEED_PARAM_HIGH: 612d936e666SJohn Youn if ((hsotg->params.speed == DWC2_SPEED_PARAM_HIGH) && 613d936e666SJohn Youn (phy_type == DWC2_PHY_TYPE_PARAM_FS)) 614d936e666SJohn Youn valid = 0; 615d936e666SJohn Youn break; 616d936e666SJohn Youn case DWC2_SPEED_PARAM_FULL: 617d936e666SJohn Youn case DWC2_SPEED_PARAM_LOW: 618d936e666SJohn Youn break; 619d936e666SJohn Youn default: 620d936e666SJohn Youn valid = 0; 621d936e666SJohn Youn break; 622d936e666SJohn Youn } 623d936e666SJohn Youn 624d936e666SJohn Youn if (!valid) 625d936e666SJohn Youn dwc2_set_param_speed(hsotg); 626d936e666SJohn Youn } 627d936e666SJohn Youn 628d936e666SJohn Youn static void dwc2_check_param_phy_utmi_width(struct dwc2_hsotg *hsotg) 629d936e666SJohn Youn { 630d936e666SJohn Youn int valid = 0; 631d936e666SJohn Youn int param = hsotg->params.phy_utmi_width; 632d936e666SJohn Youn int width = hsotg->hw_params.utmi_phy_data_width; 633d936e666SJohn Youn 634d936e666SJohn Youn switch (width) { 635d936e666SJohn Youn case GHWCFG4_UTMI_PHY_DATA_WIDTH_8: 636d936e666SJohn Youn valid = (param == 8); 637d936e666SJohn Youn break; 638d936e666SJohn Youn case GHWCFG4_UTMI_PHY_DATA_WIDTH_16: 639d936e666SJohn Youn valid = (param == 16); 640d936e666SJohn Youn break; 641d936e666SJohn Youn case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16: 642d936e666SJohn Youn valid = (param == 8 || param == 16); 643d936e666SJohn Youn break; 644d936e666SJohn Youn } 645d936e666SJohn Youn 646d936e666SJohn Youn if (!valid) 647d936e666SJohn Youn dwc2_set_param_phy_utmi_width(hsotg); 648d936e666SJohn Youn } 649d936e666SJohn Youn 650631a2310SVardan Mikayelyan static void dwc2_check_param_power_down(struct dwc2_hsotg *hsotg) 651631a2310SVardan Mikayelyan { 652631a2310SVardan Mikayelyan int param = hsotg->params.power_down; 653631a2310SVardan Mikayelyan 654631a2310SVardan Mikayelyan switch (param) { 655631a2310SVardan Mikayelyan case DWC2_POWER_DOWN_PARAM_NONE: 656631a2310SVardan Mikayelyan break; 657631a2310SVardan Mikayelyan case DWC2_POWER_DOWN_PARAM_PARTIAL: 658631a2310SVardan Mikayelyan if (hsotg->hw_params.power_optimized) 659631a2310SVardan Mikayelyan break; 660631a2310SVardan Mikayelyan dev_dbg(hsotg->dev, 661631a2310SVardan Mikayelyan "Partial power down isn't supported by HW\n"); 662631a2310SVardan Mikayelyan param = DWC2_POWER_DOWN_PARAM_NONE; 663631a2310SVardan Mikayelyan break; 664631a2310SVardan Mikayelyan case DWC2_POWER_DOWN_PARAM_HIBERNATION: 665631a2310SVardan Mikayelyan if (hsotg->hw_params.hibernation) 666631a2310SVardan Mikayelyan break; 667631a2310SVardan Mikayelyan dev_dbg(hsotg->dev, 668631a2310SVardan Mikayelyan "Hibernation isn't supported by HW\n"); 669631a2310SVardan Mikayelyan param = DWC2_POWER_DOWN_PARAM_NONE; 670631a2310SVardan Mikayelyan break; 671631a2310SVardan Mikayelyan default: 672631a2310SVardan Mikayelyan dev_err(hsotg->dev, 673631a2310SVardan Mikayelyan "%s: Invalid parameter power_down=%d\n", 674631a2310SVardan Mikayelyan __func__, param); 675631a2310SVardan Mikayelyan param = DWC2_POWER_DOWN_PARAM_NONE; 676631a2310SVardan Mikayelyan break; 677631a2310SVardan Mikayelyan } 678631a2310SVardan Mikayelyan 679631a2310SVardan Mikayelyan hsotg->params.power_down = param; 680631a2310SVardan Mikayelyan } 681631a2310SVardan Mikayelyan 6823c6aea73SSevak Arakelyan static void dwc2_check_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg) 6833c6aea73SSevak Arakelyan { 6843c6aea73SSevak Arakelyan int fifo_count; 6853c6aea73SSevak Arakelyan int fifo; 6863c6aea73SSevak Arakelyan int min; 6873c6aea73SSevak Arakelyan u32 total = 0; 6883c6aea73SSevak Arakelyan u32 dptxfszn; 6893c6aea73SSevak Arakelyan 6903c6aea73SSevak Arakelyan fifo_count = dwc2_hsotg_tx_fifo_count(hsotg); 6913c6aea73SSevak Arakelyan min = hsotg->hw_params.en_multiple_tx_fifo ? 16 : 4; 6923c6aea73SSevak Arakelyan 6933c6aea73SSevak Arakelyan for (fifo = 1; fifo <= fifo_count; fifo++) 6943c6aea73SSevak Arakelyan total += hsotg->params.g_tx_fifo_size[fifo]; 6953c6aea73SSevak Arakelyan 6963c6aea73SSevak Arakelyan if (total > dwc2_hsotg_tx_fifo_total_depth(hsotg) || !total) { 6973c6aea73SSevak Arakelyan dev_warn(hsotg->dev, "%s: Invalid parameter g-tx-fifo-size, setting to default average\n", 6983c6aea73SSevak Arakelyan __func__); 6993c6aea73SSevak Arakelyan dwc2_set_param_tx_fifo_sizes(hsotg); 7003c6aea73SSevak Arakelyan } 7013c6aea73SSevak Arakelyan 7023c6aea73SSevak Arakelyan for (fifo = 1; fifo <= fifo_count; fifo++) { 7039273083aSMinas Harutyunyan dptxfszn = hsotg->hw_params.g_tx_fifo_size[fifo]; 7043c6aea73SSevak Arakelyan 7053c6aea73SSevak Arakelyan if (hsotg->params.g_tx_fifo_size[fifo] < min || 7063c6aea73SSevak Arakelyan hsotg->params.g_tx_fifo_size[fifo] > dptxfszn) { 7073c6aea73SSevak Arakelyan dev_warn(hsotg->dev, "%s: Invalid parameter g_tx_fifo_size[%d]=%d\n", 7083c6aea73SSevak Arakelyan __func__, fifo, 7093c6aea73SSevak Arakelyan hsotg->params.g_tx_fifo_size[fifo]); 7103c6aea73SSevak Arakelyan hsotg->params.g_tx_fifo_size[fifo] = dptxfszn; 7113c6aea73SSevak Arakelyan } 7123c6aea73SSevak Arakelyan } 7133c6aea73SSevak Arakelyan } 7143c6aea73SSevak Arakelyan 715d936e666SJohn Youn #define CHECK_RANGE(_param, _min, _max, _def) do { \ 71647265c06SGrigor Tovmasyan if ((int)(hsotg->params._param) < (_min) || \ 717d936e666SJohn Youn (hsotg->params._param) > (_max)) { \ 718d936e666SJohn Youn dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \ 719d936e666SJohn Youn __func__, #_param, hsotg->params._param); \ 720d936e666SJohn Youn hsotg->params._param = (_def); \ 721d936e666SJohn Youn } \ 722d936e666SJohn Youn } while (0) 723d936e666SJohn Youn 724d936e666SJohn Youn #define CHECK_BOOL(_param, _check) do { \ 725d936e666SJohn Youn if (hsotg->params._param && !(_check)) { \ 726d936e666SJohn Youn dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \ 727d936e666SJohn Youn __func__, #_param, hsotg->params._param); \ 728d936e666SJohn Youn hsotg->params._param = false; \ 729d936e666SJohn Youn } \ 730d936e666SJohn Youn } while (0) 731d936e666SJohn Youn 732d936e666SJohn Youn static void dwc2_check_params(struct dwc2_hsotg *hsotg) 733d936e666SJohn Youn { 734d936e666SJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 735d936e666SJohn Youn struct dwc2_core_params *p = &hsotg->params; 736d936e666SJohn Youn bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH); 737d936e666SJohn Youn 738d936e666SJohn Youn dwc2_check_param_otg_cap(hsotg); 739d936e666SJohn Youn dwc2_check_param_phy_type(hsotg); 740d936e666SJohn Youn dwc2_check_param_speed(hsotg); 741d936e666SJohn Youn dwc2_check_param_phy_utmi_width(hsotg); 742631a2310SVardan Mikayelyan dwc2_check_param_power_down(hsotg); 743d936e666SJohn Youn CHECK_BOOL(enable_dynamic_fifo, hw->enable_dynamic_fifo); 744d936e666SJohn Youn CHECK_BOOL(en_multiple_tx_fifo, hw->en_multiple_tx_fifo); 745d936e666SJohn Youn CHECK_BOOL(i2c_enable, hw->i2c_enable); 746b43ebc96SGrigor Tovmasyan CHECK_BOOL(ipg_isoc_en, hw->ipg_isoc_en); 74766e77a24SRazmik Karapetyan CHECK_BOOL(acg_enable, hw->acg_enable); 748d936e666SJohn Youn CHECK_BOOL(reload_ctl, (hsotg->hw_params.snpsid > DWC2_CORE_REV_2_92a)); 7496f80b6deSSevak Arakelyan CHECK_BOOL(lpm, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_80a)); 7506f80b6deSSevak Arakelyan CHECK_BOOL(lpm, hw->lpm_mode); 7516f80b6deSSevak Arakelyan CHECK_BOOL(lpm_clock_gating, hsotg->params.lpm); 7526f80b6deSSevak Arakelyan CHECK_BOOL(besl, hsotg->params.lpm); 7536f80b6deSSevak Arakelyan CHECK_BOOL(besl, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_3_00a)); 7546f80b6deSSevak Arakelyan CHECK_BOOL(hird_threshold_en, hsotg->params.lpm); 7556f80b6deSSevak Arakelyan CHECK_RANGE(hird_threshold, 0, hsotg->params.besl ? 12 : 7, 0); 756ca531bc2SGrigor Tovmasyan CHECK_BOOL(service_interval, hw->service_interval_mode); 757d936e666SJohn Youn CHECK_RANGE(max_packet_count, 758d936e666SJohn Youn 15, hw->max_packet_count, 759d936e666SJohn Youn hw->max_packet_count); 760d936e666SJohn Youn CHECK_RANGE(max_transfer_size, 761d936e666SJohn Youn 2047, hw->max_transfer_size, 762d936e666SJohn Youn hw->max_transfer_size); 763d936e666SJohn Youn 764d936e666SJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_HOST) || 765d936e666SJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 766d936e666SJohn Youn CHECK_BOOL(host_dma, dma_capable); 767d936e666SJohn Youn CHECK_BOOL(dma_desc_enable, p->host_dma); 768d936e666SJohn Youn CHECK_BOOL(dma_desc_fs_enable, p->dma_desc_enable); 769d936e666SJohn Youn CHECK_BOOL(host_ls_low_power_phy_clk, 770d936e666SJohn Youn p->phy_type == DWC2_PHY_TYPE_PARAM_FS); 771d936e666SJohn Youn CHECK_RANGE(host_channels, 772d936e666SJohn Youn 1, hw->host_channels, 773d936e666SJohn Youn hw->host_channels); 774d936e666SJohn Youn CHECK_RANGE(host_rx_fifo_size, 775d936e666SJohn Youn 16, hw->rx_fifo_size, 776d936e666SJohn Youn hw->rx_fifo_size); 777d936e666SJohn Youn CHECK_RANGE(host_nperio_tx_fifo_size, 778d936e666SJohn Youn 16, hw->host_nperio_tx_fifo_size, 779d936e666SJohn Youn hw->host_nperio_tx_fifo_size); 780d936e666SJohn Youn CHECK_RANGE(host_perio_tx_fifo_size, 781d936e666SJohn Youn 16, hw->host_perio_tx_fifo_size, 782d936e666SJohn Youn hw->host_perio_tx_fifo_size); 783d936e666SJohn Youn } 784d936e666SJohn Youn 785d936e666SJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) || 786d936e666SJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 787d936e666SJohn Youn CHECK_BOOL(g_dma, dma_capable); 788d936e666SJohn Youn CHECK_BOOL(g_dma_desc, (p->g_dma && hw->dma_desc_enable)); 789d936e666SJohn Youn CHECK_RANGE(g_rx_fifo_size, 790d936e666SJohn Youn 16, hw->rx_fifo_size, 791d936e666SJohn Youn hw->rx_fifo_size); 792d936e666SJohn Youn CHECK_RANGE(g_np_tx_fifo_size, 793d936e666SJohn Youn 16, hw->dev_nperio_tx_fifo_size, 794d936e666SJohn Youn hw->dev_nperio_tx_fifo_size); 7953c6aea73SSevak Arakelyan dwc2_check_param_tx_fifo_sizes(hsotg); 796d936e666SJohn Youn } 797d936e666SJohn Youn } 798d936e666SJohn Youn 799323230efSJohn Youn /* 800323230efSJohn Youn * Gets host hardware parameters. Forces host mode if not currently in 801323230efSJohn Youn * host mode. Should be called immediately after a core soft reset in 802323230efSJohn Youn * order to get the reset values. 803323230efSJohn Youn */ 804323230efSJohn Youn static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg) 805323230efSJohn Youn { 806323230efSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 807323230efSJohn Youn u32 gnptxfsiz; 808323230efSJohn Youn u32 hptxfsiz; 809323230efSJohn Youn 810323230efSJohn Youn if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) 811323230efSJohn Youn return; 812323230efSJohn Youn 81313b1f8e2SVardan Mikayelyan dwc2_force_mode(hsotg, true); 814323230efSJohn Youn 815f25c42b8SGevorg Sahakyan gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ); 816f25c42b8SGevorg Sahakyan hptxfsiz = dwc2_readl(hsotg, HPTXFSIZ); 817323230efSJohn Youn 818323230efSJohn Youn hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >> 819323230efSJohn Youn FIFOSIZE_DEPTH_SHIFT; 820323230efSJohn Youn hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >> 821323230efSJohn Youn FIFOSIZE_DEPTH_SHIFT; 822323230efSJohn Youn } 823323230efSJohn Youn 824323230efSJohn Youn /* 825323230efSJohn Youn * Gets device hardware parameters. Forces device mode if not 826323230efSJohn Youn * currently in device mode. Should be called immediately after a core 827323230efSJohn Youn * soft reset in order to get the reset values. 828323230efSJohn Youn */ 829323230efSJohn Youn static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg) 830323230efSJohn Youn { 831323230efSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 832323230efSJohn Youn u32 gnptxfsiz; 8339273083aSMinas Harutyunyan int fifo, fifo_count; 834323230efSJohn Youn 835323230efSJohn Youn if (hsotg->dr_mode == USB_DR_MODE_HOST) 836323230efSJohn Youn return; 837323230efSJohn Youn 83813b1f8e2SVardan Mikayelyan dwc2_force_mode(hsotg, false); 839323230efSJohn Youn 840f25c42b8SGevorg Sahakyan gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ); 841323230efSJohn Youn 8429273083aSMinas Harutyunyan fifo_count = dwc2_hsotg_tx_fifo_count(hsotg); 8439273083aSMinas Harutyunyan 8449273083aSMinas Harutyunyan for (fifo = 1; fifo <= fifo_count; fifo++) { 8459273083aSMinas Harutyunyan hw->g_tx_fifo_size[fifo] = 846f25c42b8SGevorg Sahakyan (dwc2_readl(hsotg, DPTXFSIZN(fifo)) & 8479273083aSMinas Harutyunyan FIFOSIZE_DEPTH_MASK) >> FIFOSIZE_DEPTH_SHIFT; 8489273083aSMinas Harutyunyan } 8499273083aSMinas Harutyunyan 850323230efSJohn Youn hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >> 851323230efSJohn Youn FIFOSIZE_DEPTH_SHIFT; 852323230efSJohn Youn } 853323230efSJohn Youn 854323230efSJohn Youn /** 855bd37fbd5SLee Jones * dwc2_get_hwparams() - During device initialization, read various hardware 856bd37fbd5SLee Jones * configuration registers and interpret the contents. 8576fb914d7SGrigor Tovmasyan * 8586fb914d7SGrigor Tovmasyan * @hsotg: Programming view of the DWC_otg controller 8596fb914d7SGrigor Tovmasyan * 860323230efSJohn Youn */ 861323230efSJohn Youn int dwc2_get_hwparams(struct dwc2_hsotg *hsotg) 862323230efSJohn Youn { 863323230efSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 864323230efSJohn Youn unsigned int width; 865323230efSJohn Youn u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4; 866323230efSJohn Youn u32 grxfsiz; 867323230efSJohn Youn 868f25c42b8SGevorg Sahakyan hwcfg1 = dwc2_readl(hsotg, GHWCFG1); 869f25c42b8SGevorg Sahakyan hwcfg2 = dwc2_readl(hsotg, GHWCFG2); 870f25c42b8SGevorg Sahakyan hwcfg3 = dwc2_readl(hsotg, GHWCFG3); 871f25c42b8SGevorg Sahakyan hwcfg4 = dwc2_readl(hsotg, GHWCFG4); 872f25c42b8SGevorg Sahakyan grxfsiz = dwc2_readl(hsotg, GRXFSIZ); 873323230efSJohn Youn 874323230efSJohn Youn /* hwcfg1 */ 875323230efSJohn Youn hw->dev_ep_dirs = hwcfg1; 876323230efSJohn Youn 877323230efSJohn Youn /* hwcfg2 */ 878323230efSJohn Youn hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >> 879323230efSJohn Youn GHWCFG2_OP_MODE_SHIFT; 880323230efSJohn Youn hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >> 881323230efSJohn Youn GHWCFG2_ARCHITECTURE_SHIFT; 882323230efSJohn Youn hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO); 883323230efSJohn Youn hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >> 884323230efSJohn Youn GHWCFG2_NUM_HOST_CHAN_SHIFT); 885323230efSJohn Youn hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >> 886323230efSJohn Youn GHWCFG2_HS_PHY_TYPE_SHIFT; 887323230efSJohn Youn hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >> 888323230efSJohn Youn GHWCFG2_FS_PHY_TYPE_SHIFT; 889323230efSJohn Youn hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >> 890323230efSJohn Youn GHWCFG2_NUM_DEV_EP_SHIFT; 891323230efSJohn Youn hw->nperio_tx_q_depth = 892323230efSJohn Youn (hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >> 893323230efSJohn Youn GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1; 894323230efSJohn Youn hw->host_perio_tx_q_depth = 895323230efSJohn Youn (hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >> 896323230efSJohn Youn GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1; 897323230efSJohn Youn hw->dev_token_q_depth = 898323230efSJohn Youn (hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >> 899323230efSJohn Youn GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT; 900323230efSJohn Youn 901323230efSJohn Youn /* hwcfg3 */ 902323230efSJohn Youn width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >> 903323230efSJohn Youn GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT; 904323230efSJohn Youn hw->max_transfer_size = (1 << (width + 11)) - 1; 905323230efSJohn Youn width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >> 906323230efSJohn Youn GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT; 907323230efSJohn Youn hw->max_packet_count = (1 << (width + 4)) - 1; 908323230efSJohn Youn hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C); 909323230efSJohn Youn hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >> 910323230efSJohn Youn GHWCFG3_DFIFO_DEPTH_SHIFT; 9116f80b6deSSevak Arakelyan hw->lpm_mode = !!(hwcfg3 & GHWCFG3_OTG_LPM_EN); 912323230efSJohn Youn 913323230efSJohn Youn /* hwcfg4 */ 914323230efSJohn Youn hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN); 915323230efSJohn Youn hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >> 916323230efSJohn Youn GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT; 9179273083aSMinas Harutyunyan hw->num_dev_in_eps = (hwcfg4 & GHWCFG4_NUM_IN_EPS_MASK) >> 9189273083aSMinas Harutyunyan GHWCFG4_NUM_IN_EPS_SHIFT; 919323230efSJohn Youn hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA); 920323230efSJohn Youn hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ); 921631a2310SVardan Mikayelyan hw->hibernation = !!(hwcfg4 & GHWCFG4_HIBER); 922323230efSJohn Youn hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >> 923323230efSJohn Youn GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT; 92466e77a24SRazmik Karapetyan hw->acg_enable = !!(hwcfg4 & GHWCFG4_ACG_SUPPORTED); 925b43ebc96SGrigor Tovmasyan hw->ipg_isoc_en = !!(hwcfg4 & GHWCFG4_IPG_ISOC_SUPPORTED); 926ca531bc2SGrigor Tovmasyan hw->service_interval_mode = !!(hwcfg4 & 927ca531bc2SGrigor Tovmasyan GHWCFG4_SERVICE_INTERVAL_SUPPORTED); 928323230efSJohn Youn 929323230efSJohn Youn /* fifo sizes */ 930d1531319SJohn Youn hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >> 931323230efSJohn Youn GRXFSIZ_DEPTH_SHIFT; 9329273083aSMinas Harutyunyan /* 9339273083aSMinas Harutyunyan * Host specific hardware parameters. Reading these parameters 9349273083aSMinas Harutyunyan * requires the controller to be in host mode. The mode will 9359273083aSMinas Harutyunyan * be forced, if necessary, to read these values. 9369273083aSMinas Harutyunyan */ 9379273083aSMinas Harutyunyan dwc2_get_host_hwparams(hsotg); 9389273083aSMinas Harutyunyan dwc2_get_dev_hwparams(hsotg); 939323230efSJohn Youn 940323230efSJohn Youn return 0; 941323230efSJohn Youn } 942323230efSJohn Youn 9432e5db2c0SJeremy Linton typedef void (*set_params_cb)(struct dwc2_hsotg *data); 9442e5db2c0SJeremy Linton 945334bbd4eSJohn Youn int dwc2_init_params(struct dwc2_hsotg *hsotg) 946334bbd4eSJohn Youn { 9477de1debcSJohn Youn const struct of_device_id *match; 9482e5db2c0SJeremy Linton set_params_cb set_params; 9497de1debcSJohn Youn 950245977c9SJohn Youn dwc2_set_default_params(hsotg); 951f9f93cbbSJohn Youn dwc2_get_device_properties(hsotg); 952334bbd4eSJohn Youn 9537de1debcSJohn Youn match = of_match_device(dwc2_of_match_table, hsotg->dev); 9547de1debcSJohn Youn if (match && match->data) { 9557de1debcSJohn Youn set_params = match->data; 9567de1debcSJohn Youn set_params(hsotg); 9572e5db2c0SJeremy Linton } else { 9582e5db2c0SJeremy Linton const struct acpi_device_id *amatch; 9592e5db2c0SJeremy Linton 9602e5db2c0SJeremy Linton amatch = acpi_match_device(dwc2_acpi_match, hsotg->dev); 9612e5db2c0SJeremy Linton if (amatch && amatch->driver_data) { 9622e5db2c0SJeremy Linton set_params = (set_params_cb)amatch->driver_data; 9632e5db2c0SJeremy Linton set_params(hsotg); 9642e5db2c0SJeremy Linton } 9657de1debcSJohn Youn } 9667de1debcSJohn Youn 967d936e666SJohn Youn dwc2_check_params(hsotg); 968d936e666SJohn Youn 969334bbd4eSJohn Youn return 0; 970334bbd4eSJohn Youn } 971