xref: /openbmc/linux/drivers/usb/dwc2/params.c (revision d58ba480285a1741ec65c3e470074d7ba31c7e60)
15fd54aceSGreg Kroah-Hartman // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2323230efSJohn Youn /*
3323230efSJohn Youn  * Copyright (C) 2004-2016 Synopsys, Inc.
4323230efSJohn Youn  *
5323230efSJohn Youn  * Redistribution and use in source and binary forms, with or without
6323230efSJohn Youn  * modification, are permitted provided that the following conditions
7323230efSJohn Youn  * are met:
8323230efSJohn Youn  * 1. Redistributions of source code must retain the above copyright
9323230efSJohn Youn  *    notice, this list of conditions, and the following disclaimer,
10323230efSJohn Youn  *    without modification.
11323230efSJohn Youn  * 2. Redistributions in binary form must reproduce the above copyright
12323230efSJohn Youn  *    notice, this list of conditions and the following disclaimer in the
13323230efSJohn Youn  *    documentation and/or other materials provided with the distribution.
14323230efSJohn Youn  * 3. The names of the above-listed copyright holders may not be used
15323230efSJohn Youn  *    to endorse or promote products derived from this software without
16323230efSJohn Youn  *    specific prior written permission.
17323230efSJohn Youn  *
18323230efSJohn Youn  * ALTERNATIVELY, this software may be distributed under the terms of the
19323230efSJohn Youn  * GNU General Public License ("GPL") as published by the Free Software
20323230efSJohn Youn  * Foundation; either version 2 of the License, or (at your option) any
21323230efSJohn Youn  * later version.
22323230efSJohn Youn  *
23323230efSJohn Youn  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
24323230efSJohn Youn  * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
25323230efSJohn Youn  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
26323230efSJohn Youn  * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
27323230efSJohn Youn  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
28323230efSJohn Youn  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
29323230efSJohn Youn  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
30323230efSJohn Youn  * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
31323230efSJohn Youn  * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
32323230efSJohn Youn  * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
33323230efSJohn Youn  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34323230efSJohn Youn  */
35323230efSJohn Youn 
36323230efSJohn Youn #include <linux/kernel.h>
37323230efSJohn Youn #include <linux/module.h>
38323230efSJohn Youn #include <linux/of_device.h>
39323230efSJohn Youn 
40323230efSJohn Youn #include "core.h"
41323230efSJohn Youn 
427de1debcSJohn Youn static void dwc2_set_bcm_params(struct dwc2_hsotg *hsotg)
437de1debcSJohn Youn {
447de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
45323230efSJohn Youn 
467de1debcSJohn Youn 	p->host_rx_fifo_size = 774;
477de1debcSJohn Youn 	p->max_transfer_size = 65535;
487de1debcSJohn Youn 	p->max_packet_count = 511;
497de1debcSJohn Youn 	p->ahbcfg = 0x10;
507de1debcSJohn Youn }
51323230efSJohn Youn 
527de1debcSJohn Youn static void dwc2_set_his_params(struct dwc2_hsotg *hsotg)
537de1debcSJohn Youn {
547de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
55323230efSJohn Youn 
567de1debcSJohn Youn 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
577de1debcSJohn Youn 	p->speed = DWC2_SPEED_PARAM_HIGH;
587de1debcSJohn Youn 	p->host_rx_fifo_size = 512;
597de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 512;
607de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 512;
617de1debcSJohn Youn 	p->max_transfer_size = 65535;
627de1debcSJohn Youn 	p->max_packet_count = 511;
637de1debcSJohn Youn 	p->host_channels = 16;
647de1debcSJohn Youn 	p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
657de1debcSJohn Youn 	p->phy_utmi_width = 8;
667de1debcSJohn Youn 	p->i2c_enable = false;
677de1debcSJohn Youn 	p->reload_ctl = false;
687de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
697de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
70ca8b0332SChen Yu 	p->change_speed_quirk = true;
7107d9878fSJisheng Zhang 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
727de1debcSJohn Youn }
73323230efSJohn Youn 
7435a60541SMarek Szyprowski static void dwc2_set_s3c6400_params(struct dwc2_hsotg *hsotg)
7535a60541SMarek Szyprowski {
7635a60541SMarek Szyprowski 	struct dwc2_core_params *p = &hsotg->params;
7735a60541SMarek Szyprowski 
7807d9878fSJisheng Zhang 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
791112cf4cSMarek Szyprowski 	p->phy_utmi_width = 8;
8035a60541SMarek Szyprowski }
8135a60541SMarek Szyprowski 
827de1debcSJohn Youn static void dwc2_set_rk_params(struct dwc2_hsotg *hsotg)
837de1debcSJohn Youn {
847de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
857de1debcSJohn Youn 
867de1debcSJohn Youn 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
877de1debcSJohn Youn 	p->host_rx_fifo_size = 525;
887de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 128;
897de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 256;
907de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
917de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
9207d9878fSJisheng Zhang 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
937de1debcSJohn Youn }
947de1debcSJohn Youn 
957de1debcSJohn Youn static void dwc2_set_ltq_params(struct dwc2_hsotg *hsotg)
967de1debcSJohn Youn {
977de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
987de1debcSJohn Youn 
997de1debcSJohn Youn 	p->otg_cap = 2;
1007de1debcSJohn Youn 	p->host_rx_fifo_size = 288;
1017de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 128;
1027de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 96;
1037de1debcSJohn Youn 	p->max_transfer_size = 65535;
1047de1debcSJohn Youn 	p->max_packet_count = 511;
1057de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
1067de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
1077de1debcSJohn Youn }
1087de1debcSJohn Youn 
1097de1debcSJohn Youn static void dwc2_set_amlogic_params(struct dwc2_hsotg *hsotg)
1107de1debcSJohn Youn {
1117de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
1127de1debcSJohn Youn 
1137de1debcSJohn Youn 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
1147de1debcSJohn Youn 	p->speed = DWC2_SPEED_PARAM_HIGH;
1157de1debcSJohn Youn 	p->host_rx_fifo_size = 512;
1167de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 500;
1177de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 500;
1187de1debcSJohn Youn 	p->host_channels = 16;
1197de1debcSJohn Youn 	p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
1207de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR8 <<
1217de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
122cc10ce0cSMartin Blumenstingl 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
1237de1debcSJohn Youn }
1247de1debcSJohn Youn 
125fc4e326eSNeil Armstrong static void dwc2_set_amlogic_g12a_params(struct dwc2_hsotg *hsotg)
126fc4e326eSNeil Armstrong {
127fc4e326eSNeil Armstrong 	struct dwc2_core_params *p = &hsotg->params;
128fc4e326eSNeil Armstrong 
129fc4e326eSNeil Armstrong 	p->lpm = false;
130fc4e326eSNeil Armstrong 	p->lpm_clock_gating = false;
131fc4e326eSNeil Armstrong 	p->besl = false;
132fc4e326eSNeil Armstrong 	p->hird_threshold_en = false;
133fc4e326eSNeil Armstrong }
134fc4e326eSNeil Armstrong 
1357de1debcSJohn Youn static void dwc2_set_amcc_params(struct dwc2_hsotg *hsotg)
1367de1debcSJohn Youn {
1377de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
1387de1debcSJohn Youn 
1397de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
1407de1debcSJohn Youn }
141323230efSJohn Youn 
142e35b1350SBruno Herrera static void dwc2_set_stm32f4x9_fsotg_params(struct dwc2_hsotg *hsotg)
143e35b1350SBruno Herrera {
144e35b1350SBruno Herrera 	struct dwc2_core_params *p = &hsotg->params;
145e35b1350SBruno Herrera 
146e35b1350SBruno Herrera 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
147e35b1350SBruno Herrera 	p->speed = DWC2_SPEED_PARAM_FULL;
148e35b1350SBruno Herrera 	p->host_rx_fifo_size = 128;
149e35b1350SBruno Herrera 	p->host_nperio_tx_fifo_size = 96;
150e35b1350SBruno Herrera 	p->host_perio_tx_fifo_size = 96;
151e35b1350SBruno Herrera 	p->max_packet_count = 256;
152e35b1350SBruno Herrera 	p->phy_type = DWC2_PHY_TYPE_PARAM_FS;
153e35b1350SBruno Herrera 	p->i2c_enable = false;
154e35b1350SBruno Herrera 	p->activate_stm_fs_transceiver = true;
155e35b1350SBruno Herrera }
156e35b1350SBruno Herrera 
1571a149e35SAmelie Delaunay static void dwc2_set_stm32f7_hsotg_params(struct dwc2_hsotg *hsotg)
158d8fae8b9SAmelie Delaunay {
159d8fae8b9SAmelie Delaunay 	struct dwc2_core_params *p = &hsotg->params;
160d8fae8b9SAmelie Delaunay 
161d8fae8b9SAmelie Delaunay 	p->host_rx_fifo_size = 622;
162d8fae8b9SAmelie Delaunay 	p->host_nperio_tx_fifo_size = 128;
163d8fae8b9SAmelie Delaunay 	p->host_perio_tx_fifo_size = 256;
164d8fae8b9SAmelie Delaunay }
165d8fae8b9SAmelie Delaunay 
166a415083aSAmelie Delaunay static void dwc2_set_stm32mp15_fsotg_params(struct dwc2_hsotg *hsotg)
167a415083aSAmelie Delaunay {
168a415083aSAmelie Delaunay 	struct dwc2_core_params *p = &hsotg->params;
169a415083aSAmelie Delaunay 
170a415083aSAmelie Delaunay 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
171a415083aSAmelie Delaunay 	p->speed = DWC2_SPEED_PARAM_FULL;
172a415083aSAmelie Delaunay 	p->host_rx_fifo_size = 128;
173a415083aSAmelie Delaunay 	p->host_nperio_tx_fifo_size = 96;
174a415083aSAmelie Delaunay 	p->host_perio_tx_fifo_size = 96;
175a415083aSAmelie Delaunay 	p->max_packet_count = 256;
176a415083aSAmelie Delaunay 	p->phy_type = DWC2_PHY_TYPE_PARAM_FS;
177a415083aSAmelie Delaunay 	p->i2c_enable = false;
178a415083aSAmelie Delaunay 	p->activate_stm_fs_transceiver = true;
179a415083aSAmelie Delaunay 	p->activate_stm_id_vb_detection = true;
180a415083aSAmelie Delaunay 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
181a415083aSAmelie Delaunay }
182a415083aSAmelie Delaunay 
183a415083aSAmelie Delaunay static void dwc2_set_stm32mp15_hsotg_params(struct dwc2_hsotg *hsotg)
184a415083aSAmelie Delaunay {
185a415083aSAmelie Delaunay 	struct dwc2_core_params *p = &hsotg->params;
186a415083aSAmelie Delaunay 
187a415083aSAmelie Delaunay 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
188*d58ba480SAmelie Delaunay 	p->activate_stm_id_vb_detection = !device_property_read_bool(hsotg->dev, "usb-role-switch");
189a415083aSAmelie Delaunay 	p->host_rx_fifo_size = 440;
190a415083aSAmelie Delaunay 	p->host_nperio_tx_fifo_size = 256;
191a415083aSAmelie Delaunay 	p->host_perio_tx_fifo_size = 256;
192a415083aSAmelie Delaunay 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
193a415083aSAmelie Delaunay }
194a415083aSAmelie Delaunay 
195323230efSJohn Youn const struct of_device_id dwc2_of_match_table[] = {
1967de1debcSJohn Youn 	{ .compatible = "brcm,bcm2835-usb", .data = dwc2_set_bcm_params },
1977de1debcSJohn Youn 	{ .compatible = "hisilicon,hi6220-usb", .data = dwc2_set_his_params  },
1987de1debcSJohn Youn 	{ .compatible = "rockchip,rk3066-usb", .data = dwc2_set_rk_params },
1997de1debcSJohn Youn 	{ .compatible = "lantiq,arx100-usb", .data = dwc2_set_ltq_params },
2007de1debcSJohn Youn 	{ .compatible = "lantiq,xrx200-usb", .data = dwc2_set_ltq_params },
2017de1debcSJohn Youn 	{ .compatible = "snps,dwc2" },
20235a60541SMarek Szyprowski 	{ .compatible = "samsung,s3c6400-hsotg",
20335a60541SMarek Szyprowski 	  .data = dwc2_set_s3c6400_params },
20455b644fdSMartin Blumenstingl 	{ .compatible = "amlogic,meson8-usb",
20555b644fdSMartin Blumenstingl 	  .data = dwc2_set_amlogic_params },
2067de1debcSJohn Youn 	{ .compatible = "amlogic,meson8b-usb",
2077de1debcSJohn Youn 	  .data = dwc2_set_amlogic_params },
2087de1debcSJohn Youn 	{ .compatible = "amlogic,meson-gxbb-usb",
2097de1debcSJohn Youn 	  .data = dwc2_set_amlogic_params },
210fc4e326eSNeil Armstrong 	{ .compatible = "amlogic,meson-g12a-usb",
211fc4e326eSNeil Armstrong 	  .data = dwc2_set_amlogic_g12a_params },
2127de1debcSJohn Youn 	{ .compatible = "amcc,dwc-otg", .data = dwc2_set_amcc_params },
2130abe3863SChristian Lamparter 	{ .compatible = "apm,apm82181-dwc-otg", .data = dwc2_set_amcc_params },
214e35b1350SBruno Herrera 	{ .compatible = "st,stm32f4x9-fsotg",
215e35b1350SBruno Herrera 	  .data = dwc2_set_stm32f4x9_fsotg_params },
216e35b1350SBruno Herrera 	{ .compatible = "st,stm32f4x9-hsotg" },
2171a149e35SAmelie Delaunay 	{ .compatible = "st,stm32f7-hsotg",
2181a149e35SAmelie Delaunay 	  .data = dwc2_set_stm32f7_hsotg_params },
219a415083aSAmelie Delaunay 	{ .compatible = "st,stm32mp15-fsotg",
220a415083aSAmelie Delaunay 	  .data = dwc2_set_stm32mp15_fsotg_params },
221a415083aSAmelie Delaunay 	{ .compatible = "st,stm32mp15-hsotg",
222a415083aSAmelie Delaunay 	  .data = dwc2_set_stm32mp15_hsotg_params },
223323230efSJohn Youn 	{},
224323230efSJohn Youn };
225323230efSJohn Youn MODULE_DEVICE_TABLE(of, dwc2_of_match_table);
226323230efSJohn Youn 
227245977c9SJohn Youn static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg)
22805ee799fSJohn Youn {
229245977c9SJohn Youn 	u8 val;
23005ee799fSJohn Youn 
231323230efSJohn Youn 	switch (hsotg->hw_params.op_mode) {
232323230efSJohn Youn 	case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
233323230efSJohn Youn 		val = DWC2_CAP_PARAM_HNP_SRP_CAPABLE;
234323230efSJohn Youn 		break;
235323230efSJohn Youn 	case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
236323230efSJohn Youn 	case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
237323230efSJohn Youn 	case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
238323230efSJohn Youn 		val = DWC2_CAP_PARAM_SRP_ONLY_CAPABLE;
239323230efSJohn Youn 		break;
240323230efSJohn Youn 	default:
241323230efSJohn Youn 		val = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
242323230efSJohn Youn 		break;
243323230efSJohn Youn 	}
244323230efSJohn Youn 
245bea8e86cSJohn Youn 	hsotg->params.otg_cap = val;
246323230efSJohn Youn }
247323230efSJohn Youn 
248245977c9SJohn Youn static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg)
249323230efSJohn Youn {
250245977c9SJohn Youn 	int val;
251245977c9SJohn Youn 	u32 hs_phy_type = hsotg->hw_params.hs_phy_type;
252323230efSJohn Youn 
253323230efSJohn Youn 	val = DWC2_PHY_TYPE_PARAM_FS;
254323230efSJohn Youn 	if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) {
255323230efSJohn Youn 		if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
256323230efSJohn Youn 		    hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)
257323230efSJohn Youn 			val = DWC2_PHY_TYPE_PARAM_UTMI;
258323230efSJohn Youn 		else
259323230efSJohn Youn 			val = DWC2_PHY_TYPE_PARAM_ULPI;
260323230efSJohn Youn 	}
261245977c9SJohn Youn 
262245977c9SJohn Youn 	if (dwc2_is_fs_iot(hsotg))
263245977c9SJohn Youn 		hsotg->params.phy_type = DWC2_PHY_TYPE_PARAM_FS;
264323230efSJohn Youn 
265bea8e86cSJohn Youn 	hsotg->params.phy_type = val;
266323230efSJohn Youn }
267323230efSJohn Youn 
268245977c9SJohn Youn static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg)
269323230efSJohn Youn {
270245977c9SJohn Youn 	int val;
271323230efSJohn Youn 
272245977c9SJohn Youn 	val = hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS ?
273323230efSJohn Youn 		DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH;
274245977c9SJohn Youn 
275245977c9SJohn Youn 	if (dwc2_is_fs_iot(hsotg))
276245977c9SJohn Youn 		val = DWC2_SPEED_PARAM_FULL;
277245977c9SJohn Youn 
278245977c9SJohn Youn 	if (dwc2_is_hs_iot(hsotg))
279245977c9SJohn Youn 		val = DWC2_SPEED_PARAM_HIGH;
280323230efSJohn Youn 
281bea8e86cSJohn Youn 	hsotg->params.speed = val;
282323230efSJohn Youn }
283323230efSJohn Youn 
284245977c9SJohn Youn static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
285323230efSJohn Youn {
286245977c9SJohn Youn 	int val;
287323230efSJohn Youn 
288323230efSJohn Youn 	val = (hsotg->hw_params.utmi_phy_data_width ==
289323230efSJohn Youn 	       GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16;
290323230efSJohn Youn 
29142de8afcSJules Maselbas 	if (hsotg->phy) {
29242de8afcSJules Maselbas 		/*
29342de8afcSJules Maselbas 		 * If using the generic PHY framework, check if the PHY bus
29442de8afcSJules Maselbas 		 * width is 8-bit and set the phyif appropriately.
29542de8afcSJules Maselbas 		 */
29642de8afcSJules Maselbas 		if (phy_get_bus_width(hsotg->phy) == 8)
29742de8afcSJules Maselbas 			val = 8;
29842de8afcSJules Maselbas 	}
29942de8afcSJules Maselbas 
300bea8e86cSJohn Youn 	hsotg->params.phy_utmi_width = val;
301323230efSJohn Youn }
302323230efSJohn Youn 
30305ee799fSJohn Youn static void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
30405ee799fSJohn Youn {
30505ee799fSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
306c138ecfaSSevak Arakelyan 	int depth_average;
307c138ecfaSSevak Arakelyan 	int fifo_count;
308c138ecfaSSevak Arakelyan 	int i;
309c138ecfaSSevak Arakelyan 
310c138ecfaSSevak Arakelyan 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
31105ee799fSJohn Youn 
312245977c9SJohn Youn 	memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size));
313c138ecfaSSevak Arakelyan 	depth_average = dwc2_hsotg_tx_fifo_average_depth(hsotg);
314c138ecfaSSevak Arakelyan 	for (i = 1; i <= fifo_count; i++)
315c138ecfaSSevak Arakelyan 		p->g_tx_fifo_size[i] = depth_average;
3169962b62fSJohn Youn }
3179962b62fSJohn Youn 
31803ea6d6eSJohn Youn static void dwc2_set_param_power_down(struct dwc2_hsotg *hsotg)
31903ea6d6eSJohn Youn {
32003ea6d6eSJohn Youn 	int val;
32103ea6d6eSJohn Youn 
32203ea6d6eSJohn Youn 	if (hsotg->hw_params.hibernation)
32307d9878fSJisheng Zhang 		val = DWC2_POWER_DOWN_PARAM_HIBERNATION;
32403ea6d6eSJohn Youn 	else if (hsotg->hw_params.power_optimized)
32507d9878fSJisheng Zhang 		val = DWC2_POWER_DOWN_PARAM_PARTIAL;
32603ea6d6eSJohn Youn 	else
32707d9878fSJisheng Zhang 		val = DWC2_POWER_DOWN_PARAM_NONE;
32803ea6d6eSJohn Youn 
32903ea6d6eSJohn Youn 	hsotg->params.power_down = val;
33003ea6d6eSJohn Youn }
33103ea6d6eSJohn Youn 
33228b5c129SMinas Harutyunyan static void dwc2_set_param_lpm(struct dwc2_hsotg *hsotg)
33328b5c129SMinas Harutyunyan {
33428b5c129SMinas Harutyunyan 	struct dwc2_core_params *p = &hsotg->params;
33528b5c129SMinas Harutyunyan 
33628b5c129SMinas Harutyunyan 	p->lpm = hsotg->hw_params.lpm_mode;
33728b5c129SMinas Harutyunyan 	if (p->lpm) {
33828b5c129SMinas Harutyunyan 		p->lpm_clock_gating = true;
33928b5c129SMinas Harutyunyan 		p->besl = true;
34028b5c129SMinas Harutyunyan 		p->hird_threshold_en = true;
34128b5c129SMinas Harutyunyan 		p->hird_threshold = 4;
34228b5c129SMinas Harutyunyan 	} else {
34328b5c129SMinas Harutyunyan 		p->lpm_clock_gating = false;
34428b5c129SMinas Harutyunyan 		p->besl = false;
34528b5c129SMinas Harutyunyan 		p->hird_threshold_en = false;
34628b5c129SMinas Harutyunyan 	}
34728b5c129SMinas Harutyunyan }
34828b5c129SMinas Harutyunyan 
34905ee799fSJohn Youn /**
350245977c9SJohn Youn  * dwc2_set_default_params() - Set all core parameters to their
351245977c9SJohn Youn  * auto-detected default values.
3526fb914d7SGrigor Tovmasyan  *
3536fb914d7SGrigor Tovmasyan  * @hsotg: Programming view of the DWC_otg controller
3546fb914d7SGrigor Tovmasyan  *
355323230efSJohn Youn  */
356245977c9SJohn Youn static void dwc2_set_default_params(struct dwc2_hsotg *hsotg)
357323230efSJohn Youn {
35805ee799fSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
35905ee799fSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
3606b66ce51SJohn Youn 	bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
361323230efSJohn Youn 
362245977c9SJohn Youn 	dwc2_set_param_otg_cap(hsotg);
363245977c9SJohn Youn 	dwc2_set_param_phy_type(hsotg);
364245977c9SJohn Youn 	dwc2_set_param_speed(hsotg);
365245977c9SJohn Youn 	dwc2_set_param_phy_utmi_width(hsotg);
36603ea6d6eSJohn Youn 	dwc2_set_param_power_down(hsotg);
36728b5c129SMinas Harutyunyan 	dwc2_set_param_lpm(hsotg);
368245977c9SJohn Youn 	p->phy_ulpi_ddr = false;
369245977c9SJohn Youn 	p->phy_ulpi_ext_vbus = false;
370245977c9SJohn Youn 
371245977c9SJohn Youn 	p->enable_dynamic_fifo = hw->enable_dynamic_fifo;
372245977c9SJohn Youn 	p->en_multiple_tx_fifo = hw->en_multiple_tx_fifo;
373245977c9SJohn Youn 	p->i2c_enable = hw->i2c_enable;
37466e77a24SRazmik Karapetyan 	p->acg_enable = hw->acg_enable;
375245977c9SJohn Youn 	p->ulpi_fs_ls = false;
376245977c9SJohn Youn 	p->ts_dline = false;
377245977c9SJohn Youn 	p->reload_ctl = (hw->snpsid >= DWC2_CORE_REV_2_92a);
378245977c9SJohn Youn 	p->uframe_sched = true;
379245977c9SJohn Youn 	p->external_id_pin_ctl = false;
380b43ebc96SGrigor Tovmasyan 	p->ipg_isoc_en = false;
381ca531bc2SGrigor Tovmasyan 	p->service_interval = false;
382245977c9SJohn Youn 	p->max_packet_count = hw->max_packet_count;
383245977c9SJohn Youn 	p->max_transfer_size = hw->max_transfer_size;
3841b52d2faSRazmik Karapetyan 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR << GAHBCFG_HBSTLEN_SHIFT;
385f3a61e4eSGrigor Tovmasyan 	p->ref_clk_per = 33333;
386f3a61e4eSGrigor Tovmasyan 	p->sof_cnt_wkup_alert = 100;
387245977c9SJohn Youn 
3886b66ce51SJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
3896b66ce51SJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
390245977c9SJohn Youn 		p->host_dma = dma_capable;
391245977c9SJohn Youn 		p->dma_desc_enable = false;
392245977c9SJohn Youn 		p->dma_desc_fs_enable = false;
393245977c9SJohn Youn 		p->host_support_fs_ls_low_power = false;
394245977c9SJohn Youn 		p->host_ls_low_power_phy_clk = false;
395245977c9SJohn Youn 		p->host_channels = hw->host_channels;
396245977c9SJohn Youn 		p->host_rx_fifo_size = hw->rx_fifo_size;
397245977c9SJohn Youn 		p->host_nperio_tx_fifo_size = hw->host_nperio_tx_fifo_size;
398245977c9SJohn Youn 		p->host_perio_tx_fifo_size = hw->host_perio_tx_fifo_size;
3996b66ce51SJohn Youn 	}
4006b66ce51SJohn Youn 
40105ee799fSJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
40205ee799fSJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
403245977c9SJohn Youn 		p->g_dma = dma_capable;
404245977c9SJohn Youn 		p->g_dma_desc = hw->dma_desc_enable;
40505ee799fSJohn Youn 
40605ee799fSJohn Youn 		/*
40705ee799fSJohn Youn 		 * The values for g_rx_fifo_size (2048) and
40805ee799fSJohn Youn 		 * g_np_tx_fifo_size (1024) come from the legacy s3c
40905ee799fSJohn Youn 		 * gadget driver. These defaults have been hard-coded
41005ee799fSJohn Youn 		 * for some time so many platforms depend on these
41105ee799fSJohn Youn 		 * values. Leave them as defaults for now and only
41205ee799fSJohn Youn 		 * auto-detect if the hardware does not support the
41305ee799fSJohn Youn 		 * default.
41405ee799fSJohn Youn 		 */
415245977c9SJohn Youn 		p->g_rx_fifo_size = 2048;
416245977c9SJohn Youn 		p->g_np_tx_fifo_size = 1024;
41705ee799fSJohn Youn 		dwc2_set_param_tx_fifo_sizes(hsotg);
41805ee799fSJohn Youn 	}
419323230efSJohn Youn }
420323230efSJohn Youn 
421f9f93cbbSJohn Youn /**
422f9f93cbbSJohn Youn  * dwc2_get_device_properties() - Read in device properties.
423f9f93cbbSJohn Youn  *
4246fb914d7SGrigor Tovmasyan  * @hsotg: Programming view of the DWC_otg controller
4256fb914d7SGrigor Tovmasyan  *
426f9f93cbbSJohn Youn  * Read in the device properties and adjust core parameters if needed.
427f9f93cbbSJohn Youn  */
428f9f93cbbSJohn Youn static void dwc2_get_device_properties(struct dwc2_hsotg *hsotg)
429f9f93cbbSJohn Youn {
430f9f93cbbSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
431f9f93cbbSJohn Youn 	int num;
432f9f93cbbSJohn Youn 
433f9f93cbbSJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
434f9f93cbbSJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
435f9f93cbbSJohn Youn 		device_property_read_u32(hsotg->dev, "g-rx-fifo-size",
436f9f93cbbSJohn Youn 					 &p->g_rx_fifo_size);
437f9f93cbbSJohn Youn 
438f9f93cbbSJohn Youn 		device_property_read_u32(hsotg->dev, "g-np-tx-fifo-size",
439f9f93cbbSJohn Youn 					 &p->g_np_tx_fifo_size);
440f9f93cbbSJohn Youn 
44107e803ecSAndy Shevchenko 		num = device_property_count_u32(hsotg->dev, "g-tx-fifo-size");
442f9f93cbbSJohn Youn 		if (num > 0) {
443f9f93cbbSJohn Youn 			num = min(num, 15);
444f9f93cbbSJohn Youn 			memset(p->g_tx_fifo_size, 0,
445f9f93cbbSJohn Youn 			       sizeof(p->g_tx_fifo_size));
446f9f93cbbSJohn Youn 			device_property_read_u32_array(hsotg->dev,
447f9f93cbbSJohn Youn 						       "g-tx-fifo-size",
448f9f93cbbSJohn Youn 						       &p->g_tx_fifo_size[1],
449f9f93cbbSJohn Youn 						       num);
450f9f93cbbSJohn Youn 		}
451f9f93cbbSJohn Youn 	}
452b11633c4SDinh Nguyen 
453b11633c4SDinh Nguyen 	if (of_find_property(hsotg->dev->of_node, "disable-over-current", NULL))
454b11633c4SDinh Nguyen 		p->oc_disable = true;
455f9f93cbbSJohn Youn }
456f9f93cbbSJohn Youn 
457d936e666SJohn Youn static void dwc2_check_param_otg_cap(struct dwc2_hsotg *hsotg)
458d936e666SJohn Youn {
459d936e666SJohn Youn 	int valid = 1;
460d936e666SJohn Youn 
461d936e666SJohn Youn 	switch (hsotg->params.otg_cap) {
462d936e666SJohn Youn 	case DWC2_CAP_PARAM_HNP_SRP_CAPABLE:
463d936e666SJohn Youn 		if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE)
464d936e666SJohn Youn 			valid = 0;
465d936e666SJohn Youn 		break;
466d936e666SJohn Youn 	case DWC2_CAP_PARAM_SRP_ONLY_CAPABLE:
467d936e666SJohn Youn 		switch (hsotg->hw_params.op_mode) {
468d936e666SJohn Youn 		case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
469d936e666SJohn Youn 		case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
470d936e666SJohn Youn 		case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
471d936e666SJohn Youn 		case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
472d936e666SJohn Youn 			break;
473d936e666SJohn Youn 		default:
474d936e666SJohn Youn 			valid = 0;
475d936e666SJohn Youn 			break;
476d936e666SJohn Youn 		}
477d936e666SJohn Youn 		break;
478d936e666SJohn Youn 	case DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE:
479d936e666SJohn Youn 		/* always valid */
480d936e666SJohn Youn 		break;
481d936e666SJohn Youn 	default:
482d936e666SJohn Youn 		valid = 0;
483d936e666SJohn Youn 		break;
484d936e666SJohn Youn 	}
485d936e666SJohn Youn 
486d936e666SJohn Youn 	if (!valid)
487d936e666SJohn Youn 		dwc2_set_param_otg_cap(hsotg);
488d936e666SJohn Youn }
489d936e666SJohn Youn 
490d936e666SJohn Youn static void dwc2_check_param_phy_type(struct dwc2_hsotg *hsotg)
491d936e666SJohn Youn {
492d936e666SJohn Youn 	int valid = 0;
493d936e666SJohn Youn 	u32 hs_phy_type;
494d936e666SJohn Youn 	u32 fs_phy_type;
495d936e666SJohn Youn 
496d936e666SJohn Youn 	hs_phy_type = hsotg->hw_params.hs_phy_type;
497d936e666SJohn Youn 	fs_phy_type = hsotg->hw_params.fs_phy_type;
498d936e666SJohn Youn 
499d936e666SJohn Youn 	switch (hsotg->params.phy_type) {
500d936e666SJohn Youn 	case DWC2_PHY_TYPE_PARAM_FS:
501d936e666SJohn Youn 		if (fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED)
502d936e666SJohn Youn 			valid = 1;
503d936e666SJohn Youn 		break;
504d936e666SJohn Youn 	case DWC2_PHY_TYPE_PARAM_UTMI:
505d936e666SJohn Youn 		if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
506d936e666SJohn Youn 		    (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
507d936e666SJohn Youn 			valid = 1;
508d936e666SJohn Youn 		break;
509d936e666SJohn Youn 	case DWC2_PHY_TYPE_PARAM_ULPI:
510d936e666SJohn Youn 		if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
511d936e666SJohn Youn 		    (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
512d936e666SJohn Youn 			valid = 1;
513d936e666SJohn Youn 		break;
514d936e666SJohn Youn 	default:
515d936e666SJohn Youn 		break;
516d936e666SJohn Youn 	}
517d936e666SJohn Youn 
518d936e666SJohn Youn 	if (!valid)
519d936e666SJohn Youn 		dwc2_set_param_phy_type(hsotg);
520d936e666SJohn Youn }
521d936e666SJohn Youn 
522d936e666SJohn Youn static void dwc2_check_param_speed(struct dwc2_hsotg *hsotg)
523d936e666SJohn Youn {
524d936e666SJohn Youn 	int valid = 1;
525d936e666SJohn Youn 	int phy_type = hsotg->params.phy_type;
526d936e666SJohn Youn 	int speed = hsotg->params.speed;
527d936e666SJohn Youn 
528d936e666SJohn Youn 	switch (speed) {
529d936e666SJohn Youn 	case DWC2_SPEED_PARAM_HIGH:
530d936e666SJohn Youn 		if ((hsotg->params.speed == DWC2_SPEED_PARAM_HIGH) &&
531d936e666SJohn Youn 		    (phy_type == DWC2_PHY_TYPE_PARAM_FS))
532d936e666SJohn Youn 			valid = 0;
533d936e666SJohn Youn 		break;
534d936e666SJohn Youn 	case DWC2_SPEED_PARAM_FULL:
535d936e666SJohn Youn 	case DWC2_SPEED_PARAM_LOW:
536d936e666SJohn Youn 		break;
537d936e666SJohn Youn 	default:
538d936e666SJohn Youn 		valid = 0;
539d936e666SJohn Youn 		break;
540d936e666SJohn Youn 	}
541d936e666SJohn Youn 
542d936e666SJohn Youn 	if (!valid)
543d936e666SJohn Youn 		dwc2_set_param_speed(hsotg);
544d936e666SJohn Youn }
545d936e666SJohn Youn 
546d936e666SJohn Youn static void dwc2_check_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
547d936e666SJohn Youn {
548d936e666SJohn Youn 	int valid = 0;
549d936e666SJohn Youn 	int param = hsotg->params.phy_utmi_width;
550d936e666SJohn Youn 	int width = hsotg->hw_params.utmi_phy_data_width;
551d936e666SJohn Youn 
552d936e666SJohn Youn 	switch (width) {
553d936e666SJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8:
554d936e666SJohn Youn 		valid = (param == 8);
555d936e666SJohn Youn 		break;
556d936e666SJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_16:
557d936e666SJohn Youn 		valid = (param == 16);
558d936e666SJohn Youn 		break;
559d936e666SJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16:
560d936e666SJohn Youn 		valid = (param == 8 || param == 16);
561d936e666SJohn Youn 		break;
562d936e666SJohn Youn 	}
563d936e666SJohn Youn 
564d936e666SJohn Youn 	if (!valid)
565d936e666SJohn Youn 		dwc2_set_param_phy_utmi_width(hsotg);
566d936e666SJohn Youn }
567d936e666SJohn Youn 
568631a2310SVardan Mikayelyan static void dwc2_check_param_power_down(struct dwc2_hsotg *hsotg)
569631a2310SVardan Mikayelyan {
570631a2310SVardan Mikayelyan 	int param = hsotg->params.power_down;
571631a2310SVardan Mikayelyan 
572631a2310SVardan Mikayelyan 	switch (param) {
573631a2310SVardan Mikayelyan 	case DWC2_POWER_DOWN_PARAM_NONE:
574631a2310SVardan Mikayelyan 		break;
575631a2310SVardan Mikayelyan 	case DWC2_POWER_DOWN_PARAM_PARTIAL:
576631a2310SVardan Mikayelyan 		if (hsotg->hw_params.power_optimized)
577631a2310SVardan Mikayelyan 			break;
578631a2310SVardan Mikayelyan 		dev_dbg(hsotg->dev,
579631a2310SVardan Mikayelyan 			"Partial power down isn't supported by HW\n");
580631a2310SVardan Mikayelyan 		param = DWC2_POWER_DOWN_PARAM_NONE;
581631a2310SVardan Mikayelyan 		break;
582631a2310SVardan Mikayelyan 	case DWC2_POWER_DOWN_PARAM_HIBERNATION:
583631a2310SVardan Mikayelyan 		if (hsotg->hw_params.hibernation)
584631a2310SVardan Mikayelyan 			break;
585631a2310SVardan Mikayelyan 		dev_dbg(hsotg->dev,
586631a2310SVardan Mikayelyan 			"Hibernation isn't supported by HW\n");
587631a2310SVardan Mikayelyan 		param = DWC2_POWER_DOWN_PARAM_NONE;
588631a2310SVardan Mikayelyan 		break;
589631a2310SVardan Mikayelyan 	default:
590631a2310SVardan Mikayelyan 		dev_err(hsotg->dev,
591631a2310SVardan Mikayelyan 			"%s: Invalid parameter power_down=%d\n",
592631a2310SVardan Mikayelyan 			__func__, param);
593631a2310SVardan Mikayelyan 		param = DWC2_POWER_DOWN_PARAM_NONE;
594631a2310SVardan Mikayelyan 		break;
595631a2310SVardan Mikayelyan 	}
596631a2310SVardan Mikayelyan 
597631a2310SVardan Mikayelyan 	hsotg->params.power_down = param;
598631a2310SVardan Mikayelyan }
599631a2310SVardan Mikayelyan 
6003c6aea73SSevak Arakelyan static void dwc2_check_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
6013c6aea73SSevak Arakelyan {
6023c6aea73SSevak Arakelyan 	int fifo_count;
6033c6aea73SSevak Arakelyan 	int fifo;
6043c6aea73SSevak Arakelyan 	int min;
6053c6aea73SSevak Arakelyan 	u32 total = 0;
6063c6aea73SSevak Arakelyan 	u32 dptxfszn;
6073c6aea73SSevak Arakelyan 
6083c6aea73SSevak Arakelyan 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
6093c6aea73SSevak Arakelyan 	min = hsotg->hw_params.en_multiple_tx_fifo ? 16 : 4;
6103c6aea73SSevak Arakelyan 
6113c6aea73SSevak Arakelyan 	for (fifo = 1; fifo <= fifo_count; fifo++)
6123c6aea73SSevak Arakelyan 		total += hsotg->params.g_tx_fifo_size[fifo];
6133c6aea73SSevak Arakelyan 
6143c6aea73SSevak Arakelyan 	if (total > dwc2_hsotg_tx_fifo_total_depth(hsotg) || !total) {
6153c6aea73SSevak Arakelyan 		dev_warn(hsotg->dev, "%s: Invalid parameter g-tx-fifo-size, setting to default average\n",
6163c6aea73SSevak Arakelyan 			 __func__);
6173c6aea73SSevak Arakelyan 		dwc2_set_param_tx_fifo_sizes(hsotg);
6183c6aea73SSevak Arakelyan 	}
6193c6aea73SSevak Arakelyan 
6203c6aea73SSevak Arakelyan 	for (fifo = 1; fifo <= fifo_count; fifo++) {
6219273083aSMinas Harutyunyan 		dptxfszn = hsotg->hw_params.g_tx_fifo_size[fifo];
6223c6aea73SSevak Arakelyan 
6233c6aea73SSevak Arakelyan 		if (hsotg->params.g_tx_fifo_size[fifo] < min ||
6243c6aea73SSevak Arakelyan 		    hsotg->params.g_tx_fifo_size[fifo] >  dptxfszn) {
6253c6aea73SSevak Arakelyan 			dev_warn(hsotg->dev, "%s: Invalid parameter g_tx_fifo_size[%d]=%d\n",
6263c6aea73SSevak Arakelyan 				 __func__, fifo,
6273c6aea73SSevak Arakelyan 				 hsotg->params.g_tx_fifo_size[fifo]);
6283c6aea73SSevak Arakelyan 			hsotg->params.g_tx_fifo_size[fifo] = dptxfszn;
6293c6aea73SSevak Arakelyan 		}
6303c6aea73SSevak Arakelyan 	}
6313c6aea73SSevak Arakelyan }
6323c6aea73SSevak Arakelyan 
633d936e666SJohn Youn #define CHECK_RANGE(_param, _min, _max, _def) do {			\
63447265c06SGrigor Tovmasyan 		if ((int)(hsotg->params._param) < (_min) ||		\
635d936e666SJohn Youn 		    (hsotg->params._param) > (_max)) {			\
636d936e666SJohn Youn 			dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
637d936e666SJohn Youn 				 __func__, #_param, hsotg->params._param); \
638d936e666SJohn Youn 			hsotg->params._param = (_def);			\
639d936e666SJohn Youn 		}							\
640d936e666SJohn Youn 	} while (0)
641d936e666SJohn Youn 
642d936e666SJohn Youn #define CHECK_BOOL(_param, _check) do {					\
643d936e666SJohn Youn 		if (hsotg->params._param && !(_check)) {		\
644d936e666SJohn Youn 			dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
645d936e666SJohn Youn 				 __func__, #_param, hsotg->params._param); \
646d936e666SJohn Youn 			hsotg->params._param = false;			\
647d936e666SJohn Youn 		}							\
648d936e666SJohn Youn 	} while (0)
649d936e666SJohn Youn 
650d936e666SJohn Youn static void dwc2_check_params(struct dwc2_hsotg *hsotg)
651d936e666SJohn Youn {
652d936e666SJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
653d936e666SJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
654d936e666SJohn Youn 	bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
655d936e666SJohn Youn 
656d936e666SJohn Youn 	dwc2_check_param_otg_cap(hsotg);
657d936e666SJohn Youn 	dwc2_check_param_phy_type(hsotg);
658d936e666SJohn Youn 	dwc2_check_param_speed(hsotg);
659d936e666SJohn Youn 	dwc2_check_param_phy_utmi_width(hsotg);
660631a2310SVardan Mikayelyan 	dwc2_check_param_power_down(hsotg);
661d936e666SJohn Youn 	CHECK_BOOL(enable_dynamic_fifo, hw->enable_dynamic_fifo);
662d936e666SJohn Youn 	CHECK_BOOL(en_multiple_tx_fifo, hw->en_multiple_tx_fifo);
663d936e666SJohn Youn 	CHECK_BOOL(i2c_enable, hw->i2c_enable);
664b43ebc96SGrigor Tovmasyan 	CHECK_BOOL(ipg_isoc_en, hw->ipg_isoc_en);
66566e77a24SRazmik Karapetyan 	CHECK_BOOL(acg_enable, hw->acg_enable);
666d936e666SJohn Youn 	CHECK_BOOL(reload_ctl, (hsotg->hw_params.snpsid > DWC2_CORE_REV_2_92a));
6676f80b6deSSevak Arakelyan 	CHECK_BOOL(lpm, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_80a));
6686f80b6deSSevak Arakelyan 	CHECK_BOOL(lpm, hw->lpm_mode);
6696f80b6deSSevak Arakelyan 	CHECK_BOOL(lpm_clock_gating, hsotg->params.lpm);
6706f80b6deSSevak Arakelyan 	CHECK_BOOL(besl, hsotg->params.lpm);
6716f80b6deSSevak Arakelyan 	CHECK_BOOL(besl, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_3_00a));
6726f80b6deSSevak Arakelyan 	CHECK_BOOL(hird_threshold_en, hsotg->params.lpm);
6736f80b6deSSevak Arakelyan 	CHECK_RANGE(hird_threshold, 0, hsotg->params.besl ? 12 : 7, 0);
674ca531bc2SGrigor Tovmasyan 	CHECK_BOOL(service_interval, hw->service_interval_mode);
675d936e666SJohn Youn 	CHECK_RANGE(max_packet_count,
676d936e666SJohn Youn 		    15, hw->max_packet_count,
677d936e666SJohn Youn 		    hw->max_packet_count);
678d936e666SJohn Youn 	CHECK_RANGE(max_transfer_size,
679d936e666SJohn Youn 		    2047, hw->max_transfer_size,
680d936e666SJohn Youn 		    hw->max_transfer_size);
681d936e666SJohn Youn 
682d936e666SJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
683d936e666SJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
684d936e666SJohn Youn 		CHECK_BOOL(host_dma, dma_capable);
685d936e666SJohn Youn 		CHECK_BOOL(dma_desc_enable, p->host_dma);
686d936e666SJohn Youn 		CHECK_BOOL(dma_desc_fs_enable, p->dma_desc_enable);
687d936e666SJohn Youn 		CHECK_BOOL(host_ls_low_power_phy_clk,
688d936e666SJohn Youn 			   p->phy_type == DWC2_PHY_TYPE_PARAM_FS);
689d936e666SJohn Youn 		CHECK_RANGE(host_channels,
690d936e666SJohn Youn 			    1, hw->host_channels,
691d936e666SJohn Youn 			    hw->host_channels);
692d936e666SJohn Youn 		CHECK_RANGE(host_rx_fifo_size,
693d936e666SJohn Youn 			    16, hw->rx_fifo_size,
694d936e666SJohn Youn 			    hw->rx_fifo_size);
695d936e666SJohn Youn 		CHECK_RANGE(host_nperio_tx_fifo_size,
696d936e666SJohn Youn 			    16, hw->host_nperio_tx_fifo_size,
697d936e666SJohn Youn 			    hw->host_nperio_tx_fifo_size);
698d936e666SJohn Youn 		CHECK_RANGE(host_perio_tx_fifo_size,
699d936e666SJohn Youn 			    16, hw->host_perio_tx_fifo_size,
700d936e666SJohn Youn 			    hw->host_perio_tx_fifo_size);
701d936e666SJohn Youn 	}
702d936e666SJohn Youn 
703d936e666SJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
704d936e666SJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
705d936e666SJohn Youn 		CHECK_BOOL(g_dma, dma_capable);
706d936e666SJohn Youn 		CHECK_BOOL(g_dma_desc, (p->g_dma && hw->dma_desc_enable));
707d936e666SJohn Youn 		CHECK_RANGE(g_rx_fifo_size,
708d936e666SJohn Youn 			    16, hw->rx_fifo_size,
709d936e666SJohn Youn 			    hw->rx_fifo_size);
710d936e666SJohn Youn 		CHECK_RANGE(g_np_tx_fifo_size,
711d936e666SJohn Youn 			    16, hw->dev_nperio_tx_fifo_size,
712d936e666SJohn Youn 			    hw->dev_nperio_tx_fifo_size);
7133c6aea73SSevak Arakelyan 		dwc2_check_param_tx_fifo_sizes(hsotg);
714d936e666SJohn Youn 	}
715d936e666SJohn Youn }
716d936e666SJohn Youn 
717323230efSJohn Youn /*
718323230efSJohn Youn  * Gets host hardware parameters. Forces host mode if not currently in
719323230efSJohn Youn  * host mode. Should be called immediately after a core soft reset in
720323230efSJohn Youn  * order to get the reset values.
721323230efSJohn Youn  */
722323230efSJohn Youn static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg)
723323230efSJohn Youn {
724323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
725323230efSJohn Youn 	u32 gnptxfsiz;
726323230efSJohn Youn 	u32 hptxfsiz;
727323230efSJohn Youn 
728323230efSJohn Youn 	if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
729323230efSJohn Youn 		return;
730323230efSJohn Youn 
73113b1f8e2SVardan Mikayelyan 	dwc2_force_mode(hsotg, true);
732323230efSJohn Youn 
733f25c42b8SGevorg Sahakyan 	gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
734f25c42b8SGevorg Sahakyan 	hptxfsiz = dwc2_readl(hsotg, HPTXFSIZ);
735323230efSJohn Youn 
736323230efSJohn Youn 	hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
737323230efSJohn Youn 				       FIFOSIZE_DEPTH_SHIFT;
738323230efSJohn Youn 	hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >>
739323230efSJohn Youn 				      FIFOSIZE_DEPTH_SHIFT;
740323230efSJohn Youn }
741323230efSJohn Youn 
742323230efSJohn Youn /*
743323230efSJohn Youn  * Gets device hardware parameters. Forces device mode if not
744323230efSJohn Youn  * currently in device mode. Should be called immediately after a core
745323230efSJohn Youn  * soft reset in order to get the reset values.
746323230efSJohn Youn  */
747323230efSJohn Youn static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg)
748323230efSJohn Youn {
749323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
750323230efSJohn Youn 	u32 gnptxfsiz;
7519273083aSMinas Harutyunyan 	int fifo, fifo_count;
752323230efSJohn Youn 
753323230efSJohn Youn 	if (hsotg->dr_mode == USB_DR_MODE_HOST)
754323230efSJohn Youn 		return;
755323230efSJohn Youn 
75613b1f8e2SVardan Mikayelyan 	dwc2_force_mode(hsotg, false);
757323230efSJohn Youn 
758f25c42b8SGevorg Sahakyan 	gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
759323230efSJohn Youn 
7609273083aSMinas Harutyunyan 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
7619273083aSMinas Harutyunyan 
7629273083aSMinas Harutyunyan 	for (fifo = 1; fifo <= fifo_count; fifo++) {
7639273083aSMinas Harutyunyan 		hw->g_tx_fifo_size[fifo] =
764f25c42b8SGevorg Sahakyan 			(dwc2_readl(hsotg, DPTXFSIZN(fifo)) &
7659273083aSMinas Harutyunyan 			 FIFOSIZE_DEPTH_MASK) >> FIFOSIZE_DEPTH_SHIFT;
7669273083aSMinas Harutyunyan 	}
7679273083aSMinas Harutyunyan 
768323230efSJohn Youn 	hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
769323230efSJohn Youn 				       FIFOSIZE_DEPTH_SHIFT;
770323230efSJohn Youn }
771323230efSJohn Youn 
772323230efSJohn Youn /**
773323230efSJohn Youn  * During device initialization, read various hardware configuration
774323230efSJohn Youn  * registers and interpret the contents.
7756fb914d7SGrigor Tovmasyan  *
7766fb914d7SGrigor Tovmasyan  * @hsotg: Programming view of the DWC_otg controller
7776fb914d7SGrigor Tovmasyan  *
778323230efSJohn Youn  */
779323230efSJohn Youn int dwc2_get_hwparams(struct dwc2_hsotg *hsotg)
780323230efSJohn Youn {
781323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
782323230efSJohn Youn 	unsigned int width;
783323230efSJohn Youn 	u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4;
784323230efSJohn Youn 	u32 grxfsiz;
785323230efSJohn Youn 
786f25c42b8SGevorg Sahakyan 	hwcfg1 = dwc2_readl(hsotg, GHWCFG1);
787f25c42b8SGevorg Sahakyan 	hwcfg2 = dwc2_readl(hsotg, GHWCFG2);
788f25c42b8SGevorg Sahakyan 	hwcfg3 = dwc2_readl(hsotg, GHWCFG3);
789f25c42b8SGevorg Sahakyan 	hwcfg4 = dwc2_readl(hsotg, GHWCFG4);
790f25c42b8SGevorg Sahakyan 	grxfsiz = dwc2_readl(hsotg, GRXFSIZ);
791323230efSJohn Youn 
792323230efSJohn Youn 	/* hwcfg1 */
793323230efSJohn Youn 	hw->dev_ep_dirs = hwcfg1;
794323230efSJohn Youn 
795323230efSJohn Youn 	/* hwcfg2 */
796323230efSJohn Youn 	hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >>
797323230efSJohn Youn 		      GHWCFG2_OP_MODE_SHIFT;
798323230efSJohn Youn 	hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >>
799323230efSJohn Youn 		   GHWCFG2_ARCHITECTURE_SHIFT;
800323230efSJohn Youn 	hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO);
801323230efSJohn Youn 	hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >>
802323230efSJohn Youn 				GHWCFG2_NUM_HOST_CHAN_SHIFT);
803323230efSJohn Youn 	hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >>
804323230efSJohn Youn 			  GHWCFG2_HS_PHY_TYPE_SHIFT;
805323230efSJohn Youn 	hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >>
806323230efSJohn Youn 			  GHWCFG2_FS_PHY_TYPE_SHIFT;
807323230efSJohn Youn 	hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >>
808323230efSJohn Youn 			 GHWCFG2_NUM_DEV_EP_SHIFT;
809323230efSJohn Youn 	hw->nperio_tx_q_depth =
810323230efSJohn Youn 		(hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >>
811323230efSJohn Youn 		GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1;
812323230efSJohn Youn 	hw->host_perio_tx_q_depth =
813323230efSJohn Youn 		(hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >>
814323230efSJohn Youn 		GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1;
815323230efSJohn Youn 	hw->dev_token_q_depth =
816323230efSJohn Youn 		(hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >>
817323230efSJohn Youn 		GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT;
818323230efSJohn Youn 
819323230efSJohn Youn 	/* hwcfg3 */
820323230efSJohn Youn 	width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >>
821323230efSJohn Youn 		GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT;
822323230efSJohn Youn 	hw->max_transfer_size = (1 << (width + 11)) - 1;
823323230efSJohn Youn 	width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >>
824323230efSJohn Youn 		GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT;
825323230efSJohn Youn 	hw->max_packet_count = (1 << (width + 4)) - 1;
826323230efSJohn Youn 	hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C);
827323230efSJohn Youn 	hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >>
828323230efSJohn Youn 			      GHWCFG3_DFIFO_DEPTH_SHIFT;
8296f80b6deSSevak Arakelyan 	hw->lpm_mode = !!(hwcfg3 & GHWCFG3_OTG_LPM_EN);
830323230efSJohn Youn 
831323230efSJohn Youn 	/* hwcfg4 */
832323230efSJohn Youn 	hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN);
833323230efSJohn Youn 	hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >>
834323230efSJohn Youn 				  GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT;
8359273083aSMinas Harutyunyan 	hw->num_dev_in_eps = (hwcfg4 & GHWCFG4_NUM_IN_EPS_MASK) >>
8369273083aSMinas Harutyunyan 			     GHWCFG4_NUM_IN_EPS_SHIFT;
837323230efSJohn Youn 	hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA);
838323230efSJohn Youn 	hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ);
839631a2310SVardan Mikayelyan 	hw->hibernation = !!(hwcfg4 & GHWCFG4_HIBER);
840323230efSJohn Youn 	hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >>
841323230efSJohn Youn 				  GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT;
84266e77a24SRazmik Karapetyan 	hw->acg_enable = !!(hwcfg4 & GHWCFG4_ACG_SUPPORTED);
843b43ebc96SGrigor Tovmasyan 	hw->ipg_isoc_en = !!(hwcfg4 & GHWCFG4_IPG_ISOC_SUPPORTED);
844ca531bc2SGrigor Tovmasyan 	hw->service_interval_mode = !!(hwcfg4 &
845ca531bc2SGrigor Tovmasyan 				       GHWCFG4_SERVICE_INTERVAL_SUPPORTED);
846323230efSJohn Youn 
847323230efSJohn Youn 	/* fifo sizes */
848d1531319SJohn Youn 	hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >>
849323230efSJohn Youn 				GRXFSIZ_DEPTH_SHIFT;
8509273083aSMinas Harutyunyan 	/*
8519273083aSMinas Harutyunyan 	 * Host specific hardware parameters. Reading these parameters
8529273083aSMinas Harutyunyan 	 * requires the controller to be in host mode. The mode will
8539273083aSMinas Harutyunyan 	 * be forced, if necessary, to read these values.
8549273083aSMinas Harutyunyan 	 */
8559273083aSMinas Harutyunyan 	dwc2_get_host_hwparams(hsotg);
8569273083aSMinas Harutyunyan 	dwc2_get_dev_hwparams(hsotg);
857323230efSJohn Youn 
858323230efSJohn Youn 	return 0;
859323230efSJohn Youn }
860323230efSJohn Youn 
861334bbd4eSJohn Youn int dwc2_init_params(struct dwc2_hsotg *hsotg)
862334bbd4eSJohn Youn {
8637de1debcSJohn Youn 	const struct of_device_id *match;
864362b9398SNathan Chancellor 	void (*set_params)(struct dwc2_hsotg *data);
8657de1debcSJohn Youn 
866245977c9SJohn Youn 	dwc2_set_default_params(hsotg);
867f9f93cbbSJohn Youn 	dwc2_get_device_properties(hsotg);
868334bbd4eSJohn Youn 
8697de1debcSJohn Youn 	match = of_match_device(dwc2_of_match_table, hsotg->dev);
8707de1debcSJohn Youn 	if (match && match->data) {
8717de1debcSJohn Youn 		set_params = match->data;
8727de1debcSJohn Youn 		set_params(hsotg);
8737de1debcSJohn Youn 	}
8747de1debcSJohn Youn 
875d936e666SJohn Youn 	dwc2_check_params(hsotg);
876d936e666SJohn Youn 
877334bbd4eSJohn Youn 	return 0;
878334bbd4eSJohn Youn }
879