xref: /openbmc/linux/drivers/usb/dwc2/params.c (revision d1531319dddc588d5e5c3045c55313203555f5be)
1323230efSJohn Youn /*
2323230efSJohn Youn  * Copyright (C) 2004-2016 Synopsys, Inc.
3323230efSJohn Youn  *
4323230efSJohn Youn  * Redistribution and use in source and binary forms, with or without
5323230efSJohn Youn  * modification, are permitted provided that the following conditions
6323230efSJohn Youn  * are met:
7323230efSJohn Youn  * 1. Redistributions of source code must retain the above copyright
8323230efSJohn Youn  *    notice, this list of conditions, and the following disclaimer,
9323230efSJohn Youn  *    without modification.
10323230efSJohn Youn  * 2. Redistributions in binary form must reproduce the above copyright
11323230efSJohn Youn  *    notice, this list of conditions and the following disclaimer in the
12323230efSJohn Youn  *    documentation and/or other materials provided with the distribution.
13323230efSJohn Youn  * 3. The names of the above-listed copyright holders may not be used
14323230efSJohn Youn  *    to endorse or promote products derived from this software without
15323230efSJohn Youn  *    specific prior written permission.
16323230efSJohn Youn  *
17323230efSJohn Youn  * ALTERNATIVELY, this software may be distributed under the terms of the
18323230efSJohn Youn  * GNU General Public License ("GPL") as published by the Free Software
19323230efSJohn Youn  * Foundation; either version 2 of the License, or (at your option) any
20323230efSJohn Youn  * later version.
21323230efSJohn Youn  *
22323230efSJohn Youn  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
23323230efSJohn Youn  * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
24323230efSJohn Youn  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
25323230efSJohn Youn  * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
26323230efSJohn Youn  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
27323230efSJohn Youn  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
28323230efSJohn Youn  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
29323230efSJohn Youn  * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
30323230efSJohn Youn  * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
31323230efSJohn Youn  * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32323230efSJohn Youn  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33323230efSJohn Youn  */
34323230efSJohn Youn 
35323230efSJohn Youn #include <linux/kernel.h>
36323230efSJohn Youn #include <linux/module.h>
37323230efSJohn Youn #include <linux/of_device.h>
38323230efSJohn Youn 
39323230efSJohn Youn #include "core.h"
40323230efSJohn Youn 
41323230efSJohn Youn static const struct dwc2_core_params params_hi6220 = {
42323230efSJohn Youn 	.otg_cap			= 2,	/* No HNP/SRP capable */
43323230efSJohn Youn 	.otg_ver			= 0,	/* 1.3 */
44323230efSJohn Youn 	.dma_enable			= 1,
45323230efSJohn Youn 	.dma_desc_enable		= 0,
46323230efSJohn Youn 	.dma_desc_fs_enable		= 0,
47323230efSJohn Youn 	.speed				= 0,	/* High Speed */
48323230efSJohn Youn 	.enable_dynamic_fifo		= 1,
49323230efSJohn Youn 	.en_multiple_tx_fifo		= 1,
50323230efSJohn Youn 	.host_rx_fifo_size		= 512,
51323230efSJohn Youn 	.host_nperio_tx_fifo_size	= 512,
52323230efSJohn Youn 	.host_perio_tx_fifo_size	= 512,
53323230efSJohn Youn 	.max_transfer_size		= 65535,
54323230efSJohn Youn 	.max_packet_count		= 511,
55323230efSJohn Youn 	.host_channels			= 16,
56323230efSJohn Youn 	.phy_type			= 1,	/* UTMI */
57323230efSJohn Youn 	.phy_utmi_width			= 8,
58323230efSJohn Youn 	.phy_ulpi_ddr			= 0,	/* Single */
59323230efSJohn Youn 	.phy_ulpi_ext_vbus		= 0,
60323230efSJohn Youn 	.i2c_enable			= 0,
61323230efSJohn Youn 	.ulpi_fs_ls			= 0,
62323230efSJohn Youn 	.host_support_fs_ls_low_power	= 0,
63323230efSJohn Youn 	.host_ls_low_power_phy_clk	= 0,	/* 48 MHz */
64323230efSJohn Youn 	.ts_dline			= 0,
65323230efSJohn Youn 	.reload_ctl			= 0,
66323230efSJohn Youn 	.ahbcfg				= GAHBCFG_HBSTLEN_INCR16 <<
67323230efSJohn Youn 					  GAHBCFG_HBSTLEN_SHIFT,
68323230efSJohn Youn 	.uframe_sched			= 0,
69323230efSJohn Youn 	.external_id_pin_ctl		= -1,
70323230efSJohn Youn 	.hibernation			= -1,
71323230efSJohn Youn };
72323230efSJohn Youn 
73323230efSJohn Youn static const struct dwc2_core_params params_bcm2835 = {
74323230efSJohn Youn 	.otg_cap			= 0,	/* HNP/SRP capable */
75323230efSJohn Youn 	.otg_ver			= 0,	/* 1.3 */
76323230efSJohn Youn 	.dma_enable			= 1,
77323230efSJohn Youn 	.dma_desc_enable		= 0,
78323230efSJohn Youn 	.dma_desc_fs_enable		= 0,
79323230efSJohn Youn 	.speed				= 0,	/* High Speed */
80323230efSJohn Youn 	.enable_dynamic_fifo		= 1,
81323230efSJohn Youn 	.en_multiple_tx_fifo		= 1,
82323230efSJohn Youn 	.host_rx_fifo_size		= 774,	/* 774 DWORDs */
83323230efSJohn Youn 	.host_nperio_tx_fifo_size	= 256,	/* 256 DWORDs */
84323230efSJohn Youn 	.host_perio_tx_fifo_size	= 512,	/* 512 DWORDs */
85323230efSJohn Youn 	.max_transfer_size		= 65535,
86323230efSJohn Youn 	.max_packet_count		= 511,
87323230efSJohn Youn 	.host_channels			= 8,
88323230efSJohn Youn 	.phy_type			= 1,	/* UTMI */
89323230efSJohn Youn 	.phy_utmi_width			= 8,	/* 8 bits */
90323230efSJohn Youn 	.phy_ulpi_ddr			= 0,	/* Single */
91323230efSJohn Youn 	.phy_ulpi_ext_vbus		= 0,
92323230efSJohn Youn 	.i2c_enable			= 0,
93323230efSJohn Youn 	.ulpi_fs_ls			= 0,
94323230efSJohn Youn 	.host_support_fs_ls_low_power	= 0,
95323230efSJohn Youn 	.host_ls_low_power_phy_clk	= 0,	/* 48 MHz */
96323230efSJohn Youn 	.ts_dline			= 0,
97323230efSJohn Youn 	.reload_ctl			= 0,
98323230efSJohn Youn 	.ahbcfg				= 0x10,
99323230efSJohn Youn 	.uframe_sched			= 0,
100323230efSJohn Youn 	.external_id_pin_ctl		= -1,
101323230efSJohn Youn 	.hibernation			= -1,
102323230efSJohn Youn };
103323230efSJohn Youn 
104323230efSJohn Youn static const struct dwc2_core_params params_rk3066 = {
105323230efSJohn Youn 	.otg_cap			= 2,	/* non-HNP/non-SRP */
106323230efSJohn Youn 	.otg_ver			= -1,
107323230efSJohn Youn 	.dma_enable			= -1,
108323230efSJohn Youn 	.dma_desc_enable		= 0,
109323230efSJohn Youn 	.dma_desc_fs_enable		= 0,
110323230efSJohn Youn 	.speed				= -1,
111323230efSJohn Youn 	.enable_dynamic_fifo		= 1,
112323230efSJohn Youn 	.en_multiple_tx_fifo		= -1,
113323230efSJohn Youn 	.host_rx_fifo_size		= 525,	/* 525 DWORDs */
114323230efSJohn Youn 	.host_nperio_tx_fifo_size	= 128,	/* 128 DWORDs */
115323230efSJohn Youn 	.host_perio_tx_fifo_size	= 256,	/* 256 DWORDs */
116323230efSJohn Youn 	.max_transfer_size		= -1,
117323230efSJohn Youn 	.max_packet_count		= -1,
118323230efSJohn Youn 	.host_channels			= -1,
119323230efSJohn Youn 	.phy_type			= -1,
120323230efSJohn Youn 	.phy_utmi_width			= -1,
121323230efSJohn Youn 	.phy_ulpi_ddr			= -1,
122323230efSJohn Youn 	.phy_ulpi_ext_vbus		= -1,
123323230efSJohn Youn 	.i2c_enable			= -1,
124323230efSJohn Youn 	.ulpi_fs_ls			= -1,
125323230efSJohn Youn 	.host_support_fs_ls_low_power	= -1,
126323230efSJohn Youn 	.host_ls_low_power_phy_clk	= -1,
127323230efSJohn Youn 	.ts_dline			= -1,
128323230efSJohn Youn 	.reload_ctl			= -1,
129323230efSJohn Youn 	.ahbcfg				= GAHBCFG_HBSTLEN_INCR16 <<
130323230efSJohn Youn 					  GAHBCFG_HBSTLEN_SHIFT,
131323230efSJohn Youn 	.uframe_sched			= -1,
132323230efSJohn Youn 	.external_id_pin_ctl		= -1,
133323230efSJohn Youn 	.hibernation			= -1,
134323230efSJohn Youn };
135323230efSJohn Youn 
136323230efSJohn Youn static const struct dwc2_core_params params_ltq = {
137323230efSJohn Youn 	.otg_cap			= 2,	/* non-HNP/non-SRP */
138323230efSJohn Youn 	.otg_ver			= -1,
139323230efSJohn Youn 	.dma_enable			= -1,
140323230efSJohn Youn 	.dma_desc_enable		= -1,
141323230efSJohn Youn 	.dma_desc_fs_enable		= -1,
142323230efSJohn Youn 	.speed				= -1,
143323230efSJohn Youn 	.enable_dynamic_fifo		= -1,
144323230efSJohn Youn 	.en_multiple_tx_fifo		= -1,
145323230efSJohn Youn 	.host_rx_fifo_size		= 288,	/* 288 DWORDs */
146323230efSJohn Youn 	.host_nperio_tx_fifo_size	= 128,	/* 128 DWORDs */
147323230efSJohn Youn 	.host_perio_tx_fifo_size	= 96,	/* 96 DWORDs */
148323230efSJohn Youn 	.max_transfer_size		= 65535,
149323230efSJohn Youn 	.max_packet_count		= 511,
150323230efSJohn Youn 	.host_channels			= -1,
151323230efSJohn Youn 	.phy_type			= -1,
152323230efSJohn Youn 	.phy_utmi_width			= -1,
153323230efSJohn Youn 	.phy_ulpi_ddr			= -1,
154323230efSJohn Youn 	.phy_ulpi_ext_vbus		= -1,
155323230efSJohn Youn 	.i2c_enable			= -1,
156323230efSJohn Youn 	.ulpi_fs_ls			= -1,
157323230efSJohn Youn 	.host_support_fs_ls_low_power	= -1,
158323230efSJohn Youn 	.host_ls_low_power_phy_clk	= -1,
159323230efSJohn Youn 	.ts_dline			= -1,
160323230efSJohn Youn 	.reload_ctl			= -1,
161323230efSJohn Youn 	.ahbcfg				= GAHBCFG_HBSTLEN_INCR16 <<
162323230efSJohn Youn 					  GAHBCFG_HBSTLEN_SHIFT,
163323230efSJohn Youn 	.uframe_sched			= -1,
164323230efSJohn Youn 	.external_id_pin_ctl		= -1,
165323230efSJohn Youn 	.hibernation			= -1,
166323230efSJohn Youn };
167323230efSJohn Youn 
168323230efSJohn Youn static const struct dwc2_core_params params_amlogic = {
169323230efSJohn Youn 	.otg_cap			= DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE,
170323230efSJohn Youn 	.otg_ver			= -1,
171323230efSJohn Youn 	.dma_enable			= 1,
172323230efSJohn Youn 	.dma_desc_enable		= 0,
173323230efSJohn Youn 	.dma_desc_fs_enable		= 0,
174323230efSJohn Youn 	.speed				= DWC2_SPEED_PARAM_HIGH,
175323230efSJohn Youn 	.enable_dynamic_fifo		= 1,
176323230efSJohn Youn 	.en_multiple_tx_fifo		= -1,
177323230efSJohn Youn 	.host_rx_fifo_size		= 512,
178323230efSJohn Youn 	.host_nperio_tx_fifo_size	= 500,
179323230efSJohn Youn 	.host_perio_tx_fifo_size	= 500,
180323230efSJohn Youn 	.max_transfer_size		= -1,
181323230efSJohn Youn 	.max_packet_count		= -1,
182323230efSJohn Youn 	.host_channels			= 16,
183323230efSJohn Youn 	.phy_type			= DWC2_PHY_TYPE_PARAM_UTMI,
184323230efSJohn Youn 	.phy_utmi_width			= -1,
185323230efSJohn Youn 	.phy_ulpi_ddr			= -1,
186323230efSJohn Youn 	.phy_ulpi_ext_vbus		= -1,
187323230efSJohn Youn 	.i2c_enable			= -1,
188323230efSJohn Youn 	.ulpi_fs_ls			= -1,
189323230efSJohn Youn 	.host_support_fs_ls_low_power	= -1,
190323230efSJohn Youn 	.host_ls_low_power_phy_clk	= -1,
191323230efSJohn Youn 	.ts_dline			= -1,
192323230efSJohn Youn 	.reload_ctl			= 1,
193323230efSJohn Youn 	.ahbcfg				= GAHBCFG_HBSTLEN_INCR8 <<
194323230efSJohn Youn 					  GAHBCFG_HBSTLEN_SHIFT,
195323230efSJohn Youn 	.uframe_sched			= 0,
196323230efSJohn Youn 	.external_id_pin_ctl		= -1,
197323230efSJohn Youn 	.hibernation			= -1,
198323230efSJohn Youn };
199323230efSJohn Youn 
2000a7d0d7fSJohn Youn static const struct dwc2_core_params params_default = {
2010a7d0d7fSJohn Youn 	.otg_cap			= -1,
2020a7d0d7fSJohn Youn 	.otg_ver			= -1,
2030a7d0d7fSJohn Youn 	.dma_enable			= -1,
2040a7d0d7fSJohn Youn 
2050a7d0d7fSJohn Youn 	/*
2060a7d0d7fSJohn Youn 	 * Disable descriptor dma mode by default as the HW can support
2070a7d0d7fSJohn Youn 	 * it, but does not support it for SPLIT transactions.
2080a7d0d7fSJohn Youn 	 * Disable it for FS devices as well.
2090a7d0d7fSJohn Youn 	 */
2100a7d0d7fSJohn Youn 	.dma_desc_enable		= 0,
2110a7d0d7fSJohn Youn 	.dma_desc_fs_enable		= 0,
2120a7d0d7fSJohn Youn 
2130a7d0d7fSJohn Youn 	.speed				= -1,
2140a7d0d7fSJohn Youn 	.enable_dynamic_fifo		= -1,
2150a7d0d7fSJohn Youn 	.en_multiple_tx_fifo		= -1,
2160a7d0d7fSJohn Youn 	.host_rx_fifo_size		= -1,
2170a7d0d7fSJohn Youn 	.host_nperio_tx_fifo_size	= -1,
2180a7d0d7fSJohn Youn 	.host_perio_tx_fifo_size	= -1,
2190a7d0d7fSJohn Youn 	.max_transfer_size		= -1,
2200a7d0d7fSJohn Youn 	.max_packet_count		= -1,
2210a7d0d7fSJohn Youn 	.host_channels			= -1,
2220a7d0d7fSJohn Youn 	.phy_type			= -1,
2230a7d0d7fSJohn Youn 	.phy_utmi_width			= -1,
2240a7d0d7fSJohn Youn 	.phy_ulpi_ddr			= -1,
2250a7d0d7fSJohn Youn 	.phy_ulpi_ext_vbus		= -1,
2260a7d0d7fSJohn Youn 	.i2c_enable			= -1,
2270a7d0d7fSJohn Youn 	.ulpi_fs_ls			= -1,
2280a7d0d7fSJohn Youn 	.host_support_fs_ls_low_power	= -1,
2290a7d0d7fSJohn Youn 	.host_ls_low_power_phy_clk	= -1,
2300a7d0d7fSJohn Youn 	.ts_dline			= -1,
2310a7d0d7fSJohn Youn 	.reload_ctl			= -1,
2320a7d0d7fSJohn Youn 	.ahbcfg				= -1,
2330a7d0d7fSJohn Youn 	.uframe_sched			= -1,
2340a7d0d7fSJohn Youn 	.external_id_pin_ctl		= -1,
2350a7d0d7fSJohn Youn 	.hibernation			= -1,
2360a7d0d7fSJohn Youn };
2370a7d0d7fSJohn Youn 
238323230efSJohn Youn const struct of_device_id dwc2_of_match_table[] = {
239323230efSJohn Youn 	{ .compatible = "brcm,bcm2835-usb", .data = &params_bcm2835 },
240323230efSJohn Youn 	{ .compatible = "hisilicon,hi6220-usb", .data = &params_hi6220 },
241323230efSJohn Youn 	{ .compatible = "rockchip,rk3066-usb", .data = &params_rk3066 },
242323230efSJohn Youn 	{ .compatible = "lantiq,arx100-usb", .data = &params_ltq },
243323230efSJohn Youn 	{ .compatible = "lantiq,xrx200-usb", .data = &params_ltq },
244323230efSJohn Youn 	{ .compatible = "snps,dwc2", .data = NULL },
245323230efSJohn Youn 	{ .compatible = "samsung,s3c6400-hsotg", .data = NULL},
246323230efSJohn Youn 	{ .compatible = "amlogic,meson8b-usb", .data = &params_amlogic },
247323230efSJohn Youn 	{ .compatible = "amlogic,meson-gxbb-usb", .data = &params_amlogic },
248323230efSJohn Youn 	{},
249323230efSJohn Youn };
250323230efSJohn Youn MODULE_DEVICE_TABLE(of, dwc2_of_match_table);
251323230efSJohn Youn 
252323230efSJohn Youn #define DWC2_OUT_OF_BOUNDS(a, b, c)	((a) < (b) || (a) > (c))
253323230efSJohn Youn 
254323230efSJohn Youn /* Parameter access functions */
255c1d286cfSJohn Youn static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg, int val)
256323230efSJohn Youn {
257323230efSJohn Youn 	int valid = 1;
258323230efSJohn Youn 
259323230efSJohn Youn 	switch (val) {
260323230efSJohn Youn 	case DWC2_CAP_PARAM_HNP_SRP_CAPABLE:
261323230efSJohn Youn 		if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE)
262323230efSJohn Youn 			valid = 0;
263323230efSJohn Youn 		break;
264323230efSJohn Youn 	case DWC2_CAP_PARAM_SRP_ONLY_CAPABLE:
265323230efSJohn Youn 		switch (hsotg->hw_params.op_mode) {
266323230efSJohn Youn 		case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
267323230efSJohn Youn 		case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
268323230efSJohn Youn 		case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
269323230efSJohn Youn 		case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
270323230efSJohn Youn 			break;
271323230efSJohn Youn 		default:
272323230efSJohn Youn 			valid = 0;
273323230efSJohn Youn 			break;
274323230efSJohn Youn 		}
275323230efSJohn Youn 		break;
276323230efSJohn Youn 	case DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE:
277323230efSJohn Youn 		/* always valid */
278323230efSJohn Youn 		break;
279323230efSJohn Youn 	default:
280323230efSJohn Youn 		valid = 0;
281323230efSJohn Youn 		break;
282323230efSJohn Youn 	}
283323230efSJohn Youn 
284323230efSJohn Youn 	if (!valid) {
285323230efSJohn Youn 		if (val >= 0)
286323230efSJohn Youn 			dev_err(hsotg->dev,
287323230efSJohn Youn 				"%d invalid for otg_cap parameter. Check HW configuration.\n",
288323230efSJohn Youn 				val);
289323230efSJohn Youn 		switch (hsotg->hw_params.op_mode) {
290323230efSJohn Youn 		case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
291323230efSJohn Youn 			val = DWC2_CAP_PARAM_HNP_SRP_CAPABLE;
292323230efSJohn Youn 			break;
293323230efSJohn Youn 		case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
294323230efSJohn Youn 		case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
295323230efSJohn Youn 		case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
296323230efSJohn Youn 			val = DWC2_CAP_PARAM_SRP_ONLY_CAPABLE;
297323230efSJohn Youn 			break;
298323230efSJohn Youn 		default:
299323230efSJohn Youn 			val = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
300323230efSJohn Youn 			break;
301323230efSJohn Youn 		}
302323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting otg_cap to %d\n", val);
303323230efSJohn Youn 	}
304323230efSJohn Youn 
305bea8e86cSJohn Youn 	hsotg->params.otg_cap = val;
306323230efSJohn Youn }
307323230efSJohn Youn 
308c1d286cfSJohn Youn static void dwc2_set_param_dma_enable(struct dwc2_hsotg *hsotg, int val)
309323230efSJohn Youn {
310323230efSJohn Youn 	int valid = 1;
311323230efSJohn Youn 
312323230efSJohn Youn 	if (val > 0 && hsotg->hw_params.arch == GHWCFG2_SLAVE_ONLY_ARCH)
313323230efSJohn Youn 		valid = 0;
314323230efSJohn Youn 	if (val < 0)
315323230efSJohn Youn 		valid = 0;
316323230efSJohn Youn 
317323230efSJohn Youn 	if (!valid) {
318323230efSJohn Youn 		if (val >= 0)
319323230efSJohn Youn 			dev_err(hsotg->dev,
320323230efSJohn Youn 				"%d invalid for dma_enable parameter. Check HW configuration.\n",
321323230efSJohn Youn 				val);
322323230efSJohn Youn 		val = hsotg->hw_params.arch != GHWCFG2_SLAVE_ONLY_ARCH;
323323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting dma_enable to %d\n", val);
324323230efSJohn Youn 	}
325323230efSJohn Youn 
326bea8e86cSJohn Youn 	hsotg->params.dma_enable = val;
327323230efSJohn Youn }
328323230efSJohn Youn 
329c1d286cfSJohn Youn static void dwc2_set_param_dma_desc_enable(struct dwc2_hsotg *hsotg, int val)
330323230efSJohn Youn {
331323230efSJohn Youn 	int valid = 1;
332323230efSJohn Youn 
333bea8e86cSJohn Youn 	if (val > 0 && (hsotg->params.dma_enable <= 0 ||
334323230efSJohn Youn 			!hsotg->hw_params.dma_desc_enable))
335323230efSJohn Youn 		valid = 0;
336323230efSJohn Youn 	if (val < 0)
337323230efSJohn Youn 		valid = 0;
338323230efSJohn Youn 
339323230efSJohn Youn 	if (!valid) {
340323230efSJohn Youn 		if (val >= 0)
341323230efSJohn Youn 			dev_err(hsotg->dev,
342323230efSJohn Youn 				"%d invalid for dma_desc_enable parameter. Check HW configuration.\n",
343323230efSJohn Youn 				val);
344bea8e86cSJohn Youn 		val = (hsotg->params.dma_enable > 0 &&
345323230efSJohn Youn 			hsotg->hw_params.dma_desc_enable);
346323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting dma_desc_enable to %d\n", val);
347323230efSJohn Youn 	}
348323230efSJohn Youn 
349bea8e86cSJohn Youn 	hsotg->params.dma_desc_enable = val;
350323230efSJohn Youn }
351323230efSJohn Youn 
352c1d286cfSJohn Youn static void dwc2_set_param_dma_desc_fs_enable(struct dwc2_hsotg *hsotg, int val)
353323230efSJohn Youn {
354323230efSJohn Youn 	int valid = 1;
355323230efSJohn Youn 
356bea8e86cSJohn Youn 	if (val > 0 && (hsotg->params.dma_enable <= 0 ||
357323230efSJohn Youn 			!hsotg->hw_params.dma_desc_enable))
358323230efSJohn Youn 		valid = 0;
359323230efSJohn Youn 	if (val < 0)
360323230efSJohn Youn 		valid = 0;
361323230efSJohn Youn 
362323230efSJohn Youn 	if (!valid) {
363323230efSJohn Youn 		if (val >= 0)
364323230efSJohn Youn 			dev_err(hsotg->dev,
365323230efSJohn Youn 				"%d invalid for dma_desc_fs_enable parameter. Check HW configuration.\n",
366323230efSJohn Youn 				val);
367bea8e86cSJohn Youn 		val = (hsotg->params.dma_enable > 0 &&
368323230efSJohn Youn 			hsotg->hw_params.dma_desc_enable);
369323230efSJohn Youn 	}
370323230efSJohn Youn 
371bea8e86cSJohn Youn 	hsotg->params.dma_desc_fs_enable = val;
372323230efSJohn Youn 	dev_dbg(hsotg->dev, "Setting dma_desc_fs_enable to %d\n", val);
373323230efSJohn Youn }
374323230efSJohn Youn 
375c1d286cfSJohn Youn static void
376c1d286cfSJohn Youn dwc2_set_param_host_support_fs_ls_low_power(struct dwc2_hsotg *hsotg,
377323230efSJohn Youn 					    int val)
378323230efSJohn Youn {
379323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
380323230efSJohn Youn 		if (val >= 0) {
381323230efSJohn Youn 			dev_err(hsotg->dev,
382323230efSJohn Youn 				"Wrong value for host_support_fs_low_power\n");
383323230efSJohn Youn 			dev_err(hsotg->dev,
384323230efSJohn Youn 				"host_support_fs_low_power must be 0 or 1\n");
385323230efSJohn Youn 		}
386323230efSJohn Youn 		val = 0;
387323230efSJohn Youn 		dev_dbg(hsotg->dev,
388323230efSJohn Youn 			"Setting host_support_fs_low_power to %d\n", val);
389323230efSJohn Youn 	}
390323230efSJohn Youn 
391bea8e86cSJohn Youn 	hsotg->params.host_support_fs_ls_low_power = val;
392323230efSJohn Youn }
393323230efSJohn Youn 
394c1d286cfSJohn Youn static void dwc2_set_param_enable_dynamic_fifo(struct dwc2_hsotg *hsotg,
395c1d286cfSJohn Youn 					       int val)
396323230efSJohn Youn {
397323230efSJohn Youn 	int valid = 1;
398323230efSJohn Youn 
399323230efSJohn Youn 	if (val > 0 && !hsotg->hw_params.enable_dynamic_fifo)
400323230efSJohn Youn 		valid = 0;
401323230efSJohn Youn 	if (val < 0)
402323230efSJohn Youn 		valid = 0;
403323230efSJohn Youn 
404323230efSJohn Youn 	if (!valid) {
405323230efSJohn Youn 		if (val >= 0)
406323230efSJohn Youn 			dev_err(hsotg->dev,
407323230efSJohn Youn 				"%d invalid for enable_dynamic_fifo parameter. Check HW configuration.\n",
408323230efSJohn Youn 				val);
409323230efSJohn Youn 		val = hsotg->hw_params.enable_dynamic_fifo;
410323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting enable_dynamic_fifo to %d\n", val);
411323230efSJohn Youn 	}
412323230efSJohn Youn 
413bea8e86cSJohn Youn 	hsotg->params.enable_dynamic_fifo = val;
414323230efSJohn Youn }
415323230efSJohn Youn 
416c1d286cfSJohn Youn static void dwc2_set_param_host_rx_fifo_size(struct dwc2_hsotg *hsotg, int val)
417323230efSJohn Youn {
418323230efSJohn Youn 	int valid = 1;
419323230efSJohn Youn 
420*d1531319SJohn Youn 	if (val < 16 || val > hsotg->hw_params.rx_fifo_size)
421323230efSJohn Youn 		valid = 0;
422323230efSJohn Youn 
423323230efSJohn Youn 	if (!valid) {
424323230efSJohn Youn 		if (val >= 0)
425323230efSJohn Youn 			dev_err(hsotg->dev,
426323230efSJohn Youn 				"%d invalid for host_rx_fifo_size. Check HW configuration.\n",
427323230efSJohn Youn 				val);
428*d1531319SJohn Youn 		val = hsotg->hw_params.rx_fifo_size;
429323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting host_rx_fifo_size to %d\n", val);
430323230efSJohn Youn 	}
431323230efSJohn Youn 
432bea8e86cSJohn Youn 	hsotg->params.host_rx_fifo_size = val;
433323230efSJohn Youn }
434323230efSJohn Youn 
435c1d286cfSJohn Youn static void dwc2_set_param_host_nperio_tx_fifo_size(struct dwc2_hsotg *hsotg,
436c1d286cfSJohn Youn 						    int val)
437323230efSJohn Youn {
438323230efSJohn Youn 	int valid = 1;
439323230efSJohn Youn 
440323230efSJohn Youn 	if (val < 16 || val > hsotg->hw_params.host_nperio_tx_fifo_size)
441323230efSJohn Youn 		valid = 0;
442323230efSJohn Youn 
443323230efSJohn Youn 	if (!valid) {
444323230efSJohn Youn 		if (val >= 0)
445323230efSJohn Youn 			dev_err(hsotg->dev,
446323230efSJohn Youn 				"%d invalid for host_nperio_tx_fifo_size. Check HW configuration.\n",
447323230efSJohn Youn 				val);
448323230efSJohn Youn 		val = hsotg->hw_params.host_nperio_tx_fifo_size;
449323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting host_nperio_tx_fifo_size to %d\n",
450323230efSJohn Youn 			val);
451323230efSJohn Youn 	}
452323230efSJohn Youn 
453bea8e86cSJohn Youn 	hsotg->params.host_nperio_tx_fifo_size = val;
454323230efSJohn Youn }
455323230efSJohn Youn 
456c1d286cfSJohn Youn static void dwc2_set_param_host_perio_tx_fifo_size(struct dwc2_hsotg *hsotg,
457c1d286cfSJohn Youn 						   int val)
458323230efSJohn Youn {
459323230efSJohn Youn 	int valid = 1;
460323230efSJohn Youn 
461323230efSJohn Youn 	if (val < 16 || val > hsotg->hw_params.host_perio_tx_fifo_size)
462323230efSJohn Youn 		valid = 0;
463323230efSJohn Youn 
464323230efSJohn Youn 	if (!valid) {
465323230efSJohn Youn 		if (val >= 0)
466323230efSJohn Youn 			dev_err(hsotg->dev,
467323230efSJohn Youn 				"%d invalid for host_perio_tx_fifo_size. Check HW configuration.\n",
468323230efSJohn Youn 				val);
469323230efSJohn Youn 		val = hsotg->hw_params.host_perio_tx_fifo_size;
470323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting host_perio_tx_fifo_size to %d\n",
471323230efSJohn Youn 			val);
472323230efSJohn Youn 	}
473323230efSJohn Youn 
474bea8e86cSJohn Youn 	hsotg->params.host_perio_tx_fifo_size = val;
475323230efSJohn Youn }
476323230efSJohn Youn 
477c1d286cfSJohn Youn static void dwc2_set_param_max_transfer_size(struct dwc2_hsotg *hsotg, int val)
478323230efSJohn Youn {
479323230efSJohn Youn 	int valid = 1;
480323230efSJohn Youn 
481323230efSJohn Youn 	if (val < 2047 || val > hsotg->hw_params.max_transfer_size)
482323230efSJohn Youn 		valid = 0;
483323230efSJohn Youn 
484323230efSJohn Youn 	if (!valid) {
485323230efSJohn Youn 		if (val >= 0)
486323230efSJohn Youn 			dev_err(hsotg->dev,
487323230efSJohn Youn 				"%d invalid for max_transfer_size. Check HW configuration.\n",
488323230efSJohn Youn 				val);
489323230efSJohn Youn 		val = hsotg->hw_params.max_transfer_size;
490323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting max_transfer_size to %d\n", val);
491323230efSJohn Youn 	}
492323230efSJohn Youn 
493bea8e86cSJohn Youn 	hsotg->params.max_transfer_size = val;
494323230efSJohn Youn }
495323230efSJohn Youn 
496c1d286cfSJohn Youn static void dwc2_set_param_max_packet_count(struct dwc2_hsotg *hsotg, int val)
497323230efSJohn Youn {
498323230efSJohn Youn 	int valid = 1;
499323230efSJohn Youn 
500323230efSJohn Youn 	if (val < 15 || val > hsotg->hw_params.max_packet_count)
501323230efSJohn Youn 		valid = 0;
502323230efSJohn Youn 
503323230efSJohn Youn 	if (!valid) {
504323230efSJohn Youn 		if (val >= 0)
505323230efSJohn Youn 			dev_err(hsotg->dev,
506323230efSJohn Youn 				"%d invalid for max_packet_count. Check HW configuration.\n",
507323230efSJohn Youn 				val);
508323230efSJohn Youn 		val = hsotg->hw_params.max_packet_count;
509323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting max_packet_count to %d\n", val);
510323230efSJohn Youn 	}
511323230efSJohn Youn 
512bea8e86cSJohn Youn 	hsotg->params.max_packet_count = val;
513323230efSJohn Youn }
514323230efSJohn Youn 
515c1d286cfSJohn Youn static void dwc2_set_param_host_channels(struct dwc2_hsotg *hsotg, int val)
516323230efSJohn Youn {
517323230efSJohn Youn 	int valid = 1;
518323230efSJohn Youn 
519323230efSJohn Youn 	if (val < 1 || val > hsotg->hw_params.host_channels)
520323230efSJohn Youn 		valid = 0;
521323230efSJohn Youn 
522323230efSJohn Youn 	if (!valid) {
523323230efSJohn Youn 		if (val >= 0)
524323230efSJohn Youn 			dev_err(hsotg->dev,
525323230efSJohn Youn 				"%d invalid for host_channels. Check HW configuration.\n",
526323230efSJohn Youn 				val);
527323230efSJohn Youn 		val = hsotg->hw_params.host_channels;
528323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting host_channels to %d\n", val);
529323230efSJohn Youn 	}
530323230efSJohn Youn 
531bea8e86cSJohn Youn 	hsotg->params.host_channels = val;
532323230efSJohn Youn }
533323230efSJohn Youn 
534c1d286cfSJohn Youn static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg, int val)
535323230efSJohn Youn {
536323230efSJohn Youn 	int valid = 0;
537323230efSJohn Youn 	u32 hs_phy_type, fs_phy_type;
538323230efSJohn Youn 
539323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, DWC2_PHY_TYPE_PARAM_FS,
540323230efSJohn Youn 			       DWC2_PHY_TYPE_PARAM_ULPI)) {
541323230efSJohn Youn 		if (val >= 0) {
542323230efSJohn Youn 			dev_err(hsotg->dev, "Wrong value for phy_type\n");
543323230efSJohn Youn 			dev_err(hsotg->dev, "phy_type must be 0, 1 or 2\n");
544323230efSJohn Youn 		}
545323230efSJohn Youn 
546323230efSJohn Youn 		valid = 0;
547323230efSJohn Youn 	}
548323230efSJohn Youn 
549323230efSJohn Youn 	hs_phy_type = hsotg->hw_params.hs_phy_type;
550323230efSJohn Youn 	fs_phy_type = hsotg->hw_params.fs_phy_type;
551323230efSJohn Youn 	if (val == DWC2_PHY_TYPE_PARAM_UTMI &&
552323230efSJohn Youn 	    (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
553323230efSJohn Youn 	     hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
554323230efSJohn Youn 		valid = 1;
555323230efSJohn Youn 	else if (val == DWC2_PHY_TYPE_PARAM_ULPI &&
556323230efSJohn Youn 		 (hs_phy_type == GHWCFG2_HS_PHY_TYPE_ULPI ||
557323230efSJohn Youn 		  hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
558323230efSJohn Youn 		valid = 1;
559323230efSJohn Youn 	else if (val == DWC2_PHY_TYPE_PARAM_FS &&
560323230efSJohn Youn 		 fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED)
561323230efSJohn Youn 		valid = 1;
562323230efSJohn Youn 
563323230efSJohn Youn 	if (!valid) {
564323230efSJohn Youn 		if (val >= 0)
565323230efSJohn Youn 			dev_err(hsotg->dev,
566323230efSJohn Youn 				"%d invalid for phy_type. Check HW configuration.\n",
567323230efSJohn Youn 				val);
568323230efSJohn Youn 		val = DWC2_PHY_TYPE_PARAM_FS;
569323230efSJohn Youn 		if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) {
570323230efSJohn Youn 			if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
571323230efSJohn Youn 			    hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)
572323230efSJohn Youn 				val = DWC2_PHY_TYPE_PARAM_UTMI;
573323230efSJohn Youn 			else
574323230efSJohn Youn 				val = DWC2_PHY_TYPE_PARAM_ULPI;
575323230efSJohn Youn 		}
576323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting phy_type to %d\n", val);
577323230efSJohn Youn 	}
578323230efSJohn Youn 
579bea8e86cSJohn Youn 	hsotg->params.phy_type = val;
580323230efSJohn Youn }
581323230efSJohn Youn 
582323230efSJohn Youn static int dwc2_get_param_phy_type(struct dwc2_hsotg *hsotg)
583323230efSJohn Youn {
584bea8e86cSJohn Youn 	return hsotg->params.phy_type;
585323230efSJohn Youn }
586323230efSJohn Youn 
587c1d286cfSJohn Youn static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg, int val)
588323230efSJohn Youn {
589323230efSJohn Youn 	int valid = 1;
590323230efSJohn Youn 
591323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
592323230efSJohn Youn 		if (val >= 0) {
593323230efSJohn Youn 			dev_err(hsotg->dev, "Wrong value for speed parameter\n");
594323230efSJohn Youn 			dev_err(hsotg->dev, "max_speed parameter must be 0 or 1\n");
595323230efSJohn Youn 		}
596323230efSJohn Youn 		valid = 0;
597323230efSJohn Youn 	}
598323230efSJohn Youn 
599323230efSJohn Youn 	if (val == DWC2_SPEED_PARAM_HIGH &&
600323230efSJohn Youn 	    dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS)
601323230efSJohn Youn 		valid = 0;
602323230efSJohn Youn 
603323230efSJohn Youn 	if (!valid) {
604323230efSJohn Youn 		if (val >= 0)
605323230efSJohn Youn 			dev_err(hsotg->dev,
606323230efSJohn Youn 				"%d invalid for speed parameter. Check HW configuration.\n",
607323230efSJohn Youn 				val);
608323230efSJohn Youn 		val = dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS ?
609323230efSJohn Youn 				DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH;
610323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting speed to %d\n", val);
611323230efSJohn Youn 	}
612323230efSJohn Youn 
613bea8e86cSJohn Youn 	hsotg->params.speed = val;
614323230efSJohn Youn }
615323230efSJohn Youn 
616c1d286cfSJohn Youn static void dwc2_set_param_host_ls_low_power_phy_clk(struct dwc2_hsotg *hsotg,
617c1d286cfSJohn Youn 						     int val)
618323230efSJohn Youn {
619323230efSJohn Youn 	int valid = 1;
620323230efSJohn Youn 
621323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_48MHZ,
622323230efSJohn Youn 			       DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_6MHZ)) {
623323230efSJohn Youn 		if (val >= 0) {
624323230efSJohn Youn 			dev_err(hsotg->dev,
625323230efSJohn Youn 				"Wrong value for host_ls_low_power_phy_clk parameter\n");
626323230efSJohn Youn 			dev_err(hsotg->dev,
627323230efSJohn Youn 				"host_ls_low_power_phy_clk must be 0 or 1\n");
628323230efSJohn Youn 		}
629323230efSJohn Youn 		valid = 0;
630323230efSJohn Youn 	}
631323230efSJohn Youn 
632323230efSJohn Youn 	if (val == DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_48MHZ &&
633323230efSJohn Youn 	    dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS)
634323230efSJohn Youn 		valid = 0;
635323230efSJohn Youn 
636323230efSJohn Youn 	if (!valid) {
637323230efSJohn Youn 		if (val >= 0)
638323230efSJohn Youn 			dev_err(hsotg->dev,
639323230efSJohn Youn 				"%d invalid for host_ls_low_power_phy_clk. Check HW configuration.\n",
640323230efSJohn Youn 				val);
641323230efSJohn Youn 		val = dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS
642323230efSJohn Youn 			? DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_6MHZ
643323230efSJohn Youn 			: DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_48MHZ;
644323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting host_ls_low_power_phy_clk to %d\n",
645323230efSJohn Youn 			val);
646323230efSJohn Youn 	}
647323230efSJohn Youn 
648bea8e86cSJohn Youn 	hsotg->params.host_ls_low_power_phy_clk = val;
649323230efSJohn Youn }
650323230efSJohn Youn 
651c1d286cfSJohn Youn static void dwc2_set_param_phy_ulpi_ddr(struct dwc2_hsotg *hsotg, int val)
652323230efSJohn Youn {
653323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
654323230efSJohn Youn 		if (val >= 0) {
655323230efSJohn Youn 			dev_err(hsotg->dev, "Wrong value for phy_ulpi_ddr\n");
656323230efSJohn Youn 			dev_err(hsotg->dev, "phy_upli_ddr must be 0 or 1\n");
657323230efSJohn Youn 		}
658323230efSJohn Youn 		val = 0;
659323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting phy_upli_ddr to %d\n", val);
660323230efSJohn Youn 	}
661323230efSJohn Youn 
662bea8e86cSJohn Youn 	hsotg->params.phy_ulpi_ddr = val;
663323230efSJohn Youn }
664323230efSJohn Youn 
665c1d286cfSJohn Youn static void dwc2_set_param_phy_ulpi_ext_vbus(struct dwc2_hsotg *hsotg, int val)
666323230efSJohn Youn {
667323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
668323230efSJohn Youn 		if (val >= 0) {
669323230efSJohn Youn 			dev_err(hsotg->dev,
670323230efSJohn Youn 				"Wrong value for phy_ulpi_ext_vbus\n");
671323230efSJohn Youn 			dev_err(hsotg->dev,
672323230efSJohn Youn 				"phy_ulpi_ext_vbus must be 0 or 1\n");
673323230efSJohn Youn 		}
674323230efSJohn Youn 		val = 0;
675323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting phy_ulpi_ext_vbus to %d\n", val);
676323230efSJohn Youn 	}
677323230efSJohn Youn 
678bea8e86cSJohn Youn 	hsotg->params.phy_ulpi_ext_vbus = val;
679323230efSJohn Youn }
680323230efSJohn Youn 
681c1d286cfSJohn Youn static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg, int val)
682323230efSJohn Youn {
683323230efSJohn Youn 	int valid = 0;
684323230efSJohn Youn 
685323230efSJohn Youn 	switch (hsotg->hw_params.utmi_phy_data_width) {
686323230efSJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8:
687323230efSJohn Youn 		valid = (val == 8);
688323230efSJohn Youn 		break;
689323230efSJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_16:
690323230efSJohn Youn 		valid = (val == 16);
691323230efSJohn Youn 		break;
692323230efSJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16:
693323230efSJohn Youn 		valid = (val == 8 || val == 16);
694323230efSJohn Youn 		break;
695323230efSJohn Youn 	}
696323230efSJohn Youn 
697323230efSJohn Youn 	if (!valid) {
698323230efSJohn Youn 		if (val >= 0) {
699323230efSJohn Youn 			dev_err(hsotg->dev,
700323230efSJohn Youn 				"%d invalid for phy_utmi_width. Check HW configuration.\n",
701323230efSJohn Youn 				val);
702323230efSJohn Youn 		}
703323230efSJohn Youn 		val = (hsotg->hw_params.utmi_phy_data_width ==
704323230efSJohn Youn 		       GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16;
705323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting phy_utmi_width to %d\n", val);
706323230efSJohn Youn 	}
707323230efSJohn Youn 
708bea8e86cSJohn Youn 	hsotg->params.phy_utmi_width = val;
709323230efSJohn Youn }
710323230efSJohn Youn 
711c1d286cfSJohn Youn static void dwc2_set_param_ulpi_fs_ls(struct dwc2_hsotg *hsotg, int val)
712323230efSJohn Youn {
713323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
714323230efSJohn Youn 		if (val >= 0) {
715323230efSJohn Youn 			dev_err(hsotg->dev, "Wrong value for ulpi_fs_ls\n");
716323230efSJohn Youn 			dev_err(hsotg->dev, "ulpi_fs_ls must be 0 or 1\n");
717323230efSJohn Youn 		}
718323230efSJohn Youn 		val = 0;
719323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting ulpi_fs_ls to %d\n", val);
720323230efSJohn Youn 	}
721323230efSJohn Youn 
722bea8e86cSJohn Youn 	hsotg->params.ulpi_fs_ls = val;
723323230efSJohn Youn }
724323230efSJohn Youn 
725c1d286cfSJohn Youn static void dwc2_set_param_ts_dline(struct dwc2_hsotg *hsotg, int val)
726323230efSJohn Youn {
727323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
728323230efSJohn Youn 		if (val >= 0) {
729323230efSJohn Youn 			dev_err(hsotg->dev, "Wrong value for ts_dline\n");
730323230efSJohn Youn 			dev_err(hsotg->dev, "ts_dline must be 0 or 1\n");
731323230efSJohn Youn 		}
732323230efSJohn Youn 		val = 0;
733323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting ts_dline to %d\n", val);
734323230efSJohn Youn 	}
735323230efSJohn Youn 
736bea8e86cSJohn Youn 	hsotg->params.ts_dline = val;
737323230efSJohn Youn }
738323230efSJohn Youn 
739c1d286cfSJohn Youn static void dwc2_set_param_i2c_enable(struct dwc2_hsotg *hsotg, int val)
740323230efSJohn Youn {
741323230efSJohn Youn 	int valid = 1;
742323230efSJohn Youn 
743323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
744323230efSJohn Youn 		if (val >= 0) {
745323230efSJohn Youn 			dev_err(hsotg->dev, "Wrong value for i2c_enable\n");
746323230efSJohn Youn 			dev_err(hsotg->dev, "i2c_enable must be 0 or 1\n");
747323230efSJohn Youn 		}
748323230efSJohn Youn 
749323230efSJohn Youn 		valid = 0;
750323230efSJohn Youn 	}
751323230efSJohn Youn 
752323230efSJohn Youn 	if (val == 1 && !(hsotg->hw_params.i2c_enable))
753323230efSJohn Youn 		valid = 0;
754323230efSJohn Youn 
755323230efSJohn Youn 	if (!valid) {
756323230efSJohn Youn 		if (val >= 0)
757323230efSJohn Youn 			dev_err(hsotg->dev,
758323230efSJohn Youn 				"%d invalid for i2c_enable. Check HW configuration.\n",
759323230efSJohn Youn 				val);
760323230efSJohn Youn 		val = hsotg->hw_params.i2c_enable;
761323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting i2c_enable to %d\n", val);
762323230efSJohn Youn 	}
763323230efSJohn Youn 
764bea8e86cSJohn Youn 	hsotg->params.i2c_enable = val;
765323230efSJohn Youn }
766323230efSJohn Youn 
767c1d286cfSJohn Youn static void dwc2_set_param_en_multiple_tx_fifo(struct dwc2_hsotg *hsotg,
768c1d286cfSJohn Youn 					       int val)
769323230efSJohn Youn {
770323230efSJohn Youn 	int valid = 1;
771323230efSJohn Youn 
772323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
773323230efSJohn Youn 		if (val >= 0) {
774323230efSJohn Youn 			dev_err(hsotg->dev,
775323230efSJohn Youn 				"Wrong value for en_multiple_tx_fifo,\n");
776323230efSJohn Youn 			dev_err(hsotg->dev,
777323230efSJohn Youn 				"en_multiple_tx_fifo must be 0 or 1\n");
778323230efSJohn Youn 		}
779323230efSJohn Youn 		valid = 0;
780323230efSJohn Youn 	}
781323230efSJohn Youn 
782323230efSJohn Youn 	if (val == 1 && !hsotg->hw_params.en_multiple_tx_fifo)
783323230efSJohn Youn 		valid = 0;
784323230efSJohn Youn 
785323230efSJohn Youn 	if (!valid) {
786323230efSJohn Youn 		if (val >= 0)
787323230efSJohn Youn 			dev_err(hsotg->dev,
788323230efSJohn Youn 				"%d invalid for parameter en_multiple_tx_fifo. Check HW configuration.\n",
789323230efSJohn Youn 				val);
790323230efSJohn Youn 		val = hsotg->hw_params.en_multiple_tx_fifo;
791323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting en_multiple_tx_fifo to %d\n", val);
792323230efSJohn Youn 	}
793323230efSJohn Youn 
794bea8e86cSJohn Youn 	hsotg->params.en_multiple_tx_fifo = val;
795323230efSJohn Youn }
796323230efSJohn Youn 
797c1d286cfSJohn Youn static void dwc2_set_param_reload_ctl(struct dwc2_hsotg *hsotg, int val)
798323230efSJohn Youn {
799323230efSJohn Youn 	int valid = 1;
800323230efSJohn Youn 
801323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
802323230efSJohn Youn 		if (val >= 0) {
803323230efSJohn Youn 			dev_err(hsotg->dev,
804323230efSJohn Youn 				"'%d' invalid for parameter reload_ctl\n", val);
805323230efSJohn Youn 			dev_err(hsotg->dev, "reload_ctl must be 0 or 1\n");
806323230efSJohn Youn 		}
807323230efSJohn Youn 		valid = 0;
808323230efSJohn Youn 	}
809323230efSJohn Youn 
810323230efSJohn Youn 	if (val == 1 && hsotg->hw_params.snpsid < DWC2_CORE_REV_2_92a)
811323230efSJohn Youn 		valid = 0;
812323230efSJohn Youn 
813323230efSJohn Youn 	if (!valid) {
814323230efSJohn Youn 		if (val >= 0)
815323230efSJohn Youn 			dev_err(hsotg->dev,
816323230efSJohn Youn 				"%d invalid for parameter reload_ctl. Check HW configuration.\n",
817323230efSJohn Youn 				val);
818323230efSJohn Youn 		val = hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_92a;
819323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting reload_ctl to %d\n", val);
820323230efSJohn Youn 	}
821323230efSJohn Youn 
822bea8e86cSJohn Youn 	hsotg->params.reload_ctl = val;
823323230efSJohn Youn }
824323230efSJohn Youn 
825c1d286cfSJohn Youn static void dwc2_set_param_ahbcfg(struct dwc2_hsotg *hsotg, int val)
826323230efSJohn Youn {
827323230efSJohn Youn 	if (val != -1)
828bea8e86cSJohn Youn 		hsotg->params.ahbcfg = val;
829323230efSJohn Youn 	else
830bea8e86cSJohn Youn 		hsotg->params.ahbcfg = GAHBCFG_HBSTLEN_INCR4 <<
831323230efSJohn Youn 						GAHBCFG_HBSTLEN_SHIFT;
832323230efSJohn Youn }
833323230efSJohn Youn 
834c1d286cfSJohn Youn static void dwc2_set_param_otg_ver(struct dwc2_hsotg *hsotg, int val)
835323230efSJohn Youn {
836323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
837323230efSJohn Youn 		if (val >= 0) {
838323230efSJohn Youn 			dev_err(hsotg->dev,
839323230efSJohn Youn 				"'%d' invalid for parameter otg_ver\n", val);
840323230efSJohn Youn 			dev_err(hsotg->dev,
841323230efSJohn Youn 				"otg_ver must be 0 (for OTG 1.3 support) or 1 (for OTG 2.0 support)\n");
842323230efSJohn Youn 		}
843323230efSJohn Youn 		val = 0;
844323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting otg_ver to %d\n", val);
845323230efSJohn Youn 	}
846323230efSJohn Youn 
847bea8e86cSJohn Youn 	hsotg->params.otg_ver = val;
848323230efSJohn Youn }
849323230efSJohn Youn 
850323230efSJohn Youn static void dwc2_set_param_uframe_sched(struct dwc2_hsotg *hsotg, int val)
851323230efSJohn Youn {
852323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
853323230efSJohn Youn 		if (val >= 0) {
854323230efSJohn Youn 			dev_err(hsotg->dev,
855323230efSJohn Youn 				"'%d' invalid for parameter uframe_sched\n",
856323230efSJohn Youn 				val);
857323230efSJohn Youn 			dev_err(hsotg->dev, "uframe_sched must be 0 or 1\n");
858323230efSJohn Youn 		}
859323230efSJohn Youn 		val = 1;
860323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting uframe_sched to %d\n", val);
861323230efSJohn Youn 	}
862323230efSJohn Youn 
863bea8e86cSJohn Youn 	hsotg->params.uframe_sched = val;
864323230efSJohn Youn }
865323230efSJohn Youn 
866323230efSJohn Youn static void dwc2_set_param_external_id_pin_ctl(struct dwc2_hsotg *hsotg,
867323230efSJohn Youn 					       int val)
868323230efSJohn Youn {
869323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
870323230efSJohn Youn 		if (val >= 0) {
871323230efSJohn Youn 			dev_err(hsotg->dev,
872323230efSJohn Youn 				"'%d' invalid for parameter external_id_pin_ctl\n",
873323230efSJohn Youn 				val);
874323230efSJohn Youn 			dev_err(hsotg->dev, "external_id_pin_ctl must be 0 or 1\n");
875323230efSJohn Youn 		}
876323230efSJohn Youn 		val = 0;
877323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting external_id_pin_ctl to %d\n", val);
878323230efSJohn Youn 	}
879323230efSJohn Youn 
880bea8e86cSJohn Youn 	hsotg->params.external_id_pin_ctl = val;
881323230efSJohn Youn }
882323230efSJohn Youn 
883323230efSJohn Youn static void dwc2_set_param_hibernation(struct dwc2_hsotg *hsotg,
884323230efSJohn Youn 				       int val)
885323230efSJohn Youn {
886323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
887323230efSJohn Youn 		if (val >= 0) {
888323230efSJohn Youn 			dev_err(hsotg->dev,
889323230efSJohn Youn 				"'%d' invalid for parameter hibernation\n",
890323230efSJohn Youn 				val);
891323230efSJohn Youn 			dev_err(hsotg->dev, "hibernation must be 0 or 1\n");
892323230efSJohn Youn 		}
893323230efSJohn Youn 		val = 0;
894323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting hibernation to %d\n", val);
895323230efSJohn Youn 	}
896323230efSJohn Youn 
897bea8e86cSJohn Youn 	hsotg->params.hibernation = val;
898323230efSJohn Youn }
899323230efSJohn Youn 
900323230efSJohn Youn /*
901323230efSJohn Youn  * This function is called during module intialization to pass module parameters
902323230efSJohn Youn  * for the DWC_otg core.
903323230efSJohn Youn  */
904c1d286cfSJohn Youn static void dwc2_set_parameters(struct dwc2_hsotg *hsotg,
905323230efSJohn Youn 				const struct dwc2_core_params *params)
906323230efSJohn Youn {
907323230efSJohn Youn 	dev_dbg(hsotg->dev, "%s()\n", __func__);
908323230efSJohn Youn 
909323230efSJohn Youn 	dwc2_set_param_otg_cap(hsotg, params->otg_cap);
910323230efSJohn Youn 	dwc2_set_param_dma_enable(hsotg, params->dma_enable);
911323230efSJohn Youn 	dwc2_set_param_dma_desc_enable(hsotg, params->dma_desc_enable);
912323230efSJohn Youn 	dwc2_set_param_dma_desc_fs_enable(hsotg, params->dma_desc_fs_enable);
913323230efSJohn Youn 	dwc2_set_param_host_support_fs_ls_low_power(hsotg,
914323230efSJohn Youn 			params->host_support_fs_ls_low_power);
915323230efSJohn Youn 	dwc2_set_param_enable_dynamic_fifo(hsotg,
916323230efSJohn Youn 			params->enable_dynamic_fifo);
917323230efSJohn Youn 	dwc2_set_param_host_rx_fifo_size(hsotg,
918323230efSJohn Youn 			params->host_rx_fifo_size);
919323230efSJohn Youn 	dwc2_set_param_host_nperio_tx_fifo_size(hsotg,
920323230efSJohn Youn 			params->host_nperio_tx_fifo_size);
921323230efSJohn Youn 	dwc2_set_param_host_perio_tx_fifo_size(hsotg,
922323230efSJohn Youn 			params->host_perio_tx_fifo_size);
923323230efSJohn Youn 	dwc2_set_param_max_transfer_size(hsotg,
924323230efSJohn Youn 			params->max_transfer_size);
925323230efSJohn Youn 	dwc2_set_param_max_packet_count(hsotg,
926323230efSJohn Youn 			params->max_packet_count);
927323230efSJohn Youn 	dwc2_set_param_host_channels(hsotg, params->host_channels);
928323230efSJohn Youn 	dwc2_set_param_phy_type(hsotg, params->phy_type);
929323230efSJohn Youn 	dwc2_set_param_speed(hsotg, params->speed);
930323230efSJohn Youn 	dwc2_set_param_host_ls_low_power_phy_clk(hsotg,
931323230efSJohn Youn 			params->host_ls_low_power_phy_clk);
932323230efSJohn Youn 	dwc2_set_param_phy_ulpi_ddr(hsotg, params->phy_ulpi_ddr);
933323230efSJohn Youn 	dwc2_set_param_phy_ulpi_ext_vbus(hsotg,
934323230efSJohn Youn 			params->phy_ulpi_ext_vbus);
935323230efSJohn Youn 	dwc2_set_param_phy_utmi_width(hsotg, params->phy_utmi_width);
936323230efSJohn Youn 	dwc2_set_param_ulpi_fs_ls(hsotg, params->ulpi_fs_ls);
937323230efSJohn Youn 	dwc2_set_param_ts_dline(hsotg, params->ts_dline);
938323230efSJohn Youn 	dwc2_set_param_i2c_enable(hsotg, params->i2c_enable);
939323230efSJohn Youn 	dwc2_set_param_en_multiple_tx_fifo(hsotg,
940323230efSJohn Youn 			params->en_multiple_tx_fifo);
941323230efSJohn Youn 	dwc2_set_param_reload_ctl(hsotg, params->reload_ctl);
942323230efSJohn Youn 	dwc2_set_param_ahbcfg(hsotg, params->ahbcfg);
943323230efSJohn Youn 	dwc2_set_param_otg_ver(hsotg, params->otg_ver);
944323230efSJohn Youn 	dwc2_set_param_uframe_sched(hsotg, params->uframe_sched);
945323230efSJohn Youn 	dwc2_set_param_external_id_pin_ctl(hsotg, params->external_id_pin_ctl);
946323230efSJohn Youn 	dwc2_set_param_hibernation(hsotg, params->hibernation);
947323230efSJohn Youn }
948323230efSJohn Youn 
949323230efSJohn Youn /*
950323230efSJohn Youn  * Gets host hardware parameters. Forces host mode if not currently in
951323230efSJohn Youn  * host mode. Should be called immediately after a core soft reset in
952323230efSJohn Youn  * order to get the reset values.
953323230efSJohn Youn  */
954323230efSJohn Youn static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg)
955323230efSJohn Youn {
956323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
957323230efSJohn Youn 	u32 gnptxfsiz;
958323230efSJohn Youn 	u32 hptxfsiz;
959323230efSJohn Youn 	bool forced;
960323230efSJohn Youn 
961323230efSJohn Youn 	if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
962323230efSJohn Youn 		return;
963323230efSJohn Youn 
964323230efSJohn Youn 	forced = dwc2_force_mode_if_needed(hsotg, true);
965323230efSJohn Youn 
966323230efSJohn Youn 	gnptxfsiz = dwc2_readl(hsotg->regs + GNPTXFSIZ);
967323230efSJohn Youn 	hptxfsiz = dwc2_readl(hsotg->regs + HPTXFSIZ);
968323230efSJohn Youn 	dev_dbg(hsotg->dev, "gnptxfsiz=%08x\n", gnptxfsiz);
969323230efSJohn Youn 	dev_dbg(hsotg->dev, "hptxfsiz=%08x\n", hptxfsiz);
970323230efSJohn Youn 
971323230efSJohn Youn 	if (forced)
972323230efSJohn Youn 		dwc2_clear_force_mode(hsotg);
973323230efSJohn Youn 
974323230efSJohn Youn 	hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
975323230efSJohn Youn 				       FIFOSIZE_DEPTH_SHIFT;
976323230efSJohn Youn 	hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >>
977323230efSJohn Youn 				      FIFOSIZE_DEPTH_SHIFT;
978323230efSJohn Youn }
979323230efSJohn Youn 
980323230efSJohn Youn /*
981323230efSJohn Youn  * Gets device hardware parameters. Forces device mode if not
982323230efSJohn Youn  * currently in device mode. Should be called immediately after a core
983323230efSJohn Youn  * soft reset in order to get the reset values.
984323230efSJohn Youn  */
985323230efSJohn Youn static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg)
986323230efSJohn Youn {
987323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
988323230efSJohn Youn 	bool forced;
989323230efSJohn Youn 	u32 gnptxfsiz;
990323230efSJohn Youn 
991323230efSJohn Youn 	if (hsotg->dr_mode == USB_DR_MODE_HOST)
992323230efSJohn Youn 		return;
993323230efSJohn Youn 
994323230efSJohn Youn 	forced = dwc2_force_mode_if_needed(hsotg, false);
995323230efSJohn Youn 
996323230efSJohn Youn 	gnptxfsiz = dwc2_readl(hsotg->regs + GNPTXFSIZ);
997323230efSJohn Youn 	dev_dbg(hsotg->dev, "gnptxfsiz=%08x\n", gnptxfsiz);
998323230efSJohn Youn 
999323230efSJohn Youn 	if (forced)
1000323230efSJohn Youn 		dwc2_clear_force_mode(hsotg);
1001323230efSJohn Youn 
1002323230efSJohn Youn 	hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
1003323230efSJohn Youn 				       FIFOSIZE_DEPTH_SHIFT;
1004323230efSJohn Youn }
1005323230efSJohn Youn 
1006323230efSJohn Youn /**
1007323230efSJohn Youn  * During device initialization, read various hardware configuration
1008323230efSJohn Youn  * registers and interpret the contents.
1009323230efSJohn Youn  */
1010323230efSJohn Youn int dwc2_get_hwparams(struct dwc2_hsotg *hsotg)
1011323230efSJohn Youn {
1012323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
1013323230efSJohn Youn 	unsigned int width;
1014323230efSJohn Youn 	u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4;
1015323230efSJohn Youn 	u32 grxfsiz;
1016323230efSJohn Youn 
1017323230efSJohn Youn 	/*
1018323230efSJohn Youn 	 * Attempt to ensure this device is really a DWC_otg Controller.
1019323230efSJohn Youn 	 * Read and verify the GSNPSID register contents. The value should be
1020323230efSJohn Youn 	 * 0x45f42xxx or 0x45f43xxx, which corresponds to either "OT2" or "OT3",
1021323230efSJohn Youn 	 * as in "OTG version 2.xx" or "OTG version 3.xx".
1022323230efSJohn Youn 	 */
1023323230efSJohn Youn 	hw->snpsid = dwc2_readl(hsotg->regs + GSNPSID);
1024323230efSJohn Youn 	if ((hw->snpsid & 0xfffff000) != 0x4f542000 &&
1025323230efSJohn Youn 	    (hw->snpsid & 0xfffff000) != 0x4f543000) {
1026323230efSJohn Youn 		dev_err(hsotg->dev, "Bad value for GSNPSID: 0x%08x\n",
1027323230efSJohn Youn 			hw->snpsid);
1028323230efSJohn Youn 		return -ENODEV;
1029323230efSJohn Youn 	}
1030323230efSJohn Youn 
1031323230efSJohn Youn 	dev_dbg(hsotg->dev, "Core Release: %1x.%1x%1x%1x (snpsid=%x)\n",
1032323230efSJohn Youn 		hw->snpsid >> 12 & 0xf, hw->snpsid >> 8 & 0xf,
1033323230efSJohn Youn 		hw->snpsid >> 4 & 0xf, hw->snpsid & 0xf, hw->snpsid);
1034323230efSJohn Youn 
1035323230efSJohn Youn 	hwcfg1 = dwc2_readl(hsotg->regs + GHWCFG1);
1036323230efSJohn Youn 	hwcfg2 = dwc2_readl(hsotg->regs + GHWCFG2);
1037323230efSJohn Youn 	hwcfg3 = dwc2_readl(hsotg->regs + GHWCFG3);
1038323230efSJohn Youn 	hwcfg4 = dwc2_readl(hsotg->regs + GHWCFG4);
1039323230efSJohn Youn 	grxfsiz = dwc2_readl(hsotg->regs + GRXFSIZ);
1040323230efSJohn Youn 
1041323230efSJohn Youn 	dev_dbg(hsotg->dev, "hwcfg1=%08x\n", hwcfg1);
1042323230efSJohn Youn 	dev_dbg(hsotg->dev, "hwcfg2=%08x\n", hwcfg2);
1043323230efSJohn Youn 	dev_dbg(hsotg->dev, "hwcfg3=%08x\n", hwcfg3);
1044323230efSJohn Youn 	dev_dbg(hsotg->dev, "hwcfg4=%08x\n", hwcfg4);
1045323230efSJohn Youn 	dev_dbg(hsotg->dev, "grxfsiz=%08x\n", grxfsiz);
1046323230efSJohn Youn 
1047323230efSJohn Youn 	/*
1048323230efSJohn Youn 	 * Host specific hardware parameters. Reading these parameters
1049323230efSJohn Youn 	 * requires the controller to be in host mode. The mode will
1050323230efSJohn Youn 	 * be forced, if necessary, to read these values.
1051323230efSJohn Youn 	 */
1052323230efSJohn Youn 	dwc2_get_host_hwparams(hsotg);
1053323230efSJohn Youn 	dwc2_get_dev_hwparams(hsotg);
1054323230efSJohn Youn 
1055323230efSJohn Youn 	/* hwcfg1 */
1056323230efSJohn Youn 	hw->dev_ep_dirs = hwcfg1;
1057323230efSJohn Youn 
1058323230efSJohn Youn 	/* hwcfg2 */
1059323230efSJohn Youn 	hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >>
1060323230efSJohn Youn 		      GHWCFG2_OP_MODE_SHIFT;
1061323230efSJohn Youn 	hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >>
1062323230efSJohn Youn 		   GHWCFG2_ARCHITECTURE_SHIFT;
1063323230efSJohn Youn 	hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO);
1064323230efSJohn Youn 	hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >>
1065323230efSJohn Youn 				GHWCFG2_NUM_HOST_CHAN_SHIFT);
1066323230efSJohn Youn 	hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >>
1067323230efSJohn Youn 			  GHWCFG2_HS_PHY_TYPE_SHIFT;
1068323230efSJohn Youn 	hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >>
1069323230efSJohn Youn 			  GHWCFG2_FS_PHY_TYPE_SHIFT;
1070323230efSJohn Youn 	hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >>
1071323230efSJohn Youn 			 GHWCFG2_NUM_DEV_EP_SHIFT;
1072323230efSJohn Youn 	hw->nperio_tx_q_depth =
1073323230efSJohn Youn 		(hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >>
1074323230efSJohn Youn 		GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1;
1075323230efSJohn Youn 	hw->host_perio_tx_q_depth =
1076323230efSJohn Youn 		(hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >>
1077323230efSJohn Youn 		GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1;
1078323230efSJohn Youn 	hw->dev_token_q_depth =
1079323230efSJohn Youn 		(hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >>
1080323230efSJohn Youn 		GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT;
1081323230efSJohn Youn 
1082323230efSJohn Youn 	/* hwcfg3 */
1083323230efSJohn Youn 	width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >>
1084323230efSJohn Youn 		GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT;
1085323230efSJohn Youn 	hw->max_transfer_size = (1 << (width + 11)) - 1;
1086323230efSJohn Youn 	width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >>
1087323230efSJohn Youn 		GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT;
1088323230efSJohn Youn 	hw->max_packet_count = (1 << (width + 4)) - 1;
1089323230efSJohn Youn 	hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C);
1090323230efSJohn Youn 	hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >>
1091323230efSJohn Youn 			      GHWCFG3_DFIFO_DEPTH_SHIFT;
1092323230efSJohn Youn 
1093323230efSJohn Youn 	/* hwcfg4 */
1094323230efSJohn Youn 	hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN);
1095323230efSJohn Youn 	hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >>
1096323230efSJohn Youn 				  GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT;
1097323230efSJohn Youn 	hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA);
1098323230efSJohn Youn 	hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ);
1099323230efSJohn Youn 	hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >>
1100323230efSJohn Youn 				  GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT;
1101323230efSJohn Youn 
1102323230efSJohn Youn 	/* fifo sizes */
1103*d1531319SJohn Youn 	hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >>
1104323230efSJohn Youn 				GRXFSIZ_DEPTH_SHIFT;
1105323230efSJohn Youn 
1106323230efSJohn Youn 	dev_dbg(hsotg->dev, "Detected values from hardware:\n");
1107323230efSJohn Youn 	dev_dbg(hsotg->dev, "  op_mode=%d\n",
1108323230efSJohn Youn 		hw->op_mode);
1109323230efSJohn Youn 	dev_dbg(hsotg->dev, "  arch=%d\n",
1110323230efSJohn Youn 		hw->arch);
1111323230efSJohn Youn 	dev_dbg(hsotg->dev, "  dma_desc_enable=%d\n",
1112323230efSJohn Youn 		hw->dma_desc_enable);
1113323230efSJohn Youn 	dev_dbg(hsotg->dev, "  power_optimized=%d\n",
1114323230efSJohn Youn 		hw->power_optimized);
1115323230efSJohn Youn 	dev_dbg(hsotg->dev, "  i2c_enable=%d\n",
1116323230efSJohn Youn 		hw->i2c_enable);
1117323230efSJohn Youn 	dev_dbg(hsotg->dev, "  hs_phy_type=%d\n",
1118323230efSJohn Youn 		hw->hs_phy_type);
1119323230efSJohn Youn 	dev_dbg(hsotg->dev, "  fs_phy_type=%d\n",
1120323230efSJohn Youn 		hw->fs_phy_type);
1121323230efSJohn Youn 	dev_dbg(hsotg->dev, "  utmi_phy_data_width=%d\n",
1122323230efSJohn Youn 		hw->utmi_phy_data_width);
1123323230efSJohn Youn 	dev_dbg(hsotg->dev, "  num_dev_ep=%d\n",
1124323230efSJohn Youn 		hw->num_dev_ep);
1125323230efSJohn Youn 	dev_dbg(hsotg->dev, "  num_dev_perio_in_ep=%d\n",
1126323230efSJohn Youn 		hw->num_dev_perio_in_ep);
1127323230efSJohn Youn 	dev_dbg(hsotg->dev, "  host_channels=%d\n",
1128323230efSJohn Youn 		hw->host_channels);
1129323230efSJohn Youn 	dev_dbg(hsotg->dev, "  max_transfer_size=%d\n",
1130323230efSJohn Youn 		hw->max_transfer_size);
1131323230efSJohn Youn 	dev_dbg(hsotg->dev, "  max_packet_count=%d\n",
1132323230efSJohn Youn 		hw->max_packet_count);
1133323230efSJohn Youn 	dev_dbg(hsotg->dev, "  nperio_tx_q_depth=0x%0x\n",
1134323230efSJohn Youn 		hw->nperio_tx_q_depth);
1135323230efSJohn Youn 	dev_dbg(hsotg->dev, "  host_perio_tx_q_depth=0x%0x\n",
1136323230efSJohn Youn 		hw->host_perio_tx_q_depth);
1137323230efSJohn Youn 	dev_dbg(hsotg->dev, "  dev_token_q_depth=0x%0x\n",
1138323230efSJohn Youn 		hw->dev_token_q_depth);
1139323230efSJohn Youn 	dev_dbg(hsotg->dev, "  enable_dynamic_fifo=%d\n",
1140323230efSJohn Youn 		hw->enable_dynamic_fifo);
1141323230efSJohn Youn 	dev_dbg(hsotg->dev, "  en_multiple_tx_fifo=%d\n",
1142323230efSJohn Youn 		hw->en_multiple_tx_fifo);
1143323230efSJohn Youn 	dev_dbg(hsotg->dev, "  total_fifo_size=%d\n",
1144323230efSJohn Youn 		hw->total_fifo_size);
1145*d1531319SJohn Youn 	dev_dbg(hsotg->dev, "  rx_fifo_size=%d\n",
1146*d1531319SJohn Youn 		hw->rx_fifo_size);
1147323230efSJohn Youn 	dev_dbg(hsotg->dev, "  host_nperio_tx_fifo_size=%d\n",
1148323230efSJohn Youn 		hw->host_nperio_tx_fifo_size);
1149323230efSJohn Youn 	dev_dbg(hsotg->dev, "  host_perio_tx_fifo_size=%d\n",
1150323230efSJohn Youn 		hw->host_perio_tx_fifo_size);
1151323230efSJohn Youn 	dev_dbg(hsotg->dev, "\n");
1152323230efSJohn Youn 
1153323230efSJohn Youn 	return 0;
1154323230efSJohn Youn }
1155323230efSJohn Youn 
1156334bbd4eSJohn Youn int dwc2_init_params(struct dwc2_hsotg *hsotg)
1157334bbd4eSJohn Youn {
1158334bbd4eSJohn Youn 	const struct of_device_id *match;
11590a7d0d7fSJohn Youn 	struct dwc2_core_params params;
1160334bbd4eSJohn Youn 
1161334bbd4eSJohn Youn 	match = of_match_device(dwc2_of_match_table, hsotg->dev);
11620a7d0d7fSJohn Youn 	if (match && match->data)
11630a7d0d7fSJohn Youn 		params = *((struct dwc2_core_params *)match->data);
11640a7d0d7fSJohn Youn 	else
11650a7d0d7fSJohn Youn 		params = params_default;
1166334bbd4eSJohn Youn 
11670a7d0d7fSJohn Youn 	dwc2_set_parameters(hsotg, &params);
1168334bbd4eSJohn Youn 
1169334bbd4eSJohn Youn 	return 0;
1170334bbd4eSJohn Youn }
1171