xref: /openbmc/linux/drivers/usb/dwc2/params.c (revision cc10ce0c51b13d1566d0ec1dcb472fb86330b391)
15fd54aceSGreg Kroah-Hartman // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2323230efSJohn Youn /*
3323230efSJohn Youn  * Copyright (C) 2004-2016 Synopsys, Inc.
4323230efSJohn Youn  *
5323230efSJohn Youn  * Redistribution and use in source and binary forms, with or without
6323230efSJohn Youn  * modification, are permitted provided that the following conditions
7323230efSJohn Youn  * are met:
8323230efSJohn Youn  * 1. Redistributions of source code must retain the above copyright
9323230efSJohn Youn  *    notice, this list of conditions, and the following disclaimer,
10323230efSJohn Youn  *    without modification.
11323230efSJohn Youn  * 2. Redistributions in binary form must reproduce the above copyright
12323230efSJohn Youn  *    notice, this list of conditions and the following disclaimer in the
13323230efSJohn Youn  *    documentation and/or other materials provided with the distribution.
14323230efSJohn Youn  * 3. The names of the above-listed copyright holders may not be used
15323230efSJohn Youn  *    to endorse or promote products derived from this software without
16323230efSJohn Youn  *    specific prior written permission.
17323230efSJohn Youn  *
18323230efSJohn Youn  * ALTERNATIVELY, this software may be distributed under the terms of the
19323230efSJohn Youn  * GNU General Public License ("GPL") as published by the Free Software
20323230efSJohn Youn  * Foundation; either version 2 of the License, or (at your option) any
21323230efSJohn Youn  * later version.
22323230efSJohn Youn  *
23323230efSJohn Youn  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
24323230efSJohn Youn  * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
25323230efSJohn Youn  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
26323230efSJohn Youn  * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
27323230efSJohn Youn  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
28323230efSJohn Youn  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
29323230efSJohn Youn  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
30323230efSJohn Youn  * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
31323230efSJohn Youn  * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
32323230efSJohn Youn  * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
33323230efSJohn Youn  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34323230efSJohn Youn  */
35323230efSJohn Youn 
36323230efSJohn Youn #include <linux/kernel.h>
37323230efSJohn Youn #include <linux/module.h>
38323230efSJohn Youn #include <linux/of_device.h>
39323230efSJohn Youn 
40323230efSJohn Youn #include "core.h"
41323230efSJohn Youn 
427de1debcSJohn Youn static void dwc2_set_bcm_params(struct dwc2_hsotg *hsotg)
437de1debcSJohn Youn {
447de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
45323230efSJohn Youn 
467de1debcSJohn Youn 	p->host_rx_fifo_size = 774;
477de1debcSJohn Youn 	p->max_transfer_size = 65535;
487de1debcSJohn Youn 	p->max_packet_count = 511;
497de1debcSJohn Youn 	p->ahbcfg = 0x10;
507de1debcSJohn Youn }
51323230efSJohn Youn 
527de1debcSJohn Youn static void dwc2_set_his_params(struct dwc2_hsotg *hsotg)
537de1debcSJohn Youn {
547de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
55323230efSJohn Youn 
567de1debcSJohn Youn 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
577de1debcSJohn Youn 	p->speed = DWC2_SPEED_PARAM_HIGH;
587de1debcSJohn Youn 	p->host_rx_fifo_size = 512;
597de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 512;
607de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 512;
617de1debcSJohn Youn 	p->max_transfer_size = 65535;
627de1debcSJohn Youn 	p->max_packet_count = 511;
637de1debcSJohn Youn 	p->host_channels = 16;
647de1debcSJohn Youn 	p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
657de1debcSJohn Youn 	p->phy_utmi_width = 8;
667de1debcSJohn Youn 	p->i2c_enable = false;
677de1debcSJohn Youn 	p->reload_ctl = false;
687de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
697de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
70ca8b0332SChen Yu 	p->change_speed_quirk = true;
71d98c624aSJohn Stultz 	p->power_down = false;
727de1debcSJohn Youn }
73323230efSJohn Youn 
7435a60541SMarek Szyprowski static void dwc2_set_s3c6400_params(struct dwc2_hsotg *hsotg)
7535a60541SMarek Szyprowski {
7635a60541SMarek Szyprowski 	struct dwc2_core_params *p = &hsotg->params;
7735a60541SMarek Szyprowski 
7835a60541SMarek Szyprowski 	p->power_down = 0;
7935a60541SMarek Szyprowski }
8035a60541SMarek Szyprowski 
817de1debcSJohn Youn static void dwc2_set_rk_params(struct dwc2_hsotg *hsotg)
827de1debcSJohn Youn {
837de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
847de1debcSJohn Youn 
857de1debcSJohn Youn 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
867de1debcSJohn Youn 	p->host_rx_fifo_size = 525;
877de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 128;
887de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 256;
897de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
907de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
91c216765dSSolidHal 	p->power_down = 0;
927de1debcSJohn Youn }
937de1debcSJohn Youn 
947de1debcSJohn Youn static void dwc2_set_ltq_params(struct dwc2_hsotg *hsotg)
957de1debcSJohn Youn {
967de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
977de1debcSJohn Youn 
987de1debcSJohn Youn 	p->otg_cap = 2;
997de1debcSJohn Youn 	p->host_rx_fifo_size = 288;
1007de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 128;
1017de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 96;
1027de1debcSJohn Youn 	p->max_transfer_size = 65535;
1037de1debcSJohn Youn 	p->max_packet_count = 511;
1047de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
1057de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
1067de1debcSJohn Youn }
1077de1debcSJohn Youn 
1087de1debcSJohn Youn static void dwc2_set_amlogic_params(struct dwc2_hsotg *hsotg)
1097de1debcSJohn Youn {
1107de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
1117de1debcSJohn Youn 
1127de1debcSJohn Youn 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
1137de1debcSJohn Youn 	p->speed = DWC2_SPEED_PARAM_HIGH;
1147de1debcSJohn Youn 	p->host_rx_fifo_size = 512;
1157de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 500;
1167de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 500;
1177de1debcSJohn Youn 	p->host_channels = 16;
1187de1debcSJohn Youn 	p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
1197de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR8 <<
1207de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
121*cc10ce0cSMartin Blumenstingl 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
1227de1debcSJohn Youn }
1237de1debcSJohn Youn 
1247de1debcSJohn Youn static void dwc2_set_amcc_params(struct dwc2_hsotg *hsotg)
1257de1debcSJohn Youn {
1267de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
1277de1debcSJohn Youn 
1287de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
1297de1debcSJohn Youn }
130323230efSJohn Youn 
131e35b1350SBruno Herrera static void dwc2_set_stm32f4x9_fsotg_params(struct dwc2_hsotg *hsotg)
132e35b1350SBruno Herrera {
133e35b1350SBruno Herrera 	struct dwc2_core_params *p = &hsotg->params;
134e35b1350SBruno Herrera 
135e35b1350SBruno Herrera 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
136e35b1350SBruno Herrera 	p->speed = DWC2_SPEED_PARAM_FULL;
137e35b1350SBruno Herrera 	p->host_rx_fifo_size = 128;
138e35b1350SBruno Herrera 	p->host_nperio_tx_fifo_size = 96;
139e35b1350SBruno Herrera 	p->host_perio_tx_fifo_size = 96;
140e35b1350SBruno Herrera 	p->max_packet_count = 256;
141e35b1350SBruno Herrera 	p->phy_type = DWC2_PHY_TYPE_PARAM_FS;
142e35b1350SBruno Herrera 	p->i2c_enable = false;
143e35b1350SBruno Herrera 	p->activate_stm_fs_transceiver = true;
144e35b1350SBruno Herrera }
145e35b1350SBruno Herrera 
1461a149e35SAmelie Delaunay static void dwc2_set_stm32f7_hsotg_params(struct dwc2_hsotg *hsotg)
147d8fae8b9SAmelie Delaunay {
148d8fae8b9SAmelie Delaunay 	struct dwc2_core_params *p = &hsotg->params;
149d8fae8b9SAmelie Delaunay 
150d8fae8b9SAmelie Delaunay 	p->host_rx_fifo_size = 622;
151d8fae8b9SAmelie Delaunay 	p->host_nperio_tx_fifo_size = 128;
152d8fae8b9SAmelie Delaunay 	p->host_perio_tx_fifo_size = 256;
153d8fae8b9SAmelie Delaunay }
154d8fae8b9SAmelie Delaunay 
155323230efSJohn Youn const struct of_device_id dwc2_of_match_table[] = {
1567de1debcSJohn Youn 	{ .compatible = "brcm,bcm2835-usb", .data = dwc2_set_bcm_params },
1577de1debcSJohn Youn 	{ .compatible = "hisilicon,hi6220-usb", .data = dwc2_set_his_params  },
1587de1debcSJohn Youn 	{ .compatible = "rockchip,rk3066-usb", .data = dwc2_set_rk_params },
1597de1debcSJohn Youn 	{ .compatible = "lantiq,arx100-usb", .data = dwc2_set_ltq_params },
1607de1debcSJohn Youn 	{ .compatible = "lantiq,xrx200-usb", .data = dwc2_set_ltq_params },
1617de1debcSJohn Youn 	{ .compatible = "snps,dwc2" },
16235a60541SMarek Szyprowski 	{ .compatible = "samsung,s3c6400-hsotg",
16335a60541SMarek Szyprowski 	  .data = dwc2_set_s3c6400_params },
16455b644fdSMartin Blumenstingl 	{ .compatible = "amlogic,meson8-usb",
16555b644fdSMartin Blumenstingl 	  .data = dwc2_set_amlogic_params },
1667de1debcSJohn Youn 	{ .compatible = "amlogic,meson8b-usb",
1677de1debcSJohn Youn 	  .data = dwc2_set_amlogic_params },
1687de1debcSJohn Youn 	{ .compatible = "amlogic,meson-gxbb-usb",
1697de1debcSJohn Youn 	  .data = dwc2_set_amlogic_params },
1707de1debcSJohn Youn 	{ .compatible = "amcc,dwc-otg", .data = dwc2_set_amcc_params },
171e35b1350SBruno Herrera 	{ .compatible = "st,stm32f4x9-fsotg",
172e35b1350SBruno Herrera 	  .data = dwc2_set_stm32f4x9_fsotg_params },
173e35b1350SBruno Herrera 	{ .compatible = "st,stm32f4x9-hsotg" },
1741a149e35SAmelie Delaunay 	{ .compatible = "st,stm32f7-hsotg",
1751a149e35SAmelie Delaunay 	  .data = dwc2_set_stm32f7_hsotg_params },
176323230efSJohn Youn 	{},
177323230efSJohn Youn };
178323230efSJohn Youn MODULE_DEVICE_TABLE(of, dwc2_of_match_table);
179323230efSJohn Youn 
180245977c9SJohn Youn static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg)
18105ee799fSJohn Youn {
182245977c9SJohn Youn 	u8 val;
18305ee799fSJohn Youn 
184323230efSJohn Youn 	switch (hsotg->hw_params.op_mode) {
185323230efSJohn Youn 	case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
186323230efSJohn Youn 		val = DWC2_CAP_PARAM_HNP_SRP_CAPABLE;
187323230efSJohn Youn 		break;
188323230efSJohn Youn 	case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
189323230efSJohn Youn 	case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
190323230efSJohn Youn 	case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
191323230efSJohn Youn 		val = DWC2_CAP_PARAM_SRP_ONLY_CAPABLE;
192323230efSJohn Youn 		break;
193323230efSJohn Youn 	default:
194323230efSJohn Youn 		val = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
195323230efSJohn Youn 		break;
196323230efSJohn Youn 	}
197323230efSJohn Youn 
198bea8e86cSJohn Youn 	hsotg->params.otg_cap = val;
199323230efSJohn Youn }
200323230efSJohn Youn 
201245977c9SJohn Youn static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg)
202323230efSJohn Youn {
203245977c9SJohn Youn 	int val;
204245977c9SJohn Youn 	u32 hs_phy_type = hsotg->hw_params.hs_phy_type;
205323230efSJohn Youn 
206323230efSJohn Youn 	val = DWC2_PHY_TYPE_PARAM_FS;
207323230efSJohn Youn 	if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) {
208323230efSJohn Youn 		if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
209323230efSJohn Youn 		    hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)
210323230efSJohn Youn 			val = DWC2_PHY_TYPE_PARAM_UTMI;
211323230efSJohn Youn 		else
212323230efSJohn Youn 			val = DWC2_PHY_TYPE_PARAM_ULPI;
213323230efSJohn Youn 	}
214245977c9SJohn Youn 
215245977c9SJohn Youn 	if (dwc2_is_fs_iot(hsotg))
216245977c9SJohn Youn 		hsotg->params.phy_type = DWC2_PHY_TYPE_PARAM_FS;
217323230efSJohn Youn 
218bea8e86cSJohn Youn 	hsotg->params.phy_type = val;
219323230efSJohn Youn }
220323230efSJohn Youn 
221245977c9SJohn Youn static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg)
222323230efSJohn Youn {
223245977c9SJohn Youn 	int val;
224323230efSJohn Youn 
225245977c9SJohn Youn 	val = hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS ?
226323230efSJohn Youn 		DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH;
227245977c9SJohn Youn 
228245977c9SJohn Youn 	if (dwc2_is_fs_iot(hsotg))
229245977c9SJohn Youn 		val = DWC2_SPEED_PARAM_FULL;
230245977c9SJohn Youn 
231245977c9SJohn Youn 	if (dwc2_is_hs_iot(hsotg))
232245977c9SJohn Youn 		val = DWC2_SPEED_PARAM_HIGH;
233323230efSJohn Youn 
234bea8e86cSJohn Youn 	hsotg->params.speed = val;
235323230efSJohn Youn }
236323230efSJohn Youn 
237245977c9SJohn Youn static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
238323230efSJohn Youn {
239245977c9SJohn Youn 	int val;
240323230efSJohn Youn 
241323230efSJohn Youn 	val = (hsotg->hw_params.utmi_phy_data_width ==
242323230efSJohn Youn 	       GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16;
243323230efSJohn Youn 
244bea8e86cSJohn Youn 	hsotg->params.phy_utmi_width = val;
245323230efSJohn Youn }
246323230efSJohn Youn 
24705ee799fSJohn Youn static void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
24805ee799fSJohn Youn {
24905ee799fSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
250c138ecfaSSevak Arakelyan 	int depth_average;
251c138ecfaSSevak Arakelyan 	int fifo_count;
252c138ecfaSSevak Arakelyan 	int i;
253c138ecfaSSevak Arakelyan 
254c138ecfaSSevak Arakelyan 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
25505ee799fSJohn Youn 
256245977c9SJohn Youn 	memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size));
257c138ecfaSSevak Arakelyan 	depth_average = dwc2_hsotg_tx_fifo_average_depth(hsotg);
258c138ecfaSSevak Arakelyan 	for (i = 1; i <= fifo_count; i++)
259c138ecfaSSevak Arakelyan 		p->g_tx_fifo_size[i] = depth_average;
2609962b62fSJohn Youn }
2619962b62fSJohn Youn 
26203ea6d6eSJohn Youn static void dwc2_set_param_power_down(struct dwc2_hsotg *hsotg)
26303ea6d6eSJohn Youn {
26403ea6d6eSJohn Youn 	int val;
26503ea6d6eSJohn Youn 
26603ea6d6eSJohn Youn 	if (hsotg->hw_params.hibernation)
26703ea6d6eSJohn Youn 		val = 2;
26803ea6d6eSJohn Youn 	else if (hsotg->hw_params.power_optimized)
26903ea6d6eSJohn Youn 		val = 1;
27003ea6d6eSJohn Youn 	else
27103ea6d6eSJohn Youn 		val = 0;
27203ea6d6eSJohn Youn 
27303ea6d6eSJohn Youn 	hsotg->params.power_down = val;
27403ea6d6eSJohn Youn }
27503ea6d6eSJohn Youn 
27605ee799fSJohn Youn /**
277245977c9SJohn Youn  * dwc2_set_default_params() - Set all core parameters to their
278245977c9SJohn Youn  * auto-detected default values.
2796fb914d7SGrigor Tovmasyan  *
2806fb914d7SGrigor Tovmasyan  * @hsotg: Programming view of the DWC_otg controller
2816fb914d7SGrigor Tovmasyan  *
282323230efSJohn Youn  */
283245977c9SJohn Youn static void dwc2_set_default_params(struct dwc2_hsotg *hsotg)
284323230efSJohn Youn {
28505ee799fSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
28605ee799fSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
2876b66ce51SJohn Youn 	bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
288323230efSJohn Youn 
289245977c9SJohn Youn 	dwc2_set_param_otg_cap(hsotg);
290245977c9SJohn Youn 	dwc2_set_param_phy_type(hsotg);
291245977c9SJohn Youn 	dwc2_set_param_speed(hsotg);
292245977c9SJohn Youn 	dwc2_set_param_phy_utmi_width(hsotg);
29303ea6d6eSJohn Youn 	dwc2_set_param_power_down(hsotg);
294245977c9SJohn Youn 	p->phy_ulpi_ddr = false;
295245977c9SJohn Youn 	p->phy_ulpi_ext_vbus = false;
296245977c9SJohn Youn 
297245977c9SJohn Youn 	p->enable_dynamic_fifo = hw->enable_dynamic_fifo;
298245977c9SJohn Youn 	p->en_multiple_tx_fifo = hw->en_multiple_tx_fifo;
299245977c9SJohn Youn 	p->i2c_enable = hw->i2c_enable;
30066e77a24SRazmik Karapetyan 	p->acg_enable = hw->acg_enable;
301245977c9SJohn Youn 	p->ulpi_fs_ls = false;
302245977c9SJohn Youn 	p->ts_dline = false;
303245977c9SJohn Youn 	p->reload_ctl = (hw->snpsid >= DWC2_CORE_REV_2_92a);
304245977c9SJohn Youn 	p->uframe_sched = true;
305245977c9SJohn Youn 	p->external_id_pin_ctl = false;
3066f80b6deSSevak Arakelyan 	p->lpm = true;
3076f80b6deSSevak Arakelyan 	p->lpm_clock_gating = true;
3086f80b6deSSevak Arakelyan 	p->besl = true;
3096f80b6deSSevak Arakelyan 	p->hird_threshold_en = true;
3106f80b6deSSevak Arakelyan 	p->hird_threshold = 4;
311b43ebc96SGrigor Tovmasyan 	p->ipg_isoc_en = false;
312ca531bc2SGrigor Tovmasyan 	p->service_interval = false;
313245977c9SJohn Youn 	p->max_packet_count = hw->max_packet_count;
314245977c9SJohn Youn 	p->max_transfer_size = hw->max_transfer_size;
3151b52d2faSRazmik Karapetyan 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR << GAHBCFG_HBSTLEN_SHIFT;
316f3a61e4eSGrigor Tovmasyan 	p->ref_clk_per = 33333;
317f3a61e4eSGrigor Tovmasyan 	p->sof_cnt_wkup_alert = 100;
318245977c9SJohn Youn 
3196b66ce51SJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
3206b66ce51SJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
321245977c9SJohn Youn 		p->host_dma = dma_capable;
322245977c9SJohn Youn 		p->dma_desc_enable = false;
323245977c9SJohn Youn 		p->dma_desc_fs_enable = false;
324245977c9SJohn Youn 		p->host_support_fs_ls_low_power = false;
325245977c9SJohn Youn 		p->host_ls_low_power_phy_clk = false;
326245977c9SJohn Youn 		p->host_channels = hw->host_channels;
327245977c9SJohn Youn 		p->host_rx_fifo_size = hw->rx_fifo_size;
328245977c9SJohn Youn 		p->host_nperio_tx_fifo_size = hw->host_nperio_tx_fifo_size;
329245977c9SJohn Youn 		p->host_perio_tx_fifo_size = hw->host_perio_tx_fifo_size;
3306b66ce51SJohn Youn 	}
3316b66ce51SJohn Youn 
33205ee799fSJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
33305ee799fSJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
334245977c9SJohn Youn 		p->g_dma = dma_capable;
335245977c9SJohn Youn 		p->g_dma_desc = hw->dma_desc_enable;
33605ee799fSJohn Youn 
33705ee799fSJohn Youn 		/*
33805ee799fSJohn Youn 		 * The values for g_rx_fifo_size (2048) and
33905ee799fSJohn Youn 		 * g_np_tx_fifo_size (1024) come from the legacy s3c
34005ee799fSJohn Youn 		 * gadget driver. These defaults have been hard-coded
34105ee799fSJohn Youn 		 * for some time so many platforms depend on these
34205ee799fSJohn Youn 		 * values. Leave them as defaults for now and only
34305ee799fSJohn Youn 		 * auto-detect if the hardware does not support the
34405ee799fSJohn Youn 		 * default.
34505ee799fSJohn Youn 		 */
346245977c9SJohn Youn 		p->g_rx_fifo_size = 2048;
347245977c9SJohn Youn 		p->g_np_tx_fifo_size = 1024;
34805ee799fSJohn Youn 		dwc2_set_param_tx_fifo_sizes(hsotg);
34905ee799fSJohn Youn 	}
350323230efSJohn Youn }
351323230efSJohn Youn 
352f9f93cbbSJohn Youn /**
353f9f93cbbSJohn Youn  * dwc2_get_device_properties() - Read in device properties.
354f9f93cbbSJohn Youn  *
3556fb914d7SGrigor Tovmasyan  * @hsotg: Programming view of the DWC_otg controller
3566fb914d7SGrigor Tovmasyan  *
357f9f93cbbSJohn Youn  * Read in the device properties and adjust core parameters if needed.
358f9f93cbbSJohn Youn  */
359f9f93cbbSJohn Youn static void dwc2_get_device_properties(struct dwc2_hsotg *hsotg)
360f9f93cbbSJohn Youn {
361f9f93cbbSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
362f9f93cbbSJohn Youn 	int num;
363f9f93cbbSJohn Youn 
364f9f93cbbSJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
365f9f93cbbSJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
366f9f93cbbSJohn Youn 		device_property_read_u32(hsotg->dev, "g-rx-fifo-size",
367f9f93cbbSJohn Youn 					 &p->g_rx_fifo_size);
368f9f93cbbSJohn Youn 
369f9f93cbbSJohn Youn 		device_property_read_u32(hsotg->dev, "g-np-tx-fifo-size",
370f9f93cbbSJohn Youn 					 &p->g_np_tx_fifo_size);
371f9f93cbbSJohn Youn 
372f9f93cbbSJohn Youn 		num = device_property_read_u32_array(hsotg->dev,
373f9f93cbbSJohn Youn 						     "g-tx-fifo-size",
374f9f93cbbSJohn Youn 						     NULL, 0);
375f9f93cbbSJohn Youn 
376f9f93cbbSJohn Youn 		if (num > 0) {
377f9f93cbbSJohn Youn 			num = min(num, 15);
378f9f93cbbSJohn Youn 			memset(p->g_tx_fifo_size, 0,
379f9f93cbbSJohn Youn 			       sizeof(p->g_tx_fifo_size));
380f9f93cbbSJohn Youn 			device_property_read_u32_array(hsotg->dev,
381f9f93cbbSJohn Youn 						       "g-tx-fifo-size",
382f9f93cbbSJohn Youn 						       &p->g_tx_fifo_size[1],
383f9f93cbbSJohn Youn 						       num);
384f9f93cbbSJohn Youn 		}
385f9f93cbbSJohn Youn 	}
386b11633c4SDinh Nguyen 
387b11633c4SDinh Nguyen 	if (of_find_property(hsotg->dev->of_node, "disable-over-current", NULL))
388b11633c4SDinh Nguyen 		p->oc_disable = true;
389f9f93cbbSJohn Youn }
390f9f93cbbSJohn Youn 
391d936e666SJohn Youn static void dwc2_check_param_otg_cap(struct dwc2_hsotg *hsotg)
392d936e666SJohn Youn {
393d936e666SJohn Youn 	int valid = 1;
394d936e666SJohn Youn 
395d936e666SJohn Youn 	switch (hsotg->params.otg_cap) {
396d936e666SJohn Youn 	case DWC2_CAP_PARAM_HNP_SRP_CAPABLE:
397d936e666SJohn Youn 		if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE)
398d936e666SJohn Youn 			valid = 0;
399d936e666SJohn Youn 		break;
400d936e666SJohn Youn 	case DWC2_CAP_PARAM_SRP_ONLY_CAPABLE:
401d936e666SJohn Youn 		switch (hsotg->hw_params.op_mode) {
402d936e666SJohn Youn 		case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
403d936e666SJohn Youn 		case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
404d936e666SJohn Youn 		case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
405d936e666SJohn Youn 		case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
406d936e666SJohn Youn 			break;
407d936e666SJohn Youn 		default:
408d936e666SJohn Youn 			valid = 0;
409d936e666SJohn Youn 			break;
410d936e666SJohn Youn 		}
411d936e666SJohn Youn 		break;
412d936e666SJohn Youn 	case DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE:
413d936e666SJohn Youn 		/* always valid */
414d936e666SJohn Youn 		break;
415d936e666SJohn Youn 	default:
416d936e666SJohn Youn 		valid = 0;
417d936e666SJohn Youn 		break;
418d936e666SJohn Youn 	}
419d936e666SJohn Youn 
420d936e666SJohn Youn 	if (!valid)
421d936e666SJohn Youn 		dwc2_set_param_otg_cap(hsotg);
422d936e666SJohn Youn }
423d936e666SJohn Youn 
424d936e666SJohn Youn static void dwc2_check_param_phy_type(struct dwc2_hsotg *hsotg)
425d936e666SJohn Youn {
426d936e666SJohn Youn 	int valid = 0;
427d936e666SJohn Youn 	u32 hs_phy_type;
428d936e666SJohn Youn 	u32 fs_phy_type;
429d936e666SJohn Youn 
430d936e666SJohn Youn 	hs_phy_type = hsotg->hw_params.hs_phy_type;
431d936e666SJohn Youn 	fs_phy_type = hsotg->hw_params.fs_phy_type;
432d936e666SJohn Youn 
433d936e666SJohn Youn 	switch (hsotg->params.phy_type) {
434d936e666SJohn Youn 	case DWC2_PHY_TYPE_PARAM_FS:
435d936e666SJohn Youn 		if (fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED)
436d936e666SJohn Youn 			valid = 1;
437d936e666SJohn Youn 		break;
438d936e666SJohn Youn 	case DWC2_PHY_TYPE_PARAM_UTMI:
439d936e666SJohn Youn 		if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
440d936e666SJohn Youn 		    (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
441d936e666SJohn Youn 			valid = 1;
442d936e666SJohn Youn 		break;
443d936e666SJohn Youn 	case DWC2_PHY_TYPE_PARAM_ULPI:
444d936e666SJohn Youn 		if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
445d936e666SJohn Youn 		    (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
446d936e666SJohn Youn 			valid = 1;
447d936e666SJohn Youn 		break;
448d936e666SJohn Youn 	default:
449d936e666SJohn Youn 		break;
450d936e666SJohn Youn 	}
451d936e666SJohn Youn 
452d936e666SJohn Youn 	if (!valid)
453d936e666SJohn Youn 		dwc2_set_param_phy_type(hsotg);
454d936e666SJohn Youn }
455d936e666SJohn Youn 
456d936e666SJohn Youn static void dwc2_check_param_speed(struct dwc2_hsotg *hsotg)
457d936e666SJohn Youn {
458d936e666SJohn Youn 	int valid = 1;
459d936e666SJohn Youn 	int phy_type = hsotg->params.phy_type;
460d936e666SJohn Youn 	int speed = hsotg->params.speed;
461d936e666SJohn Youn 
462d936e666SJohn Youn 	switch (speed) {
463d936e666SJohn Youn 	case DWC2_SPEED_PARAM_HIGH:
464d936e666SJohn Youn 		if ((hsotg->params.speed == DWC2_SPEED_PARAM_HIGH) &&
465d936e666SJohn Youn 		    (phy_type == DWC2_PHY_TYPE_PARAM_FS))
466d936e666SJohn Youn 			valid = 0;
467d936e666SJohn Youn 		break;
468d936e666SJohn Youn 	case DWC2_SPEED_PARAM_FULL:
469d936e666SJohn Youn 	case DWC2_SPEED_PARAM_LOW:
470d936e666SJohn Youn 		break;
471d936e666SJohn Youn 	default:
472d936e666SJohn Youn 		valid = 0;
473d936e666SJohn Youn 		break;
474d936e666SJohn Youn 	}
475d936e666SJohn Youn 
476d936e666SJohn Youn 	if (!valid)
477d936e666SJohn Youn 		dwc2_set_param_speed(hsotg);
478d936e666SJohn Youn }
479d936e666SJohn Youn 
480d936e666SJohn Youn static void dwc2_check_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
481d936e666SJohn Youn {
482d936e666SJohn Youn 	int valid = 0;
483d936e666SJohn Youn 	int param = hsotg->params.phy_utmi_width;
484d936e666SJohn Youn 	int width = hsotg->hw_params.utmi_phy_data_width;
485d936e666SJohn Youn 
486d936e666SJohn Youn 	switch (width) {
487d936e666SJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8:
488d936e666SJohn Youn 		valid = (param == 8);
489d936e666SJohn Youn 		break;
490d936e666SJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_16:
491d936e666SJohn Youn 		valid = (param == 16);
492d936e666SJohn Youn 		break;
493d936e666SJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16:
494d936e666SJohn Youn 		valid = (param == 8 || param == 16);
495d936e666SJohn Youn 		break;
496d936e666SJohn Youn 	}
497d936e666SJohn Youn 
498d936e666SJohn Youn 	if (!valid)
499d936e666SJohn Youn 		dwc2_set_param_phy_utmi_width(hsotg);
500d936e666SJohn Youn }
501d936e666SJohn Youn 
502631a2310SVardan Mikayelyan static void dwc2_check_param_power_down(struct dwc2_hsotg *hsotg)
503631a2310SVardan Mikayelyan {
504631a2310SVardan Mikayelyan 	int param = hsotg->params.power_down;
505631a2310SVardan Mikayelyan 
506631a2310SVardan Mikayelyan 	switch (param) {
507631a2310SVardan Mikayelyan 	case DWC2_POWER_DOWN_PARAM_NONE:
508631a2310SVardan Mikayelyan 		break;
509631a2310SVardan Mikayelyan 	case DWC2_POWER_DOWN_PARAM_PARTIAL:
510631a2310SVardan Mikayelyan 		if (hsotg->hw_params.power_optimized)
511631a2310SVardan Mikayelyan 			break;
512631a2310SVardan Mikayelyan 		dev_dbg(hsotg->dev,
513631a2310SVardan Mikayelyan 			"Partial power down isn't supported by HW\n");
514631a2310SVardan Mikayelyan 		param = DWC2_POWER_DOWN_PARAM_NONE;
515631a2310SVardan Mikayelyan 		break;
516631a2310SVardan Mikayelyan 	case DWC2_POWER_DOWN_PARAM_HIBERNATION:
517631a2310SVardan Mikayelyan 		if (hsotg->hw_params.hibernation)
518631a2310SVardan Mikayelyan 			break;
519631a2310SVardan Mikayelyan 		dev_dbg(hsotg->dev,
520631a2310SVardan Mikayelyan 			"Hibernation isn't supported by HW\n");
521631a2310SVardan Mikayelyan 		param = DWC2_POWER_DOWN_PARAM_NONE;
522631a2310SVardan Mikayelyan 		break;
523631a2310SVardan Mikayelyan 	default:
524631a2310SVardan Mikayelyan 		dev_err(hsotg->dev,
525631a2310SVardan Mikayelyan 			"%s: Invalid parameter power_down=%d\n",
526631a2310SVardan Mikayelyan 			__func__, param);
527631a2310SVardan Mikayelyan 		param = DWC2_POWER_DOWN_PARAM_NONE;
528631a2310SVardan Mikayelyan 		break;
529631a2310SVardan Mikayelyan 	}
530631a2310SVardan Mikayelyan 
531631a2310SVardan Mikayelyan 	hsotg->params.power_down = param;
532631a2310SVardan Mikayelyan }
533631a2310SVardan Mikayelyan 
5343c6aea73SSevak Arakelyan static void dwc2_check_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
5353c6aea73SSevak Arakelyan {
5363c6aea73SSevak Arakelyan 	int fifo_count;
5373c6aea73SSevak Arakelyan 	int fifo;
5383c6aea73SSevak Arakelyan 	int min;
5393c6aea73SSevak Arakelyan 	u32 total = 0;
5403c6aea73SSevak Arakelyan 	u32 dptxfszn;
5413c6aea73SSevak Arakelyan 
5423c6aea73SSevak Arakelyan 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
5433c6aea73SSevak Arakelyan 	min = hsotg->hw_params.en_multiple_tx_fifo ? 16 : 4;
5443c6aea73SSevak Arakelyan 
5453c6aea73SSevak Arakelyan 	for (fifo = 1; fifo <= fifo_count; fifo++)
5463c6aea73SSevak Arakelyan 		total += hsotg->params.g_tx_fifo_size[fifo];
5473c6aea73SSevak Arakelyan 
5483c6aea73SSevak Arakelyan 	if (total > dwc2_hsotg_tx_fifo_total_depth(hsotg) || !total) {
5493c6aea73SSevak Arakelyan 		dev_warn(hsotg->dev, "%s: Invalid parameter g-tx-fifo-size, setting to default average\n",
5503c6aea73SSevak Arakelyan 			 __func__);
5513c6aea73SSevak Arakelyan 		dwc2_set_param_tx_fifo_sizes(hsotg);
5523c6aea73SSevak Arakelyan 	}
5533c6aea73SSevak Arakelyan 
5543c6aea73SSevak Arakelyan 	for (fifo = 1; fifo <= fifo_count; fifo++) {
5559273083aSMinas Harutyunyan 		dptxfszn = hsotg->hw_params.g_tx_fifo_size[fifo];
5563c6aea73SSevak Arakelyan 
5573c6aea73SSevak Arakelyan 		if (hsotg->params.g_tx_fifo_size[fifo] < min ||
5583c6aea73SSevak Arakelyan 		    hsotg->params.g_tx_fifo_size[fifo] >  dptxfszn) {
5593c6aea73SSevak Arakelyan 			dev_warn(hsotg->dev, "%s: Invalid parameter g_tx_fifo_size[%d]=%d\n",
5603c6aea73SSevak Arakelyan 				 __func__, fifo,
5613c6aea73SSevak Arakelyan 				 hsotg->params.g_tx_fifo_size[fifo]);
5623c6aea73SSevak Arakelyan 			hsotg->params.g_tx_fifo_size[fifo] = dptxfszn;
5633c6aea73SSevak Arakelyan 		}
5643c6aea73SSevak Arakelyan 	}
5653c6aea73SSevak Arakelyan }
5663c6aea73SSevak Arakelyan 
567d936e666SJohn Youn #define CHECK_RANGE(_param, _min, _max, _def) do {			\
56847265c06SGrigor Tovmasyan 		if ((int)(hsotg->params._param) < (_min) ||		\
569d936e666SJohn Youn 		    (hsotg->params._param) > (_max)) {			\
570d936e666SJohn Youn 			dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
571d936e666SJohn Youn 				 __func__, #_param, hsotg->params._param); \
572d936e666SJohn Youn 			hsotg->params._param = (_def);			\
573d936e666SJohn Youn 		}							\
574d936e666SJohn Youn 	} while (0)
575d936e666SJohn Youn 
576d936e666SJohn Youn #define CHECK_BOOL(_param, _check) do {					\
577d936e666SJohn Youn 		if (hsotg->params._param && !(_check)) {		\
578d936e666SJohn Youn 			dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
579d936e666SJohn Youn 				 __func__, #_param, hsotg->params._param); \
580d936e666SJohn Youn 			hsotg->params._param = false;			\
581d936e666SJohn Youn 		}							\
582d936e666SJohn Youn 	} while (0)
583d936e666SJohn Youn 
584d936e666SJohn Youn static void dwc2_check_params(struct dwc2_hsotg *hsotg)
585d936e666SJohn Youn {
586d936e666SJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
587d936e666SJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
588d936e666SJohn Youn 	bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
589d936e666SJohn Youn 
590d936e666SJohn Youn 	dwc2_check_param_otg_cap(hsotg);
591d936e666SJohn Youn 	dwc2_check_param_phy_type(hsotg);
592d936e666SJohn Youn 	dwc2_check_param_speed(hsotg);
593d936e666SJohn Youn 	dwc2_check_param_phy_utmi_width(hsotg);
594631a2310SVardan Mikayelyan 	dwc2_check_param_power_down(hsotg);
595d936e666SJohn Youn 	CHECK_BOOL(enable_dynamic_fifo, hw->enable_dynamic_fifo);
596d936e666SJohn Youn 	CHECK_BOOL(en_multiple_tx_fifo, hw->en_multiple_tx_fifo);
597d936e666SJohn Youn 	CHECK_BOOL(i2c_enable, hw->i2c_enable);
598b43ebc96SGrigor Tovmasyan 	CHECK_BOOL(ipg_isoc_en, hw->ipg_isoc_en);
59966e77a24SRazmik Karapetyan 	CHECK_BOOL(acg_enable, hw->acg_enable);
600d936e666SJohn Youn 	CHECK_BOOL(reload_ctl, (hsotg->hw_params.snpsid > DWC2_CORE_REV_2_92a));
6016f80b6deSSevak Arakelyan 	CHECK_BOOL(lpm, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_80a));
6026f80b6deSSevak Arakelyan 	CHECK_BOOL(lpm, hw->lpm_mode);
6036f80b6deSSevak Arakelyan 	CHECK_BOOL(lpm_clock_gating, hsotg->params.lpm);
6046f80b6deSSevak Arakelyan 	CHECK_BOOL(besl, hsotg->params.lpm);
6056f80b6deSSevak Arakelyan 	CHECK_BOOL(besl, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_3_00a));
6066f80b6deSSevak Arakelyan 	CHECK_BOOL(hird_threshold_en, hsotg->params.lpm);
6076f80b6deSSevak Arakelyan 	CHECK_RANGE(hird_threshold, 0, hsotg->params.besl ? 12 : 7, 0);
608ca531bc2SGrigor Tovmasyan 	CHECK_BOOL(service_interval, hw->service_interval_mode);
609d936e666SJohn Youn 	CHECK_RANGE(max_packet_count,
610d936e666SJohn Youn 		    15, hw->max_packet_count,
611d936e666SJohn Youn 		    hw->max_packet_count);
612d936e666SJohn Youn 	CHECK_RANGE(max_transfer_size,
613d936e666SJohn Youn 		    2047, hw->max_transfer_size,
614d936e666SJohn Youn 		    hw->max_transfer_size);
615d936e666SJohn Youn 
616d936e666SJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
617d936e666SJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
618d936e666SJohn Youn 		CHECK_BOOL(host_dma, dma_capable);
619d936e666SJohn Youn 		CHECK_BOOL(dma_desc_enable, p->host_dma);
620d936e666SJohn Youn 		CHECK_BOOL(dma_desc_fs_enable, p->dma_desc_enable);
621d936e666SJohn Youn 		CHECK_BOOL(host_ls_low_power_phy_clk,
622d936e666SJohn Youn 			   p->phy_type == DWC2_PHY_TYPE_PARAM_FS);
623d936e666SJohn Youn 		CHECK_RANGE(host_channels,
624d936e666SJohn Youn 			    1, hw->host_channels,
625d936e666SJohn Youn 			    hw->host_channels);
626d936e666SJohn Youn 		CHECK_RANGE(host_rx_fifo_size,
627d936e666SJohn Youn 			    16, hw->rx_fifo_size,
628d936e666SJohn Youn 			    hw->rx_fifo_size);
629d936e666SJohn Youn 		CHECK_RANGE(host_nperio_tx_fifo_size,
630d936e666SJohn Youn 			    16, hw->host_nperio_tx_fifo_size,
631d936e666SJohn Youn 			    hw->host_nperio_tx_fifo_size);
632d936e666SJohn Youn 		CHECK_RANGE(host_perio_tx_fifo_size,
633d936e666SJohn Youn 			    16, hw->host_perio_tx_fifo_size,
634d936e666SJohn Youn 			    hw->host_perio_tx_fifo_size);
635d936e666SJohn Youn 	}
636d936e666SJohn Youn 
637d936e666SJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
638d936e666SJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
639d936e666SJohn Youn 		CHECK_BOOL(g_dma, dma_capable);
640d936e666SJohn Youn 		CHECK_BOOL(g_dma_desc, (p->g_dma && hw->dma_desc_enable));
641d936e666SJohn Youn 		CHECK_RANGE(g_rx_fifo_size,
642d936e666SJohn Youn 			    16, hw->rx_fifo_size,
643d936e666SJohn Youn 			    hw->rx_fifo_size);
644d936e666SJohn Youn 		CHECK_RANGE(g_np_tx_fifo_size,
645d936e666SJohn Youn 			    16, hw->dev_nperio_tx_fifo_size,
646d936e666SJohn Youn 			    hw->dev_nperio_tx_fifo_size);
6473c6aea73SSevak Arakelyan 		dwc2_check_param_tx_fifo_sizes(hsotg);
648d936e666SJohn Youn 	}
649d936e666SJohn Youn }
650d936e666SJohn Youn 
651323230efSJohn Youn /*
652323230efSJohn Youn  * Gets host hardware parameters. Forces host mode if not currently in
653323230efSJohn Youn  * host mode. Should be called immediately after a core soft reset in
654323230efSJohn Youn  * order to get the reset values.
655323230efSJohn Youn  */
656323230efSJohn Youn static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg)
657323230efSJohn Youn {
658323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
659323230efSJohn Youn 	u32 gnptxfsiz;
660323230efSJohn Youn 	u32 hptxfsiz;
661323230efSJohn Youn 
662323230efSJohn Youn 	if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
663323230efSJohn Youn 		return;
664323230efSJohn Youn 
66513b1f8e2SVardan Mikayelyan 	dwc2_force_mode(hsotg, true);
666323230efSJohn Youn 
667f25c42b8SGevorg Sahakyan 	gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
668f25c42b8SGevorg Sahakyan 	hptxfsiz = dwc2_readl(hsotg, HPTXFSIZ);
669323230efSJohn Youn 
670323230efSJohn Youn 	hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
671323230efSJohn Youn 				       FIFOSIZE_DEPTH_SHIFT;
672323230efSJohn Youn 	hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >>
673323230efSJohn Youn 				      FIFOSIZE_DEPTH_SHIFT;
674323230efSJohn Youn }
675323230efSJohn Youn 
676323230efSJohn Youn /*
677323230efSJohn Youn  * Gets device hardware parameters. Forces device mode if not
678323230efSJohn Youn  * currently in device mode. Should be called immediately after a core
679323230efSJohn Youn  * soft reset in order to get the reset values.
680323230efSJohn Youn  */
681323230efSJohn Youn static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg)
682323230efSJohn Youn {
683323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
684323230efSJohn Youn 	u32 gnptxfsiz;
6859273083aSMinas Harutyunyan 	int fifo, fifo_count;
686323230efSJohn Youn 
687323230efSJohn Youn 	if (hsotg->dr_mode == USB_DR_MODE_HOST)
688323230efSJohn Youn 		return;
689323230efSJohn Youn 
69013b1f8e2SVardan Mikayelyan 	dwc2_force_mode(hsotg, false);
691323230efSJohn Youn 
692f25c42b8SGevorg Sahakyan 	gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
693323230efSJohn Youn 
6949273083aSMinas Harutyunyan 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
6959273083aSMinas Harutyunyan 
6969273083aSMinas Harutyunyan 	for (fifo = 1; fifo <= fifo_count; fifo++) {
6979273083aSMinas Harutyunyan 		hw->g_tx_fifo_size[fifo] =
698f25c42b8SGevorg Sahakyan 			(dwc2_readl(hsotg, DPTXFSIZN(fifo)) &
6999273083aSMinas Harutyunyan 			 FIFOSIZE_DEPTH_MASK) >> FIFOSIZE_DEPTH_SHIFT;
7009273083aSMinas Harutyunyan 	}
7019273083aSMinas Harutyunyan 
702323230efSJohn Youn 	hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
703323230efSJohn Youn 				       FIFOSIZE_DEPTH_SHIFT;
704323230efSJohn Youn }
705323230efSJohn Youn 
706323230efSJohn Youn /**
707323230efSJohn Youn  * During device initialization, read various hardware configuration
708323230efSJohn Youn  * registers and interpret the contents.
7096fb914d7SGrigor Tovmasyan  *
7106fb914d7SGrigor Tovmasyan  * @hsotg: Programming view of the DWC_otg controller
7116fb914d7SGrigor Tovmasyan  *
712323230efSJohn Youn  */
713323230efSJohn Youn int dwc2_get_hwparams(struct dwc2_hsotg *hsotg)
714323230efSJohn Youn {
715323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
716323230efSJohn Youn 	unsigned int width;
717323230efSJohn Youn 	u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4;
718323230efSJohn Youn 	u32 grxfsiz;
719323230efSJohn Youn 
720323230efSJohn Youn 	/*
721323230efSJohn Youn 	 * Attempt to ensure this device is really a DWC_otg Controller.
722323230efSJohn Youn 	 * Read and verify the GSNPSID register contents. The value should be
723d14ccabaSGevorg Sahakyan 	 * 0x45f4xxxx, 0x5531xxxx or 0x5532xxxx
724323230efSJohn Youn 	 */
725d14ccabaSGevorg Sahakyan 
726f25c42b8SGevorg Sahakyan 	hw->snpsid = dwc2_readl(hsotg, GSNPSID);
727d14ccabaSGevorg Sahakyan 	if ((hw->snpsid & GSNPSID_ID_MASK) != DWC2_OTG_ID &&
728d14ccabaSGevorg Sahakyan 	    (hw->snpsid & GSNPSID_ID_MASK) != DWC2_FS_IOT_ID &&
729d14ccabaSGevorg Sahakyan 	    (hw->snpsid & GSNPSID_ID_MASK) != DWC2_HS_IOT_ID) {
730323230efSJohn Youn 		dev_err(hsotg->dev, "Bad value for GSNPSID: 0x%08x\n",
731323230efSJohn Youn 			hw->snpsid);
732323230efSJohn Youn 		return -ENODEV;
733323230efSJohn Youn 	}
734323230efSJohn Youn 
735323230efSJohn Youn 	dev_dbg(hsotg->dev, "Core Release: %1x.%1x%1x%1x (snpsid=%x)\n",
736323230efSJohn Youn 		hw->snpsid >> 12 & 0xf, hw->snpsid >> 8 & 0xf,
737323230efSJohn Youn 		hw->snpsid >> 4 & 0xf, hw->snpsid & 0xf, hw->snpsid);
738323230efSJohn Youn 
739f25c42b8SGevorg Sahakyan 	hwcfg1 = dwc2_readl(hsotg, GHWCFG1);
740f25c42b8SGevorg Sahakyan 	hwcfg2 = dwc2_readl(hsotg, GHWCFG2);
741f25c42b8SGevorg Sahakyan 	hwcfg3 = dwc2_readl(hsotg, GHWCFG3);
742f25c42b8SGevorg Sahakyan 	hwcfg4 = dwc2_readl(hsotg, GHWCFG4);
743f25c42b8SGevorg Sahakyan 	grxfsiz = dwc2_readl(hsotg, GRXFSIZ);
744323230efSJohn Youn 
745323230efSJohn Youn 	/* hwcfg1 */
746323230efSJohn Youn 	hw->dev_ep_dirs = hwcfg1;
747323230efSJohn Youn 
748323230efSJohn Youn 	/* hwcfg2 */
749323230efSJohn Youn 	hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >>
750323230efSJohn Youn 		      GHWCFG2_OP_MODE_SHIFT;
751323230efSJohn Youn 	hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >>
752323230efSJohn Youn 		   GHWCFG2_ARCHITECTURE_SHIFT;
753323230efSJohn Youn 	hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO);
754323230efSJohn Youn 	hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >>
755323230efSJohn Youn 				GHWCFG2_NUM_HOST_CHAN_SHIFT);
756323230efSJohn Youn 	hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >>
757323230efSJohn Youn 			  GHWCFG2_HS_PHY_TYPE_SHIFT;
758323230efSJohn Youn 	hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >>
759323230efSJohn Youn 			  GHWCFG2_FS_PHY_TYPE_SHIFT;
760323230efSJohn Youn 	hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >>
761323230efSJohn Youn 			 GHWCFG2_NUM_DEV_EP_SHIFT;
762323230efSJohn Youn 	hw->nperio_tx_q_depth =
763323230efSJohn Youn 		(hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >>
764323230efSJohn Youn 		GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1;
765323230efSJohn Youn 	hw->host_perio_tx_q_depth =
766323230efSJohn Youn 		(hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >>
767323230efSJohn Youn 		GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1;
768323230efSJohn Youn 	hw->dev_token_q_depth =
769323230efSJohn Youn 		(hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >>
770323230efSJohn Youn 		GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT;
771323230efSJohn Youn 
772323230efSJohn Youn 	/* hwcfg3 */
773323230efSJohn Youn 	width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >>
774323230efSJohn Youn 		GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT;
775323230efSJohn Youn 	hw->max_transfer_size = (1 << (width + 11)) - 1;
776323230efSJohn Youn 	width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >>
777323230efSJohn Youn 		GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT;
778323230efSJohn Youn 	hw->max_packet_count = (1 << (width + 4)) - 1;
779323230efSJohn Youn 	hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C);
780323230efSJohn Youn 	hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >>
781323230efSJohn Youn 			      GHWCFG3_DFIFO_DEPTH_SHIFT;
7826f80b6deSSevak Arakelyan 	hw->lpm_mode = !!(hwcfg3 & GHWCFG3_OTG_LPM_EN);
783323230efSJohn Youn 
784323230efSJohn Youn 	/* hwcfg4 */
785323230efSJohn Youn 	hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN);
786323230efSJohn Youn 	hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >>
787323230efSJohn Youn 				  GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT;
7889273083aSMinas Harutyunyan 	hw->num_dev_in_eps = (hwcfg4 & GHWCFG4_NUM_IN_EPS_MASK) >>
7899273083aSMinas Harutyunyan 			     GHWCFG4_NUM_IN_EPS_SHIFT;
790323230efSJohn Youn 	hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA);
791323230efSJohn Youn 	hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ);
792631a2310SVardan Mikayelyan 	hw->hibernation = !!(hwcfg4 & GHWCFG4_HIBER);
793323230efSJohn Youn 	hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >>
794323230efSJohn Youn 				  GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT;
79566e77a24SRazmik Karapetyan 	hw->acg_enable = !!(hwcfg4 & GHWCFG4_ACG_SUPPORTED);
796b43ebc96SGrigor Tovmasyan 	hw->ipg_isoc_en = !!(hwcfg4 & GHWCFG4_IPG_ISOC_SUPPORTED);
797ca531bc2SGrigor Tovmasyan 	hw->service_interval_mode = !!(hwcfg4 &
798ca531bc2SGrigor Tovmasyan 				       GHWCFG4_SERVICE_INTERVAL_SUPPORTED);
799323230efSJohn Youn 
800323230efSJohn Youn 	/* fifo sizes */
801d1531319SJohn Youn 	hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >>
802323230efSJohn Youn 				GRXFSIZ_DEPTH_SHIFT;
8039273083aSMinas Harutyunyan 	/*
8049273083aSMinas Harutyunyan 	 * Host specific hardware parameters. Reading these parameters
8059273083aSMinas Harutyunyan 	 * requires the controller to be in host mode. The mode will
8069273083aSMinas Harutyunyan 	 * be forced, if necessary, to read these values.
8079273083aSMinas Harutyunyan 	 */
8089273083aSMinas Harutyunyan 	dwc2_get_host_hwparams(hsotg);
8099273083aSMinas Harutyunyan 	dwc2_get_dev_hwparams(hsotg);
810323230efSJohn Youn 
811323230efSJohn Youn 	return 0;
812323230efSJohn Youn }
813323230efSJohn Youn 
814334bbd4eSJohn Youn int dwc2_init_params(struct dwc2_hsotg *hsotg)
815334bbd4eSJohn Youn {
8167de1debcSJohn Youn 	const struct of_device_id *match;
8177de1debcSJohn Youn 	void (*set_params)(void *data);
8187de1debcSJohn Youn 
819245977c9SJohn Youn 	dwc2_set_default_params(hsotg);
820f9f93cbbSJohn Youn 	dwc2_get_device_properties(hsotg);
821334bbd4eSJohn Youn 
8227de1debcSJohn Youn 	match = of_match_device(dwc2_of_match_table, hsotg->dev);
8237de1debcSJohn Youn 	if (match && match->data) {
8247de1debcSJohn Youn 		set_params = match->data;
8257de1debcSJohn Youn 		set_params(hsotg);
8267de1debcSJohn Youn 	}
8277de1debcSJohn Youn 
828d936e666SJohn Youn 	dwc2_check_params(hsotg);
829d936e666SJohn Youn 
830334bbd4eSJohn Youn 	return 0;
831334bbd4eSJohn Youn }
832