xref: /openbmc/linux/drivers/usb/dwc2/params.c (revision c4a0f7a6ab5417eb6105b0e1d7e6e67f6ef7d4e5)
15fd54aceSGreg Kroah-Hartman // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2323230efSJohn Youn /*
3323230efSJohn Youn  * Copyright (C) 2004-2016 Synopsys, Inc.
4323230efSJohn Youn  *
5323230efSJohn Youn  * Redistribution and use in source and binary forms, with or without
6323230efSJohn Youn  * modification, are permitted provided that the following conditions
7323230efSJohn Youn  * are met:
8323230efSJohn Youn  * 1. Redistributions of source code must retain the above copyright
9323230efSJohn Youn  *    notice, this list of conditions, and the following disclaimer,
10323230efSJohn Youn  *    without modification.
11323230efSJohn Youn  * 2. Redistributions in binary form must reproduce the above copyright
12323230efSJohn Youn  *    notice, this list of conditions and the following disclaimer in the
13323230efSJohn Youn  *    documentation and/or other materials provided with the distribution.
14323230efSJohn Youn  * 3. The names of the above-listed copyright holders may not be used
15323230efSJohn Youn  *    to endorse or promote products derived from this software without
16323230efSJohn Youn  *    specific prior written permission.
17323230efSJohn Youn  *
18323230efSJohn Youn  * ALTERNATIVELY, this software may be distributed under the terms of the
19323230efSJohn Youn  * GNU General Public License ("GPL") as published by the Free Software
20323230efSJohn Youn  * Foundation; either version 2 of the License, or (at your option) any
21323230efSJohn Youn  * later version.
22323230efSJohn Youn  *
23323230efSJohn Youn  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
24323230efSJohn Youn  * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
25323230efSJohn Youn  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
26323230efSJohn Youn  * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
27323230efSJohn Youn  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
28323230efSJohn Youn  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
29323230efSJohn Youn  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
30323230efSJohn Youn  * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
31323230efSJohn Youn  * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
32323230efSJohn Youn  * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
33323230efSJohn Youn  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34323230efSJohn Youn  */
35323230efSJohn Youn 
36323230efSJohn Youn #include <linux/kernel.h>
37323230efSJohn Youn #include <linux/module.h>
38323230efSJohn Youn #include <linux/of_device.h>
39323230efSJohn Youn 
40323230efSJohn Youn #include "core.h"
41323230efSJohn Youn 
427de1debcSJohn Youn static void dwc2_set_bcm_params(struct dwc2_hsotg *hsotg)
437de1debcSJohn Youn {
447de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
45323230efSJohn Youn 
467de1debcSJohn Youn 	p->host_rx_fifo_size = 774;
477de1debcSJohn Youn 	p->max_transfer_size = 65535;
487de1debcSJohn Youn 	p->max_packet_count = 511;
497de1debcSJohn Youn 	p->ahbcfg = 0x10;
507de1debcSJohn Youn }
51323230efSJohn Youn 
527de1debcSJohn Youn static void dwc2_set_his_params(struct dwc2_hsotg *hsotg)
537de1debcSJohn Youn {
547de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
55323230efSJohn Youn 
567de1debcSJohn Youn 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
577de1debcSJohn Youn 	p->speed = DWC2_SPEED_PARAM_HIGH;
587de1debcSJohn Youn 	p->host_rx_fifo_size = 512;
597de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 512;
607de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 512;
617de1debcSJohn Youn 	p->max_transfer_size = 65535;
627de1debcSJohn Youn 	p->max_packet_count = 511;
637de1debcSJohn Youn 	p->host_channels = 16;
647de1debcSJohn Youn 	p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
657de1debcSJohn Youn 	p->phy_utmi_width = 8;
667de1debcSJohn Youn 	p->i2c_enable = false;
677de1debcSJohn Youn 	p->reload_ctl = false;
687de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
697de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
70ca8b0332SChen Yu 	p->change_speed_quirk = true;
7107d9878fSJisheng Zhang 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
727de1debcSJohn Youn }
73323230efSJohn Youn 
7435a60541SMarek Szyprowski static void dwc2_set_s3c6400_params(struct dwc2_hsotg *hsotg)
7535a60541SMarek Szyprowski {
7635a60541SMarek Szyprowski 	struct dwc2_core_params *p = &hsotg->params;
7735a60541SMarek Szyprowski 
7807d9878fSJisheng Zhang 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
79*c4a0f7a6SMarek Szyprowski 	p->no_clock_gating = true;
801112cf4cSMarek Szyprowski 	p->phy_utmi_width = 8;
8135a60541SMarek Szyprowski }
8235a60541SMarek Szyprowski 
837de1debcSJohn Youn static void dwc2_set_rk_params(struct dwc2_hsotg *hsotg)
847de1debcSJohn Youn {
857de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
867de1debcSJohn Youn 
877de1debcSJohn Youn 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
887de1debcSJohn Youn 	p->host_rx_fifo_size = 525;
897de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 128;
907de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 256;
917de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
927de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
9307d9878fSJisheng Zhang 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
947de1debcSJohn Youn }
957de1debcSJohn Youn 
967de1debcSJohn Youn static void dwc2_set_ltq_params(struct dwc2_hsotg *hsotg)
977de1debcSJohn Youn {
987de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
997de1debcSJohn Youn 
1007de1debcSJohn Youn 	p->otg_cap = 2;
1017de1debcSJohn Youn 	p->host_rx_fifo_size = 288;
1027de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 128;
1037de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 96;
1047de1debcSJohn Youn 	p->max_transfer_size = 65535;
1057de1debcSJohn Youn 	p->max_packet_count = 511;
1067de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
1077de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
1087de1debcSJohn Youn }
1097de1debcSJohn Youn 
1107de1debcSJohn Youn static void dwc2_set_amlogic_params(struct dwc2_hsotg *hsotg)
1117de1debcSJohn Youn {
1127de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
1137de1debcSJohn Youn 
1147de1debcSJohn Youn 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
1157de1debcSJohn Youn 	p->speed = DWC2_SPEED_PARAM_HIGH;
1167de1debcSJohn Youn 	p->host_rx_fifo_size = 512;
1177de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 500;
1187de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 500;
1197de1debcSJohn Youn 	p->host_channels = 16;
1207de1debcSJohn Youn 	p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
1217de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR8 <<
1227de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
123cc10ce0cSMartin Blumenstingl 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
1247de1debcSJohn Youn }
1257de1debcSJohn Youn 
126fc4e326eSNeil Armstrong static void dwc2_set_amlogic_g12a_params(struct dwc2_hsotg *hsotg)
127fc4e326eSNeil Armstrong {
128fc4e326eSNeil Armstrong 	struct dwc2_core_params *p = &hsotg->params;
129fc4e326eSNeil Armstrong 
130fc4e326eSNeil Armstrong 	p->lpm = false;
131fc4e326eSNeil Armstrong 	p->lpm_clock_gating = false;
132fc4e326eSNeil Armstrong 	p->besl = false;
133fc4e326eSNeil Armstrong 	p->hird_threshold_en = false;
134fc4e326eSNeil Armstrong }
135fc4e326eSNeil Armstrong 
1367de1debcSJohn Youn static void dwc2_set_amcc_params(struct dwc2_hsotg *hsotg)
1377de1debcSJohn Youn {
1387de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
1397de1debcSJohn Youn 
1407de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
1417de1debcSJohn Youn }
142323230efSJohn Youn 
143e35b1350SBruno Herrera static void dwc2_set_stm32f4x9_fsotg_params(struct dwc2_hsotg *hsotg)
144e35b1350SBruno Herrera {
145e35b1350SBruno Herrera 	struct dwc2_core_params *p = &hsotg->params;
146e35b1350SBruno Herrera 
147e35b1350SBruno Herrera 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
148e35b1350SBruno Herrera 	p->speed = DWC2_SPEED_PARAM_FULL;
149e35b1350SBruno Herrera 	p->host_rx_fifo_size = 128;
150e35b1350SBruno Herrera 	p->host_nperio_tx_fifo_size = 96;
151e35b1350SBruno Herrera 	p->host_perio_tx_fifo_size = 96;
152e35b1350SBruno Herrera 	p->max_packet_count = 256;
153e35b1350SBruno Herrera 	p->phy_type = DWC2_PHY_TYPE_PARAM_FS;
154e35b1350SBruno Herrera 	p->i2c_enable = false;
155e35b1350SBruno Herrera 	p->activate_stm_fs_transceiver = true;
156e35b1350SBruno Herrera }
157e35b1350SBruno Herrera 
1581a149e35SAmelie Delaunay static void dwc2_set_stm32f7_hsotg_params(struct dwc2_hsotg *hsotg)
159d8fae8b9SAmelie Delaunay {
160d8fae8b9SAmelie Delaunay 	struct dwc2_core_params *p = &hsotg->params;
161d8fae8b9SAmelie Delaunay 
162d8fae8b9SAmelie Delaunay 	p->host_rx_fifo_size = 622;
163d8fae8b9SAmelie Delaunay 	p->host_nperio_tx_fifo_size = 128;
164d8fae8b9SAmelie Delaunay 	p->host_perio_tx_fifo_size = 256;
165d8fae8b9SAmelie Delaunay }
166d8fae8b9SAmelie Delaunay 
167a415083aSAmelie Delaunay static void dwc2_set_stm32mp15_fsotg_params(struct dwc2_hsotg *hsotg)
168a415083aSAmelie Delaunay {
169a415083aSAmelie Delaunay 	struct dwc2_core_params *p = &hsotg->params;
170a415083aSAmelie Delaunay 
171a415083aSAmelie Delaunay 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
172a415083aSAmelie Delaunay 	p->speed = DWC2_SPEED_PARAM_FULL;
173a415083aSAmelie Delaunay 	p->host_rx_fifo_size = 128;
174a415083aSAmelie Delaunay 	p->host_nperio_tx_fifo_size = 96;
175a415083aSAmelie Delaunay 	p->host_perio_tx_fifo_size = 96;
176a415083aSAmelie Delaunay 	p->max_packet_count = 256;
177a415083aSAmelie Delaunay 	p->phy_type = DWC2_PHY_TYPE_PARAM_FS;
178a415083aSAmelie Delaunay 	p->i2c_enable = false;
179a415083aSAmelie Delaunay 	p->activate_stm_fs_transceiver = true;
180a415083aSAmelie Delaunay 	p->activate_stm_id_vb_detection = true;
1812979ee7aSAmelie Delaunay 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
182a415083aSAmelie Delaunay 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
183f228cb27SAmelie Delaunay 	p->host_support_fs_ls_low_power = true;
184f228cb27SAmelie Delaunay 	p->host_ls_low_power_phy_clk = true;
185a415083aSAmelie Delaunay }
186a415083aSAmelie Delaunay 
187a415083aSAmelie Delaunay static void dwc2_set_stm32mp15_hsotg_params(struct dwc2_hsotg *hsotg)
188a415083aSAmelie Delaunay {
189a415083aSAmelie Delaunay 	struct dwc2_core_params *p = &hsotg->params;
190a415083aSAmelie Delaunay 
191a415083aSAmelie Delaunay 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
192d58ba480SAmelie Delaunay 	p->activate_stm_id_vb_detection = !device_property_read_bool(hsotg->dev, "usb-role-switch");
193a415083aSAmelie Delaunay 	p->host_rx_fifo_size = 440;
194a415083aSAmelie Delaunay 	p->host_nperio_tx_fifo_size = 256;
195a415083aSAmelie Delaunay 	p->host_perio_tx_fifo_size = 256;
1962979ee7aSAmelie Delaunay 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
197a415083aSAmelie Delaunay 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
19853febc95SAmelie Delaunay 	p->lpm = false;
19953febc95SAmelie Delaunay 	p->lpm_clock_gating = false;
20053febc95SAmelie Delaunay 	p->besl = false;
20153febc95SAmelie Delaunay 	p->hird_threshold_en = false;
202a415083aSAmelie Delaunay }
203a415083aSAmelie Delaunay 
204323230efSJohn Youn const struct of_device_id dwc2_of_match_table[] = {
2057de1debcSJohn Youn 	{ .compatible = "brcm,bcm2835-usb", .data = dwc2_set_bcm_params },
2067de1debcSJohn Youn 	{ .compatible = "hisilicon,hi6220-usb", .data = dwc2_set_his_params  },
2077de1debcSJohn Youn 	{ .compatible = "rockchip,rk3066-usb", .data = dwc2_set_rk_params },
2087de1debcSJohn Youn 	{ .compatible = "lantiq,arx100-usb", .data = dwc2_set_ltq_params },
2097de1debcSJohn Youn 	{ .compatible = "lantiq,xrx200-usb", .data = dwc2_set_ltq_params },
2107de1debcSJohn Youn 	{ .compatible = "snps,dwc2" },
21135a60541SMarek Szyprowski 	{ .compatible = "samsung,s3c6400-hsotg",
21235a60541SMarek Szyprowski 	  .data = dwc2_set_s3c6400_params },
21355b644fdSMartin Blumenstingl 	{ .compatible = "amlogic,meson8-usb",
21455b644fdSMartin Blumenstingl 	  .data = dwc2_set_amlogic_params },
2157de1debcSJohn Youn 	{ .compatible = "amlogic,meson8b-usb",
2167de1debcSJohn Youn 	  .data = dwc2_set_amlogic_params },
2177de1debcSJohn Youn 	{ .compatible = "amlogic,meson-gxbb-usb",
2187de1debcSJohn Youn 	  .data = dwc2_set_amlogic_params },
219fc4e326eSNeil Armstrong 	{ .compatible = "amlogic,meson-g12a-usb",
220fc4e326eSNeil Armstrong 	  .data = dwc2_set_amlogic_g12a_params },
2217de1debcSJohn Youn 	{ .compatible = "amcc,dwc-otg", .data = dwc2_set_amcc_params },
2220abe3863SChristian Lamparter 	{ .compatible = "apm,apm82181-dwc-otg", .data = dwc2_set_amcc_params },
223e35b1350SBruno Herrera 	{ .compatible = "st,stm32f4x9-fsotg",
224e35b1350SBruno Herrera 	  .data = dwc2_set_stm32f4x9_fsotg_params },
225e35b1350SBruno Herrera 	{ .compatible = "st,stm32f4x9-hsotg" },
2261a149e35SAmelie Delaunay 	{ .compatible = "st,stm32f7-hsotg",
2271a149e35SAmelie Delaunay 	  .data = dwc2_set_stm32f7_hsotg_params },
228a415083aSAmelie Delaunay 	{ .compatible = "st,stm32mp15-fsotg",
229a415083aSAmelie Delaunay 	  .data = dwc2_set_stm32mp15_fsotg_params },
230a415083aSAmelie Delaunay 	{ .compatible = "st,stm32mp15-hsotg",
231a415083aSAmelie Delaunay 	  .data = dwc2_set_stm32mp15_hsotg_params },
232323230efSJohn Youn 	{},
233323230efSJohn Youn };
234323230efSJohn Youn MODULE_DEVICE_TABLE(of, dwc2_of_match_table);
235323230efSJohn Youn 
2362e5db2c0SJeremy Linton const struct acpi_device_id dwc2_acpi_match[] = {
2372e5db2c0SJeremy Linton 	{ "BCM2848", (kernel_ulong_t)dwc2_set_bcm_params },
2382e5db2c0SJeremy Linton 	{ },
2392e5db2c0SJeremy Linton };
2402e5db2c0SJeremy Linton MODULE_DEVICE_TABLE(acpi, dwc2_acpi_match);
2412e5db2c0SJeremy Linton 
242245977c9SJohn Youn static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg)
24305ee799fSJohn Youn {
244245977c9SJohn Youn 	u8 val;
24505ee799fSJohn Youn 
246323230efSJohn Youn 	switch (hsotg->hw_params.op_mode) {
247323230efSJohn Youn 	case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
248323230efSJohn Youn 		val = DWC2_CAP_PARAM_HNP_SRP_CAPABLE;
249323230efSJohn Youn 		break;
250323230efSJohn Youn 	case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
251323230efSJohn Youn 	case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
252323230efSJohn Youn 	case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
253323230efSJohn Youn 		val = DWC2_CAP_PARAM_SRP_ONLY_CAPABLE;
254323230efSJohn Youn 		break;
255323230efSJohn Youn 	default:
256323230efSJohn Youn 		val = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
257323230efSJohn Youn 		break;
258323230efSJohn Youn 	}
259323230efSJohn Youn 
260bea8e86cSJohn Youn 	hsotg->params.otg_cap = val;
261323230efSJohn Youn }
262323230efSJohn Youn 
263245977c9SJohn Youn static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg)
264323230efSJohn Youn {
265245977c9SJohn Youn 	int val;
266245977c9SJohn Youn 	u32 hs_phy_type = hsotg->hw_params.hs_phy_type;
267323230efSJohn Youn 
268323230efSJohn Youn 	val = DWC2_PHY_TYPE_PARAM_FS;
269323230efSJohn Youn 	if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) {
270323230efSJohn Youn 		if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
271323230efSJohn Youn 		    hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)
272323230efSJohn Youn 			val = DWC2_PHY_TYPE_PARAM_UTMI;
273323230efSJohn Youn 		else
274323230efSJohn Youn 			val = DWC2_PHY_TYPE_PARAM_ULPI;
275323230efSJohn Youn 	}
276245977c9SJohn Youn 
277245977c9SJohn Youn 	if (dwc2_is_fs_iot(hsotg))
278245977c9SJohn Youn 		hsotg->params.phy_type = DWC2_PHY_TYPE_PARAM_FS;
279323230efSJohn Youn 
280bea8e86cSJohn Youn 	hsotg->params.phy_type = val;
281323230efSJohn Youn }
282323230efSJohn Youn 
283245977c9SJohn Youn static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg)
284323230efSJohn Youn {
285245977c9SJohn Youn 	int val;
286323230efSJohn Youn 
287245977c9SJohn Youn 	val = hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS ?
288323230efSJohn Youn 		DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH;
289245977c9SJohn Youn 
290245977c9SJohn Youn 	if (dwc2_is_fs_iot(hsotg))
291245977c9SJohn Youn 		val = DWC2_SPEED_PARAM_FULL;
292245977c9SJohn Youn 
293245977c9SJohn Youn 	if (dwc2_is_hs_iot(hsotg))
294245977c9SJohn Youn 		val = DWC2_SPEED_PARAM_HIGH;
295323230efSJohn Youn 
296bea8e86cSJohn Youn 	hsotg->params.speed = val;
297323230efSJohn Youn }
298323230efSJohn Youn 
299245977c9SJohn Youn static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
300323230efSJohn Youn {
301245977c9SJohn Youn 	int val;
302323230efSJohn Youn 
303323230efSJohn Youn 	val = (hsotg->hw_params.utmi_phy_data_width ==
304323230efSJohn Youn 	       GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16;
305323230efSJohn Youn 
30642de8afcSJules Maselbas 	if (hsotg->phy) {
30742de8afcSJules Maselbas 		/*
30842de8afcSJules Maselbas 		 * If using the generic PHY framework, check if the PHY bus
30942de8afcSJules Maselbas 		 * width is 8-bit and set the phyif appropriately.
31042de8afcSJules Maselbas 		 */
31142de8afcSJules Maselbas 		if (phy_get_bus_width(hsotg->phy) == 8)
31242de8afcSJules Maselbas 			val = 8;
31342de8afcSJules Maselbas 	}
31442de8afcSJules Maselbas 
315bea8e86cSJohn Youn 	hsotg->params.phy_utmi_width = val;
316323230efSJohn Youn }
317323230efSJohn Youn 
31805ee799fSJohn Youn static void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
31905ee799fSJohn Youn {
32005ee799fSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
321c138ecfaSSevak Arakelyan 	int depth_average;
322c138ecfaSSevak Arakelyan 	int fifo_count;
323c138ecfaSSevak Arakelyan 	int i;
324c138ecfaSSevak Arakelyan 
325c138ecfaSSevak Arakelyan 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
32605ee799fSJohn Youn 
327245977c9SJohn Youn 	memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size));
328c138ecfaSSevak Arakelyan 	depth_average = dwc2_hsotg_tx_fifo_average_depth(hsotg);
329c138ecfaSSevak Arakelyan 	for (i = 1; i <= fifo_count; i++)
330c138ecfaSSevak Arakelyan 		p->g_tx_fifo_size[i] = depth_average;
3319962b62fSJohn Youn }
3329962b62fSJohn Youn 
33303ea6d6eSJohn Youn static void dwc2_set_param_power_down(struct dwc2_hsotg *hsotg)
33403ea6d6eSJohn Youn {
33503ea6d6eSJohn Youn 	int val;
33603ea6d6eSJohn Youn 
33703ea6d6eSJohn Youn 	if (hsotg->hw_params.hibernation)
33807d9878fSJisheng Zhang 		val = DWC2_POWER_DOWN_PARAM_HIBERNATION;
33903ea6d6eSJohn Youn 	else if (hsotg->hw_params.power_optimized)
34007d9878fSJisheng Zhang 		val = DWC2_POWER_DOWN_PARAM_PARTIAL;
34103ea6d6eSJohn Youn 	else
34207d9878fSJisheng Zhang 		val = DWC2_POWER_DOWN_PARAM_NONE;
34303ea6d6eSJohn Youn 
34403ea6d6eSJohn Youn 	hsotg->params.power_down = val;
34503ea6d6eSJohn Youn }
34603ea6d6eSJohn Youn 
34728b5c129SMinas Harutyunyan static void dwc2_set_param_lpm(struct dwc2_hsotg *hsotg)
34828b5c129SMinas Harutyunyan {
34928b5c129SMinas Harutyunyan 	struct dwc2_core_params *p = &hsotg->params;
35028b5c129SMinas Harutyunyan 
35128b5c129SMinas Harutyunyan 	p->lpm = hsotg->hw_params.lpm_mode;
35228b5c129SMinas Harutyunyan 	if (p->lpm) {
35328b5c129SMinas Harutyunyan 		p->lpm_clock_gating = true;
35428b5c129SMinas Harutyunyan 		p->besl = true;
35528b5c129SMinas Harutyunyan 		p->hird_threshold_en = true;
35628b5c129SMinas Harutyunyan 		p->hird_threshold = 4;
35728b5c129SMinas Harutyunyan 	} else {
35828b5c129SMinas Harutyunyan 		p->lpm_clock_gating = false;
35928b5c129SMinas Harutyunyan 		p->besl = false;
36028b5c129SMinas Harutyunyan 		p->hird_threshold_en = false;
36128b5c129SMinas Harutyunyan 	}
36228b5c129SMinas Harutyunyan }
36328b5c129SMinas Harutyunyan 
36405ee799fSJohn Youn /**
365245977c9SJohn Youn  * dwc2_set_default_params() - Set all core parameters to their
366245977c9SJohn Youn  * auto-detected default values.
3676fb914d7SGrigor Tovmasyan  *
3686fb914d7SGrigor Tovmasyan  * @hsotg: Programming view of the DWC_otg controller
3696fb914d7SGrigor Tovmasyan  *
370323230efSJohn Youn  */
371245977c9SJohn Youn static void dwc2_set_default_params(struct dwc2_hsotg *hsotg)
372323230efSJohn Youn {
37305ee799fSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
37405ee799fSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
3756b66ce51SJohn Youn 	bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
376323230efSJohn Youn 
377245977c9SJohn Youn 	dwc2_set_param_otg_cap(hsotg);
378245977c9SJohn Youn 	dwc2_set_param_phy_type(hsotg);
379245977c9SJohn Youn 	dwc2_set_param_speed(hsotg);
380245977c9SJohn Youn 	dwc2_set_param_phy_utmi_width(hsotg);
38103ea6d6eSJohn Youn 	dwc2_set_param_power_down(hsotg);
38228b5c129SMinas Harutyunyan 	dwc2_set_param_lpm(hsotg);
383245977c9SJohn Youn 	p->phy_ulpi_ddr = false;
384245977c9SJohn Youn 	p->phy_ulpi_ext_vbus = false;
385245977c9SJohn Youn 
386245977c9SJohn Youn 	p->enable_dynamic_fifo = hw->enable_dynamic_fifo;
387245977c9SJohn Youn 	p->en_multiple_tx_fifo = hw->en_multiple_tx_fifo;
388245977c9SJohn Youn 	p->i2c_enable = hw->i2c_enable;
38966e77a24SRazmik Karapetyan 	p->acg_enable = hw->acg_enable;
390245977c9SJohn Youn 	p->ulpi_fs_ls = false;
391245977c9SJohn Youn 	p->ts_dline = false;
392245977c9SJohn Youn 	p->reload_ctl = (hw->snpsid >= DWC2_CORE_REV_2_92a);
393245977c9SJohn Youn 	p->uframe_sched = true;
394245977c9SJohn Youn 	p->external_id_pin_ctl = false;
395b43ebc96SGrigor Tovmasyan 	p->ipg_isoc_en = false;
396ca531bc2SGrigor Tovmasyan 	p->service_interval = false;
397245977c9SJohn Youn 	p->max_packet_count = hw->max_packet_count;
398245977c9SJohn Youn 	p->max_transfer_size = hw->max_transfer_size;
3991b52d2faSRazmik Karapetyan 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR << GAHBCFG_HBSTLEN_SHIFT;
400f3a61e4eSGrigor Tovmasyan 	p->ref_clk_per = 33333;
401f3a61e4eSGrigor Tovmasyan 	p->sof_cnt_wkup_alert = 100;
402245977c9SJohn Youn 
4036b66ce51SJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
4046b66ce51SJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
405245977c9SJohn Youn 		p->host_dma = dma_capable;
406245977c9SJohn Youn 		p->dma_desc_enable = false;
407245977c9SJohn Youn 		p->dma_desc_fs_enable = false;
408245977c9SJohn Youn 		p->host_support_fs_ls_low_power = false;
409245977c9SJohn Youn 		p->host_ls_low_power_phy_clk = false;
410245977c9SJohn Youn 		p->host_channels = hw->host_channels;
411245977c9SJohn Youn 		p->host_rx_fifo_size = hw->rx_fifo_size;
412245977c9SJohn Youn 		p->host_nperio_tx_fifo_size = hw->host_nperio_tx_fifo_size;
413245977c9SJohn Youn 		p->host_perio_tx_fifo_size = hw->host_perio_tx_fifo_size;
4146b66ce51SJohn Youn 	}
4156b66ce51SJohn Youn 
41605ee799fSJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
41705ee799fSJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
418245977c9SJohn Youn 		p->g_dma = dma_capable;
419245977c9SJohn Youn 		p->g_dma_desc = hw->dma_desc_enable;
42005ee799fSJohn Youn 
42105ee799fSJohn Youn 		/*
42205ee799fSJohn Youn 		 * The values for g_rx_fifo_size (2048) and
42305ee799fSJohn Youn 		 * g_np_tx_fifo_size (1024) come from the legacy s3c
42405ee799fSJohn Youn 		 * gadget driver. These defaults have been hard-coded
42505ee799fSJohn Youn 		 * for some time so many platforms depend on these
42605ee799fSJohn Youn 		 * values. Leave them as defaults for now and only
42705ee799fSJohn Youn 		 * auto-detect if the hardware does not support the
42805ee799fSJohn Youn 		 * default.
42905ee799fSJohn Youn 		 */
430245977c9SJohn Youn 		p->g_rx_fifo_size = 2048;
431245977c9SJohn Youn 		p->g_np_tx_fifo_size = 1024;
43205ee799fSJohn Youn 		dwc2_set_param_tx_fifo_sizes(hsotg);
43305ee799fSJohn Youn 	}
434323230efSJohn Youn }
435323230efSJohn Youn 
436f9f93cbbSJohn Youn /**
437f9f93cbbSJohn Youn  * dwc2_get_device_properties() - Read in device properties.
438f9f93cbbSJohn Youn  *
4396fb914d7SGrigor Tovmasyan  * @hsotg: Programming view of the DWC_otg controller
4406fb914d7SGrigor Tovmasyan  *
441f9f93cbbSJohn Youn  * Read in the device properties and adjust core parameters if needed.
442f9f93cbbSJohn Youn  */
443f9f93cbbSJohn Youn static void dwc2_get_device_properties(struct dwc2_hsotg *hsotg)
444f9f93cbbSJohn Youn {
445f9f93cbbSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
446f9f93cbbSJohn Youn 	int num;
447f9f93cbbSJohn Youn 
448f9f93cbbSJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
449f9f93cbbSJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
450f9f93cbbSJohn Youn 		device_property_read_u32(hsotg->dev, "g-rx-fifo-size",
451f9f93cbbSJohn Youn 					 &p->g_rx_fifo_size);
452f9f93cbbSJohn Youn 
453f9f93cbbSJohn Youn 		device_property_read_u32(hsotg->dev, "g-np-tx-fifo-size",
454f9f93cbbSJohn Youn 					 &p->g_np_tx_fifo_size);
455f9f93cbbSJohn Youn 
45607e803ecSAndy Shevchenko 		num = device_property_count_u32(hsotg->dev, "g-tx-fifo-size");
457f9f93cbbSJohn Youn 		if (num > 0) {
458f9f93cbbSJohn Youn 			num = min(num, 15);
459f9f93cbbSJohn Youn 			memset(p->g_tx_fifo_size, 0,
460f9f93cbbSJohn Youn 			       sizeof(p->g_tx_fifo_size));
461f9f93cbbSJohn Youn 			device_property_read_u32_array(hsotg->dev,
462f9f93cbbSJohn Youn 						       "g-tx-fifo-size",
463f9f93cbbSJohn Youn 						       &p->g_tx_fifo_size[1],
464f9f93cbbSJohn Youn 						       num);
465f9f93cbbSJohn Youn 		}
466f9f93cbbSJohn Youn 	}
467b11633c4SDinh Nguyen 
468b11633c4SDinh Nguyen 	if (of_find_property(hsotg->dev->of_node, "disable-over-current", NULL))
469b11633c4SDinh Nguyen 		p->oc_disable = true;
470f9f93cbbSJohn Youn }
471f9f93cbbSJohn Youn 
472d936e666SJohn Youn static void dwc2_check_param_otg_cap(struct dwc2_hsotg *hsotg)
473d936e666SJohn Youn {
474d936e666SJohn Youn 	int valid = 1;
475d936e666SJohn Youn 
476d936e666SJohn Youn 	switch (hsotg->params.otg_cap) {
477d936e666SJohn Youn 	case DWC2_CAP_PARAM_HNP_SRP_CAPABLE:
478d936e666SJohn Youn 		if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE)
479d936e666SJohn Youn 			valid = 0;
480d936e666SJohn Youn 		break;
481d936e666SJohn Youn 	case DWC2_CAP_PARAM_SRP_ONLY_CAPABLE:
482d936e666SJohn Youn 		switch (hsotg->hw_params.op_mode) {
483d936e666SJohn Youn 		case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
484d936e666SJohn Youn 		case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
485d936e666SJohn Youn 		case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
486d936e666SJohn Youn 		case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
487d936e666SJohn Youn 			break;
488d936e666SJohn Youn 		default:
489d936e666SJohn Youn 			valid = 0;
490d936e666SJohn Youn 			break;
491d936e666SJohn Youn 		}
492d936e666SJohn Youn 		break;
493d936e666SJohn Youn 	case DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE:
494d936e666SJohn Youn 		/* always valid */
495d936e666SJohn Youn 		break;
496d936e666SJohn Youn 	default:
497d936e666SJohn Youn 		valid = 0;
498d936e666SJohn Youn 		break;
499d936e666SJohn Youn 	}
500d936e666SJohn Youn 
501d936e666SJohn Youn 	if (!valid)
502d936e666SJohn Youn 		dwc2_set_param_otg_cap(hsotg);
503d936e666SJohn Youn }
504d936e666SJohn Youn 
505d936e666SJohn Youn static void dwc2_check_param_phy_type(struct dwc2_hsotg *hsotg)
506d936e666SJohn Youn {
507d936e666SJohn Youn 	int valid = 0;
508d936e666SJohn Youn 	u32 hs_phy_type;
509d936e666SJohn Youn 	u32 fs_phy_type;
510d936e666SJohn Youn 
511d936e666SJohn Youn 	hs_phy_type = hsotg->hw_params.hs_phy_type;
512d936e666SJohn Youn 	fs_phy_type = hsotg->hw_params.fs_phy_type;
513d936e666SJohn Youn 
514d936e666SJohn Youn 	switch (hsotg->params.phy_type) {
515d936e666SJohn Youn 	case DWC2_PHY_TYPE_PARAM_FS:
516d936e666SJohn Youn 		if (fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED)
517d936e666SJohn Youn 			valid = 1;
518d936e666SJohn Youn 		break;
519d936e666SJohn Youn 	case DWC2_PHY_TYPE_PARAM_UTMI:
520d936e666SJohn Youn 		if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
521d936e666SJohn Youn 		    (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
522d936e666SJohn Youn 			valid = 1;
523d936e666SJohn Youn 		break;
524d936e666SJohn Youn 	case DWC2_PHY_TYPE_PARAM_ULPI:
525d936e666SJohn Youn 		if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
526d936e666SJohn Youn 		    (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
527d936e666SJohn Youn 			valid = 1;
528d936e666SJohn Youn 		break;
529d936e666SJohn Youn 	default:
530d936e666SJohn Youn 		break;
531d936e666SJohn Youn 	}
532d936e666SJohn Youn 
533d936e666SJohn Youn 	if (!valid)
534d936e666SJohn Youn 		dwc2_set_param_phy_type(hsotg);
535d936e666SJohn Youn }
536d936e666SJohn Youn 
537d936e666SJohn Youn static void dwc2_check_param_speed(struct dwc2_hsotg *hsotg)
538d936e666SJohn Youn {
539d936e666SJohn Youn 	int valid = 1;
540d936e666SJohn Youn 	int phy_type = hsotg->params.phy_type;
541d936e666SJohn Youn 	int speed = hsotg->params.speed;
542d936e666SJohn Youn 
543d936e666SJohn Youn 	switch (speed) {
544d936e666SJohn Youn 	case DWC2_SPEED_PARAM_HIGH:
545d936e666SJohn Youn 		if ((hsotg->params.speed == DWC2_SPEED_PARAM_HIGH) &&
546d936e666SJohn Youn 		    (phy_type == DWC2_PHY_TYPE_PARAM_FS))
547d936e666SJohn Youn 			valid = 0;
548d936e666SJohn Youn 		break;
549d936e666SJohn Youn 	case DWC2_SPEED_PARAM_FULL:
550d936e666SJohn Youn 	case DWC2_SPEED_PARAM_LOW:
551d936e666SJohn Youn 		break;
552d936e666SJohn Youn 	default:
553d936e666SJohn Youn 		valid = 0;
554d936e666SJohn Youn 		break;
555d936e666SJohn Youn 	}
556d936e666SJohn Youn 
557d936e666SJohn Youn 	if (!valid)
558d936e666SJohn Youn 		dwc2_set_param_speed(hsotg);
559d936e666SJohn Youn }
560d936e666SJohn Youn 
561d936e666SJohn Youn static void dwc2_check_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
562d936e666SJohn Youn {
563d936e666SJohn Youn 	int valid = 0;
564d936e666SJohn Youn 	int param = hsotg->params.phy_utmi_width;
565d936e666SJohn Youn 	int width = hsotg->hw_params.utmi_phy_data_width;
566d936e666SJohn Youn 
567d936e666SJohn Youn 	switch (width) {
568d936e666SJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8:
569d936e666SJohn Youn 		valid = (param == 8);
570d936e666SJohn Youn 		break;
571d936e666SJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_16:
572d936e666SJohn Youn 		valid = (param == 16);
573d936e666SJohn Youn 		break;
574d936e666SJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16:
575d936e666SJohn Youn 		valid = (param == 8 || param == 16);
576d936e666SJohn Youn 		break;
577d936e666SJohn Youn 	}
578d936e666SJohn Youn 
579d936e666SJohn Youn 	if (!valid)
580d936e666SJohn Youn 		dwc2_set_param_phy_utmi_width(hsotg);
581d936e666SJohn Youn }
582d936e666SJohn Youn 
583631a2310SVardan Mikayelyan static void dwc2_check_param_power_down(struct dwc2_hsotg *hsotg)
584631a2310SVardan Mikayelyan {
585631a2310SVardan Mikayelyan 	int param = hsotg->params.power_down;
586631a2310SVardan Mikayelyan 
587631a2310SVardan Mikayelyan 	switch (param) {
588631a2310SVardan Mikayelyan 	case DWC2_POWER_DOWN_PARAM_NONE:
589631a2310SVardan Mikayelyan 		break;
590631a2310SVardan Mikayelyan 	case DWC2_POWER_DOWN_PARAM_PARTIAL:
591631a2310SVardan Mikayelyan 		if (hsotg->hw_params.power_optimized)
592631a2310SVardan Mikayelyan 			break;
593631a2310SVardan Mikayelyan 		dev_dbg(hsotg->dev,
594631a2310SVardan Mikayelyan 			"Partial power down isn't supported by HW\n");
595631a2310SVardan Mikayelyan 		param = DWC2_POWER_DOWN_PARAM_NONE;
596631a2310SVardan Mikayelyan 		break;
597631a2310SVardan Mikayelyan 	case DWC2_POWER_DOWN_PARAM_HIBERNATION:
598631a2310SVardan Mikayelyan 		if (hsotg->hw_params.hibernation)
599631a2310SVardan Mikayelyan 			break;
600631a2310SVardan Mikayelyan 		dev_dbg(hsotg->dev,
601631a2310SVardan Mikayelyan 			"Hibernation isn't supported by HW\n");
602631a2310SVardan Mikayelyan 		param = DWC2_POWER_DOWN_PARAM_NONE;
603631a2310SVardan Mikayelyan 		break;
604631a2310SVardan Mikayelyan 	default:
605631a2310SVardan Mikayelyan 		dev_err(hsotg->dev,
606631a2310SVardan Mikayelyan 			"%s: Invalid parameter power_down=%d\n",
607631a2310SVardan Mikayelyan 			__func__, param);
608631a2310SVardan Mikayelyan 		param = DWC2_POWER_DOWN_PARAM_NONE;
609631a2310SVardan Mikayelyan 		break;
610631a2310SVardan Mikayelyan 	}
611631a2310SVardan Mikayelyan 
612631a2310SVardan Mikayelyan 	hsotg->params.power_down = param;
613631a2310SVardan Mikayelyan }
614631a2310SVardan Mikayelyan 
6153c6aea73SSevak Arakelyan static void dwc2_check_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
6163c6aea73SSevak Arakelyan {
6173c6aea73SSevak Arakelyan 	int fifo_count;
6183c6aea73SSevak Arakelyan 	int fifo;
6193c6aea73SSevak Arakelyan 	int min;
6203c6aea73SSevak Arakelyan 	u32 total = 0;
6213c6aea73SSevak Arakelyan 	u32 dptxfszn;
6223c6aea73SSevak Arakelyan 
6233c6aea73SSevak Arakelyan 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
6243c6aea73SSevak Arakelyan 	min = hsotg->hw_params.en_multiple_tx_fifo ? 16 : 4;
6253c6aea73SSevak Arakelyan 
6263c6aea73SSevak Arakelyan 	for (fifo = 1; fifo <= fifo_count; fifo++)
6273c6aea73SSevak Arakelyan 		total += hsotg->params.g_tx_fifo_size[fifo];
6283c6aea73SSevak Arakelyan 
6293c6aea73SSevak Arakelyan 	if (total > dwc2_hsotg_tx_fifo_total_depth(hsotg) || !total) {
6303c6aea73SSevak Arakelyan 		dev_warn(hsotg->dev, "%s: Invalid parameter g-tx-fifo-size, setting to default average\n",
6313c6aea73SSevak Arakelyan 			 __func__);
6323c6aea73SSevak Arakelyan 		dwc2_set_param_tx_fifo_sizes(hsotg);
6333c6aea73SSevak Arakelyan 	}
6343c6aea73SSevak Arakelyan 
6353c6aea73SSevak Arakelyan 	for (fifo = 1; fifo <= fifo_count; fifo++) {
6369273083aSMinas Harutyunyan 		dptxfszn = hsotg->hw_params.g_tx_fifo_size[fifo];
6373c6aea73SSevak Arakelyan 
6383c6aea73SSevak Arakelyan 		if (hsotg->params.g_tx_fifo_size[fifo] < min ||
6393c6aea73SSevak Arakelyan 		    hsotg->params.g_tx_fifo_size[fifo] >  dptxfszn) {
6403c6aea73SSevak Arakelyan 			dev_warn(hsotg->dev, "%s: Invalid parameter g_tx_fifo_size[%d]=%d\n",
6413c6aea73SSevak Arakelyan 				 __func__, fifo,
6423c6aea73SSevak Arakelyan 				 hsotg->params.g_tx_fifo_size[fifo]);
6433c6aea73SSevak Arakelyan 			hsotg->params.g_tx_fifo_size[fifo] = dptxfszn;
6443c6aea73SSevak Arakelyan 		}
6453c6aea73SSevak Arakelyan 	}
6463c6aea73SSevak Arakelyan }
6473c6aea73SSevak Arakelyan 
648d936e666SJohn Youn #define CHECK_RANGE(_param, _min, _max, _def) do {			\
64947265c06SGrigor Tovmasyan 		if ((int)(hsotg->params._param) < (_min) ||		\
650d936e666SJohn Youn 		    (hsotg->params._param) > (_max)) {			\
651d936e666SJohn Youn 			dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
652d936e666SJohn Youn 				 __func__, #_param, hsotg->params._param); \
653d936e666SJohn Youn 			hsotg->params._param = (_def);			\
654d936e666SJohn Youn 		}							\
655d936e666SJohn Youn 	} while (0)
656d936e666SJohn Youn 
657d936e666SJohn Youn #define CHECK_BOOL(_param, _check) do {					\
658d936e666SJohn Youn 		if (hsotg->params._param && !(_check)) {		\
659d936e666SJohn Youn 			dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
660d936e666SJohn Youn 				 __func__, #_param, hsotg->params._param); \
661d936e666SJohn Youn 			hsotg->params._param = false;			\
662d936e666SJohn Youn 		}							\
663d936e666SJohn Youn 	} while (0)
664d936e666SJohn Youn 
665d936e666SJohn Youn static void dwc2_check_params(struct dwc2_hsotg *hsotg)
666d936e666SJohn Youn {
667d936e666SJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
668d936e666SJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
669d936e666SJohn Youn 	bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
670d936e666SJohn Youn 
671d936e666SJohn Youn 	dwc2_check_param_otg_cap(hsotg);
672d936e666SJohn Youn 	dwc2_check_param_phy_type(hsotg);
673d936e666SJohn Youn 	dwc2_check_param_speed(hsotg);
674d936e666SJohn Youn 	dwc2_check_param_phy_utmi_width(hsotg);
675631a2310SVardan Mikayelyan 	dwc2_check_param_power_down(hsotg);
676d936e666SJohn Youn 	CHECK_BOOL(enable_dynamic_fifo, hw->enable_dynamic_fifo);
677d936e666SJohn Youn 	CHECK_BOOL(en_multiple_tx_fifo, hw->en_multiple_tx_fifo);
678d936e666SJohn Youn 	CHECK_BOOL(i2c_enable, hw->i2c_enable);
679b43ebc96SGrigor Tovmasyan 	CHECK_BOOL(ipg_isoc_en, hw->ipg_isoc_en);
68066e77a24SRazmik Karapetyan 	CHECK_BOOL(acg_enable, hw->acg_enable);
681d936e666SJohn Youn 	CHECK_BOOL(reload_ctl, (hsotg->hw_params.snpsid > DWC2_CORE_REV_2_92a));
6826f80b6deSSevak Arakelyan 	CHECK_BOOL(lpm, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_80a));
6836f80b6deSSevak Arakelyan 	CHECK_BOOL(lpm, hw->lpm_mode);
6846f80b6deSSevak Arakelyan 	CHECK_BOOL(lpm_clock_gating, hsotg->params.lpm);
6856f80b6deSSevak Arakelyan 	CHECK_BOOL(besl, hsotg->params.lpm);
6866f80b6deSSevak Arakelyan 	CHECK_BOOL(besl, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_3_00a));
6876f80b6deSSevak Arakelyan 	CHECK_BOOL(hird_threshold_en, hsotg->params.lpm);
6886f80b6deSSevak Arakelyan 	CHECK_RANGE(hird_threshold, 0, hsotg->params.besl ? 12 : 7, 0);
689ca531bc2SGrigor Tovmasyan 	CHECK_BOOL(service_interval, hw->service_interval_mode);
690d936e666SJohn Youn 	CHECK_RANGE(max_packet_count,
691d936e666SJohn Youn 		    15, hw->max_packet_count,
692d936e666SJohn Youn 		    hw->max_packet_count);
693d936e666SJohn Youn 	CHECK_RANGE(max_transfer_size,
694d936e666SJohn Youn 		    2047, hw->max_transfer_size,
695d936e666SJohn Youn 		    hw->max_transfer_size);
696d936e666SJohn Youn 
697d936e666SJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
698d936e666SJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
699d936e666SJohn Youn 		CHECK_BOOL(host_dma, dma_capable);
700d936e666SJohn Youn 		CHECK_BOOL(dma_desc_enable, p->host_dma);
701d936e666SJohn Youn 		CHECK_BOOL(dma_desc_fs_enable, p->dma_desc_enable);
702d936e666SJohn Youn 		CHECK_BOOL(host_ls_low_power_phy_clk,
703d936e666SJohn Youn 			   p->phy_type == DWC2_PHY_TYPE_PARAM_FS);
704d936e666SJohn Youn 		CHECK_RANGE(host_channels,
705d936e666SJohn Youn 			    1, hw->host_channels,
706d936e666SJohn Youn 			    hw->host_channels);
707d936e666SJohn Youn 		CHECK_RANGE(host_rx_fifo_size,
708d936e666SJohn Youn 			    16, hw->rx_fifo_size,
709d936e666SJohn Youn 			    hw->rx_fifo_size);
710d936e666SJohn Youn 		CHECK_RANGE(host_nperio_tx_fifo_size,
711d936e666SJohn Youn 			    16, hw->host_nperio_tx_fifo_size,
712d936e666SJohn Youn 			    hw->host_nperio_tx_fifo_size);
713d936e666SJohn Youn 		CHECK_RANGE(host_perio_tx_fifo_size,
714d936e666SJohn Youn 			    16, hw->host_perio_tx_fifo_size,
715d936e666SJohn Youn 			    hw->host_perio_tx_fifo_size);
716d936e666SJohn Youn 	}
717d936e666SJohn Youn 
718d936e666SJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
719d936e666SJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
720d936e666SJohn Youn 		CHECK_BOOL(g_dma, dma_capable);
721d936e666SJohn Youn 		CHECK_BOOL(g_dma_desc, (p->g_dma && hw->dma_desc_enable));
722d936e666SJohn Youn 		CHECK_RANGE(g_rx_fifo_size,
723d936e666SJohn Youn 			    16, hw->rx_fifo_size,
724d936e666SJohn Youn 			    hw->rx_fifo_size);
725d936e666SJohn Youn 		CHECK_RANGE(g_np_tx_fifo_size,
726d936e666SJohn Youn 			    16, hw->dev_nperio_tx_fifo_size,
727d936e666SJohn Youn 			    hw->dev_nperio_tx_fifo_size);
7283c6aea73SSevak Arakelyan 		dwc2_check_param_tx_fifo_sizes(hsotg);
729d936e666SJohn Youn 	}
730d936e666SJohn Youn }
731d936e666SJohn Youn 
732323230efSJohn Youn /*
733323230efSJohn Youn  * Gets host hardware parameters. Forces host mode if not currently in
734323230efSJohn Youn  * host mode. Should be called immediately after a core soft reset in
735323230efSJohn Youn  * order to get the reset values.
736323230efSJohn Youn  */
737323230efSJohn Youn static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg)
738323230efSJohn Youn {
739323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
740323230efSJohn Youn 	u32 gnptxfsiz;
741323230efSJohn Youn 	u32 hptxfsiz;
742323230efSJohn Youn 
743323230efSJohn Youn 	if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
744323230efSJohn Youn 		return;
745323230efSJohn Youn 
74613b1f8e2SVardan Mikayelyan 	dwc2_force_mode(hsotg, true);
747323230efSJohn Youn 
748f25c42b8SGevorg Sahakyan 	gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
749f25c42b8SGevorg Sahakyan 	hptxfsiz = dwc2_readl(hsotg, HPTXFSIZ);
750323230efSJohn Youn 
751323230efSJohn Youn 	hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
752323230efSJohn Youn 				       FIFOSIZE_DEPTH_SHIFT;
753323230efSJohn Youn 	hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >>
754323230efSJohn Youn 				      FIFOSIZE_DEPTH_SHIFT;
755323230efSJohn Youn }
756323230efSJohn Youn 
757323230efSJohn Youn /*
758323230efSJohn Youn  * Gets device hardware parameters. Forces device mode if not
759323230efSJohn Youn  * currently in device mode. Should be called immediately after a core
760323230efSJohn Youn  * soft reset in order to get the reset values.
761323230efSJohn Youn  */
762323230efSJohn Youn static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg)
763323230efSJohn Youn {
764323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
765323230efSJohn Youn 	u32 gnptxfsiz;
7669273083aSMinas Harutyunyan 	int fifo, fifo_count;
767323230efSJohn Youn 
768323230efSJohn Youn 	if (hsotg->dr_mode == USB_DR_MODE_HOST)
769323230efSJohn Youn 		return;
770323230efSJohn Youn 
77113b1f8e2SVardan Mikayelyan 	dwc2_force_mode(hsotg, false);
772323230efSJohn Youn 
773f25c42b8SGevorg Sahakyan 	gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
774323230efSJohn Youn 
7759273083aSMinas Harutyunyan 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
7769273083aSMinas Harutyunyan 
7779273083aSMinas Harutyunyan 	for (fifo = 1; fifo <= fifo_count; fifo++) {
7789273083aSMinas Harutyunyan 		hw->g_tx_fifo_size[fifo] =
779f25c42b8SGevorg Sahakyan 			(dwc2_readl(hsotg, DPTXFSIZN(fifo)) &
7809273083aSMinas Harutyunyan 			 FIFOSIZE_DEPTH_MASK) >> FIFOSIZE_DEPTH_SHIFT;
7819273083aSMinas Harutyunyan 	}
7829273083aSMinas Harutyunyan 
783323230efSJohn Youn 	hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
784323230efSJohn Youn 				       FIFOSIZE_DEPTH_SHIFT;
785323230efSJohn Youn }
786323230efSJohn Youn 
787323230efSJohn Youn /**
788bd37fbd5SLee Jones  * dwc2_get_hwparams() - During device initialization, read various hardware
789bd37fbd5SLee Jones  *                       configuration registers and interpret the contents.
7906fb914d7SGrigor Tovmasyan  *
7916fb914d7SGrigor Tovmasyan  * @hsotg: Programming view of the DWC_otg controller
7926fb914d7SGrigor Tovmasyan  *
793323230efSJohn Youn  */
794323230efSJohn Youn int dwc2_get_hwparams(struct dwc2_hsotg *hsotg)
795323230efSJohn Youn {
796323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
797323230efSJohn Youn 	unsigned int width;
798323230efSJohn Youn 	u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4;
799323230efSJohn Youn 	u32 grxfsiz;
800323230efSJohn Youn 
801f25c42b8SGevorg Sahakyan 	hwcfg1 = dwc2_readl(hsotg, GHWCFG1);
802f25c42b8SGevorg Sahakyan 	hwcfg2 = dwc2_readl(hsotg, GHWCFG2);
803f25c42b8SGevorg Sahakyan 	hwcfg3 = dwc2_readl(hsotg, GHWCFG3);
804f25c42b8SGevorg Sahakyan 	hwcfg4 = dwc2_readl(hsotg, GHWCFG4);
805f25c42b8SGevorg Sahakyan 	grxfsiz = dwc2_readl(hsotg, GRXFSIZ);
806323230efSJohn Youn 
807323230efSJohn Youn 	/* hwcfg1 */
808323230efSJohn Youn 	hw->dev_ep_dirs = hwcfg1;
809323230efSJohn Youn 
810323230efSJohn Youn 	/* hwcfg2 */
811323230efSJohn Youn 	hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >>
812323230efSJohn Youn 		      GHWCFG2_OP_MODE_SHIFT;
813323230efSJohn Youn 	hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >>
814323230efSJohn Youn 		   GHWCFG2_ARCHITECTURE_SHIFT;
815323230efSJohn Youn 	hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO);
816323230efSJohn Youn 	hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >>
817323230efSJohn Youn 				GHWCFG2_NUM_HOST_CHAN_SHIFT);
818323230efSJohn Youn 	hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >>
819323230efSJohn Youn 			  GHWCFG2_HS_PHY_TYPE_SHIFT;
820323230efSJohn Youn 	hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >>
821323230efSJohn Youn 			  GHWCFG2_FS_PHY_TYPE_SHIFT;
822323230efSJohn Youn 	hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >>
823323230efSJohn Youn 			 GHWCFG2_NUM_DEV_EP_SHIFT;
824323230efSJohn Youn 	hw->nperio_tx_q_depth =
825323230efSJohn Youn 		(hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >>
826323230efSJohn Youn 		GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1;
827323230efSJohn Youn 	hw->host_perio_tx_q_depth =
828323230efSJohn Youn 		(hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >>
829323230efSJohn Youn 		GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1;
830323230efSJohn Youn 	hw->dev_token_q_depth =
831323230efSJohn Youn 		(hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >>
832323230efSJohn Youn 		GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT;
833323230efSJohn Youn 
834323230efSJohn Youn 	/* hwcfg3 */
835323230efSJohn Youn 	width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >>
836323230efSJohn Youn 		GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT;
837323230efSJohn Youn 	hw->max_transfer_size = (1 << (width + 11)) - 1;
838323230efSJohn Youn 	width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >>
839323230efSJohn Youn 		GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT;
840323230efSJohn Youn 	hw->max_packet_count = (1 << (width + 4)) - 1;
841323230efSJohn Youn 	hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C);
842323230efSJohn Youn 	hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >>
843323230efSJohn Youn 			      GHWCFG3_DFIFO_DEPTH_SHIFT;
8446f80b6deSSevak Arakelyan 	hw->lpm_mode = !!(hwcfg3 & GHWCFG3_OTG_LPM_EN);
845323230efSJohn Youn 
846323230efSJohn Youn 	/* hwcfg4 */
847323230efSJohn Youn 	hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN);
848323230efSJohn Youn 	hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >>
849323230efSJohn Youn 				  GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT;
8509273083aSMinas Harutyunyan 	hw->num_dev_in_eps = (hwcfg4 & GHWCFG4_NUM_IN_EPS_MASK) >>
8519273083aSMinas Harutyunyan 			     GHWCFG4_NUM_IN_EPS_SHIFT;
852323230efSJohn Youn 	hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA);
853323230efSJohn Youn 	hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ);
854631a2310SVardan Mikayelyan 	hw->hibernation = !!(hwcfg4 & GHWCFG4_HIBER);
855323230efSJohn Youn 	hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >>
856323230efSJohn Youn 				  GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT;
85766e77a24SRazmik Karapetyan 	hw->acg_enable = !!(hwcfg4 & GHWCFG4_ACG_SUPPORTED);
858b43ebc96SGrigor Tovmasyan 	hw->ipg_isoc_en = !!(hwcfg4 & GHWCFG4_IPG_ISOC_SUPPORTED);
859ca531bc2SGrigor Tovmasyan 	hw->service_interval_mode = !!(hwcfg4 &
860ca531bc2SGrigor Tovmasyan 				       GHWCFG4_SERVICE_INTERVAL_SUPPORTED);
861323230efSJohn Youn 
862323230efSJohn Youn 	/* fifo sizes */
863d1531319SJohn Youn 	hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >>
864323230efSJohn Youn 				GRXFSIZ_DEPTH_SHIFT;
8659273083aSMinas Harutyunyan 	/*
8669273083aSMinas Harutyunyan 	 * Host specific hardware parameters. Reading these parameters
8679273083aSMinas Harutyunyan 	 * requires the controller to be in host mode. The mode will
8689273083aSMinas Harutyunyan 	 * be forced, if necessary, to read these values.
8699273083aSMinas Harutyunyan 	 */
8709273083aSMinas Harutyunyan 	dwc2_get_host_hwparams(hsotg);
8719273083aSMinas Harutyunyan 	dwc2_get_dev_hwparams(hsotg);
872323230efSJohn Youn 
873323230efSJohn Youn 	return 0;
874323230efSJohn Youn }
875323230efSJohn Youn 
8762e5db2c0SJeremy Linton typedef void (*set_params_cb)(struct dwc2_hsotg *data);
8772e5db2c0SJeremy Linton 
878334bbd4eSJohn Youn int dwc2_init_params(struct dwc2_hsotg *hsotg)
879334bbd4eSJohn Youn {
8807de1debcSJohn Youn 	const struct of_device_id *match;
8812e5db2c0SJeremy Linton 	set_params_cb set_params;
8827de1debcSJohn Youn 
883245977c9SJohn Youn 	dwc2_set_default_params(hsotg);
884f9f93cbbSJohn Youn 	dwc2_get_device_properties(hsotg);
885334bbd4eSJohn Youn 
8867de1debcSJohn Youn 	match = of_match_device(dwc2_of_match_table, hsotg->dev);
8877de1debcSJohn Youn 	if (match && match->data) {
8887de1debcSJohn Youn 		set_params = match->data;
8897de1debcSJohn Youn 		set_params(hsotg);
8902e5db2c0SJeremy Linton 	} else {
8912e5db2c0SJeremy Linton 		const struct acpi_device_id *amatch;
8922e5db2c0SJeremy Linton 
8932e5db2c0SJeremy Linton 		amatch = acpi_match_device(dwc2_acpi_match, hsotg->dev);
8942e5db2c0SJeremy Linton 		if (amatch && amatch->driver_data) {
8952e5db2c0SJeremy Linton 			set_params = (set_params_cb)amatch->driver_data;
8962e5db2c0SJeremy Linton 			set_params(hsotg);
8972e5db2c0SJeremy Linton 		}
8987de1debcSJohn Youn 	}
8997de1debcSJohn Youn 
900d936e666SJohn Youn 	dwc2_check_params(hsotg);
901d936e666SJohn Youn 
902334bbd4eSJohn Youn 	return 0;
903334bbd4eSJohn Youn }
904