xref: /openbmc/linux/drivers/usb/dwc2/params.c (revision c216765d3a1defda5e7e2dabd878f99f0cd2ebf2)
15fd54aceSGreg Kroah-Hartman // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2323230efSJohn Youn /*
3323230efSJohn Youn  * Copyright (C) 2004-2016 Synopsys, Inc.
4323230efSJohn Youn  *
5323230efSJohn Youn  * Redistribution and use in source and binary forms, with or without
6323230efSJohn Youn  * modification, are permitted provided that the following conditions
7323230efSJohn Youn  * are met:
8323230efSJohn Youn  * 1. Redistributions of source code must retain the above copyright
9323230efSJohn Youn  *    notice, this list of conditions, and the following disclaimer,
10323230efSJohn Youn  *    without modification.
11323230efSJohn Youn  * 2. Redistributions in binary form must reproduce the above copyright
12323230efSJohn Youn  *    notice, this list of conditions and the following disclaimer in the
13323230efSJohn Youn  *    documentation and/or other materials provided with the distribution.
14323230efSJohn Youn  * 3. The names of the above-listed copyright holders may not be used
15323230efSJohn Youn  *    to endorse or promote products derived from this software without
16323230efSJohn Youn  *    specific prior written permission.
17323230efSJohn Youn  *
18323230efSJohn Youn  * ALTERNATIVELY, this software may be distributed under the terms of the
19323230efSJohn Youn  * GNU General Public License ("GPL") as published by the Free Software
20323230efSJohn Youn  * Foundation; either version 2 of the License, or (at your option) any
21323230efSJohn Youn  * later version.
22323230efSJohn Youn  *
23323230efSJohn Youn  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
24323230efSJohn Youn  * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
25323230efSJohn Youn  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
26323230efSJohn Youn  * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
27323230efSJohn Youn  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
28323230efSJohn Youn  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
29323230efSJohn Youn  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
30323230efSJohn Youn  * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
31323230efSJohn Youn  * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
32323230efSJohn Youn  * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
33323230efSJohn Youn  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34323230efSJohn Youn  */
35323230efSJohn Youn 
36323230efSJohn Youn #include <linux/kernel.h>
37323230efSJohn Youn #include <linux/module.h>
38323230efSJohn Youn #include <linux/of_device.h>
39323230efSJohn Youn 
40323230efSJohn Youn #include "core.h"
41323230efSJohn Youn 
427de1debcSJohn Youn static void dwc2_set_bcm_params(struct dwc2_hsotg *hsotg)
437de1debcSJohn Youn {
447de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
45323230efSJohn Youn 
467de1debcSJohn Youn 	p->host_rx_fifo_size = 774;
477de1debcSJohn Youn 	p->max_transfer_size = 65535;
487de1debcSJohn Youn 	p->max_packet_count = 511;
497de1debcSJohn Youn 	p->ahbcfg = 0x10;
507de1debcSJohn Youn }
51323230efSJohn Youn 
527de1debcSJohn Youn static void dwc2_set_his_params(struct dwc2_hsotg *hsotg)
537de1debcSJohn Youn {
547de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
55323230efSJohn Youn 
567de1debcSJohn Youn 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
577de1debcSJohn Youn 	p->speed = DWC2_SPEED_PARAM_HIGH;
587de1debcSJohn Youn 	p->host_rx_fifo_size = 512;
597de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 512;
607de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 512;
617de1debcSJohn Youn 	p->max_transfer_size = 65535;
627de1debcSJohn Youn 	p->max_packet_count = 511;
637de1debcSJohn Youn 	p->host_channels = 16;
647de1debcSJohn Youn 	p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
657de1debcSJohn Youn 	p->phy_utmi_width = 8;
667de1debcSJohn Youn 	p->i2c_enable = false;
677de1debcSJohn Youn 	p->reload_ctl = false;
687de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
697de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
70ca8b0332SChen Yu 	p->change_speed_quirk = true;
71d98c624aSJohn Stultz 	p->power_down = false;
727de1debcSJohn Youn }
73323230efSJohn Youn 
747de1debcSJohn Youn static void dwc2_set_rk_params(struct dwc2_hsotg *hsotg)
757de1debcSJohn Youn {
767de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
777de1debcSJohn Youn 
787de1debcSJohn Youn 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
797de1debcSJohn Youn 	p->host_rx_fifo_size = 525;
807de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 128;
817de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 256;
827de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
837de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
84*c216765dSSolidHal 	p->power_down = 0;
857de1debcSJohn Youn }
867de1debcSJohn Youn 
877de1debcSJohn Youn static void dwc2_set_ltq_params(struct dwc2_hsotg *hsotg)
887de1debcSJohn Youn {
897de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
907de1debcSJohn Youn 
917de1debcSJohn Youn 	p->otg_cap = 2;
927de1debcSJohn Youn 	p->host_rx_fifo_size = 288;
937de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 128;
947de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 96;
957de1debcSJohn Youn 	p->max_transfer_size = 65535;
967de1debcSJohn Youn 	p->max_packet_count = 511;
977de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
987de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
997de1debcSJohn Youn }
1007de1debcSJohn Youn 
1017de1debcSJohn Youn static void dwc2_set_amlogic_params(struct dwc2_hsotg *hsotg)
1027de1debcSJohn Youn {
1037de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
1047de1debcSJohn Youn 
1057de1debcSJohn Youn 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
1067de1debcSJohn Youn 	p->speed = DWC2_SPEED_PARAM_HIGH;
1077de1debcSJohn Youn 	p->host_rx_fifo_size = 512;
1087de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 500;
1097de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 500;
1107de1debcSJohn Youn 	p->host_channels = 16;
1117de1debcSJohn Youn 	p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
1127de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR8 <<
1137de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
1147de1debcSJohn Youn }
1157de1debcSJohn Youn 
1167de1debcSJohn Youn static void dwc2_set_amcc_params(struct dwc2_hsotg *hsotg)
1177de1debcSJohn Youn {
1187de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
1197de1debcSJohn Youn 
1207de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
1217de1debcSJohn Youn }
122323230efSJohn Youn 
123e35b1350SBruno Herrera static void dwc2_set_stm32f4x9_fsotg_params(struct dwc2_hsotg *hsotg)
124e35b1350SBruno Herrera {
125e35b1350SBruno Herrera 	struct dwc2_core_params *p = &hsotg->params;
126e35b1350SBruno Herrera 
127e35b1350SBruno Herrera 	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
128e35b1350SBruno Herrera 	p->speed = DWC2_SPEED_PARAM_FULL;
129e35b1350SBruno Herrera 	p->host_rx_fifo_size = 128;
130e35b1350SBruno Herrera 	p->host_nperio_tx_fifo_size = 96;
131e35b1350SBruno Herrera 	p->host_perio_tx_fifo_size = 96;
132e35b1350SBruno Herrera 	p->max_packet_count = 256;
133e35b1350SBruno Herrera 	p->phy_type = DWC2_PHY_TYPE_PARAM_FS;
134e35b1350SBruno Herrera 	p->i2c_enable = false;
135e35b1350SBruno Herrera 	p->activate_stm_fs_transceiver = true;
136e35b1350SBruno Herrera }
137e35b1350SBruno Herrera 
1381a149e35SAmelie Delaunay static void dwc2_set_stm32f7_hsotg_params(struct dwc2_hsotg *hsotg)
139d8fae8b9SAmelie Delaunay {
140d8fae8b9SAmelie Delaunay 	struct dwc2_core_params *p = &hsotg->params;
141d8fae8b9SAmelie Delaunay 
142d8fae8b9SAmelie Delaunay 	p->host_rx_fifo_size = 622;
143d8fae8b9SAmelie Delaunay 	p->host_nperio_tx_fifo_size = 128;
144d8fae8b9SAmelie Delaunay 	p->host_perio_tx_fifo_size = 256;
145d8fae8b9SAmelie Delaunay }
146d8fae8b9SAmelie Delaunay 
147323230efSJohn Youn const struct of_device_id dwc2_of_match_table[] = {
1487de1debcSJohn Youn 	{ .compatible = "brcm,bcm2835-usb", .data = dwc2_set_bcm_params },
1497de1debcSJohn Youn 	{ .compatible = "hisilicon,hi6220-usb", .data = dwc2_set_his_params  },
1507de1debcSJohn Youn 	{ .compatible = "rockchip,rk3066-usb", .data = dwc2_set_rk_params },
1517de1debcSJohn Youn 	{ .compatible = "lantiq,arx100-usb", .data = dwc2_set_ltq_params },
1527de1debcSJohn Youn 	{ .compatible = "lantiq,xrx200-usb", .data = dwc2_set_ltq_params },
1537de1debcSJohn Youn 	{ .compatible = "snps,dwc2" },
1547de1debcSJohn Youn 	{ .compatible = "samsung,s3c6400-hsotg" },
15555b644fdSMartin Blumenstingl 	{ .compatible = "amlogic,meson8-usb",
15655b644fdSMartin Blumenstingl 	  .data = dwc2_set_amlogic_params },
1577de1debcSJohn Youn 	{ .compatible = "amlogic,meson8b-usb",
1587de1debcSJohn Youn 	  .data = dwc2_set_amlogic_params },
1597de1debcSJohn Youn 	{ .compatible = "amlogic,meson-gxbb-usb",
1607de1debcSJohn Youn 	  .data = dwc2_set_amlogic_params },
1617de1debcSJohn Youn 	{ .compatible = "amcc,dwc-otg", .data = dwc2_set_amcc_params },
162e35b1350SBruno Herrera 	{ .compatible = "st,stm32f4x9-fsotg",
163e35b1350SBruno Herrera 	  .data = dwc2_set_stm32f4x9_fsotg_params },
164e35b1350SBruno Herrera 	{ .compatible = "st,stm32f4x9-hsotg" },
1651a149e35SAmelie Delaunay 	{ .compatible = "st,stm32f7-hsotg",
1661a149e35SAmelie Delaunay 	  .data = dwc2_set_stm32f7_hsotg_params },
167323230efSJohn Youn 	{},
168323230efSJohn Youn };
169323230efSJohn Youn MODULE_DEVICE_TABLE(of, dwc2_of_match_table);
170323230efSJohn Youn 
171245977c9SJohn Youn static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg)
17205ee799fSJohn Youn {
173245977c9SJohn Youn 	u8 val;
17405ee799fSJohn Youn 
175323230efSJohn Youn 	switch (hsotg->hw_params.op_mode) {
176323230efSJohn Youn 	case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
177323230efSJohn Youn 		val = DWC2_CAP_PARAM_HNP_SRP_CAPABLE;
178323230efSJohn Youn 		break;
179323230efSJohn Youn 	case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
180323230efSJohn Youn 	case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
181323230efSJohn Youn 	case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
182323230efSJohn Youn 		val = DWC2_CAP_PARAM_SRP_ONLY_CAPABLE;
183323230efSJohn Youn 		break;
184323230efSJohn Youn 	default:
185323230efSJohn Youn 		val = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
186323230efSJohn Youn 		break;
187323230efSJohn Youn 	}
188323230efSJohn Youn 
189bea8e86cSJohn Youn 	hsotg->params.otg_cap = val;
190323230efSJohn Youn }
191323230efSJohn Youn 
192245977c9SJohn Youn static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg)
193323230efSJohn Youn {
194245977c9SJohn Youn 	int val;
195245977c9SJohn Youn 	u32 hs_phy_type = hsotg->hw_params.hs_phy_type;
196323230efSJohn Youn 
197323230efSJohn Youn 	val = DWC2_PHY_TYPE_PARAM_FS;
198323230efSJohn Youn 	if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) {
199323230efSJohn Youn 		if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
200323230efSJohn Youn 		    hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)
201323230efSJohn Youn 			val = DWC2_PHY_TYPE_PARAM_UTMI;
202323230efSJohn Youn 		else
203323230efSJohn Youn 			val = DWC2_PHY_TYPE_PARAM_ULPI;
204323230efSJohn Youn 	}
205245977c9SJohn Youn 
206245977c9SJohn Youn 	if (dwc2_is_fs_iot(hsotg))
207245977c9SJohn Youn 		hsotg->params.phy_type = DWC2_PHY_TYPE_PARAM_FS;
208323230efSJohn Youn 
209bea8e86cSJohn Youn 	hsotg->params.phy_type = val;
210323230efSJohn Youn }
211323230efSJohn Youn 
212245977c9SJohn Youn static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg)
213323230efSJohn Youn {
214245977c9SJohn Youn 	int val;
215323230efSJohn Youn 
216245977c9SJohn Youn 	val = hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS ?
217323230efSJohn Youn 		DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH;
218245977c9SJohn Youn 
219245977c9SJohn Youn 	if (dwc2_is_fs_iot(hsotg))
220245977c9SJohn Youn 		val = DWC2_SPEED_PARAM_FULL;
221245977c9SJohn Youn 
222245977c9SJohn Youn 	if (dwc2_is_hs_iot(hsotg))
223245977c9SJohn Youn 		val = DWC2_SPEED_PARAM_HIGH;
224323230efSJohn Youn 
225bea8e86cSJohn Youn 	hsotg->params.speed = val;
226323230efSJohn Youn }
227323230efSJohn Youn 
228245977c9SJohn Youn static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
229323230efSJohn Youn {
230245977c9SJohn Youn 	int val;
231323230efSJohn Youn 
232323230efSJohn Youn 	val = (hsotg->hw_params.utmi_phy_data_width ==
233323230efSJohn Youn 	       GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16;
234323230efSJohn Youn 
235bea8e86cSJohn Youn 	hsotg->params.phy_utmi_width = val;
236323230efSJohn Youn }
237323230efSJohn Youn 
23805ee799fSJohn Youn static void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
23905ee799fSJohn Youn {
24005ee799fSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
241c138ecfaSSevak Arakelyan 	int depth_average;
242c138ecfaSSevak Arakelyan 	int fifo_count;
243c138ecfaSSevak Arakelyan 	int i;
244c138ecfaSSevak Arakelyan 
245c138ecfaSSevak Arakelyan 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
24605ee799fSJohn Youn 
247245977c9SJohn Youn 	memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size));
248c138ecfaSSevak Arakelyan 	depth_average = dwc2_hsotg_tx_fifo_average_depth(hsotg);
249c138ecfaSSevak Arakelyan 	for (i = 1; i <= fifo_count; i++)
250c138ecfaSSevak Arakelyan 		p->g_tx_fifo_size[i] = depth_average;
2519962b62fSJohn Youn }
2529962b62fSJohn Youn 
25303ea6d6eSJohn Youn static void dwc2_set_param_power_down(struct dwc2_hsotg *hsotg)
25403ea6d6eSJohn Youn {
25503ea6d6eSJohn Youn 	int val;
25603ea6d6eSJohn Youn 
25703ea6d6eSJohn Youn 	if (hsotg->hw_params.hibernation)
25803ea6d6eSJohn Youn 		val = 2;
25903ea6d6eSJohn Youn 	else if (hsotg->hw_params.power_optimized)
26003ea6d6eSJohn Youn 		val = 1;
26103ea6d6eSJohn Youn 	else
26203ea6d6eSJohn Youn 		val = 0;
26303ea6d6eSJohn Youn 
26403ea6d6eSJohn Youn 	hsotg->params.power_down = val;
26503ea6d6eSJohn Youn }
26603ea6d6eSJohn Youn 
26705ee799fSJohn Youn /**
268245977c9SJohn Youn  * dwc2_set_default_params() - Set all core parameters to their
269245977c9SJohn Youn  * auto-detected default values.
2706fb914d7SGrigor Tovmasyan  *
2716fb914d7SGrigor Tovmasyan  * @hsotg: Programming view of the DWC_otg controller
2726fb914d7SGrigor Tovmasyan  *
273323230efSJohn Youn  */
274245977c9SJohn Youn static void dwc2_set_default_params(struct dwc2_hsotg *hsotg)
275323230efSJohn Youn {
27605ee799fSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
27705ee799fSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
2786b66ce51SJohn Youn 	bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
279323230efSJohn Youn 
280245977c9SJohn Youn 	dwc2_set_param_otg_cap(hsotg);
281245977c9SJohn Youn 	dwc2_set_param_phy_type(hsotg);
282245977c9SJohn Youn 	dwc2_set_param_speed(hsotg);
283245977c9SJohn Youn 	dwc2_set_param_phy_utmi_width(hsotg);
28403ea6d6eSJohn Youn 	dwc2_set_param_power_down(hsotg);
285245977c9SJohn Youn 	p->phy_ulpi_ddr = false;
286245977c9SJohn Youn 	p->phy_ulpi_ext_vbus = false;
287245977c9SJohn Youn 
288245977c9SJohn Youn 	p->enable_dynamic_fifo = hw->enable_dynamic_fifo;
289245977c9SJohn Youn 	p->en_multiple_tx_fifo = hw->en_multiple_tx_fifo;
290245977c9SJohn Youn 	p->i2c_enable = hw->i2c_enable;
29166e77a24SRazmik Karapetyan 	p->acg_enable = hw->acg_enable;
292245977c9SJohn Youn 	p->ulpi_fs_ls = false;
293245977c9SJohn Youn 	p->ts_dline = false;
294245977c9SJohn Youn 	p->reload_ctl = (hw->snpsid >= DWC2_CORE_REV_2_92a);
295245977c9SJohn Youn 	p->uframe_sched = true;
296245977c9SJohn Youn 	p->external_id_pin_ctl = false;
2976f80b6deSSevak Arakelyan 	p->lpm = true;
2986f80b6deSSevak Arakelyan 	p->lpm_clock_gating = true;
2996f80b6deSSevak Arakelyan 	p->besl = true;
3006f80b6deSSevak Arakelyan 	p->hird_threshold_en = true;
3016f80b6deSSevak Arakelyan 	p->hird_threshold = 4;
302b43ebc96SGrigor Tovmasyan 	p->ipg_isoc_en = false;
303ca531bc2SGrigor Tovmasyan 	p->service_interval = false;
304245977c9SJohn Youn 	p->max_packet_count = hw->max_packet_count;
305245977c9SJohn Youn 	p->max_transfer_size = hw->max_transfer_size;
3061b52d2faSRazmik Karapetyan 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR << GAHBCFG_HBSTLEN_SHIFT;
307f3a61e4eSGrigor Tovmasyan 	p->ref_clk_per = 33333;
308f3a61e4eSGrigor Tovmasyan 	p->sof_cnt_wkup_alert = 100;
309245977c9SJohn Youn 
3106b66ce51SJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
3116b66ce51SJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
312245977c9SJohn Youn 		p->host_dma = dma_capable;
313245977c9SJohn Youn 		p->dma_desc_enable = false;
314245977c9SJohn Youn 		p->dma_desc_fs_enable = false;
315245977c9SJohn Youn 		p->host_support_fs_ls_low_power = false;
316245977c9SJohn Youn 		p->host_ls_low_power_phy_clk = false;
317245977c9SJohn Youn 		p->host_channels = hw->host_channels;
318245977c9SJohn Youn 		p->host_rx_fifo_size = hw->rx_fifo_size;
319245977c9SJohn Youn 		p->host_nperio_tx_fifo_size = hw->host_nperio_tx_fifo_size;
320245977c9SJohn Youn 		p->host_perio_tx_fifo_size = hw->host_perio_tx_fifo_size;
3216b66ce51SJohn Youn 	}
3226b66ce51SJohn Youn 
32305ee799fSJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
32405ee799fSJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
325245977c9SJohn Youn 		p->g_dma = dma_capable;
326245977c9SJohn Youn 		p->g_dma_desc = hw->dma_desc_enable;
32705ee799fSJohn Youn 
32805ee799fSJohn Youn 		/*
32905ee799fSJohn Youn 		 * The values for g_rx_fifo_size (2048) and
33005ee799fSJohn Youn 		 * g_np_tx_fifo_size (1024) come from the legacy s3c
33105ee799fSJohn Youn 		 * gadget driver. These defaults have been hard-coded
33205ee799fSJohn Youn 		 * for some time so many platforms depend on these
33305ee799fSJohn Youn 		 * values. Leave them as defaults for now and only
33405ee799fSJohn Youn 		 * auto-detect if the hardware does not support the
33505ee799fSJohn Youn 		 * default.
33605ee799fSJohn Youn 		 */
337245977c9SJohn Youn 		p->g_rx_fifo_size = 2048;
338245977c9SJohn Youn 		p->g_np_tx_fifo_size = 1024;
33905ee799fSJohn Youn 		dwc2_set_param_tx_fifo_sizes(hsotg);
34005ee799fSJohn Youn 	}
341323230efSJohn Youn }
342323230efSJohn Youn 
343f9f93cbbSJohn Youn /**
344f9f93cbbSJohn Youn  * dwc2_get_device_properties() - Read in device properties.
345f9f93cbbSJohn Youn  *
3466fb914d7SGrigor Tovmasyan  * @hsotg: Programming view of the DWC_otg controller
3476fb914d7SGrigor Tovmasyan  *
348f9f93cbbSJohn Youn  * Read in the device properties and adjust core parameters if needed.
349f9f93cbbSJohn Youn  */
350f9f93cbbSJohn Youn static void dwc2_get_device_properties(struct dwc2_hsotg *hsotg)
351f9f93cbbSJohn Youn {
352f9f93cbbSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
353f9f93cbbSJohn Youn 	int num;
354f9f93cbbSJohn Youn 
355f9f93cbbSJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
356f9f93cbbSJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
357f9f93cbbSJohn Youn 		device_property_read_u32(hsotg->dev, "g-rx-fifo-size",
358f9f93cbbSJohn Youn 					 &p->g_rx_fifo_size);
359f9f93cbbSJohn Youn 
360f9f93cbbSJohn Youn 		device_property_read_u32(hsotg->dev, "g-np-tx-fifo-size",
361f9f93cbbSJohn Youn 					 &p->g_np_tx_fifo_size);
362f9f93cbbSJohn Youn 
363f9f93cbbSJohn Youn 		num = device_property_read_u32_array(hsotg->dev,
364f9f93cbbSJohn Youn 						     "g-tx-fifo-size",
365f9f93cbbSJohn Youn 						     NULL, 0);
366f9f93cbbSJohn Youn 
367f9f93cbbSJohn Youn 		if (num > 0) {
368f9f93cbbSJohn Youn 			num = min(num, 15);
369f9f93cbbSJohn Youn 			memset(p->g_tx_fifo_size, 0,
370f9f93cbbSJohn Youn 			       sizeof(p->g_tx_fifo_size));
371f9f93cbbSJohn Youn 			device_property_read_u32_array(hsotg->dev,
372f9f93cbbSJohn Youn 						       "g-tx-fifo-size",
373f9f93cbbSJohn Youn 						       &p->g_tx_fifo_size[1],
374f9f93cbbSJohn Youn 						       num);
375f9f93cbbSJohn Youn 		}
376f9f93cbbSJohn Youn 	}
377b11633c4SDinh Nguyen 
378b11633c4SDinh Nguyen 	if (of_find_property(hsotg->dev->of_node, "disable-over-current", NULL))
379b11633c4SDinh Nguyen 		p->oc_disable = true;
380f9f93cbbSJohn Youn }
381f9f93cbbSJohn Youn 
382d936e666SJohn Youn static void dwc2_check_param_otg_cap(struct dwc2_hsotg *hsotg)
383d936e666SJohn Youn {
384d936e666SJohn Youn 	int valid = 1;
385d936e666SJohn Youn 
386d936e666SJohn Youn 	switch (hsotg->params.otg_cap) {
387d936e666SJohn Youn 	case DWC2_CAP_PARAM_HNP_SRP_CAPABLE:
388d936e666SJohn Youn 		if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE)
389d936e666SJohn Youn 			valid = 0;
390d936e666SJohn Youn 		break;
391d936e666SJohn Youn 	case DWC2_CAP_PARAM_SRP_ONLY_CAPABLE:
392d936e666SJohn Youn 		switch (hsotg->hw_params.op_mode) {
393d936e666SJohn Youn 		case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
394d936e666SJohn Youn 		case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
395d936e666SJohn Youn 		case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
396d936e666SJohn Youn 		case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
397d936e666SJohn Youn 			break;
398d936e666SJohn Youn 		default:
399d936e666SJohn Youn 			valid = 0;
400d936e666SJohn Youn 			break;
401d936e666SJohn Youn 		}
402d936e666SJohn Youn 		break;
403d936e666SJohn Youn 	case DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE:
404d936e666SJohn Youn 		/* always valid */
405d936e666SJohn Youn 		break;
406d936e666SJohn Youn 	default:
407d936e666SJohn Youn 		valid = 0;
408d936e666SJohn Youn 		break;
409d936e666SJohn Youn 	}
410d936e666SJohn Youn 
411d936e666SJohn Youn 	if (!valid)
412d936e666SJohn Youn 		dwc2_set_param_otg_cap(hsotg);
413d936e666SJohn Youn }
414d936e666SJohn Youn 
415d936e666SJohn Youn static void dwc2_check_param_phy_type(struct dwc2_hsotg *hsotg)
416d936e666SJohn Youn {
417d936e666SJohn Youn 	int valid = 0;
418d936e666SJohn Youn 	u32 hs_phy_type;
419d936e666SJohn Youn 	u32 fs_phy_type;
420d936e666SJohn Youn 
421d936e666SJohn Youn 	hs_phy_type = hsotg->hw_params.hs_phy_type;
422d936e666SJohn Youn 	fs_phy_type = hsotg->hw_params.fs_phy_type;
423d936e666SJohn Youn 
424d936e666SJohn Youn 	switch (hsotg->params.phy_type) {
425d936e666SJohn Youn 	case DWC2_PHY_TYPE_PARAM_FS:
426d936e666SJohn Youn 		if (fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED)
427d936e666SJohn Youn 			valid = 1;
428d936e666SJohn Youn 		break;
429d936e666SJohn Youn 	case DWC2_PHY_TYPE_PARAM_UTMI:
430d936e666SJohn Youn 		if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
431d936e666SJohn Youn 		    (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
432d936e666SJohn Youn 			valid = 1;
433d936e666SJohn Youn 		break;
434d936e666SJohn Youn 	case DWC2_PHY_TYPE_PARAM_ULPI:
435d936e666SJohn Youn 		if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
436d936e666SJohn Youn 		    (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
437d936e666SJohn Youn 			valid = 1;
438d936e666SJohn Youn 		break;
439d936e666SJohn Youn 	default:
440d936e666SJohn Youn 		break;
441d936e666SJohn Youn 	}
442d936e666SJohn Youn 
443d936e666SJohn Youn 	if (!valid)
444d936e666SJohn Youn 		dwc2_set_param_phy_type(hsotg);
445d936e666SJohn Youn }
446d936e666SJohn Youn 
447d936e666SJohn Youn static void dwc2_check_param_speed(struct dwc2_hsotg *hsotg)
448d936e666SJohn Youn {
449d936e666SJohn Youn 	int valid = 1;
450d936e666SJohn Youn 	int phy_type = hsotg->params.phy_type;
451d936e666SJohn Youn 	int speed = hsotg->params.speed;
452d936e666SJohn Youn 
453d936e666SJohn Youn 	switch (speed) {
454d936e666SJohn Youn 	case DWC2_SPEED_PARAM_HIGH:
455d936e666SJohn Youn 		if ((hsotg->params.speed == DWC2_SPEED_PARAM_HIGH) &&
456d936e666SJohn Youn 		    (phy_type == DWC2_PHY_TYPE_PARAM_FS))
457d936e666SJohn Youn 			valid = 0;
458d936e666SJohn Youn 		break;
459d936e666SJohn Youn 	case DWC2_SPEED_PARAM_FULL:
460d936e666SJohn Youn 	case DWC2_SPEED_PARAM_LOW:
461d936e666SJohn Youn 		break;
462d936e666SJohn Youn 	default:
463d936e666SJohn Youn 		valid = 0;
464d936e666SJohn Youn 		break;
465d936e666SJohn Youn 	}
466d936e666SJohn Youn 
467d936e666SJohn Youn 	if (!valid)
468d936e666SJohn Youn 		dwc2_set_param_speed(hsotg);
469d936e666SJohn Youn }
470d936e666SJohn Youn 
471d936e666SJohn Youn static void dwc2_check_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
472d936e666SJohn Youn {
473d936e666SJohn Youn 	int valid = 0;
474d936e666SJohn Youn 	int param = hsotg->params.phy_utmi_width;
475d936e666SJohn Youn 	int width = hsotg->hw_params.utmi_phy_data_width;
476d936e666SJohn Youn 
477d936e666SJohn Youn 	switch (width) {
478d936e666SJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8:
479d936e666SJohn Youn 		valid = (param == 8);
480d936e666SJohn Youn 		break;
481d936e666SJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_16:
482d936e666SJohn Youn 		valid = (param == 16);
483d936e666SJohn Youn 		break;
484d936e666SJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16:
485d936e666SJohn Youn 		valid = (param == 8 || param == 16);
486d936e666SJohn Youn 		break;
487d936e666SJohn Youn 	}
488d936e666SJohn Youn 
489d936e666SJohn Youn 	if (!valid)
490d936e666SJohn Youn 		dwc2_set_param_phy_utmi_width(hsotg);
491d936e666SJohn Youn }
492d936e666SJohn Youn 
493631a2310SVardan Mikayelyan static void dwc2_check_param_power_down(struct dwc2_hsotg *hsotg)
494631a2310SVardan Mikayelyan {
495631a2310SVardan Mikayelyan 	int param = hsotg->params.power_down;
496631a2310SVardan Mikayelyan 
497631a2310SVardan Mikayelyan 	switch (param) {
498631a2310SVardan Mikayelyan 	case DWC2_POWER_DOWN_PARAM_NONE:
499631a2310SVardan Mikayelyan 		break;
500631a2310SVardan Mikayelyan 	case DWC2_POWER_DOWN_PARAM_PARTIAL:
501631a2310SVardan Mikayelyan 		if (hsotg->hw_params.power_optimized)
502631a2310SVardan Mikayelyan 			break;
503631a2310SVardan Mikayelyan 		dev_dbg(hsotg->dev,
504631a2310SVardan Mikayelyan 			"Partial power down isn't supported by HW\n");
505631a2310SVardan Mikayelyan 		param = DWC2_POWER_DOWN_PARAM_NONE;
506631a2310SVardan Mikayelyan 		break;
507631a2310SVardan Mikayelyan 	case DWC2_POWER_DOWN_PARAM_HIBERNATION:
508631a2310SVardan Mikayelyan 		if (hsotg->hw_params.hibernation)
509631a2310SVardan Mikayelyan 			break;
510631a2310SVardan Mikayelyan 		dev_dbg(hsotg->dev,
511631a2310SVardan Mikayelyan 			"Hibernation isn't supported by HW\n");
512631a2310SVardan Mikayelyan 		param = DWC2_POWER_DOWN_PARAM_NONE;
513631a2310SVardan Mikayelyan 		break;
514631a2310SVardan Mikayelyan 	default:
515631a2310SVardan Mikayelyan 		dev_err(hsotg->dev,
516631a2310SVardan Mikayelyan 			"%s: Invalid parameter power_down=%d\n",
517631a2310SVardan Mikayelyan 			__func__, param);
518631a2310SVardan Mikayelyan 		param = DWC2_POWER_DOWN_PARAM_NONE;
519631a2310SVardan Mikayelyan 		break;
520631a2310SVardan Mikayelyan 	}
521631a2310SVardan Mikayelyan 
522631a2310SVardan Mikayelyan 	hsotg->params.power_down = param;
523631a2310SVardan Mikayelyan }
524631a2310SVardan Mikayelyan 
5253c6aea73SSevak Arakelyan static void dwc2_check_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
5263c6aea73SSevak Arakelyan {
5273c6aea73SSevak Arakelyan 	int fifo_count;
5283c6aea73SSevak Arakelyan 	int fifo;
5293c6aea73SSevak Arakelyan 	int min;
5303c6aea73SSevak Arakelyan 	u32 total = 0;
5313c6aea73SSevak Arakelyan 	u32 dptxfszn;
5323c6aea73SSevak Arakelyan 
5333c6aea73SSevak Arakelyan 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
5343c6aea73SSevak Arakelyan 	min = hsotg->hw_params.en_multiple_tx_fifo ? 16 : 4;
5353c6aea73SSevak Arakelyan 
5363c6aea73SSevak Arakelyan 	for (fifo = 1; fifo <= fifo_count; fifo++)
5373c6aea73SSevak Arakelyan 		total += hsotg->params.g_tx_fifo_size[fifo];
5383c6aea73SSevak Arakelyan 
5393c6aea73SSevak Arakelyan 	if (total > dwc2_hsotg_tx_fifo_total_depth(hsotg) || !total) {
5403c6aea73SSevak Arakelyan 		dev_warn(hsotg->dev, "%s: Invalid parameter g-tx-fifo-size, setting to default average\n",
5413c6aea73SSevak Arakelyan 			 __func__);
5423c6aea73SSevak Arakelyan 		dwc2_set_param_tx_fifo_sizes(hsotg);
5433c6aea73SSevak Arakelyan 	}
5443c6aea73SSevak Arakelyan 
5453c6aea73SSevak Arakelyan 	for (fifo = 1; fifo <= fifo_count; fifo++) {
5469273083aSMinas Harutyunyan 		dptxfszn = hsotg->hw_params.g_tx_fifo_size[fifo];
5473c6aea73SSevak Arakelyan 
5483c6aea73SSevak Arakelyan 		if (hsotg->params.g_tx_fifo_size[fifo] < min ||
5493c6aea73SSevak Arakelyan 		    hsotg->params.g_tx_fifo_size[fifo] >  dptxfszn) {
5503c6aea73SSevak Arakelyan 			dev_warn(hsotg->dev, "%s: Invalid parameter g_tx_fifo_size[%d]=%d\n",
5513c6aea73SSevak Arakelyan 				 __func__, fifo,
5523c6aea73SSevak Arakelyan 				 hsotg->params.g_tx_fifo_size[fifo]);
5533c6aea73SSevak Arakelyan 			hsotg->params.g_tx_fifo_size[fifo] = dptxfszn;
5543c6aea73SSevak Arakelyan 		}
5553c6aea73SSevak Arakelyan 	}
5563c6aea73SSevak Arakelyan }
5573c6aea73SSevak Arakelyan 
558d936e666SJohn Youn #define CHECK_RANGE(_param, _min, _max, _def) do {			\
55947265c06SGrigor Tovmasyan 		if ((int)(hsotg->params._param) < (_min) ||		\
560d936e666SJohn Youn 		    (hsotg->params._param) > (_max)) {			\
561d936e666SJohn Youn 			dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
562d936e666SJohn Youn 				 __func__, #_param, hsotg->params._param); \
563d936e666SJohn Youn 			hsotg->params._param = (_def);			\
564d936e666SJohn Youn 		}							\
565d936e666SJohn Youn 	} while (0)
566d936e666SJohn Youn 
567d936e666SJohn Youn #define CHECK_BOOL(_param, _check) do {					\
568d936e666SJohn Youn 		if (hsotg->params._param && !(_check)) {		\
569d936e666SJohn Youn 			dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
570d936e666SJohn Youn 				 __func__, #_param, hsotg->params._param); \
571d936e666SJohn Youn 			hsotg->params._param = false;			\
572d936e666SJohn Youn 		}							\
573d936e666SJohn Youn 	} while (0)
574d936e666SJohn Youn 
575d936e666SJohn Youn static void dwc2_check_params(struct dwc2_hsotg *hsotg)
576d936e666SJohn Youn {
577d936e666SJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
578d936e666SJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
579d936e666SJohn Youn 	bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
580d936e666SJohn Youn 
581d936e666SJohn Youn 	dwc2_check_param_otg_cap(hsotg);
582d936e666SJohn Youn 	dwc2_check_param_phy_type(hsotg);
583d936e666SJohn Youn 	dwc2_check_param_speed(hsotg);
584d936e666SJohn Youn 	dwc2_check_param_phy_utmi_width(hsotg);
585631a2310SVardan Mikayelyan 	dwc2_check_param_power_down(hsotg);
586d936e666SJohn Youn 	CHECK_BOOL(enable_dynamic_fifo, hw->enable_dynamic_fifo);
587d936e666SJohn Youn 	CHECK_BOOL(en_multiple_tx_fifo, hw->en_multiple_tx_fifo);
588d936e666SJohn Youn 	CHECK_BOOL(i2c_enable, hw->i2c_enable);
589b43ebc96SGrigor Tovmasyan 	CHECK_BOOL(ipg_isoc_en, hw->ipg_isoc_en);
59066e77a24SRazmik Karapetyan 	CHECK_BOOL(acg_enable, hw->acg_enable);
591d936e666SJohn Youn 	CHECK_BOOL(reload_ctl, (hsotg->hw_params.snpsid > DWC2_CORE_REV_2_92a));
5926f80b6deSSevak Arakelyan 	CHECK_BOOL(lpm, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_80a));
5936f80b6deSSevak Arakelyan 	CHECK_BOOL(lpm, hw->lpm_mode);
5946f80b6deSSevak Arakelyan 	CHECK_BOOL(lpm_clock_gating, hsotg->params.lpm);
5956f80b6deSSevak Arakelyan 	CHECK_BOOL(besl, hsotg->params.lpm);
5966f80b6deSSevak Arakelyan 	CHECK_BOOL(besl, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_3_00a));
5976f80b6deSSevak Arakelyan 	CHECK_BOOL(hird_threshold_en, hsotg->params.lpm);
5986f80b6deSSevak Arakelyan 	CHECK_RANGE(hird_threshold, 0, hsotg->params.besl ? 12 : 7, 0);
599ca531bc2SGrigor Tovmasyan 	CHECK_BOOL(service_interval, hw->service_interval_mode);
600d936e666SJohn Youn 	CHECK_RANGE(max_packet_count,
601d936e666SJohn Youn 		    15, hw->max_packet_count,
602d936e666SJohn Youn 		    hw->max_packet_count);
603d936e666SJohn Youn 	CHECK_RANGE(max_transfer_size,
604d936e666SJohn Youn 		    2047, hw->max_transfer_size,
605d936e666SJohn Youn 		    hw->max_transfer_size);
606d936e666SJohn Youn 
607d936e666SJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
608d936e666SJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
609d936e666SJohn Youn 		CHECK_BOOL(host_dma, dma_capable);
610d936e666SJohn Youn 		CHECK_BOOL(dma_desc_enable, p->host_dma);
611d936e666SJohn Youn 		CHECK_BOOL(dma_desc_fs_enable, p->dma_desc_enable);
612d936e666SJohn Youn 		CHECK_BOOL(host_ls_low_power_phy_clk,
613d936e666SJohn Youn 			   p->phy_type == DWC2_PHY_TYPE_PARAM_FS);
614d936e666SJohn Youn 		CHECK_RANGE(host_channels,
615d936e666SJohn Youn 			    1, hw->host_channels,
616d936e666SJohn Youn 			    hw->host_channels);
617d936e666SJohn Youn 		CHECK_RANGE(host_rx_fifo_size,
618d936e666SJohn Youn 			    16, hw->rx_fifo_size,
619d936e666SJohn Youn 			    hw->rx_fifo_size);
620d936e666SJohn Youn 		CHECK_RANGE(host_nperio_tx_fifo_size,
621d936e666SJohn Youn 			    16, hw->host_nperio_tx_fifo_size,
622d936e666SJohn Youn 			    hw->host_nperio_tx_fifo_size);
623d936e666SJohn Youn 		CHECK_RANGE(host_perio_tx_fifo_size,
624d936e666SJohn Youn 			    16, hw->host_perio_tx_fifo_size,
625d936e666SJohn Youn 			    hw->host_perio_tx_fifo_size);
626d936e666SJohn Youn 	}
627d936e666SJohn Youn 
628d936e666SJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
629d936e666SJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
630d936e666SJohn Youn 		CHECK_BOOL(g_dma, dma_capable);
631d936e666SJohn Youn 		CHECK_BOOL(g_dma_desc, (p->g_dma && hw->dma_desc_enable));
632d936e666SJohn Youn 		CHECK_RANGE(g_rx_fifo_size,
633d936e666SJohn Youn 			    16, hw->rx_fifo_size,
634d936e666SJohn Youn 			    hw->rx_fifo_size);
635d936e666SJohn Youn 		CHECK_RANGE(g_np_tx_fifo_size,
636d936e666SJohn Youn 			    16, hw->dev_nperio_tx_fifo_size,
637d936e666SJohn Youn 			    hw->dev_nperio_tx_fifo_size);
6383c6aea73SSevak Arakelyan 		dwc2_check_param_tx_fifo_sizes(hsotg);
639d936e666SJohn Youn 	}
640d936e666SJohn Youn }
641d936e666SJohn Youn 
642323230efSJohn Youn /*
643323230efSJohn Youn  * Gets host hardware parameters. Forces host mode if not currently in
644323230efSJohn Youn  * host mode. Should be called immediately after a core soft reset in
645323230efSJohn Youn  * order to get the reset values.
646323230efSJohn Youn  */
647323230efSJohn Youn static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg)
648323230efSJohn Youn {
649323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
650323230efSJohn Youn 	u32 gnptxfsiz;
651323230efSJohn Youn 	u32 hptxfsiz;
652323230efSJohn Youn 
653323230efSJohn Youn 	if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
654323230efSJohn Youn 		return;
655323230efSJohn Youn 
65613b1f8e2SVardan Mikayelyan 	dwc2_force_mode(hsotg, true);
657323230efSJohn Youn 
658f25c42b8SGevorg Sahakyan 	gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
659f25c42b8SGevorg Sahakyan 	hptxfsiz = dwc2_readl(hsotg, HPTXFSIZ);
660323230efSJohn Youn 
661323230efSJohn Youn 	hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
662323230efSJohn Youn 				       FIFOSIZE_DEPTH_SHIFT;
663323230efSJohn Youn 	hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >>
664323230efSJohn Youn 				      FIFOSIZE_DEPTH_SHIFT;
665323230efSJohn Youn }
666323230efSJohn Youn 
667323230efSJohn Youn /*
668323230efSJohn Youn  * Gets device hardware parameters. Forces device mode if not
669323230efSJohn Youn  * currently in device mode. Should be called immediately after a core
670323230efSJohn Youn  * soft reset in order to get the reset values.
671323230efSJohn Youn  */
672323230efSJohn Youn static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg)
673323230efSJohn Youn {
674323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
675323230efSJohn Youn 	u32 gnptxfsiz;
6769273083aSMinas Harutyunyan 	int fifo, fifo_count;
677323230efSJohn Youn 
678323230efSJohn Youn 	if (hsotg->dr_mode == USB_DR_MODE_HOST)
679323230efSJohn Youn 		return;
680323230efSJohn Youn 
68113b1f8e2SVardan Mikayelyan 	dwc2_force_mode(hsotg, false);
682323230efSJohn Youn 
683f25c42b8SGevorg Sahakyan 	gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
684323230efSJohn Youn 
6859273083aSMinas Harutyunyan 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
6869273083aSMinas Harutyunyan 
6879273083aSMinas Harutyunyan 	for (fifo = 1; fifo <= fifo_count; fifo++) {
6889273083aSMinas Harutyunyan 		hw->g_tx_fifo_size[fifo] =
689f25c42b8SGevorg Sahakyan 			(dwc2_readl(hsotg, DPTXFSIZN(fifo)) &
6909273083aSMinas Harutyunyan 			 FIFOSIZE_DEPTH_MASK) >> FIFOSIZE_DEPTH_SHIFT;
6919273083aSMinas Harutyunyan 	}
6929273083aSMinas Harutyunyan 
693323230efSJohn Youn 	hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
694323230efSJohn Youn 				       FIFOSIZE_DEPTH_SHIFT;
695323230efSJohn Youn }
696323230efSJohn Youn 
697323230efSJohn Youn /**
698323230efSJohn Youn  * During device initialization, read various hardware configuration
699323230efSJohn Youn  * registers and interpret the contents.
7006fb914d7SGrigor Tovmasyan  *
7016fb914d7SGrigor Tovmasyan  * @hsotg: Programming view of the DWC_otg controller
7026fb914d7SGrigor Tovmasyan  *
703323230efSJohn Youn  */
704323230efSJohn Youn int dwc2_get_hwparams(struct dwc2_hsotg *hsotg)
705323230efSJohn Youn {
706323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
707323230efSJohn Youn 	unsigned int width;
708323230efSJohn Youn 	u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4;
709323230efSJohn Youn 	u32 grxfsiz;
710323230efSJohn Youn 
711323230efSJohn Youn 	/*
712323230efSJohn Youn 	 * Attempt to ensure this device is really a DWC_otg Controller.
713323230efSJohn Youn 	 * Read and verify the GSNPSID register contents. The value should be
714d14ccabaSGevorg Sahakyan 	 * 0x45f4xxxx, 0x5531xxxx or 0x5532xxxx
715323230efSJohn Youn 	 */
716d14ccabaSGevorg Sahakyan 
717f25c42b8SGevorg Sahakyan 	hw->snpsid = dwc2_readl(hsotg, GSNPSID);
718d14ccabaSGevorg Sahakyan 	if ((hw->snpsid & GSNPSID_ID_MASK) != DWC2_OTG_ID &&
719d14ccabaSGevorg Sahakyan 	    (hw->snpsid & GSNPSID_ID_MASK) != DWC2_FS_IOT_ID &&
720d14ccabaSGevorg Sahakyan 	    (hw->snpsid & GSNPSID_ID_MASK) != DWC2_HS_IOT_ID) {
721323230efSJohn Youn 		dev_err(hsotg->dev, "Bad value for GSNPSID: 0x%08x\n",
722323230efSJohn Youn 			hw->snpsid);
723323230efSJohn Youn 		return -ENODEV;
724323230efSJohn Youn 	}
725323230efSJohn Youn 
726323230efSJohn Youn 	dev_dbg(hsotg->dev, "Core Release: %1x.%1x%1x%1x (snpsid=%x)\n",
727323230efSJohn Youn 		hw->snpsid >> 12 & 0xf, hw->snpsid >> 8 & 0xf,
728323230efSJohn Youn 		hw->snpsid >> 4 & 0xf, hw->snpsid & 0xf, hw->snpsid);
729323230efSJohn Youn 
730f25c42b8SGevorg Sahakyan 	hwcfg1 = dwc2_readl(hsotg, GHWCFG1);
731f25c42b8SGevorg Sahakyan 	hwcfg2 = dwc2_readl(hsotg, GHWCFG2);
732f25c42b8SGevorg Sahakyan 	hwcfg3 = dwc2_readl(hsotg, GHWCFG3);
733f25c42b8SGevorg Sahakyan 	hwcfg4 = dwc2_readl(hsotg, GHWCFG4);
734f25c42b8SGevorg Sahakyan 	grxfsiz = dwc2_readl(hsotg, GRXFSIZ);
735323230efSJohn Youn 
736323230efSJohn Youn 	/* hwcfg1 */
737323230efSJohn Youn 	hw->dev_ep_dirs = hwcfg1;
738323230efSJohn Youn 
739323230efSJohn Youn 	/* hwcfg2 */
740323230efSJohn Youn 	hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >>
741323230efSJohn Youn 		      GHWCFG2_OP_MODE_SHIFT;
742323230efSJohn Youn 	hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >>
743323230efSJohn Youn 		   GHWCFG2_ARCHITECTURE_SHIFT;
744323230efSJohn Youn 	hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO);
745323230efSJohn Youn 	hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >>
746323230efSJohn Youn 				GHWCFG2_NUM_HOST_CHAN_SHIFT);
747323230efSJohn Youn 	hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >>
748323230efSJohn Youn 			  GHWCFG2_HS_PHY_TYPE_SHIFT;
749323230efSJohn Youn 	hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >>
750323230efSJohn Youn 			  GHWCFG2_FS_PHY_TYPE_SHIFT;
751323230efSJohn Youn 	hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >>
752323230efSJohn Youn 			 GHWCFG2_NUM_DEV_EP_SHIFT;
753323230efSJohn Youn 	hw->nperio_tx_q_depth =
754323230efSJohn Youn 		(hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >>
755323230efSJohn Youn 		GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1;
756323230efSJohn Youn 	hw->host_perio_tx_q_depth =
757323230efSJohn Youn 		(hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >>
758323230efSJohn Youn 		GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1;
759323230efSJohn Youn 	hw->dev_token_q_depth =
760323230efSJohn Youn 		(hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >>
761323230efSJohn Youn 		GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT;
762323230efSJohn Youn 
763323230efSJohn Youn 	/* hwcfg3 */
764323230efSJohn Youn 	width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >>
765323230efSJohn Youn 		GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT;
766323230efSJohn Youn 	hw->max_transfer_size = (1 << (width + 11)) - 1;
767323230efSJohn Youn 	width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >>
768323230efSJohn Youn 		GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT;
769323230efSJohn Youn 	hw->max_packet_count = (1 << (width + 4)) - 1;
770323230efSJohn Youn 	hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C);
771323230efSJohn Youn 	hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >>
772323230efSJohn Youn 			      GHWCFG3_DFIFO_DEPTH_SHIFT;
7736f80b6deSSevak Arakelyan 	hw->lpm_mode = !!(hwcfg3 & GHWCFG3_OTG_LPM_EN);
774323230efSJohn Youn 
775323230efSJohn Youn 	/* hwcfg4 */
776323230efSJohn Youn 	hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN);
777323230efSJohn Youn 	hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >>
778323230efSJohn Youn 				  GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT;
7799273083aSMinas Harutyunyan 	hw->num_dev_in_eps = (hwcfg4 & GHWCFG4_NUM_IN_EPS_MASK) >>
7809273083aSMinas Harutyunyan 			     GHWCFG4_NUM_IN_EPS_SHIFT;
781323230efSJohn Youn 	hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA);
782323230efSJohn Youn 	hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ);
783631a2310SVardan Mikayelyan 	hw->hibernation = !!(hwcfg4 & GHWCFG4_HIBER);
784323230efSJohn Youn 	hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >>
785323230efSJohn Youn 				  GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT;
78666e77a24SRazmik Karapetyan 	hw->acg_enable = !!(hwcfg4 & GHWCFG4_ACG_SUPPORTED);
787b43ebc96SGrigor Tovmasyan 	hw->ipg_isoc_en = !!(hwcfg4 & GHWCFG4_IPG_ISOC_SUPPORTED);
788ca531bc2SGrigor Tovmasyan 	hw->service_interval_mode = !!(hwcfg4 &
789ca531bc2SGrigor Tovmasyan 				       GHWCFG4_SERVICE_INTERVAL_SUPPORTED);
790323230efSJohn Youn 
791323230efSJohn Youn 	/* fifo sizes */
792d1531319SJohn Youn 	hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >>
793323230efSJohn Youn 				GRXFSIZ_DEPTH_SHIFT;
7949273083aSMinas Harutyunyan 	/*
7959273083aSMinas Harutyunyan 	 * Host specific hardware parameters. Reading these parameters
7969273083aSMinas Harutyunyan 	 * requires the controller to be in host mode. The mode will
7979273083aSMinas Harutyunyan 	 * be forced, if necessary, to read these values.
7989273083aSMinas Harutyunyan 	 */
7999273083aSMinas Harutyunyan 	dwc2_get_host_hwparams(hsotg);
8009273083aSMinas Harutyunyan 	dwc2_get_dev_hwparams(hsotg);
801323230efSJohn Youn 
802323230efSJohn Youn 	return 0;
803323230efSJohn Youn }
804323230efSJohn Youn 
805334bbd4eSJohn Youn int dwc2_init_params(struct dwc2_hsotg *hsotg)
806334bbd4eSJohn Youn {
8077de1debcSJohn Youn 	const struct of_device_id *match;
8087de1debcSJohn Youn 	void (*set_params)(void *data);
8097de1debcSJohn Youn 
810245977c9SJohn Youn 	dwc2_set_default_params(hsotg);
811f9f93cbbSJohn Youn 	dwc2_get_device_properties(hsotg);
812334bbd4eSJohn Youn 
8137de1debcSJohn Youn 	match = of_match_device(dwc2_of_match_table, hsotg->dev);
8147de1debcSJohn Youn 	if (match && match->data) {
8157de1debcSJohn Youn 		set_params = match->data;
8167de1debcSJohn Youn 		set_params(hsotg);
8177de1debcSJohn Youn 	}
8187de1debcSJohn Youn 
819d936e666SJohn Youn 	dwc2_check_params(hsotg);
820d936e666SJohn Youn 
821334bbd4eSJohn Youn 	return 0;
822334bbd4eSJohn Youn }
823