xref: /openbmc/linux/drivers/usb/dwc2/params.c (revision be877fbf8968f870279c8384b41c6bd6c3863068)
15fd54aceSGreg Kroah-Hartman // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2323230efSJohn Youn /*
3323230efSJohn Youn  * Copyright (C) 2004-2016 Synopsys, Inc.
4323230efSJohn Youn  */
5323230efSJohn Youn 
6323230efSJohn Youn #include <linux/kernel.h>
7323230efSJohn Youn #include <linux/module.h>
8323230efSJohn Youn #include <linux/of_device.h>
9f5c8a6cbSFabrice Gasnier #include <linux/usb/of.h>
10323230efSJohn Youn 
11323230efSJohn Youn #include "core.h"
12323230efSJohn Youn 
137de1debcSJohn Youn static void dwc2_set_bcm_params(struct dwc2_hsotg *hsotg)
147de1debcSJohn Youn {
157de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
16323230efSJohn Youn 
177de1debcSJohn Youn 	p->host_rx_fifo_size = 774;
187de1debcSJohn Youn 	p->max_transfer_size = 65535;
197de1debcSJohn Youn 	p->max_packet_count = 511;
207de1debcSJohn Youn 	p->ahbcfg = 0x10;
217de1debcSJohn Youn }
22323230efSJohn Youn 
237de1debcSJohn Youn static void dwc2_set_his_params(struct dwc2_hsotg *hsotg)
247de1debcSJohn Youn {
257de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
26323230efSJohn Youn 
27f5c8a6cbSFabrice Gasnier 	p->otg_caps.hnp_support = false;
28f5c8a6cbSFabrice Gasnier 	p->otg_caps.srp_support = false;
297de1debcSJohn Youn 	p->speed = DWC2_SPEED_PARAM_HIGH;
307de1debcSJohn Youn 	p->host_rx_fifo_size = 512;
317de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 512;
327de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 512;
337de1debcSJohn Youn 	p->max_transfer_size = 65535;
347de1debcSJohn Youn 	p->max_packet_count = 511;
357de1debcSJohn Youn 	p->host_channels = 16;
367de1debcSJohn Youn 	p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
377de1debcSJohn Youn 	p->phy_utmi_width = 8;
387de1debcSJohn Youn 	p->i2c_enable = false;
397de1debcSJohn Youn 	p->reload_ctl = false;
407de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
417de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
42ca8b0332SChen Yu 	p->change_speed_quirk = true;
4307d9878fSJisheng Zhang 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
447de1debcSJohn Youn }
45323230efSJohn Youn 
46d712b725S周琰杰 (Zhou Yanjie) static void dwc2_set_jz4775_params(struct dwc2_hsotg *hsotg)
47d712b725S周琰杰 (Zhou Yanjie) {
48d712b725S周琰杰 (Zhou Yanjie) 	struct dwc2_core_params *p = &hsotg->params;
49d712b725S周琰杰 (Zhou Yanjie) 
50d712b725S周琰杰 (Zhou Yanjie) 	p->otg_caps.hnp_support = false;
51d712b725S周琰杰 (Zhou Yanjie) 	p->speed = DWC2_SPEED_PARAM_HIGH;
52d712b725S周琰杰 (Zhou Yanjie) 	p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
53d712b725S周琰杰 (Zhou Yanjie) 	p->phy_utmi_width = 16;
54d712b725S周琰杰 (Zhou Yanjie) 	p->activate_ingenic_overcurrent_detection =
55d712b725S周琰杰 (Zhou Yanjie) 		!device_property_read_bool(hsotg->dev, "disable-over-current");
56d712b725S周琰杰 (Zhou Yanjie) }
57d712b725S周琰杰 (Zhou Yanjie) 
58d712b725S周琰杰 (Zhou Yanjie) static void dwc2_set_x1600_params(struct dwc2_hsotg *hsotg)
59d712b725S周琰杰 (Zhou Yanjie) {
60d712b725S周琰杰 (Zhou Yanjie) 	struct dwc2_core_params *p = &hsotg->params;
61d712b725S周琰杰 (Zhou Yanjie) 
62d712b725S周琰杰 (Zhou Yanjie) 	p->otg_caps.hnp_support = false;
63d712b725S周琰杰 (Zhou Yanjie) 	p->speed = DWC2_SPEED_PARAM_HIGH;
64d712b725S周琰杰 (Zhou Yanjie) 	p->host_channels = 16;
65d712b725S周琰杰 (Zhou Yanjie) 	p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
66d712b725S周琰杰 (Zhou Yanjie) 	p->phy_utmi_width = 16;
67d712b725S周琰杰 (Zhou Yanjie) 	p->activate_ingenic_overcurrent_detection =
68d712b725S周琰杰 (Zhou Yanjie) 		!device_property_read_bool(hsotg->dev, "disable-over-current");
69d712b725S周琰杰 (Zhou Yanjie) }
70d712b725S周琰杰 (Zhou Yanjie) 
71d712b725S周琰杰 (Zhou Yanjie) static void dwc2_set_x2000_params(struct dwc2_hsotg *hsotg)
72d712b725S周琰杰 (Zhou Yanjie) {
73d712b725S周琰杰 (Zhou Yanjie) 	struct dwc2_core_params *p = &hsotg->params;
74d712b725S周琰杰 (Zhou Yanjie) 
75d712b725S周琰杰 (Zhou Yanjie) 	p->otg_caps.hnp_support = false;
76d712b725S周琰杰 (Zhou Yanjie) 	p->speed = DWC2_SPEED_PARAM_HIGH;
77d712b725S周琰杰 (Zhou Yanjie) 	p->host_rx_fifo_size = 1024;
78d712b725S周琰杰 (Zhou Yanjie) 	p->host_nperio_tx_fifo_size = 1024;
79d712b725S周琰杰 (Zhou Yanjie) 	p->host_perio_tx_fifo_size = 1024;
80d712b725S周琰杰 (Zhou Yanjie) 	p->host_channels = 16;
81d712b725S周琰杰 (Zhou Yanjie) 	p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
82d712b725S周琰杰 (Zhou Yanjie) 	p->phy_utmi_width = 16;
83d712b725S周琰杰 (Zhou Yanjie) 	p->activate_ingenic_overcurrent_detection =
84d712b725S周琰杰 (Zhou Yanjie) 		!device_property_read_bool(hsotg->dev, "disable-over-current");
85d712b725S周琰杰 (Zhou Yanjie) }
86d712b725S周琰杰 (Zhou Yanjie) 
8735a60541SMarek Szyprowski static void dwc2_set_s3c6400_params(struct dwc2_hsotg *hsotg)
8835a60541SMarek Szyprowski {
8935a60541SMarek Szyprowski 	struct dwc2_core_params *p = &hsotg->params;
9035a60541SMarek Szyprowski 
9107d9878fSJisheng Zhang 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
92c4a0f7a6SMarek Szyprowski 	p->no_clock_gating = true;
931112cf4cSMarek Szyprowski 	p->phy_utmi_width = 8;
9435a60541SMarek Szyprowski }
9535a60541SMarek Szyprowski 
963d8d3504SDinh Nguyen static void dwc2_set_socfpga_agilex_params(struct dwc2_hsotg *hsotg)
973d8d3504SDinh Nguyen {
983d8d3504SDinh Nguyen 	struct dwc2_core_params *p = &hsotg->params;
993d8d3504SDinh Nguyen 
1003d8d3504SDinh Nguyen 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
1013d8d3504SDinh Nguyen 	p->no_clock_gating = true;
1023d8d3504SDinh Nguyen }
1033d8d3504SDinh Nguyen 
1047de1debcSJohn Youn static void dwc2_set_rk_params(struct dwc2_hsotg *hsotg)
1057de1debcSJohn Youn {
1067de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
1077de1debcSJohn Youn 
108f5c8a6cbSFabrice Gasnier 	p->otg_caps.hnp_support = false;
109f5c8a6cbSFabrice Gasnier 	p->otg_caps.srp_support = false;
1107de1debcSJohn Youn 	p->host_rx_fifo_size = 525;
1117de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 128;
1127de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 256;
1137de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
1147de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
11507d9878fSJisheng Zhang 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
11642a317d0SQuentin Schulz 	p->lpm = false;
11742a317d0SQuentin Schulz 	p->lpm_clock_gating = false;
11842a317d0SQuentin Schulz 	p->besl = false;
11942a317d0SQuentin Schulz 	p->hird_threshold_en = false;
1207de1debcSJohn Youn }
1217de1debcSJohn Youn 
1227de1debcSJohn Youn static void dwc2_set_ltq_params(struct dwc2_hsotg *hsotg)
1237de1debcSJohn Youn {
1247de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
1257de1debcSJohn Youn 
126f5c8a6cbSFabrice Gasnier 	p->otg_caps.hnp_support = false;
127f5c8a6cbSFabrice Gasnier 	p->otg_caps.srp_support = false;
1287de1debcSJohn Youn 	p->host_rx_fifo_size = 288;
1297de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 128;
1307de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 96;
1317de1debcSJohn Youn 	p->max_transfer_size = 65535;
1327de1debcSJohn Youn 	p->max_packet_count = 511;
1337de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
1347de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
1357de1debcSJohn Youn }
1367de1debcSJohn Youn 
1377de1debcSJohn Youn static void dwc2_set_amlogic_params(struct dwc2_hsotg *hsotg)
1387de1debcSJohn Youn {
1397de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
1407de1debcSJohn Youn 
141f5c8a6cbSFabrice Gasnier 	p->otg_caps.hnp_support = false;
142f5c8a6cbSFabrice Gasnier 	p->otg_caps.srp_support = false;
1437de1debcSJohn Youn 	p->speed = DWC2_SPEED_PARAM_HIGH;
1447de1debcSJohn Youn 	p->host_rx_fifo_size = 512;
1457de1debcSJohn Youn 	p->host_nperio_tx_fifo_size = 500;
1467de1debcSJohn Youn 	p->host_perio_tx_fifo_size = 500;
1477de1debcSJohn Youn 	p->host_channels = 16;
1487de1debcSJohn Youn 	p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
1497de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR8 <<
1507de1debcSJohn Youn 		GAHBCFG_HBSTLEN_SHIFT;
151cc10ce0cSMartin Blumenstingl 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
1527de1debcSJohn Youn }
1537de1debcSJohn Youn 
154fc4e326eSNeil Armstrong static void dwc2_set_amlogic_g12a_params(struct dwc2_hsotg *hsotg)
155fc4e326eSNeil Armstrong {
156fc4e326eSNeil Armstrong 	struct dwc2_core_params *p = &hsotg->params;
157fc4e326eSNeil Armstrong 
158fc4e326eSNeil Armstrong 	p->lpm = false;
159fc4e326eSNeil Armstrong 	p->lpm_clock_gating = false;
160fc4e326eSNeil Armstrong 	p->besl = false;
161fc4e326eSNeil Armstrong 	p->hird_threshold_en = false;
162fc4e326eSNeil Armstrong }
163fc4e326eSNeil Armstrong 
164*be877fbfSDmitry Rokosov static void dwc2_set_amlogic_a1_params(struct dwc2_hsotg *hsotg)
165*be877fbfSDmitry Rokosov {
166*be877fbfSDmitry Rokosov 	struct dwc2_core_params *p = &hsotg->params;
167*be877fbfSDmitry Rokosov 
168*be877fbfSDmitry Rokosov 	p->otg_caps.hnp_support = false;
169*be877fbfSDmitry Rokosov 	p->otg_caps.srp_support = false;
170*be877fbfSDmitry Rokosov 	p->speed = DWC2_SPEED_PARAM_HIGH;
171*be877fbfSDmitry Rokosov 	p->host_rx_fifo_size = 192;
172*be877fbfSDmitry Rokosov 	p->host_nperio_tx_fifo_size = 128;
173*be877fbfSDmitry Rokosov 	p->host_perio_tx_fifo_size = 128;
174*be877fbfSDmitry Rokosov 	p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
175*be877fbfSDmitry Rokosov 	p->phy_utmi_width = 8;
176*be877fbfSDmitry Rokosov 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR8 << GAHBCFG_HBSTLEN_SHIFT;
177*be877fbfSDmitry Rokosov 	p->lpm = false;
178*be877fbfSDmitry Rokosov 	p->lpm_clock_gating = false;
179*be877fbfSDmitry Rokosov 	p->besl = false;
180*be877fbfSDmitry Rokosov 	p->hird_threshold_en = false;
181*be877fbfSDmitry Rokosov }
182*be877fbfSDmitry Rokosov 
1837de1debcSJohn Youn static void dwc2_set_amcc_params(struct dwc2_hsotg *hsotg)
1847de1debcSJohn Youn {
1857de1debcSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
1867de1debcSJohn Youn 
1877de1debcSJohn Youn 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
1887de1debcSJohn Youn }
189323230efSJohn Youn 
190e35b1350SBruno Herrera static void dwc2_set_stm32f4x9_fsotg_params(struct dwc2_hsotg *hsotg)
191e35b1350SBruno Herrera {
192e35b1350SBruno Herrera 	struct dwc2_core_params *p = &hsotg->params;
193e35b1350SBruno Herrera 
194f5c8a6cbSFabrice Gasnier 	p->otg_caps.hnp_support = false;
195f5c8a6cbSFabrice Gasnier 	p->otg_caps.srp_support = false;
196e35b1350SBruno Herrera 	p->speed = DWC2_SPEED_PARAM_FULL;
197e35b1350SBruno Herrera 	p->host_rx_fifo_size = 128;
198e35b1350SBruno Herrera 	p->host_nperio_tx_fifo_size = 96;
199e35b1350SBruno Herrera 	p->host_perio_tx_fifo_size = 96;
200e35b1350SBruno Herrera 	p->max_packet_count = 256;
201e35b1350SBruno Herrera 	p->phy_type = DWC2_PHY_TYPE_PARAM_FS;
202e35b1350SBruno Herrera 	p->i2c_enable = false;
203e35b1350SBruno Herrera 	p->activate_stm_fs_transceiver = true;
204e35b1350SBruno Herrera }
205e35b1350SBruno Herrera 
2061a149e35SAmelie Delaunay static void dwc2_set_stm32f7_hsotg_params(struct dwc2_hsotg *hsotg)
207d8fae8b9SAmelie Delaunay {
208d8fae8b9SAmelie Delaunay 	struct dwc2_core_params *p = &hsotg->params;
209d8fae8b9SAmelie Delaunay 
210d8fae8b9SAmelie Delaunay 	p->host_rx_fifo_size = 622;
211d8fae8b9SAmelie Delaunay 	p->host_nperio_tx_fifo_size = 128;
212d8fae8b9SAmelie Delaunay 	p->host_perio_tx_fifo_size = 256;
213d8fae8b9SAmelie Delaunay }
214d8fae8b9SAmelie Delaunay 
215a415083aSAmelie Delaunay static void dwc2_set_stm32mp15_fsotg_params(struct dwc2_hsotg *hsotg)
216a415083aSAmelie Delaunay {
217a415083aSAmelie Delaunay 	struct dwc2_core_params *p = &hsotg->params;
218a415083aSAmelie Delaunay 
219f5c8a6cbSFabrice Gasnier 	p->otg_caps.hnp_support = false;
220f5c8a6cbSFabrice Gasnier 	p->otg_caps.srp_support = false;
2219e894ee3SFabrice Gasnier 	p->otg_caps.otg_rev = 0x200;
222a415083aSAmelie Delaunay 	p->speed = DWC2_SPEED_PARAM_FULL;
223a415083aSAmelie Delaunay 	p->host_rx_fifo_size = 128;
224a415083aSAmelie Delaunay 	p->host_nperio_tx_fifo_size = 96;
225a415083aSAmelie Delaunay 	p->host_perio_tx_fifo_size = 96;
226a415083aSAmelie Delaunay 	p->max_packet_count = 256;
227a415083aSAmelie Delaunay 	p->phy_type = DWC2_PHY_TYPE_PARAM_FS;
228a415083aSAmelie Delaunay 	p->i2c_enable = false;
229a415083aSAmelie Delaunay 	p->activate_stm_fs_transceiver = true;
230a415083aSAmelie Delaunay 	p->activate_stm_id_vb_detection = true;
2312979ee7aSAmelie Delaunay 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
232a415083aSAmelie Delaunay 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
233f228cb27SAmelie Delaunay 	p->host_support_fs_ls_low_power = true;
234f228cb27SAmelie Delaunay 	p->host_ls_low_power_phy_clk = true;
235a415083aSAmelie Delaunay }
236a415083aSAmelie Delaunay 
237a415083aSAmelie Delaunay static void dwc2_set_stm32mp15_hsotg_params(struct dwc2_hsotg *hsotg)
238a415083aSAmelie Delaunay {
239a415083aSAmelie Delaunay 	struct dwc2_core_params *p = &hsotg->params;
240a415083aSAmelie Delaunay 
241f5c8a6cbSFabrice Gasnier 	p->otg_caps.hnp_support = false;
242f5c8a6cbSFabrice Gasnier 	p->otg_caps.srp_support = false;
2439e894ee3SFabrice Gasnier 	p->otg_caps.otg_rev = 0x200;
244d58ba480SAmelie Delaunay 	p->activate_stm_id_vb_detection = !device_property_read_bool(hsotg->dev, "usb-role-switch");
245a415083aSAmelie Delaunay 	p->host_rx_fifo_size = 440;
246a415083aSAmelie Delaunay 	p->host_nperio_tx_fifo_size = 256;
247a415083aSAmelie Delaunay 	p->host_perio_tx_fifo_size = 256;
2482979ee7aSAmelie Delaunay 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
249a415083aSAmelie Delaunay 	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
25053febc95SAmelie Delaunay 	p->lpm = false;
25153febc95SAmelie Delaunay 	p->lpm_clock_gating = false;
25253febc95SAmelie Delaunay 	p->besl = false;
25353febc95SAmelie Delaunay 	p->hird_threshold_en = false;
254a415083aSAmelie Delaunay }
255a415083aSAmelie Delaunay 
256323230efSJohn Youn const struct of_device_id dwc2_of_match_table[] = {
2577de1debcSJohn Youn 	{ .compatible = "brcm,bcm2835-usb", .data = dwc2_set_bcm_params },
2587de1debcSJohn Youn 	{ .compatible = "hisilicon,hi6220-usb", .data = dwc2_set_his_params },
259d712b725S周琰杰 (Zhou Yanjie) 	{ .compatible = "ingenic,jz4775-otg", .data = dwc2_set_jz4775_params },
260d712b725S周琰杰 (Zhou Yanjie) 	{ .compatible = "ingenic,jz4780-otg", .data = dwc2_set_jz4775_params },
261d712b725S周琰杰 (Zhou Yanjie) 	{ .compatible = "ingenic,x1000-otg", .data = dwc2_set_jz4775_params },
262d712b725S周琰杰 (Zhou Yanjie) 	{ .compatible = "ingenic,x1600-otg", .data = dwc2_set_x1600_params },
263d712b725S周琰杰 (Zhou Yanjie) 	{ .compatible = "ingenic,x1700-otg", .data = dwc2_set_x1600_params },
264d712b725S周琰杰 (Zhou Yanjie) 	{ .compatible = "ingenic,x1830-otg", .data = dwc2_set_x1600_params },
265d712b725S周琰杰 (Zhou Yanjie) 	{ .compatible = "ingenic,x2000-otg", .data = dwc2_set_x2000_params },
2667de1debcSJohn Youn 	{ .compatible = "rockchip,rk3066-usb", .data = dwc2_set_rk_params },
2677de1debcSJohn Youn 	{ .compatible = "lantiq,arx100-usb", .data = dwc2_set_ltq_params },
2687de1debcSJohn Youn 	{ .compatible = "lantiq,xrx200-usb", .data = dwc2_set_ltq_params },
2697de1debcSJohn Youn 	{ .compatible = "snps,dwc2" },
27035a60541SMarek Szyprowski 	{ .compatible = "samsung,s3c6400-hsotg",
27135a60541SMarek Szyprowski 	  .data = dwc2_set_s3c6400_params },
27255b644fdSMartin Blumenstingl 	{ .compatible = "amlogic,meson8-usb",
27355b644fdSMartin Blumenstingl 	  .data = dwc2_set_amlogic_params },
2747de1debcSJohn Youn 	{ .compatible = "amlogic,meson8b-usb",
2757de1debcSJohn Youn 	  .data = dwc2_set_amlogic_params },
2767de1debcSJohn Youn 	{ .compatible = "amlogic,meson-gxbb-usb",
2777de1debcSJohn Youn 	  .data = dwc2_set_amlogic_params },
278fc4e326eSNeil Armstrong 	{ .compatible = "amlogic,meson-g12a-usb",
279fc4e326eSNeil Armstrong 	  .data = dwc2_set_amlogic_g12a_params },
280*be877fbfSDmitry Rokosov 	{ .compatible = "amlogic,meson-a1-usb",
281*be877fbfSDmitry Rokosov 	  .data = dwc2_set_amlogic_a1_params },
2827de1debcSJohn Youn 	{ .compatible = "amcc,dwc-otg", .data = dwc2_set_amcc_params },
2830abe3863SChristian Lamparter 	{ .compatible = "apm,apm82181-dwc-otg", .data = dwc2_set_amcc_params },
284e35b1350SBruno Herrera 	{ .compatible = "st,stm32f4x9-fsotg",
285e35b1350SBruno Herrera 	  .data = dwc2_set_stm32f4x9_fsotg_params },
286e35b1350SBruno Herrera 	{ .compatible = "st,stm32f4x9-hsotg" },
2871a149e35SAmelie Delaunay 	{ .compatible = "st,stm32f7-hsotg",
2881a149e35SAmelie Delaunay 	  .data = dwc2_set_stm32f7_hsotg_params },
289a415083aSAmelie Delaunay 	{ .compatible = "st,stm32mp15-fsotg",
290a415083aSAmelie Delaunay 	  .data = dwc2_set_stm32mp15_fsotg_params },
291a415083aSAmelie Delaunay 	{ .compatible = "st,stm32mp15-hsotg",
292a415083aSAmelie Delaunay 	  .data = dwc2_set_stm32mp15_hsotg_params },
2933d8d3504SDinh Nguyen 	{ .compatible = "intel,socfpga-agilex-hsotg",
2943d8d3504SDinh Nguyen 	  .data = dwc2_set_socfpga_agilex_params },
295323230efSJohn Youn 	{},
296323230efSJohn Youn };
297323230efSJohn Youn MODULE_DEVICE_TABLE(of, dwc2_of_match_table);
298323230efSJohn Youn 
2992e5db2c0SJeremy Linton const struct acpi_device_id dwc2_acpi_match[] = {
3002e5db2c0SJeremy Linton 	{ "BCM2848", (kernel_ulong_t)dwc2_set_bcm_params },
3012e5db2c0SJeremy Linton 	{ },
3022e5db2c0SJeremy Linton };
3032e5db2c0SJeremy Linton MODULE_DEVICE_TABLE(acpi, dwc2_acpi_match);
3042e5db2c0SJeremy Linton 
305245977c9SJohn Youn static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg)
30605ee799fSJohn Youn {
307323230efSJohn Youn 	switch (hsotg->hw_params.op_mode) {
308323230efSJohn Youn 	case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
309f5c8a6cbSFabrice Gasnier 		hsotg->params.otg_caps.hnp_support = true;
310f5c8a6cbSFabrice Gasnier 		hsotg->params.otg_caps.srp_support = true;
311323230efSJohn Youn 		break;
312323230efSJohn Youn 	case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
313323230efSJohn Youn 	case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
314323230efSJohn Youn 	case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
315f5c8a6cbSFabrice Gasnier 		hsotg->params.otg_caps.hnp_support = false;
316f5c8a6cbSFabrice Gasnier 		hsotg->params.otg_caps.srp_support = true;
317323230efSJohn Youn 		break;
318323230efSJohn Youn 	default:
319f5c8a6cbSFabrice Gasnier 		hsotg->params.otg_caps.hnp_support = false;
320f5c8a6cbSFabrice Gasnier 		hsotg->params.otg_caps.srp_support = false;
321323230efSJohn Youn 		break;
322323230efSJohn Youn 	}
323323230efSJohn Youn }
324323230efSJohn Youn 
325245977c9SJohn Youn static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg)
326323230efSJohn Youn {
327245977c9SJohn Youn 	int val;
328245977c9SJohn Youn 	u32 hs_phy_type = hsotg->hw_params.hs_phy_type;
329323230efSJohn Youn 
330323230efSJohn Youn 	val = DWC2_PHY_TYPE_PARAM_FS;
331323230efSJohn Youn 	if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) {
332323230efSJohn Youn 		if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
333323230efSJohn Youn 		    hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)
334323230efSJohn Youn 			val = DWC2_PHY_TYPE_PARAM_UTMI;
335323230efSJohn Youn 		else
336323230efSJohn Youn 			val = DWC2_PHY_TYPE_PARAM_ULPI;
337323230efSJohn Youn 	}
338245977c9SJohn Youn 
339245977c9SJohn Youn 	if (dwc2_is_fs_iot(hsotg))
340245977c9SJohn Youn 		hsotg->params.phy_type = DWC2_PHY_TYPE_PARAM_FS;
341323230efSJohn Youn 
342bea8e86cSJohn Youn 	hsotg->params.phy_type = val;
343323230efSJohn Youn }
344323230efSJohn Youn 
345245977c9SJohn Youn static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg)
346323230efSJohn Youn {
347245977c9SJohn Youn 	int val;
348323230efSJohn Youn 
349245977c9SJohn Youn 	val = hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS ?
350323230efSJohn Youn 		DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH;
351245977c9SJohn Youn 
352245977c9SJohn Youn 	if (dwc2_is_fs_iot(hsotg))
353245977c9SJohn Youn 		val = DWC2_SPEED_PARAM_FULL;
354245977c9SJohn Youn 
355245977c9SJohn Youn 	if (dwc2_is_hs_iot(hsotg))
356245977c9SJohn Youn 		val = DWC2_SPEED_PARAM_HIGH;
357323230efSJohn Youn 
358bea8e86cSJohn Youn 	hsotg->params.speed = val;
359323230efSJohn Youn }
360323230efSJohn Youn 
361245977c9SJohn Youn static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
362323230efSJohn Youn {
363245977c9SJohn Youn 	int val;
364323230efSJohn Youn 
365323230efSJohn Youn 	val = (hsotg->hw_params.utmi_phy_data_width ==
366323230efSJohn Youn 	       GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16;
367323230efSJohn Youn 
36842de8afcSJules Maselbas 	if (hsotg->phy) {
36942de8afcSJules Maselbas 		/*
37042de8afcSJules Maselbas 		 * If using the generic PHY framework, check if the PHY bus
37142de8afcSJules Maselbas 		 * width is 8-bit and set the phyif appropriately.
37242de8afcSJules Maselbas 		 */
37342de8afcSJules Maselbas 		if (phy_get_bus_width(hsotg->phy) == 8)
37442de8afcSJules Maselbas 			val = 8;
37542de8afcSJules Maselbas 	}
37642de8afcSJules Maselbas 
377bea8e86cSJohn Youn 	hsotg->params.phy_utmi_width = val;
378323230efSJohn Youn }
379323230efSJohn Youn 
38005ee799fSJohn Youn static void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
38105ee799fSJohn Youn {
38205ee799fSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
383c138ecfaSSevak Arakelyan 	int depth_average;
384c138ecfaSSevak Arakelyan 	int fifo_count;
385c138ecfaSSevak Arakelyan 	int i;
386c138ecfaSSevak Arakelyan 
387c138ecfaSSevak Arakelyan 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
38805ee799fSJohn Youn 
389245977c9SJohn Youn 	memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size));
390c138ecfaSSevak Arakelyan 	depth_average = dwc2_hsotg_tx_fifo_average_depth(hsotg);
391c138ecfaSSevak Arakelyan 	for (i = 1; i <= fifo_count; i++)
392c138ecfaSSevak Arakelyan 		p->g_tx_fifo_size[i] = depth_average;
3939962b62fSJohn Youn }
3949962b62fSJohn Youn 
39503ea6d6eSJohn Youn static void dwc2_set_param_power_down(struct dwc2_hsotg *hsotg)
39603ea6d6eSJohn Youn {
39703ea6d6eSJohn Youn 	int val;
39803ea6d6eSJohn Youn 
39903ea6d6eSJohn Youn 	if (hsotg->hw_params.hibernation)
40007d9878fSJisheng Zhang 		val = DWC2_POWER_DOWN_PARAM_HIBERNATION;
40103ea6d6eSJohn Youn 	else if (hsotg->hw_params.power_optimized)
40207d9878fSJisheng Zhang 		val = DWC2_POWER_DOWN_PARAM_PARTIAL;
40303ea6d6eSJohn Youn 	else
40407d9878fSJisheng Zhang 		val = DWC2_POWER_DOWN_PARAM_NONE;
40503ea6d6eSJohn Youn 
40603ea6d6eSJohn Youn 	hsotg->params.power_down = val;
40703ea6d6eSJohn Youn }
40803ea6d6eSJohn Youn 
40928b5c129SMinas Harutyunyan static void dwc2_set_param_lpm(struct dwc2_hsotg *hsotg)
41028b5c129SMinas Harutyunyan {
41128b5c129SMinas Harutyunyan 	struct dwc2_core_params *p = &hsotg->params;
41228b5c129SMinas Harutyunyan 
41328b5c129SMinas Harutyunyan 	p->lpm = hsotg->hw_params.lpm_mode;
41428b5c129SMinas Harutyunyan 	if (p->lpm) {
41528b5c129SMinas Harutyunyan 		p->lpm_clock_gating = true;
41628b5c129SMinas Harutyunyan 		p->besl = true;
41728b5c129SMinas Harutyunyan 		p->hird_threshold_en = true;
41828b5c129SMinas Harutyunyan 		p->hird_threshold = 4;
41928b5c129SMinas Harutyunyan 	} else {
42028b5c129SMinas Harutyunyan 		p->lpm_clock_gating = false;
42128b5c129SMinas Harutyunyan 		p->besl = false;
42228b5c129SMinas Harutyunyan 		p->hird_threshold_en = false;
42328b5c129SMinas Harutyunyan 	}
42428b5c129SMinas Harutyunyan }
42528b5c129SMinas Harutyunyan 
42605ee799fSJohn Youn /**
427245977c9SJohn Youn  * dwc2_set_default_params() - Set all core parameters to their
428245977c9SJohn Youn  * auto-detected default values.
4296fb914d7SGrigor Tovmasyan  *
4306fb914d7SGrigor Tovmasyan  * @hsotg: Programming view of the DWC_otg controller
4316fb914d7SGrigor Tovmasyan  *
432323230efSJohn Youn  */
433245977c9SJohn Youn static void dwc2_set_default_params(struct dwc2_hsotg *hsotg)
434323230efSJohn Youn {
43505ee799fSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
43605ee799fSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
4376b66ce51SJohn Youn 	bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
438323230efSJohn Youn 
439245977c9SJohn Youn 	dwc2_set_param_otg_cap(hsotg);
440245977c9SJohn Youn 	dwc2_set_param_phy_type(hsotg);
441245977c9SJohn Youn 	dwc2_set_param_speed(hsotg);
442245977c9SJohn Youn 	dwc2_set_param_phy_utmi_width(hsotg);
44303ea6d6eSJohn Youn 	dwc2_set_param_power_down(hsotg);
44428b5c129SMinas Harutyunyan 	dwc2_set_param_lpm(hsotg);
445245977c9SJohn Youn 	p->phy_ulpi_ddr = false;
446245977c9SJohn Youn 	p->phy_ulpi_ext_vbus = false;
447245977c9SJohn Youn 
448245977c9SJohn Youn 	p->enable_dynamic_fifo = hw->enable_dynamic_fifo;
449245977c9SJohn Youn 	p->en_multiple_tx_fifo = hw->en_multiple_tx_fifo;
450245977c9SJohn Youn 	p->i2c_enable = hw->i2c_enable;
45166e77a24SRazmik Karapetyan 	p->acg_enable = hw->acg_enable;
452245977c9SJohn Youn 	p->ulpi_fs_ls = false;
453245977c9SJohn Youn 	p->ts_dline = false;
454245977c9SJohn Youn 	p->reload_ctl = (hw->snpsid >= DWC2_CORE_REV_2_92a);
455245977c9SJohn Youn 	p->uframe_sched = true;
456245977c9SJohn Youn 	p->external_id_pin_ctl = false;
457b43ebc96SGrigor Tovmasyan 	p->ipg_isoc_en = false;
458ca531bc2SGrigor Tovmasyan 	p->service_interval = false;
459245977c9SJohn Youn 	p->max_packet_count = hw->max_packet_count;
460245977c9SJohn Youn 	p->max_transfer_size = hw->max_transfer_size;
4611b52d2faSRazmik Karapetyan 	p->ahbcfg = GAHBCFG_HBSTLEN_INCR << GAHBCFG_HBSTLEN_SHIFT;
462f3a61e4eSGrigor Tovmasyan 	p->ref_clk_per = 33333;
463f3a61e4eSGrigor Tovmasyan 	p->sof_cnt_wkup_alert = 100;
464245977c9SJohn Youn 
4656b66ce51SJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
4666b66ce51SJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
467245977c9SJohn Youn 		p->host_dma = dma_capable;
468245977c9SJohn Youn 		p->dma_desc_enable = false;
469245977c9SJohn Youn 		p->dma_desc_fs_enable = false;
470245977c9SJohn Youn 		p->host_support_fs_ls_low_power = false;
471245977c9SJohn Youn 		p->host_ls_low_power_phy_clk = false;
472245977c9SJohn Youn 		p->host_channels = hw->host_channels;
473245977c9SJohn Youn 		p->host_rx_fifo_size = hw->rx_fifo_size;
474245977c9SJohn Youn 		p->host_nperio_tx_fifo_size = hw->host_nperio_tx_fifo_size;
475245977c9SJohn Youn 		p->host_perio_tx_fifo_size = hw->host_perio_tx_fifo_size;
4766b66ce51SJohn Youn 	}
4776b66ce51SJohn Youn 
47805ee799fSJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
47905ee799fSJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
480245977c9SJohn Youn 		p->g_dma = dma_capable;
481245977c9SJohn Youn 		p->g_dma_desc = hw->dma_desc_enable;
48205ee799fSJohn Youn 
48305ee799fSJohn Youn 		/*
48405ee799fSJohn Youn 		 * The values for g_rx_fifo_size (2048) and
48505ee799fSJohn Youn 		 * g_np_tx_fifo_size (1024) come from the legacy s3c
48605ee799fSJohn Youn 		 * gadget driver. These defaults have been hard-coded
48705ee799fSJohn Youn 		 * for some time so many platforms depend on these
48805ee799fSJohn Youn 		 * values. Leave them as defaults for now and only
48905ee799fSJohn Youn 		 * auto-detect if the hardware does not support the
49005ee799fSJohn Youn 		 * default.
49105ee799fSJohn Youn 		 */
492245977c9SJohn Youn 		p->g_rx_fifo_size = 2048;
493245977c9SJohn Youn 		p->g_np_tx_fifo_size = 1024;
49405ee799fSJohn Youn 		dwc2_set_param_tx_fifo_sizes(hsotg);
49505ee799fSJohn Youn 	}
496323230efSJohn Youn }
497323230efSJohn Youn 
498f9f93cbbSJohn Youn /**
499f9f93cbbSJohn Youn  * dwc2_get_device_properties() - Read in device properties.
500f9f93cbbSJohn Youn  *
5016fb914d7SGrigor Tovmasyan  * @hsotg: Programming view of the DWC_otg controller
5026fb914d7SGrigor Tovmasyan  *
503f9f93cbbSJohn Youn  * Read in the device properties and adjust core parameters if needed.
504f9f93cbbSJohn Youn  */
505f9f93cbbSJohn Youn static void dwc2_get_device_properties(struct dwc2_hsotg *hsotg)
506f9f93cbbSJohn Youn {
507f9f93cbbSJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
508f9f93cbbSJohn Youn 	int num;
509f9f93cbbSJohn Youn 
510f9f93cbbSJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
511f9f93cbbSJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
512f9f93cbbSJohn Youn 		device_property_read_u32(hsotg->dev, "g-rx-fifo-size",
513f9f93cbbSJohn Youn 					 &p->g_rx_fifo_size);
514f9f93cbbSJohn Youn 
515f9f93cbbSJohn Youn 		device_property_read_u32(hsotg->dev, "g-np-tx-fifo-size",
516f9f93cbbSJohn Youn 					 &p->g_np_tx_fifo_size);
517f9f93cbbSJohn Youn 
51807e803ecSAndy Shevchenko 		num = device_property_count_u32(hsotg->dev, "g-tx-fifo-size");
519f9f93cbbSJohn Youn 		if (num > 0) {
520f9f93cbbSJohn Youn 			num = min(num, 15);
521f9f93cbbSJohn Youn 			memset(p->g_tx_fifo_size, 0,
522f9f93cbbSJohn Youn 			       sizeof(p->g_tx_fifo_size));
523f9f93cbbSJohn Youn 			device_property_read_u32_array(hsotg->dev,
524f9f93cbbSJohn Youn 						       "g-tx-fifo-size",
525f9f93cbbSJohn Youn 						       &p->g_tx_fifo_size[1],
526f9f93cbbSJohn Youn 						       num);
527f9f93cbbSJohn Youn 		}
528f5c8a6cbSFabrice Gasnier 
529f5c8a6cbSFabrice Gasnier 		of_usb_update_otg_caps(hsotg->dev->of_node, &p->otg_caps);
530f9f93cbbSJohn Youn 	}
531b11633c4SDinh Nguyen 
532f977caeaSRob Herring 	p->oc_disable = of_property_read_bool(hsotg->dev->of_node, "disable-over-current");
533f9f93cbbSJohn Youn }
534f9f93cbbSJohn Youn 
535d936e666SJohn Youn static void dwc2_check_param_otg_cap(struct dwc2_hsotg *hsotg)
536d936e666SJohn Youn {
537d936e666SJohn Youn 	int valid = 1;
538d936e666SJohn Youn 
539f5c8a6cbSFabrice Gasnier 	if (hsotg->params.otg_caps.hnp_support && hsotg->params.otg_caps.srp_support) {
540f5c8a6cbSFabrice Gasnier 		/* check HNP && SRP capable */
541d936e666SJohn Youn 		if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE)
542d936e666SJohn Youn 			valid = 0;
543f5c8a6cbSFabrice Gasnier 	} else if (!hsotg->params.otg_caps.hnp_support) {
544f5c8a6cbSFabrice Gasnier 		/* check SRP only capable */
545f5c8a6cbSFabrice Gasnier 		if (hsotg->params.otg_caps.srp_support) {
546d936e666SJohn Youn 			switch (hsotg->hw_params.op_mode) {
547d936e666SJohn Youn 			case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
548d936e666SJohn Youn 			case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
549d936e666SJohn Youn 			case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
550d936e666SJohn Youn 			case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
551d936e666SJohn Youn 				break;
552d936e666SJohn Youn 			default:
553d936e666SJohn Youn 				valid = 0;
554d936e666SJohn Youn 				break;
555d936e666SJohn Youn 			}
556f5c8a6cbSFabrice Gasnier 		}
557f5c8a6cbSFabrice Gasnier 		/* else: NO HNP && NO SRP capable: always valid */
558f5c8a6cbSFabrice Gasnier 	} else {
559d936e666SJohn Youn 		valid = 0;
560d936e666SJohn Youn 	}
561d936e666SJohn Youn 
562d936e666SJohn Youn 	if (!valid)
563d936e666SJohn Youn 		dwc2_set_param_otg_cap(hsotg);
564d936e666SJohn Youn }
565d936e666SJohn Youn 
566d936e666SJohn Youn static void dwc2_check_param_phy_type(struct dwc2_hsotg *hsotg)
567d936e666SJohn Youn {
568d936e666SJohn Youn 	int valid = 0;
569d936e666SJohn Youn 	u32 hs_phy_type;
570d936e666SJohn Youn 	u32 fs_phy_type;
571d936e666SJohn Youn 
572d936e666SJohn Youn 	hs_phy_type = hsotg->hw_params.hs_phy_type;
573d936e666SJohn Youn 	fs_phy_type = hsotg->hw_params.fs_phy_type;
574d936e666SJohn Youn 
575d936e666SJohn Youn 	switch (hsotg->params.phy_type) {
576d936e666SJohn Youn 	case DWC2_PHY_TYPE_PARAM_FS:
577d936e666SJohn Youn 		if (fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED)
578d936e666SJohn Youn 			valid = 1;
579d936e666SJohn Youn 		break;
580d936e666SJohn Youn 	case DWC2_PHY_TYPE_PARAM_UTMI:
581d936e666SJohn Youn 		if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
582d936e666SJohn Youn 		    (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
583d936e666SJohn Youn 			valid = 1;
584d936e666SJohn Youn 		break;
585d936e666SJohn Youn 	case DWC2_PHY_TYPE_PARAM_ULPI:
586d936e666SJohn Youn 		if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
587d936e666SJohn Youn 		    (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
588d936e666SJohn Youn 			valid = 1;
589d936e666SJohn Youn 		break;
590d936e666SJohn Youn 	default:
591d936e666SJohn Youn 		break;
592d936e666SJohn Youn 	}
593d936e666SJohn Youn 
594d936e666SJohn Youn 	if (!valid)
595d936e666SJohn Youn 		dwc2_set_param_phy_type(hsotg);
596d936e666SJohn Youn }
597d936e666SJohn Youn 
598d936e666SJohn Youn static void dwc2_check_param_speed(struct dwc2_hsotg *hsotg)
599d936e666SJohn Youn {
600d936e666SJohn Youn 	int valid = 1;
601d936e666SJohn Youn 	int phy_type = hsotg->params.phy_type;
602d936e666SJohn Youn 	int speed = hsotg->params.speed;
603d936e666SJohn Youn 
604d936e666SJohn Youn 	switch (speed) {
605d936e666SJohn Youn 	case DWC2_SPEED_PARAM_HIGH:
606d936e666SJohn Youn 		if ((hsotg->params.speed == DWC2_SPEED_PARAM_HIGH) &&
607d936e666SJohn Youn 		    (phy_type == DWC2_PHY_TYPE_PARAM_FS))
608d936e666SJohn Youn 			valid = 0;
609d936e666SJohn Youn 		break;
610d936e666SJohn Youn 	case DWC2_SPEED_PARAM_FULL:
611d936e666SJohn Youn 	case DWC2_SPEED_PARAM_LOW:
612d936e666SJohn Youn 		break;
613d936e666SJohn Youn 	default:
614d936e666SJohn Youn 		valid = 0;
615d936e666SJohn Youn 		break;
616d936e666SJohn Youn 	}
617d936e666SJohn Youn 
618d936e666SJohn Youn 	if (!valid)
619d936e666SJohn Youn 		dwc2_set_param_speed(hsotg);
620d936e666SJohn Youn }
621d936e666SJohn Youn 
622d936e666SJohn Youn static void dwc2_check_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
623d936e666SJohn Youn {
624d936e666SJohn Youn 	int valid = 0;
625d936e666SJohn Youn 	int param = hsotg->params.phy_utmi_width;
626d936e666SJohn Youn 	int width = hsotg->hw_params.utmi_phy_data_width;
627d936e666SJohn Youn 
628d936e666SJohn Youn 	switch (width) {
629d936e666SJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8:
630d936e666SJohn Youn 		valid = (param == 8);
631d936e666SJohn Youn 		break;
632d936e666SJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_16:
633d936e666SJohn Youn 		valid = (param == 16);
634d936e666SJohn Youn 		break;
635d936e666SJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16:
636d936e666SJohn Youn 		valid = (param == 8 || param == 16);
637d936e666SJohn Youn 		break;
638d936e666SJohn Youn 	}
639d936e666SJohn Youn 
640d936e666SJohn Youn 	if (!valid)
641d936e666SJohn Youn 		dwc2_set_param_phy_utmi_width(hsotg);
642d936e666SJohn Youn }
643d936e666SJohn Youn 
644631a2310SVardan Mikayelyan static void dwc2_check_param_power_down(struct dwc2_hsotg *hsotg)
645631a2310SVardan Mikayelyan {
646631a2310SVardan Mikayelyan 	int param = hsotg->params.power_down;
647631a2310SVardan Mikayelyan 
648631a2310SVardan Mikayelyan 	switch (param) {
649631a2310SVardan Mikayelyan 	case DWC2_POWER_DOWN_PARAM_NONE:
650631a2310SVardan Mikayelyan 		break;
651631a2310SVardan Mikayelyan 	case DWC2_POWER_DOWN_PARAM_PARTIAL:
652631a2310SVardan Mikayelyan 		if (hsotg->hw_params.power_optimized)
653631a2310SVardan Mikayelyan 			break;
654631a2310SVardan Mikayelyan 		dev_dbg(hsotg->dev,
655631a2310SVardan Mikayelyan 			"Partial power down isn't supported by HW\n");
656631a2310SVardan Mikayelyan 		param = DWC2_POWER_DOWN_PARAM_NONE;
657631a2310SVardan Mikayelyan 		break;
658631a2310SVardan Mikayelyan 	case DWC2_POWER_DOWN_PARAM_HIBERNATION:
659631a2310SVardan Mikayelyan 		if (hsotg->hw_params.hibernation)
660631a2310SVardan Mikayelyan 			break;
661631a2310SVardan Mikayelyan 		dev_dbg(hsotg->dev,
662631a2310SVardan Mikayelyan 			"Hibernation isn't supported by HW\n");
663631a2310SVardan Mikayelyan 		param = DWC2_POWER_DOWN_PARAM_NONE;
664631a2310SVardan Mikayelyan 		break;
665631a2310SVardan Mikayelyan 	default:
666631a2310SVardan Mikayelyan 		dev_err(hsotg->dev,
667631a2310SVardan Mikayelyan 			"%s: Invalid parameter power_down=%d\n",
668631a2310SVardan Mikayelyan 			__func__, param);
669631a2310SVardan Mikayelyan 		param = DWC2_POWER_DOWN_PARAM_NONE;
670631a2310SVardan Mikayelyan 		break;
671631a2310SVardan Mikayelyan 	}
672631a2310SVardan Mikayelyan 
673631a2310SVardan Mikayelyan 	hsotg->params.power_down = param;
674631a2310SVardan Mikayelyan }
675631a2310SVardan Mikayelyan 
6763c6aea73SSevak Arakelyan static void dwc2_check_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
6773c6aea73SSevak Arakelyan {
6783c6aea73SSevak Arakelyan 	int fifo_count;
6793c6aea73SSevak Arakelyan 	int fifo;
6803c6aea73SSevak Arakelyan 	int min;
6813c6aea73SSevak Arakelyan 	u32 total = 0;
6823c6aea73SSevak Arakelyan 	u32 dptxfszn;
6833c6aea73SSevak Arakelyan 
6843c6aea73SSevak Arakelyan 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
6853c6aea73SSevak Arakelyan 	min = hsotg->hw_params.en_multiple_tx_fifo ? 16 : 4;
6863c6aea73SSevak Arakelyan 
6873c6aea73SSevak Arakelyan 	for (fifo = 1; fifo <= fifo_count; fifo++)
6883c6aea73SSevak Arakelyan 		total += hsotg->params.g_tx_fifo_size[fifo];
6893c6aea73SSevak Arakelyan 
6903c6aea73SSevak Arakelyan 	if (total > dwc2_hsotg_tx_fifo_total_depth(hsotg) || !total) {
6913c6aea73SSevak Arakelyan 		dev_warn(hsotg->dev, "%s: Invalid parameter g-tx-fifo-size, setting to default average\n",
6923c6aea73SSevak Arakelyan 			 __func__);
6933c6aea73SSevak Arakelyan 		dwc2_set_param_tx_fifo_sizes(hsotg);
6943c6aea73SSevak Arakelyan 	}
6953c6aea73SSevak Arakelyan 
6963c6aea73SSevak Arakelyan 	for (fifo = 1; fifo <= fifo_count; fifo++) {
6979273083aSMinas Harutyunyan 		dptxfszn = hsotg->hw_params.g_tx_fifo_size[fifo];
6983c6aea73SSevak Arakelyan 
6993c6aea73SSevak Arakelyan 		if (hsotg->params.g_tx_fifo_size[fifo] < min ||
7003c6aea73SSevak Arakelyan 		    hsotg->params.g_tx_fifo_size[fifo] >  dptxfszn) {
7013c6aea73SSevak Arakelyan 			dev_warn(hsotg->dev, "%s: Invalid parameter g_tx_fifo_size[%d]=%d\n",
7023c6aea73SSevak Arakelyan 				 __func__, fifo,
7033c6aea73SSevak Arakelyan 				 hsotg->params.g_tx_fifo_size[fifo]);
7043c6aea73SSevak Arakelyan 			hsotg->params.g_tx_fifo_size[fifo] = dptxfszn;
7053c6aea73SSevak Arakelyan 		}
7063c6aea73SSevak Arakelyan 	}
7073c6aea73SSevak Arakelyan }
7083c6aea73SSevak Arakelyan 
709d936e666SJohn Youn #define CHECK_RANGE(_param, _min, _max, _def) do {			\
71047265c06SGrigor Tovmasyan 		if ((int)(hsotg->params._param) < (_min) ||		\
711d936e666SJohn Youn 		    (hsotg->params._param) > (_max)) {			\
712d936e666SJohn Youn 			dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
713d936e666SJohn Youn 				 __func__, #_param, hsotg->params._param); \
714d936e666SJohn Youn 			hsotg->params._param = (_def);			\
715d936e666SJohn Youn 		}							\
716d936e666SJohn Youn 	} while (0)
717d936e666SJohn Youn 
718d936e666SJohn Youn #define CHECK_BOOL(_param, _check) do {					\
719d936e666SJohn Youn 		if (hsotg->params._param && !(_check)) {		\
720d936e666SJohn Youn 			dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
721d936e666SJohn Youn 				 __func__, #_param, hsotg->params._param); \
722d936e666SJohn Youn 			hsotg->params._param = false;			\
723d936e666SJohn Youn 		}							\
724d936e666SJohn Youn 	} while (0)
725d936e666SJohn Youn 
726d936e666SJohn Youn static void dwc2_check_params(struct dwc2_hsotg *hsotg)
727d936e666SJohn Youn {
728d936e666SJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
729d936e666SJohn Youn 	struct dwc2_core_params *p = &hsotg->params;
730d936e666SJohn Youn 	bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
731d936e666SJohn Youn 
732d936e666SJohn Youn 	dwc2_check_param_otg_cap(hsotg);
733d936e666SJohn Youn 	dwc2_check_param_phy_type(hsotg);
734d936e666SJohn Youn 	dwc2_check_param_speed(hsotg);
735d936e666SJohn Youn 	dwc2_check_param_phy_utmi_width(hsotg);
736631a2310SVardan Mikayelyan 	dwc2_check_param_power_down(hsotg);
737d936e666SJohn Youn 	CHECK_BOOL(enable_dynamic_fifo, hw->enable_dynamic_fifo);
738d936e666SJohn Youn 	CHECK_BOOL(en_multiple_tx_fifo, hw->en_multiple_tx_fifo);
739d936e666SJohn Youn 	CHECK_BOOL(i2c_enable, hw->i2c_enable);
740b43ebc96SGrigor Tovmasyan 	CHECK_BOOL(ipg_isoc_en, hw->ipg_isoc_en);
74166e77a24SRazmik Karapetyan 	CHECK_BOOL(acg_enable, hw->acg_enable);
742d936e666SJohn Youn 	CHECK_BOOL(reload_ctl, (hsotg->hw_params.snpsid > DWC2_CORE_REV_2_92a));
7436f80b6deSSevak Arakelyan 	CHECK_BOOL(lpm, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_80a));
7446f80b6deSSevak Arakelyan 	CHECK_BOOL(lpm, hw->lpm_mode);
7456f80b6deSSevak Arakelyan 	CHECK_BOOL(lpm_clock_gating, hsotg->params.lpm);
7466f80b6deSSevak Arakelyan 	CHECK_BOOL(besl, hsotg->params.lpm);
7476f80b6deSSevak Arakelyan 	CHECK_BOOL(besl, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_3_00a));
7486f80b6deSSevak Arakelyan 	CHECK_BOOL(hird_threshold_en, hsotg->params.lpm);
7496f80b6deSSevak Arakelyan 	CHECK_RANGE(hird_threshold, 0, hsotg->params.besl ? 12 : 7, 0);
750ca531bc2SGrigor Tovmasyan 	CHECK_BOOL(service_interval, hw->service_interval_mode);
751d936e666SJohn Youn 	CHECK_RANGE(max_packet_count,
752d936e666SJohn Youn 		    15, hw->max_packet_count,
753d936e666SJohn Youn 		    hw->max_packet_count);
754d936e666SJohn Youn 	CHECK_RANGE(max_transfer_size,
755d936e666SJohn Youn 		    2047, hw->max_transfer_size,
756d936e666SJohn Youn 		    hw->max_transfer_size);
757d936e666SJohn Youn 
758d936e666SJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
759d936e666SJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
760d936e666SJohn Youn 		CHECK_BOOL(host_dma, dma_capable);
761d936e666SJohn Youn 		CHECK_BOOL(dma_desc_enable, p->host_dma);
762d936e666SJohn Youn 		CHECK_BOOL(dma_desc_fs_enable, p->dma_desc_enable);
763d936e666SJohn Youn 		CHECK_BOOL(host_ls_low_power_phy_clk,
764d936e666SJohn Youn 			   p->phy_type == DWC2_PHY_TYPE_PARAM_FS);
765d936e666SJohn Youn 		CHECK_RANGE(host_channels,
766d936e666SJohn Youn 			    1, hw->host_channels,
767d936e666SJohn Youn 			    hw->host_channels);
768d936e666SJohn Youn 		CHECK_RANGE(host_rx_fifo_size,
769d936e666SJohn Youn 			    16, hw->rx_fifo_size,
770d936e666SJohn Youn 			    hw->rx_fifo_size);
771d936e666SJohn Youn 		CHECK_RANGE(host_nperio_tx_fifo_size,
772d936e666SJohn Youn 			    16, hw->host_nperio_tx_fifo_size,
773d936e666SJohn Youn 			    hw->host_nperio_tx_fifo_size);
774d936e666SJohn Youn 		CHECK_RANGE(host_perio_tx_fifo_size,
775d936e666SJohn Youn 			    16, hw->host_perio_tx_fifo_size,
776d936e666SJohn Youn 			    hw->host_perio_tx_fifo_size);
777d936e666SJohn Youn 	}
778d936e666SJohn Youn 
779d936e666SJohn Youn 	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
780d936e666SJohn Youn 	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
781d936e666SJohn Youn 		CHECK_BOOL(g_dma, dma_capable);
782d936e666SJohn Youn 		CHECK_BOOL(g_dma_desc, (p->g_dma && hw->dma_desc_enable));
783d936e666SJohn Youn 		CHECK_RANGE(g_rx_fifo_size,
784d936e666SJohn Youn 			    16, hw->rx_fifo_size,
785d936e666SJohn Youn 			    hw->rx_fifo_size);
786d936e666SJohn Youn 		CHECK_RANGE(g_np_tx_fifo_size,
787d936e666SJohn Youn 			    16, hw->dev_nperio_tx_fifo_size,
788d936e666SJohn Youn 			    hw->dev_nperio_tx_fifo_size);
7893c6aea73SSevak Arakelyan 		dwc2_check_param_tx_fifo_sizes(hsotg);
790d936e666SJohn Youn 	}
791d936e666SJohn Youn }
792d936e666SJohn Youn 
793323230efSJohn Youn /*
794323230efSJohn Youn  * Gets host hardware parameters. Forces host mode if not currently in
795323230efSJohn Youn  * host mode. Should be called immediately after a core soft reset in
796323230efSJohn Youn  * order to get the reset values.
797323230efSJohn Youn  */
798323230efSJohn Youn static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg)
799323230efSJohn Youn {
800323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
801323230efSJohn Youn 	u32 gnptxfsiz;
802323230efSJohn Youn 	u32 hptxfsiz;
803323230efSJohn Youn 
804323230efSJohn Youn 	if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
805323230efSJohn Youn 		return;
806323230efSJohn Youn 
80713b1f8e2SVardan Mikayelyan 	dwc2_force_mode(hsotg, true);
808323230efSJohn Youn 
809f25c42b8SGevorg Sahakyan 	gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
810f25c42b8SGevorg Sahakyan 	hptxfsiz = dwc2_readl(hsotg, HPTXFSIZ);
811323230efSJohn Youn 
812323230efSJohn Youn 	hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
813323230efSJohn Youn 				       FIFOSIZE_DEPTH_SHIFT;
814323230efSJohn Youn 	hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >>
815323230efSJohn Youn 				      FIFOSIZE_DEPTH_SHIFT;
816323230efSJohn Youn }
817323230efSJohn Youn 
818323230efSJohn Youn /*
819323230efSJohn Youn  * Gets device hardware parameters. Forces device mode if not
820323230efSJohn Youn  * currently in device mode. Should be called immediately after a core
821323230efSJohn Youn  * soft reset in order to get the reset values.
822323230efSJohn Youn  */
823323230efSJohn Youn static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg)
824323230efSJohn Youn {
825323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
826323230efSJohn Youn 	u32 gnptxfsiz;
8279273083aSMinas Harutyunyan 	int fifo, fifo_count;
828323230efSJohn Youn 
829323230efSJohn Youn 	if (hsotg->dr_mode == USB_DR_MODE_HOST)
830323230efSJohn Youn 		return;
831323230efSJohn Youn 
83213b1f8e2SVardan Mikayelyan 	dwc2_force_mode(hsotg, false);
833323230efSJohn Youn 
834f25c42b8SGevorg Sahakyan 	gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
835323230efSJohn Youn 
8369273083aSMinas Harutyunyan 	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
8379273083aSMinas Harutyunyan 
8389273083aSMinas Harutyunyan 	for (fifo = 1; fifo <= fifo_count; fifo++) {
8399273083aSMinas Harutyunyan 		hw->g_tx_fifo_size[fifo] =
840f25c42b8SGevorg Sahakyan 			(dwc2_readl(hsotg, DPTXFSIZN(fifo)) &
8419273083aSMinas Harutyunyan 			 FIFOSIZE_DEPTH_MASK) >> FIFOSIZE_DEPTH_SHIFT;
8429273083aSMinas Harutyunyan 	}
8439273083aSMinas Harutyunyan 
844323230efSJohn Youn 	hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
845323230efSJohn Youn 				       FIFOSIZE_DEPTH_SHIFT;
846323230efSJohn Youn }
847323230efSJohn Youn 
848323230efSJohn Youn /**
849bd37fbd5SLee Jones  * dwc2_get_hwparams() - During device initialization, read various hardware
850bd37fbd5SLee Jones  *                       configuration registers and interpret the contents.
8516fb914d7SGrigor Tovmasyan  *
8526fb914d7SGrigor Tovmasyan  * @hsotg: Programming view of the DWC_otg controller
8536fb914d7SGrigor Tovmasyan  *
854323230efSJohn Youn  */
855323230efSJohn Youn int dwc2_get_hwparams(struct dwc2_hsotg *hsotg)
856323230efSJohn Youn {
857323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
858323230efSJohn Youn 	unsigned int width;
859323230efSJohn Youn 	u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4;
860323230efSJohn Youn 	u32 grxfsiz;
861323230efSJohn Youn 
862f25c42b8SGevorg Sahakyan 	hwcfg1 = dwc2_readl(hsotg, GHWCFG1);
863f25c42b8SGevorg Sahakyan 	hwcfg2 = dwc2_readl(hsotg, GHWCFG2);
864f25c42b8SGevorg Sahakyan 	hwcfg3 = dwc2_readl(hsotg, GHWCFG3);
865f25c42b8SGevorg Sahakyan 	hwcfg4 = dwc2_readl(hsotg, GHWCFG4);
866f25c42b8SGevorg Sahakyan 	grxfsiz = dwc2_readl(hsotg, GRXFSIZ);
867323230efSJohn Youn 
868323230efSJohn Youn 	/* hwcfg1 */
869323230efSJohn Youn 	hw->dev_ep_dirs = hwcfg1;
870323230efSJohn Youn 
871323230efSJohn Youn 	/* hwcfg2 */
872323230efSJohn Youn 	hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >>
873323230efSJohn Youn 		      GHWCFG2_OP_MODE_SHIFT;
874323230efSJohn Youn 	hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >>
875323230efSJohn Youn 		   GHWCFG2_ARCHITECTURE_SHIFT;
876323230efSJohn Youn 	hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO);
877323230efSJohn Youn 	hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >>
878323230efSJohn Youn 				GHWCFG2_NUM_HOST_CHAN_SHIFT);
879323230efSJohn Youn 	hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >>
880323230efSJohn Youn 			  GHWCFG2_HS_PHY_TYPE_SHIFT;
881323230efSJohn Youn 	hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >>
882323230efSJohn Youn 			  GHWCFG2_FS_PHY_TYPE_SHIFT;
883323230efSJohn Youn 	hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >>
884323230efSJohn Youn 			 GHWCFG2_NUM_DEV_EP_SHIFT;
885323230efSJohn Youn 	hw->nperio_tx_q_depth =
886323230efSJohn Youn 		(hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >>
887323230efSJohn Youn 		GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1;
888323230efSJohn Youn 	hw->host_perio_tx_q_depth =
889323230efSJohn Youn 		(hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >>
890323230efSJohn Youn 		GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1;
891323230efSJohn Youn 	hw->dev_token_q_depth =
892323230efSJohn Youn 		(hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >>
893323230efSJohn Youn 		GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT;
894323230efSJohn Youn 
895323230efSJohn Youn 	/* hwcfg3 */
896323230efSJohn Youn 	width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >>
897323230efSJohn Youn 		GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT;
898323230efSJohn Youn 	hw->max_transfer_size = (1 << (width + 11)) - 1;
899323230efSJohn Youn 	width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >>
900323230efSJohn Youn 		GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT;
901323230efSJohn Youn 	hw->max_packet_count = (1 << (width + 4)) - 1;
902323230efSJohn Youn 	hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C);
903323230efSJohn Youn 	hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >>
904323230efSJohn Youn 			      GHWCFG3_DFIFO_DEPTH_SHIFT;
9056f80b6deSSevak Arakelyan 	hw->lpm_mode = !!(hwcfg3 & GHWCFG3_OTG_LPM_EN);
906323230efSJohn Youn 
907323230efSJohn Youn 	/* hwcfg4 */
908323230efSJohn Youn 	hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN);
909323230efSJohn Youn 	hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >>
910323230efSJohn Youn 				  GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT;
9119273083aSMinas Harutyunyan 	hw->num_dev_in_eps = (hwcfg4 & GHWCFG4_NUM_IN_EPS_MASK) >>
9129273083aSMinas Harutyunyan 			     GHWCFG4_NUM_IN_EPS_SHIFT;
913323230efSJohn Youn 	hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA);
914323230efSJohn Youn 	hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ);
915631a2310SVardan Mikayelyan 	hw->hibernation = !!(hwcfg4 & GHWCFG4_HIBER);
916323230efSJohn Youn 	hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >>
917323230efSJohn Youn 				  GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT;
91866e77a24SRazmik Karapetyan 	hw->acg_enable = !!(hwcfg4 & GHWCFG4_ACG_SUPPORTED);
919b43ebc96SGrigor Tovmasyan 	hw->ipg_isoc_en = !!(hwcfg4 & GHWCFG4_IPG_ISOC_SUPPORTED);
920ca531bc2SGrigor Tovmasyan 	hw->service_interval_mode = !!(hwcfg4 &
921ca531bc2SGrigor Tovmasyan 				       GHWCFG4_SERVICE_INTERVAL_SUPPORTED);
922323230efSJohn Youn 
923323230efSJohn Youn 	/* fifo sizes */
924d1531319SJohn Youn 	hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >>
925323230efSJohn Youn 				GRXFSIZ_DEPTH_SHIFT;
9269273083aSMinas Harutyunyan 	/*
9279273083aSMinas Harutyunyan 	 * Host specific hardware parameters. Reading these parameters
9289273083aSMinas Harutyunyan 	 * requires the controller to be in host mode. The mode will
9299273083aSMinas Harutyunyan 	 * be forced, if necessary, to read these values.
9309273083aSMinas Harutyunyan 	 */
9319273083aSMinas Harutyunyan 	dwc2_get_host_hwparams(hsotg);
9329273083aSMinas Harutyunyan 	dwc2_get_dev_hwparams(hsotg);
933323230efSJohn Youn 
934323230efSJohn Youn 	return 0;
935323230efSJohn Youn }
936323230efSJohn Youn 
9372e5db2c0SJeremy Linton typedef void (*set_params_cb)(struct dwc2_hsotg *data);
9382e5db2c0SJeremy Linton 
939334bbd4eSJohn Youn int dwc2_init_params(struct dwc2_hsotg *hsotg)
940334bbd4eSJohn Youn {
9417de1debcSJohn Youn 	const struct of_device_id *match;
9422e5db2c0SJeremy Linton 	set_params_cb set_params;
9437de1debcSJohn Youn 
944245977c9SJohn Youn 	dwc2_set_default_params(hsotg);
945f9f93cbbSJohn Youn 	dwc2_get_device_properties(hsotg);
946334bbd4eSJohn Youn 
9477de1debcSJohn Youn 	match = of_match_device(dwc2_of_match_table, hsotg->dev);
9487de1debcSJohn Youn 	if (match && match->data) {
9497de1debcSJohn Youn 		set_params = match->data;
9507de1debcSJohn Youn 		set_params(hsotg);
9512e5db2c0SJeremy Linton 	} else {
9522e5db2c0SJeremy Linton 		const struct acpi_device_id *amatch;
9532e5db2c0SJeremy Linton 
9542e5db2c0SJeremy Linton 		amatch = acpi_match_device(dwc2_acpi_match, hsotg->dev);
9552e5db2c0SJeremy Linton 		if (amatch && amatch->driver_data) {
9562e5db2c0SJeremy Linton 			set_params = (set_params_cb)amatch->driver_data;
9572e5db2c0SJeremy Linton 			set_params(hsotg);
9582e5db2c0SJeremy Linton 		}
9597de1debcSJohn Youn 	}
9607de1debcSJohn Youn 
961d936e666SJohn Youn 	dwc2_check_params(hsotg);
962d936e666SJohn Youn 
963334bbd4eSJohn Youn 	return 0;
964334bbd4eSJohn Youn }
965