1323230efSJohn Youn /* 2323230efSJohn Youn * Copyright (C) 2004-2016 Synopsys, Inc. 3323230efSJohn Youn * 4323230efSJohn Youn * Redistribution and use in source and binary forms, with or without 5323230efSJohn Youn * modification, are permitted provided that the following conditions 6323230efSJohn Youn * are met: 7323230efSJohn Youn * 1. Redistributions of source code must retain the above copyright 8323230efSJohn Youn * notice, this list of conditions, and the following disclaimer, 9323230efSJohn Youn * without modification. 10323230efSJohn Youn * 2. Redistributions in binary form must reproduce the above copyright 11323230efSJohn Youn * notice, this list of conditions and the following disclaimer in the 12323230efSJohn Youn * documentation and/or other materials provided with the distribution. 13323230efSJohn Youn * 3. The names of the above-listed copyright holders may not be used 14323230efSJohn Youn * to endorse or promote products derived from this software without 15323230efSJohn Youn * specific prior written permission. 16323230efSJohn Youn * 17323230efSJohn Youn * ALTERNATIVELY, this software may be distributed under the terms of the 18323230efSJohn Youn * GNU General Public License ("GPL") as published by the Free Software 19323230efSJohn Youn * Foundation; either version 2 of the License, or (at your option) any 20323230efSJohn Youn * later version. 21323230efSJohn Youn * 22323230efSJohn Youn * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS 23323230efSJohn Youn * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, 24323230efSJohn Youn * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 25323230efSJohn Youn * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR 26323230efSJohn Youn * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, 27323230efSJohn Youn * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 28323230efSJohn Youn * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR 29323230efSJohn Youn * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF 30323230efSJohn Youn * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING 31323230efSJohn Youn * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 32323230efSJohn Youn * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 33323230efSJohn Youn */ 34323230efSJohn Youn 35323230efSJohn Youn #include <linux/kernel.h> 36323230efSJohn Youn #include <linux/module.h> 37323230efSJohn Youn #include <linux/of_device.h> 38323230efSJohn Youn 39323230efSJohn Youn #include "core.h" 40323230efSJohn Youn 41*7de1debcSJohn Youn static void dwc2_set_bcm_params(struct dwc2_hsotg *hsotg) 42*7de1debcSJohn Youn { 43*7de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 44323230efSJohn Youn 45*7de1debcSJohn Youn p->otg_cap = DWC2_CAP_PARAM_HNP_SRP_CAPABLE; 46*7de1debcSJohn Youn p->speed = DWC2_SPEED_PARAM_HIGH; 47*7de1debcSJohn Youn p->host_rx_fifo_size = 774; 48*7de1debcSJohn Youn p->host_nperio_tx_fifo_size = 256; 49*7de1debcSJohn Youn p->host_perio_tx_fifo_size = 512; 50*7de1debcSJohn Youn p->max_transfer_size = 65535; 51*7de1debcSJohn Youn p->max_packet_count = 511; 52*7de1debcSJohn Youn p->host_channels = 8; 53*7de1debcSJohn Youn p->phy_type = 1; 54*7de1debcSJohn Youn p->phy_utmi_width = 8; 55*7de1debcSJohn Youn p->i2c_enable = false; 56*7de1debcSJohn Youn p->host_ls_low_power_phy_clk = 0; 57*7de1debcSJohn Youn p->reload_ctl = false; 58*7de1debcSJohn Youn p->ahbcfg = 0x10; 59*7de1debcSJohn Youn p->uframe_sched = false; 60*7de1debcSJohn Youn } 61323230efSJohn Youn 62*7de1debcSJohn Youn static void dwc2_set_his_params(struct dwc2_hsotg *hsotg) 63*7de1debcSJohn Youn { 64*7de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 65323230efSJohn Youn 66*7de1debcSJohn Youn p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE; 67*7de1debcSJohn Youn p->speed = DWC2_SPEED_PARAM_HIGH; 68*7de1debcSJohn Youn p->host_rx_fifo_size = 512; 69*7de1debcSJohn Youn p->host_nperio_tx_fifo_size = 512; 70*7de1debcSJohn Youn p->host_perio_tx_fifo_size = 512; 71*7de1debcSJohn Youn p->max_transfer_size = 65535; 72*7de1debcSJohn Youn p->max_packet_count = 511; 73*7de1debcSJohn Youn p->host_channels = 16; 74*7de1debcSJohn Youn p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI; 75*7de1debcSJohn Youn p->phy_utmi_width = 8; 76*7de1debcSJohn Youn p->i2c_enable = false; 77*7de1debcSJohn Youn p->host_ls_low_power_phy_clk = 0; 78*7de1debcSJohn Youn p->reload_ctl = false; 79*7de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << 80*7de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 81*7de1debcSJohn Youn p->uframe_sched = false; 82*7de1debcSJohn Youn } 83323230efSJohn Youn 84*7de1debcSJohn Youn static void dwc2_set_rk_params(struct dwc2_hsotg *hsotg) 85*7de1debcSJohn Youn { 86*7de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 87*7de1debcSJohn Youn 88*7de1debcSJohn Youn p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE; 89*7de1debcSJohn Youn p->host_rx_fifo_size = 525; 90*7de1debcSJohn Youn p->host_nperio_tx_fifo_size = 128; 91*7de1debcSJohn Youn p->host_perio_tx_fifo_size = 256; 92*7de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << 93*7de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 94*7de1debcSJohn Youn } 95*7de1debcSJohn Youn 96*7de1debcSJohn Youn static void dwc2_set_ltq_params(struct dwc2_hsotg *hsotg) 97*7de1debcSJohn Youn { 98*7de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 99*7de1debcSJohn Youn 100*7de1debcSJohn Youn p->otg_cap = 2; 101*7de1debcSJohn Youn p->host_rx_fifo_size = 288; 102*7de1debcSJohn Youn p->host_nperio_tx_fifo_size = 128; 103*7de1debcSJohn Youn p->host_perio_tx_fifo_size = 96; 104*7de1debcSJohn Youn p->max_transfer_size = 65535; 105*7de1debcSJohn Youn p->max_packet_count = 511; 106*7de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << 107*7de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 108*7de1debcSJohn Youn } 109*7de1debcSJohn Youn 110*7de1debcSJohn Youn static void dwc2_set_amlogic_params(struct dwc2_hsotg *hsotg) 111*7de1debcSJohn Youn { 112*7de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 113*7de1debcSJohn Youn 114*7de1debcSJohn Youn p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE; 115*7de1debcSJohn Youn p->speed = DWC2_SPEED_PARAM_HIGH; 116*7de1debcSJohn Youn p->host_rx_fifo_size = 512; 117*7de1debcSJohn Youn p->host_nperio_tx_fifo_size = 500; 118*7de1debcSJohn Youn p->host_perio_tx_fifo_size = 500; 119*7de1debcSJohn Youn p->host_channels = 16; 120*7de1debcSJohn Youn p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI; 121*7de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR8 << 122*7de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 123*7de1debcSJohn Youn p->uframe_sched = false; 124*7de1debcSJohn Youn } 125*7de1debcSJohn Youn 126*7de1debcSJohn Youn static void dwc2_set_amcc_params(struct dwc2_hsotg *hsotg) 127*7de1debcSJohn Youn { 128*7de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 129*7de1debcSJohn Youn 130*7de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT; 131*7de1debcSJohn Youn } 132323230efSJohn Youn 133323230efSJohn Youn const struct of_device_id dwc2_of_match_table[] = { 134*7de1debcSJohn Youn { .compatible = "brcm,bcm2835-usb", .data = dwc2_set_bcm_params }, 135*7de1debcSJohn Youn { .compatible = "hisilicon,hi6220-usb", .data = dwc2_set_his_params }, 136*7de1debcSJohn Youn { .compatible = "rockchip,rk3066-usb", .data = dwc2_set_rk_params }, 137*7de1debcSJohn Youn { .compatible = "lantiq,arx100-usb", .data = dwc2_set_ltq_params }, 138*7de1debcSJohn Youn { .compatible = "lantiq,xrx200-usb", .data = dwc2_set_ltq_params }, 139*7de1debcSJohn Youn { .compatible = "snps,dwc2" }, 140*7de1debcSJohn Youn { .compatible = "samsung,s3c6400-hsotg" }, 141*7de1debcSJohn Youn { .compatible = "amlogic,meson8b-usb", 142*7de1debcSJohn Youn .data = dwc2_set_amlogic_params }, 143*7de1debcSJohn Youn { .compatible = "amlogic,meson-gxbb-usb", 144*7de1debcSJohn Youn .data = dwc2_set_amlogic_params }, 145*7de1debcSJohn Youn { .compatible = "amcc,dwc-otg", .data = dwc2_set_amcc_params }, 146323230efSJohn Youn {}, 147323230efSJohn Youn }; 148323230efSJohn Youn MODULE_DEVICE_TABLE(of, dwc2_of_match_table); 149323230efSJohn Youn 150245977c9SJohn Youn static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg) 15105ee799fSJohn Youn { 152245977c9SJohn Youn u8 val; 15305ee799fSJohn Youn 154323230efSJohn Youn switch (hsotg->hw_params.op_mode) { 155323230efSJohn Youn case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE: 156323230efSJohn Youn val = DWC2_CAP_PARAM_HNP_SRP_CAPABLE; 157323230efSJohn Youn break; 158323230efSJohn Youn case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE: 159323230efSJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE: 160323230efSJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST: 161323230efSJohn Youn val = DWC2_CAP_PARAM_SRP_ONLY_CAPABLE; 162323230efSJohn Youn break; 163323230efSJohn Youn default: 164323230efSJohn Youn val = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE; 165323230efSJohn Youn break; 166323230efSJohn Youn } 167323230efSJohn Youn 168bea8e86cSJohn Youn hsotg->params.otg_cap = val; 169323230efSJohn Youn } 170323230efSJohn Youn 171245977c9SJohn Youn static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg) 172323230efSJohn Youn { 173245977c9SJohn Youn int val; 174245977c9SJohn Youn u32 hs_phy_type = hsotg->hw_params.hs_phy_type; 175323230efSJohn Youn 176323230efSJohn Youn val = DWC2_PHY_TYPE_PARAM_FS; 177323230efSJohn Youn if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) { 178323230efSJohn Youn if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI || 179323230efSJohn Youn hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI) 180323230efSJohn Youn val = DWC2_PHY_TYPE_PARAM_UTMI; 181323230efSJohn Youn else 182323230efSJohn Youn val = DWC2_PHY_TYPE_PARAM_ULPI; 183323230efSJohn Youn } 184245977c9SJohn Youn 185245977c9SJohn Youn if (dwc2_is_fs_iot(hsotg)) 186245977c9SJohn Youn hsotg->params.phy_type = DWC2_PHY_TYPE_PARAM_FS; 187323230efSJohn Youn 188bea8e86cSJohn Youn hsotg->params.phy_type = val; 189323230efSJohn Youn } 190323230efSJohn Youn 191245977c9SJohn Youn static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg) 192323230efSJohn Youn { 193245977c9SJohn Youn int val; 194323230efSJohn Youn 195245977c9SJohn Youn val = hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS ? 196323230efSJohn Youn DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH; 197245977c9SJohn Youn 198245977c9SJohn Youn if (dwc2_is_fs_iot(hsotg)) 199245977c9SJohn Youn val = DWC2_SPEED_PARAM_FULL; 200245977c9SJohn Youn 201245977c9SJohn Youn if (dwc2_is_hs_iot(hsotg)) 202245977c9SJohn Youn val = DWC2_SPEED_PARAM_HIGH; 203323230efSJohn Youn 204bea8e86cSJohn Youn hsotg->params.speed = val; 205323230efSJohn Youn } 206323230efSJohn Youn 207245977c9SJohn Youn static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg) 208323230efSJohn Youn { 209245977c9SJohn Youn int val; 210323230efSJohn Youn 211323230efSJohn Youn val = (hsotg->hw_params.utmi_phy_data_width == 212323230efSJohn Youn GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16; 213323230efSJohn Youn 214bea8e86cSJohn Youn hsotg->params.phy_utmi_width = val; 215323230efSJohn Youn } 216323230efSJohn Youn 21705ee799fSJohn Youn static void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg) 21805ee799fSJohn Youn { 21905ee799fSJohn Youn struct dwc2_core_params *p = &hsotg->params; 22005ee799fSJohn Youn u32 p_tx_fifo[] = DWC2_G_P_LEGACY_TX_FIFO_SIZE; 22105ee799fSJohn Youn 222245977c9SJohn Youn memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size)); 22305ee799fSJohn Youn memcpy(&p->g_tx_fifo_size[1], 22405ee799fSJohn Youn p_tx_fifo, 22505ee799fSJohn Youn sizeof(p_tx_fifo)); 2269962b62fSJohn Youn } 2279962b62fSJohn Youn 22805ee799fSJohn Youn /** 229245977c9SJohn Youn * dwc2_set_default_params() - Set all core parameters to their 230245977c9SJohn Youn * auto-detected default values. 231323230efSJohn Youn */ 232245977c9SJohn Youn static void dwc2_set_default_params(struct dwc2_hsotg *hsotg) 233323230efSJohn Youn { 23405ee799fSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 23505ee799fSJohn Youn struct dwc2_core_params *p = &hsotg->params; 2366b66ce51SJohn Youn bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH); 237323230efSJohn Youn 238245977c9SJohn Youn dwc2_set_param_otg_cap(hsotg); 239245977c9SJohn Youn dwc2_set_param_phy_type(hsotg); 240245977c9SJohn Youn dwc2_set_param_speed(hsotg); 241245977c9SJohn Youn dwc2_set_param_phy_utmi_width(hsotg); 242245977c9SJohn Youn p->phy_ulpi_ddr = false; 243245977c9SJohn Youn p->phy_ulpi_ext_vbus = false; 244245977c9SJohn Youn 245245977c9SJohn Youn p->enable_dynamic_fifo = hw->enable_dynamic_fifo; 246245977c9SJohn Youn p->en_multiple_tx_fifo = hw->en_multiple_tx_fifo; 247245977c9SJohn Youn p->i2c_enable = hw->i2c_enable; 248245977c9SJohn Youn p->ulpi_fs_ls = false; 249245977c9SJohn Youn p->ts_dline = false; 250245977c9SJohn Youn p->reload_ctl = (hw->snpsid >= DWC2_CORE_REV_2_92a); 251245977c9SJohn Youn p->uframe_sched = true; 252245977c9SJohn Youn p->external_id_pin_ctl = false; 253245977c9SJohn Youn p->hibernation = false; 254245977c9SJohn Youn p->max_packet_count = hw->max_packet_count; 255245977c9SJohn Youn p->max_transfer_size = hw->max_transfer_size; 256245977c9SJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR4 << GAHBCFG_HBSTLEN_SHIFT; 257245977c9SJohn Youn 2586b66ce51SJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_HOST) || 2596b66ce51SJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 260245977c9SJohn Youn p->host_dma = dma_capable; 261245977c9SJohn Youn p->dma_desc_enable = false; 262245977c9SJohn Youn p->dma_desc_fs_enable = false; 263245977c9SJohn Youn p->host_support_fs_ls_low_power = false; 264245977c9SJohn Youn p->host_ls_low_power_phy_clk = false; 265245977c9SJohn Youn p->host_channels = hw->host_channels; 266245977c9SJohn Youn p->host_rx_fifo_size = hw->rx_fifo_size; 267245977c9SJohn Youn p->host_nperio_tx_fifo_size = hw->host_nperio_tx_fifo_size; 268245977c9SJohn Youn p->host_perio_tx_fifo_size = hw->host_perio_tx_fifo_size; 2696b66ce51SJohn Youn } 2706b66ce51SJohn Youn 27105ee799fSJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) || 27205ee799fSJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 273245977c9SJohn Youn p->g_dma = dma_capable; 274245977c9SJohn Youn p->g_dma_desc = hw->dma_desc_enable; 27505ee799fSJohn Youn 27605ee799fSJohn Youn /* 27705ee799fSJohn Youn * The values for g_rx_fifo_size (2048) and 27805ee799fSJohn Youn * g_np_tx_fifo_size (1024) come from the legacy s3c 27905ee799fSJohn Youn * gadget driver. These defaults have been hard-coded 28005ee799fSJohn Youn * for some time so many platforms depend on these 28105ee799fSJohn Youn * values. Leave them as defaults for now and only 28205ee799fSJohn Youn * auto-detect if the hardware does not support the 28305ee799fSJohn Youn * default. 28405ee799fSJohn Youn */ 285245977c9SJohn Youn p->g_rx_fifo_size = 2048; 286245977c9SJohn Youn p->g_np_tx_fifo_size = 1024; 28705ee799fSJohn Youn dwc2_set_param_tx_fifo_sizes(hsotg); 28805ee799fSJohn Youn } 289323230efSJohn Youn } 290323230efSJohn Youn 291f9f93cbbSJohn Youn /** 292f9f93cbbSJohn Youn * dwc2_get_device_properties() - Read in device properties. 293f9f93cbbSJohn Youn * 294f9f93cbbSJohn Youn * Read in the device properties and adjust core parameters if needed. 295f9f93cbbSJohn Youn */ 296f9f93cbbSJohn Youn static void dwc2_get_device_properties(struct dwc2_hsotg *hsotg) 297f9f93cbbSJohn Youn { 298f9f93cbbSJohn Youn struct dwc2_core_params *p = &hsotg->params; 299f9f93cbbSJohn Youn int num; 300f9f93cbbSJohn Youn 301f9f93cbbSJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) || 302f9f93cbbSJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 303f9f93cbbSJohn Youn device_property_read_u32(hsotg->dev, "g-rx-fifo-size", 304f9f93cbbSJohn Youn &p->g_rx_fifo_size); 305f9f93cbbSJohn Youn 306f9f93cbbSJohn Youn device_property_read_u32(hsotg->dev, "g-np-tx-fifo-size", 307f9f93cbbSJohn Youn &p->g_np_tx_fifo_size); 308f9f93cbbSJohn Youn 309f9f93cbbSJohn Youn num = device_property_read_u32_array(hsotg->dev, 310f9f93cbbSJohn Youn "g-tx-fifo-size", 311f9f93cbbSJohn Youn NULL, 0); 312f9f93cbbSJohn Youn 313f9f93cbbSJohn Youn if (num > 0) { 314f9f93cbbSJohn Youn num = min(num, 15); 315f9f93cbbSJohn Youn memset(p->g_tx_fifo_size, 0, 316f9f93cbbSJohn Youn sizeof(p->g_tx_fifo_size)); 317f9f93cbbSJohn Youn device_property_read_u32_array(hsotg->dev, 318f9f93cbbSJohn Youn "g-tx-fifo-size", 319f9f93cbbSJohn Youn &p->g_tx_fifo_size[1], 320f9f93cbbSJohn Youn num); 321f9f93cbbSJohn Youn } 322f9f93cbbSJohn Youn } 323f9f93cbbSJohn Youn } 324f9f93cbbSJohn Youn 325d936e666SJohn Youn static void dwc2_check_param_otg_cap(struct dwc2_hsotg *hsotg) 326d936e666SJohn Youn { 327d936e666SJohn Youn int valid = 1; 328d936e666SJohn Youn 329d936e666SJohn Youn switch (hsotg->params.otg_cap) { 330d936e666SJohn Youn case DWC2_CAP_PARAM_HNP_SRP_CAPABLE: 331d936e666SJohn Youn if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE) 332d936e666SJohn Youn valid = 0; 333d936e666SJohn Youn break; 334d936e666SJohn Youn case DWC2_CAP_PARAM_SRP_ONLY_CAPABLE: 335d936e666SJohn Youn switch (hsotg->hw_params.op_mode) { 336d936e666SJohn Youn case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE: 337d936e666SJohn Youn case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE: 338d936e666SJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE: 339d936e666SJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST: 340d936e666SJohn Youn break; 341d936e666SJohn Youn default: 342d936e666SJohn Youn valid = 0; 343d936e666SJohn Youn break; 344d936e666SJohn Youn } 345d936e666SJohn Youn break; 346d936e666SJohn Youn case DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE: 347d936e666SJohn Youn /* always valid */ 348d936e666SJohn Youn break; 349d936e666SJohn Youn default: 350d936e666SJohn Youn valid = 0; 351d936e666SJohn Youn break; 352d936e666SJohn Youn } 353d936e666SJohn Youn 354d936e666SJohn Youn if (!valid) 355d936e666SJohn Youn dwc2_set_param_otg_cap(hsotg); 356d936e666SJohn Youn } 357d936e666SJohn Youn 358d936e666SJohn Youn static void dwc2_check_param_phy_type(struct dwc2_hsotg *hsotg) 359d936e666SJohn Youn { 360d936e666SJohn Youn int valid = 0; 361d936e666SJohn Youn u32 hs_phy_type; 362d936e666SJohn Youn u32 fs_phy_type; 363d936e666SJohn Youn 364d936e666SJohn Youn hs_phy_type = hsotg->hw_params.hs_phy_type; 365d936e666SJohn Youn fs_phy_type = hsotg->hw_params.fs_phy_type; 366d936e666SJohn Youn 367d936e666SJohn Youn switch (hsotg->params.phy_type) { 368d936e666SJohn Youn case DWC2_PHY_TYPE_PARAM_FS: 369d936e666SJohn Youn if (fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED) 370d936e666SJohn Youn valid = 1; 371d936e666SJohn Youn break; 372d936e666SJohn Youn case DWC2_PHY_TYPE_PARAM_UTMI: 373d936e666SJohn Youn if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) || 374d936e666SJohn Youn (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)) 375d936e666SJohn Youn valid = 1; 376d936e666SJohn Youn break; 377d936e666SJohn Youn case DWC2_PHY_TYPE_PARAM_ULPI: 378d936e666SJohn Youn if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) || 379d936e666SJohn Youn (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)) 380d936e666SJohn Youn valid = 1; 381d936e666SJohn Youn break; 382d936e666SJohn Youn default: 383d936e666SJohn Youn break; 384d936e666SJohn Youn } 385d936e666SJohn Youn 386d936e666SJohn Youn if (!valid) 387d936e666SJohn Youn dwc2_set_param_phy_type(hsotg); 388d936e666SJohn Youn } 389d936e666SJohn Youn 390d936e666SJohn Youn static void dwc2_check_param_speed(struct dwc2_hsotg *hsotg) 391d936e666SJohn Youn { 392d936e666SJohn Youn int valid = 1; 393d936e666SJohn Youn int phy_type = hsotg->params.phy_type; 394d936e666SJohn Youn int speed = hsotg->params.speed; 395d936e666SJohn Youn 396d936e666SJohn Youn switch (speed) { 397d936e666SJohn Youn case DWC2_SPEED_PARAM_HIGH: 398d936e666SJohn Youn if ((hsotg->params.speed == DWC2_SPEED_PARAM_HIGH) && 399d936e666SJohn Youn (phy_type == DWC2_PHY_TYPE_PARAM_FS)) 400d936e666SJohn Youn valid = 0; 401d936e666SJohn Youn break; 402d936e666SJohn Youn case DWC2_SPEED_PARAM_FULL: 403d936e666SJohn Youn case DWC2_SPEED_PARAM_LOW: 404d936e666SJohn Youn break; 405d936e666SJohn Youn default: 406d936e666SJohn Youn valid = 0; 407d936e666SJohn Youn break; 408d936e666SJohn Youn } 409d936e666SJohn Youn 410d936e666SJohn Youn if (!valid) 411d936e666SJohn Youn dwc2_set_param_speed(hsotg); 412d936e666SJohn Youn } 413d936e666SJohn Youn 414d936e666SJohn Youn static void dwc2_check_param_phy_utmi_width(struct dwc2_hsotg *hsotg) 415d936e666SJohn Youn { 416d936e666SJohn Youn int valid = 0; 417d936e666SJohn Youn int param = hsotg->params.phy_utmi_width; 418d936e666SJohn Youn int width = hsotg->hw_params.utmi_phy_data_width; 419d936e666SJohn Youn 420d936e666SJohn Youn switch (width) { 421d936e666SJohn Youn case GHWCFG4_UTMI_PHY_DATA_WIDTH_8: 422d936e666SJohn Youn valid = (param == 8); 423d936e666SJohn Youn break; 424d936e666SJohn Youn case GHWCFG4_UTMI_PHY_DATA_WIDTH_16: 425d936e666SJohn Youn valid = (param == 16); 426d936e666SJohn Youn break; 427d936e666SJohn Youn case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16: 428d936e666SJohn Youn valid = (param == 8 || param == 16); 429d936e666SJohn Youn break; 430d936e666SJohn Youn } 431d936e666SJohn Youn 432d936e666SJohn Youn if (!valid) 433d936e666SJohn Youn dwc2_set_param_phy_utmi_width(hsotg); 434d936e666SJohn Youn } 435d936e666SJohn Youn 436d936e666SJohn Youn #define CHECK_RANGE(_param, _min, _max, _def) do { \ 437d936e666SJohn Youn if ((hsotg->params._param) < (_min) || \ 438d936e666SJohn Youn (hsotg->params._param) > (_max)) { \ 439d936e666SJohn Youn dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \ 440d936e666SJohn Youn __func__, #_param, hsotg->params._param); \ 441d936e666SJohn Youn hsotg->params._param = (_def); \ 442d936e666SJohn Youn } \ 443d936e666SJohn Youn } while (0) 444d936e666SJohn Youn 445d936e666SJohn Youn #define CHECK_BOOL(_param, _check) do { \ 446d936e666SJohn Youn if (hsotg->params._param && !(_check)) { \ 447d936e666SJohn Youn dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \ 448d936e666SJohn Youn __func__, #_param, hsotg->params._param); \ 449d936e666SJohn Youn hsotg->params._param = false; \ 450d936e666SJohn Youn } \ 451d936e666SJohn Youn } while (0) 452d936e666SJohn Youn 453d936e666SJohn Youn static void dwc2_check_params(struct dwc2_hsotg *hsotg) 454d936e666SJohn Youn { 455d936e666SJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 456d936e666SJohn Youn struct dwc2_core_params *p = &hsotg->params; 457d936e666SJohn Youn bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH); 458d936e666SJohn Youn 459d936e666SJohn Youn dwc2_check_param_otg_cap(hsotg); 460d936e666SJohn Youn dwc2_check_param_phy_type(hsotg); 461d936e666SJohn Youn dwc2_check_param_speed(hsotg); 462d936e666SJohn Youn dwc2_check_param_phy_utmi_width(hsotg); 463d936e666SJohn Youn CHECK_BOOL(enable_dynamic_fifo, hw->enable_dynamic_fifo); 464d936e666SJohn Youn CHECK_BOOL(en_multiple_tx_fifo, hw->en_multiple_tx_fifo); 465d936e666SJohn Youn CHECK_BOOL(i2c_enable, hw->i2c_enable); 466d936e666SJohn Youn CHECK_BOOL(reload_ctl, (hsotg->hw_params.snpsid > DWC2_CORE_REV_2_92a)); 467d936e666SJohn Youn CHECK_RANGE(max_packet_count, 468d936e666SJohn Youn 15, hw->max_packet_count, 469d936e666SJohn Youn hw->max_packet_count); 470d936e666SJohn Youn CHECK_RANGE(max_transfer_size, 471d936e666SJohn Youn 2047, hw->max_transfer_size, 472d936e666SJohn Youn hw->max_transfer_size); 473d936e666SJohn Youn 474d936e666SJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_HOST) || 475d936e666SJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 476d936e666SJohn Youn CHECK_BOOL(host_dma, dma_capable); 477d936e666SJohn Youn CHECK_BOOL(dma_desc_enable, p->host_dma); 478d936e666SJohn Youn CHECK_BOOL(dma_desc_fs_enable, p->dma_desc_enable); 479d936e666SJohn Youn CHECK_BOOL(host_ls_low_power_phy_clk, 480d936e666SJohn Youn p->phy_type == DWC2_PHY_TYPE_PARAM_FS); 481d936e666SJohn Youn CHECK_RANGE(host_channels, 482d936e666SJohn Youn 1, hw->host_channels, 483d936e666SJohn Youn hw->host_channels); 484d936e666SJohn Youn CHECK_RANGE(host_rx_fifo_size, 485d936e666SJohn Youn 16, hw->rx_fifo_size, 486d936e666SJohn Youn hw->rx_fifo_size); 487d936e666SJohn Youn CHECK_RANGE(host_nperio_tx_fifo_size, 488d936e666SJohn Youn 16, hw->host_nperio_tx_fifo_size, 489d936e666SJohn Youn hw->host_nperio_tx_fifo_size); 490d936e666SJohn Youn CHECK_RANGE(host_perio_tx_fifo_size, 491d936e666SJohn Youn 16, hw->host_perio_tx_fifo_size, 492d936e666SJohn Youn hw->host_perio_tx_fifo_size); 493d936e666SJohn Youn } 494d936e666SJohn Youn 495d936e666SJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) || 496d936e666SJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 497d936e666SJohn Youn CHECK_BOOL(g_dma, dma_capable); 498d936e666SJohn Youn CHECK_BOOL(g_dma_desc, (p->g_dma && hw->dma_desc_enable)); 499d936e666SJohn Youn CHECK_RANGE(g_rx_fifo_size, 500d936e666SJohn Youn 16, hw->rx_fifo_size, 501d936e666SJohn Youn hw->rx_fifo_size); 502d936e666SJohn Youn CHECK_RANGE(g_np_tx_fifo_size, 503d936e666SJohn Youn 16, hw->dev_nperio_tx_fifo_size, 504d936e666SJohn Youn hw->dev_nperio_tx_fifo_size); 505d936e666SJohn Youn } 506d936e666SJohn Youn } 507d936e666SJohn Youn 508323230efSJohn Youn /* 509323230efSJohn Youn * Gets host hardware parameters. Forces host mode if not currently in 510323230efSJohn Youn * host mode. Should be called immediately after a core soft reset in 511323230efSJohn Youn * order to get the reset values. 512323230efSJohn Youn */ 513323230efSJohn Youn static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg) 514323230efSJohn Youn { 515323230efSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 516323230efSJohn Youn u32 gnptxfsiz; 517323230efSJohn Youn u32 hptxfsiz; 518323230efSJohn Youn bool forced; 519323230efSJohn Youn 520323230efSJohn Youn if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) 521323230efSJohn Youn return; 522323230efSJohn Youn 523323230efSJohn Youn forced = dwc2_force_mode_if_needed(hsotg, true); 524323230efSJohn Youn 525323230efSJohn Youn gnptxfsiz = dwc2_readl(hsotg->regs + GNPTXFSIZ); 526323230efSJohn Youn hptxfsiz = dwc2_readl(hsotg->regs + HPTXFSIZ); 527323230efSJohn Youn dev_dbg(hsotg->dev, "gnptxfsiz=%08x\n", gnptxfsiz); 528323230efSJohn Youn dev_dbg(hsotg->dev, "hptxfsiz=%08x\n", hptxfsiz); 529323230efSJohn Youn 530323230efSJohn Youn if (forced) 531323230efSJohn Youn dwc2_clear_force_mode(hsotg); 532323230efSJohn Youn 533323230efSJohn Youn hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >> 534323230efSJohn Youn FIFOSIZE_DEPTH_SHIFT; 535323230efSJohn Youn hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >> 536323230efSJohn Youn FIFOSIZE_DEPTH_SHIFT; 537323230efSJohn Youn } 538323230efSJohn Youn 539323230efSJohn Youn /* 540323230efSJohn Youn * Gets device hardware parameters. Forces device mode if not 541323230efSJohn Youn * currently in device mode. Should be called immediately after a core 542323230efSJohn Youn * soft reset in order to get the reset values. 543323230efSJohn Youn */ 544323230efSJohn Youn static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg) 545323230efSJohn Youn { 546323230efSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 547323230efSJohn Youn bool forced; 548323230efSJohn Youn u32 gnptxfsiz; 549323230efSJohn Youn 550323230efSJohn Youn if (hsotg->dr_mode == USB_DR_MODE_HOST) 551323230efSJohn Youn return; 552323230efSJohn Youn 553323230efSJohn Youn forced = dwc2_force_mode_if_needed(hsotg, false); 554323230efSJohn Youn 555323230efSJohn Youn gnptxfsiz = dwc2_readl(hsotg->regs + GNPTXFSIZ); 556323230efSJohn Youn dev_dbg(hsotg->dev, "gnptxfsiz=%08x\n", gnptxfsiz); 557323230efSJohn Youn 558323230efSJohn Youn if (forced) 559323230efSJohn Youn dwc2_clear_force_mode(hsotg); 560323230efSJohn Youn 561323230efSJohn Youn hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >> 562323230efSJohn Youn FIFOSIZE_DEPTH_SHIFT; 563323230efSJohn Youn } 564323230efSJohn Youn 565323230efSJohn Youn /** 566323230efSJohn Youn * During device initialization, read various hardware configuration 567323230efSJohn Youn * registers and interpret the contents. 568323230efSJohn Youn */ 569323230efSJohn Youn int dwc2_get_hwparams(struct dwc2_hsotg *hsotg) 570323230efSJohn Youn { 571323230efSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 572323230efSJohn Youn unsigned int width; 573323230efSJohn Youn u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4; 574323230efSJohn Youn u32 grxfsiz; 575323230efSJohn Youn 576323230efSJohn Youn /* 577323230efSJohn Youn * Attempt to ensure this device is really a DWC_otg Controller. 578323230efSJohn Youn * Read and verify the GSNPSID register contents. The value should be 579323230efSJohn Youn * 0x45f42xxx or 0x45f43xxx, which corresponds to either "OT2" or "OT3", 580323230efSJohn Youn * as in "OTG version 2.xx" or "OTG version 3.xx". 581323230efSJohn Youn */ 582323230efSJohn Youn hw->snpsid = dwc2_readl(hsotg->regs + GSNPSID); 583323230efSJohn Youn if ((hw->snpsid & 0xfffff000) != 0x4f542000 && 5841e6b98ebSVardan Mikayelyan (hw->snpsid & 0xfffff000) != 0x4f543000 && 5851e6b98ebSVardan Mikayelyan (hw->snpsid & 0xffff0000) != 0x55310000 && 5861e6b98ebSVardan Mikayelyan (hw->snpsid & 0xffff0000) != 0x55320000) { 587323230efSJohn Youn dev_err(hsotg->dev, "Bad value for GSNPSID: 0x%08x\n", 588323230efSJohn Youn hw->snpsid); 589323230efSJohn Youn return -ENODEV; 590323230efSJohn Youn } 591323230efSJohn Youn 592323230efSJohn Youn dev_dbg(hsotg->dev, "Core Release: %1x.%1x%1x%1x (snpsid=%x)\n", 593323230efSJohn Youn hw->snpsid >> 12 & 0xf, hw->snpsid >> 8 & 0xf, 594323230efSJohn Youn hw->snpsid >> 4 & 0xf, hw->snpsid & 0xf, hw->snpsid); 595323230efSJohn Youn 596323230efSJohn Youn hwcfg1 = dwc2_readl(hsotg->regs + GHWCFG1); 597323230efSJohn Youn hwcfg2 = dwc2_readl(hsotg->regs + GHWCFG2); 598323230efSJohn Youn hwcfg3 = dwc2_readl(hsotg->regs + GHWCFG3); 599323230efSJohn Youn hwcfg4 = dwc2_readl(hsotg->regs + GHWCFG4); 600323230efSJohn Youn grxfsiz = dwc2_readl(hsotg->regs + GRXFSIZ); 601323230efSJohn Youn 602323230efSJohn Youn dev_dbg(hsotg->dev, "hwcfg1=%08x\n", hwcfg1); 603323230efSJohn Youn dev_dbg(hsotg->dev, "hwcfg2=%08x\n", hwcfg2); 604323230efSJohn Youn dev_dbg(hsotg->dev, "hwcfg3=%08x\n", hwcfg3); 605323230efSJohn Youn dev_dbg(hsotg->dev, "hwcfg4=%08x\n", hwcfg4); 606323230efSJohn Youn dev_dbg(hsotg->dev, "grxfsiz=%08x\n", grxfsiz); 607323230efSJohn Youn 608323230efSJohn Youn /* 609323230efSJohn Youn * Host specific hardware parameters. Reading these parameters 610323230efSJohn Youn * requires the controller to be in host mode. The mode will 611323230efSJohn Youn * be forced, if necessary, to read these values. 612323230efSJohn Youn */ 613323230efSJohn Youn dwc2_get_host_hwparams(hsotg); 614323230efSJohn Youn dwc2_get_dev_hwparams(hsotg); 615323230efSJohn Youn 616323230efSJohn Youn /* hwcfg1 */ 617323230efSJohn Youn hw->dev_ep_dirs = hwcfg1; 618323230efSJohn Youn 619323230efSJohn Youn /* hwcfg2 */ 620323230efSJohn Youn hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >> 621323230efSJohn Youn GHWCFG2_OP_MODE_SHIFT; 622323230efSJohn Youn hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >> 623323230efSJohn Youn GHWCFG2_ARCHITECTURE_SHIFT; 624323230efSJohn Youn hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO); 625323230efSJohn Youn hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >> 626323230efSJohn Youn GHWCFG2_NUM_HOST_CHAN_SHIFT); 627323230efSJohn Youn hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >> 628323230efSJohn Youn GHWCFG2_HS_PHY_TYPE_SHIFT; 629323230efSJohn Youn hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >> 630323230efSJohn Youn GHWCFG2_FS_PHY_TYPE_SHIFT; 631323230efSJohn Youn hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >> 632323230efSJohn Youn GHWCFG2_NUM_DEV_EP_SHIFT; 633323230efSJohn Youn hw->nperio_tx_q_depth = 634323230efSJohn Youn (hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >> 635323230efSJohn Youn GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1; 636323230efSJohn Youn hw->host_perio_tx_q_depth = 637323230efSJohn Youn (hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >> 638323230efSJohn Youn GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1; 639323230efSJohn Youn hw->dev_token_q_depth = 640323230efSJohn Youn (hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >> 641323230efSJohn Youn GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT; 642323230efSJohn Youn 643323230efSJohn Youn /* hwcfg3 */ 644323230efSJohn Youn width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >> 645323230efSJohn Youn GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT; 646323230efSJohn Youn hw->max_transfer_size = (1 << (width + 11)) - 1; 647323230efSJohn Youn width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >> 648323230efSJohn Youn GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT; 649323230efSJohn Youn hw->max_packet_count = (1 << (width + 4)) - 1; 650323230efSJohn Youn hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C); 651323230efSJohn Youn hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >> 652323230efSJohn Youn GHWCFG3_DFIFO_DEPTH_SHIFT; 653323230efSJohn Youn 654323230efSJohn Youn /* hwcfg4 */ 655323230efSJohn Youn hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN); 656323230efSJohn Youn hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >> 657323230efSJohn Youn GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT; 658323230efSJohn Youn hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA); 659323230efSJohn Youn hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ); 660323230efSJohn Youn hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >> 661323230efSJohn Youn GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT; 662323230efSJohn Youn 663323230efSJohn Youn /* fifo sizes */ 664d1531319SJohn Youn hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >> 665323230efSJohn Youn GRXFSIZ_DEPTH_SHIFT; 666323230efSJohn Youn 667323230efSJohn Youn dev_dbg(hsotg->dev, "Detected values from hardware:\n"); 668323230efSJohn Youn dev_dbg(hsotg->dev, " op_mode=%d\n", 669323230efSJohn Youn hw->op_mode); 670323230efSJohn Youn dev_dbg(hsotg->dev, " arch=%d\n", 671323230efSJohn Youn hw->arch); 672323230efSJohn Youn dev_dbg(hsotg->dev, " dma_desc_enable=%d\n", 673323230efSJohn Youn hw->dma_desc_enable); 674323230efSJohn Youn dev_dbg(hsotg->dev, " power_optimized=%d\n", 675323230efSJohn Youn hw->power_optimized); 676323230efSJohn Youn dev_dbg(hsotg->dev, " i2c_enable=%d\n", 677323230efSJohn Youn hw->i2c_enable); 678323230efSJohn Youn dev_dbg(hsotg->dev, " hs_phy_type=%d\n", 679323230efSJohn Youn hw->hs_phy_type); 680323230efSJohn Youn dev_dbg(hsotg->dev, " fs_phy_type=%d\n", 681323230efSJohn Youn hw->fs_phy_type); 682323230efSJohn Youn dev_dbg(hsotg->dev, " utmi_phy_data_width=%d\n", 683323230efSJohn Youn hw->utmi_phy_data_width); 684323230efSJohn Youn dev_dbg(hsotg->dev, " num_dev_ep=%d\n", 685323230efSJohn Youn hw->num_dev_ep); 686323230efSJohn Youn dev_dbg(hsotg->dev, " num_dev_perio_in_ep=%d\n", 687323230efSJohn Youn hw->num_dev_perio_in_ep); 688323230efSJohn Youn dev_dbg(hsotg->dev, " host_channels=%d\n", 689323230efSJohn Youn hw->host_channels); 690323230efSJohn Youn dev_dbg(hsotg->dev, " max_transfer_size=%d\n", 691323230efSJohn Youn hw->max_transfer_size); 692323230efSJohn Youn dev_dbg(hsotg->dev, " max_packet_count=%d\n", 693323230efSJohn Youn hw->max_packet_count); 694323230efSJohn Youn dev_dbg(hsotg->dev, " nperio_tx_q_depth=0x%0x\n", 695323230efSJohn Youn hw->nperio_tx_q_depth); 696323230efSJohn Youn dev_dbg(hsotg->dev, " host_perio_tx_q_depth=0x%0x\n", 697323230efSJohn Youn hw->host_perio_tx_q_depth); 698323230efSJohn Youn dev_dbg(hsotg->dev, " dev_token_q_depth=0x%0x\n", 699323230efSJohn Youn hw->dev_token_q_depth); 700323230efSJohn Youn dev_dbg(hsotg->dev, " enable_dynamic_fifo=%d\n", 701323230efSJohn Youn hw->enable_dynamic_fifo); 702323230efSJohn Youn dev_dbg(hsotg->dev, " en_multiple_tx_fifo=%d\n", 703323230efSJohn Youn hw->en_multiple_tx_fifo); 704323230efSJohn Youn dev_dbg(hsotg->dev, " total_fifo_size=%d\n", 705323230efSJohn Youn hw->total_fifo_size); 706d1531319SJohn Youn dev_dbg(hsotg->dev, " rx_fifo_size=%d\n", 707d1531319SJohn Youn hw->rx_fifo_size); 708323230efSJohn Youn dev_dbg(hsotg->dev, " host_nperio_tx_fifo_size=%d\n", 709323230efSJohn Youn hw->host_nperio_tx_fifo_size); 710323230efSJohn Youn dev_dbg(hsotg->dev, " host_perio_tx_fifo_size=%d\n", 711323230efSJohn Youn hw->host_perio_tx_fifo_size); 712323230efSJohn Youn dev_dbg(hsotg->dev, "\n"); 713323230efSJohn Youn 714323230efSJohn Youn return 0; 715323230efSJohn Youn } 716323230efSJohn Youn 717334bbd4eSJohn Youn int dwc2_init_params(struct dwc2_hsotg *hsotg) 718334bbd4eSJohn Youn { 719*7de1debcSJohn Youn const struct of_device_id *match; 720*7de1debcSJohn Youn void (*set_params)(void *data); 721*7de1debcSJohn Youn 722245977c9SJohn Youn dwc2_set_default_params(hsotg); 723f9f93cbbSJohn Youn dwc2_get_device_properties(hsotg); 724334bbd4eSJohn Youn 725*7de1debcSJohn Youn match = of_match_device(dwc2_of_match_table, hsotg->dev); 726*7de1debcSJohn Youn if (match && match->data) { 727*7de1debcSJohn Youn set_params = match->data; 728*7de1debcSJohn Youn set_params(hsotg); 729*7de1debcSJohn Youn } 730*7de1debcSJohn Youn 731d936e666SJohn Youn dwc2_check_params(hsotg); 732d936e666SJohn Youn 733334bbd4eSJohn Youn return 0; 734334bbd4eSJohn Youn } 735