15fd54aceSGreg Kroah-Hartman // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) 2323230efSJohn Youn /* 3323230efSJohn Youn * Copyright (C) 2004-2016 Synopsys, Inc. 4323230efSJohn Youn * 5323230efSJohn Youn * Redistribution and use in source and binary forms, with or without 6323230efSJohn Youn * modification, are permitted provided that the following conditions 7323230efSJohn Youn * are met: 8323230efSJohn Youn * 1. Redistributions of source code must retain the above copyright 9323230efSJohn Youn * notice, this list of conditions, and the following disclaimer, 10323230efSJohn Youn * without modification. 11323230efSJohn Youn * 2. Redistributions in binary form must reproduce the above copyright 12323230efSJohn Youn * notice, this list of conditions and the following disclaimer in the 13323230efSJohn Youn * documentation and/or other materials provided with the distribution. 14323230efSJohn Youn * 3. The names of the above-listed copyright holders may not be used 15323230efSJohn Youn * to endorse or promote products derived from this software without 16323230efSJohn Youn * specific prior written permission. 17323230efSJohn Youn * 18323230efSJohn Youn * ALTERNATIVELY, this software may be distributed under the terms of the 19323230efSJohn Youn * GNU General Public License ("GPL") as published by the Free Software 20323230efSJohn Youn * Foundation; either version 2 of the License, or (at your option) any 21323230efSJohn Youn * later version. 22323230efSJohn Youn * 23323230efSJohn Youn * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS 24323230efSJohn Youn * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, 25323230efSJohn Youn * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 26323230efSJohn Youn * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR 27323230efSJohn Youn * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, 28323230efSJohn Youn * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 29323230efSJohn Youn * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR 30323230efSJohn Youn * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF 31323230efSJohn Youn * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING 32323230efSJohn Youn * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 33323230efSJohn Youn * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 34323230efSJohn Youn */ 35323230efSJohn Youn 36323230efSJohn Youn #include <linux/kernel.h> 37323230efSJohn Youn #include <linux/module.h> 38323230efSJohn Youn #include <linux/of_device.h> 39323230efSJohn Youn 40323230efSJohn Youn #include "core.h" 41323230efSJohn Youn 427de1debcSJohn Youn static void dwc2_set_bcm_params(struct dwc2_hsotg *hsotg) 437de1debcSJohn Youn { 447de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 45323230efSJohn Youn 467de1debcSJohn Youn p->host_rx_fifo_size = 774; 477de1debcSJohn Youn p->max_transfer_size = 65535; 487de1debcSJohn Youn p->max_packet_count = 511; 497de1debcSJohn Youn p->ahbcfg = 0x10; 507de1debcSJohn Youn } 51323230efSJohn Youn 527de1debcSJohn Youn static void dwc2_set_his_params(struct dwc2_hsotg *hsotg) 537de1debcSJohn Youn { 547de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 55323230efSJohn Youn 567de1debcSJohn Youn p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE; 577de1debcSJohn Youn p->speed = DWC2_SPEED_PARAM_HIGH; 587de1debcSJohn Youn p->host_rx_fifo_size = 512; 597de1debcSJohn Youn p->host_nperio_tx_fifo_size = 512; 607de1debcSJohn Youn p->host_perio_tx_fifo_size = 512; 617de1debcSJohn Youn p->max_transfer_size = 65535; 627de1debcSJohn Youn p->max_packet_count = 511; 637de1debcSJohn Youn p->host_channels = 16; 647de1debcSJohn Youn p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI; 657de1debcSJohn Youn p->phy_utmi_width = 8; 667de1debcSJohn Youn p->i2c_enable = false; 677de1debcSJohn Youn p->reload_ctl = false; 687de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << 697de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 70ca8b0332SChen Yu p->change_speed_quirk = true; 7107d9878fSJisheng Zhang p->power_down = DWC2_POWER_DOWN_PARAM_NONE; 727de1debcSJohn Youn } 73323230efSJohn Youn 7435a60541SMarek Szyprowski static void dwc2_set_s3c6400_params(struct dwc2_hsotg *hsotg) 7535a60541SMarek Szyprowski { 7635a60541SMarek Szyprowski struct dwc2_core_params *p = &hsotg->params; 7735a60541SMarek Szyprowski 7807d9878fSJisheng Zhang p->power_down = DWC2_POWER_DOWN_PARAM_NONE; 791112cf4cSMarek Szyprowski p->phy_utmi_width = 8; 8035a60541SMarek Szyprowski } 8135a60541SMarek Szyprowski 827de1debcSJohn Youn static void dwc2_set_rk_params(struct dwc2_hsotg *hsotg) 837de1debcSJohn Youn { 847de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 857de1debcSJohn Youn 867de1debcSJohn Youn p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE; 877de1debcSJohn Youn p->host_rx_fifo_size = 525; 887de1debcSJohn Youn p->host_nperio_tx_fifo_size = 128; 897de1debcSJohn Youn p->host_perio_tx_fifo_size = 256; 907de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << 917de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 9207d9878fSJisheng Zhang p->power_down = DWC2_POWER_DOWN_PARAM_NONE; 937de1debcSJohn Youn } 947de1debcSJohn Youn 957de1debcSJohn Youn static void dwc2_set_ltq_params(struct dwc2_hsotg *hsotg) 967de1debcSJohn Youn { 977de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 987de1debcSJohn Youn 997de1debcSJohn Youn p->otg_cap = 2; 1007de1debcSJohn Youn p->host_rx_fifo_size = 288; 1017de1debcSJohn Youn p->host_nperio_tx_fifo_size = 128; 1027de1debcSJohn Youn p->host_perio_tx_fifo_size = 96; 1037de1debcSJohn Youn p->max_transfer_size = 65535; 1047de1debcSJohn Youn p->max_packet_count = 511; 1057de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << 1067de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 1077de1debcSJohn Youn } 1087de1debcSJohn Youn 1097de1debcSJohn Youn static void dwc2_set_amlogic_params(struct dwc2_hsotg *hsotg) 1107de1debcSJohn Youn { 1117de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 1127de1debcSJohn Youn 1137de1debcSJohn Youn p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE; 1147de1debcSJohn Youn p->speed = DWC2_SPEED_PARAM_HIGH; 1157de1debcSJohn Youn p->host_rx_fifo_size = 512; 1167de1debcSJohn Youn p->host_nperio_tx_fifo_size = 500; 1177de1debcSJohn Youn p->host_perio_tx_fifo_size = 500; 1187de1debcSJohn Youn p->host_channels = 16; 1197de1debcSJohn Youn p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI; 1207de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR8 << 1217de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 122cc10ce0cSMartin Blumenstingl p->power_down = DWC2_POWER_DOWN_PARAM_NONE; 1237de1debcSJohn Youn } 1247de1debcSJohn Youn 125fc4e326eSNeil Armstrong static void dwc2_set_amlogic_g12a_params(struct dwc2_hsotg *hsotg) 126fc4e326eSNeil Armstrong { 127fc4e326eSNeil Armstrong struct dwc2_core_params *p = &hsotg->params; 128fc4e326eSNeil Armstrong 129fc4e326eSNeil Armstrong p->lpm = false; 130fc4e326eSNeil Armstrong p->lpm_clock_gating = false; 131fc4e326eSNeil Armstrong p->besl = false; 132fc4e326eSNeil Armstrong p->hird_threshold_en = false; 133fc4e326eSNeil Armstrong } 134fc4e326eSNeil Armstrong 1357de1debcSJohn Youn static void dwc2_set_amcc_params(struct dwc2_hsotg *hsotg) 1367de1debcSJohn Youn { 1377de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 1387de1debcSJohn Youn 1397de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT; 1407de1debcSJohn Youn } 141323230efSJohn Youn 142e35b1350SBruno Herrera static void dwc2_set_stm32f4x9_fsotg_params(struct dwc2_hsotg *hsotg) 143e35b1350SBruno Herrera { 144e35b1350SBruno Herrera struct dwc2_core_params *p = &hsotg->params; 145e35b1350SBruno Herrera 146e35b1350SBruno Herrera p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE; 147e35b1350SBruno Herrera p->speed = DWC2_SPEED_PARAM_FULL; 148e35b1350SBruno Herrera p->host_rx_fifo_size = 128; 149e35b1350SBruno Herrera p->host_nperio_tx_fifo_size = 96; 150e35b1350SBruno Herrera p->host_perio_tx_fifo_size = 96; 151e35b1350SBruno Herrera p->max_packet_count = 256; 152e35b1350SBruno Herrera p->phy_type = DWC2_PHY_TYPE_PARAM_FS; 153e35b1350SBruno Herrera p->i2c_enable = false; 154e35b1350SBruno Herrera p->activate_stm_fs_transceiver = true; 155e35b1350SBruno Herrera } 156e35b1350SBruno Herrera 1571a149e35SAmelie Delaunay static void dwc2_set_stm32f7_hsotg_params(struct dwc2_hsotg *hsotg) 158d8fae8b9SAmelie Delaunay { 159d8fae8b9SAmelie Delaunay struct dwc2_core_params *p = &hsotg->params; 160d8fae8b9SAmelie Delaunay 161d8fae8b9SAmelie Delaunay p->host_rx_fifo_size = 622; 162d8fae8b9SAmelie Delaunay p->host_nperio_tx_fifo_size = 128; 163d8fae8b9SAmelie Delaunay p->host_perio_tx_fifo_size = 256; 164d8fae8b9SAmelie Delaunay } 165d8fae8b9SAmelie Delaunay 166a415083aSAmelie Delaunay static void dwc2_set_stm32mp15_fsotg_params(struct dwc2_hsotg *hsotg) 167a415083aSAmelie Delaunay { 168a415083aSAmelie Delaunay struct dwc2_core_params *p = &hsotg->params; 169a415083aSAmelie Delaunay 170a415083aSAmelie Delaunay p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE; 171a415083aSAmelie Delaunay p->speed = DWC2_SPEED_PARAM_FULL; 172a415083aSAmelie Delaunay p->host_rx_fifo_size = 128; 173a415083aSAmelie Delaunay p->host_nperio_tx_fifo_size = 96; 174a415083aSAmelie Delaunay p->host_perio_tx_fifo_size = 96; 175a415083aSAmelie Delaunay p->max_packet_count = 256; 176a415083aSAmelie Delaunay p->phy_type = DWC2_PHY_TYPE_PARAM_FS; 177a415083aSAmelie Delaunay p->i2c_enable = false; 178a415083aSAmelie Delaunay p->activate_stm_fs_transceiver = true; 179a415083aSAmelie Delaunay p->activate_stm_id_vb_detection = true; 1802979ee7aSAmelie Delaunay p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT; 181a415083aSAmelie Delaunay p->power_down = DWC2_POWER_DOWN_PARAM_NONE; 182f228cb27SAmelie Delaunay p->host_support_fs_ls_low_power = true; 183f228cb27SAmelie Delaunay p->host_ls_low_power_phy_clk = true; 184a415083aSAmelie Delaunay } 185a415083aSAmelie Delaunay 186a415083aSAmelie Delaunay static void dwc2_set_stm32mp15_hsotg_params(struct dwc2_hsotg *hsotg) 187a415083aSAmelie Delaunay { 188a415083aSAmelie Delaunay struct dwc2_core_params *p = &hsotg->params; 189a415083aSAmelie Delaunay 190a415083aSAmelie Delaunay p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE; 191d58ba480SAmelie Delaunay p->activate_stm_id_vb_detection = !device_property_read_bool(hsotg->dev, "usb-role-switch"); 192a415083aSAmelie Delaunay p->host_rx_fifo_size = 440; 193a415083aSAmelie Delaunay p->host_nperio_tx_fifo_size = 256; 194a415083aSAmelie Delaunay p->host_perio_tx_fifo_size = 256; 1952979ee7aSAmelie Delaunay p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT; 196a415083aSAmelie Delaunay p->power_down = DWC2_POWER_DOWN_PARAM_NONE; 197*53febc95SAmelie Delaunay p->lpm = false; 198*53febc95SAmelie Delaunay p->lpm_clock_gating = false; 199*53febc95SAmelie Delaunay p->besl = false; 200*53febc95SAmelie Delaunay p->hird_threshold_en = false; 201a415083aSAmelie Delaunay } 202a415083aSAmelie Delaunay 203323230efSJohn Youn const struct of_device_id dwc2_of_match_table[] = { 2047de1debcSJohn Youn { .compatible = "brcm,bcm2835-usb", .data = dwc2_set_bcm_params }, 2057de1debcSJohn Youn { .compatible = "hisilicon,hi6220-usb", .data = dwc2_set_his_params }, 2067de1debcSJohn Youn { .compatible = "rockchip,rk3066-usb", .data = dwc2_set_rk_params }, 2077de1debcSJohn Youn { .compatible = "lantiq,arx100-usb", .data = dwc2_set_ltq_params }, 2087de1debcSJohn Youn { .compatible = "lantiq,xrx200-usb", .data = dwc2_set_ltq_params }, 2097de1debcSJohn Youn { .compatible = "snps,dwc2" }, 21035a60541SMarek Szyprowski { .compatible = "samsung,s3c6400-hsotg", 21135a60541SMarek Szyprowski .data = dwc2_set_s3c6400_params }, 21255b644fdSMartin Blumenstingl { .compatible = "amlogic,meson8-usb", 21355b644fdSMartin Blumenstingl .data = dwc2_set_amlogic_params }, 2147de1debcSJohn Youn { .compatible = "amlogic,meson8b-usb", 2157de1debcSJohn Youn .data = dwc2_set_amlogic_params }, 2167de1debcSJohn Youn { .compatible = "amlogic,meson-gxbb-usb", 2177de1debcSJohn Youn .data = dwc2_set_amlogic_params }, 218fc4e326eSNeil Armstrong { .compatible = "amlogic,meson-g12a-usb", 219fc4e326eSNeil Armstrong .data = dwc2_set_amlogic_g12a_params }, 2207de1debcSJohn Youn { .compatible = "amcc,dwc-otg", .data = dwc2_set_amcc_params }, 2210abe3863SChristian Lamparter { .compatible = "apm,apm82181-dwc-otg", .data = dwc2_set_amcc_params }, 222e35b1350SBruno Herrera { .compatible = "st,stm32f4x9-fsotg", 223e35b1350SBruno Herrera .data = dwc2_set_stm32f4x9_fsotg_params }, 224e35b1350SBruno Herrera { .compatible = "st,stm32f4x9-hsotg" }, 2251a149e35SAmelie Delaunay { .compatible = "st,stm32f7-hsotg", 2261a149e35SAmelie Delaunay .data = dwc2_set_stm32f7_hsotg_params }, 227a415083aSAmelie Delaunay { .compatible = "st,stm32mp15-fsotg", 228a415083aSAmelie Delaunay .data = dwc2_set_stm32mp15_fsotg_params }, 229a415083aSAmelie Delaunay { .compatible = "st,stm32mp15-hsotg", 230a415083aSAmelie Delaunay .data = dwc2_set_stm32mp15_hsotg_params }, 231323230efSJohn Youn {}, 232323230efSJohn Youn }; 233323230efSJohn Youn MODULE_DEVICE_TABLE(of, dwc2_of_match_table); 234323230efSJohn Youn 235245977c9SJohn Youn static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg) 23605ee799fSJohn Youn { 237245977c9SJohn Youn u8 val; 23805ee799fSJohn Youn 239323230efSJohn Youn switch (hsotg->hw_params.op_mode) { 240323230efSJohn Youn case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE: 241323230efSJohn Youn val = DWC2_CAP_PARAM_HNP_SRP_CAPABLE; 242323230efSJohn Youn break; 243323230efSJohn Youn case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE: 244323230efSJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE: 245323230efSJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST: 246323230efSJohn Youn val = DWC2_CAP_PARAM_SRP_ONLY_CAPABLE; 247323230efSJohn Youn break; 248323230efSJohn Youn default: 249323230efSJohn Youn val = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE; 250323230efSJohn Youn break; 251323230efSJohn Youn } 252323230efSJohn Youn 253bea8e86cSJohn Youn hsotg->params.otg_cap = val; 254323230efSJohn Youn } 255323230efSJohn Youn 256245977c9SJohn Youn static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg) 257323230efSJohn Youn { 258245977c9SJohn Youn int val; 259245977c9SJohn Youn u32 hs_phy_type = hsotg->hw_params.hs_phy_type; 260323230efSJohn Youn 261323230efSJohn Youn val = DWC2_PHY_TYPE_PARAM_FS; 262323230efSJohn Youn if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) { 263323230efSJohn Youn if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI || 264323230efSJohn Youn hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI) 265323230efSJohn Youn val = DWC2_PHY_TYPE_PARAM_UTMI; 266323230efSJohn Youn else 267323230efSJohn Youn val = DWC2_PHY_TYPE_PARAM_ULPI; 268323230efSJohn Youn } 269245977c9SJohn Youn 270245977c9SJohn Youn if (dwc2_is_fs_iot(hsotg)) 271245977c9SJohn Youn hsotg->params.phy_type = DWC2_PHY_TYPE_PARAM_FS; 272323230efSJohn Youn 273bea8e86cSJohn Youn hsotg->params.phy_type = val; 274323230efSJohn Youn } 275323230efSJohn Youn 276245977c9SJohn Youn static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg) 277323230efSJohn Youn { 278245977c9SJohn Youn int val; 279323230efSJohn Youn 280245977c9SJohn Youn val = hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS ? 281323230efSJohn Youn DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH; 282245977c9SJohn Youn 283245977c9SJohn Youn if (dwc2_is_fs_iot(hsotg)) 284245977c9SJohn Youn val = DWC2_SPEED_PARAM_FULL; 285245977c9SJohn Youn 286245977c9SJohn Youn if (dwc2_is_hs_iot(hsotg)) 287245977c9SJohn Youn val = DWC2_SPEED_PARAM_HIGH; 288323230efSJohn Youn 289bea8e86cSJohn Youn hsotg->params.speed = val; 290323230efSJohn Youn } 291323230efSJohn Youn 292245977c9SJohn Youn static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg) 293323230efSJohn Youn { 294245977c9SJohn Youn int val; 295323230efSJohn Youn 296323230efSJohn Youn val = (hsotg->hw_params.utmi_phy_data_width == 297323230efSJohn Youn GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16; 298323230efSJohn Youn 29942de8afcSJules Maselbas if (hsotg->phy) { 30042de8afcSJules Maselbas /* 30142de8afcSJules Maselbas * If using the generic PHY framework, check if the PHY bus 30242de8afcSJules Maselbas * width is 8-bit and set the phyif appropriately. 30342de8afcSJules Maselbas */ 30442de8afcSJules Maselbas if (phy_get_bus_width(hsotg->phy) == 8) 30542de8afcSJules Maselbas val = 8; 30642de8afcSJules Maselbas } 30742de8afcSJules Maselbas 308bea8e86cSJohn Youn hsotg->params.phy_utmi_width = val; 309323230efSJohn Youn } 310323230efSJohn Youn 31105ee799fSJohn Youn static void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg) 31205ee799fSJohn Youn { 31305ee799fSJohn Youn struct dwc2_core_params *p = &hsotg->params; 314c138ecfaSSevak Arakelyan int depth_average; 315c138ecfaSSevak Arakelyan int fifo_count; 316c138ecfaSSevak Arakelyan int i; 317c138ecfaSSevak Arakelyan 318c138ecfaSSevak Arakelyan fifo_count = dwc2_hsotg_tx_fifo_count(hsotg); 31905ee799fSJohn Youn 320245977c9SJohn Youn memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size)); 321c138ecfaSSevak Arakelyan depth_average = dwc2_hsotg_tx_fifo_average_depth(hsotg); 322c138ecfaSSevak Arakelyan for (i = 1; i <= fifo_count; i++) 323c138ecfaSSevak Arakelyan p->g_tx_fifo_size[i] = depth_average; 3249962b62fSJohn Youn } 3259962b62fSJohn Youn 32603ea6d6eSJohn Youn static void dwc2_set_param_power_down(struct dwc2_hsotg *hsotg) 32703ea6d6eSJohn Youn { 32803ea6d6eSJohn Youn int val; 32903ea6d6eSJohn Youn 33003ea6d6eSJohn Youn if (hsotg->hw_params.hibernation) 33107d9878fSJisheng Zhang val = DWC2_POWER_DOWN_PARAM_HIBERNATION; 33203ea6d6eSJohn Youn else if (hsotg->hw_params.power_optimized) 33307d9878fSJisheng Zhang val = DWC2_POWER_DOWN_PARAM_PARTIAL; 33403ea6d6eSJohn Youn else 33507d9878fSJisheng Zhang val = DWC2_POWER_DOWN_PARAM_NONE; 33603ea6d6eSJohn Youn 33703ea6d6eSJohn Youn hsotg->params.power_down = val; 33803ea6d6eSJohn Youn } 33903ea6d6eSJohn Youn 34028b5c129SMinas Harutyunyan static void dwc2_set_param_lpm(struct dwc2_hsotg *hsotg) 34128b5c129SMinas Harutyunyan { 34228b5c129SMinas Harutyunyan struct dwc2_core_params *p = &hsotg->params; 34328b5c129SMinas Harutyunyan 34428b5c129SMinas Harutyunyan p->lpm = hsotg->hw_params.lpm_mode; 34528b5c129SMinas Harutyunyan if (p->lpm) { 34628b5c129SMinas Harutyunyan p->lpm_clock_gating = true; 34728b5c129SMinas Harutyunyan p->besl = true; 34828b5c129SMinas Harutyunyan p->hird_threshold_en = true; 34928b5c129SMinas Harutyunyan p->hird_threshold = 4; 35028b5c129SMinas Harutyunyan } else { 35128b5c129SMinas Harutyunyan p->lpm_clock_gating = false; 35228b5c129SMinas Harutyunyan p->besl = false; 35328b5c129SMinas Harutyunyan p->hird_threshold_en = false; 35428b5c129SMinas Harutyunyan } 35528b5c129SMinas Harutyunyan } 35628b5c129SMinas Harutyunyan 35705ee799fSJohn Youn /** 358245977c9SJohn Youn * dwc2_set_default_params() - Set all core parameters to their 359245977c9SJohn Youn * auto-detected default values. 3606fb914d7SGrigor Tovmasyan * 3616fb914d7SGrigor Tovmasyan * @hsotg: Programming view of the DWC_otg controller 3626fb914d7SGrigor Tovmasyan * 363323230efSJohn Youn */ 364245977c9SJohn Youn static void dwc2_set_default_params(struct dwc2_hsotg *hsotg) 365323230efSJohn Youn { 36605ee799fSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 36705ee799fSJohn Youn struct dwc2_core_params *p = &hsotg->params; 3686b66ce51SJohn Youn bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH); 369323230efSJohn Youn 370245977c9SJohn Youn dwc2_set_param_otg_cap(hsotg); 371245977c9SJohn Youn dwc2_set_param_phy_type(hsotg); 372245977c9SJohn Youn dwc2_set_param_speed(hsotg); 373245977c9SJohn Youn dwc2_set_param_phy_utmi_width(hsotg); 37403ea6d6eSJohn Youn dwc2_set_param_power_down(hsotg); 37528b5c129SMinas Harutyunyan dwc2_set_param_lpm(hsotg); 376245977c9SJohn Youn p->phy_ulpi_ddr = false; 377245977c9SJohn Youn p->phy_ulpi_ext_vbus = false; 378245977c9SJohn Youn 379245977c9SJohn Youn p->enable_dynamic_fifo = hw->enable_dynamic_fifo; 380245977c9SJohn Youn p->en_multiple_tx_fifo = hw->en_multiple_tx_fifo; 381245977c9SJohn Youn p->i2c_enable = hw->i2c_enable; 38266e77a24SRazmik Karapetyan p->acg_enable = hw->acg_enable; 383245977c9SJohn Youn p->ulpi_fs_ls = false; 384245977c9SJohn Youn p->ts_dline = false; 385245977c9SJohn Youn p->reload_ctl = (hw->snpsid >= DWC2_CORE_REV_2_92a); 386245977c9SJohn Youn p->uframe_sched = true; 387245977c9SJohn Youn p->external_id_pin_ctl = false; 388b43ebc96SGrigor Tovmasyan p->ipg_isoc_en = false; 389ca531bc2SGrigor Tovmasyan p->service_interval = false; 390245977c9SJohn Youn p->max_packet_count = hw->max_packet_count; 391245977c9SJohn Youn p->max_transfer_size = hw->max_transfer_size; 3921b52d2faSRazmik Karapetyan p->ahbcfg = GAHBCFG_HBSTLEN_INCR << GAHBCFG_HBSTLEN_SHIFT; 393f3a61e4eSGrigor Tovmasyan p->ref_clk_per = 33333; 394f3a61e4eSGrigor Tovmasyan p->sof_cnt_wkup_alert = 100; 395245977c9SJohn Youn 3966b66ce51SJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_HOST) || 3976b66ce51SJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 398245977c9SJohn Youn p->host_dma = dma_capable; 399245977c9SJohn Youn p->dma_desc_enable = false; 400245977c9SJohn Youn p->dma_desc_fs_enable = false; 401245977c9SJohn Youn p->host_support_fs_ls_low_power = false; 402245977c9SJohn Youn p->host_ls_low_power_phy_clk = false; 403245977c9SJohn Youn p->host_channels = hw->host_channels; 404245977c9SJohn Youn p->host_rx_fifo_size = hw->rx_fifo_size; 405245977c9SJohn Youn p->host_nperio_tx_fifo_size = hw->host_nperio_tx_fifo_size; 406245977c9SJohn Youn p->host_perio_tx_fifo_size = hw->host_perio_tx_fifo_size; 4076b66ce51SJohn Youn } 4086b66ce51SJohn Youn 40905ee799fSJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) || 41005ee799fSJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 411245977c9SJohn Youn p->g_dma = dma_capable; 412245977c9SJohn Youn p->g_dma_desc = hw->dma_desc_enable; 41305ee799fSJohn Youn 41405ee799fSJohn Youn /* 41505ee799fSJohn Youn * The values for g_rx_fifo_size (2048) and 41605ee799fSJohn Youn * g_np_tx_fifo_size (1024) come from the legacy s3c 41705ee799fSJohn Youn * gadget driver. These defaults have been hard-coded 41805ee799fSJohn Youn * for some time so many platforms depend on these 41905ee799fSJohn Youn * values. Leave them as defaults for now and only 42005ee799fSJohn Youn * auto-detect if the hardware does not support the 42105ee799fSJohn Youn * default. 42205ee799fSJohn Youn */ 423245977c9SJohn Youn p->g_rx_fifo_size = 2048; 424245977c9SJohn Youn p->g_np_tx_fifo_size = 1024; 42505ee799fSJohn Youn dwc2_set_param_tx_fifo_sizes(hsotg); 42605ee799fSJohn Youn } 427323230efSJohn Youn } 428323230efSJohn Youn 429f9f93cbbSJohn Youn /** 430f9f93cbbSJohn Youn * dwc2_get_device_properties() - Read in device properties. 431f9f93cbbSJohn Youn * 4326fb914d7SGrigor Tovmasyan * @hsotg: Programming view of the DWC_otg controller 4336fb914d7SGrigor Tovmasyan * 434f9f93cbbSJohn Youn * Read in the device properties and adjust core parameters if needed. 435f9f93cbbSJohn Youn */ 436f9f93cbbSJohn Youn static void dwc2_get_device_properties(struct dwc2_hsotg *hsotg) 437f9f93cbbSJohn Youn { 438f9f93cbbSJohn Youn struct dwc2_core_params *p = &hsotg->params; 439f9f93cbbSJohn Youn int num; 440f9f93cbbSJohn Youn 441f9f93cbbSJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) || 442f9f93cbbSJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 443f9f93cbbSJohn Youn device_property_read_u32(hsotg->dev, "g-rx-fifo-size", 444f9f93cbbSJohn Youn &p->g_rx_fifo_size); 445f9f93cbbSJohn Youn 446f9f93cbbSJohn Youn device_property_read_u32(hsotg->dev, "g-np-tx-fifo-size", 447f9f93cbbSJohn Youn &p->g_np_tx_fifo_size); 448f9f93cbbSJohn Youn 44907e803ecSAndy Shevchenko num = device_property_count_u32(hsotg->dev, "g-tx-fifo-size"); 450f9f93cbbSJohn Youn if (num > 0) { 451f9f93cbbSJohn Youn num = min(num, 15); 452f9f93cbbSJohn Youn memset(p->g_tx_fifo_size, 0, 453f9f93cbbSJohn Youn sizeof(p->g_tx_fifo_size)); 454f9f93cbbSJohn Youn device_property_read_u32_array(hsotg->dev, 455f9f93cbbSJohn Youn "g-tx-fifo-size", 456f9f93cbbSJohn Youn &p->g_tx_fifo_size[1], 457f9f93cbbSJohn Youn num); 458f9f93cbbSJohn Youn } 459f9f93cbbSJohn Youn } 460b11633c4SDinh Nguyen 461b11633c4SDinh Nguyen if (of_find_property(hsotg->dev->of_node, "disable-over-current", NULL)) 462b11633c4SDinh Nguyen p->oc_disable = true; 463f9f93cbbSJohn Youn } 464f9f93cbbSJohn Youn 465d936e666SJohn Youn static void dwc2_check_param_otg_cap(struct dwc2_hsotg *hsotg) 466d936e666SJohn Youn { 467d936e666SJohn Youn int valid = 1; 468d936e666SJohn Youn 469d936e666SJohn Youn switch (hsotg->params.otg_cap) { 470d936e666SJohn Youn case DWC2_CAP_PARAM_HNP_SRP_CAPABLE: 471d936e666SJohn Youn if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE) 472d936e666SJohn Youn valid = 0; 473d936e666SJohn Youn break; 474d936e666SJohn Youn case DWC2_CAP_PARAM_SRP_ONLY_CAPABLE: 475d936e666SJohn Youn switch (hsotg->hw_params.op_mode) { 476d936e666SJohn Youn case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE: 477d936e666SJohn Youn case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE: 478d936e666SJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE: 479d936e666SJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST: 480d936e666SJohn Youn break; 481d936e666SJohn Youn default: 482d936e666SJohn Youn valid = 0; 483d936e666SJohn Youn break; 484d936e666SJohn Youn } 485d936e666SJohn Youn break; 486d936e666SJohn Youn case DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE: 487d936e666SJohn Youn /* always valid */ 488d936e666SJohn Youn break; 489d936e666SJohn Youn default: 490d936e666SJohn Youn valid = 0; 491d936e666SJohn Youn break; 492d936e666SJohn Youn } 493d936e666SJohn Youn 494d936e666SJohn Youn if (!valid) 495d936e666SJohn Youn dwc2_set_param_otg_cap(hsotg); 496d936e666SJohn Youn } 497d936e666SJohn Youn 498d936e666SJohn Youn static void dwc2_check_param_phy_type(struct dwc2_hsotg *hsotg) 499d936e666SJohn Youn { 500d936e666SJohn Youn int valid = 0; 501d936e666SJohn Youn u32 hs_phy_type; 502d936e666SJohn Youn u32 fs_phy_type; 503d936e666SJohn Youn 504d936e666SJohn Youn hs_phy_type = hsotg->hw_params.hs_phy_type; 505d936e666SJohn Youn fs_phy_type = hsotg->hw_params.fs_phy_type; 506d936e666SJohn Youn 507d936e666SJohn Youn switch (hsotg->params.phy_type) { 508d936e666SJohn Youn case DWC2_PHY_TYPE_PARAM_FS: 509d936e666SJohn Youn if (fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED) 510d936e666SJohn Youn valid = 1; 511d936e666SJohn Youn break; 512d936e666SJohn Youn case DWC2_PHY_TYPE_PARAM_UTMI: 513d936e666SJohn Youn if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) || 514d936e666SJohn Youn (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)) 515d936e666SJohn Youn valid = 1; 516d936e666SJohn Youn break; 517d936e666SJohn Youn case DWC2_PHY_TYPE_PARAM_ULPI: 518d936e666SJohn Youn if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) || 519d936e666SJohn Youn (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)) 520d936e666SJohn Youn valid = 1; 521d936e666SJohn Youn break; 522d936e666SJohn Youn default: 523d936e666SJohn Youn break; 524d936e666SJohn Youn } 525d936e666SJohn Youn 526d936e666SJohn Youn if (!valid) 527d936e666SJohn Youn dwc2_set_param_phy_type(hsotg); 528d936e666SJohn Youn } 529d936e666SJohn Youn 530d936e666SJohn Youn static void dwc2_check_param_speed(struct dwc2_hsotg *hsotg) 531d936e666SJohn Youn { 532d936e666SJohn Youn int valid = 1; 533d936e666SJohn Youn int phy_type = hsotg->params.phy_type; 534d936e666SJohn Youn int speed = hsotg->params.speed; 535d936e666SJohn Youn 536d936e666SJohn Youn switch (speed) { 537d936e666SJohn Youn case DWC2_SPEED_PARAM_HIGH: 538d936e666SJohn Youn if ((hsotg->params.speed == DWC2_SPEED_PARAM_HIGH) && 539d936e666SJohn Youn (phy_type == DWC2_PHY_TYPE_PARAM_FS)) 540d936e666SJohn Youn valid = 0; 541d936e666SJohn Youn break; 542d936e666SJohn Youn case DWC2_SPEED_PARAM_FULL: 543d936e666SJohn Youn case DWC2_SPEED_PARAM_LOW: 544d936e666SJohn Youn break; 545d936e666SJohn Youn default: 546d936e666SJohn Youn valid = 0; 547d936e666SJohn Youn break; 548d936e666SJohn Youn } 549d936e666SJohn Youn 550d936e666SJohn Youn if (!valid) 551d936e666SJohn Youn dwc2_set_param_speed(hsotg); 552d936e666SJohn Youn } 553d936e666SJohn Youn 554d936e666SJohn Youn static void dwc2_check_param_phy_utmi_width(struct dwc2_hsotg *hsotg) 555d936e666SJohn Youn { 556d936e666SJohn Youn int valid = 0; 557d936e666SJohn Youn int param = hsotg->params.phy_utmi_width; 558d936e666SJohn Youn int width = hsotg->hw_params.utmi_phy_data_width; 559d936e666SJohn Youn 560d936e666SJohn Youn switch (width) { 561d936e666SJohn Youn case GHWCFG4_UTMI_PHY_DATA_WIDTH_8: 562d936e666SJohn Youn valid = (param == 8); 563d936e666SJohn Youn break; 564d936e666SJohn Youn case GHWCFG4_UTMI_PHY_DATA_WIDTH_16: 565d936e666SJohn Youn valid = (param == 16); 566d936e666SJohn Youn break; 567d936e666SJohn Youn case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16: 568d936e666SJohn Youn valid = (param == 8 || param == 16); 569d936e666SJohn Youn break; 570d936e666SJohn Youn } 571d936e666SJohn Youn 572d936e666SJohn Youn if (!valid) 573d936e666SJohn Youn dwc2_set_param_phy_utmi_width(hsotg); 574d936e666SJohn Youn } 575d936e666SJohn Youn 576631a2310SVardan Mikayelyan static void dwc2_check_param_power_down(struct dwc2_hsotg *hsotg) 577631a2310SVardan Mikayelyan { 578631a2310SVardan Mikayelyan int param = hsotg->params.power_down; 579631a2310SVardan Mikayelyan 580631a2310SVardan Mikayelyan switch (param) { 581631a2310SVardan Mikayelyan case DWC2_POWER_DOWN_PARAM_NONE: 582631a2310SVardan Mikayelyan break; 583631a2310SVardan Mikayelyan case DWC2_POWER_DOWN_PARAM_PARTIAL: 584631a2310SVardan Mikayelyan if (hsotg->hw_params.power_optimized) 585631a2310SVardan Mikayelyan break; 586631a2310SVardan Mikayelyan dev_dbg(hsotg->dev, 587631a2310SVardan Mikayelyan "Partial power down isn't supported by HW\n"); 588631a2310SVardan Mikayelyan param = DWC2_POWER_DOWN_PARAM_NONE; 589631a2310SVardan Mikayelyan break; 590631a2310SVardan Mikayelyan case DWC2_POWER_DOWN_PARAM_HIBERNATION: 591631a2310SVardan Mikayelyan if (hsotg->hw_params.hibernation) 592631a2310SVardan Mikayelyan break; 593631a2310SVardan Mikayelyan dev_dbg(hsotg->dev, 594631a2310SVardan Mikayelyan "Hibernation isn't supported by HW\n"); 595631a2310SVardan Mikayelyan param = DWC2_POWER_DOWN_PARAM_NONE; 596631a2310SVardan Mikayelyan break; 597631a2310SVardan Mikayelyan default: 598631a2310SVardan Mikayelyan dev_err(hsotg->dev, 599631a2310SVardan Mikayelyan "%s: Invalid parameter power_down=%d\n", 600631a2310SVardan Mikayelyan __func__, param); 601631a2310SVardan Mikayelyan param = DWC2_POWER_DOWN_PARAM_NONE; 602631a2310SVardan Mikayelyan break; 603631a2310SVardan Mikayelyan } 604631a2310SVardan Mikayelyan 605631a2310SVardan Mikayelyan hsotg->params.power_down = param; 606631a2310SVardan Mikayelyan } 607631a2310SVardan Mikayelyan 6083c6aea73SSevak Arakelyan static void dwc2_check_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg) 6093c6aea73SSevak Arakelyan { 6103c6aea73SSevak Arakelyan int fifo_count; 6113c6aea73SSevak Arakelyan int fifo; 6123c6aea73SSevak Arakelyan int min; 6133c6aea73SSevak Arakelyan u32 total = 0; 6143c6aea73SSevak Arakelyan u32 dptxfszn; 6153c6aea73SSevak Arakelyan 6163c6aea73SSevak Arakelyan fifo_count = dwc2_hsotg_tx_fifo_count(hsotg); 6173c6aea73SSevak Arakelyan min = hsotg->hw_params.en_multiple_tx_fifo ? 16 : 4; 6183c6aea73SSevak Arakelyan 6193c6aea73SSevak Arakelyan for (fifo = 1; fifo <= fifo_count; fifo++) 6203c6aea73SSevak Arakelyan total += hsotg->params.g_tx_fifo_size[fifo]; 6213c6aea73SSevak Arakelyan 6223c6aea73SSevak Arakelyan if (total > dwc2_hsotg_tx_fifo_total_depth(hsotg) || !total) { 6233c6aea73SSevak Arakelyan dev_warn(hsotg->dev, "%s: Invalid parameter g-tx-fifo-size, setting to default average\n", 6243c6aea73SSevak Arakelyan __func__); 6253c6aea73SSevak Arakelyan dwc2_set_param_tx_fifo_sizes(hsotg); 6263c6aea73SSevak Arakelyan } 6273c6aea73SSevak Arakelyan 6283c6aea73SSevak Arakelyan for (fifo = 1; fifo <= fifo_count; fifo++) { 6299273083aSMinas Harutyunyan dptxfszn = hsotg->hw_params.g_tx_fifo_size[fifo]; 6303c6aea73SSevak Arakelyan 6313c6aea73SSevak Arakelyan if (hsotg->params.g_tx_fifo_size[fifo] < min || 6323c6aea73SSevak Arakelyan hsotg->params.g_tx_fifo_size[fifo] > dptxfszn) { 6333c6aea73SSevak Arakelyan dev_warn(hsotg->dev, "%s: Invalid parameter g_tx_fifo_size[%d]=%d\n", 6343c6aea73SSevak Arakelyan __func__, fifo, 6353c6aea73SSevak Arakelyan hsotg->params.g_tx_fifo_size[fifo]); 6363c6aea73SSevak Arakelyan hsotg->params.g_tx_fifo_size[fifo] = dptxfszn; 6373c6aea73SSevak Arakelyan } 6383c6aea73SSevak Arakelyan } 6393c6aea73SSevak Arakelyan } 6403c6aea73SSevak Arakelyan 641d936e666SJohn Youn #define CHECK_RANGE(_param, _min, _max, _def) do { \ 64247265c06SGrigor Tovmasyan if ((int)(hsotg->params._param) < (_min) || \ 643d936e666SJohn Youn (hsotg->params._param) > (_max)) { \ 644d936e666SJohn Youn dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \ 645d936e666SJohn Youn __func__, #_param, hsotg->params._param); \ 646d936e666SJohn Youn hsotg->params._param = (_def); \ 647d936e666SJohn Youn } \ 648d936e666SJohn Youn } while (0) 649d936e666SJohn Youn 650d936e666SJohn Youn #define CHECK_BOOL(_param, _check) do { \ 651d936e666SJohn Youn if (hsotg->params._param && !(_check)) { \ 652d936e666SJohn Youn dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \ 653d936e666SJohn Youn __func__, #_param, hsotg->params._param); \ 654d936e666SJohn Youn hsotg->params._param = false; \ 655d936e666SJohn Youn } \ 656d936e666SJohn Youn } while (0) 657d936e666SJohn Youn 658d936e666SJohn Youn static void dwc2_check_params(struct dwc2_hsotg *hsotg) 659d936e666SJohn Youn { 660d936e666SJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 661d936e666SJohn Youn struct dwc2_core_params *p = &hsotg->params; 662d936e666SJohn Youn bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH); 663d936e666SJohn Youn 664d936e666SJohn Youn dwc2_check_param_otg_cap(hsotg); 665d936e666SJohn Youn dwc2_check_param_phy_type(hsotg); 666d936e666SJohn Youn dwc2_check_param_speed(hsotg); 667d936e666SJohn Youn dwc2_check_param_phy_utmi_width(hsotg); 668631a2310SVardan Mikayelyan dwc2_check_param_power_down(hsotg); 669d936e666SJohn Youn CHECK_BOOL(enable_dynamic_fifo, hw->enable_dynamic_fifo); 670d936e666SJohn Youn CHECK_BOOL(en_multiple_tx_fifo, hw->en_multiple_tx_fifo); 671d936e666SJohn Youn CHECK_BOOL(i2c_enable, hw->i2c_enable); 672b43ebc96SGrigor Tovmasyan CHECK_BOOL(ipg_isoc_en, hw->ipg_isoc_en); 67366e77a24SRazmik Karapetyan CHECK_BOOL(acg_enable, hw->acg_enable); 674d936e666SJohn Youn CHECK_BOOL(reload_ctl, (hsotg->hw_params.snpsid > DWC2_CORE_REV_2_92a)); 6756f80b6deSSevak Arakelyan CHECK_BOOL(lpm, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_80a)); 6766f80b6deSSevak Arakelyan CHECK_BOOL(lpm, hw->lpm_mode); 6776f80b6deSSevak Arakelyan CHECK_BOOL(lpm_clock_gating, hsotg->params.lpm); 6786f80b6deSSevak Arakelyan CHECK_BOOL(besl, hsotg->params.lpm); 6796f80b6deSSevak Arakelyan CHECK_BOOL(besl, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_3_00a)); 6806f80b6deSSevak Arakelyan CHECK_BOOL(hird_threshold_en, hsotg->params.lpm); 6816f80b6deSSevak Arakelyan CHECK_RANGE(hird_threshold, 0, hsotg->params.besl ? 12 : 7, 0); 682ca531bc2SGrigor Tovmasyan CHECK_BOOL(service_interval, hw->service_interval_mode); 683d936e666SJohn Youn CHECK_RANGE(max_packet_count, 684d936e666SJohn Youn 15, hw->max_packet_count, 685d936e666SJohn Youn hw->max_packet_count); 686d936e666SJohn Youn CHECK_RANGE(max_transfer_size, 687d936e666SJohn Youn 2047, hw->max_transfer_size, 688d936e666SJohn Youn hw->max_transfer_size); 689d936e666SJohn Youn 690d936e666SJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_HOST) || 691d936e666SJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 692d936e666SJohn Youn CHECK_BOOL(host_dma, dma_capable); 693d936e666SJohn Youn CHECK_BOOL(dma_desc_enable, p->host_dma); 694d936e666SJohn Youn CHECK_BOOL(dma_desc_fs_enable, p->dma_desc_enable); 695d936e666SJohn Youn CHECK_BOOL(host_ls_low_power_phy_clk, 696d936e666SJohn Youn p->phy_type == DWC2_PHY_TYPE_PARAM_FS); 697d936e666SJohn Youn CHECK_RANGE(host_channels, 698d936e666SJohn Youn 1, hw->host_channels, 699d936e666SJohn Youn hw->host_channels); 700d936e666SJohn Youn CHECK_RANGE(host_rx_fifo_size, 701d936e666SJohn Youn 16, hw->rx_fifo_size, 702d936e666SJohn Youn hw->rx_fifo_size); 703d936e666SJohn Youn CHECK_RANGE(host_nperio_tx_fifo_size, 704d936e666SJohn Youn 16, hw->host_nperio_tx_fifo_size, 705d936e666SJohn Youn hw->host_nperio_tx_fifo_size); 706d936e666SJohn Youn CHECK_RANGE(host_perio_tx_fifo_size, 707d936e666SJohn Youn 16, hw->host_perio_tx_fifo_size, 708d936e666SJohn Youn hw->host_perio_tx_fifo_size); 709d936e666SJohn Youn } 710d936e666SJohn Youn 711d936e666SJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) || 712d936e666SJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 713d936e666SJohn Youn CHECK_BOOL(g_dma, dma_capable); 714d936e666SJohn Youn CHECK_BOOL(g_dma_desc, (p->g_dma && hw->dma_desc_enable)); 715d936e666SJohn Youn CHECK_RANGE(g_rx_fifo_size, 716d936e666SJohn Youn 16, hw->rx_fifo_size, 717d936e666SJohn Youn hw->rx_fifo_size); 718d936e666SJohn Youn CHECK_RANGE(g_np_tx_fifo_size, 719d936e666SJohn Youn 16, hw->dev_nperio_tx_fifo_size, 720d936e666SJohn Youn hw->dev_nperio_tx_fifo_size); 7213c6aea73SSevak Arakelyan dwc2_check_param_tx_fifo_sizes(hsotg); 722d936e666SJohn Youn } 723d936e666SJohn Youn } 724d936e666SJohn Youn 725323230efSJohn Youn /* 726323230efSJohn Youn * Gets host hardware parameters. Forces host mode if not currently in 727323230efSJohn Youn * host mode. Should be called immediately after a core soft reset in 728323230efSJohn Youn * order to get the reset values. 729323230efSJohn Youn */ 730323230efSJohn Youn static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg) 731323230efSJohn Youn { 732323230efSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 733323230efSJohn Youn u32 gnptxfsiz; 734323230efSJohn Youn u32 hptxfsiz; 735323230efSJohn Youn 736323230efSJohn Youn if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) 737323230efSJohn Youn return; 738323230efSJohn Youn 73913b1f8e2SVardan Mikayelyan dwc2_force_mode(hsotg, true); 740323230efSJohn Youn 741f25c42b8SGevorg Sahakyan gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ); 742f25c42b8SGevorg Sahakyan hptxfsiz = dwc2_readl(hsotg, HPTXFSIZ); 743323230efSJohn Youn 744323230efSJohn Youn hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >> 745323230efSJohn Youn FIFOSIZE_DEPTH_SHIFT; 746323230efSJohn Youn hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >> 747323230efSJohn Youn FIFOSIZE_DEPTH_SHIFT; 748323230efSJohn Youn } 749323230efSJohn Youn 750323230efSJohn Youn /* 751323230efSJohn Youn * Gets device hardware parameters. Forces device mode if not 752323230efSJohn Youn * currently in device mode. Should be called immediately after a core 753323230efSJohn Youn * soft reset in order to get the reset values. 754323230efSJohn Youn */ 755323230efSJohn Youn static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg) 756323230efSJohn Youn { 757323230efSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 758323230efSJohn Youn u32 gnptxfsiz; 7599273083aSMinas Harutyunyan int fifo, fifo_count; 760323230efSJohn Youn 761323230efSJohn Youn if (hsotg->dr_mode == USB_DR_MODE_HOST) 762323230efSJohn Youn return; 763323230efSJohn Youn 76413b1f8e2SVardan Mikayelyan dwc2_force_mode(hsotg, false); 765323230efSJohn Youn 766f25c42b8SGevorg Sahakyan gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ); 767323230efSJohn Youn 7689273083aSMinas Harutyunyan fifo_count = dwc2_hsotg_tx_fifo_count(hsotg); 7699273083aSMinas Harutyunyan 7709273083aSMinas Harutyunyan for (fifo = 1; fifo <= fifo_count; fifo++) { 7719273083aSMinas Harutyunyan hw->g_tx_fifo_size[fifo] = 772f25c42b8SGevorg Sahakyan (dwc2_readl(hsotg, DPTXFSIZN(fifo)) & 7739273083aSMinas Harutyunyan FIFOSIZE_DEPTH_MASK) >> FIFOSIZE_DEPTH_SHIFT; 7749273083aSMinas Harutyunyan } 7759273083aSMinas Harutyunyan 776323230efSJohn Youn hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >> 777323230efSJohn Youn FIFOSIZE_DEPTH_SHIFT; 778323230efSJohn Youn } 779323230efSJohn Youn 780323230efSJohn Youn /** 781323230efSJohn Youn * During device initialization, read various hardware configuration 782323230efSJohn Youn * registers and interpret the contents. 7836fb914d7SGrigor Tovmasyan * 7846fb914d7SGrigor Tovmasyan * @hsotg: Programming view of the DWC_otg controller 7856fb914d7SGrigor Tovmasyan * 786323230efSJohn Youn */ 787323230efSJohn Youn int dwc2_get_hwparams(struct dwc2_hsotg *hsotg) 788323230efSJohn Youn { 789323230efSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 790323230efSJohn Youn unsigned int width; 791323230efSJohn Youn u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4; 792323230efSJohn Youn u32 grxfsiz; 793323230efSJohn Youn 794f25c42b8SGevorg Sahakyan hwcfg1 = dwc2_readl(hsotg, GHWCFG1); 795f25c42b8SGevorg Sahakyan hwcfg2 = dwc2_readl(hsotg, GHWCFG2); 796f25c42b8SGevorg Sahakyan hwcfg3 = dwc2_readl(hsotg, GHWCFG3); 797f25c42b8SGevorg Sahakyan hwcfg4 = dwc2_readl(hsotg, GHWCFG4); 798f25c42b8SGevorg Sahakyan grxfsiz = dwc2_readl(hsotg, GRXFSIZ); 799323230efSJohn Youn 800323230efSJohn Youn /* hwcfg1 */ 801323230efSJohn Youn hw->dev_ep_dirs = hwcfg1; 802323230efSJohn Youn 803323230efSJohn Youn /* hwcfg2 */ 804323230efSJohn Youn hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >> 805323230efSJohn Youn GHWCFG2_OP_MODE_SHIFT; 806323230efSJohn Youn hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >> 807323230efSJohn Youn GHWCFG2_ARCHITECTURE_SHIFT; 808323230efSJohn Youn hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO); 809323230efSJohn Youn hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >> 810323230efSJohn Youn GHWCFG2_NUM_HOST_CHAN_SHIFT); 811323230efSJohn Youn hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >> 812323230efSJohn Youn GHWCFG2_HS_PHY_TYPE_SHIFT; 813323230efSJohn Youn hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >> 814323230efSJohn Youn GHWCFG2_FS_PHY_TYPE_SHIFT; 815323230efSJohn Youn hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >> 816323230efSJohn Youn GHWCFG2_NUM_DEV_EP_SHIFT; 817323230efSJohn Youn hw->nperio_tx_q_depth = 818323230efSJohn Youn (hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >> 819323230efSJohn Youn GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1; 820323230efSJohn Youn hw->host_perio_tx_q_depth = 821323230efSJohn Youn (hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >> 822323230efSJohn Youn GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1; 823323230efSJohn Youn hw->dev_token_q_depth = 824323230efSJohn Youn (hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >> 825323230efSJohn Youn GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT; 826323230efSJohn Youn 827323230efSJohn Youn /* hwcfg3 */ 828323230efSJohn Youn width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >> 829323230efSJohn Youn GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT; 830323230efSJohn Youn hw->max_transfer_size = (1 << (width + 11)) - 1; 831323230efSJohn Youn width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >> 832323230efSJohn Youn GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT; 833323230efSJohn Youn hw->max_packet_count = (1 << (width + 4)) - 1; 834323230efSJohn Youn hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C); 835323230efSJohn Youn hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >> 836323230efSJohn Youn GHWCFG3_DFIFO_DEPTH_SHIFT; 8376f80b6deSSevak Arakelyan hw->lpm_mode = !!(hwcfg3 & GHWCFG3_OTG_LPM_EN); 838323230efSJohn Youn 839323230efSJohn Youn /* hwcfg4 */ 840323230efSJohn Youn hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN); 841323230efSJohn Youn hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >> 842323230efSJohn Youn GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT; 8439273083aSMinas Harutyunyan hw->num_dev_in_eps = (hwcfg4 & GHWCFG4_NUM_IN_EPS_MASK) >> 8449273083aSMinas Harutyunyan GHWCFG4_NUM_IN_EPS_SHIFT; 845323230efSJohn Youn hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA); 846323230efSJohn Youn hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ); 847631a2310SVardan Mikayelyan hw->hibernation = !!(hwcfg4 & GHWCFG4_HIBER); 848323230efSJohn Youn hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >> 849323230efSJohn Youn GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT; 85066e77a24SRazmik Karapetyan hw->acg_enable = !!(hwcfg4 & GHWCFG4_ACG_SUPPORTED); 851b43ebc96SGrigor Tovmasyan hw->ipg_isoc_en = !!(hwcfg4 & GHWCFG4_IPG_ISOC_SUPPORTED); 852ca531bc2SGrigor Tovmasyan hw->service_interval_mode = !!(hwcfg4 & 853ca531bc2SGrigor Tovmasyan GHWCFG4_SERVICE_INTERVAL_SUPPORTED); 854323230efSJohn Youn 855323230efSJohn Youn /* fifo sizes */ 856d1531319SJohn Youn hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >> 857323230efSJohn Youn GRXFSIZ_DEPTH_SHIFT; 8589273083aSMinas Harutyunyan /* 8599273083aSMinas Harutyunyan * Host specific hardware parameters. Reading these parameters 8609273083aSMinas Harutyunyan * requires the controller to be in host mode. The mode will 8619273083aSMinas Harutyunyan * be forced, if necessary, to read these values. 8629273083aSMinas Harutyunyan */ 8639273083aSMinas Harutyunyan dwc2_get_host_hwparams(hsotg); 8649273083aSMinas Harutyunyan dwc2_get_dev_hwparams(hsotg); 865323230efSJohn Youn 866323230efSJohn Youn return 0; 867323230efSJohn Youn } 868323230efSJohn Youn 869334bbd4eSJohn Youn int dwc2_init_params(struct dwc2_hsotg *hsotg) 870334bbd4eSJohn Youn { 8717de1debcSJohn Youn const struct of_device_id *match; 872362b9398SNathan Chancellor void (*set_params)(struct dwc2_hsotg *data); 8737de1debcSJohn Youn 874245977c9SJohn Youn dwc2_set_default_params(hsotg); 875f9f93cbbSJohn Youn dwc2_get_device_properties(hsotg); 876334bbd4eSJohn Youn 8777de1debcSJohn Youn match = of_match_device(dwc2_of_match_table, hsotg->dev); 8787de1debcSJohn Youn if (match && match->data) { 8797de1debcSJohn Youn set_params = match->data; 8807de1debcSJohn Youn set_params(hsotg); 8817de1debcSJohn Youn } 8827de1debcSJohn Youn 883d936e666SJohn Youn dwc2_check_params(hsotg); 884d936e666SJohn Youn 885334bbd4eSJohn Youn return 0; 886334bbd4eSJohn Youn } 887