15fd54aceSGreg Kroah-Hartman // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) 2323230efSJohn Youn /* 3323230efSJohn Youn * Copyright (C) 2004-2016 Synopsys, Inc. 4323230efSJohn Youn */ 5323230efSJohn Youn 6323230efSJohn Youn #include <linux/kernel.h> 7323230efSJohn Youn #include <linux/module.h> 8323230efSJohn Youn #include <linux/of_device.h> 9f5c8a6cbSFabrice Gasnier #include <linux/usb/of.h> 10323230efSJohn Youn 11323230efSJohn Youn #include "core.h" 12323230efSJohn Youn 137de1debcSJohn Youn static void dwc2_set_bcm_params(struct dwc2_hsotg *hsotg) 147de1debcSJohn Youn { 157de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 16323230efSJohn Youn 177de1debcSJohn Youn p->host_rx_fifo_size = 774; 187de1debcSJohn Youn p->max_transfer_size = 65535; 197de1debcSJohn Youn p->max_packet_count = 511; 207de1debcSJohn Youn p->ahbcfg = 0x10; 217de1debcSJohn Youn } 22323230efSJohn Youn 237de1debcSJohn Youn static void dwc2_set_his_params(struct dwc2_hsotg *hsotg) 247de1debcSJohn Youn { 257de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 26323230efSJohn Youn 27f5c8a6cbSFabrice Gasnier p->otg_caps.hnp_support = false; 28f5c8a6cbSFabrice Gasnier p->otg_caps.srp_support = false; 297de1debcSJohn Youn p->speed = DWC2_SPEED_PARAM_HIGH; 307de1debcSJohn Youn p->host_rx_fifo_size = 512; 317de1debcSJohn Youn p->host_nperio_tx_fifo_size = 512; 327de1debcSJohn Youn p->host_perio_tx_fifo_size = 512; 337de1debcSJohn Youn p->max_transfer_size = 65535; 347de1debcSJohn Youn p->max_packet_count = 511; 357de1debcSJohn Youn p->host_channels = 16; 367de1debcSJohn Youn p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI; 377de1debcSJohn Youn p->phy_utmi_width = 8; 387de1debcSJohn Youn p->i2c_enable = false; 397de1debcSJohn Youn p->reload_ctl = false; 407de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << 417de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 42ca8b0332SChen Yu p->change_speed_quirk = true; 4307d9878fSJisheng Zhang p->power_down = DWC2_POWER_DOWN_PARAM_NONE; 447de1debcSJohn Youn } 45323230efSJohn Youn 46d712b725S周琰杰 (Zhou Yanjie) static void dwc2_set_jz4775_params(struct dwc2_hsotg *hsotg) 47d712b725S周琰杰 (Zhou Yanjie) { 48d712b725S周琰杰 (Zhou Yanjie) struct dwc2_core_params *p = &hsotg->params; 49d712b725S周琰杰 (Zhou Yanjie) 50d712b725S周琰杰 (Zhou Yanjie) p->otg_caps.hnp_support = false; 51d712b725S周琰杰 (Zhou Yanjie) p->speed = DWC2_SPEED_PARAM_HIGH; 52d712b725S周琰杰 (Zhou Yanjie) p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI; 53d712b725S周琰杰 (Zhou Yanjie) p->phy_utmi_width = 16; 54d712b725S周琰杰 (Zhou Yanjie) p->activate_ingenic_overcurrent_detection = 55d712b725S周琰杰 (Zhou Yanjie) !device_property_read_bool(hsotg->dev, "disable-over-current"); 56d712b725S周琰杰 (Zhou Yanjie) } 57d712b725S周琰杰 (Zhou Yanjie) 58d712b725S周琰杰 (Zhou Yanjie) static void dwc2_set_x1600_params(struct dwc2_hsotg *hsotg) 59d712b725S周琰杰 (Zhou Yanjie) { 60d712b725S周琰杰 (Zhou Yanjie) struct dwc2_core_params *p = &hsotg->params; 61d712b725S周琰杰 (Zhou Yanjie) 62d712b725S周琰杰 (Zhou Yanjie) p->otg_caps.hnp_support = false; 63d712b725S周琰杰 (Zhou Yanjie) p->speed = DWC2_SPEED_PARAM_HIGH; 64d712b725S周琰杰 (Zhou Yanjie) p->host_channels = 16; 65d712b725S周琰杰 (Zhou Yanjie) p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI; 66d712b725S周琰杰 (Zhou Yanjie) p->phy_utmi_width = 16; 67d712b725S周琰杰 (Zhou Yanjie) p->activate_ingenic_overcurrent_detection = 68d712b725S周琰杰 (Zhou Yanjie) !device_property_read_bool(hsotg->dev, "disable-over-current"); 69d712b725S周琰杰 (Zhou Yanjie) } 70d712b725S周琰杰 (Zhou Yanjie) 71d712b725S周琰杰 (Zhou Yanjie) static void dwc2_set_x2000_params(struct dwc2_hsotg *hsotg) 72d712b725S周琰杰 (Zhou Yanjie) { 73d712b725S周琰杰 (Zhou Yanjie) struct dwc2_core_params *p = &hsotg->params; 74d712b725S周琰杰 (Zhou Yanjie) 75d712b725S周琰杰 (Zhou Yanjie) p->otg_caps.hnp_support = false; 76d712b725S周琰杰 (Zhou Yanjie) p->speed = DWC2_SPEED_PARAM_HIGH; 77d712b725S周琰杰 (Zhou Yanjie) p->host_rx_fifo_size = 1024; 78d712b725S周琰杰 (Zhou Yanjie) p->host_nperio_tx_fifo_size = 1024; 79d712b725S周琰杰 (Zhou Yanjie) p->host_perio_tx_fifo_size = 1024; 80d712b725S周琰杰 (Zhou Yanjie) p->host_channels = 16; 81d712b725S周琰杰 (Zhou Yanjie) p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI; 82d712b725S周琰杰 (Zhou Yanjie) p->phy_utmi_width = 16; 83d712b725S周琰杰 (Zhou Yanjie) p->activate_ingenic_overcurrent_detection = 84d712b725S周琰杰 (Zhou Yanjie) !device_property_read_bool(hsotg->dev, "disable-over-current"); 85d712b725S周琰杰 (Zhou Yanjie) } 86d712b725S周琰杰 (Zhou Yanjie) 8735a60541SMarek Szyprowski static void dwc2_set_s3c6400_params(struct dwc2_hsotg *hsotg) 8835a60541SMarek Szyprowski { 8935a60541SMarek Szyprowski struct dwc2_core_params *p = &hsotg->params; 9035a60541SMarek Szyprowski 9107d9878fSJisheng Zhang p->power_down = DWC2_POWER_DOWN_PARAM_NONE; 92c4a0f7a6SMarek Szyprowski p->no_clock_gating = true; 931112cf4cSMarek Szyprowski p->phy_utmi_width = 8; 9435a60541SMarek Szyprowski } 9535a60541SMarek Szyprowski 963d8d3504SDinh Nguyen static void dwc2_set_socfpga_agilex_params(struct dwc2_hsotg *hsotg) 973d8d3504SDinh Nguyen { 983d8d3504SDinh Nguyen struct dwc2_core_params *p = &hsotg->params; 993d8d3504SDinh Nguyen 1003d8d3504SDinh Nguyen p->power_down = DWC2_POWER_DOWN_PARAM_NONE; 1013d8d3504SDinh Nguyen p->no_clock_gating = true; 1023d8d3504SDinh Nguyen } 1033d8d3504SDinh Nguyen 1047de1debcSJohn Youn static void dwc2_set_rk_params(struct dwc2_hsotg *hsotg) 1057de1debcSJohn Youn { 1067de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 1077de1debcSJohn Youn 108f5c8a6cbSFabrice Gasnier p->otg_caps.hnp_support = false; 109f5c8a6cbSFabrice Gasnier p->otg_caps.srp_support = false; 1107de1debcSJohn Youn p->host_rx_fifo_size = 525; 1117de1debcSJohn Youn p->host_nperio_tx_fifo_size = 128; 1127de1debcSJohn Youn p->host_perio_tx_fifo_size = 256; 1137de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << 1147de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 11507d9878fSJisheng Zhang p->power_down = DWC2_POWER_DOWN_PARAM_NONE; 116*42a317d0SQuentin Schulz p->lpm = false; 117*42a317d0SQuentin Schulz p->lpm_clock_gating = false; 118*42a317d0SQuentin Schulz p->besl = false; 119*42a317d0SQuentin Schulz p->hird_threshold_en = false; 1207de1debcSJohn Youn } 1217de1debcSJohn Youn 1227de1debcSJohn Youn static void dwc2_set_ltq_params(struct dwc2_hsotg *hsotg) 1237de1debcSJohn Youn { 1247de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 1257de1debcSJohn Youn 126f5c8a6cbSFabrice Gasnier p->otg_caps.hnp_support = false; 127f5c8a6cbSFabrice Gasnier p->otg_caps.srp_support = false; 1287de1debcSJohn Youn p->host_rx_fifo_size = 288; 1297de1debcSJohn Youn p->host_nperio_tx_fifo_size = 128; 1307de1debcSJohn Youn p->host_perio_tx_fifo_size = 96; 1317de1debcSJohn Youn p->max_transfer_size = 65535; 1327de1debcSJohn Youn p->max_packet_count = 511; 1337de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << 1347de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 1357de1debcSJohn Youn } 1367de1debcSJohn Youn 1377de1debcSJohn Youn static void dwc2_set_amlogic_params(struct dwc2_hsotg *hsotg) 1387de1debcSJohn Youn { 1397de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 1407de1debcSJohn Youn 141f5c8a6cbSFabrice Gasnier p->otg_caps.hnp_support = false; 142f5c8a6cbSFabrice Gasnier p->otg_caps.srp_support = false; 1437de1debcSJohn Youn p->speed = DWC2_SPEED_PARAM_HIGH; 1447de1debcSJohn Youn p->host_rx_fifo_size = 512; 1457de1debcSJohn Youn p->host_nperio_tx_fifo_size = 500; 1467de1debcSJohn Youn p->host_perio_tx_fifo_size = 500; 1477de1debcSJohn Youn p->host_channels = 16; 1487de1debcSJohn Youn p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI; 1497de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR8 << 1507de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 151cc10ce0cSMartin Blumenstingl p->power_down = DWC2_POWER_DOWN_PARAM_NONE; 1527de1debcSJohn Youn } 1537de1debcSJohn Youn 154fc4e326eSNeil Armstrong static void dwc2_set_amlogic_g12a_params(struct dwc2_hsotg *hsotg) 155fc4e326eSNeil Armstrong { 156fc4e326eSNeil Armstrong struct dwc2_core_params *p = &hsotg->params; 157fc4e326eSNeil Armstrong 158fc4e326eSNeil Armstrong p->lpm = false; 159fc4e326eSNeil Armstrong p->lpm_clock_gating = false; 160fc4e326eSNeil Armstrong p->besl = false; 161fc4e326eSNeil Armstrong p->hird_threshold_en = false; 162fc4e326eSNeil Armstrong } 163fc4e326eSNeil Armstrong 1647de1debcSJohn Youn static void dwc2_set_amcc_params(struct dwc2_hsotg *hsotg) 1657de1debcSJohn Youn { 1667de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 1677de1debcSJohn Youn 1687de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT; 1697de1debcSJohn Youn } 170323230efSJohn Youn 171e35b1350SBruno Herrera static void dwc2_set_stm32f4x9_fsotg_params(struct dwc2_hsotg *hsotg) 172e35b1350SBruno Herrera { 173e35b1350SBruno Herrera struct dwc2_core_params *p = &hsotg->params; 174e35b1350SBruno Herrera 175f5c8a6cbSFabrice Gasnier p->otg_caps.hnp_support = false; 176f5c8a6cbSFabrice Gasnier p->otg_caps.srp_support = false; 177e35b1350SBruno Herrera p->speed = DWC2_SPEED_PARAM_FULL; 178e35b1350SBruno Herrera p->host_rx_fifo_size = 128; 179e35b1350SBruno Herrera p->host_nperio_tx_fifo_size = 96; 180e35b1350SBruno Herrera p->host_perio_tx_fifo_size = 96; 181e35b1350SBruno Herrera p->max_packet_count = 256; 182e35b1350SBruno Herrera p->phy_type = DWC2_PHY_TYPE_PARAM_FS; 183e35b1350SBruno Herrera p->i2c_enable = false; 184e35b1350SBruno Herrera p->activate_stm_fs_transceiver = true; 185e35b1350SBruno Herrera } 186e35b1350SBruno Herrera 1871a149e35SAmelie Delaunay static void dwc2_set_stm32f7_hsotg_params(struct dwc2_hsotg *hsotg) 188d8fae8b9SAmelie Delaunay { 189d8fae8b9SAmelie Delaunay struct dwc2_core_params *p = &hsotg->params; 190d8fae8b9SAmelie Delaunay 191d8fae8b9SAmelie Delaunay p->host_rx_fifo_size = 622; 192d8fae8b9SAmelie Delaunay p->host_nperio_tx_fifo_size = 128; 193d8fae8b9SAmelie Delaunay p->host_perio_tx_fifo_size = 256; 194d8fae8b9SAmelie Delaunay } 195d8fae8b9SAmelie Delaunay 196a415083aSAmelie Delaunay static void dwc2_set_stm32mp15_fsotg_params(struct dwc2_hsotg *hsotg) 197a415083aSAmelie Delaunay { 198a415083aSAmelie Delaunay struct dwc2_core_params *p = &hsotg->params; 199a415083aSAmelie Delaunay 200f5c8a6cbSFabrice Gasnier p->otg_caps.hnp_support = false; 201f5c8a6cbSFabrice Gasnier p->otg_caps.srp_support = false; 2029e894ee3SFabrice Gasnier p->otg_caps.otg_rev = 0x200; 203a415083aSAmelie Delaunay p->speed = DWC2_SPEED_PARAM_FULL; 204a415083aSAmelie Delaunay p->host_rx_fifo_size = 128; 205a415083aSAmelie Delaunay p->host_nperio_tx_fifo_size = 96; 206a415083aSAmelie Delaunay p->host_perio_tx_fifo_size = 96; 207a415083aSAmelie Delaunay p->max_packet_count = 256; 208a415083aSAmelie Delaunay p->phy_type = DWC2_PHY_TYPE_PARAM_FS; 209a415083aSAmelie Delaunay p->i2c_enable = false; 210a415083aSAmelie Delaunay p->activate_stm_fs_transceiver = true; 211a415083aSAmelie Delaunay p->activate_stm_id_vb_detection = true; 2122979ee7aSAmelie Delaunay p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT; 213a415083aSAmelie Delaunay p->power_down = DWC2_POWER_DOWN_PARAM_NONE; 214f228cb27SAmelie Delaunay p->host_support_fs_ls_low_power = true; 215f228cb27SAmelie Delaunay p->host_ls_low_power_phy_clk = true; 216a415083aSAmelie Delaunay } 217a415083aSAmelie Delaunay 218a415083aSAmelie Delaunay static void dwc2_set_stm32mp15_hsotg_params(struct dwc2_hsotg *hsotg) 219a415083aSAmelie Delaunay { 220a415083aSAmelie Delaunay struct dwc2_core_params *p = &hsotg->params; 221a415083aSAmelie Delaunay 222f5c8a6cbSFabrice Gasnier p->otg_caps.hnp_support = false; 223f5c8a6cbSFabrice Gasnier p->otg_caps.srp_support = false; 2249e894ee3SFabrice Gasnier p->otg_caps.otg_rev = 0x200; 225d58ba480SAmelie Delaunay p->activate_stm_id_vb_detection = !device_property_read_bool(hsotg->dev, "usb-role-switch"); 226a415083aSAmelie Delaunay p->host_rx_fifo_size = 440; 227a415083aSAmelie Delaunay p->host_nperio_tx_fifo_size = 256; 228a415083aSAmelie Delaunay p->host_perio_tx_fifo_size = 256; 2292979ee7aSAmelie Delaunay p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT; 230a415083aSAmelie Delaunay p->power_down = DWC2_POWER_DOWN_PARAM_NONE; 23153febc95SAmelie Delaunay p->lpm = false; 23253febc95SAmelie Delaunay p->lpm_clock_gating = false; 23353febc95SAmelie Delaunay p->besl = false; 23453febc95SAmelie Delaunay p->hird_threshold_en = false; 235a415083aSAmelie Delaunay } 236a415083aSAmelie Delaunay 237323230efSJohn Youn const struct of_device_id dwc2_of_match_table[] = { 2387de1debcSJohn Youn { .compatible = "brcm,bcm2835-usb", .data = dwc2_set_bcm_params }, 2397de1debcSJohn Youn { .compatible = "hisilicon,hi6220-usb", .data = dwc2_set_his_params }, 240d712b725S周琰杰 (Zhou Yanjie) { .compatible = "ingenic,jz4775-otg", .data = dwc2_set_jz4775_params }, 241d712b725S周琰杰 (Zhou Yanjie) { .compatible = "ingenic,jz4780-otg", .data = dwc2_set_jz4775_params }, 242d712b725S周琰杰 (Zhou Yanjie) { .compatible = "ingenic,x1000-otg", .data = dwc2_set_jz4775_params }, 243d712b725S周琰杰 (Zhou Yanjie) { .compatible = "ingenic,x1600-otg", .data = dwc2_set_x1600_params }, 244d712b725S周琰杰 (Zhou Yanjie) { .compatible = "ingenic,x1700-otg", .data = dwc2_set_x1600_params }, 245d712b725S周琰杰 (Zhou Yanjie) { .compatible = "ingenic,x1830-otg", .data = dwc2_set_x1600_params }, 246d712b725S周琰杰 (Zhou Yanjie) { .compatible = "ingenic,x2000-otg", .data = dwc2_set_x2000_params }, 2477de1debcSJohn Youn { .compatible = "rockchip,rk3066-usb", .data = dwc2_set_rk_params }, 2487de1debcSJohn Youn { .compatible = "lantiq,arx100-usb", .data = dwc2_set_ltq_params }, 2497de1debcSJohn Youn { .compatible = "lantiq,xrx200-usb", .data = dwc2_set_ltq_params }, 2507de1debcSJohn Youn { .compatible = "snps,dwc2" }, 25135a60541SMarek Szyprowski { .compatible = "samsung,s3c6400-hsotg", 25235a60541SMarek Szyprowski .data = dwc2_set_s3c6400_params }, 25355b644fdSMartin Blumenstingl { .compatible = "amlogic,meson8-usb", 25455b644fdSMartin Blumenstingl .data = dwc2_set_amlogic_params }, 2557de1debcSJohn Youn { .compatible = "amlogic,meson8b-usb", 2567de1debcSJohn Youn .data = dwc2_set_amlogic_params }, 2577de1debcSJohn Youn { .compatible = "amlogic,meson-gxbb-usb", 2587de1debcSJohn Youn .data = dwc2_set_amlogic_params }, 259fc4e326eSNeil Armstrong { .compatible = "amlogic,meson-g12a-usb", 260fc4e326eSNeil Armstrong .data = dwc2_set_amlogic_g12a_params }, 2617de1debcSJohn Youn { .compatible = "amcc,dwc-otg", .data = dwc2_set_amcc_params }, 2620abe3863SChristian Lamparter { .compatible = "apm,apm82181-dwc-otg", .data = dwc2_set_amcc_params }, 263e35b1350SBruno Herrera { .compatible = "st,stm32f4x9-fsotg", 264e35b1350SBruno Herrera .data = dwc2_set_stm32f4x9_fsotg_params }, 265e35b1350SBruno Herrera { .compatible = "st,stm32f4x9-hsotg" }, 2661a149e35SAmelie Delaunay { .compatible = "st,stm32f7-hsotg", 2671a149e35SAmelie Delaunay .data = dwc2_set_stm32f7_hsotg_params }, 268a415083aSAmelie Delaunay { .compatible = "st,stm32mp15-fsotg", 269a415083aSAmelie Delaunay .data = dwc2_set_stm32mp15_fsotg_params }, 270a415083aSAmelie Delaunay { .compatible = "st,stm32mp15-hsotg", 271a415083aSAmelie Delaunay .data = dwc2_set_stm32mp15_hsotg_params }, 2723d8d3504SDinh Nguyen { .compatible = "intel,socfpga-agilex-hsotg", 2733d8d3504SDinh Nguyen .data = dwc2_set_socfpga_agilex_params }, 274323230efSJohn Youn {}, 275323230efSJohn Youn }; 276323230efSJohn Youn MODULE_DEVICE_TABLE(of, dwc2_of_match_table); 277323230efSJohn Youn 2782e5db2c0SJeremy Linton const struct acpi_device_id dwc2_acpi_match[] = { 2792e5db2c0SJeremy Linton { "BCM2848", (kernel_ulong_t)dwc2_set_bcm_params }, 2802e5db2c0SJeremy Linton { }, 2812e5db2c0SJeremy Linton }; 2822e5db2c0SJeremy Linton MODULE_DEVICE_TABLE(acpi, dwc2_acpi_match); 2832e5db2c0SJeremy Linton 284245977c9SJohn Youn static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg) 28505ee799fSJohn Youn { 286323230efSJohn Youn switch (hsotg->hw_params.op_mode) { 287323230efSJohn Youn case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE: 288f5c8a6cbSFabrice Gasnier hsotg->params.otg_caps.hnp_support = true; 289f5c8a6cbSFabrice Gasnier hsotg->params.otg_caps.srp_support = true; 290323230efSJohn Youn break; 291323230efSJohn Youn case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE: 292323230efSJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE: 293323230efSJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST: 294f5c8a6cbSFabrice Gasnier hsotg->params.otg_caps.hnp_support = false; 295f5c8a6cbSFabrice Gasnier hsotg->params.otg_caps.srp_support = true; 296323230efSJohn Youn break; 297323230efSJohn Youn default: 298f5c8a6cbSFabrice Gasnier hsotg->params.otg_caps.hnp_support = false; 299f5c8a6cbSFabrice Gasnier hsotg->params.otg_caps.srp_support = false; 300323230efSJohn Youn break; 301323230efSJohn Youn } 302323230efSJohn Youn } 303323230efSJohn Youn 304245977c9SJohn Youn static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg) 305323230efSJohn Youn { 306245977c9SJohn Youn int val; 307245977c9SJohn Youn u32 hs_phy_type = hsotg->hw_params.hs_phy_type; 308323230efSJohn Youn 309323230efSJohn Youn val = DWC2_PHY_TYPE_PARAM_FS; 310323230efSJohn Youn if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) { 311323230efSJohn Youn if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI || 312323230efSJohn Youn hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI) 313323230efSJohn Youn val = DWC2_PHY_TYPE_PARAM_UTMI; 314323230efSJohn Youn else 315323230efSJohn Youn val = DWC2_PHY_TYPE_PARAM_ULPI; 316323230efSJohn Youn } 317245977c9SJohn Youn 318245977c9SJohn Youn if (dwc2_is_fs_iot(hsotg)) 319245977c9SJohn Youn hsotg->params.phy_type = DWC2_PHY_TYPE_PARAM_FS; 320323230efSJohn Youn 321bea8e86cSJohn Youn hsotg->params.phy_type = val; 322323230efSJohn Youn } 323323230efSJohn Youn 324245977c9SJohn Youn static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg) 325323230efSJohn Youn { 326245977c9SJohn Youn int val; 327323230efSJohn Youn 328245977c9SJohn Youn val = hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS ? 329323230efSJohn Youn DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH; 330245977c9SJohn Youn 331245977c9SJohn Youn if (dwc2_is_fs_iot(hsotg)) 332245977c9SJohn Youn val = DWC2_SPEED_PARAM_FULL; 333245977c9SJohn Youn 334245977c9SJohn Youn if (dwc2_is_hs_iot(hsotg)) 335245977c9SJohn Youn val = DWC2_SPEED_PARAM_HIGH; 336323230efSJohn Youn 337bea8e86cSJohn Youn hsotg->params.speed = val; 338323230efSJohn Youn } 339323230efSJohn Youn 340245977c9SJohn Youn static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg) 341323230efSJohn Youn { 342245977c9SJohn Youn int val; 343323230efSJohn Youn 344323230efSJohn Youn val = (hsotg->hw_params.utmi_phy_data_width == 345323230efSJohn Youn GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16; 346323230efSJohn Youn 34742de8afcSJules Maselbas if (hsotg->phy) { 34842de8afcSJules Maselbas /* 34942de8afcSJules Maselbas * If using the generic PHY framework, check if the PHY bus 35042de8afcSJules Maselbas * width is 8-bit and set the phyif appropriately. 35142de8afcSJules Maselbas */ 35242de8afcSJules Maselbas if (phy_get_bus_width(hsotg->phy) == 8) 35342de8afcSJules Maselbas val = 8; 35442de8afcSJules Maselbas } 35542de8afcSJules Maselbas 356bea8e86cSJohn Youn hsotg->params.phy_utmi_width = val; 357323230efSJohn Youn } 358323230efSJohn Youn 35905ee799fSJohn Youn static void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg) 36005ee799fSJohn Youn { 36105ee799fSJohn Youn struct dwc2_core_params *p = &hsotg->params; 362c138ecfaSSevak Arakelyan int depth_average; 363c138ecfaSSevak Arakelyan int fifo_count; 364c138ecfaSSevak Arakelyan int i; 365c138ecfaSSevak Arakelyan 366c138ecfaSSevak Arakelyan fifo_count = dwc2_hsotg_tx_fifo_count(hsotg); 36705ee799fSJohn Youn 368245977c9SJohn Youn memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size)); 369c138ecfaSSevak Arakelyan depth_average = dwc2_hsotg_tx_fifo_average_depth(hsotg); 370c138ecfaSSevak Arakelyan for (i = 1; i <= fifo_count; i++) 371c138ecfaSSevak Arakelyan p->g_tx_fifo_size[i] = depth_average; 3729962b62fSJohn Youn } 3739962b62fSJohn Youn 37403ea6d6eSJohn Youn static void dwc2_set_param_power_down(struct dwc2_hsotg *hsotg) 37503ea6d6eSJohn Youn { 37603ea6d6eSJohn Youn int val; 37703ea6d6eSJohn Youn 37803ea6d6eSJohn Youn if (hsotg->hw_params.hibernation) 37907d9878fSJisheng Zhang val = DWC2_POWER_DOWN_PARAM_HIBERNATION; 38003ea6d6eSJohn Youn else if (hsotg->hw_params.power_optimized) 38107d9878fSJisheng Zhang val = DWC2_POWER_DOWN_PARAM_PARTIAL; 38203ea6d6eSJohn Youn else 38307d9878fSJisheng Zhang val = DWC2_POWER_DOWN_PARAM_NONE; 38403ea6d6eSJohn Youn 38503ea6d6eSJohn Youn hsotg->params.power_down = val; 38603ea6d6eSJohn Youn } 38703ea6d6eSJohn Youn 38828b5c129SMinas Harutyunyan static void dwc2_set_param_lpm(struct dwc2_hsotg *hsotg) 38928b5c129SMinas Harutyunyan { 39028b5c129SMinas Harutyunyan struct dwc2_core_params *p = &hsotg->params; 39128b5c129SMinas Harutyunyan 39228b5c129SMinas Harutyunyan p->lpm = hsotg->hw_params.lpm_mode; 39328b5c129SMinas Harutyunyan if (p->lpm) { 39428b5c129SMinas Harutyunyan p->lpm_clock_gating = true; 39528b5c129SMinas Harutyunyan p->besl = true; 39628b5c129SMinas Harutyunyan p->hird_threshold_en = true; 39728b5c129SMinas Harutyunyan p->hird_threshold = 4; 39828b5c129SMinas Harutyunyan } else { 39928b5c129SMinas Harutyunyan p->lpm_clock_gating = false; 40028b5c129SMinas Harutyunyan p->besl = false; 40128b5c129SMinas Harutyunyan p->hird_threshold_en = false; 40228b5c129SMinas Harutyunyan } 40328b5c129SMinas Harutyunyan } 40428b5c129SMinas Harutyunyan 40505ee799fSJohn Youn /** 406245977c9SJohn Youn * dwc2_set_default_params() - Set all core parameters to their 407245977c9SJohn Youn * auto-detected default values. 4086fb914d7SGrigor Tovmasyan * 4096fb914d7SGrigor Tovmasyan * @hsotg: Programming view of the DWC_otg controller 4106fb914d7SGrigor Tovmasyan * 411323230efSJohn Youn */ 412245977c9SJohn Youn static void dwc2_set_default_params(struct dwc2_hsotg *hsotg) 413323230efSJohn Youn { 41405ee799fSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 41505ee799fSJohn Youn struct dwc2_core_params *p = &hsotg->params; 4166b66ce51SJohn Youn bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH); 417323230efSJohn Youn 418245977c9SJohn Youn dwc2_set_param_otg_cap(hsotg); 419245977c9SJohn Youn dwc2_set_param_phy_type(hsotg); 420245977c9SJohn Youn dwc2_set_param_speed(hsotg); 421245977c9SJohn Youn dwc2_set_param_phy_utmi_width(hsotg); 42203ea6d6eSJohn Youn dwc2_set_param_power_down(hsotg); 42328b5c129SMinas Harutyunyan dwc2_set_param_lpm(hsotg); 424245977c9SJohn Youn p->phy_ulpi_ddr = false; 425245977c9SJohn Youn p->phy_ulpi_ext_vbus = false; 426245977c9SJohn Youn 427245977c9SJohn Youn p->enable_dynamic_fifo = hw->enable_dynamic_fifo; 428245977c9SJohn Youn p->en_multiple_tx_fifo = hw->en_multiple_tx_fifo; 429245977c9SJohn Youn p->i2c_enable = hw->i2c_enable; 43066e77a24SRazmik Karapetyan p->acg_enable = hw->acg_enable; 431245977c9SJohn Youn p->ulpi_fs_ls = false; 432245977c9SJohn Youn p->ts_dline = false; 433245977c9SJohn Youn p->reload_ctl = (hw->snpsid >= DWC2_CORE_REV_2_92a); 434245977c9SJohn Youn p->uframe_sched = true; 435245977c9SJohn Youn p->external_id_pin_ctl = false; 436b43ebc96SGrigor Tovmasyan p->ipg_isoc_en = false; 437ca531bc2SGrigor Tovmasyan p->service_interval = false; 438245977c9SJohn Youn p->max_packet_count = hw->max_packet_count; 439245977c9SJohn Youn p->max_transfer_size = hw->max_transfer_size; 4401b52d2faSRazmik Karapetyan p->ahbcfg = GAHBCFG_HBSTLEN_INCR << GAHBCFG_HBSTLEN_SHIFT; 441f3a61e4eSGrigor Tovmasyan p->ref_clk_per = 33333; 442f3a61e4eSGrigor Tovmasyan p->sof_cnt_wkup_alert = 100; 443245977c9SJohn Youn 4446b66ce51SJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_HOST) || 4456b66ce51SJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 446245977c9SJohn Youn p->host_dma = dma_capable; 447245977c9SJohn Youn p->dma_desc_enable = false; 448245977c9SJohn Youn p->dma_desc_fs_enable = false; 449245977c9SJohn Youn p->host_support_fs_ls_low_power = false; 450245977c9SJohn Youn p->host_ls_low_power_phy_clk = false; 451245977c9SJohn Youn p->host_channels = hw->host_channels; 452245977c9SJohn Youn p->host_rx_fifo_size = hw->rx_fifo_size; 453245977c9SJohn Youn p->host_nperio_tx_fifo_size = hw->host_nperio_tx_fifo_size; 454245977c9SJohn Youn p->host_perio_tx_fifo_size = hw->host_perio_tx_fifo_size; 4556b66ce51SJohn Youn } 4566b66ce51SJohn Youn 45705ee799fSJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) || 45805ee799fSJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 459245977c9SJohn Youn p->g_dma = dma_capable; 460245977c9SJohn Youn p->g_dma_desc = hw->dma_desc_enable; 46105ee799fSJohn Youn 46205ee799fSJohn Youn /* 46305ee799fSJohn Youn * The values for g_rx_fifo_size (2048) and 46405ee799fSJohn Youn * g_np_tx_fifo_size (1024) come from the legacy s3c 46505ee799fSJohn Youn * gadget driver. These defaults have been hard-coded 46605ee799fSJohn Youn * for some time so many platforms depend on these 46705ee799fSJohn Youn * values. Leave them as defaults for now and only 46805ee799fSJohn Youn * auto-detect if the hardware does not support the 46905ee799fSJohn Youn * default. 47005ee799fSJohn Youn */ 471245977c9SJohn Youn p->g_rx_fifo_size = 2048; 472245977c9SJohn Youn p->g_np_tx_fifo_size = 1024; 47305ee799fSJohn Youn dwc2_set_param_tx_fifo_sizes(hsotg); 47405ee799fSJohn Youn } 475323230efSJohn Youn } 476323230efSJohn Youn 477f9f93cbbSJohn Youn /** 478f9f93cbbSJohn Youn * dwc2_get_device_properties() - Read in device properties. 479f9f93cbbSJohn Youn * 4806fb914d7SGrigor Tovmasyan * @hsotg: Programming view of the DWC_otg controller 4816fb914d7SGrigor Tovmasyan * 482f9f93cbbSJohn Youn * Read in the device properties and adjust core parameters if needed. 483f9f93cbbSJohn Youn */ 484f9f93cbbSJohn Youn static void dwc2_get_device_properties(struct dwc2_hsotg *hsotg) 485f9f93cbbSJohn Youn { 486f9f93cbbSJohn Youn struct dwc2_core_params *p = &hsotg->params; 487f9f93cbbSJohn Youn int num; 488f9f93cbbSJohn Youn 489f9f93cbbSJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) || 490f9f93cbbSJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 491f9f93cbbSJohn Youn device_property_read_u32(hsotg->dev, "g-rx-fifo-size", 492f9f93cbbSJohn Youn &p->g_rx_fifo_size); 493f9f93cbbSJohn Youn 494f9f93cbbSJohn Youn device_property_read_u32(hsotg->dev, "g-np-tx-fifo-size", 495f9f93cbbSJohn Youn &p->g_np_tx_fifo_size); 496f9f93cbbSJohn Youn 49707e803ecSAndy Shevchenko num = device_property_count_u32(hsotg->dev, "g-tx-fifo-size"); 498f9f93cbbSJohn Youn if (num > 0) { 499f9f93cbbSJohn Youn num = min(num, 15); 500f9f93cbbSJohn Youn memset(p->g_tx_fifo_size, 0, 501f9f93cbbSJohn Youn sizeof(p->g_tx_fifo_size)); 502f9f93cbbSJohn Youn device_property_read_u32_array(hsotg->dev, 503f9f93cbbSJohn Youn "g-tx-fifo-size", 504f9f93cbbSJohn Youn &p->g_tx_fifo_size[1], 505f9f93cbbSJohn Youn num); 506f9f93cbbSJohn Youn } 507f5c8a6cbSFabrice Gasnier 508f5c8a6cbSFabrice Gasnier of_usb_update_otg_caps(hsotg->dev->of_node, &p->otg_caps); 509f9f93cbbSJohn Youn } 510b11633c4SDinh Nguyen 511b11633c4SDinh Nguyen if (of_find_property(hsotg->dev->of_node, "disable-over-current", NULL)) 512b11633c4SDinh Nguyen p->oc_disable = true; 513f9f93cbbSJohn Youn } 514f9f93cbbSJohn Youn 515d936e666SJohn Youn static void dwc2_check_param_otg_cap(struct dwc2_hsotg *hsotg) 516d936e666SJohn Youn { 517d936e666SJohn Youn int valid = 1; 518d936e666SJohn Youn 519f5c8a6cbSFabrice Gasnier if (hsotg->params.otg_caps.hnp_support && hsotg->params.otg_caps.srp_support) { 520f5c8a6cbSFabrice Gasnier /* check HNP && SRP capable */ 521d936e666SJohn Youn if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE) 522d936e666SJohn Youn valid = 0; 523f5c8a6cbSFabrice Gasnier } else if (!hsotg->params.otg_caps.hnp_support) { 524f5c8a6cbSFabrice Gasnier /* check SRP only capable */ 525f5c8a6cbSFabrice Gasnier if (hsotg->params.otg_caps.srp_support) { 526d936e666SJohn Youn switch (hsotg->hw_params.op_mode) { 527d936e666SJohn Youn case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE: 528d936e666SJohn Youn case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE: 529d936e666SJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE: 530d936e666SJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST: 531d936e666SJohn Youn break; 532d936e666SJohn Youn default: 533d936e666SJohn Youn valid = 0; 534d936e666SJohn Youn break; 535d936e666SJohn Youn } 536f5c8a6cbSFabrice Gasnier } 537f5c8a6cbSFabrice Gasnier /* else: NO HNP && NO SRP capable: always valid */ 538f5c8a6cbSFabrice Gasnier } else { 539d936e666SJohn Youn valid = 0; 540d936e666SJohn Youn } 541d936e666SJohn Youn 542d936e666SJohn Youn if (!valid) 543d936e666SJohn Youn dwc2_set_param_otg_cap(hsotg); 544d936e666SJohn Youn } 545d936e666SJohn Youn 546d936e666SJohn Youn static void dwc2_check_param_phy_type(struct dwc2_hsotg *hsotg) 547d936e666SJohn Youn { 548d936e666SJohn Youn int valid = 0; 549d936e666SJohn Youn u32 hs_phy_type; 550d936e666SJohn Youn u32 fs_phy_type; 551d936e666SJohn Youn 552d936e666SJohn Youn hs_phy_type = hsotg->hw_params.hs_phy_type; 553d936e666SJohn Youn fs_phy_type = hsotg->hw_params.fs_phy_type; 554d936e666SJohn Youn 555d936e666SJohn Youn switch (hsotg->params.phy_type) { 556d936e666SJohn Youn case DWC2_PHY_TYPE_PARAM_FS: 557d936e666SJohn Youn if (fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED) 558d936e666SJohn Youn valid = 1; 559d936e666SJohn Youn break; 560d936e666SJohn Youn case DWC2_PHY_TYPE_PARAM_UTMI: 561d936e666SJohn Youn if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) || 562d936e666SJohn Youn (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)) 563d936e666SJohn Youn valid = 1; 564d936e666SJohn Youn break; 565d936e666SJohn Youn case DWC2_PHY_TYPE_PARAM_ULPI: 566d936e666SJohn Youn if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) || 567d936e666SJohn Youn (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)) 568d936e666SJohn Youn valid = 1; 569d936e666SJohn Youn break; 570d936e666SJohn Youn default: 571d936e666SJohn Youn break; 572d936e666SJohn Youn } 573d936e666SJohn Youn 574d936e666SJohn Youn if (!valid) 575d936e666SJohn Youn dwc2_set_param_phy_type(hsotg); 576d936e666SJohn Youn } 577d936e666SJohn Youn 578d936e666SJohn Youn static void dwc2_check_param_speed(struct dwc2_hsotg *hsotg) 579d936e666SJohn Youn { 580d936e666SJohn Youn int valid = 1; 581d936e666SJohn Youn int phy_type = hsotg->params.phy_type; 582d936e666SJohn Youn int speed = hsotg->params.speed; 583d936e666SJohn Youn 584d936e666SJohn Youn switch (speed) { 585d936e666SJohn Youn case DWC2_SPEED_PARAM_HIGH: 586d936e666SJohn Youn if ((hsotg->params.speed == DWC2_SPEED_PARAM_HIGH) && 587d936e666SJohn Youn (phy_type == DWC2_PHY_TYPE_PARAM_FS)) 588d936e666SJohn Youn valid = 0; 589d936e666SJohn Youn break; 590d936e666SJohn Youn case DWC2_SPEED_PARAM_FULL: 591d936e666SJohn Youn case DWC2_SPEED_PARAM_LOW: 592d936e666SJohn Youn break; 593d936e666SJohn Youn default: 594d936e666SJohn Youn valid = 0; 595d936e666SJohn Youn break; 596d936e666SJohn Youn } 597d936e666SJohn Youn 598d936e666SJohn Youn if (!valid) 599d936e666SJohn Youn dwc2_set_param_speed(hsotg); 600d936e666SJohn Youn } 601d936e666SJohn Youn 602d936e666SJohn Youn static void dwc2_check_param_phy_utmi_width(struct dwc2_hsotg *hsotg) 603d936e666SJohn Youn { 604d936e666SJohn Youn int valid = 0; 605d936e666SJohn Youn int param = hsotg->params.phy_utmi_width; 606d936e666SJohn Youn int width = hsotg->hw_params.utmi_phy_data_width; 607d936e666SJohn Youn 608d936e666SJohn Youn switch (width) { 609d936e666SJohn Youn case GHWCFG4_UTMI_PHY_DATA_WIDTH_8: 610d936e666SJohn Youn valid = (param == 8); 611d936e666SJohn Youn break; 612d936e666SJohn Youn case GHWCFG4_UTMI_PHY_DATA_WIDTH_16: 613d936e666SJohn Youn valid = (param == 16); 614d936e666SJohn Youn break; 615d936e666SJohn Youn case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16: 616d936e666SJohn Youn valid = (param == 8 || param == 16); 617d936e666SJohn Youn break; 618d936e666SJohn Youn } 619d936e666SJohn Youn 620d936e666SJohn Youn if (!valid) 621d936e666SJohn Youn dwc2_set_param_phy_utmi_width(hsotg); 622d936e666SJohn Youn } 623d936e666SJohn Youn 624631a2310SVardan Mikayelyan static void dwc2_check_param_power_down(struct dwc2_hsotg *hsotg) 625631a2310SVardan Mikayelyan { 626631a2310SVardan Mikayelyan int param = hsotg->params.power_down; 627631a2310SVardan Mikayelyan 628631a2310SVardan Mikayelyan switch (param) { 629631a2310SVardan Mikayelyan case DWC2_POWER_DOWN_PARAM_NONE: 630631a2310SVardan Mikayelyan break; 631631a2310SVardan Mikayelyan case DWC2_POWER_DOWN_PARAM_PARTIAL: 632631a2310SVardan Mikayelyan if (hsotg->hw_params.power_optimized) 633631a2310SVardan Mikayelyan break; 634631a2310SVardan Mikayelyan dev_dbg(hsotg->dev, 635631a2310SVardan Mikayelyan "Partial power down isn't supported by HW\n"); 636631a2310SVardan Mikayelyan param = DWC2_POWER_DOWN_PARAM_NONE; 637631a2310SVardan Mikayelyan break; 638631a2310SVardan Mikayelyan case DWC2_POWER_DOWN_PARAM_HIBERNATION: 639631a2310SVardan Mikayelyan if (hsotg->hw_params.hibernation) 640631a2310SVardan Mikayelyan break; 641631a2310SVardan Mikayelyan dev_dbg(hsotg->dev, 642631a2310SVardan Mikayelyan "Hibernation isn't supported by HW\n"); 643631a2310SVardan Mikayelyan param = DWC2_POWER_DOWN_PARAM_NONE; 644631a2310SVardan Mikayelyan break; 645631a2310SVardan Mikayelyan default: 646631a2310SVardan Mikayelyan dev_err(hsotg->dev, 647631a2310SVardan Mikayelyan "%s: Invalid parameter power_down=%d\n", 648631a2310SVardan Mikayelyan __func__, param); 649631a2310SVardan Mikayelyan param = DWC2_POWER_DOWN_PARAM_NONE; 650631a2310SVardan Mikayelyan break; 651631a2310SVardan Mikayelyan } 652631a2310SVardan Mikayelyan 653631a2310SVardan Mikayelyan hsotg->params.power_down = param; 654631a2310SVardan Mikayelyan } 655631a2310SVardan Mikayelyan 6563c6aea73SSevak Arakelyan static void dwc2_check_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg) 6573c6aea73SSevak Arakelyan { 6583c6aea73SSevak Arakelyan int fifo_count; 6593c6aea73SSevak Arakelyan int fifo; 6603c6aea73SSevak Arakelyan int min; 6613c6aea73SSevak Arakelyan u32 total = 0; 6623c6aea73SSevak Arakelyan u32 dptxfszn; 6633c6aea73SSevak Arakelyan 6643c6aea73SSevak Arakelyan fifo_count = dwc2_hsotg_tx_fifo_count(hsotg); 6653c6aea73SSevak Arakelyan min = hsotg->hw_params.en_multiple_tx_fifo ? 16 : 4; 6663c6aea73SSevak Arakelyan 6673c6aea73SSevak Arakelyan for (fifo = 1; fifo <= fifo_count; fifo++) 6683c6aea73SSevak Arakelyan total += hsotg->params.g_tx_fifo_size[fifo]; 6693c6aea73SSevak Arakelyan 6703c6aea73SSevak Arakelyan if (total > dwc2_hsotg_tx_fifo_total_depth(hsotg) || !total) { 6713c6aea73SSevak Arakelyan dev_warn(hsotg->dev, "%s: Invalid parameter g-tx-fifo-size, setting to default average\n", 6723c6aea73SSevak Arakelyan __func__); 6733c6aea73SSevak Arakelyan dwc2_set_param_tx_fifo_sizes(hsotg); 6743c6aea73SSevak Arakelyan } 6753c6aea73SSevak Arakelyan 6763c6aea73SSevak Arakelyan for (fifo = 1; fifo <= fifo_count; fifo++) { 6779273083aSMinas Harutyunyan dptxfszn = hsotg->hw_params.g_tx_fifo_size[fifo]; 6783c6aea73SSevak Arakelyan 6793c6aea73SSevak Arakelyan if (hsotg->params.g_tx_fifo_size[fifo] < min || 6803c6aea73SSevak Arakelyan hsotg->params.g_tx_fifo_size[fifo] > dptxfszn) { 6813c6aea73SSevak Arakelyan dev_warn(hsotg->dev, "%s: Invalid parameter g_tx_fifo_size[%d]=%d\n", 6823c6aea73SSevak Arakelyan __func__, fifo, 6833c6aea73SSevak Arakelyan hsotg->params.g_tx_fifo_size[fifo]); 6843c6aea73SSevak Arakelyan hsotg->params.g_tx_fifo_size[fifo] = dptxfszn; 6853c6aea73SSevak Arakelyan } 6863c6aea73SSevak Arakelyan } 6873c6aea73SSevak Arakelyan } 6883c6aea73SSevak Arakelyan 689d936e666SJohn Youn #define CHECK_RANGE(_param, _min, _max, _def) do { \ 69047265c06SGrigor Tovmasyan if ((int)(hsotg->params._param) < (_min) || \ 691d936e666SJohn Youn (hsotg->params._param) > (_max)) { \ 692d936e666SJohn Youn dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \ 693d936e666SJohn Youn __func__, #_param, hsotg->params._param); \ 694d936e666SJohn Youn hsotg->params._param = (_def); \ 695d936e666SJohn Youn } \ 696d936e666SJohn Youn } while (0) 697d936e666SJohn Youn 698d936e666SJohn Youn #define CHECK_BOOL(_param, _check) do { \ 699d936e666SJohn Youn if (hsotg->params._param && !(_check)) { \ 700d936e666SJohn Youn dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \ 701d936e666SJohn Youn __func__, #_param, hsotg->params._param); \ 702d936e666SJohn Youn hsotg->params._param = false; \ 703d936e666SJohn Youn } \ 704d936e666SJohn Youn } while (0) 705d936e666SJohn Youn 706d936e666SJohn Youn static void dwc2_check_params(struct dwc2_hsotg *hsotg) 707d936e666SJohn Youn { 708d936e666SJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 709d936e666SJohn Youn struct dwc2_core_params *p = &hsotg->params; 710d936e666SJohn Youn bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH); 711d936e666SJohn Youn 712d936e666SJohn Youn dwc2_check_param_otg_cap(hsotg); 713d936e666SJohn Youn dwc2_check_param_phy_type(hsotg); 714d936e666SJohn Youn dwc2_check_param_speed(hsotg); 715d936e666SJohn Youn dwc2_check_param_phy_utmi_width(hsotg); 716631a2310SVardan Mikayelyan dwc2_check_param_power_down(hsotg); 717d936e666SJohn Youn CHECK_BOOL(enable_dynamic_fifo, hw->enable_dynamic_fifo); 718d936e666SJohn Youn CHECK_BOOL(en_multiple_tx_fifo, hw->en_multiple_tx_fifo); 719d936e666SJohn Youn CHECK_BOOL(i2c_enable, hw->i2c_enable); 720b43ebc96SGrigor Tovmasyan CHECK_BOOL(ipg_isoc_en, hw->ipg_isoc_en); 72166e77a24SRazmik Karapetyan CHECK_BOOL(acg_enable, hw->acg_enable); 722d936e666SJohn Youn CHECK_BOOL(reload_ctl, (hsotg->hw_params.snpsid > DWC2_CORE_REV_2_92a)); 7236f80b6deSSevak Arakelyan CHECK_BOOL(lpm, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_80a)); 7246f80b6deSSevak Arakelyan CHECK_BOOL(lpm, hw->lpm_mode); 7256f80b6deSSevak Arakelyan CHECK_BOOL(lpm_clock_gating, hsotg->params.lpm); 7266f80b6deSSevak Arakelyan CHECK_BOOL(besl, hsotg->params.lpm); 7276f80b6deSSevak Arakelyan CHECK_BOOL(besl, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_3_00a)); 7286f80b6deSSevak Arakelyan CHECK_BOOL(hird_threshold_en, hsotg->params.lpm); 7296f80b6deSSevak Arakelyan CHECK_RANGE(hird_threshold, 0, hsotg->params.besl ? 12 : 7, 0); 730ca531bc2SGrigor Tovmasyan CHECK_BOOL(service_interval, hw->service_interval_mode); 731d936e666SJohn Youn CHECK_RANGE(max_packet_count, 732d936e666SJohn Youn 15, hw->max_packet_count, 733d936e666SJohn Youn hw->max_packet_count); 734d936e666SJohn Youn CHECK_RANGE(max_transfer_size, 735d936e666SJohn Youn 2047, hw->max_transfer_size, 736d936e666SJohn Youn hw->max_transfer_size); 737d936e666SJohn Youn 738d936e666SJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_HOST) || 739d936e666SJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 740d936e666SJohn Youn CHECK_BOOL(host_dma, dma_capable); 741d936e666SJohn Youn CHECK_BOOL(dma_desc_enable, p->host_dma); 742d936e666SJohn Youn CHECK_BOOL(dma_desc_fs_enable, p->dma_desc_enable); 743d936e666SJohn Youn CHECK_BOOL(host_ls_low_power_phy_clk, 744d936e666SJohn Youn p->phy_type == DWC2_PHY_TYPE_PARAM_FS); 745d936e666SJohn Youn CHECK_RANGE(host_channels, 746d936e666SJohn Youn 1, hw->host_channels, 747d936e666SJohn Youn hw->host_channels); 748d936e666SJohn Youn CHECK_RANGE(host_rx_fifo_size, 749d936e666SJohn Youn 16, hw->rx_fifo_size, 750d936e666SJohn Youn hw->rx_fifo_size); 751d936e666SJohn Youn CHECK_RANGE(host_nperio_tx_fifo_size, 752d936e666SJohn Youn 16, hw->host_nperio_tx_fifo_size, 753d936e666SJohn Youn hw->host_nperio_tx_fifo_size); 754d936e666SJohn Youn CHECK_RANGE(host_perio_tx_fifo_size, 755d936e666SJohn Youn 16, hw->host_perio_tx_fifo_size, 756d936e666SJohn Youn hw->host_perio_tx_fifo_size); 757d936e666SJohn Youn } 758d936e666SJohn Youn 759d936e666SJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) || 760d936e666SJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 761d936e666SJohn Youn CHECK_BOOL(g_dma, dma_capable); 762d936e666SJohn Youn CHECK_BOOL(g_dma_desc, (p->g_dma && hw->dma_desc_enable)); 763d936e666SJohn Youn CHECK_RANGE(g_rx_fifo_size, 764d936e666SJohn Youn 16, hw->rx_fifo_size, 765d936e666SJohn Youn hw->rx_fifo_size); 766d936e666SJohn Youn CHECK_RANGE(g_np_tx_fifo_size, 767d936e666SJohn Youn 16, hw->dev_nperio_tx_fifo_size, 768d936e666SJohn Youn hw->dev_nperio_tx_fifo_size); 7693c6aea73SSevak Arakelyan dwc2_check_param_tx_fifo_sizes(hsotg); 770d936e666SJohn Youn } 771d936e666SJohn Youn } 772d936e666SJohn Youn 773323230efSJohn Youn /* 774323230efSJohn Youn * Gets host hardware parameters. Forces host mode if not currently in 775323230efSJohn Youn * host mode. Should be called immediately after a core soft reset in 776323230efSJohn Youn * order to get the reset values. 777323230efSJohn Youn */ 778323230efSJohn Youn static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg) 779323230efSJohn Youn { 780323230efSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 781323230efSJohn Youn u32 gnptxfsiz; 782323230efSJohn Youn u32 hptxfsiz; 783323230efSJohn Youn 784323230efSJohn Youn if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) 785323230efSJohn Youn return; 786323230efSJohn Youn 78713b1f8e2SVardan Mikayelyan dwc2_force_mode(hsotg, true); 788323230efSJohn Youn 789f25c42b8SGevorg Sahakyan gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ); 790f25c42b8SGevorg Sahakyan hptxfsiz = dwc2_readl(hsotg, HPTXFSIZ); 791323230efSJohn Youn 792323230efSJohn Youn hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >> 793323230efSJohn Youn FIFOSIZE_DEPTH_SHIFT; 794323230efSJohn Youn hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >> 795323230efSJohn Youn FIFOSIZE_DEPTH_SHIFT; 796323230efSJohn Youn } 797323230efSJohn Youn 798323230efSJohn Youn /* 799323230efSJohn Youn * Gets device hardware parameters. Forces device mode if not 800323230efSJohn Youn * currently in device mode. Should be called immediately after a core 801323230efSJohn Youn * soft reset in order to get the reset values. 802323230efSJohn Youn */ 803323230efSJohn Youn static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg) 804323230efSJohn Youn { 805323230efSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 806323230efSJohn Youn u32 gnptxfsiz; 8079273083aSMinas Harutyunyan int fifo, fifo_count; 808323230efSJohn Youn 809323230efSJohn Youn if (hsotg->dr_mode == USB_DR_MODE_HOST) 810323230efSJohn Youn return; 811323230efSJohn Youn 81213b1f8e2SVardan Mikayelyan dwc2_force_mode(hsotg, false); 813323230efSJohn Youn 814f25c42b8SGevorg Sahakyan gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ); 815323230efSJohn Youn 8169273083aSMinas Harutyunyan fifo_count = dwc2_hsotg_tx_fifo_count(hsotg); 8179273083aSMinas Harutyunyan 8189273083aSMinas Harutyunyan for (fifo = 1; fifo <= fifo_count; fifo++) { 8199273083aSMinas Harutyunyan hw->g_tx_fifo_size[fifo] = 820f25c42b8SGevorg Sahakyan (dwc2_readl(hsotg, DPTXFSIZN(fifo)) & 8219273083aSMinas Harutyunyan FIFOSIZE_DEPTH_MASK) >> FIFOSIZE_DEPTH_SHIFT; 8229273083aSMinas Harutyunyan } 8239273083aSMinas Harutyunyan 824323230efSJohn Youn hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >> 825323230efSJohn Youn FIFOSIZE_DEPTH_SHIFT; 826323230efSJohn Youn } 827323230efSJohn Youn 828323230efSJohn Youn /** 829bd37fbd5SLee Jones * dwc2_get_hwparams() - During device initialization, read various hardware 830bd37fbd5SLee Jones * configuration registers and interpret the contents. 8316fb914d7SGrigor Tovmasyan * 8326fb914d7SGrigor Tovmasyan * @hsotg: Programming view of the DWC_otg controller 8336fb914d7SGrigor Tovmasyan * 834323230efSJohn Youn */ 835323230efSJohn Youn int dwc2_get_hwparams(struct dwc2_hsotg *hsotg) 836323230efSJohn Youn { 837323230efSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 838323230efSJohn Youn unsigned int width; 839323230efSJohn Youn u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4; 840323230efSJohn Youn u32 grxfsiz; 841323230efSJohn Youn 842f25c42b8SGevorg Sahakyan hwcfg1 = dwc2_readl(hsotg, GHWCFG1); 843f25c42b8SGevorg Sahakyan hwcfg2 = dwc2_readl(hsotg, GHWCFG2); 844f25c42b8SGevorg Sahakyan hwcfg3 = dwc2_readl(hsotg, GHWCFG3); 845f25c42b8SGevorg Sahakyan hwcfg4 = dwc2_readl(hsotg, GHWCFG4); 846f25c42b8SGevorg Sahakyan grxfsiz = dwc2_readl(hsotg, GRXFSIZ); 847323230efSJohn Youn 848323230efSJohn Youn /* hwcfg1 */ 849323230efSJohn Youn hw->dev_ep_dirs = hwcfg1; 850323230efSJohn Youn 851323230efSJohn Youn /* hwcfg2 */ 852323230efSJohn Youn hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >> 853323230efSJohn Youn GHWCFG2_OP_MODE_SHIFT; 854323230efSJohn Youn hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >> 855323230efSJohn Youn GHWCFG2_ARCHITECTURE_SHIFT; 856323230efSJohn Youn hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO); 857323230efSJohn Youn hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >> 858323230efSJohn Youn GHWCFG2_NUM_HOST_CHAN_SHIFT); 859323230efSJohn Youn hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >> 860323230efSJohn Youn GHWCFG2_HS_PHY_TYPE_SHIFT; 861323230efSJohn Youn hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >> 862323230efSJohn Youn GHWCFG2_FS_PHY_TYPE_SHIFT; 863323230efSJohn Youn hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >> 864323230efSJohn Youn GHWCFG2_NUM_DEV_EP_SHIFT; 865323230efSJohn Youn hw->nperio_tx_q_depth = 866323230efSJohn Youn (hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >> 867323230efSJohn Youn GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1; 868323230efSJohn Youn hw->host_perio_tx_q_depth = 869323230efSJohn Youn (hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >> 870323230efSJohn Youn GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1; 871323230efSJohn Youn hw->dev_token_q_depth = 872323230efSJohn Youn (hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >> 873323230efSJohn Youn GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT; 874323230efSJohn Youn 875323230efSJohn Youn /* hwcfg3 */ 876323230efSJohn Youn width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >> 877323230efSJohn Youn GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT; 878323230efSJohn Youn hw->max_transfer_size = (1 << (width + 11)) - 1; 879323230efSJohn Youn width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >> 880323230efSJohn Youn GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT; 881323230efSJohn Youn hw->max_packet_count = (1 << (width + 4)) - 1; 882323230efSJohn Youn hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C); 883323230efSJohn Youn hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >> 884323230efSJohn Youn GHWCFG3_DFIFO_DEPTH_SHIFT; 8856f80b6deSSevak Arakelyan hw->lpm_mode = !!(hwcfg3 & GHWCFG3_OTG_LPM_EN); 886323230efSJohn Youn 887323230efSJohn Youn /* hwcfg4 */ 888323230efSJohn Youn hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN); 889323230efSJohn Youn hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >> 890323230efSJohn Youn GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT; 8919273083aSMinas Harutyunyan hw->num_dev_in_eps = (hwcfg4 & GHWCFG4_NUM_IN_EPS_MASK) >> 8929273083aSMinas Harutyunyan GHWCFG4_NUM_IN_EPS_SHIFT; 893323230efSJohn Youn hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA); 894323230efSJohn Youn hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ); 895631a2310SVardan Mikayelyan hw->hibernation = !!(hwcfg4 & GHWCFG4_HIBER); 896323230efSJohn Youn hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >> 897323230efSJohn Youn GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT; 89866e77a24SRazmik Karapetyan hw->acg_enable = !!(hwcfg4 & GHWCFG4_ACG_SUPPORTED); 899b43ebc96SGrigor Tovmasyan hw->ipg_isoc_en = !!(hwcfg4 & GHWCFG4_IPG_ISOC_SUPPORTED); 900ca531bc2SGrigor Tovmasyan hw->service_interval_mode = !!(hwcfg4 & 901ca531bc2SGrigor Tovmasyan GHWCFG4_SERVICE_INTERVAL_SUPPORTED); 902323230efSJohn Youn 903323230efSJohn Youn /* fifo sizes */ 904d1531319SJohn Youn hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >> 905323230efSJohn Youn GRXFSIZ_DEPTH_SHIFT; 9069273083aSMinas Harutyunyan /* 9079273083aSMinas Harutyunyan * Host specific hardware parameters. Reading these parameters 9089273083aSMinas Harutyunyan * requires the controller to be in host mode. The mode will 9099273083aSMinas Harutyunyan * be forced, if necessary, to read these values. 9109273083aSMinas Harutyunyan */ 9119273083aSMinas Harutyunyan dwc2_get_host_hwparams(hsotg); 9129273083aSMinas Harutyunyan dwc2_get_dev_hwparams(hsotg); 913323230efSJohn Youn 914323230efSJohn Youn return 0; 915323230efSJohn Youn } 916323230efSJohn Youn 9172e5db2c0SJeremy Linton typedef void (*set_params_cb)(struct dwc2_hsotg *data); 9182e5db2c0SJeremy Linton 919334bbd4eSJohn Youn int dwc2_init_params(struct dwc2_hsotg *hsotg) 920334bbd4eSJohn Youn { 9217de1debcSJohn Youn const struct of_device_id *match; 9222e5db2c0SJeremy Linton set_params_cb set_params; 9237de1debcSJohn Youn 924245977c9SJohn Youn dwc2_set_default_params(hsotg); 925f9f93cbbSJohn Youn dwc2_get_device_properties(hsotg); 926334bbd4eSJohn Youn 9277de1debcSJohn Youn match = of_match_device(dwc2_of_match_table, hsotg->dev); 9287de1debcSJohn Youn if (match && match->data) { 9297de1debcSJohn Youn set_params = match->data; 9307de1debcSJohn Youn set_params(hsotg); 9312e5db2c0SJeremy Linton } else { 9322e5db2c0SJeremy Linton const struct acpi_device_id *amatch; 9332e5db2c0SJeremy Linton 9342e5db2c0SJeremy Linton amatch = acpi_match_device(dwc2_acpi_match, hsotg->dev); 9352e5db2c0SJeremy Linton if (amatch && amatch->driver_data) { 9362e5db2c0SJeremy Linton set_params = (set_params_cb)amatch->driver_data; 9372e5db2c0SJeremy Linton set_params(hsotg); 9382e5db2c0SJeremy Linton } 9397de1debcSJohn Youn } 9407de1debcSJohn Youn 941d936e666SJohn Youn dwc2_check_params(hsotg); 942d936e666SJohn Youn 943334bbd4eSJohn Youn return 0; 944334bbd4eSJohn Youn } 945