xref: /openbmc/linux/drivers/usb/dwc2/params.c (revision 334bbd4ebe1b34e1640118a5bfcd48f65d96242f)
1323230efSJohn Youn /*
2323230efSJohn Youn  * Copyright (C) 2004-2016 Synopsys, Inc.
3323230efSJohn Youn  *
4323230efSJohn Youn  * Redistribution and use in source and binary forms, with or without
5323230efSJohn Youn  * modification, are permitted provided that the following conditions
6323230efSJohn Youn  * are met:
7323230efSJohn Youn  * 1. Redistributions of source code must retain the above copyright
8323230efSJohn Youn  *    notice, this list of conditions, and the following disclaimer,
9323230efSJohn Youn  *    without modification.
10323230efSJohn Youn  * 2. Redistributions in binary form must reproduce the above copyright
11323230efSJohn Youn  *    notice, this list of conditions and the following disclaimer in the
12323230efSJohn Youn  *    documentation and/or other materials provided with the distribution.
13323230efSJohn Youn  * 3. The names of the above-listed copyright holders may not be used
14323230efSJohn Youn  *    to endorse or promote products derived from this software without
15323230efSJohn Youn  *    specific prior written permission.
16323230efSJohn Youn  *
17323230efSJohn Youn  * ALTERNATIVELY, this software may be distributed under the terms of the
18323230efSJohn Youn  * GNU General Public License ("GPL") as published by the Free Software
19323230efSJohn Youn  * Foundation; either version 2 of the License, or (at your option) any
20323230efSJohn Youn  * later version.
21323230efSJohn Youn  *
22323230efSJohn Youn  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
23323230efSJohn Youn  * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
24323230efSJohn Youn  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
25323230efSJohn Youn  * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
26323230efSJohn Youn  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
27323230efSJohn Youn  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
28323230efSJohn Youn  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
29323230efSJohn Youn  * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
30323230efSJohn Youn  * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
31323230efSJohn Youn  * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32323230efSJohn Youn  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33323230efSJohn Youn  */
34323230efSJohn Youn 
35323230efSJohn Youn #include <linux/kernel.h>
36323230efSJohn Youn #include <linux/module.h>
37323230efSJohn Youn #include <linux/of_device.h>
38323230efSJohn Youn 
39323230efSJohn Youn #include "core.h"
40323230efSJohn Youn 
41323230efSJohn Youn static const struct dwc2_core_params params_hi6220 = {
42323230efSJohn Youn 	.otg_cap			= 2,	/* No HNP/SRP capable */
43323230efSJohn Youn 	.otg_ver			= 0,	/* 1.3 */
44323230efSJohn Youn 	.dma_enable			= 1,
45323230efSJohn Youn 	.dma_desc_enable		= 0,
46323230efSJohn Youn 	.dma_desc_fs_enable		= 0,
47323230efSJohn Youn 	.speed				= 0,	/* High Speed */
48323230efSJohn Youn 	.enable_dynamic_fifo		= 1,
49323230efSJohn Youn 	.en_multiple_tx_fifo		= 1,
50323230efSJohn Youn 	.host_rx_fifo_size		= 512,
51323230efSJohn Youn 	.host_nperio_tx_fifo_size	= 512,
52323230efSJohn Youn 	.host_perio_tx_fifo_size	= 512,
53323230efSJohn Youn 	.max_transfer_size		= 65535,
54323230efSJohn Youn 	.max_packet_count		= 511,
55323230efSJohn Youn 	.host_channels			= 16,
56323230efSJohn Youn 	.phy_type			= 1,	/* UTMI */
57323230efSJohn Youn 	.phy_utmi_width			= 8,
58323230efSJohn Youn 	.phy_ulpi_ddr			= 0,	/* Single */
59323230efSJohn Youn 	.phy_ulpi_ext_vbus		= 0,
60323230efSJohn Youn 	.i2c_enable			= 0,
61323230efSJohn Youn 	.ulpi_fs_ls			= 0,
62323230efSJohn Youn 	.host_support_fs_ls_low_power	= 0,
63323230efSJohn Youn 	.host_ls_low_power_phy_clk	= 0,	/* 48 MHz */
64323230efSJohn Youn 	.ts_dline			= 0,
65323230efSJohn Youn 	.reload_ctl			= 0,
66323230efSJohn Youn 	.ahbcfg				= GAHBCFG_HBSTLEN_INCR16 <<
67323230efSJohn Youn 					  GAHBCFG_HBSTLEN_SHIFT,
68323230efSJohn Youn 	.uframe_sched			= 0,
69323230efSJohn Youn 	.external_id_pin_ctl		= -1,
70323230efSJohn Youn 	.hibernation			= -1,
71323230efSJohn Youn };
72323230efSJohn Youn 
73323230efSJohn Youn static const struct dwc2_core_params params_bcm2835 = {
74323230efSJohn Youn 	.otg_cap			= 0,	/* HNP/SRP capable */
75323230efSJohn Youn 	.otg_ver			= 0,	/* 1.3 */
76323230efSJohn Youn 	.dma_enable			= 1,
77323230efSJohn Youn 	.dma_desc_enable		= 0,
78323230efSJohn Youn 	.dma_desc_fs_enable		= 0,
79323230efSJohn Youn 	.speed				= 0,	/* High Speed */
80323230efSJohn Youn 	.enable_dynamic_fifo		= 1,
81323230efSJohn Youn 	.en_multiple_tx_fifo		= 1,
82323230efSJohn Youn 	.host_rx_fifo_size		= 774,	/* 774 DWORDs */
83323230efSJohn Youn 	.host_nperio_tx_fifo_size	= 256,	/* 256 DWORDs */
84323230efSJohn Youn 	.host_perio_tx_fifo_size	= 512,	/* 512 DWORDs */
85323230efSJohn Youn 	.max_transfer_size		= 65535,
86323230efSJohn Youn 	.max_packet_count		= 511,
87323230efSJohn Youn 	.host_channels			= 8,
88323230efSJohn Youn 	.phy_type			= 1,	/* UTMI */
89323230efSJohn Youn 	.phy_utmi_width			= 8,	/* 8 bits */
90323230efSJohn Youn 	.phy_ulpi_ddr			= 0,	/* Single */
91323230efSJohn Youn 	.phy_ulpi_ext_vbus		= 0,
92323230efSJohn Youn 	.i2c_enable			= 0,
93323230efSJohn Youn 	.ulpi_fs_ls			= 0,
94323230efSJohn Youn 	.host_support_fs_ls_low_power	= 0,
95323230efSJohn Youn 	.host_ls_low_power_phy_clk	= 0,	/* 48 MHz */
96323230efSJohn Youn 	.ts_dline			= 0,
97323230efSJohn Youn 	.reload_ctl			= 0,
98323230efSJohn Youn 	.ahbcfg				= 0x10,
99323230efSJohn Youn 	.uframe_sched			= 0,
100323230efSJohn Youn 	.external_id_pin_ctl		= -1,
101323230efSJohn Youn 	.hibernation			= -1,
102323230efSJohn Youn };
103323230efSJohn Youn 
104323230efSJohn Youn static const struct dwc2_core_params params_rk3066 = {
105323230efSJohn Youn 	.otg_cap			= 2,	/* non-HNP/non-SRP */
106323230efSJohn Youn 	.otg_ver			= -1,
107323230efSJohn Youn 	.dma_enable			= -1,
108323230efSJohn Youn 	.dma_desc_enable		= 0,
109323230efSJohn Youn 	.dma_desc_fs_enable		= 0,
110323230efSJohn Youn 	.speed				= -1,
111323230efSJohn Youn 	.enable_dynamic_fifo		= 1,
112323230efSJohn Youn 	.en_multiple_tx_fifo		= -1,
113323230efSJohn Youn 	.host_rx_fifo_size		= 525,	/* 525 DWORDs */
114323230efSJohn Youn 	.host_nperio_tx_fifo_size	= 128,	/* 128 DWORDs */
115323230efSJohn Youn 	.host_perio_tx_fifo_size	= 256,	/* 256 DWORDs */
116323230efSJohn Youn 	.max_transfer_size		= -1,
117323230efSJohn Youn 	.max_packet_count		= -1,
118323230efSJohn Youn 	.host_channels			= -1,
119323230efSJohn Youn 	.phy_type			= -1,
120323230efSJohn Youn 	.phy_utmi_width			= -1,
121323230efSJohn Youn 	.phy_ulpi_ddr			= -1,
122323230efSJohn Youn 	.phy_ulpi_ext_vbus		= -1,
123323230efSJohn Youn 	.i2c_enable			= -1,
124323230efSJohn Youn 	.ulpi_fs_ls			= -1,
125323230efSJohn Youn 	.host_support_fs_ls_low_power	= -1,
126323230efSJohn Youn 	.host_ls_low_power_phy_clk	= -1,
127323230efSJohn Youn 	.ts_dline			= -1,
128323230efSJohn Youn 	.reload_ctl			= -1,
129323230efSJohn Youn 	.ahbcfg				= GAHBCFG_HBSTLEN_INCR16 <<
130323230efSJohn Youn 					  GAHBCFG_HBSTLEN_SHIFT,
131323230efSJohn Youn 	.uframe_sched			= -1,
132323230efSJohn Youn 	.external_id_pin_ctl		= -1,
133323230efSJohn Youn 	.hibernation			= -1,
134323230efSJohn Youn };
135323230efSJohn Youn 
136323230efSJohn Youn static const struct dwc2_core_params params_ltq = {
137323230efSJohn Youn 	.otg_cap			= 2,	/* non-HNP/non-SRP */
138323230efSJohn Youn 	.otg_ver			= -1,
139323230efSJohn Youn 	.dma_enable			= -1,
140323230efSJohn Youn 	.dma_desc_enable		= -1,
141323230efSJohn Youn 	.dma_desc_fs_enable		= -1,
142323230efSJohn Youn 	.speed				= -1,
143323230efSJohn Youn 	.enable_dynamic_fifo		= -1,
144323230efSJohn Youn 	.en_multiple_tx_fifo		= -1,
145323230efSJohn Youn 	.host_rx_fifo_size		= 288,	/* 288 DWORDs */
146323230efSJohn Youn 	.host_nperio_tx_fifo_size	= 128,	/* 128 DWORDs */
147323230efSJohn Youn 	.host_perio_tx_fifo_size	= 96,	/* 96 DWORDs */
148323230efSJohn Youn 	.max_transfer_size		= 65535,
149323230efSJohn Youn 	.max_packet_count		= 511,
150323230efSJohn Youn 	.host_channels			= -1,
151323230efSJohn Youn 	.phy_type			= -1,
152323230efSJohn Youn 	.phy_utmi_width			= -1,
153323230efSJohn Youn 	.phy_ulpi_ddr			= -1,
154323230efSJohn Youn 	.phy_ulpi_ext_vbus		= -1,
155323230efSJohn Youn 	.i2c_enable			= -1,
156323230efSJohn Youn 	.ulpi_fs_ls			= -1,
157323230efSJohn Youn 	.host_support_fs_ls_low_power	= -1,
158323230efSJohn Youn 	.host_ls_low_power_phy_clk	= -1,
159323230efSJohn Youn 	.ts_dline			= -1,
160323230efSJohn Youn 	.reload_ctl			= -1,
161323230efSJohn Youn 	.ahbcfg				= GAHBCFG_HBSTLEN_INCR16 <<
162323230efSJohn Youn 					  GAHBCFG_HBSTLEN_SHIFT,
163323230efSJohn Youn 	.uframe_sched			= -1,
164323230efSJohn Youn 	.external_id_pin_ctl		= -1,
165323230efSJohn Youn 	.hibernation			= -1,
166323230efSJohn Youn };
167323230efSJohn Youn 
168323230efSJohn Youn static const struct dwc2_core_params params_amlogic = {
169323230efSJohn Youn 	.otg_cap			= DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE,
170323230efSJohn Youn 	.otg_ver			= -1,
171323230efSJohn Youn 	.dma_enable			= 1,
172323230efSJohn Youn 	.dma_desc_enable		= 0,
173323230efSJohn Youn 	.dma_desc_fs_enable		= 0,
174323230efSJohn Youn 	.speed				= DWC2_SPEED_PARAM_HIGH,
175323230efSJohn Youn 	.enable_dynamic_fifo		= 1,
176323230efSJohn Youn 	.en_multiple_tx_fifo		= -1,
177323230efSJohn Youn 	.host_rx_fifo_size		= 512,
178323230efSJohn Youn 	.host_nperio_tx_fifo_size	= 500,
179323230efSJohn Youn 	.host_perio_tx_fifo_size	= 500,
180323230efSJohn Youn 	.max_transfer_size		= -1,
181323230efSJohn Youn 	.max_packet_count		= -1,
182323230efSJohn Youn 	.host_channels			= 16,
183323230efSJohn Youn 	.phy_type			= DWC2_PHY_TYPE_PARAM_UTMI,
184323230efSJohn Youn 	.phy_utmi_width			= -1,
185323230efSJohn Youn 	.phy_ulpi_ddr			= -1,
186323230efSJohn Youn 	.phy_ulpi_ext_vbus		= -1,
187323230efSJohn Youn 	.i2c_enable			= -1,
188323230efSJohn Youn 	.ulpi_fs_ls			= -1,
189323230efSJohn Youn 	.host_support_fs_ls_low_power	= -1,
190323230efSJohn Youn 	.host_ls_low_power_phy_clk	= -1,
191323230efSJohn Youn 	.ts_dline			= -1,
192323230efSJohn Youn 	.reload_ctl			= 1,
193323230efSJohn Youn 	.ahbcfg				= GAHBCFG_HBSTLEN_INCR8 <<
194323230efSJohn Youn 					  GAHBCFG_HBSTLEN_SHIFT,
195323230efSJohn Youn 	.uframe_sched			= 0,
196323230efSJohn Youn 	.external_id_pin_ctl		= -1,
197323230efSJohn Youn 	.hibernation			= -1,
198323230efSJohn Youn };
199323230efSJohn Youn 
200323230efSJohn Youn const struct of_device_id dwc2_of_match_table[] = {
201323230efSJohn Youn 	{ .compatible = "brcm,bcm2835-usb", .data = &params_bcm2835 },
202323230efSJohn Youn 	{ .compatible = "hisilicon,hi6220-usb", .data = &params_hi6220 },
203323230efSJohn Youn 	{ .compatible = "rockchip,rk3066-usb", .data = &params_rk3066 },
204323230efSJohn Youn 	{ .compatible = "lantiq,arx100-usb", .data = &params_ltq },
205323230efSJohn Youn 	{ .compatible = "lantiq,xrx200-usb", .data = &params_ltq },
206323230efSJohn Youn 	{ .compatible = "snps,dwc2", .data = NULL },
207323230efSJohn Youn 	{ .compatible = "samsung,s3c6400-hsotg", .data = NULL},
208323230efSJohn Youn 	{ .compatible = "amlogic,meson8b-usb", .data = &params_amlogic },
209323230efSJohn Youn 	{ .compatible = "amlogic,meson-gxbb-usb", .data = &params_amlogic },
210323230efSJohn Youn 	{},
211323230efSJohn Youn };
212323230efSJohn Youn MODULE_DEVICE_TABLE(of, dwc2_of_match_table);
213323230efSJohn Youn 
214323230efSJohn Youn #define DWC2_OUT_OF_BOUNDS(a, b, c)	((a) < (b) || (a) > (c))
215323230efSJohn Youn 
216323230efSJohn Youn /* Parameter access functions */
217323230efSJohn Youn void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg, int val)
218323230efSJohn Youn {
219323230efSJohn Youn 	int valid = 1;
220323230efSJohn Youn 
221323230efSJohn Youn 	switch (val) {
222323230efSJohn Youn 	case DWC2_CAP_PARAM_HNP_SRP_CAPABLE:
223323230efSJohn Youn 		if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE)
224323230efSJohn Youn 			valid = 0;
225323230efSJohn Youn 		break;
226323230efSJohn Youn 	case DWC2_CAP_PARAM_SRP_ONLY_CAPABLE:
227323230efSJohn Youn 		switch (hsotg->hw_params.op_mode) {
228323230efSJohn Youn 		case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
229323230efSJohn Youn 		case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
230323230efSJohn Youn 		case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
231323230efSJohn Youn 		case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
232323230efSJohn Youn 			break;
233323230efSJohn Youn 		default:
234323230efSJohn Youn 			valid = 0;
235323230efSJohn Youn 			break;
236323230efSJohn Youn 		}
237323230efSJohn Youn 		break;
238323230efSJohn Youn 	case DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE:
239323230efSJohn Youn 		/* always valid */
240323230efSJohn Youn 		break;
241323230efSJohn Youn 	default:
242323230efSJohn Youn 		valid = 0;
243323230efSJohn Youn 		break;
244323230efSJohn Youn 	}
245323230efSJohn Youn 
246323230efSJohn Youn 	if (!valid) {
247323230efSJohn Youn 		if (val >= 0)
248323230efSJohn Youn 			dev_err(hsotg->dev,
249323230efSJohn Youn 				"%d invalid for otg_cap parameter. Check HW configuration.\n",
250323230efSJohn Youn 				val);
251323230efSJohn Youn 		switch (hsotg->hw_params.op_mode) {
252323230efSJohn Youn 		case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
253323230efSJohn Youn 			val = DWC2_CAP_PARAM_HNP_SRP_CAPABLE;
254323230efSJohn Youn 			break;
255323230efSJohn Youn 		case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
256323230efSJohn Youn 		case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
257323230efSJohn Youn 		case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
258323230efSJohn Youn 			val = DWC2_CAP_PARAM_SRP_ONLY_CAPABLE;
259323230efSJohn Youn 			break;
260323230efSJohn Youn 		default:
261323230efSJohn Youn 			val = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
262323230efSJohn Youn 			break;
263323230efSJohn Youn 		}
264323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting otg_cap to %d\n", val);
265323230efSJohn Youn 	}
266323230efSJohn Youn 
267bea8e86cSJohn Youn 	hsotg->params.otg_cap = val;
268323230efSJohn Youn }
269323230efSJohn Youn 
270323230efSJohn Youn void dwc2_set_param_dma_enable(struct dwc2_hsotg *hsotg, int val)
271323230efSJohn Youn {
272323230efSJohn Youn 	int valid = 1;
273323230efSJohn Youn 
274323230efSJohn Youn 	if (val > 0 && hsotg->hw_params.arch == GHWCFG2_SLAVE_ONLY_ARCH)
275323230efSJohn Youn 		valid = 0;
276323230efSJohn Youn 	if (val < 0)
277323230efSJohn Youn 		valid = 0;
278323230efSJohn Youn 
279323230efSJohn Youn 	if (!valid) {
280323230efSJohn Youn 		if (val >= 0)
281323230efSJohn Youn 			dev_err(hsotg->dev,
282323230efSJohn Youn 				"%d invalid for dma_enable parameter. Check HW configuration.\n",
283323230efSJohn Youn 				val);
284323230efSJohn Youn 		val = hsotg->hw_params.arch != GHWCFG2_SLAVE_ONLY_ARCH;
285323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting dma_enable to %d\n", val);
286323230efSJohn Youn 	}
287323230efSJohn Youn 
288bea8e86cSJohn Youn 	hsotg->params.dma_enable = val;
289323230efSJohn Youn }
290323230efSJohn Youn 
291323230efSJohn Youn void dwc2_set_param_dma_desc_enable(struct dwc2_hsotg *hsotg, int val)
292323230efSJohn Youn {
293323230efSJohn Youn 	int valid = 1;
294323230efSJohn Youn 
295bea8e86cSJohn Youn 	if (val > 0 && (hsotg->params.dma_enable <= 0 ||
296323230efSJohn Youn 			!hsotg->hw_params.dma_desc_enable))
297323230efSJohn Youn 		valid = 0;
298323230efSJohn Youn 	if (val < 0)
299323230efSJohn Youn 		valid = 0;
300323230efSJohn Youn 
301323230efSJohn Youn 	if (!valid) {
302323230efSJohn Youn 		if (val >= 0)
303323230efSJohn Youn 			dev_err(hsotg->dev,
304323230efSJohn Youn 				"%d invalid for dma_desc_enable parameter. Check HW configuration.\n",
305323230efSJohn Youn 				val);
306bea8e86cSJohn Youn 		val = (hsotg->params.dma_enable > 0 &&
307323230efSJohn Youn 			hsotg->hw_params.dma_desc_enable);
308323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting dma_desc_enable to %d\n", val);
309323230efSJohn Youn 	}
310323230efSJohn Youn 
311bea8e86cSJohn Youn 	hsotg->params.dma_desc_enable = val;
312323230efSJohn Youn }
313323230efSJohn Youn 
314323230efSJohn Youn void dwc2_set_param_dma_desc_fs_enable(struct dwc2_hsotg *hsotg, int val)
315323230efSJohn Youn {
316323230efSJohn Youn 	int valid = 1;
317323230efSJohn Youn 
318bea8e86cSJohn Youn 	if (val > 0 && (hsotg->params.dma_enable <= 0 ||
319323230efSJohn Youn 			!hsotg->hw_params.dma_desc_enable))
320323230efSJohn Youn 		valid = 0;
321323230efSJohn Youn 	if (val < 0)
322323230efSJohn Youn 		valid = 0;
323323230efSJohn Youn 
324323230efSJohn Youn 	if (!valid) {
325323230efSJohn Youn 		if (val >= 0)
326323230efSJohn Youn 			dev_err(hsotg->dev,
327323230efSJohn Youn 				"%d invalid for dma_desc_fs_enable parameter. Check HW configuration.\n",
328323230efSJohn Youn 				val);
329bea8e86cSJohn Youn 		val = (hsotg->params.dma_enable > 0 &&
330323230efSJohn Youn 			hsotg->hw_params.dma_desc_enable);
331323230efSJohn Youn 	}
332323230efSJohn Youn 
333bea8e86cSJohn Youn 	hsotg->params.dma_desc_fs_enable = val;
334323230efSJohn Youn 	dev_dbg(hsotg->dev, "Setting dma_desc_fs_enable to %d\n", val);
335323230efSJohn Youn }
336323230efSJohn Youn 
337323230efSJohn Youn void dwc2_set_param_host_support_fs_ls_low_power(struct dwc2_hsotg *hsotg,
338323230efSJohn Youn 						 int val)
339323230efSJohn Youn {
340323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
341323230efSJohn Youn 		if (val >= 0) {
342323230efSJohn Youn 			dev_err(hsotg->dev,
343323230efSJohn Youn 				"Wrong value for host_support_fs_low_power\n");
344323230efSJohn Youn 			dev_err(hsotg->dev,
345323230efSJohn Youn 				"host_support_fs_low_power must be 0 or 1\n");
346323230efSJohn Youn 		}
347323230efSJohn Youn 		val = 0;
348323230efSJohn Youn 		dev_dbg(hsotg->dev,
349323230efSJohn Youn 			"Setting host_support_fs_low_power to %d\n", val);
350323230efSJohn Youn 	}
351323230efSJohn Youn 
352bea8e86cSJohn Youn 	hsotg->params.host_support_fs_ls_low_power = val;
353323230efSJohn Youn }
354323230efSJohn Youn 
355323230efSJohn Youn void dwc2_set_param_enable_dynamic_fifo(struct dwc2_hsotg *hsotg, int val)
356323230efSJohn Youn {
357323230efSJohn Youn 	int valid = 1;
358323230efSJohn Youn 
359323230efSJohn Youn 	if (val > 0 && !hsotg->hw_params.enable_dynamic_fifo)
360323230efSJohn Youn 		valid = 0;
361323230efSJohn Youn 	if (val < 0)
362323230efSJohn Youn 		valid = 0;
363323230efSJohn Youn 
364323230efSJohn Youn 	if (!valid) {
365323230efSJohn Youn 		if (val >= 0)
366323230efSJohn Youn 			dev_err(hsotg->dev,
367323230efSJohn Youn 				"%d invalid for enable_dynamic_fifo parameter. Check HW configuration.\n",
368323230efSJohn Youn 				val);
369323230efSJohn Youn 		val = hsotg->hw_params.enable_dynamic_fifo;
370323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting enable_dynamic_fifo to %d\n", val);
371323230efSJohn Youn 	}
372323230efSJohn Youn 
373bea8e86cSJohn Youn 	hsotg->params.enable_dynamic_fifo = val;
374323230efSJohn Youn }
375323230efSJohn Youn 
376323230efSJohn Youn void dwc2_set_param_host_rx_fifo_size(struct dwc2_hsotg *hsotg, int val)
377323230efSJohn Youn {
378323230efSJohn Youn 	int valid = 1;
379323230efSJohn Youn 
380323230efSJohn Youn 	if (val < 16 || val > hsotg->hw_params.host_rx_fifo_size)
381323230efSJohn Youn 		valid = 0;
382323230efSJohn Youn 
383323230efSJohn Youn 	if (!valid) {
384323230efSJohn Youn 		if (val >= 0)
385323230efSJohn Youn 			dev_err(hsotg->dev,
386323230efSJohn Youn 				"%d invalid for host_rx_fifo_size. Check HW configuration.\n",
387323230efSJohn Youn 				val);
388323230efSJohn Youn 		val = hsotg->hw_params.host_rx_fifo_size;
389323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting host_rx_fifo_size to %d\n", val);
390323230efSJohn Youn 	}
391323230efSJohn Youn 
392bea8e86cSJohn Youn 	hsotg->params.host_rx_fifo_size = val;
393323230efSJohn Youn }
394323230efSJohn Youn 
395323230efSJohn Youn void dwc2_set_param_host_nperio_tx_fifo_size(struct dwc2_hsotg *hsotg, int val)
396323230efSJohn Youn {
397323230efSJohn Youn 	int valid = 1;
398323230efSJohn Youn 
399323230efSJohn Youn 	if (val < 16 || val > hsotg->hw_params.host_nperio_tx_fifo_size)
400323230efSJohn Youn 		valid = 0;
401323230efSJohn Youn 
402323230efSJohn Youn 	if (!valid) {
403323230efSJohn Youn 		if (val >= 0)
404323230efSJohn Youn 			dev_err(hsotg->dev,
405323230efSJohn Youn 				"%d invalid for host_nperio_tx_fifo_size. Check HW configuration.\n",
406323230efSJohn Youn 				val);
407323230efSJohn Youn 		val = hsotg->hw_params.host_nperio_tx_fifo_size;
408323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting host_nperio_tx_fifo_size to %d\n",
409323230efSJohn Youn 			val);
410323230efSJohn Youn 	}
411323230efSJohn Youn 
412bea8e86cSJohn Youn 	hsotg->params.host_nperio_tx_fifo_size = val;
413323230efSJohn Youn }
414323230efSJohn Youn 
415323230efSJohn Youn void dwc2_set_param_host_perio_tx_fifo_size(struct dwc2_hsotg *hsotg, int val)
416323230efSJohn Youn {
417323230efSJohn Youn 	int valid = 1;
418323230efSJohn Youn 
419323230efSJohn Youn 	if (val < 16 || val > hsotg->hw_params.host_perio_tx_fifo_size)
420323230efSJohn Youn 		valid = 0;
421323230efSJohn Youn 
422323230efSJohn Youn 	if (!valid) {
423323230efSJohn Youn 		if (val >= 0)
424323230efSJohn Youn 			dev_err(hsotg->dev,
425323230efSJohn Youn 				"%d invalid for host_perio_tx_fifo_size. Check HW configuration.\n",
426323230efSJohn Youn 				val);
427323230efSJohn Youn 		val = hsotg->hw_params.host_perio_tx_fifo_size;
428323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting host_perio_tx_fifo_size to %d\n",
429323230efSJohn Youn 			val);
430323230efSJohn Youn 	}
431323230efSJohn Youn 
432bea8e86cSJohn Youn 	hsotg->params.host_perio_tx_fifo_size = val;
433323230efSJohn Youn }
434323230efSJohn Youn 
435323230efSJohn Youn void dwc2_set_param_max_transfer_size(struct dwc2_hsotg *hsotg, int val)
436323230efSJohn Youn {
437323230efSJohn Youn 	int valid = 1;
438323230efSJohn Youn 
439323230efSJohn Youn 	if (val < 2047 || val > hsotg->hw_params.max_transfer_size)
440323230efSJohn Youn 		valid = 0;
441323230efSJohn Youn 
442323230efSJohn Youn 	if (!valid) {
443323230efSJohn Youn 		if (val >= 0)
444323230efSJohn Youn 			dev_err(hsotg->dev,
445323230efSJohn Youn 				"%d invalid for max_transfer_size. Check HW configuration.\n",
446323230efSJohn Youn 				val);
447323230efSJohn Youn 		val = hsotg->hw_params.max_transfer_size;
448323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting max_transfer_size to %d\n", val);
449323230efSJohn Youn 	}
450323230efSJohn Youn 
451bea8e86cSJohn Youn 	hsotg->params.max_transfer_size = val;
452323230efSJohn Youn }
453323230efSJohn Youn 
454323230efSJohn Youn void dwc2_set_param_max_packet_count(struct dwc2_hsotg *hsotg, int val)
455323230efSJohn Youn {
456323230efSJohn Youn 	int valid = 1;
457323230efSJohn Youn 
458323230efSJohn Youn 	if (val < 15 || val > hsotg->hw_params.max_packet_count)
459323230efSJohn Youn 		valid = 0;
460323230efSJohn Youn 
461323230efSJohn Youn 	if (!valid) {
462323230efSJohn Youn 		if (val >= 0)
463323230efSJohn Youn 			dev_err(hsotg->dev,
464323230efSJohn Youn 				"%d invalid for max_packet_count. Check HW configuration.\n",
465323230efSJohn Youn 				val);
466323230efSJohn Youn 		val = hsotg->hw_params.max_packet_count;
467323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting max_packet_count to %d\n", val);
468323230efSJohn Youn 	}
469323230efSJohn Youn 
470bea8e86cSJohn Youn 	hsotg->params.max_packet_count = val;
471323230efSJohn Youn }
472323230efSJohn Youn 
473323230efSJohn Youn void dwc2_set_param_host_channels(struct dwc2_hsotg *hsotg, int val)
474323230efSJohn Youn {
475323230efSJohn Youn 	int valid = 1;
476323230efSJohn Youn 
477323230efSJohn Youn 	if (val < 1 || val > hsotg->hw_params.host_channels)
478323230efSJohn Youn 		valid = 0;
479323230efSJohn Youn 
480323230efSJohn Youn 	if (!valid) {
481323230efSJohn Youn 		if (val >= 0)
482323230efSJohn Youn 			dev_err(hsotg->dev,
483323230efSJohn Youn 				"%d invalid for host_channels. Check HW configuration.\n",
484323230efSJohn Youn 				val);
485323230efSJohn Youn 		val = hsotg->hw_params.host_channels;
486323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting host_channels to %d\n", val);
487323230efSJohn Youn 	}
488323230efSJohn Youn 
489bea8e86cSJohn Youn 	hsotg->params.host_channels = val;
490323230efSJohn Youn }
491323230efSJohn Youn 
492323230efSJohn Youn void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg, int val)
493323230efSJohn Youn {
494323230efSJohn Youn 	int valid = 0;
495323230efSJohn Youn 	u32 hs_phy_type, fs_phy_type;
496323230efSJohn Youn 
497323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, DWC2_PHY_TYPE_PARAM_FS,
498323230efSJohn Youn 			       DWC2_PHY_TYPE_PARAM_ULPI)) {
499323230efSJohn Youn 		if (val >= 0) {
500323230efSJohn Youn 			dev_err(hsotg->dev, "Wrong value for phy_type\n");
501323230efSJohn Youn 			dev_err(hsotg->dev, "phy_type must be 0, 1 or 2\n");
502323230efSJohn Youn 		}
503323230efSJohn Youn 
504323230efSJohn Youn 		valid = 0;
505323230efSJohn Youn 	}
506323230efSJohn Youn 
507323230efSJohn Youn 	hs_phy_type = hsotg->hw_params.hs_phy_type;
508323230efSJohn Youn 	fs_phy_type = hsotg->hw_params.fs_phy_type;
509323230efSJohn Youn 	if (val == DWC2_PHY_TYPE_PARAM_UTMI &&
510323230efSJohn Youn 	    (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
511323230efSJohn Youn 	     hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
512323230efSJohn Youn 		valid = 1;
513323230efSJohn Youn 	else if (val == DWC2_PHY_TYPE_PARAM_ULPI &&
514323230efSJohn Youn 		 (hs_phy_type == GHWCFG2_HS_PHY_TYPE_ULPI ||
515323230efSJohn Youn 		  hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
516323230efSJohn Youn 		valid = 1;
517323230efSJohn Youn 	else if (val == DWC2_PHY_TYPE_PARAM_FS &&
518323230efSJohn Youn 		 fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED)
519323230efSJohn Youn 		valid = 1;
520323230efSJohn Youn 
521323230efSJohn Youn 	if (!valid) {
522323230efSJohn Youn 		if (val >= 0)
523323230efSJohn Youn 			dev_err(hsotg->dev,
524323230efSJohn Youn 				"%d invalid for phy_type. Check HW configuration.\n",
525323230efSJohn Youn 				val);
526323230efSJohn Youn 		val = DWC2_PHY_TYPE_PARAM_FS;
527323230efSJohn Youn 		if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) {
528323230efSJohn Youn 			if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
529323230efSJohn Youn 			    hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)
530323230efSJohn Youn 				val = DWC2_PHY_TYPE_PARAM_UTMI;
531323230efSJohn Youn 			else
532323230efSJohn Youn 				val = DWC2_PHY_TYPE_PARAM_ULPI;
533323230efSJohn Youn 		}
534323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting phy_type to %d\n", val);
535323230efSJohn Youn 	}
536323230efSJohn Youn 
537bea8e86cSJohn Youn 	hsotg->params.phy_type = val;
538323230efSJohn Youn }
539323230efSJohn Youn 
540323230efSJohn Youn static int dwc2_get_param_phy_type(struct dwc2_hsotg *hsotg)
541323230efSJohn Youn {
542bea8e86cSJohn Youn 	return hsotg->params.phy_type;
543323230efSJohn Youn }
544323230efSJohn Youn 
545323230efSJohn Youn void dwc2_set_param_speed(struct dwc2_hsotg *hsotg, int val)
546323230efSJohn Youn {
547323230efSJohn Youn 	int valid = 1;
548323230efSJohn Youn 
549323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
550323230efSJohn Youn 		if (val >= 0) {
551323230efSJohn Youn 			dev_err(hsotg->dev, "Wrong value for speed parameter\n");
552323230efSJohn Youn 			dev_err(hsotg->dev, "max_speed parameter must be 0 or 1\n");
553323230efSJohn Youn 		}
554323230efSJohn Youn 		valid = 0;
555323230efSJohn Youn 	}
556323230efSJohn Youn 
557323230efSJohn Youn 	if (val == DWC2_SPEED_PARAM_HIGH &&
558323230efSJohn Youn 	    dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS)
559323230efSJohn Youn 		valid = 0;
560323230efSJohn Youn 
561323230efSJohn Youn 	if (!valid) {
562323230efSJohn Youn 		if (val >= 0)
563323230efSJohn Youn 			dev_err(hsotg->dev,
564323230efSJohn Youn 				"%d invalid for speed parameter. Check HW configuration.\n",
565323230efSJohn Youn 				val);
566323230efSJohn Youn 		val = dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS ?
567323230efSJohn Youn 				DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH;
568323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting speed to %d\n", val);
569323230efSJohn Youn 	}
570323230efSJohn Youn 
571bea8e86cSJohn Youn 	hsotg->params.speed = val;
572323230efSJohn Youn }
573323230efSJohn Youn 
574323230efSJohn Youn void dwc2_set_param_host_ls_low_power_phy_clk(struct dwc2_hsotg *hsotg, int val)
575323230efSJohn Youn {
576323230efSJohn Youn 	int valid = 1;
577323230efSJohn Youn 
578323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_48MHZ,
579323230efSJohn Youn 			       DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_6MHZ)) {
580323230efSJohn Youn 		if (val >= 0) {
581323230efSJohn Youn 			dev_err(hsotg->dev,
582323230efSJohn Youn 				"Wrong value for host_ls_low_power_phy_clk parameter\n");
583323230efSJohn Youn 			dev_err(hsotg->dev,
584323230efSJohn Youn 				"host_ls_low_power_phy_clk must be 0 or 1\n");
585323230efSJohn Youn 		}
586323230efSJohn Youn 		valid = 0;
587323230efSJohn Youn 	}
588323230efSJohn Youn 
589323230efSJohn Youn 	if (val == DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_48MHZ &&
590323230efSJohn Youn 	    dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS)
591323230efSJohn Youn 		valid = 0;
592323230efSJohn Youn 
593323230efSJohn Youn 	if (!valid) {
594323230efSJohn Youn 		if (val >= 0)
595323230efSJohn Youn 			dev_err(hsotg->dev,
596323230efSJohn Youn 				"%d invalid for host_ls_low_power_phy_clk. Check HW configuration.\n",
597323230efSJohn Youn 				val);
598323230efSJohn Youn 		val = dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS
599323230efSJohn Youn 			? DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_6MHZ
600323230efSJohn Youn 			: DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_48MHZ;
601323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting host_ls_low_power_phy_clk to %d\n",
602323230efSJohn Youn 			val);
603323230efSJohn Youn 	}
604323230efSJohn Youn 
605bea8e86cSJohn Youn 	hsotg->params.host_ls_low_power_phy_clk = val;
606323230efSJohn Youn }
607323230efSJohn Youn 
608323230efSJohn Youn void dwc2_set_param_phy_ulpi_ddr(struct dwc2_hsotg *hsotg, int val)
609323230efSJohn Youn {
610323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
611323230efSJohn Youn 		if (val >= 0) {
612323230efSJohn Youn 			dev_err(hsotg->dev, "Wrong value for phy_ulpi_ddr\n");
613323230efSJohn Youn 			dev_err(hsotg->dev, "phy_upli_ddr must be 0 or 1\n");
614323230efSJohn Youn 		}
615323230efSJohn Youn 		val = 0;
616323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting phy_upli_ddr to %d\n", val);
617323230efSJohn Youn 	}
618323230efSJohn Youn 
619bea8e86cSJohn Youn 	hsotg->params.phy_ulpi_ddr = val;
620323230efSJohn Youn }
621323230efSJohn Youn 
622323230efSJohn Youn void dwc2_set_param_phy_ulpi_ext_vbus(struct dwc2_hsotg *hsotg, int val)
623323230efSJohn Youn {
624323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
625323230efSJohn Youn 		if (val >= 0) {
626323230efSJohn Youn 			dev_err(hsotg->dev,
627323230efSJohn Youn 				"Wrong value for phy_ulpi_ext_vbus\n");
628323230efSJohn Youn 			dev_err(hsotg->dev,
629323230efSJohn Youn 				"phy_ulpi_ext_vbus must be 0 or 1\n");
630323230efSJohn Youn 		}
631323230efSJohn Youn 		val = 0;
632323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting phy_ulpi_ext_vbus to %d\n", val);
633323230efSJohn Youn 	}
634323230efSJohn Youn 
635bea8e86cSJohn Youn 	hsotg->params.phy_ulpi_ext_vbus = val;
636323230efSJohn Youn }
637323230efSJohn Youn 
638323230efSJohn Youn void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg, int val)
639323230efSJohn Youn {
640323230efSJohn Youn 	int valid = 0;
641323230efSJohn Youn 
642323230efSJohn Youn 	switch (hsotg->hw_params.utmi_phy_data_width) {
643323230efSJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8:
644323230efSJohn Youn 		valid = (val == 8);
645323230efSJohn Youn 		break;
646323230efSJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_16:
647323230efSJohn Youn 		valid = (val == 16);
648323230efSJohn Youn 		break;
649323230efSJohn Youn 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16:
650323230efSJohn Youn 		valid = (val == 8 || val == 16);
651323230efSJohn Youn 		break;
652323230efSJohn Youn 	}
653323230efSJohn Youn 
654323230efSJohn Youn 	if (!valid) {
655323230efSJohn Youn 		if (val >= 0) {
656323230efSJohn Youn 			dev_err(hsotg->dev,
657323230efSJohn Youn 				"%d invalid for phy_utmi_width. Check HW configuration.\n",
658323230efSJohn Youn 				val);
659323230efSJohn Youn 		}
660323230efSJohn Youn 		val = (hsotg->hw_params.utmi_phy_data_width ==
661323230efSJohn Youn 		       GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16;
662323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting phy_utmi_width to %d\n", val);
663323230efSJohn Youn 	}
664323230efSJohn Youn 
665bea8e86cSJohn Youn 	hsotg->params.phy_utmi_width = val;
666323230efSJohn Youn }
667323230efSJohn Youn 
668323230efSJohn Youn void dwc2_set_param_ulpi_fs_ls(struct dwc2_hsotg *hsotg, int val)
669323230efSJohn Youn {
670323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
671323230efSJohn Youn 		if (val >= 0) {
672323230efSJohn Youn 			dev_err(hsotg->dev, "Wrong value for ulpi_fs_ls\n");
673323230efSJohn Youn 			dev_err(hsotg->dev, "ulpi_fs_ls must be 0 or 1\n");
674323230efSJohn Youn 		}
675323230efSJohn Youn 		val = 0;
676323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting ulpi_fs_ls to %d\n", val);
677323230efSJohn Youn 	}
678323230efSJohn Youn 
679bea8e86cSJohn Youn 	hsotg->params.ulpi_fs_ls = val;
680323230efSJohn Youn }
681323230efSJohn Youn 
682323230efSJohn Youn void dwc2_set_param_ts_dline(struct dwc2_hsotg *hsotg, int val)
683323230efSJohn Youn {
684323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
685323230efSJohn Youn 		if (val >= 0) {
686323230efSJohn Youn 			dev_err(hsotg->dev, "Wrong value for ts_dline\n");
687323230efSJohn Youn 			dev_err(hsotg->dev, "ts_dline must be 0 or 1\n");
688323230efSJohn Youn 		}
689323230efSJohn Youn 		val = 0;
690323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting ts_dline to %d\n", val);
691323230efSJohn Youn 	}
692323230efSJohn Youn 
693bea8e86cSJohn Youn 	hsotg->params.ts_dline = val;
694323230efSJohn Youn }
695323230efSJohn Youn 
696323230efSJohn Youn void dwc2_set_param_i2c_enable(struct dwc2_hsotg *hsotg, int val)
697323230efSJohn Youn {
698323230efSJohn Youn 	int valid = 1;
699323230efSJohn Youn 
700323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
701323230efSJohn Youn 		if (val >= 0) {
702323230efSJohn Youn 			dev_err(hsotg->dev, "Wrong value for i2c_enable\n");
703323230efSJohn Youn 			dev_err(hsotg->dev, "i2c_enable must be 0 or 1\n");
704323230efSJohn Youn 		}
705323230efSJohn Youn 
706323230efSJohn Youn 		valid = 0;
707323230efSJohn Youn 	}
708323230efSJohn Youn 
709323230efSJohn Youn 	if (val == 1 && !(hsotg->hw_params.i2c_enable))
710323230efSJohn Youn 		valid = 0;
711323230efSJohn Youn 
712323230efSJohn Youn 	if (!valid) {
713323230efSJohn Youn 		if (val >= 0)
714323230efSJohn Youn 			dev_err(hsotg->dev,
715323230efSJohn Youn 				"%d invalid for i2c_enable. Check HW configuration.\n",
716323230efSJohn Youn 				val);
717323230efSJohn Youn 		val = hsotg->hw_params.i2c_enable;
718323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting i2c_enable to %d\n", val);
719323230efSJohn Youn 	}
720323230efSJohn Youn 
721bea8e86cSJohn Youn 	hsotg->params.i2c_enable = val;
722323230efSJohn Youn }
723323230efSJohn Youn 
724323230efSJohn Youn void dwc2_set_param_en_multiple_tx_fifo(struct dwc2_hsotg *hsotg, int val)
725323230efSJohn Youn {
726323230efSJohn Youn 	int valid = 1;
727323230efSJohn Youn 
728323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
729323230efSJohn Youn 		if (val >= 0) {
730323230efSJohn Youn 			dev_err(hsotg->dev,
731323230efSJohn Youn 				"Wrong value for en_multiple_tx_fifo,\n");
732323230efSJohn Youn 			dev_err(hsotg->dev,
733323230efSJohn Youn 				"en_multiple_tx_fifo must be 0 or 1\n");
734323230efSJohn Youn 		}
735323230efSJohn Youn 		valid = 0;
736323230efSJohn Youn 	}
737323230efSJohn Youn 
738323230efSJohn Youn 	if (val == 1 && !hsotg->hw_params.en_multiple_tx_fifo)
739323230efSJohn Youn 		valid = 0;
740323230efSJohn Youn 
741323230efSJohn Youn 	if (!valid) {
742323230efSJohn Youn 		if (val >= 0)
743323230efSJohn Youn 			dev_err(hsotg->dev,
744323230efSJohn Youn 				"%d invalid for parameter en_multiple_tx_fifo. Check HW configuration.\n",
745323230efSJohn Youn 				val);
746323230efSJohn Youn 		val = hsotg->hw_params.en_multiple_tx_fifo;
747323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting en_multiple_tx_fifo to %d\n", val);
748323230efSJohn Youn 	}
749323230efSJohn Youn 
750bea8e86cSJohn Youn 	hsotg->params.en_multiple_tx_fifo = val;
751323230efSJohn Youn }
752323230efSJohn Youn 
753323230efSJohn Youn void dwc2_set_param_reload_ctl(struct dwc2_hsotg *hsotg, int val)
754323230efSJohn Youn {
755323230efSJohn Youn 	int valid = 1;
756323230efSJohn Youn 
757323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
758323230efSJohn Youn 		if (val >= 0) {
759323230efSJohn Youn 			dev_err(hsotg->dev,
760323230efSJohn Youn 				"'%d' invalid for parameter reload_ctl\n", val);
761323230efSJohn Youn 			dev_err(hsotg->dev, "reload_ctl must be 0 or 1\n");
762323230efSJohn Youn 		}
763323230efSJohn Youn 		valid = 0;
764323230efSJohn Youn 	}
765323230efSJohn Youn 
766323230efSJohn Youn 	if (val == 1 && hsotg->hw_params.snpsid < DWC2_CORE_REV_2_92a)
767323230efSJohn Youn 		valid = 0;
768323230efSJohn Youn 
769323230efSJohn Youn 	if (!valid) {
770323230efSJohn Youn 		if (val >= 0)
771323230efSJohn Youn 			dev_err(hsotg->dev,
772323230efSJohn Youn 				"%d invalid for parameter reload_ctl. Check HW configuration.\n",
773323230efSJohn Youn 				val);
774323230efSJohn Youn 		val = hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_92a;
775323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting reload_ctl to %d\n", val);
776323230efSJohn Youn 	}
777323230efSJohn Youn 
778bea8e86cSJohn Youn 	hsotg->params.reload_ctl = val;
779323230efSJohn Youn }
780323230efSJohn Youn 
781323230efSJohn Youn void dwc2_set_param_ahbcfg(struct dwc2_hsotg *hsotg, int val)
782323230efSJohn Youn {
783323230efSJohn Youn 	if (val != -1)
784bea8e86cSJohn Youn 		hsotg->params.ahbcfg = val;
785323230efSJohn Youn 	else
786bea8e86cSJohn Youn 		hsotg->params.ahbcfg = GAHBCFG_HBSTLEN_INCR4 <<
787323230efSJohn Youn 						GAHBCFG_HBSTLEN_SHIFT;
788323230efSJohn Youn }
789323230efSJohn Youn 
790323230efSJohn Youn void dwc2_set_param_otg_ver(struct dwc2_hsotg *hsotg, int val)
791323230efSJohn Youn {
792323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
793323230efSJohn Youn 		if (val >= 0) {
794323230efSJohn Youn 			dev_err(hsotg->dev,
795323230efSJohn Youn 				"'%d' invalid for parameter otg_ver\n", val);
796323230efSJohn Youn 			dev_err(hsotg->dev,
797323230efSJohn Youn 				"otg_ver must be 0 (for OTG 1.3 support) or 1 (for OTG 2.0 support)\n");
798323230efSJohn Youn 		}
799323230efSJohn Youn 		val = 0;
800323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting otg_ver to %d\n", val);
801323230efSJohn Youn 	}
802323230efSJohn Youn 
803bea8e86cSJohn Youn 	hsotg->params.otg_ver = val;
804323230efSJohn Youn }
805323230efSJohn Youn 
806323230efSJohn Youn static void dwc2_set_param_uframe_sched(struct dwc2_hsotg *hsotg, int val)
807323230efSJohn Youn {
808323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
809323230efSJohn Youn 		if (val >= 0) {
810323230efSJohn Youn 			dev_err(hsotg->dev,
811323230efSJohn Youn 				"'%d' invalid for parameter uframe_sched\n",
812323230efSJohn Youn 				val);
813323230efSJohn Youn 			dev_err(hsotg->dev, "uframe_sched must be 0 or 1\n");
814323230efSJohn Youn 		}
815323230efSJohn Youn 		val = 1;
816323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting uframe_sched to %d\n", val);
817323230efSJohn Youn 	}
818323230efSJohn Youn 
819bea8e86cSJohn Youn 	hsotg->params.uframe_sched = val;
820323230efSJohn Youn }
821323230efSJohn Youn 
822323230efSJohn Youn static void dwc2_set_param_external_id_pin_ctl(struct dwc2_hsotg *hsotg,
823323230efSJohn Youn 					       int val)
824323230efSJohn Youn {
825323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
826323230efSJohn Youn 		if (val >= 0) {
827323230efSJohn Youn 			dev_err(hsotg->dev,
828323230efSJohn Youn 				"'%d' invalid for parameter external_id_pin_ctl\n",
829323230efSJohn Youn 				val);
830323230efSJohn Youn 			dev_err(hsotg->dev, "external_id_pin_ctl must be 0 or 1\n");
831323230efSJohn Youn 		}
832323230efSJohn Youn 		val = 0;
833323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting external_id_pin_ctl to %d\n", val);
834323230efSJohn Youn 	}
835323230efSJohn Youn 
836bea8e86cSJohn Youn 	hsotg->params.external_id_pin_ctl = val;
837323230efSJohn Youn }
838323230efSJohn Youn 
839323230efSJohn Youn static void dwc2_set_param_hibernation(struct dwc2_hsotg *hsotg,
840323230efSJohn Youn 				       int val)
841323230efSJohn Youn {
842323230efSJohn Youn 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
843323230efSJohn Youn 		if (val >= 0) {
844323230efSJohn Youn 			dev_err(hsotg->dev,
845323230efSJohn Youn 				"'%d' invalid for parameter hibernation\n",
846323230efSJohn Youn 				val);
847323230efSJohn Youn 			dev_err(hsotg->dev, "hibernation must be 0 or 1\n");
848323230efSJohn Youn 		}
849323230efSJohn Youn 		val = 0;
850323230efSJohn Youn 		dev_dbg(hsotg->dev, "Setting hibernation to %d\n", val);
851323230efSJohn Youn 	}
852323230efSJohn Youn 
853bea8e86cSJohn Youn 	hsotg->params.hibernation = val;
854323230efSJohn Youn }
855323230efSJohn Youn 
856323230efSJohn Youn /*
857323230efSJohn Youn  * This function is called during module intialization to pass module parameters
858323230efSJohn Youn  * for the DWC_otg core.
859323230efSJohn Youn  */
860323230efSJohn Youn void dwc2_set_parameters(struct dwc2_hsotg *hsotg,
861323230efSJohn Youn 			 const struct dwc2_core_params *params)
862323230efSJohn Youn {
863323230efSJohn Youn 	dev_dbg(hsotg->dev, "%s()\n", __func__);
864323230efSJohn Youn 
865323230efSJohn Youn 	dwc2_set_param_otg_cap(hsotg, params->otg_cap);
866323230efSJohn Youn 	dwc2_set_param_dma_enable(hsotg, params->dma_enable);
867323230efSJohn Youn 	dwc2_set_param_dma_desc_enable(hsotg, params->dma_desc_enable);
868323230efSJohn Youn 	dwc2_set_param_dma_desc_fs_enable(hsotg, params->dma_desc_fs_enable);
869323230efSJohn Youn 	dwc2_set_param_host_support_fs_ls_low_power(hsotg,
870323230efSJohn Youn 			params->host_support_fs_ls_low_power);
871323230efSJohn Youn 	dwc2_set_param_enable_dynamic_fifo(hsotg,
872323230efSJohn Youn 			params->enable_dynamic_fifo);
873323230efSJohn Youn 	dwc2_set_param_host_rx_fifo_size(hsotg,
874323230efSJohn Youn 			params->host_rx_fifo_size);
875323230efSJohn Youn 	dwc2_set_param_host_nperio_tx_fifo_size(hsotg,
876323230efSJohn Youn 			params->host_nperio_tx_fifo_size);
877323230efSJohn Youn 	dwc2_set_param_host_perio_tx_fifo_size(hsotg,
878323230efSJohn Youn 			params->host_perio_tx_fifo_size);
879323230efSJohn Youn 	dwc2_set_param_max_transfer_size(hsotg,
880323230efSJohn Youn 			params->max_transfer_size);
881323230efSJohn Youn 	dwc2_set_param_max_packet_count(hsotg,
882323230efSJohn Youn 			params->max_packet_count);
883323230efSJohn Youn 	dwc2_set_param_host_channels(hsotg, params->host_channels);
884323230efSJohn Youn 	dwc2_set_param_phy_type(hsotg, params->phy_type);
885323230efSJohn Youn 	dwc2_set_param_speed(hsotg, params->speed);
886323230efSJohn Youn 	dwc2_set_param_host_ls_low_power_phy_clk(hsotg,
887323230efSJohn Youn 			params->host_ls_low_power_phy_clk);
888323230efSJohn Youn 	dwc2_set_param_phy_ulpi_ddr(hsotg, params->phy_ulpi_ddr);
889323230efSJohn Youn 	dwc2_set_param_phy_ulpi_ext_vbus(hsotg,
890323230efSJohn Youn 			params->phy_ulpi_ext_vbus);
891323230efSJohn Youn 	dwc2_set_param_phy_utmi_width(hsotg, params->phy_utmi_width);
892323230efSJohn Youn 	dwc2_set_param_ulpi_fs_ls(hsotg, params->ulpi_fs_ls);
893323230efSJohn Youn 	dwc2_set_param_ts_dline(hsotg, params->ts_dline);
894323230efSJohn Youn 	dwc2_set_param_i2c_enable(hsotg, params->i2c_enable);
895323230efSJohn Youn 	dwc2_set_param_en_multiple_tx_fifo(hsotg,
896323230efSJohn Youn 			params->en_multiple_tx_fifo);
897323230efSJohn Youn 	dwc2_set_param_reload_ctl(hsotg, params->reload_ctl);
898323230efSJohn Youn 	dwc2_set_param_ahbcfg(hsotg, params->ahbcfg);
899323230efSJohn Youn 	dwc2_set_param_otg_ver(hsotg, params->otg_ver);
900323230efSJohn Youn 	dwc2_set_param_uframe_sched(hsotg, params->uframe_sched);
901323230efSJohn Youn 	dwc2_set_param_external_id_pin_ctl(hsotg, params->external_id_pin_ctl);
902323230efSJohn Youn 	dwc2_set_param_hibernation(hsotg, params->hibernation);
903323230efSJohn Youn }
904323230efSJohn Youn 
905323230efSJohn Youn /*
906323230efSJohn Youn  * Gets host hardware parameters. Forces host mode if not currently in
907323230efSJohn Youn  * host mode. Should be called immediately after a core soft reset in
908323230efSJohn Youn  * order to get the reset values.
909323230efSJohn Youn  */
910323230efSJohn Youn static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg)
911323230efSJohn Youn {
912323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
913323230efSJohn Youn 	u32 gnptxfsiz;
914323230efSJohn Youn 	u32 hptxfsiz;
915323230efSJohn Youn 	bool forced;
916323230efSJohn Youn 
917323230efSJohn Youn 	if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
918323230efSJohn Youn 		return;
919323230efSJohn Youn 
920323230efSJohn Youn 	forced = dwc2_force_mode_if_needed(hsotg, true);
921323230efSJohn Youn 
922323230efSJohn Youn 	gnptxfsiz = dwc2_readl(hsotg->regs + GNPTXFSIZ);
923323230efSJohn Youn 	hptxfsiz = dwc2_readl(hsotg->regs + HPTXFSIZ);
924323230efSJohn Youn 	dev_dbg(hsotg->dev, "gnptxfsiz=%08x\n", gnptxfsiz);
925323230efSJohn Youn 	dev_dbg(hsotg->dev, "hptxfsiz=%08x\n", hptxfsiz);
926323230efSJohn Youn 
927323230efSJohn Youn 	if (forced)
928323230efSJohn Youn 		dwc2_clear_force_mode(hsotg);
929323230efSJohn Youn 
930323230efSJohn Youn 	hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
931323230efSJohn Youn 				       FIFOSIZE_DEPTH_SHIFT;
932323230efSJohn Youn 	hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >>
933323230efSJohn Youn 				      FIFOSIZE_DEPTH_SHIFT;
934323230efSJohn Youn }
935323230efSJohn Youn 
936323230efSJohn Youn /*
937323230efSJohn Youn  * Gets device hardware parameters. Forces device mode if not
938323230efSJohn Youn  * currently in device mode. Should be called immediately after a core
939323230efSJohn Youn  * soft reset in order to get the reset values.
940323230efSJohn Youn  */
941323230efSJohn Youn static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg)
942323230efSJohn Youn {
943323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
944323230efSJohn Youn 	bool forced;
945323230efSJohn Youn 	u32 gnptxfsiz;
946323230efSJohn Youn 
947323230efSJohn Youn 	if (hsotg->dr_mode == USB_DR_MODE_HOST)
948323230efSJohn Youn 		return;
949323230efSJohn Youn 
950323230efSJohn Youn 	forced = dwc2_force_mode_if_needed(hsotg, false);
951323230efSJohn Youn 
952323230efSJohn Youn 	gnptxfsiz = dwc2_readl(hsotg->regs + GNPTXFSIZ);
953323230efSJohn Youn 	dev_dbg(hsotg->dev, "gnptxfsiz=%08x\n", gnptxfsiz);
954323230efSJohn Youn 
955323230efSJohn Youn 	if (forced)
956323230efSJohn Youn 		dwc2_clear_force_mode(hsotg);
957323230efSJohn Youn 
958323230efSJohn Youn 	hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
959323230efSJohn Youn 				       FIFOSIZE_DEPTH_SHIFT;
960323230efSJohn Youn }
961323230efSJohn Youn 
962323230efSJohn Youn /**
963323230efSJohn Youn  * During device initialization, read various hardware configuration
964323230efSJohn Youn  * registers and interpret the contents.
965323230efSJohn Youn  */
966323230efSJohn Youn int dwc2_get_hwparams(struct dwc2_hsotg *hsotg)
967323230efSJohn Youn {
968323230efSJohn Youn 	struct dwc2_hw_params *hw = &hsotg->hw_params;
969323230efSJohn Youn 	unsigned int width;
970323230efSJohn Youn 	u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4;
971323230efSJohn Youn 	u32 grxfsiz;
972323230efSJohn Youn 
973323230efSJohn Youn 	/*
974323230efSJohn Youn 	 * Attempt to ensure this device is really a DWC_otg Controller.
975323230efSJohn Youn 	 * Read and verify the GSNPSID register contents. The value should be
976323230efSJohn Youn 	 * 0x45f42xxx or 0x45f43xxx, which corresponds to either "OT2" or "OT3",
977323230efSJohn Youn 	 * as in "OTG version 2.xx" or "OTG version 3.xx".
978323230efSJohn Youn 	 */
979323230efSJohn Youn 	hw->snpsid = dwc2_readl(hsotg->regs + GSNPSID);
980323230efSJohn Youn 	if ((hw->snpsid & 0xfffff000) != 0x4f542000 &&
981323230efSJohn Youn 	    (hw->snpsid & 0xfffff000) != 0x4f543000) {
982323230efSJohn Youn 		dev_err(hsotg->dev, "Bad value for GSNPSID: 0x%08x\n",
983323230efSJohn Youn 			hw->snpsid);
984323230efSJohn Youn 		return -ENODEV;
985323230efSJohn Youn 	}
986323230efSJohn Youn 
987323230efSJohn Youn 	dev_dbg(hsotg->dev, "Core Release: %1x.%1x%1x%1x (snpsid=%x)\n",
988323230efSJohn Youn 		hw->snpsid >> 12 & 0xf, hw->snpsid >> 8 & 0xf,
989323230efSJohn Youn 		hw->snpsid >> 4 & 0xf, hw->snpsid & 0xf, hw->snpsid);
990323230efSJohn Youn 
991323230efSJohn Youn 	hwcfg1 = dwc2_readl(hsotg->regs + GHWCFG1);
992323230efSJohn Youn 	hwcfg2 = dwc2_readl(hsotg->regs + GHWCFG2);
993323230efSJohn Youn 	hwcfg3 = dwc2_readl(hsotg->regs + GHWCFG3);
994323230efSJohn Youn 	hwcfg4 = dwc2_readl(hsotg->regs + GHWCFG4);
995323230efSJohn Youn 	grxfsiz = dwc2_readl(hsotg->regs + GRXFSIZ);
996323230efSJohn Youn 
997323230efSJohn Youn 	dev_dbg(hsotg->dev, "hwcfg1=%08x\n", hwcfg1);
998323230efSJohn Youn 	dev_dbg(hsotg->dev, "hwcfg2=%08x\n", hwcfg2);
999323230efSJohn Youn 	dev_dbg(hsotg->dev, "hwcfg3=%08x\n", hwcfg3);
1000323230efSJohn Youn 	dev_dbg(hsotg->dev, "hwcfg4=%08x\n", hwcfg4);
1001323230efSJohn Youn 	dev_dbg(hsotg->dev, "grxfsiz=%08x\n", grxfsiz);
1002323230efSJohn Youn 
1003323230efSJohn Youn 	/*
1004323230efSJohn Youn 	 * Host specific hardware parameters. Reading these parameters
1005323230efSJohn Youn 	 * requires the controller to be in host mode. The mode will
1006323230efSJohn Youn 	 * be forced, if necessary, to read these values.
1007323230efSJohn Youn 	 */
1008323230efSJohn Youn 	dwc2_get_host_hwparams(hsotg);
1009323230efSJohn Youn 	dwc2_get_dev_hwparams(hsotg);
1010323230efSJohn Youn 
1011323230efSJohn Youn 	/* hwcfg1 */
1012323230efSJohn Youn 	hw->dev_ep_dirs = hwcfg1;
1013323230efSJohn Youn 
1014323230efSJohn Youn 	/* hwcfg2 */
1015323230efSJohn Youn 	hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >>
1016323230efSJohn Youn 		      GHWCFG2_OP_MODE_SHIFT;
1017323230efSJohn Youn 	hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >>
1018323230efSJohn Youn 		   GHWCFG2_ARCHITECTURE_SHIFT;
1019323230efSJohn Youn 	hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO);
1020323230efSJohn Youn 	hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >>
1021323230efSJohn Youn 				GHWCFG2_NUM_HOST_CHAN_SHIFT);
1022323230efSJohn Youn 	hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >>
1023323230efSJohn Youn 			  GHWCFG2_HS_PHY_TYPE_SHIFT;
1024323230efSJohn Youn 	hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >>
1025323230efSJohn Youn 			  GHWCFG2_FS_PHY_TYPE_SHIFT;
1026323230efSJohn Youn 	hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >>
1027323230efSJohn Youn 			 GHWCFG2_NUM_DEV_EP_SHIFT;
1028323230efSJohn Youn 	hw->nperio_tx_q_depth =
1029323230efSJohn Youn 		(hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >>
1030323230efSJohn Youn 		GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1;
1031323230efSJohn Youn 	hw->host_perio_tx_q_depth =
1032323230efSJohn Youn 		(hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >>
1033323230efSJohn Youn 		GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1;
1034323230efSJohn Youn 	hw->dev_token_q_depth =
1035323230efSJohn Youn 		(hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >>
1036323230efSJohn Youn 		GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT;
1037323230efSJohn Youn 
1038323230efSJohn Youn 	/* hwcfg3 */
1039323230efSJohn Youn 	width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >>
1040323230efSJohn Youn 		GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT;
1041323230efSJohn Youn 	hw->max_transfer_size = (1 << (width + 11)) - 1;
1042323230efSJohn Youn 	width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >>
1043323230efSJohn Youn 		GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT;
1044323230efSJohn Youn 	hw->max_packet_count = (1 << (width + 4)) - 1;
1045323230efSJohn Youn 	hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C);
1046323230efSJohn Youn 	hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >>
1047323230efSJohn Youn 			      GHWCFG3_DFIFO_DEPTH_SHIFT;
1048323230efSJohn Youn 
1049323230efSJohn Youn 	/* hwcfg4 */
1050323230efSJohn Youn 	hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN);
1051323230efSJohn Youn 	hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >>
1052323230efSJohn Youn 				  GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT;
1053323230efSJohn Youn 	hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA);
1054323230efSJohn Youn 	hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ);
1055323230efSJohn Youn 	hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >>
1056323230efSJohn Youn 				  GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT;
1057323230efSJohn Youn 
1058323230efSJohn Youn 	/* fifo sizes */
1059323230efSJohn Youn 	hw->host_rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >>
1060323230efSJohn Youn 				GRXFSIZ_DEPTH_SHIFT;
1061323230efSJohn Youn 
1062323230efSJohn Youn 	dev_dbg(hsotg->dev, "Detected values from hardware:\n");
1063323230efSJohn Youn 	dev_dbg(hsotg->dev, "  op_mode=%d\n",
1064323230efSJohn Youn 		hw->op_mode);
1065323230efSJohn Youn 	dev_dbg(hsotg->dev, "  arch=%d\n",
1066323230efSJohn Youn 		hw->arch);
1067323230efSJohn Youn 	dev_dbg(hsotg->dev, "  dma_desc_enable=%d\n",
1068323230efSJohn Youn 		hw->dma_desc_enable);
1069323230efSJohn Youn 	dev_dbg(hsotg->dev, "  power_optimized=%d\n",
1070323230efSJohn Youn 		hw->power_optimized);
1071323230efSJohn Youn 	dev_dbg(hsotg->dev, "  i2c_enable=%d\n",
1072323230efSJohn Youn 		hw->i2c_enable);
1073323230efSJohn Youn 	dev_dbg(hsotg->dev, "  hs_phy_type=%d\n",
1074323230efSJohn Youn 		hw->hs_phy_type);
1075323230efSJohn Youn 	dev_dbg(hsotg->dev, "  fs_phy_type=%d\n",
1076323230efSJohn Youn 		hw->fs_phy_type);
1077323230efSJohn Youn 	dev_dbg(hsotg->dev, "  utmi_phy_data_width=%d\n",
1078323230efSJohn Youn 		hw->utmi_phy_data_width);
1079323230efSJohn Youn 	dev_dbg(hsotg->dev, "  num_dev_ep=%d\n",
1080323230efSJohn Youn 		hw->num_dev_ep);
1081323230efSJohn Youn 	dev_dbg(hsotg->dev, "  num_dev_perio_in_ep=%d\n",
1082323230efSJohn Youn 		hw->num_dev_perio_in_ep);
1083323230efSJohn Youn 	dev_dbg(hsotg->dev, "  host_channels=%d\n",
1084323230efSJohn Youn 		hw->host_channels);
1085323230efSJohn Youn 	dev_dbg(hsotg->dev, "  max_transfer_size=%d\n",
1086323230efSJohn Youn 		hw->max_transfer_size);
1087323230efSJohn Youn 	dev_dbg(hsotg->dev, "  max_packet_count=%d\n",
1088323230efSJohn Youn 		hw->max_packet_count);
1089323230efSJohn Youn 	dev_dbg(hsotg->dev, "  nperio_tx_q_depth=0x%0x\n",
1090323230efSJohn Youn 		hw->nperio_tx_q_depth);
1091323230efSJohn Youn 	dev_dbg(hsotg->dev, "  host_perio_tx_q_depth=0x%0x\n",
1092323230efSJohn Youn 		hw->host_perio_tx_q_depth);
1093323230efSJohn Youn 	dev_dbg(hsotg->dev, "  dev_token_q_depth=0x%0x\n",
1094323230efSJohn Youn 		hw->dev_token_q_depth);
1095323230efSJohn Youn 	dev_dbg(hsotg->dev, "  enable_dynamic_fifo=%d\n",
1096323230efSJohn Youn 		hw->enable_dynamic_fifo);
1097323230efSJohn Youn 	dev_dbg(hsotg->dev, "  en_multiple_tx_fifo=%d\n",
1098323230efSJohn Youn 		hw->en_multiple_tx_fifo);
1099323230efSJohn Youn 	dev_dbg(hsotg->dev, "  total_fifo_size=%d\n",
1100323230efSJohn Youn 		hw->total_fifo_size);
1101323230efSJohn Youn 	dev_dbg(hsotg->dev, "  host_rx_fifo_size=%d\n",
1102323230efSJohn Youn 		hw->host_rx_fifo_size);
1103323230efSJohn Youn 	dev_dbg(hsotg->dev, "  host_nperio_tx_fifo_size=%d\n",
1104323230efSJohn Youn 		hw->host_nperio_tx_fifo_size);
1105323230efSJohn Youn 	dev_dbg(hsotg->dev, "  host_perio_tx_fifo_size=%d\n",
1106323230efSJohn Youn 		hw->host_perio_tx_fifo_size);
1107323230efSJohn Youn 	dev_dbg(hsotg->dev, "\n");
1108323230efSJohn Youn 
1109323230efSJohn Youn 	return 0;
1110323230efSJohn Youn }
1111323230efSJohn Youn 
1112323230efSJohn Youn /*
1113323230efSJohn Youn  * Sets all parameters to the given value.
1114323230efSJohn Youn  *
1115323230efSJohn Youn  * Assumes that the dwc2_core_params struct contains only integers.
1116323230efSJohn Youn  */
1117323230efSJohn Youn void dwc2_set_all_params(struct dwc2_core_params *params, int value)
1118323230efSJohn Youn {
1119323230efSJohn Youn 	int *p = (int *)params;
1120323230efSJohn Youn 	size_t size = sizeof(*params) / sizeof(*p);
1121323230efSJohn Youn 	int i;
1122323230efSJohn Youn 
1123323230efSJohn Youn 	for (i = 0; i < size; i++)
1124323230efSJohn Youn 		p[i] = value;
1125323230efSJohn Youn }
1126*334bbd4eSJohn Youn 
1127*334bbd4eSJohn Youn int dwc2_init_params(struct dwc2_hsotg *hsotg)
1128*334bbd4eSJohn Youn {
1129*334bbd4eSJohn Youn 	const struct of_device_id *match;
1130*334bbd4eSJohn Youn 	const struct dwc2_core_params *params;
1131*334bbd4eSJohn Youn 	struct dwc2_core_params defparams;
1132*334bbd4eSJohn Youn 
1133*334bbd4eSJohn Youn 	match = of_match_device(dwc2_of_match_table, hsotg->dev);
1134*334bbd4eSJohn Youn 	if (match && match->data) {
1135*334bbd4eSJohn Youn 		params = match->data;
1136*334bbd4eSJohn Youn 	} else {
1137*334bbd4eSJohn Youn 		/* Default all params to autodetect */
1138*334bbd4eSJohn Youn 		dwc2_set_all_params(&defparams, -1);
1139*334bbd4eSJohn Youn 		params = &defparams;
1140*334bbd4eSJohn Youn 
1141*334bbd4eSJohn Youn 		/*
1142*334bbd4eSJohn Youn 		 * Disable descriptor dma mode by default as the HW can support
1143*334bbd4eSJohn Youn 		 * it, but does not support it for SPLIT transactions.
1144*334bbd4eSJohn Youn 		 * Disable it for FS devices as well.
1145*334bbd4eSJohn Youn 		 */
1146*334bbd4eSJohn Youn 		defparams.dma_desc_enable = 0;
1147*334bbd4eSJohn Youn 		defparams.dma_desc_fs_enable = 0;
1148*334bbd4eSJohn Youn 	}
1149*334bbd4eSJohn Youn 
1150*334bbd4eSJohn Youn 	/* Validate parameter values */
1151*334bbd4eSJohn Youn 	dwc2_set_parameters(hsotg, params);
1152*334bbd4eSJohn Youn 
1153*334bbd4eSJohn Youn 	return 0;
1154*334bbd4eSJohn Youn }
1155