15fd54aceSGreg Kroah-Hartman // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) 2323230efSJohn Youn /* 3323230efSJohn Youn * Copyright (C) 2004-2016 Synopsys, Inc. 4323230efSJohn Youn * 5323230efSJohn Youn * Redistribution and use in source and binary forms, with or without 6323230efSJohn Youn * modification, are permitted provided that the following conditions 7323230efSJohn Youn * are met: 8323230efSJohn Youn * 1. Redistributions of source code must retain the above copyright 9323230efSJohn Youn * notice, this list of conditions, and the following disclaimer, 10323230efSJohn Youn * without modification. 11323230efSJohn Youn * 2. Redistributions in binary form must reproduce the above copyright 12323230efSJohn Youn * notice, this list of conditions and the following disclaimer in the 13323230efSJohn Youn * documentation and/or other materials provided with the distribution. 14323230efSJohn Youn * 3. The names of the above-listed copyright holders may not be used 15323230efSJohn Youn * to endorse or promote products derived from this software without 16323230efSJohn Youn * specific prior written permission. 17323230efSJohn Youn * 18323230efSJohn Youn * ALTERNATIVELY, this software may be distributed under the terms of the 19323230efSJohn Youn * GNU General Public License ("GPL") as published by the Free Software 20323230efSJohn Youn * Foundation; either version 2 of the License, or (at your option) any 21323230efSJohn Youn * later version. 22323230efSJohn Youn * 23323230efSJohn Youn * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS 24323230efSJohn Youn * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, 25323230efSJohn Youn * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 26323230efSJohn Youn * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR 27323230efSJohn Youn * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, 28323230efSJohn Youn * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 29323230efSJohn Youn * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR 30323230efSJohn Youn * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF 31323230efSJohn Youn * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING 32323230efSJohn Youn * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 33323230efSJohn Youn * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 34323230efSJohn Youn */ 35323230efSJohn Youn 36323230efSJohn Youn #include <linux/kernel.h> 37323230efSJohn Youn #include <linux/module.h> 38323230efSJohn Youn #include <linux/of_device.h> 39323230efSJohn Youn 40323230efSJohn Youn #include "core.h" 41323230efSJohn Youn 427de1debcSJohn Youn static void dwc2_set_bcm_params(struct dwc2_hsotg *hsotg) 437de1debcSJohn Youn { 447de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 45323230efSJohn Youn 467de1debcSJohn Youn p->host_rx_fifo_size = 774; 477de1debcSJohn Youn p->max_transfer_size = 65535; 487de1debcSJohn Youn p->max_packet_count = 511; 497de1debcSJohn Youn p->ahbcfg = 0x10; 507de1debcSJohn Youn p->uframe_sched = false; 517de1debcSJohn Youn } 52323230efSJohn Youn 537de1debcSJohn Youn static void dwc2_set_his_params(struct dwc2_hsotg *hsotg) 547de1debcSJohn Youn { 557de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 56323230efSJohn Youn 577de1debcSJohn Youn p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE; 587de1debcSJohn Youn p->speed = DWC2_SPEED_PARAM_HIGH; 597de1debcSJohn Youn p->host_rx_fifo_size = 512; 607de1debcSJohn Youn p->host_nperio_tx_fifo_size = 512; 617de1debcSJohn Youn p->host_perio_tx_fifo_size = 512; 627de1debcSJohn Youn p->max_transfer_size = 65535; 637de1debcSJohn Youn p->max_packet_count = 511; 647de1debcSJohn Youn p->host_channels = 16; 657de1debcSJohn Youn p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI; 667de1debcSJohn Youn p->phy_utmi_width = 8; 677de1debcSJohn Youn p->i2c_enable = false; 687de1debcSJohn Youn p->reload_ctl = false; 697de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << 707de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 717de1debcSJohn Youn p->uframe_sched = false; 72ca8b0332SChen Yu p->change_speed_quirk = true; 737de1debcSJohn Youn } 74323230efSJohn Youn 757de1debcSJohn Youn static void dwc2_set_rk_params(struct dwc2_hsotg *hsotg) 767de1debcSJohn Youn { 777de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 787de1debcSJohn Youn 797de1debcSJohn Youn p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE; 807de1debcSJohn Youn p->host_rx_fifo_size = 525; 817de1debcSJohn Youn p->host_nperio_tx_fifo_size = 128; 827de1debcSJohn Youn p->host_perio_tx_fifo_size = 256; 837de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << 847de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 857de1debcSJohn Youn } 867de1debcSJohn Youn 877de1debcSJohn Youn static void dwc2_set_ltq_params(struct dwc2_hsotg *hsotg) 887de1debcSJohn Youn { 897de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 907de1debcSJohn Youn 917de1debcSJohn Youn p->otg_cap = 2; 927de1debcSJohn Youn p->host_rx_fifo_size = 288; 937de1debcSJohn Youn p->host_nperio_tx_fifo_size = 128; 947de1debcSJohn Youn p->host_perio_tx_fifo_size = 96; 957de1debcSJohn Youn p->max_transfer_size = 65535; 967de1debcSJohn Youn p->max_packet_count = 511; 977de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << 987de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 997de1debcSJohn Youn } 1007de1debcSJohn Youn 1017de1debcSJohn Youn static void dwc2_set_amlogic_params(struct dwc2_hsotg *hsotg) 1027de1debcSJohn Youn { 1037de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 1047de1debcSJohn Youn 1057de1debcSJohn Youn p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE; 1067de1debcSJohn Youn p->speed = DWC2_SPEED_PARAM_HIGH; 1077de1debcSJohn Youn p->host_rx_fifo_size = 512; 1087de1debcSJohn Youn p->host_nperio_tx_fifo_size = 500; 1097de1debcSJohn Youn p->host_perio_tx_fifo_size = 500; 1107de1debcSJohn Youn p->host_channels = 16; 1117de1debcSJohn Youn p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI; 1127de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR8 << 1137de1debcSJohn Youn GAHBCFG_HBSTLEN_SHIFT; 1147de1debcSJohn Youn p->uframe_sched = false; 1157de1debcSJohn Youn } 1167de1debcSJohn Youn 1177de1debcSJohn Youn static void dwc2_set_amcc_params(struct dwc2_hsotg *hsotg) 1187de1debcSJohn Youn { 1197de1debcSJohn Youn struct dwc2_core_params *p = &hsotg->params; 1207de1debcSJohn Youn 1217de1debcSJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT; 1227de1debcSJohn Youn } 123323230efSJohn Youn 124e35b1350SBruno Herrera static void dwc2_set_stm32f4x9_fsotg_params(struct dwc2_hsotg *hsotg) 125e35b1350SBruno Herrera { 126e35b1350SBruno Herrera struct dwc2_core_params *p = &hsotg->params; 127e35b1350SBruno Herrera 128e35b1350SBruno Herrera p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE; 129e35b1350SBruno Herrera p->speed = DWC2_SPEED_PARAM_FULL; 130e35b1350SBruno Herrera p->host_rx_fifo_size = 128; 131e35b1350SBruno Herrera p->host_nperio_tx_fifo_size = 96; 132e35b1350SBruno Herrera p->host_perio_tx_fifo_size = 96; 133e35b1350SBruno Herrera p->max_packet_count = 256; 134e35b1350SBruno Herrera p->phy_type = DWC2_PHY_TYPE_PARAM_FS; 135e35b1350SBruno Herrera p->i2c_enable = false; 136e35b1350SBruno Herrera p->uframe_sched = false; 137e35b1350SBruno Herrera p->activate_stm_fs_transceiver = true; 138e35b1350SBruno Herrera } 139e35b1350SBruno Herrera 140*1a149e35SAmelie Delaunay static void dwc2_set_stm32f7_hsotg_params(struct dwc2_hsotg *hsotg) 141d8fae8b9SAmelie Delaunay { 142d8fae8b9SAmelie Delaunay struct dwc2_core_params *p = &hsotg->params; 143d8fae8b9SAmelie Delaunay 144d8fae8b9SAmelie Delaunay p->host_rx_fifo_size = 622; 145d8fae8b9SAmelie Delaunay p->host_nperio_tx_fifo_size = 128; 146d8fae8b9SAmelie Delaunay p->host_perio_tx_fifo_size = 256; 147d8fae8b9SAmelie Delaunay } 148d8fae8b9SAmelie Delaunay 149323230efSJohn Youn const struct of_device_id dwc2_of_match_table[] = { 1507de1debcSJohn Youn { .compatible = "brcm,bcm2835-usb", .data = dwc2_set_bcm_params }, 1517de1debcSJohn Youn { .compatible = "hisilicon,hi6220-usb", .data = dwc2_set_his_params }, 1527de1debcSJohn Youn { .compatible = "rockchip,rk3066-usb", .data = dwc2_set_rk_params }, 1537de1debcSJohn Youn { .compatible = "lantiq,arx100-usb", .data = dwc2_set_ltq_params }, 1547de1debcSJohn Youn { .compatible = "lantiq,xrx200-usb", .data = dwc2_set_ltq_params }, 1557de1debcSJohn Youn { .compatible = "snps,dwc2" }, 1567de1debcSJohn Youn { .compatible = "samsung,s3c6400-hsotg" }, 15755b644fdSMartin Blumenstingl { .compatible = "amlogic,meson8-usb", 15855b644fdSMartin Blumenstingl .data = dwc2_set_amlogic_params }, 1597de1debcSJohn Youn { .compatible = "amlogic,meson8b-usb", 1607de1debcSJohn Youn .data = dwc2_set_amlogic_params }, 1617de1debcSJohn Youn { .compatible = "amlogic,meson-gxbb-usb", 1627de1debcSJohn Youn .data = dwc2_set_amlogic_params }, 1637de1debcSJohn Youn { .compatible = "amcc,dwc-otg", .data = dwc2_set_amcc_params }, 164e35b1350SBruno Herrera { .compatible = "st,stm32f4x9-fsotg", 165e35b1350SBruno Herrera .data = dwc2_set_stm32f4x9_fsotg_params }, 166e35b1350SBruno Herrera { .compatible = "st,stm32f4x9-hsotg" }, 167*1a149e35SAmelie Delaunay { .compatible = "st,stm32f7-hsotg", 168*1a149e35SAmelie Delaunay .data = dwc2_set_stm32f7_hsotg_params }, 169323230efSJohn Youn {}, 170323230efSJohn Youn }; 171323230efSJohn Youn MODULE_DEVICE_TABLE(of, dwc2_of_match_table); 172323230efSJohn Youn 173245977c9SJohn Youn static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg) 17405ee799fSJohn Youn { 175245977c9SJohn Youn u8 val; 17605ee799fSJohn Youn 177323230efSJohn Youn switch (hsotg->hw_params.op_mode) { 178323230efSJohn Youn case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE: 179323230efSJohn Youn val = DWC2_CAP_PARAM_HNP_SRP_CAPABLE; 180323230efSJohn Youn break; 181323230efSJohn Youn case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE: 182323230efSJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE: 183323230efSJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST: 184323230efSJohn Youn val = DWC2_CAP_PARAM_SRP_ONLY_CAPABLE; 185323230efSJohn Youn break; 186323230efSJohn Youn default: 187323230efSJohn Youn val = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE; 188323230efSJohn Youn break; 189323230efSJohn Youn } 190323230efSJohn Youn 191bea8e86cSJohn Youn hsotg->params.otg_cap = val; 192323230efSJohn Youn } 193323230efSJohn Youn 194245977c9SJohn Youn static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg) 195323230efSJohn Youn { 196245977c9SJohn Youn int val; 197245977c9SJohn Youn u32 hs_phy_type = hsotg->hw_params.hs_phy_type; 198323230efSJohn Youn 199323230efSJohn Youn val = DWC2_PHY_TYPE_PARAM_FS; 200323230efSJohn Youn if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) { 201323230efSJohn Youn if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI || 202323230efSJohn Youn hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI) 203323230efSJohn Youn val = DWC2_PHY_TYPE_PARAM_UTMI; 204323230efSJohn Youn else 205323230efSJohn Youn val = DWC2_PHY_TYPE_PARAM_ULPI; 206323230efSJohn Youn } 207245977c9SJohn Youn 208245977c9SJohn Youn if (dwc2_is_fs_iot(hsotg)) 209245977c9SJohn Youn hsotg->params.phy_type = DWC2_PHY_TYPE_PARAM_FS; 210323230efSJohn Youn 211bea8e86cSJohn Youn hsotg->params.phy_type = val; 212323230efSJohn Youn } 213323230efSJohn Youn 214245977c9SJohn Youn static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg) 215323230efSJohn Youn { 216245977c9SJohn Youn int val; 217323230efSJohn Youn 218245977c9SJohn Youn val = hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS ? 219323230efSJohn Youn DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH; 220245977c9SJohn Youn 221245977c9SJohn Youn if (dwc2_is_fs_iot(hsotg)) 222245977c9SJohn Youn val = DWC2_SPEED_PARAM_FULL; 223245977c9SJohn Youn 224245977c9SJohn Youn if (dwc2_is_hs_iot(hsotg)) 225245977c9SJohn Youn val = DWC2_SPEED_PARAM_HIGH; 226323230efSJohn Youn 227bea8e86cSJohn Youn hsotg->params.speed = val; 228323230efSJohn Youn } 229323230efSJohn Youn 230245977c9SJohn Youn static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg) 231323230efSJohn Youn { 232245977c9SJohn Youn int val; 233323230efSJohn Youn 234323230efSJohn Youn val = (hsotg->hw_params.utmi_phy_data_width == 235323230efSJohn Youn GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16; 236323230efSJohn Youn 237bea8e86cSJohn Youn hsotg->params.phy_utmi_width = val; 238323230efSJohn Youn } 239323230efSJohn Youn 24005ee799fSJohn Youn static void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg) 24105ee799fSJohn Youn { 24205ee799fSJohn Youn struct dwc2_core_params *p = &hsotg->params; 243c138ecfaSSevak Arakelyan int depth_average; 244c138ecfaSSevak Arakelyan int fifo_count; 245c138ecfaSSevak Arakelyan int i; 246c138ecfaSSevak Arakelyan 247c138ecfaSSevak Arakelyan fifo_count = dwc2_hsotg_tx_fifo_count(hsotg); 24805ee799fSJohn Youn 249245977c9SJohn Youn memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size)); 250c138ecfaSSevak Arakelyan depth_average = dwc2_hsotg_tx_fifo_average_depth(hsotg); 251c138ecfaSSevak Arakelyan for (i = 1; i <= fifo_count; i++) 252c138ecfaSSevak Arakelyan p->g_tx_fifo_size[i] = depth_average; 2539962b62fSJohn Youn } 2549962b62fSJohn Youn 25505ee799fSJohn Youn /** 256245977c9SJohn Youn * dwc2_set_default_params() - Set all core parameters to their 257245977c9SJohn Youn * auto-detected default values. 258323230efSJohn Youn */ 259245977c9SJohn Youn static void dwc2_set_default_params(struct dwc2_hsotg *hsotg) 260323230efSJohn Youn { 26105ee799fSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 26205ee799fSJohn Youn struct dwc2_core_params *p = &hsotg->params; 2636b66ce51SJohn Youn bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH); 264323230efSJohn Youn 265245977c9SJohn Youn dwc2_set_param_otg_cap(hsotg); 266245977c9SJohn Youn dwc2_set_param_phy_type(hsotg); 267245977c9SJohn Youn dwc2_set_param_speed(hsotg); 268245977c9SJohn Youn dwc2_set_param_phy_utmi_width(hsotg); 269245977c9SJohn Youn p->phy_ulpi_ddr = false; 270245977c9SJohn Youn p->phy_ulpi_ext_vbus = false; 271245977c9SJohn Youn 272245977c9SJohn Youn p->enable_dynamic_fifo = hw->enable_dynamic_fifo; 273245977c9SJohn Youn p->en_multiple_tx_fifo = hw->en_multiple_tx_fifo; 274245977c9SJohn Youn p->i2c_enable = hw->i2c_enable; 275245977c9SJohn Youn p->ulpi_fs_ls = false; 276245977c9SJohn Youn p->ts_dline = false; 277245977c9SJohn Youn p->reload_ctl = (hw->snpsid >= DWC2_CORE_REV_2_92a); 278245977c9SJohn Youn p->uframe_sched = true; 279245977c9SJohn Youn p->external_id_pin_ctl = false; 280245977c9SJohn Youn p->hibernation = false; 281245977c9SJohn Youn p->max_packet_count = hw->max_packet_count; 282245977c9SJohn Youn p->max_transfer_size = hw->max_transfer_size; 283245977c9SJohn Youn p->ahbcfg = GAHBCFG_HBSTLEN_INCR4 << GAHBCFG_HBSTLEN_SHIFT; 284245977c9SJohn Youn 2856b66ce51SJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_HOST) || 2866b66ce51SJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 287245977c9SJohn Youn p->host_dma = dma_capable; 288245977c9SJohn Youn p->dma_desc_enable = false; 289245977c9SJohn Youn p->dma_desc_fs_enable = false; 290245977c9SJohn Youn p->host_support_fs_ls_low_power = false; 291245977c9SJohn Youn p->host_ls_low_power_phy_clk = false; 292245977c9SJohn Youn p->host_channels = hw->host_channels; 293245977c9SJohn Youn p->host_rx_fifo_size = hw->rx_fifo_size; 294245977c9SJohn Youn p->host_nperio_tx_fifo_size = hw->host_nperio_tx_fifo_size; 295245977c9SJohn Youn p->host_perio_tx_fifo_size = hw->host_perio_tx_fifo_size; 2966b66ce51SJohn Youn } 2976b66ce51SJohn Youn 29805ee799fSJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) || 29905ee799fSJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 300245977c9SJohn Youn p->g_dma = dma_capable; 301245977c9SJohn Youn p->g_dma_desc = hw->dma_desc_enable; 30205ee799fSJohn Youn 30305ee799fSJohn Youn /* 30405ee799fSJohn Youn * The values for g_rx_fifo_size (2048) and 30505ee799fSJohn Youn * g_np_tx_fifo_size (1024) come from the legacy s3c 30605ee799fSJohn Youn * gadget driver. These defaults have been hard-coded 30705ee799fSJohn Youn * for some time so many platforms depend on these 30805ee799fSJohn Youn * values. Leave them as defaults for now and only 30905ee799fSJohn Youn * auto-detect if the hardware does not support the 31005ee799fSJohn Youn * default. 31105ee799fSJohn Youn */ 312245977c9SJohn Youn p->g_rx_fifo_size = 2048; 313245977c9SJohn Youn p->g_np_tx_fifo_size = 1024; 31405ee799fSJohn Youn dwc2_set_param_tx_fifo_sizes(hsotg); 31505ee799fSJohn Youn } 316323230efSJohn Youn } 317323230efSJohn Youn 318f9f93cbbSJohn Youn /** 319f9f93cbbSJohn Youn * dwc2_get_device_properties() - Read in device properties. 320f9f93cbbSJohn Youn * 321f9f93cbbSJohn Youn * Read in the device properties and adjust core parameters if needed. 322f9f93cbbSJohn Youn */ 323f9f93cbbSJohn Youn static void dwc2_get_device_properties(struct dwc2_hsotg *hsotg) 324f9f93cbbSJohn Youn { 325f9f93cbbSJohn Youn struct dwc2_core_params *p = &hsotg->params; 326f9f93cbbSJohn Youn int num; 327f9f93cbbSJohn Youn 328f9f93cbbSJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) || 329f9f93cbbSJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 330f9f93cbbSJohn Youn device_property_read_u32(hsotg->dev, "g-rx-fifo-size", 331f9f93cbbSJohn Youn &p->g_rx_fifo_size); 332f9f93cbbSJohn Youn 333f9f93cbbSJohn Youn device_property_read_u32(hsotg->dev, "g-np-tx-fifo-size", 334f9f93cbbSJohn Youn &p->g_np_tx_fifo_size); 335f9f93cbbSJohn Youn 336f9f93cbbSJohn Youn num = device_property_read_u32_array(hsotg->dev, 337f9f93cbbSJohn Youn "g-tx-fifo-size", 338f9f93cbbSJohn Youn NULL, 0); 339f9f93cbbSJohn Youn 340f9f93cbbSJohn Youn if (num > 0) { 341f9f93cbbSJohn Youn num = min(num, 15); 342f9f93cbbSJohn Youn memset(p->g_tx_fifo_size, 0, 343f9f93cbbSJohn Youn sizeof(p->g_tx_fifo_size)); 344f9f93cbbSJohn Youn device_property_read_u32_array(hsotg->dev, 345f9f93cbbSJohn Youn "g-tx-fifo-size", 346f9f93cbbSJohn Youn &p->g_tx_fifo_size[1], 347f9f93cbbSJohn Youn num); 348f9f93cbbSJohn Youn } 349f9f93cbbSJohn Youn } 350b11633c4SDinh Nguyen 351b11633c4SDinh Nguyen if (of_find_property(hsotg->dev->of_node, "disable-over-current", NULL)) 352b11633c4SDinh Nguyen p->oc_disable = true; 353f9f93cbbSJohn Youn } 354f9f93cbbSJohn Youn 355d936e666SJohn Youn static void dwc2_check_param_otg_cap(struct dwc2_hsotg *hsotg) 356d936e666SJohn Youn { 357d936e666SJohn Youn int valid = 1; 358d936e666SJohn Youn 359d936e666SJohn Youn switch (hsotg->params.otg_cap) { 360d936e666SJohn Youn case DWC2_CAP_PARAM_HNP_SRP_CAPABLE: 361d936e666SJohn Youn if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE) 362d936e666SJohn Youn valid = 0; 363d936e666SJohn Youn break; 364d936e666SJohn Youn case DWC2_CAP_PARAM_SRP_ONLY_CAPABLE: 365d936e666SJohn Youn switch (hsotg->hw_params.op_mode) { 366d936e666SJohn Youn case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE: 367d936e666SJohn Youn case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE: 368d936e666SJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE: 369d936e666SJohn Youn case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST: 370d936e666SJohn Youn break; 371d936e666SJohn Youn default: 372d936e666SJohn Youn valid = 0; 373d936e666SJohn Youn break; 374d936e666SJohn Youn } 375d936e666SJohn Youn break; 376d936e666SJohn Youn case DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE: 377d936e666SJohn Youn /* always valid */ 378d936e666SJohn Youn break; 379d936e666SJohn Youn default: 380d936e666SJohn Youn valid = 0; 381d936e666SJohn Youn break; 382d936e666SJohn Youn } 383d936e666SJohn Youn 384d936e666SJohn Youn if (!valid) 385d936e666SJohn Youn dwc2_set_param_otg_cap(hsotg); 386d936e666SJohn Youn } 387d936e666SJohn Youn 388d936e666SJohn Youn static void dwc2_check_param_phy_type(struct dwc2_hsotg *hsotg) 389d936e666SJohn Youn { 390d936e666SJohn Youn int valid = 0; 391d936e666SJohn Youn u32 hs_phy_type; 392d936e666SJohn Youn u32 fs_phy_type; 393d936e666SJohn Youn 394d936e666SJohn Youn hs_phy_type = hsotg->hw_params.hs_phy_type; 395d936e666SJohn Youn fs_phy_type = hsotg->hw_params.fs_phy_type; 396d936e666SJohn Youn 397d936e666SJohn Youn switch (hsotg->params.phy_type) { 398d936e666SJohn Youn case DWC2_PHY_TYPE_PARAM_FS: 399d936e666SJohn Youn if (fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED) 400d936e666SJohn Youn valid = 1; 401d936e666SJohn Youn break; 402d936e666SJohn Youn case DWC2_PHY_TYPE_PARAM_UTMI: 403d936e666SJohn Youn if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) || 404d936e666SJohn Youn (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)) 405d936e666SJohn Youn valid = 1; 406d936e666SJohn Youn break; 407d936e666SJohn Youn case DWC2_PHY_TYPE_PARAM_ULPI: 408d936e666SJohn Youn if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) || 409d936e666SJohn Youn (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)) 410d936e666SJohn Youn valid = 1; 411d936e666SJohn Youn break; 412d936e666SJohn Youn default: 413d936e666SJohn Youn break; 414d936e666SJohn Youn } 415d936e666SJohn Youn 416d936e666SJohn Youn if (!valid) 417d936e666SJohn Youn dwc2_set_param_phy_type(hsotg); 418d936e666SJohn Youn } 419d936e666SJohn Youn 420d936e666SJohn Youn static void dwc2_check_param_speed(struct dwc2_hsotg *hsotg) 421d936e666SJohn Youn { 422d936e666SJohn Youn int valid = 1; 423d936e666SJohn Youn int phy_type = hsotg->params.phy_type; 424d936e666SJohn Youn int speed = hsotg->params.speed; 425d936e666SJohn Youn 426d936e666SJohn Youn switch (speed) { 427d936e666SJohn Youn case DWC2_SPEED_PARAM_HIGH: 428d936e666SJohn Youn if ((hsotg->params.speed == DWC2_SPEED_PARAM_HIGH) && 429d936e666SJohn Youn (phy_type == DWC2_PHY_TYPE_PARAM_FS)) 430d936e666SJohn Youn valid = 0; 431d936e666SJohn Youn break; 432d936e666SJohn Youn case DWC2_SPEED_PARAM_FULL: 433d936e666SJohn Youn case DWC2_SPEED_PARAM_LOW: 434d936e666SJohn Youn break; 435d936e666SJohn Youn default: 436d936e666SJohn Youn valid = 0; 437d936e666SJohn Youn break; 438d936e666SJohn Youn } 439d936e666SJohn Youn 440d936e666SJohn Youn if (!valid) 441d936e666SJohn Youn dwc2_set_param_speed(hsotg); 442d936e666SJohn Youn } 443d936e666SJohn Youn 444d936e666SJohn Youn static void dwc2_check_param_phy_utmi_width(struct dwc2_hsotg *hsotg) 445d936e666SJohn Youn { 446d936e666SJohn Youn int valid = 0; 447d936e666SJohn Youn int param = hsotg->params.phy_utmi_width; 448d936e666SJohn Youn int width = hsotg->hw_params.utmi_phy_data_width; 449d936e666SJohn Youn 450d936e666SJohn Youn switch (width) { 451d936e666SJohn Youn case GHWCFG4_UTMI_PHY_DATA_WIDTH_8: 452d936e666SJohn Youn valid = (param == 8); 453d936e666SJohn Youn break; 454d936e666SJohn Youn case GHWCFG4_UTMI_PHY_DATA_WIDTH_16: 455d936e666SJohn Youn valid = (param == 16); 456d936e666SJohn Youn break; 457d936e666SJohn Youn case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16: 458d936e666SJohn Youn valid = (param == 8 || param == 16); 459d936e666SJohn Youn break; 460d936e666SJohn Youn } 461d936e666SJohn Youn 462d936e666SJohn Youn if (!valid) 463d936e666SJohn Youn dwc2_set_param_phy_utmi_width(hsotg); 464d936e666SJohn Youn } 465d936e666SJohn Youn 4663c6aea73SSevak Arakelyan static void dwc2_check_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg) 4673c6aea73SSevak Arakelyan { 4683c6aea73SSevak Arakelyan int fifo_count; 4693c6aea73SSevak Arakelyan int fifo; 4703c6aea73SSevak Arakelyan int min; 4713c6aea73SSevak Arakelyan u32 total = 0; 4723c6aea73SSevak Arakelyan u32 dptxfszn; 4733c6aea73SSevak Arakelyan 4743c6aea73SSevak Arakelyan fifo_count = dwc2_hsotg_tx_fifo_count(hsotg); 4753c6aea73SSevak Arakelyan min = hsotg->hw_params.en_multiple_tx_fifo ? 16 : 4; 4763c6aea73SSevak Arakelyan 4773c6aea73SSevak Arakelyan for (fifo = 1; fifo <= fifo_count; fifo++) 4783c6aea73SSevak Arakelyan total += hsotg->params.g_tx_fifo_size[fifo]; 4793c6aea73SSevak Arakelyan 4803c6aea73SSevak Arakelyan if (total > dwc2_hsotg_tx_fifo_total_depth(hsotg) || !total) { 4813c6aea73SSevak Arakelyan dev_warn(hsotg->dev, "%s: Invalid parameter g-tx-fifo-size, setting to default average\n", 4823c6aea73SSevak Arakelyan __func__); 4833c6aea73SSevak Arakelyan dwc2_set_param_tx_fifo_sizes(hsotg); 4843c6aea73SSevak Arakelyan } 4853c6aea73SSevak Arakelyan 4863c6aea73SSevak Arakelyan for (fifo = 1; fifo <= fifo_count; fifo++) { 4879273083aSMinas Harutyunyan dptxfszn = hsotg->hw_params.g_tx_fifo_size[fifo]; 4883c6aea73SSevak Arakelyan 4893c6aea73SSevak Arakelyan if (hsotg->params.g_tx_fifo_size[fifo] < min || 4903c6aea73SSevak Arakelyan hsotg->params.g_tx_fifo_size[fifo] > dptxfszn) { 4913c6aea73SSevak Arakelyan dev_warn(hsotg->dev, "%s: Invalid parameter g_tx_fifo_size[%d]=%d\n", 4923c6aea73SSevak Arakelyan __func__, fifo, 4933c6aea73SSevak Arakelyan hsotg->params.g_tx_fifo_size[fifo]); 4943c6aea73SSevak Arakelyan hsotg->params.g_tx_fifo_size[fifo] = dptxfszn; 4953c6aea73SSevak Arakelyan } 4963c6aea73SSevak Arakelyan } 4973c6aea73SSevak Arakelyan } 4983c6aea73SSevak Arakelyan 499d936e666SJohn Youn #define CHECK_RANGE(_param, _min, _max, _def) do { \ 500d936e666SJohn Youn if ((hsotg->params._param) < (_min) || \ 501d936e666SJohn Youn (hsotg->params._param) > (_max)) { \ 502d936e666SJohn Youn dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \ 503d936e666SJohn Youn __func__, #_param, hsotg->params._param); \ 504d936e666SJohn Youn hsotg->params._param = (_def); \ 505d936e666SJohn Youn } \ 506d936e666SJohn Youn } while (0) 507d936e666SJohn Youn 508d936e666SJohn Youn #define CHECK_BOOL(_param, _check) do { \ 509d936e666SJohn Youn if (hsotg->params._param && !(_check)) { \ 510d936e666SJohn Youn dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \ 511d936e666SJohn Youn __func__, #_param, hsotg->params._param); \ 512d936e666SJohn Youn hsotg->params._param = false; \ 513d936e666SJohn Youn } \ 514d936e666SJohn Youn } while (0) 515d936e666SJohn Youn 516d936e666SJohn Youn static void dwc2_check_params(struct dwc2_hsotg *hsotg) 517d936e666SJohn Youn { 518d936e666SJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 519d936e666SJohn Youn struct dwc2_core_params *p = &hsotg->params; 520d936e666SJohn Youn bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH); 521d936e666SJohn Youn 522d936e666SJohn Youn dwc2_check_param_otg_cap(hsotg); 523d936e666SJohn Youn dwc2_check_param_phy_type(hsotg); 524d936e666SJohn Youn dwc2_check_param_speed(hsotg); 525d936e666SJohn Youn dwc2_check_param_phy_utmi_width(hsotg); 526d936e666SJohn Youn CHECK_BOOL(enable_dynamic_fifo, hw->enable_dynamic_fifo); 527d936e666SJohn Youn CHECK_BOOL(en_multiple_tx_fifo, hw->en_multiple_tx_fifo); 528d936e666SJohn Youn CHECK_BOOL(i2c_enable, hw->i2c_enable); 529d936e666SJohn Youn CHECK_BOOL(reload_ctl, (hsotg->hw_params.snpsid > DWC2_CORE_REV_2_92a)); 530d936e666SJohn Youn CHECK_RANGE(max_packet_count, 531d936e666SJohn Youn 15, hw->max_packet_count, 532d936e666SJohn Youn hw->max_packet_count); 533d936e666SJohn Youn CHECK_RANGE(max_transfer_size, 534d936e666SJohn Youn 2047, hw->max_transfer_size, 535d936e666SJohn Youn hw->max_transfer_size); 536d936e666SJohn Youn 537d936e666SJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_HOST) || 538d936e666SJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 539d936e666SJohn Youn CHECK_BOOL(host_dma, dma_capable); 540d936e666SJohn Youn CHECK_BOOL(dma_desc_enable, p->host_dma); 541d936e666SJohn Youn CHECK_BOOL(dma_desc_fs_enable, p->dma_desc_enable); 542d936e666SJohn Youn CHECK_BOOL(host_ls_low_power_phy_clk, 543d936e666SJohn Youn p->phy_type == DWC2_PHY_TYPE_PARAM_FS); 544d936e666SJohn Youn CHECK_RANGE(host_channels, 545d936e666SJohn Youn 1, hw->host_channels, 546d936e666SJohn Youn hw->host_channels); 547d936e666SJohn Youn CHECK_RANGE(host_rx_fifo_size, 548d936e666SJohn Youn 16, hw->rx_fifo_size, 549d936e666SJohn Youn hw->rx_fifo_size); 550d936e666SJohn Youn CHECK_RANGE(host_nperio_tx_fifo_size, 551d936e666SJohn Youn 16, hw->host_nperio_tx_fifo_size, 552d936e666SJohn Youn hw->host_nperio_tx_fifo_size); 553d936e666SJohn Youn CHECK_RANGE(host_perio_tx_fifo_size, 554d936e666SJohn Youn 16, hw->host_perio_tx_fifo_size, 555d936e666SJohn Youn hw->host_perio_tx_fifo_size); 556d936e666SJohn Youn } 557d936e666SJohn Youn 558d936e666SJohn Youn if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) || 559d936e666SJohn Youn (hsotg->dr_mode == USB_DR_MODE_OTG)) { 560d936e666SJohn Youn CHECK_BOOL(g_dma, dma_capable); 561d936e666SJohn Youn CHECK_BOOL(g_dma_desc, (p->g_dma && hw->dma_desc_enable)); 562d936e666SJohn Youn CHECK_RANGE(g_rx_fifo_size, 563d936e666SJohn Youn 16, hw->rx_fifo_size, 564d936e666SJohn Youn hw->rx_fifo_size); 565d936e666SJohn Youn CHECK_RANGE(g_np_tx_fifo_size, 566d936e666SJohn Youn 16, hw->dev_nperio_tx_fifo_size, 567d936e666SJohn Youn hw->dev_nperio_tx_fifo_size); 5683c6aea73SSevak Arakelyan dwc2_check_param_tx_fifo_sizes(hsotg); 569d936e666SJohn Youn } 570d936e666SJohn Youn } 571d936e666SJohn Youn 572323230efSJohn Youn /* 573323230efSJohn Youn * Gets host hardware parameters. Forces host mode if not currently in 574323230efSJohn Youn * host mode. Should be called immediately after a core soft reset in 575323230efSJohn Youn * order to get the reset values. 576323230efSJohn Youn */ 577323230efSJohn Youn static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg) 578323230efSJohn Youn { 579323230efSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 580323230efSJohn Youn u32 gnptxfsiz; 581323230efSJohn Youn u32 hptxfsiz; 582323230efSJohn Youn bool forced; 583323230efSJohn Youn 584323230efSJohn Youn if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) 585323230efSJohn Youn return; 586323230efSJohn Youn 587323230efSJohn Youn forced = dwc2_force_mode_if_needed(hsotg, true); 588323230efSJohn Youn 589323230efSJohn Youn gnptxfsiz = dwc2_readl(hsotg->regs + GNPTXFSIZ); 590323230efSJohn Youn hptxfsiz = dwc2_readl(hsotg->regs + HPTXFSIZ); 591323230efSJohn Youn 592323230efSJohn Youn if (forced) 593323230efSJohn Youn dwc2_clear_force_mode(hsotg); 594323230efSJohn Youn 595323230efSJohn Youn hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >> 596323230efSJohn Youn FIFOSIZE_DEPTH_SHIFT; 597323230efSJohn Youn hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >> 598323230efSJohn Youn FIFOSIZE_DEPTH_SHIFT; 599323230efSJohn Youn } 600323230efSJohn Youn 601323230efSJohn Youn /* 602323230efSJohn Youn * Gets device hardware parameters. Forces device mode if not 603323230efSJohn Youn * currently in device mode. Should be called immediately after a core 604323230efSJohn Youn * soft reset in order to get the reset values. 605323230efSJohn Youn */ 606323230efSJohn Youn static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg) 607323230efSJohn Youn { 608323230efSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 609323230efSJohn Youn bool forced; 610323230efSJohn Youn u32 gnptxfsiz; 6119273083aSMinas Harutyunyan int fifo, fifo_count; 612323230efSJohn Youn 613323230efSJohn Youn if (hsotg->dr_mode == USB_DR_MODE_HOST) 614323230efSJohn Youn return; 615323230efSJohn Youn 616323230efSJohn Youn forced = dwc2_force_mode_if_needed(hsotg, false); 617323230efSJohn Youn 618323230efSJohn Youn gnptxfsiz = dwc2_readl(hsotg->regs + GNPTXFSIZ); 619323230efSJohn Youn 6209273083aSMinas Harutyunyan fifo_count = dwc2_hsotg_tx_fifo_count(hsotg); 6219273083aSMinas Harutyunyan 6229273083aSMinas Harutyunyan for (fifo = 1; fifo <= fifo_count; fifo++) { 6239273083aSMinas Harutyunyan hw->g_tx_fifo_size[fifo] = 6249273083aSMinas Harutyunyan (dwc2_readl(hsotg->regs + DPTXFSIZN(fifo)) & 6259273083aSMinas Harutyunyan FIFOSIZE_DEPTH_MASK) >> FIFOSIZE_DEPTH_SHIFT; 6269273083aSMinas Harutyunyan } 6279273083aSMinas Harutyunyan 628323230efSJohn Youn if (forced) 629323230efSJohn Youn dwc2_clear_force_mode(hsotg); 630323230efSJohn Youn 631323230efSJohn Youn hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >> 632323230efSJohn Youn FIFOSIZE_DEPTH_SHIFT; 633323230efSJohn Youn } 634323230efSJohn Youn 635323230efSJohn Youn /** 636323230efSJohn Youn * During device initialization, read various hardware configuration 637323230efSJohn Youn * registers and interpret the contents. 638323230efSJohn Youn */ 639323230efSJohn Youn int dwc2_get_hwparams(struct dwc2_hsotg *hsotg) 640323230efSJohn Youn { 641323230efSJohn Youn struct dwc2_hw_params *hw = &hsotg->hw_params; 642323230efSJohn Youn unsigned int width; 643323230efSJohn Youn u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4; 644323230efSJohn Youn u32 grxfsiz; 645323230efSJohn Youn 646323230efSJohn Youn /* 647323230efSJohn Youn * Attempt to ensure this device is really a DWC_otg Controller. 648323230efSJohn Youn * Read and verify the GSNPSID register contents. The value should be 649323230efSJohn Youn * 0x45f42xxx or 0x45f43xxx, which corresponds to either "OT2" or "OT3", 650323230efSJohn Youn * as in "OTG version 2.xx" or "OTG version 3.xx". 651323230efSJohn Youn */ 652323230efSJohn Youn hw->snpsid = dwc2_readl(hsotg->regs + GSNPSID); 653323230efSJohn Youn if ((hw->snpsid & 0xfffff000) != 0x4f542000 && 6541e6b98ebSVardan Mikayelyan (hw->snpsid & 0xfffff000) != 0x4f543000 && 6551e6b98ebSVardan Mikayelyan (hw->snpsid & 0xffff0000) != 0x55310000 && 6561e6b98ebSVardan Mikayelyan (hw->snpsid & 0xffff0000) != 0x55320000) { 657323230efSJohn Youn dev_err(hsotg->dev, "Bad value for GSNPSID: 0x%08x\n", 658323230efSJohn Youn hw->snpsid); 659323230efSJohn Youn return -ENODEV; 660323230efSJohn Youn } 661323230efSJohn Youn 662323230efSJohn Youn dev_dbg(hsotg->dev, "Core Release: %1x.%1x%1x%1x (snpsid=%x)\n", 663323230efSJohn Youn hw->snpsid >> 12 & 0xf, hw->snpsid >> 8 & 0xf, 664323230efSJohn Youn hw->snpsid >> 4 & 0xf, hw->snpsid & 0xf, hw->snpsid); 665323230efSJohn Youn 666323230efSJohn Youn hwcfg1 = dwc2_readl(hsotg->regs + GHWCFG1); 667323230efSJohn Youn hwcfg2 = dwc2_readl(hsotg->regs + GHWCFG2); 668323230efSJohn Youn hwcfg3 = dwc2_readl(hsotg->regs + GHWCFG3); 669323230efSJohn Youn hwcfg4 = dwc2_readl(hsotg->regs + GHWCFG4); 670323230efSJohn Youn grxfsiz = dwc2_readl(hsotg->regs + GRXFSIZ); 671323230efSJohn Youn 672323230efSJohn Youn /* hwcfg1 */ 673323230efSJohn Youn hw->dev_ep_dirs = hwcfg1; 674323230efSJohn Youn 675323230efSJohn Youn /* hwcfg2 */ 676323230efSJohn Youn hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >> 677323230efSJohn Youn GHWCFG2_OP_MODE_SHIFT; 678323230efSJohn Youn hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >> 679323230efSJohn Youn GHWCFG2_ARCHITECTURE_SHIFT; 680323230efSJohn Youn hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO); 681323230efSJohn Youn hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >> 682323230efSJohn Youn GHWCFG2_NUM_HOST_CHAN_SHIFT); 683323230efSJohn Youn hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >> 684323230efSJohn Youn GHWCFG2_HS_PHY_TYPE_SHIFT; 685323230efSJohn Youn hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >> 686323230efSJohn Youn GHWCFG2_FS_PHY_TYPE_SHIFT; 687323230efSJohn Youn hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >> 688323230efSJohn Youn GHWCFG2_NUM_DEV_EP_SHIFT; 689323230efSJohn Youn hw->nperio_tx_q_depth = 690323230efSJohn Youn (hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >> 691323230efSJohn Youn GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1; 692323230efSJohn Youn hw->host_perio_tx_q_depth = 693323230efSJohn Youn (hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >> 694323230efSJohn Youn GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1; 695323230efSJohn Youn hw->dev_token_q_depth = 696323230efSJohn Youn (hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >> 697323230efSJohn Youn GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT; 698323230efSJohn Youn 699323230efSJohn Youn /* hwcfg3 */ 700323230efSJohn Youn width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >> 701323230efSJohn Youn GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT; 702323230efSJohn Youn hw->max_transfer_size = (1 << (width + 11)) - 1; 703323230efSJohn Youn width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >> 704323230efSJohn Youn GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT; 705323230efSJohn Youn hw->max_packet_count = (1 << (width + 4)) - 1; 706323230efSJohn Youn hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C); 707323230efSJohn Youn hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >> 708323230efSJohn Youn GHWCFG3_DFIFO_DEPTH_SHIFT; 709323230efSJohn Youn 710323230efSJohn Youn /* hwcfg4 */ 711323230efSJohn Youn hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN); 712323230efSJohn Youn hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >> 713323230efSJohn Youn GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT; 7149273083aSMinas Harutyunyan hw->num_dev_in_eps = (hwcfg4 & GHWCFG4_NUM_IN_EPS_MASK) >> 7159273083aSMinas Harutyunyan GHWCFG4_NUM_IN_EPS_SHIFT; 716323230efSJohn Youn hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA); 717323230efSJohn Youn hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ); 718323230efSJohn Youn hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >> 719323230efSJohn Youn GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT; 720323230efSJohn Youn 721323230efSJohn Youn /* fifo sizes */ 722d1531319SJohn Youn hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >> 723323230efSJohn Youn GRXFSIZ_DEPTH_SHIFT; 7249273083aSMinas Harutyunyan /* 7259273083aSMinas Harutyunyan * Host specific hardware parameters. Reading these parameters 7269273083aSMinas Harutyunyan * requires the controller to be in host mode. The mode will 7279273083aSMinas Harutyunyan * be forced, if necessary, to read these values. 7289273083aSMinas Harutyunyan */ 7299273083aSMinas Harutyunyan dwc2_get_host_hwparams(hsotg); 7309273083aSMinas Harutyunyan dwc2_get_dev_hwparams(hsotg); 731323230efSJohn Youn 732323230efSJohn Youn return 0; 733323230efSJohn Youn } 734323230efSJohn Youn 735334bbd4eSJohn Youn int dwc2_init_params(struct dwc2_hsotg *hsotg) 736334bbd4eSJohn Youn { 7377de1debcSJohn Youn const struct of_device_id *match; 7387de1debcSJohn Youn void (*set_params)(void *data); 7397de1debcSJohn Youn 740245977c9SJohn Youn dwc2_set_default_params(hsotg); 741f9f93cbbSJohn Youn dwc2_get_device_properties(hsotg); 742334bbd4eSJohn Youn 7437de1debcSJohn Youn match = of_match_device(dwc2_of_match_table, hsotg->dev); 7447de1debcSJohn Youn if (match && match->data) { 7457de1debcSJohn Youn set_params = match->data; 7467de1debcSJohn Youn set_params(hsotg); 7477de1debcSJohn Youn } 7487de1debcSJohn Youn 749d936e666SJohn Youn dwc2_check_params(hsotg); 750d936e666SJohn Youn 751334bbd4eSJohn Youn return 0; 752334bbd4eSJohn Youn } 753