1bdefa3baSNishad Kamdar /* SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) */ 2197ba5f4SPaul Zimmerman /* 3197ba5f4SPaul Zimmerman * hw.h - DesignWare HS OTG Controller hardware definitions 4197ba5f4SPaul Zimmerman * 5197ba5f4SPaul Zimmerman * Copyright 2004-2013 Synopsys, Inc. 6197ba5f4SPaul Zimmerman */ 7197ba5f4SPaul Zimmerman 8197ba5f4SPaul Zimmerman #ifndef __DWC2_HW_H__ 9197ba5f4SPaul Zimmerman #define __DWC2_HW_H__ 10197ba5f4SPaul Zimmerman 11197ba5f4SPaul Zimmerman #define HSOTG_REG(x) (x) 12197ba5f4SPaul Zimmerman 13197ba5f4SPaul Zimmerman #define GOTGCTL HSOTG_REG(0x000) 149da51974SJohn Youn #define GOTGCTL_CHIRPEN BIT(27) 15197ba5f4SPaul Zimmerman #define GOTGCTL_MULT_VALID_BC_MASK (0x1f << 22) 16197ba5f4SPaul Zimmerman #define GOTGCTL_MULT_VALID_BC_SHIFT 22 17c9c394abSArtur Petrosyan #define GOTGCTL_CURMODE_HOST BIT(21) 189da51974SJohn Youn #define GOTGCTL_OTGVER BIT(20) 199da51974SJohn Youn #define GOTGCTL_BSESVLD BIT(19) 209da51974SJohn Youn #define GOTGCTL_ASESVLD BIT(18) 219da51974SJohn Youn #define GOTGCTL_DBNC_SHORT BIT(17) 229da51974SJohn Youn #define GOTGCTL_CONID_B BIT(16) 239da51974SJohn Youn #define GOTGCTL_DBNCE_FLTR_BYPASS BIT(15) 249da51974SJohn Youn #define GOTGCTL_DEVHNPEN BIT(11) 259da51974SJohn Youn #define GOTGCTL_HSTSETHNPEN BIT(10) 269da51974SJohn Youn #define GOTGCTL_HNPREQ BIT(9) 279da51974SJohn Youn #define GOTGCTL_HSTNEGSCS BIT(8) 28a415083aSAmelie Delaunay #define GOTGCTL_BVALOVAL BIT(7) 29a415083aSAmelie Delaunay #define GOTGCTL_BVALOEN BIT(6) 30a415083aSAmelie Delaunay #define GOTGCTL_AVALOVAL BIT(5) 31a415083aSAmelie Delaunay #define GOTGCTL_AVALOEN BIT(4) 32a415083aSAmelie Delaunay #define GOTGCTL_VBVALOVAL BIT(3) 33a415083aSAmelie Delaunay #define GOTGCTL_VBVALOEN BIT(2) 349da51974SJohn Youn #define GOTGCTL_SESREQ BIT(1) 359da51974SJohn Youn #define GOTGCTL_SESREQSCS BIT(0) 36197ba5f4SPaul Zimmerman 37197ba5f4SPaul Zimmerman #define GOTGINT HSOTG_REG(0x004) 389da51974SJohn Youn #define GOTGINT_DBNCE_DONE BIT(19) 399da51974SJohn Youn #define GOTGINT_A_DEV_TOUT_CHG BIT(18) 409da51974SJohn Youn #define GOTGINT_HST_NEG_DET BIT(17) 419da51974SJohn Youn #define GOTGINT_HST_NEG_SUC_STS_CHNG BIT(9) 429da51974SJohn Youn #define GOTGINT_SES_REQ_SUC_STS_CHNG BIT(8) 439da51974SJohn Youn #define GOTGINT_SES_END_DET BIT(2) 44197ba5f4SPaul Zimmerman 45197ba5f4SPaul Zimmerman #define GAHBCFG HSOTG_REG(0x008) 469da51974SJohn Youn #define GAHBCFG_AHB_SINGLE BIT(23) 479da51974SJohn Youn #define GAHBCFG_NOTI_ALL_DMA_WRIT BIT(22) 489da51974SJohn Youn #define GAHBCFG_REM_MEM_SUPP BIT(21) 499da51974SJohn Youn #define GAHBCFG_P_TXF_EMP_LVL BIT(8) 509da51974SJohn Youn #define GAHBCFG_NP_TXF_EMP_LVL BIT(7) 519da51974SJohn Youn #define GAHBCFG_DMA_EN BIT(5) 52197ba5f4SPaul Zimmerman #define GAHBCFG_HBSTLEN_MASK (0xf << 1) 53197ba5f4SPaul Zimmerman #define GAHBCFG_HBSTLEN_SHIFT 1 54197ba5f4SPaul Zimmerman #define GAHBCFG_HBSTLEN_SINGLE 0 55197ba5f4SPaul Zimmerman #define GAHBCFG_HBSTLEN_INCR 1 56197ba5f4SPaul Zimmerman #define GAHBCFG_HBSTLEN_INCR4 3 57197ba5f4SPaul Zimmerman #define GAHBCFG_HBSTLEN_INCR8 5 58197ba5f4SPaul Zimmerman #define GAHBCFG_HBSTLEN_INCR16 7 599da51974SJohn Youn #define GAHBCFG_GLBL_INTR_EN BIT(0) 60197ba5f4SPaul Zimmerman #define GAHBCFG_CTRL_MASK (GAHBCFG_P_TXF_EMP_LVL | \ 61197ba5f4SPaul Zimmerman GAHBCFG_NP_TXF_EMP_LVL | \ 62197ba5f4SPaul Zimmerman GAHBCFG_DMA_EN | \ 63197ba5f4SPaul Zimmerman GAHBCFG_GLBL_INTR_EN) 64197ba5f4SPaul Zimmerman 65197ba5f4SPaul Zimmerman #define GUSBCFG HSOTG_REG(0x00C) 669da51974SJohn Youn #define GUSBCFG_FORCEDEVMODE BIT(30) 679da51974SJohn Youn #define GUSBCFG_FORCEHOSTMODE BIT(29) 689da51974SJohn Youn #define GUSBCFG_TXENDDELAY BIT(28) 699da51974SJohn Youn #define GUSBCFG_ICTRAFFICPULLREMOVE BIT(27) 709da51974SJohn Youn #define GUSBCFG_ICUSBCAP BIT(26) 719da51974SJohn Youn #define GUSBCFG_ULPI_INT_PROT_DIS BIT(25) 729da51974SJohn Youn #define GUSBCFG_INDICATORPASSTHROUGH BIT(24) 739da51974SJohn Youn #define GUSBCFG_INDICATORCOMPLEMENT BIT(23) 749da51974SJohn Youn #define GUSBCFG_TERMSELDLPULSE BIT(22) 759da51974SJohn Youn #define GUSBCFG_ULPI_INT_VBUS_IND BIT(21) 769da51974SJohn Youn #define GUSBCFG_ULPI_EXT_VBUS_DRV BIT(20) 779da51974SJohn Youn #define GUSBCFG_ULPI_CLK_SUSP_M BIT(19) 789da51974SJohn Youn #define GUSBCFG_ULPI_AUTO_RES BIT(18) 799da51974SJohn Youn #define GUSBCFG_ULPI_FS_LS BIT(17) 809da51974SJohn Youn #define GUSBCFG_OTG_UTMI_FS_SEL BIT(16) 819da51974SJohn Youn #define GUSBCFG_PHY_LP_CLK_SEL BIT(15) 82197ba5f4SPaul Zimmerman #define GUSBCFG_USBTRDTIM_MASK (0xf << 10) 83197ba5f4SPaul Zimmerman #define GUSBCFG_USBTRDTIM_SHIFT 10 849da51974SJohn Youn #define GUSBCFG_HNPCAP BIT(9) 859da51974SJohn Youn #define GUSBCFG_SRPCAP BIT(8) 869da51974SJohn Youn #define GUSBCFG_DDRSEL BIT(7) 879da51974SJohn Youn #define GUSBCFG_PHYSEL BIT(6) 889da51974SJohn Youn #define GUSBCFG_FSINTF BIT(5) 899da51974SJohn Youn #define GUSBCFG_ULPI_UTMI_SEL BIT(4) 909da51974SJohn Youn #define GUSBCFG_PHYIF16 BIT(3) 916ab53324SDinh Nguyen #define GUSBCFG_PHYIF8 (0 << 3) 92197ba5f4SPaul Zimmerman #define GUSBCFG_TOUTCAL_MASK (0x7 << 0) 93197ba5f4SPaul Zimmerman #define GUSBCFG_TOUTCAL_SHIFT 0 94197ba5f4SPaul Zimmerman #define GUSBCFG_TOUTCAL_LIMIT 0x7 95197ba5f4SPaul Zimmerman #define GUSBCFG_TOUTCAL(_x) ((_x) << 0) 96197ba5f4SPaul Zimmerman 97197ba5f4SPaul Zimmerman #define GRSTCTL HSOTG_REG(0x010) 989da51974SJohn Youn #define GRSTCTL_AHBIDLE BIT(31) 999da51974SJohn Youn #define GRSTCTL_DMAREQ BIT(30) 10065dc2e72SMinas Harutyunyan #define GRSTCTL_CSFTRST_DONE BIT(29) 101197ba5f4SPaul Zimmerman #define GRSTCTL_TXFNUM_MASK (0x1f << 6) 102197ba5f4SPaul Zimmerman #define GRSTCTL_TXFNUM_SHIFT 6 103197ba5f4SPaul Zimmerman #define GRSTCTL_TXFNUM_LIMIT 0x1f 104197ba5f4SPaul Zimmerman #define GRSTCTL_TXFNUM(_x) ((_x) << 6) 1059da51974SJohn Youn #define GRSTCTL_TXFFLSH BIT(5) 1069da51974SJohn Youn #define GRSTCTL_RXFFLSH BIT(4) 1079da51974SJohn Youn #define GRSTCTL_IN_TKNQ_FLSH BIT(3) 1089da51974SJohn Youn #define GRSTCTL_FRMCNTRRST BIT(2) 1099da51974SJohn Youn #define GRSTCTL_HSFTRST BIT(1) 1109da51974SJohn Youn #define GRSTCTL_CSFTRST BIT(0) 111197ba5f4SPaul Zimmerman 112197ba5f4SPaul Zimmerman #define GINTSTS HSOTG_REG(0x014) 113197ba5f4SPaul Zimmerman #define GINTMSK HSOTG_REG(0x018) 1149da51974SJohn Youn #define GINTSTS_WKUPINT BIT(31) 1159da51974SJohn Youn #define GINTSTS_SESSREQINT BIT(30) 1169da51974SJohn Youn #define GINTSTS_DISCONNINT BIT(29) 1179da51974SJohn Youn #define GINTSTS_CONIDSTSCHNG BIT(28) 1189da51974SJohn Youn #define GINTSTS_LPMTRANRCVD BIT(27) 1199da51974SJohn Youn #define GINTSTS_PTXFEMP BIT(26) 1209da51974SJohn Youn #define GINTSTS_HCHINT BIT(25) 1219da51974SJohn Youn #define GINTSTS_PRTINT BIT(24) 1229da51974SJohn Youn #define GINTSTS_RESETDET BIT(23) 1239da51974SJohn Youn #define GINTSTS_FET_SUSP BIT(22) 1249da51974SJohn Youn #define GINTSTS_INCOMPL_IP BIT(21) 1259da51974SJohn Youn #define GINTSTS_INCOMPL_SOOUT BIT(21) 1269da51974SJohn Youn #define GINTSTS_INCOMPL_SOIN BIT(20) 1279da51974SJohn Youn #define GINTSTS_OEPINT BIT(19) 1289da51974SJohn Youn #define GINTSTS_IEPINT BIT(18) 1299da51974SJohn Youn #define GINTSTS_EPMIS BIT(17) 1309da51974SJohn Youn #define GINTSTS_RESTOREDONE BIT(16) 1319da51974SJohn Youn #define GINTSTS_EOPF BIT(15) 1329da51974SJohn Youn #define GINTSTS_ISOUTDROP BIT(14) 1339da51974SJohn Youn #define GINTSTS_ENUMDONE BIT(13) 1349da51974SJohn Youn #define GINTSTS_USBRST BIT(12) 1359da51974SJohn Youn #define GINTSTS_USBSUSP BIT(11) 1369da51974SJohn Youn #define GINTSTS_ERLYSUSP BIT(10) 1379da51974SJohn Youn #define GINTSTS_I2CINT BIT(9) 1389da51974SJohn Youn #define GINTSTS_ULPI_CK_INT BIT(8) 1399da51974SJohn Youn #define GINTSTS_GOUTNAKEFF BIT(7) 1409da51974SJohn Youn #define GINTSTS_GINNAKEFF BIT(6) 1419da51974SJohn Youn #define GINTSTS_NPTXFEMP BIT(5) 1429da51974SJohn Youn #define GINTSTS_RXFLVL BIT(4) 1439da51974SJohn Youn #define GINTSTS_SOF BIT(3) 1449da51974SJohn Youn #define GINTSTS_OTGINT BIT(2) 1459da51974SJohn Youn #define GINTSTS_MODEMIS BIT(1) 1469da51974SJohn Youn #define GINTSTS_CURMODE_HOST BIT(0) 147197ba5f4SPaul Zimmerman 148197ba5f4SPaul Zimmerman #define GRXSTSR HSOTG_REG(0x01C) 149197ba5f4SPaul Zimmerman #define GRXSTSP HSOTG_REG(0x020) 150197ba5f4SPaul Zimmerman #define GRXSTS_FN_MASK (0x7f << 25) 151197ba5f4SPaul Zimmerman #define GRXSTS_FN_SHIFT 25 152197ba5f4SPaul Zimmerman #define GRXSTS_PKTSTS_MASK (0xf << 17) 153197ba5f4SPaul Zimmerman #define GRXSTS_PKTSTS_SHIFT 17 154197ba5f4SPaul Zimmerman #define GRXSTS_PKTSTS_GLOBALOUTNAK 1 155197ba5f4SPaul Zimmerman #define GRXSTS_PKTSTS_OUTRX 2 156197ba5f4SPaul Zimmerman #define GRXSTS_PKTSTS_HCHIN 2 157197ba5f4SPaul Zimmerman #define GRXSTS_PKTSTS_OUTDONE 3 158197ba5f4SPaul Zimmerman #define GRXSTS_PKTSTS_HCHIN_XFER_COMP 3 159197ba5f4SPaul Zimmerman #define GRXSTS_PKTSTS_SETUPDONE 4 160197ba5f4SPaul Zimmerman #define GRXSTS_PKTSTS_DATATOGGLEERR 5 161197ba5f4SPaul Zimmerman #define GRXSTS_PKTSTS_SETUPRX 6 162197ba5f4SPaul Zimmerman #define GRXSTS_PKTSTS_HCHHALTED 7 163197ba5f4SPaul Zimmerman #define GRXSTS_HCHNUM_MASK (0xf << 0) 164197ba5f4SPaul Zimmerman #define GRXSTS_HCHNUM_SHIFT 0 165197ba5f4SPaul Zimmerman #define GRXSTS_DPID_MASK (0x3 << 15) 166197ba5f4SPaul Zimmerman #define GRXSTS_DPID_SHIFT 15 167197ba5f4SPaul Zimmerman #define GRXSTS_BYTECNT_MASK (0x7ff << 4) 168197ba5f4SPaul Zimmerman #define GRXSTS_BYTECNT_SHIFT 4 169197ba5f4SPaul Zimmerman #define GRXSTS_EPNUM_MASK (0xf << 0) 170197ba5f4SPaul Zimmerman #define GRXSTS_EPNUM_SHIFT 0 171197ba5f4SPaul Zimmerman 172197ba5f4SPaul Zimmerman #define GRXFSIZ HSOTG_REG(0x024) 173197ba5f4SPaul Zimmerman #define GRXFSIZ_DEPTH_MASK (0xffff << 0) 174197ba5f4SPaul Zimmerman #define GRXFSIZ_DEPTH_SHIFT 0 175197ba5f4SPaul Zimmerman 176197ba5f4SPaul Zimmerman #define GNPTXFSIZ HSOTG_REG(0x028) 177197ba5f4SPaul Zimmerman /* Use FIFOSIZE_* constants to access this register */ 178197ba5f4SPaul Zimmerman 179197ba5f4SPaul Zimmerman #define GNPTXSTS HSOTG_REG(0x02C) 180197ba5f4SPaul Zimmerman #define GNPTXSTS_NP_TXQ_TOP_MASK (0x7f << 24) 181197ba5f4SPaul Zimmerman #define GNPTXSTS_NP_TXQ_TOP_SHIFT 24 182197ba5f4SPaul Zimmerman #define GNPTXSTS_NP_TXQ_SPC_AVAIL_MASK (0xff << 16) 183197ba5f4SPaul Zimmerman #define GNPTXSTS_NP_TXQ_SPC_AVAIL_SHIFT 16 184197ba5f4SPaul Zimmerman #define GNPTXSTS_NP_TXQ_SPC_AVAIL_GET(_v) (((_v) >> 16) & 0xff) 185197ba5f4SPaul Zimmerman #define GNPTXSTS_NP_TXF_SPC_AVAIL_MASK (0xffff << 0) 186197ba5f4SPaul Zimmerman #define GNPTXSTS_NP_TXF_SPC_AVAIL_SHIFT 0 187197ba5f4SPaul Zimmerman #define GNPTXSTS_NP_TXF_SPC_AVAIL_GET(_v) (((_v) >> 0) & 0xffff) 188197ba5f4SPaul Zimmerman 189197ba5f4SPaul Zimmerman #define GI2CCTL HSOTG_REG(0x0030) 1909da51974SJohn Youn #define GI2CCTL_BSYDNE BIT(31) 1919da51974SJohn Youn #define GI2CCTL_RW BIT(30) 1929da51974SJohn Youn #define GI2CCTL_I2CDATSE0 BIT(28) 193197ba5f4SPaul Zimmerman #define GI2CCTL_I2CDEVADDR_MASK (0x3 << 26) 194197ba5f4SPaul Zimmerman #define GI2CCTL_I2CDEVADDR_SHIFT 26 1959da51974SJohn Youn #define GI2CCTL_I2CSUSPCTL BIT(25) 1969da51974SJohn Youn #define GI2CCTL_ACK BIT(24) 1979da51974SJohn Youn #define GI2CCTL_I2CEN BIT(23) 198197ba5f4SPaul Zimmerman #define GI2CCTL_ADDR_MASK (0x7f << 16) 199197ba5f4SPaul Zimmerman #define GI2CCTL_ADDR_SHIFT 16 200197ba5f4SPaul Zimmerman #define GI2CCTL_REGADDR_MASK (0xff << 8) 201197ba5f4SPaul Zimmerman #define GI2CCTL_REGADDR_SHIFT 8 202197ba5f4SPaul Zimmerman #define GI2CCTL_RWDATA_MASK (0xff << 0) 203197ba5f4SPaul Zimmerman #define GI2CCTL_RWDATA_SHIFT 0 204197ba5f4SPaul Zimmerman 205197ba5f4SPaul Zimmerman #define GPVNDCTL HSOTG_REG(0x0034) 206197ba5f4SPaul Zimmerman #define GGPIO HSOTG_REG(0x0038) 207e35b1350SBruno Herrera #define GGPIO_STM32_OTG_GCCFG_PWRDWN BIT(16) 208a415083aSAmelie Delaunay #define GGPIO_STM32_OTG_GCCFG_VBDEN BIT(21) 209a415083aSAmelie Delaunay #define GGPIO_STM32_OTG_GCCFG_IDEN BIT(22) 210e35b1350SBruno Herrera 211197ba5f4SPaul Zimmerman #define GUID HSOTG_REG(0x003c) 212197ba5f4SPaul Zimmerman #define GSNPSID HSOTG_REG(0x0040) 213197ba5f4SPaul Zimmerman #define GHWCFG1 HSOTG_REG(0x0044) 214d14ccabaSGevorg Sahakyan #define GSNPSID_ID_MASK GENMASK(31, 16) 215197ba5f4SPaul Zimmerman 216197ba5f4SPaul Zimmerman #define GHWCFG2 HSOTG_REG(0x0048) 2179da51974SJohn Youn #define GHWCFG2_OTG_ENABLE_IC_USB BIT(31) 218197ba5f4SPaul Zimmerman #define GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK (0x1f << 26) 219197ba5f4SPaul Zimmerman #define GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT 26 220197ba5f4SPaul Zimmerman #define GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK (0x3 << 24) 221197ba5f4SPaul Zimmerman #define GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT 24 222197ba5f4SPaul Zimmerman #define GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK (0x3 << 22) 223197ba5f4SPaul Zimmerman #define GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT 22 2249da51974SJohn Youn #define GHWCFG2_MULTI_PROC_INT BIT(20) 2259da51974SJohn Youn #define GHWCFG2_DYNAMIC_FIFO BIT(19) 2269da51974SJohn Youn #define GHWCFG2_PERIO_EP_SUPPORTED BIT(18) 227197ba5f4SPaul Zimmerman #define GHWCFG2_NUM_HOST_CHAN_MASK (0xf << 14) 228197ba5f4SPaul Zimmerman #define GHWCFG2_NUM_HOST_CHAN_SHIFT 14 229197ba5f4SPaul Zimmerman #define GHWCFG2_NUM_DEV_EP_MASK (0xf << 10) 230197ba5f4SPaul Zimmerman #define GHWCFG2_NUM_DEV_EP_SHIFT 10 231197ba5f4SPaul Zimmerman #define GHWCFG2_FS_PHY_TYPE_MASK (0x3 << 8) 232197ba5f4SPaul Zimmerman #define GHWCFG2_FS_PHY_TYPE_SHIFT 8 233197ba5f4SPaul Zimmerman #define GHWCFG2_FS_PHY_TYPE_NOT_SUPPORTED 0 234197ba5f4SPaul Zimmerman #define GHWCFG2_FS_PHY_TYPE_DEDICATED 1 235197ba5f4SPaul Zimmerman #define GHWCFG2_FS_PHY_TYPE_SHARED_UTMI 2 236197ba5f4SPaul Zimmerman #define GHWCFG2_FS_PHY_TYPE_SHARED_ULPI 3 237197ba5f4SPaul Zimmerman #define GHWCFG2_HS_PHY_TYPE_MASK (0x3 << 6) 238197ba5f4SPaul Zimmerman #define GHWCFG2_HS_PHY_TYPE_SHIFT 6 239197ba5f4SPaul Zimmerman #define GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED 0 240197ba5f4SPaul Zimmerman #define GHWCFG2_HS_PHY_TYPE_UTMI 1 241197ba5f4SPaul Zimmerman #define GHWCFG2_HS_PHY_TYPE_ULPI 2 242197ba5f4SPaul Zimmerman #define GHWCFG2_HS_PHY_TYPE_UTMI_ULPI 3 2439da51974SJohn Youn #define GHWCFG2_POINT2POINT BIT(5) 244197ba5f4SPaul Zimmerman #define GHWCFG2_ARCHITECTURE_MASK (0x3 << 3) 245197ba5f4SPaul Zimmerman #define GHWCFG2_ARCHITECTURE_SHIFT 3 246197ba5f4SPaul Zimmerman #define GHWCFG2_SLAVE_ONLY_ARCH 0 247197ba5f4SPaul Zimmerman #define GHWCFG2_EXT_DMA_ARCH 1 248197ba5f4SPaul Zimmerman #define GHWCFG2_INT_DMA_ARCH 2 249197ba5f4SPaul Zimmerman #define GHWCFG2_OP_MODE_MASK (0x7 << 0) 250197ba5f4SPaul Zimmerman #define GHWCFG2_OP_MODE_SHIFT 0 251197ba5f4SPaul Zimmerman #define GHWCFG2_OP_MODE_HNP_SRP_CAPABLE 0 252197ba5f4SPaul Zimmerman #define GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE 1 253197ba5f4SPaul Zimmerman #define GHWCFG2_OP_MODE_NO_HNP_SRP_CAPABLE 2 254197ba5f4SPaul Zimmerman #define GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE 3 255197ba5f4SPaul Zimmerman #define GHWCFG2_OP_MODE_NO_SRP_CAPABLE_DEVICE 4 256197ba5f4SPaul Zimmerman #define GHWCFG2_OP_MODE_SRP_CAPABLE_HOST 5 257197ba5f4SPaul Zimmerman #define GHWCFG2_OP_MODE_NO_SRP_CAPABLE_HOST 6 258197ba5f4SPaul Zimmerman #define GHWCFG2_OP_MODE_UNDEFINED 7 259197ba5f4SPaul Zimmerman 260197ba5f4SPaul Zimmerman #define GHWCFG3 HSOTG_REG(0x004c) 261197ba5f4SPaul Zimmerman #define GHWCFG3_DFIFO_DEPTH_MASK (0xffff << 16) 262197ba5f4SPaul Zimmerman #define GHWCFG3_DFIFO_DEPTH_SHIFT 16 2639da51974SJohn Youn #define GHWCFG3_OTG_LPM_EN BIT(15) 2649da51974SJohn Youn #define GHWCFG3_BC_SUPPORT BIT(14) 2659da51974SJohn Youn #define GHWCFG3_OTG_ENABLE_HSIC BIT(13) 2669da51974SJohn Youn #define GHWCFG3_ADP_SUPP BIT(12) 2679da51974SJohn Youn #define GHWCFG3_SYNCH_RESET_TYPE BIT(11) 2689da51974SJohn Youn #define GHWCFG3_OPTIONAL_FEATURES BIT(10) 2699da51974SJohn Youn #define GHWCFG3_VENDOR_CTRL_IF BIT(9) 2709da51974SJohn Youn #define GHWCFG3_I2C BIT(8) 2719da51974SJohn Youn #define GHWCFG3_OTG_FUNC BIT(7) 272197ba5f4SPaul Zimmerman #define GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK (0x7 << 4) 273197ba5f4SPaul Zimmerman #define GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT 4 274197ba5f4SPaul Zimmerman #define GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK (0xf << 0) 275197ba5f4SPaul Zimmerman #define GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT 0 276197ba5f4SPaul Zimmerman 277197ba5f4SPaul Zimmerman #define GHWCFG4 HSOTG_REG(0x0050) 2789da51974SJohn Youn #define GHWCFG4_DESC_DMA_DYN BIT(31) 2799da51974SJohn Youn #define GHWCFG4_DESC_DMA BIT(30) 280197ba5f4SPaul Zimmerman #define GHWCFG4_NUM_IN_EPS_MASK (0xf << 26) 281197ba5f4SPaul Zimmerman #define GHWCFG4_NUM_IN_EPS_SHIFT 26 2829da51974SJohn Youn #define GHWCFG4_DED_FIFO_EN BIT(25) 283f889f23dSMian Yousaf Kaukab #define GHWCFG4_DED_FIFO_SHIFT 25 2849da51974SJohn Youn #define GHWCFG4_SESSION_END_FILT_EN BIT(24) 2859da51974SJohn Youn #define GHWCFG4_B_VALID_FILT_EN BIT(23) 2869da51974SJohn Youn #define GHWCFG4_A_VALID_FILT_EN BIT(22) 2879da51974SJohn Youn #define GHWCFG4_VBUS_VALID_FILT_EN BIT(21) 2889da51974SJohn Youn #define GHWCFG4_IDDIG_FILT_EN BIT(20) 289197ba5f4SPaul Zimmerman #define GHWCFG4_NUM_DEV_MODE_CTRL_EP_MASK (0xf << 16) 290197ba5f4SPaul Zimmerman #define GHWCFG4_NUM_DEV_MODE_CTRL_EP_SHIFT 16 291197ba5f4SPaul Zimmerman #define GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK (0x3 << 14) 292197ba5f4SPaul Zimmerman #define GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT 14 293197ba5f4SPaul Zimmerman #define GHWCFG4_UTMI_PHY_DATA_WIDTH_8 0 294197ba5f4SPaul Zimmerman #define GHWCFG4_UTMI_PHY_DATA_WIDTH_16 1 295197ba5f4SPaul Zimmerman #define GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16 2 296a89bae70SJules Maselbas #define GHWCFG4_ACG_SUPPORTED BIT(12) 297a89bae70SJules Maselbas #define GHWCFG4_IPG_ISOC_SUPPORTED BIT(11) 298a89bae70SJules Maselbas #define GHWCFG4_SERVICE_INTERVAL_SUPPORTED BIT(10) 2999da51974SJohn Youn #define GHWCFG4_XHIBER BIT(7) 3009da51974SJohn Youn #define GHWCFG4_HIBER BIT(6) 3019da51974SJohn Youn #define GHWCFG4_MIN_AHB_FREQ BIT(5) 3029da51974SJohn Youn #define GHWCFG4_POWER_OPTIMIZ BIT(4) 303197ba5f4SPaul Zimmerman #define GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK (0xf << 0) 304197ba5f4SPaul Zimmerman #define GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT 0 305197ba5f4SPaul Zimmerman 306197ba5f4SPaul Zimmerman #define GLPMCFG HSOTG_REG(0x0054) 307391f8081SSevak Arakelyan #define GLPMCFG_INVSELHSIC BIT(31) 308391f8081SSevak Arakelyan #define GLPMCFG_HSICCON BIT(30) 309391f8081SSevak Arakelyan #define GLPMCFG_RSTRSLPSTS BIT(29) 310391f8081SSevak Arakelyan #define GLPMCFG_ENBESL BIT(28) 311391f8081SSevak Arakelyan #define GLPMCFG_LPM_RETRYCNT_STS_MASK (0x7 << 25) 312391f8081SSevak Arakelyan #define GLPMCFG_LPM_RETRYCNT_STS_SHIFT 25 313391f8081SSevak Arakelyan #define GLPMCFG_SNDLPM BIT(24) 314391f8081SSevak Arakelyan #define GLPMCFG_RETRY_CNT_MASK (0x7 << 21) 315391f8081SSevak Arakelyan #define GLPMCFG_RETRY_CNT_SHIFT 21 31646637565SMinas Harutyunyan #define GLPMCFG_LPM_REJECT_CTRL_CONTROL BIT(21) 3179aed8c08SArtur Petrosyan #define GLPMCFG_LPM_ACCEPT_CTRL_ISOC BIT(22) 318391f8081SSevak Arakelyan #define GLPMCFG_LPM_CHNL_INDX_MASK (0xf << 17) 319391f8081SSevak Arakelyan #define GLPMCFG_LPM_CHNL_INDX_SHIFT 17 320391f8081SSevak Arakelyan #define GLPMCFG_L1RESUMEOK BIT(16) 321391f8081SSevak Arakelyan #define GLPMCFG_SLPSTS BIT(15) 322391f8081SSevak Arakelyan #define GLPMCFG_COREL1RES_MASK (0x3 << 13) 323391f8081SSevak Arakelyan #define GLPMCFG_COREL1RES_SHIFT 13 324197ba5f4SPaul Zimmerman #define GLPMCFG_HIRD_THRES_MASK (0x1f << 8) 325197ba5f4SPaul Zimmerman #define GLPMCFG_HIRD_THRES_SHIFT 8 326197ba5f4SPaul Zimmerman #define GLPMCFG_HIRD_THRES_EN (0x10 << 8) 327391f8081SSevak Arakelyan #define GLPMCFG_ENBLSLPM BIT(7) 328391f8081SSevak Arakelyan #define GLPMCFG_BREMOTEWAKE BIT(6) 329197ba5f4SPaul Zimmerman #define GLPMCFG_HIRD_MASK (0xf << 2) 330197ba5f4SPaul Zimmerman #define GLPMCFG_HIRD_SHIFT 2 331391f8081SSevak Arakelyan #define GLPMCFG_APPL1RES BIT(1) 332391f8081SSevak Arakelyan #define GLPMCFG_LPMCAP BIT(0) 333197ba5f4SPaul Zimmerman 334197ba5f4SPaul Zimmerman #define GPWRDN HSOTG_REG(0x0058) 335197ba5f4SPaul Zimmerman #define GPWRDN_MULT_VAL_ID_BC_MASK (0x1f << 24) 336197ba5f4SPaul Zimmerman #define GPWRDN_MULT_VAL_ID_BC_SHIFT 24 3379da51974SJohn Youn #define GPWRDN_ADP_INT BIT(23) 3389da51974SJohn Youn #define GPWRDN_BSESSVLD BIT(22) 3399da51974SJohn Youn #define GPWRDN_IDSTS BIT(21) 340197ba5f4SPaul Zimmerman #define GPWRDN_LINESTATE_MASK (0x3 << 19) 341197ba5f4SPaul Zimmerman #define GPWRDN_LINESTATE_SHIFT 19 3429da51974SJohn Youn #define GPWRDN_STS_CHGINT_MSK BIT(18) 3439da51974SJohn Youn #define GPWRDN_STS_CHGINT BIT(17) 3449da51974SJohn Youn #define GPWRDN_SRP_DET_MSK BIT(16) 3459da51974SJohn Youn #define GPWRDN_SRP_DET BIT(15) 3469da51974SJohn Youn #define GPWRDN_CONNECT_DET_MSK BIT(14) 3479da51974SJohn Youn #define GPWRDN_CONNECT_DET BIT(13) 3489da51974SJohn Youn #define GPWRDN_DISCONN_DET_MSK BIT(12) 3499da51974SJohn Youn #define GPWRDN_DISCONN_DET BIT(11) 3509da51974SJohn Youn #define GPWRDN_RST_DET_MSK BIT(10) 3519da51974SJohn Youn #define GPWRDN_RST_DET BIT(9) 3529da51974SJohn Youn #define GPWRDN_LNSTSCHG_MSK BIT(8) 3539da51974SJohn Youn #define GPWRDN_LNSTSCHG BIT(7) 3549da51974SJohn Youn #define GPWRDN_DIS_VBUS BIT(6) 3559da51974SJohn Youn #define GPWRDN_PWRDNSWTCH BIT(5) 3569da51974SJohn Youn #define GPWRDN_PWRDNRSTN BIT(4) 3579da51974SJohn Youn #define GPWRDN_PWRDNCLMP BIT(3) 3589da51974SJohn Youn #define GPWRDN_RESTORE BIT(2) 3599da51974SJohn Youn #define GPWRDN_PMUACTV BIT(1) 3609da51974SJohn Youn #define GPWRDN_PMUINTSEL BIT(0) 361197ba5f4SPaul Zimmerman 362197ba5f4SPaul Zimmerman #define GDFIFOCFG HSOTG_REG(0x005c) 363197ba5f4SPaul Zimmerman #define GDFIFOCFG_EPINFOBASE_MASK (0xffff << 16) 364197ba5f4SPaul Zimmerman #define GDFIFOCFG_EPINFOBASE_SHIFT 16 365197ba5f4SPaul Zimmerman #define GDFIFOCFG_GDFIFOCFG_MASK (0xffff << 0) 366197ba5f4SPaul Zimmerman #define GDFIFOCFG_GDFIFOCFG_SHIFT 0 367197ba5f4SPaul Zimmerman 368197ba5f4SPaul Zimmerman #define ADPCTL HSOTG_REG(0x0060) 369197ba5f4SPaul Zimmerman #define ADPCTL_AR_MASK (0x3 << 27) 370197ba5f4SPaul Zimmerman #define ADPCTL_AR_SHIFT 27 3719da51974SJohn Youn #define ADPCTL_ADP_TMOUT_INT_MSK BIT(26) 3729da51974SJohn Youn #define ADPCTL_ADP_SNS_INT_MSK BIT(25) 3739da51974SJohn Youn #define ADPCTL_ADP_PRB_INT_MSK BIT(24) 3749da51974SJohn Youn #define ADPCTL_ADP_TMOUT_INT BIT(23) 3759da51974SJohn Youn #define ADPCTL_ADP_SNS_INT BIT(22) 3769da51974SJohn Youn #define ADPCTL_ADP_PRB_INT BIT(21) 3779da51974SJohn Youn #define ADPCTL_ADPENA BIT(20) 3789da51974SJohn Youn #define ADPCTL_ADPRES BIT(19) 3799da51974SJohn Youn #define ADPCTL_ENASNS BIT(18) 3809da51974SJohn Youn #define ADPCTL_ENAPRB BIT(17) 381197ba5f4SPaul Zimmerman #define ADPCTL_RTIM_MASK (0x7ff << 6) 382197ba5f4SPaul Zimmerman #define ADPCTL_RTIM_SHIFT 6 383197ba5f4SPaul Zimmerman #define ADPCTL_PRB_PER_MASK (0x3 << 4) 384197ba5f4SPaul Zimmerman #define ADPCTL_PRB_PER_SHIFT 4 385197ba5f4SPaul Zimmerman #define ADPCTL_PRB_DELTA_MASK (0x3 << 2) 386197ba5f4SPaul Zimmerman #define ADPCTL_PRB_DELTA_SHIFT 2 387197ba5f4SPaul Zimmerman #define ADPCTL_PRB_DSCHRG_MASK (0x3 << 0) 388197ba5f4SPaul Zimmerman #define ADPCTL_PRB_DSCHRG_SHIFT 0 389197ba5f4SPaul Zimmerman 390392af023SGrigor Tovmasyan #define GREFCLK HSOTG_REG(0x0064) 391392af023SGrigor Tovmasyan #define GREFCLK_REFCLKPER_MASK (0x1ffff << 15) 392392af023SGrigor Tovmasyan #define GREFCLK_REFCLKPER_SHIFT 15 393392af023SGrigor Tovmasyan #define GREFCLK_REF_CLK_MODE BIT(14) 394392af023SGrigor Tovmasyan #define GREFCLK_SOF_CNT_WKUP_ALERT_MASK (0x3ff) 395392af023SGrigor Tovmasyan #define GREFCLK_SOF_CNT_WKUP_ALERT_SHIFT 0 396392af023SGrigor Tovmasyan 397392af023SGrigor Tovmasyan #define GINTMSK2 HSOTG_REG(0x0068) 398392af023SGrigor Tovmasyan #define GINTMSK2_WKUP_ALERT_INT_MSK BIT(0) 399392af023SGrigor Tovmasyan 400392af023SGrigor Tovmasyan #define GINTSTS2 HSOTG_REG(0x006c) 401392af023SGrigor Tovmasyan #define GINTSTS2_WKUP_ALERT_INT BIT(0) 402392af023SGrigor Tovmasyan 403197ba5f4SPaul Zimmerman #define HPTXFSIZ HSOTG_REG(0x100) 404197ba5f4SPaul Zimmerman /* Use FIFOSIZE_* constants to access this register */ 405197ba5f4SPaul Zimmerman 406197ba5f4SPaul Zimmerman #define DPTXFSIZN(_a) HSOTG_REG(0x104 + (((_a) - 1) * 4)) 407197ba5f4SPaul Zimmerman /* Use FIFOSIZE_* constants to access this register */ 408197ba5f4SPaul Zimmerman 409197ba5f4SPaul Zimmerman /* These apply to the GNPTXFSIZ, HPTXFSIZ and DPTXFSIZN registers */ 410197ba5f4SPaul Zimmerman #define FIFOSIZE_DEPTH_MASK (0xffff << 16) 411197ba5f4SPaul Zimmerman #define FIFOSIZE_DEPTH_SHIFT 16 412197ba5f4SPaul Zimmerman #define FIFOSIZE_STARTADDR_MASK (0xffff << 0) 413197ba5f4SPaul Zimmerman #define FIFOSIZE_STARTADDR_SHIFT 0 4146ab53324SDinh Nguyen #define FIFOSIZE_DEPTH_GET(_x) (((_x) >> 16) & 0xffff) 415197ba5f4SPaul Zimmerman 416197ba5f4SPaul Zimmerman /* Device mode registers */ 417197ba5f4SPaul Zimmerman 418197ba5f4SPaul Zimmerman #define DCFG HSOTG_REG(0x800) 4199da51974SJohn Youn #define DCFG_DESCDMA_EN BIT(23) 420197ba5f4SPaul Zimmerman #define DCFG_EPMISCNT_MASK (0x1f << 18) 421197ba5f4SPaul Zimmerman #define DCFG_EPMISCNT_SHIFT 18 422197ba5f4SPaul Zimmerman #define DCFG_EPMISCNT_LIMIT 0x1f 423197ba5f4SPaul Zimmerman #define DCFG_EPMISCNT(_x) ((_x) << 18) 424b43ebc96SGrigor Tovmasyan #define DCFG_IPG_ISOC_SUPPORDED BIT(17) 425197ba5f4SPaul Zimmerman #define DCFG_PERFRINT_MASK (0x3 << 11) 426197ba5f4SPaul Zimmerman #define DCFG_PERFRINT_SHIFT 11 427197ba5f4SPaul Zimmerman #define DCFG_PERFRINT_LIMIT 0x3 428197ba5f4SPaul Zimmerman #define DCFG_PERFRINT(_x) ((_x) << 11) 429197ba5f4SPaul Zimmerman #define DCFG_DEVADDR_MASK (0x7f << 4) 430197ba5f4SPaul Zimmerman #define DCFG_DEVADDR_SHIFT 4 431197ba5f4SPaul Zimmerman #define DCFG_DEVADDR_LIMIT 0x7f 432197ba5f4SPaul Zimmerman #define DCFG_DEVADDR(_x) ((_x) << 4) 4339da51974SJohn Youn #define DCFG_NZ_STS_OUT_HSHK BIT(2) 434197ba5f4SPaul Zimmerman #define DCFG_DEVSPD_MASK (0x3 << 0) 435197ba5f4SPaul Zimmerman #define DCFG_DEVSPD_SHIFT 0 436197ba5f4SPaul Zimmerman #define DCFG_DEVSPD_HS 0 437197ba5f4SPaul Zimmerman #define DCFG_DEVSPD_FS 1 438197ba5f4SPaul Zimmerman #define DCFG_DEVSPD_LS 2 439197ba5f4SPaul Zimmerman #define DCFG_DEVSPD_FS48 3 440197ba5f4SPaul Zimmerman 441197ba5f4SPaul Zimmerman #define DCTL HSOTG_REG(0x804) 442c464da0bSGrigor Tovmasyan #define DCTL_SERVICE_INTERVAL_SUPPORTED BIT(19) 4439da51974SJohn Youn #define DCTL_PWRONPRGDONE BIT(11) 4449da51974SJohn Youn #define DCTL_CGOUTNAK BIT(10) 4459da51974SJohn Youn #define DCTL_SGOUTNAK BIT(9) 4469da51974SJohn Youn #define DCTL_CGNPINNAK BIT(8) 4479da51974SJohn Youn #define DCTL_SGNPINNAK BIT(7) 448197ba5f4SPaul Zimmerman #define DCTL_TSTCTL_MASK (0x7 << 4) 449197ba5f4SPaul Zimmerman #define DCTL_TSTCTL_SHIFT 4 4509da51974SJohn Youn #define DCTL_GOUTNAKSTS BIT(3) 4519da51974SJohn Youn #define DCTL_GNPINNAKSTS BIT(2) 4529da51974SJohn Youn #define DCTL_SFTDISCON BIT(1) 4539da51974SJohn Youn #define DCTL_RMTWKUPSIG BIT(0) 454197ba5f4SPaul Zimmerman 455197ba5f4SPaul Zimmerman #define DSTS HSOTG_REG(0x808) 456197ba5f4SPaul Zimmerman #define DSTS_SOFFN_MASK (0x3fff << 8) 457197ba5f4SPaul Zimmerman #define DSTS_SOFFN_SHIFT 8 458197ba5f4SPaul Zimmerman #define DSTS_SOFFN_LIMIT 0x3fff 459197ba5f4SPaul Zimmerman #define DSTS_SOFFN(_x) ((_x) << 8) 4609da51974SJohn Youn #define DSTS_ERRATICERR BIT(3) 461197ba5f4SPaul Zimmerman #define DSTS_ENUMSPD_MASK (0x3 << 1) 462197ba5f4SPaul Zimmerman #define DSTS_ENUMSPD_SHIFT 1 463197ba5f4SPaul Zimmerman #define DSTS_ENUMSPD_HS 0 464197ba5f4SPaul Zimmerman #define DSTS_ENUMSPD_FS 1 465197ba5f4SPaul Zimmerman #define DSTS_ENUMSPD_LS 2 466197ba5f4SPaul Zimmerman #define DSTS_ENUMSPD_FS48 3 4679da51974SJohn Youn #define DSTS_SUSPSTS BIT(0) 468197ba5f4SPaul Zimmerman 469197ba5f4SPaul Zimmerman #define DIEPMSK HSOTG_REG(0x810) 4709da51974SJohn Youn #define DIEPMSK_NAKMSK BIT(13) 4719da51974SJohn Youn #define DIEPMSK_BNAININTRMSK BIT(9) 4729da51974SJohn Youn #define DIEPMSK_TXFIFOUNDRNMSK BIT(8) 4739da51974SJohn Youn #define DIEPMSK_TXFIFOEMPTY BIT(7) 4749da51974SJohn Youn #define DIEPMSK_INEPNAKEFFMSK BIT(6) 4759da51974SJohn Youn #define DIEPMSK_INTKNEPMISMSK BIT(5) 4769da51974SJohn Youn #define DIEPMSK_INTKNTXFEMPMSK BIT(4) 4779da51974SJohn Youn #define DIEPMSK_TIMEOUTMSK BIT(3) 4789da51974SJohn Youn #define DIEPMSK_AHBERRMSK BIT(2) 4799da51974SJohn Youn #define DIEPMSK_EPDISBLDMSK BIT(1) 4809da51974SJohn Youn #define DIEPMSK_XFERCOMPLMSK BIT(0) 481197ba5f4SPaul Zimmerman 482197ba5f4SPaul Zimmerman #define DOEPMSK HSOTG_REG(0x814) 4839da51974SJohn Youn #define DOEPMSK_BNAMSK BIT(9) 4849da51974SJohn Youn #define DOEPMSK_BACK2BACKSETUP BIT(6) 4859da51974SJohn Youn #define DOEPMSK_STSPHSERCVDMSK BIT(5) 4869da51974SJohn Youn #define DOEPMSK_OUTTKNEPDISMSK BIT(4) 4879da51974SJohn Youn #define DOEPMSK_SETUPMSK BIT(3) 4889da51974SJohn Youn #define DOEPMSK_AHBERRMSK BIT(2) 4899da51974SJohn Youn #define DOEPMSK_EPDISBLDMSK BIT(1) 4909da51974SJohn Youn #define DOEPMSK_XFERCOMPLMSK BIT(0) 491197ba5f4SPaul Zimmerman 492197ba5f4SPaul Zimmerman #define DAINT HSOTG_REG(0x818) 493197ba5f4SPaul Zimmerman #define DAINTMSK HSOTG_REG(0x81C) 494197ba5f4SPaul Zimmerman #define DAINT_OUTEP_SHIFT 16 495197ba5f4SPaul Zimmerman #define DAINT_OUTEP(_x) (1 << ((_x) + 16)) 496197ba5f4SPaul Zimmerman #define DAINT_INEP(_x) (1 << (_x)) 497197ba5f4SPaul Zimmerman 498197ba5f4SPaul Zimmerman #define DTKNQR1 HSOTG_REG(0x820) 499197ba5f4SPaul Zimmerman #define DTKNQR2 HSOTG_REG(0x824) 500197ba5f4SPaul Zimmerman #define DTKNQR3 HSOTG_REG(0x830) 501197ba5f4SPaul Zimmerman #define DTKNQR4 HSOTG_REG(0x834) 502106528b2SVardan Mikayelyan #define DIEPEMPMSK HSOTG_REG(0x834) 503197ba5f4SPaul Zimmerman 504197ba5f4SPaul Zimmerman #define DVBUSDIS HSOTG_REG(0x828) 505197ba5f4SPaul Zimmerman #define DVBUSPULSE HSOTG_REG(0x82C) 506197ba5f4SPaul Zimmerman 507197ba5f4SPaul Zimmerman #define DIEPCTL0 HSOTG_REG(0x900) 508197ba5f4SPaul Zimmerman #define DIEPCTL(_a) HSOTG_REG(0x900 + ((_a) * 0x20)) 509197ba5f4SPaul Zimmerman 510197ba5f4SPaul Zimmerman #define DOEPCTL0 HSOTG_REG(0xB00) 511197ba5f4SPaul Zimmerman #define DOEPCTL(_a) HSOTG_REG(0xB00 + ((_a) * 0x20)) 512197ba5f4SPaul Zimmerman 513197ba5f4SPaul Zimmerman /* EP0 specialness: 514197ba5f4SPaul Zimmerman * bits[29..28] - reserved (no SetD0PID, SetD1PID) 515197ba5f4SPaul Zimmerman * bits[25..22] - should always be zero, this isn't a periodic endpoint 516197ba5f4SPaul Zimmerman * bits[10..0] - MPS setting different for EP0 517197ba5f4SPaul Zimmerman */ 518197ba5f4SPaul Zimmerman #define D0EPCTL_MPS_MASK (0x3 << 0) 519197ba5f4SPaul Zimmerman #define D0EPCTL_MPS_SHIFT 0 520197ba5f4SPaul Zimmerman #define D0EPCTL_MPS_64 0 521197ba5f4SPaul Zimmerman #define D0EPCTL_MPS_32 1 522197ba5f4SPaul Zimmerman #define D0EPCTL_MPS_16 2 523197ba5f4SPaul Zimmerman #define D0EPCTL_MPS_8 3 524197ba5f4SPaul Zimmerman 5259da51974SJohn Youn #define DXEPCTL_EPENA BIT(31) 5269da51974SJohn Youn #define DXEPCTL_EPDIS BIT(30) 5279da51974SJohn Youn #define DXEPCTL_SETD1PID BIT(29) 5289da51974SJohn Youn #define DXEPCTL_SETODDFR BIT(29) 5299da51974SJohn Youn #define DXEPCTL_SETD0PID BIT(28) 5309da51974SJohn Youn #define DXEPCTL_SETEVENFR BIT(28) 5319da51974SJohn Youn #define DXEPCTL_SNAK BIT(27) 5329da51974SJohn Youn #define DXEPCTL_CNAK BIT(26) 533197ba5f4SPaul Zimmerman #define DXEPCTL_TXFNUM_MASK (0xf << 22) 534197ba5f4SPaul Zimmerman #define DXEPCTL_TXFNUM_SHIFT 22 535197ba5f4SPaul Zimmerman #define DXEPCTL_TXFNUM_LIMIT 0xf 536197ba5f4SPaul Zimmerman #define DXEPCTL_TXFNUM(_x) ((_x) << 22) 5379da51974SJohn Youn #define DXEPCTL_STALL BIT(21) 5389da51974SJohn Youn #define DXEPCTL_SNP BIT(20) 539197ba5f4SPaul Zimmerman #define DXEPCTL_EPTYPE_MASK (0x3 << 18) 5406ab53324SDinh Nguyen #define DXEPCTL_EPTYPE_CONTROL (0x0 << 18) 5416ab53324SDinh Nguyen #define DXEPCTL_EPTYPE_ISO (0x1 << 18) 5426ab53324SDinh Nguyen #define DXEPCTL_EPTYPE_BULK (0x2 << 18) 5436ab53324SDinh Nguyen #define DXEPCTL_EPTYPE_INTERRUPT (0x3 << 18) 5446ab53324SDinh Nguyen 5459da51974SJohn Youn #define DXEPCTL_NAKSTS BIT(17) 5469da51974SJohn Youn #define DXEPCTL_DPID BIT(16) 5479da51974SJohn Youn #define DXEPCTL_EOFRNUM BIT(16) 5489da51974SJohn Youn #define DXEPCTL_USBACTEP BIT(15) 549197ba5f4SPaul Zimmerman #define DXEPCTL_NEXTEP_MASK (0xf << 11) 550197ba5f4SPaul Zimmerman #define DXEPCTL_NEXTEP_SHIFT 11 551197ba5f4SPaul Zimmerman #define DXEPCTL_NEXTEP_LIMIT 0xf 552197ba5f4SPaul Zimmerman #define DXEPCTL_NEXTEP(_x) ((_x) << 11) 553197ba5f4SPaul Zimmerman #define DXEPCTL_MPS_MASK (0x7ff << 0) 554197ba5f4SPaul Zimmerman #define DXEPCTL_MPS_SHIFT 0 555197ba5f4SPaul Zimmerman #define DXEPCTL_MPS_LIMIT 0x7ff 556197ba5f4SPaul Zimmerman #define DXEPCTL_MPS(_x) ((_x) << 0) 557197ba5f4SPaul Zimmerman 558197ba5f4SPaul Zimmerman #define DIEPINT(_a) HSOTG_REG(0x908 + ((_a) * 0x20)) 559197ba5f4SPaul Zimmerman #define DOEPINT(_a) HSOTG_REG(0xB08 + ((_a) * 0x20)) 5609da51974SJohn Youn #define DXEPINT_SETUP_RCVD BIT(15) 5619da51974SJohn Youn #define DXEPINT_NYETINTRPT BIT(14) 5629da51974SJohn Youn #define DXEPINT_NAKINTRPT BIT(13) 5639da51974SJohn Youn #define DXEPINT_BBLEERRINTRPT BIT(12) 5649da51974SJohn Youn #define DXEPINT_PKTDRPSTS BIT(11) 5659da51974SJohn Youn #define DXEPINT_BNAINTR BIT(9) 5669da51974SJohn Youn #define DXEPINT_TXFIFOUNDRN BIT(8) 5679da51974SJohn Youn #define DXEPINT_OUTPKTERR BIT(8) 5689da51974SJohn Youn #define DXEPINT_TXFEMP BIT(7) 5699da51974SJohn Youn #define DXEPINT_INEPNAKEFF BIT(6) 5709da51974SJohn Youn #define DXEPINT_BACK2BACKSETUP BIT(6) 5719da51974SJohn Youn #define DXEPINT_INTKNEPMIS BIT(5) 5729da51974SJohn Youn #define DXEPINT_STSPHSERCVD BIT(5) 5739da51974SJohn Youn #define DXEPINT_INTKNTXFEMP BIT(4) 5749da51974SJohn Youn #define DXEPINT_OUTTKNEPDIS BIT(4) 5759da51974SJohn Youn #define DXEPINT_TIMEOUT BIT(3) 5769da51974SJohn Youn #define DXEPINT_SETUP BIT(3) 5779da51974SJohn Youn #define DXEPINT_AHBERR BIT(2) 5789da51974SJohn Youn #define DXEPINT_EPDISBLD BIT(1) 5799da51974SJohn Youn #define DXEPINT_XFERCOMPL BIT(0) 580197ba5f4SPaul Zimmerman 581197ba5f4SPaul Zimmerman #define DIEPTSIZ0 HSOTG_REG(0x910) 582197ba5f4SPaul Zimmerman #define DIEPTSIZ0_PKTCNT_MASK (0x3 << 19) 583197ba5f4SPaul Zimmerman #define DIEPTSIZ0_PKTCNT_SHIFT 19 584197ba5f4SPaul Zimmerman #define DIEPTSIZ0_PKTCNT_LIMIT 0x3 585197ba5f4SPaul Zimmerman #define DIEPTSIZ0_PKTCNT(_x) ((_x) << 19) 586197ba5f4SPaul Zimmerman #define DIEPTSIZ0_XFERSIZE_MASK (0x7f << 0) 587197ba5f4SPaul Zimmerman #define DIEPTSIZ0_XFERSIZE_SHIFT 0 588197ba5f4SPaul Zimmerman #define DIEPTSIZ0_XFERSIZE_LIMIT 0x7f 589197ba5f4SPaul Zimmerman #define DIEPTSIZ0_XFERSIZE(_x) ((_x) << 0) 590197ba5f4SPaul Zimmerman 591197ba5f4SPaul Zimmerman #define DOEPTSIZ0 HSOTG_REG(0xB10) 592197ba5f4SPaul Zimmerman #define DOEPTSIZ0_SUPCNT_MASK (0x3 << 29) 593197ba5f4SPaul Zimmerman #define DOEPTSIZ0_SUPCNT_SHIFT 29 594197ba5f4SPaul Zimmerman #define DOEPTSIZ0_SUPCNT_LIMIT 0x3 595197ba5f4SPaul Zimmerman #define DOEPTSIZ0_SUPCNT(_x) ((_x) << 29) 5969da51974SJohn Youn #define DOEPTSIZ0_PKTCNT BIT(19) 597197ba5f4SPaul Zimmerman #define DOEPTSIZ0_XFERSIZE_MASK (0x7f << 0) 598197ba5f4SPaul Zimmerman #define DOEPTSIZ0_XFERSIZE_SHIFT 0 599197ba5f4SPaul Zimmerman 600197ba5f4SPaul Zimmerman #define DIEPTSIZ(_a) HSOTG_REG(0x910 + ((_a) * 0x20)) 601197ba5f4SPaul Zimmerman #define DOEPTSIZ(_a) HSOTG_REG(0xB10 + ((_a) * 0x20)) 602197ba5f4SPaul Zimmerman #define DXEPTSIZ_MC_MASK (0x3 << 29) 603197ba5f4SPaul Zimmerman #define DXEPTSIZ_MC_SHIFT 29 604197ba5f4SPaul Zimmerman #define DXEPTSIZ_MC_LIMIT 0x3 605197ba5f4SPaul Zimmerman #define DXEPTSIZ_MC(_x) ((_x) << 29) 606197ba5f4SPaul Zimmerman #define DXEPTSIZ_PKTCNT_MASK (0x3ff << 19) 607197ba5f4SPaul Zimmerman #define DXEPTSIZ_PKTCNT_SHIFT 19 608197ba5f4SPaul Zimmerman #define DXEPTSIZ_PKTCNT_LIMIT 0x3ff 609197ba5f4SPaul Zimmerman #define DXEPTSIZ_PKTCNT_GET(_v) (((_v) >> 19) & 0x3ff) 610197ba5f4SPaul Zimmerman #define DXEPTSIZ_PKTCNT(_x) ((_x) << 19) 611197ba5f4SPaul Zimmerman #define DXEPTSIZ_XFERSIZE_MASK (0x7ffff << 0) 612197ba5f4SPaul Zimmerman #define DXEPTSIZ_XFERSIZE_SHIFT 0 613197ba5f4SPaul Zimmerman #define DXEPTSIZ_XFERSIZE_LIMIT 0x7ffff 614197ba5f4SPaul Zimmerman #define DXEPTSIZ_XFERSIZE_GET(_v) (((_v) >> 0) & 0x7ffff) 615197ba5f4SPaul Zimmerman #define DXEPTSIZ_XFERSIZE(_x) ((_x) << 0) 616197ba5f4SPaul Zimmerman 617197ba5f4SPaul Zimmerman #define DIEPDMA(_a) HSOTG_REG(0x914 + ((_a) * 0x20)) 618197ba5f4SPaul Zimmerman #define DOEPDMA(_a) HSOTG_REG(0xB14 + ((_a) * 0x20)) 619197ba5f4SPaul Zimmerman 620197ba5f4SPaul Zimmerman #define DTXFSTS(_a) HSOTG_REG(0x918 + ((_a) * 0x20)) 621197ba5f4SPaul Zimmerman 622197ba5f4SPaul Zimmerman #define PCGCTL HSOTG_REG(0x0e00) 6239da51974SJohn Youn #define PCGCTL_IF_DEV_MODE BIT(31) 624197ba5f4SPaul Zimmerman #define PCGCTL_P2HD_PRT_SPD_MASK (0x3 << 29) 625197ba5f4SPaul Zimmerman #define PCGCTL_P2HD_PRT_SPD_SHIFT 29 626197ba5f4SPaul Zimmerman #define PCGCTL_P2HD_DEV_ENUM_SPD_MASK (0x3 << 27) 627197ba5f4SPaul Zimmerman #define PCGCTL_P2HD_DEV_ENUM_SPD_SHIFT 27 628197ba5f4SPaul Zimmerman #define PCGCTL_MAC_DEV_ADDR_MASK (0x7f << 20) 629197ba5f4SPaul Zimmerman #define PCGCTL_MAC_DEV_ADDR_SHIFT 20 6309da51974SJohn Youn #define PCGCTL_MAX_TERMSEL BIT(19) 631197ba5f4SPaul Zimmerman #define PCGCTL_MAX_XCVRSELECT_MASK (0x3 << 17) 632197ba5f4SPaul Zimmerman #define PCGCTL_MAX_XCVRSELECT_SHIFT 17 6339da51974SJohn Youn #define PCGCTL_PORT_POWER BIT(16) 634197ba5f4SPaul Zimmerman #define PCGCTL_PRT_CLK_SEL_MASK (0x3 << 14) 635197ba5f4SPaul Zimmerman #define PCGCTL_PRT_CLK_SEL_SHIFT 14 6369da51974SJohn Youn #define PCGCTL_ESS_REG_RESTORED BIT(13) 6379da51974SJohn Youn #define PCGCTL_EXTND_HIBER_SWITCH BIT(12) 6389da51974SJohn Youn #define PCGCTL_EXTND_HIBER_PWRCLMP BIT(11) 6399da51974SJohn Youn #define PCGCTL_ENBL_EXTND_HIBER BIT(10) 6409da51974SJohn Youn #define PCGCTL_RESTOREMODE BIT(9) 6419da51974SJohn Youn #define PCGCTL_RESETAFTSUSP BIT(8) 6429da51974SJohn Youn #define PCGCTL_DEEP_SLEEP BIT(7) 6439da51974SJohn Youn #define PCGCTL_PHY_IN_SLEEP BIT(6) 6449da51974SJohn Youn #define PCGCTL_ENBL_SLEEP_GATING BIT(5) 6459da51974SJohn Youn #define PCGCTL_RSTPDWNMODULE BIT(3) 6469da51974SJohn Youn #define PCGCTL_PWRCLMP BIT(2) 6479da51974SJohn Youn #define PCGCTL_GATEHCLK BIT(1) 6489da51974SJohn Youn #define PCGCTL_STOPPCLK BIT(0) 649197ba5f4SPaul Zimmerman 65066e77a24SRazmik Karapetyan #define PCGCCTL1 HSOTG_REG(0xe04) 65166e77a24SRazmik Karapetyan #define PCGCCTL1_TIMER (0x3 << 1) 65266e77a24SRazmik Karapetyan #define PCGCCTL1_GATEEN BIT(0) 65366e77a24SRazmik Karapetyan 654197ba5f4SPaul Zimmerman #define EPFIFO(_a) HSOTG_REG(0x1000 + ((_a) * 0x1000)) 655197ba5f4SPaul Zimmerman 656197ba5f4SPaul Zimmerman /* Host Mode Registers */ 657197ba5f4SPaul Zimmerman 658197ba5f4SPaul Zimmerman #define HCFG HSOTG_REG(0x0400) 6599da51974SJohn Youn #define HCFG_MODECHTIMEN BIT(31) 6609da51974SJohn Youn #define HCFG_PERSCHEDENA BIT(26) 661197ba5f4SPaul Zimmerman #define HCFG_FRLISTEN_MASK (0x3 << 24) 662197ba5f4SPaul Zimmerman #define HCFG_FRLISTEN_SHIFT 24 663197ba5f4SPaul Zimmerman #define HCFG_FRLISTEN_8 (0 << 24) 664197ba5f4SPaul Zimmerman #define FRLISTEN_8_SIZE 8 6659da51974SJohn Youn #define HCFG_FRLISTEN_16 BIT(24) 666197ba5f4SPaul Zimmerman #define FRLISTEN_16_SIZE 16 667197ba5f4SPaul Zimmerman #define HCFG_FRLISTEN_32 (2 << 24) 668197ba5f4SPaul Zimmerman #define FRLISTEN_32_SIZE 32 669197ba5f4SPaul Zimmerman #define HCFG_FRLISTEN_64 (3 << 24) 670197ba5f4SPaul Zimmerman #define FRLISTEN_64_SIZE 64 6719da51974SJohn Youn #define HCFG_DESCDMA BIT(23) 672197ba5f4SPaul Zimmerman #define HCFG_RESVALID_MASK (0xff << 8) 673197ba5f4SPaul Zimmerman #define HCFG_RESVALID_SHIFT 8 6749da51974SJohn Youn #define HCFG_ENA32KHZ BIT(7) 6759da51974SJohn Youn #define HCFG_FSLSSUPP BIT(2) 676197ba5f4SPaul Zimmerman #define HCFG_FSLSPCLKSEL_MASK (0x3 << 0) 677197ba5f4SPaul Zimmerman #define HCFG_FSLSPCLKSEL_SHIFT 0 678197ba5f4SPaul Zimmerman #define HCFG_FSLSPCLKSEL_30_60_MHZ 0 679197ba5f4SPaul Zimmerman #define HCFG_FSLSPCLKSEL_48_MHZ 1 680197ba5f4SPaul Zimmerman #define HCFG_FSLSPCLKSEL_6_MHZ 2 681197ba5f4SPaul Zimmerman 682197ba5f4SPaul Zimmerman #define HFIR HSOTG_REG(0x0404) 683197ba5f4SPaul Zimmerman #define HFIR_FRINT_MASK (0xffff << 0) 684197ba5f4SPaul Zimmerman #define HFIR_FRINT_SHIFT 0 6859da51974SJohn Youn #define HFIR_RLDCTRL BIT(16) 686197ba5f4SPaul Zimmerman 687197ba5f4SPaul Zimmerman #define HFNUM HSOTG_REG(0x0408) 688197ba5f4SPaul Zimmerman #define HFNUM_FRREM_MASK (0xffff << 16) 689197ba5f4SPaul Zimmerman #define HFNUM_FRREM_SHIFT 16 690197ba5f4SPaul Zimmerman #define HFNUM_FRNUM_MASK (0xffff << 0) 691197ba5f4SPaul Zimmerman #define HFNUM_FRNUM_SHIFT 0 692197ba5f4SPaul Zimmerman #define HFNUM_MAX_FRNUM 0x3fff 693197ba5f4SPaul Zimmerman 694197ba5f4SPaul Zimmerman #define HPTXSTS HSOTG_REG(0x0410) 6959da51974SJohn Youn #define TXSTS_QTOP_ODD BIT(31) 696197ba5f4SPaul Zimmerman #define TXSTS_QTOP_CHNEP_MASK (0xf << 27) 697197ba5f4SPaul Zimmerman #define TXSTS_QTOP_CHNEP_SHIFT 27 698197ba5f4SPaul Zimmerman #define TXSTS_QTOP_TOKEN_MASK (0x3 << 25) 699197ba5f4SPaul Zimmerman #define TXSTS_QTOP_TOKEN_SHIFT 25 7009da51974SJohn Youn #define TXSTS_QTOP_TERMINATE BIT(24) 701*8d310e5dSMinas Harutyunyan #define TXSTS_QSPCAVAIL_MASK (0x7f << 16) 702197ba5f4SPaul Zimmerman #define TXSTS_QSPCAVAIL_SHIFT 16 703197ba5f4SPaul Zimmerman #define TXSTS_FSPCAVAIL_MASK (0xffff << 0) 704197ba5f4SPaul Zimmerman #define TXSTS_FSPCAVAIL_SHIFT 0 705197ba5f4SPaul Zimmerman 706197ba5f4SPaul Zimmerman #define HAINT HSOTG_REG(0x0414) 707197ba5f4SPaul Zimmerman #define HAINTMSK HSOTG_REG(0x0418) 708197ba5f4SPaul Zimmerman #define HFLBADDR HSOTG_REG(0x041c) 709197ba5f4SPaul Zimmerman 710197ba5f4SPaul Zimmerman #define HPRT0 HSOTG_REG(0x0440) 711197ba5f4SPaul Zimmerman #define HPRT0_SPD_MASK (0x3 << 17) 712197ba5f4SPaul Zimmerman #define HPRT0_SPD_SHIFT 17 713197ba5f4SPaul Zimmerman #define HPRT0_SPD_HIGH_SPEED 0 714197ba5f4SPaul Zimmerman #define HPRT0_SPD_FULL_SPEED 1 715197ba5f4SPaul Zimmerman #define HPRT0_SPD_LOW_SPEED 2 716197ba5f4SPaul Zimmerman #define HPRT0_TSTCTL_MASK (0xf << 13) 717197ba5f4SPaul Zimmerman #define HPRT0_TSTCTL_SHIFT 13 7189da51974SJohn Youn #define HPRT0_PWR BIT(12) 719197ba5f4SPaul Zimmerman #define HPRT0_LNSTS_MASK (0x3 << 10) 720197ba5f4SPaul Zimmerman #define HPRT0_LNSTS_SHIFT 10 7219da51974SJohn Youn #define HPRT0_RST BIT(8) 7229da51974SJohn Youn #define HPRT0_SUSP BIT(7) 7239da51974SJohn Youn #define HPRT0_RES BIT(6) 7249da51974SJohn Youn #define HPRT0_OVRCURRCHG BIT(5) 7259da51974SJohn Youn #define HPRT0_OVRCURRACT BIT(4) 7269da51974SJohn Youn #define HPRT0_ENACHG BIT(3) 7279da51974SJohn Youn #define HPRT0_ENA BIT(2) 7289da51974SJohn Youn #define HPRT0_CONNDET BIT(1) 7299da51974SJohn Youn #define HPRT0_CONNSTS BIT(0) 730197ba5f4SPaul Zimmerman 731197ba5f4SPaul Zimmerman #define HCCHAR(_ch) HSOTG_REG(0x0500 + 0x20 * (_ch)) 7329da51974SJohn Youn #define HCCHAR_CHENA BIT(31) 7339da51974SJohn Youn #define HCCHAR_CHDIS BIT(30) 7349da51974SJohn Youn #define HCCHAR_ODDFRM BIT(29) 735197ba5f4SPaul Zimmerman #define HCCHAR_DEVADDR_MASK (0x7f << 22) 736197ba5f4SPaul Zimmerman #define HCCHAR_DEVADDR_SHIFT 22 737197ba5f4SPaul Zimmerman #define HCCHAR_MULTICNT_MASK (0x3 << 20) 738197ba5f4SPaul Zimmerman #define HCCHAR_MULTICNT_SHIFT 20 739197ba5f4SPaul Zimmerman #define HCCHAR_EPTYPE_MASK (0x3 << 18) 740197ba5f4SPaul Zimmerman #define HCCHAR_EPTYPE_SHIFT 18 7419da51974SJohn Youn #define HCCHAR_LSPDDEV BIT(17) 7429da51974SJohn Youn #define HCCHAR_EPDIR BIT(15) 743197ba5f4SPaul Zimmerman #define HCCHAR_EPNUM_MASK (0xf << 11) 744197ba5f4SPaul Zimmerman #define HCCHAR_EPNUM_SHIFT 11 745197ba5f4SPaul Zimmerman #define HCCHAR_MPS_MASK (0x7ff << 0) 746197ba5f4SPaul Zimmerman #define HCCHAR_MPS_SHIFT 0 747197ba5f4SPaul Zimmerman 748197ba5f4SPaul Zimmerman #define HCSPLT(_ch) HSOTG_REG(0x0504 + 0x20 * (_ch)) 7499da51974SJohn Youn #define HCSPLT_SPLTENA BIT(31) 7509da51974SJohn Youn #define HCSPLT_COMPSPLT BIT(16) 751197ba5f4SPaul Zimmerman #define HCSPLT_XACTPOS_MASK (0x3 << 14) 752197ba5f4SPaul Zimmerman #define HCSPLT_XACTPOS_SHIFT 14 753197ba5f4SPaul Zimmerman #define HCSPLT_XACTPOS_MID 0 754197ba5f4SPaul Zimmerman #define HCSPLT_XACTPOS_END 1 755197ba5f4SPaul Zimmerman #define HCSPLT_XACTPOS_BEGIN 2 756197ba5f4SPaul Zimmerman #define HCSPLT_XACTPOS_ALL 3 757197ba5f4SPaul Zimmerman #define HCSPLT_HUBADDR_MASK (0x7f << 7) 758197ba5f4SPaul Zimmerman #define HCSPLT_HUBADDR_SHIFT 7 759197ba5f4SPaul Zimmerman #define HCSPLT_PRTADDR_MASK (0x7f << 0) 760197ba5f4SPaul Zimmerman #define HCSPLT_PRTADDR_SHIFT 0 761197ba5f4SPaul Zimmerman 762197ba5f4SPaul Zimmerman #define HCINT(_ch) HSOTG_REG(0x0508 + 0x20 * (_ch)) 763197ba5f4SPaul Zimmerman #define HCINTMSK(_ch) HSOTG_REG(0x050c + 0x20 * (_ch)) 764197ba5f4SPaul Zimmerman #define HCINTMSK_RESERVED14_31 (0x3ffff << 14) 7659da51974SJohn Youn #define HCINTMSK_FRM_LIST_ROLL BIT(13) 7669da51974SJohn Youn #define HCINTMSK_XCS_XACT BIT(12) 7679da51974SJohn Youn #define HCINTMSK_BNA BIT(11) 7689da51974SJohn Youn #define HCINTMSK_DATATGLERR BIT(10) 7699da51974SJohn Youn #define HCINTMSK_FRMOVRUN BIT(9) 7709da51974SJohn Youn #define HCINTMSK_BBLERR BIT(8) 7719da51974SJohn Youn #define HCINTMSK_XACTERR BIT(7) 7729da51974SJohn Youn #define HCINTMSK_NYET BIT(6) 7739da51974SJohn Youn #define HCINTMSK_ACK BIT(5) 7749da51974SJohn Youn #define HCINTMSK_NAK BIT(4) 7759da51974SJohn Youn #define HCINTMSK_STALL BIT(3) 7769da51974SJohn Youn #define HCINTMSK_AHBERR BIT(2) 7779da51974SJohn Youn #define HCINTMSK_CHHLTD BIT(1) 7789da51974SJohn Youn #define HCINTMSK_XFERCOMPL BIT(0) 779197ba5f4SPaul Zimmerman 780197ba5f4SPaul Zimmerman #define HCTSIZ(_ch) HSOTG_REG(0x0510 + 0x20 * (_ch)) 7819da51974SJohn Youn #define TSIZ_DOPNG BIT(31) 782197ba5f4SPaul Zimmerman #define TSIZ_SC_MC_PID_MASK (0x3 << 29) 783197ba5f4SPaul Zimmerman #define TSIZ_SC_MC_PID_SHIFT 29 784197ba5f4SPaul Zimmerman #define TSIZ_SC_MC_PID_DATA0 0 785197ba5f4SPaul Zimmerman #define TSIZ_SC_MC_PID_DATA2 1 786197ba5f4SPaul Zimmerman #define TSIZ_SC_MC_PID_DATA1 2 787197ba5f4SPaul Zimmerman #define TSIZ_SC_MC_PID_MDATA 3 788197ba5f4SPaul Zimmerman #define TSIZ_SC_MC_PID_SETUP 3 789197ba5f4SPaul Zimmerman #define TSIZ_PKTCNT_MASK (0x3ff << 19) 790197ba5f4SPaul Zimmerman #define TSIZ_PKTCNT_SHIFT 19 791197ba5f4SPaul Zimmerman #define TSIZ_NTD_MASK (0xff << 8) 792197ba5f4SPaul Zimmerman #define TSIZ_NTD_SHIFT 8 793197ba5f4SPaul Zimmerman #define TSIZ_SCHINFO_MASK (0xff << 0) 794197ba5f4SPaul Zimmerman #define TSIZ_SCHINFO_SHIFT 0 795197ba5f4SPaul Zimmerman #define TSIZ_XFERSIZE_MASK (0x7ffff << 0) 796197ba5f4SPaul Zimmerman #define TSIZ_XFERSIZE_SHIFT 0 797197ba5f4SPaul Zimmerman 798197ba5f4SPaul Zimmerman #define HCDMA(_ch) HSOTG_REG(0x0514 + 0x20 * (_ch)) 799197ba5f4SPaul Zimmerman 800197ba5f4SPaul Zimmerman #define HCDMAB(_ch) HSOTG_REG(0x051c + 0x20 * (_ch)) 801197ba5f4SPaul Zimmerman 802197ba5f4SPaul Zimmerman #define HCFIFO(_ch) HSOTG_REG(0x1000 + 0x1000 * (_ch)) 803197ba5f4SPaul Zimmerman 804197ba5f4SPaul Zimmerman /** 805ec703251SVahram Aharonyan * struct dwc2_dma_desc - DMA descriptor structure, 806ec703251SVahram Aharonyan * used for both host and gadget modes 807197ba5f4SPaul Zimmerman * 808197ba5f4SPaul Zimmerman * @status: DMA descriptor status quadlet 809197ba5f4SPaul Zimmerman * @buf: DMA descriptor data buffer pointer 810197ba5f4SPaul Zimmerman * 811197ba5f4SPaul Zimmerman * DMA Descriptor structure contains two quadlets: 812197ba5f4SPaul Zimmerman * Status quadlet and Data buffer pointer. 813197ba5f4SPaul Zimmerman */ 814ec703251SVahram Aharonyan struct dwc2_dma_desc { 815197ba5f4SPaul Zimmerman u32 status; 816197ba5f4SPaul Zimmerman u32 buf; 817aa4049f3SVahram Aharonyan } __packed; 818197ba5f4SPaul Zimmerman 819e6fcfb57SVahram Aharonyan /* Host Mode DMA descriptor status quadlet */ 820e6fcfb57SVahram Aharonyan 8219da51974SJohn Youn #define HOST_DMA_A BIT(31) 822197ba5f4SPaul Zimmerman #define HOST_DMA_STS_MASK (0x3 << 28) 823197ba5f4SPaul Zimmerman #define HOST_DMA_STS_SHIFT 28 8249da51974SJohn Youn #define HOST_DMA_STS_PKTERR BIT(28) 8259da51974SJohn Youn #define HOST_DMA_EOL BIT(26) 8269da51974SJohn Youn #define HOST_DMA_IOC BIT(25) 8279da51974SJohn Youn #define HOST_DMA_SUP BIT(24) 8289da51974SJohn Youn #define HOST_DMA_ALT_QTD BIT(23) 829197ba5f4SPaul Zimmerman #define HOST_DMA_QTD_OFFSET_MASK (0x3f << 17) 830197ba5f4SPaul Zimmerman #define HOST_DMA_QTD_OFFSET_SHIFT 17 831197ba5f4SPaul Zimmerman #define HOST_DMA_ISOC_NBYTES_MASK (0xfff << 0) 832197ba5f4SPaul Zimmerman #define HOST_DMA_ISOC_NBYTES_SHIFT 0 833197ba5f4SPaul Zimmerman #define HOST_DMA_NBYTES_MASK (0x1ffff << 0) 834197ba5f4SPaul Zimmerman #define HOST_DMA_NBYTES_SHIFT 0 8353a1ec351SVahram Aharonyan #define HOST_DMA_NBYTES_LIMIT 131071 836197ba5f4SPaul Zimmerman 837e6fcfb57SVahram Aharonyan /* Device Mode DMA descriptor status quadlet */ 838e6fcfb57SVahram Aharonyan 839e6fcfb57SVahram Aharonyan #define DEV_DMA_BUFF_STS_MASK (0x3 << 30) 840e6fcfb57SVahram Aharonyan #define DEV_DMA_BUFF_STS_SHIFT 30 841e6fcfb57SVahram Aharonyan #define DEV_DMA_BUFF_STS_HREADY 0 842e6fcfb57SVahram Aharonyan #define DEV_DMA_BUFF_STS_DMABUSY 1 843e6fcfb57SVahram Aharonyan #define DEV_DMA_BUFF_STS_DMADONE 2 844e6fcfb57SVahram Aharonyan #define DEV_DMA_BUFF_STS_HBUSY 3 845e6fcfb57SVahram Aharonyan #define DEV_DMA_STS_MASK (0x3 << 28) 846e6fcfb57SVahram Aharonyan #define DEV_DMA_STS_SHIFT 28 847e6fcfb57SVahram Aharonyan #define DEV_DMA_STS_SUCC 0 848e6fcfb57SVahram Aharonyan #define DEV_DMA_STS_BUFF_FLUSH 1 849e6fcfb57SVahram Aharonyan #define DEV_DMA_STS_BUFF_ERR 3 8509da51974SJohn Youn #define DEV_DMA_L BIT(27) 8519da51974SJohn Youn #define DEV_DMA_SHORT BIT(26) 8529da51974SJohn Youn #define DEV_DMA_IOC BIT(25) 8539da51974SJohn Youn #define DEV_DMA_SR BIT(24) 8549da51974SJohn Youn #define DEV_DMA_MTRF BIT(23) 855e6fcfb57SVahram Aharonyan #define DEV_DMA_ISOC_PID_MASK (0x3 << 23) 856e6fcfb57SVahram Aharonyan #define DEV_DMA_ISOC_PID_SHIFT 23 857e6fcfb57SVahram Aharonyan #define DEV_DMA_ISOC_PID_DATA0 0 858e6fcfb57SVahram Aharonyan #define DEV_DMA_ISOC_PID_DATA2 1 859e6fcfb57SVahram Aharonyan #define DEV_DMA_ISOC_PID_DATA1 2 860e6fcfb57SVahram Aharonyan #define DEV_DMA_ISOC_PID_MDATA 3 861e6fcfb57SVahram Aharonyan #define DEV_DMA_ISOC_FRNUM_MASK (0x7ff << 12) 862e6fcfb57SVahram Aharonyan #define DEV_DMA_ISOC_FRNUM_SHIFT 12 863e6fcfb57SVahram Aharonyan #define DEV_DMA_ISOC_TX_NBYTES_MASK (0xfff << 0) 864e6fcfb57SVahram Aharonyan #define DEV_DMA_ISOC_TX_NBYTES_LIMIT 0xfff 865e6fcfb57SVahram Aharonyan #define DEV_DMA_ISOC_RX_NBYTES_MASK (0x7ff << 0) 866e6fcfb57SVahram Aharonyan #define DEV_DMA_ISOC_RX_NBYTES_LIMIT 0x7ff 867e6fcfb57SVahram Aharonyan #define DEV_DMA_ISOC_NBYTES_SHIFT 0 868e6fcfb57SVahram Aharonyan #define DEV_DMA_NBYTES_MASK (0xffff << 0) 869e6fcfb57SVahram Aharonyan #define DEV_DMA_NBYTES_SHIFT 0 870e6fcfb57SVahram Aharonyan #define DEV_DMA_NBYTES_LIMIT 0xffff 871e6fcfb57SVahram Aharonyan 872197ba5f4SPaul Zimmerman #define MAX_DMA_DESC_NUM_GENERIC 64 873197ba5f4SPaul Zimmerman #define MAX_DMA_DESC_NUM_HS_ISOC 256 874197ba5f4SPaul Zimmerman 875197ba5f4SPaul Zimmerman #endif /* __DWC2_HW_H__ */ 876