1197ba5f4SPaul Zimmerman /* 2197ba5f4SPaul Zimmerman * hcd_ddma.c - DesignWare HS OTG Controller descriptor DMA routines 3197ba5f4SPaul Zimmerman * 4197ba5f4SPaul Zimmerman * Copyright (C) 2004-2013 Synopsys, Inc. 5197ba5f4SPaul Zimmerman * 6197ba5f4SPaul Zimmerman * Redistribution and use in source and binary forms, with or without 7197ba5f4SPaul Zimmerman * modification, are permitted provided that the following conditions 8197ba5f4SPaul Zimmerman * are met: 9197ba5f4SPaul Zimmerman * 1. Redistributions of source code must retain the above copyright 10197ba5f4SPaul Zimmerman * notice, this list of conditions, and the following disclaimer, 11197ba5f4SPaul Zimmerman * without modification. 12197ba5f4SPaul Zimmerman * 2. Redistributions in binary form must reproduce the above copyright 13197ba5f4SPaul Zimmerman * notice, this list of conditions and the following disclaimer in the 14197ba5f4SPaul Zimmerman * documentation and/or other materials provided with the distribution. 15197ba5f4SPaul Zimmerman * 3. The names of the above-listed copyright holders may not be used 16197ba5f4SPaul Zimmerman * to endorse or promote products derived from this software without 17197ba5f4SPaul Zimmerman * specific prior written permission. 18197ba5f4SPaul Zimmerman * 19197ba5f4SPaul Zimmerman * ALTERNATIVELY, this software may be distributed under the terms of the 20197ba5f4SPaul Zimmerman * GNU General Public License ("GPL") as published by the Free Software 21197ba5f4SPaul Zimmerman * Foundation; either version 2 of the License, or (at your option) any 22197ba5f4SPaul Zimmerman * later version. 23197ba5f4SPaul Zimmerman * 24197ba5f4SPaul Zimmerman * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS 25197ba5f4SPaul Zimmerman * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, 26197ba5f4SPaul Zimmerman * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 27197ba5f4SPaul Zimmerman * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR 28197ba5f4SPaul Zimmerman * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, 29197ba5f4SPaul Zimmerman * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 30197ba5f4SPaul Zimmerman * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR 31197ba5f4SPaul Zimmerman * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF 32197ba5f4SPaul Zimmerman * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING 33197ba5f4SPaul Zimmerman * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 34197ba5f4SPaul Zimmerman * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 35197ba5f4SPaul Zimmerman */ 36197ba5f4SPaul Zimmerman 37197ba5f4SPaul Zimmerman /* 38197ba5f4SPaul Zimmerman * This file contains the Descriptor DMA implementation for Host mode 39197ba5f4SPaul Zimmerman */ 40197ba5f4SPaul Zimmerman #include <linux/kernel.h> 41197ba5f4SPaul Zimmerman #include <linux/module.h> 42197ba5f4SPaul Zimmerman #include <linux/spinlock.h> 43197ba5f4SPaul Zimmerman #include <linux/interrupt.h> 44197ba5f4SPaul Zimmerman #include <linux/dma-mapping.h> 45197ba5f4SPaul Zimmerman #include <linux/io.h> 46197ba5f4SPaul Zimmerman #include <linux/slab.h> 47197ba5f4SPaul Zimmerman #include <linux/usb.h> 48197ba5f4SPaul Zimmerman 49197ba5f4SPaul Zimmerman #include <linux/usb/hcd.h> 50197ba5f4SPaul Zimmerman #include <linux/usb/ch11.h> 51197ba5f4SPaul Zimmerman 52197ba5f4SPaul Zimmerman #include "core.h" 53197ba5f4SPaul Zimmerman #include "hcd.h" 54197ba5f4SPaul Zimmerman 55197ba5f4SPaul Zimmerman static u16 dwc2_frame_list_idx(u16 frame) 56197ba5f4SPaul Zimmerman { 57197ba5f4SPaul Zimmerman return frame & (FRLISTEN_64_SIZE - 1); 58197ba5f4SPaul Zimmerman } 59197ba5f4SPaul Zimmerman 60197ba5f4SPaul Zimmerman static u16 dwc2_desclist_idx_inc(u16 idx, u16 inc, u8 speed) 61197ba5f4SPaul Zimmerman { 62197ba5f4SPaul Zimmerman return (idx + inc) & 63197ba5f4SPaul Zimmerman ((speed == USB_SPEED_HIGH ? MAX_DMA_DESC_NUM_HS_ISOC : 64197ba5f4SPaul Zimmerman MAX_DMA_DESC_NUM_GENERIC) - 1); 65197ba5f4SPaul Zimmerman } 66197ba5f4SPaul Zimmerman 67197ba5f4SPaul Zimmerman static u16 dwc2_desclist_idx_dec(u16 idx, u16 inc, u8 speed) 68197ba5f4SPaul Zimmerman { 69197ba5f4SPaul Zimmerman return (idx - inc) & 70197ba5f4SPaul Zimmerman ((speed == USB_SPEED_HIGH ? MAX_DMA_DESC_NUM_HS_ISOC : 71197ba5f4SPaul Zimmerman MAX_DMA_DESC_NUM_GENERIC) - 1); 72197ba5f4SPaul Zimmerman } 73197ba5f4SPaul Zimmerman 74197ba5f4SPaul Zimmerman static u16 dwc2_max_desc_num(struct dwc2_qh *qh) 75197ba5f4SPaul Zimmerman { 76197ba5f4SPaul Zimmerman return (qh->ep_type == USB_ENDPOINT_XFER_ISOC && 77197ba5f4SPaul Zimmerman qh->dev_speed == USB_SPEED_HIGH) ? 78197ba5f4SPaul Zimmerman MAX_DMA_DESC_NUM_HS_ISOC : MAX_DMA_DESC_NUM_GENERIC; 79197ba5f4SPaul Zimmerman } 80197ba5f4SPaul Zimmerman 81197ba5f4SPaul Zimmerman static u16 dwc2_frame_incr_val(struct dwc2_qh *qh) 82197ba5f4SPaul Zimmerman { 83197ba5f4SPaul Zimmerman return qh->dev_speed == USB_SPEED_HIGH ? 84197ba5f4SPaul Zimmerman (qh->interval + 8 - 1) / 8 : qh->interval; 85197ba5f4SPaul Zimmerman } 86197ba5f4SPaul Zimmerman 87197ba5f4SPaul Zimmerman static int dwc2_desc_list_alloc(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh, 88197ba5f4SPaul Zimmerman gfp_t flags) 89197ba5f4SPaul Zimmerman { 90197ba5f4SPaul Zimmerman qh->desc_list = dma_alloc_coherent(hsotg->dev, 91197ba5f4SPaul Zimmerman sizeof(struct dwc2_hcd_dma_desc) * 92197ba5f4SPaul Zimmerman dwc2_max_desc_num(qh), &qh->desc_list_dma, 93197ba5f4SPaul Zimmerman flags); 94197ba5f4SPaul Zimmerman 95197ba5f4SPaul Zimmerman if (!qh->desc_list) 96197ba5f4SPaul Zimmerman return -ENOMEM; 97197ba5f4SPaul Zimmerman 98197ba5f4SPaul Zimmerman memset(qh->desc_list, 0, 99197ba5f4SPaul Zimmerman sizeof(struct dwc2_hcd_dma_desc) * dwc2_max_desc_num(qh)); 100197ba5f4SPaul Zimmerman 101197ba5f4SPaul Zimmerman qh->n_bytes = kzalloc(sizeof(u32) * dwc2_max_desc_num(qh), flags); 102197ba5f4SPaul Zimmerman if (!qh->n_bytes) { 103197ba5f4SPaul Zimmerman dma_free_coherent(hsotg->dev, sizeof(struct dwc2_hcd_dma_desc) 104197ba5f4SPaul Zimmerman * dwc2_max_desc_num(qh), qh->desc_list, 105197ba5f4SPaul Zimmerman qh->desc_list_dma); 106197ba5f4SPaul Zimmerman qh->desc_list = NULL; 107197ba5f4SPaul Zimmerman return -ENOMEM; 108197ba5f4SPaul Zimmerman } 109197ba5f4SPaul Zimmerman 110197ba5f4SPaul Zimmerman return 0; 111197ba5f4SPaul Zimmerman } 112197ba5f4SPaul Zimmerman 113197ba5f4SPaul Zimmerman static void dwc2_desc_list_free(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh) 114197ba5f4SPaul Zimmerman { 115197ba5f4SPaul Zimmerman if (qh->desc_list) { 116197ba5f4SPaul Zimmerman dma_free_coherent(hsotg->dev, sizeof(struct dwc2_hcd_dma_desc) 117197ba5f4SPaul Zimmerman * dwc2_max_desc_num(qh), qh->desc_list, 118197ba5f4SPaul Zimmerman qh->desc_list_dma); 119197ba5f4SPaul Zimmerman qh->desc_list = NULL; 120197ba5f4SPaul Zimmerman } 121197ba5f4SPaul Zimmerman 122197ba5f4SPaul Zimmerman kfree(qh->n_bytes); 123197ba5f4SPaul Zimmerman qh->n_bytes = NULL; 124197ba5f4SPaul Zimmerman } 125197ba5f4SPaul Zimmerman 126197ba5f4SPaul Zimmerman static int dwc2_frame_list_alloc(struct dwc2_hsotg *hsotg, gfp_t mem_flags) 127197ba5f4SPaul Zimmerman { 128197ba5f4SPaul Zimmerman if (hsotg->frame_list) 129197ba5f4SPaul Zimmerman return 0; 130197ba5f4SPaul Zimmerman 131197ba5f4SPaul Zimmerman hsotg->frame_list = dma_alloc_coherent(hsotg->dev, 132197ba5f4SPaul Zimmerman 4 * FRLISTEN_64_SIZE, 133197ba5f4SPaul Zimmerman &hsotg->frame_list_dma, 134197ba5f4SPaul Zimmerman mem_flags); 135197ba5f4SPaul Zimmerman if (!hsotg->frame_list) 136197ba5f4SPaul Zimmerman return -ENOMEM; 137197ba5f4SPaul Zimmerman 138197ba5f4SPaul Zimmerman memset(hsotg->frame_list, 0, 4 * FRLISTEN_64_SIZE); 139197ba5f4SPaul Zimmerman return 0; 140197ba5f4SPaul Zimmerman } 141197ba5f4SPaul Zimmerman 142197ba5f4SPaul Zimmerman static void dwc2_frame_list_free(struct dwc2_hsotg *hsotg) 143197ba5f4SPaul Zimmerman { 144197ba5f4SPaul Zimmerman u32 *frame_list; 145197ba5f4SPaul Zimmerman dma_addr_t frame_list_dma; 146197ba5f4SPaul Zimmerman unsigned long flags; 147197ba5f4SPaul Zimmerman 148197ba5f4SPaul Zimmerman spin_lock_irqsave(&hsotg->lock, flags); 149197ba5f4SPaul Zimmerman 150197ba5f4SPaul Zimmerman if (!hsotg->frame_list) { 151197ba5f4SPaul Zimmerman spin_unlock_irqrestore(&hsotg->lock, flags); 152197ba5f4SPaul Zimmerman return; 153197ba5f4SPaul Zimmerman } 154197ba5f4SPaul Zimmerman 155197ba5f4SPaul Zimmerman frame_list = hsotg->frame_list; 156197ba5f4SPaul Zimmerman frame_list_dma = hsotg->frame_list_dma; 157197ba5f4SPaul Zimmerman hsotg->frame_list = NULL; 158197ba5f4SPaul Zimmerman 159197ba5f4SPaul Zimmerman spin_unlock_irqrestore(&hsotg->lock, flags); 160197ba5f4SPaul Zimmerman 161197ba5f4SPaul Zimmerman dma_free_coherent(hsotg->dev, 4 * FRLISTEN_64_SIZE, frame_list, 162197ba5f4SPaul Zimmerman frame_list_dma); 163197ba5f4SPaul Zimmerman } 164197ba5f4SPaul Zimmerman 165197ba5f4SPaul Zimmerman static void dwc2_per_sched_enable(struct dwc2_hsotg *hsotg, u32 fr_list_en) 166197ba5f4SPaul Zimmerman { 167197ba5f4SPaul Zimmerman u32 hcfg; 168197ba5f4SPaul Zimmerman unsigned long flags; 169197ba5f4SPaul Zimmerman 170197ba5f4SPaul Zimmerman spin_lock_irqsave(&hsotg->lock, flags); 171197ba5f4SPaul Zimmerman 17295c8bc36SAntti Seppälä hcfg = dwc2_readl(hsotg->regs + HCFG); 173197ba5f4SPaul Zimmerman if (hcfg & HCFG_PERSCHEDENA) { 174197ba5f4SPaul Zimmerman /* already enabled */ 175197ba5f4SPaul Zimmerman spin_unlock_irqrestore(&hsotg->lock, flags); 176197ba5f4SPaul Zimmerman return; 177197ba5f4SPaul Zimmerman } 178197ba5f4SPaul Zimmerman 17995c8bc36SAntti Seppälä dwc2_writel(hsotg->frame_list_dma, hsotg->regs + HFLBADDR); 180197ba5f4SPaul Zimmerman 181197ba5f4SPaul Zimmerman hcfg &= ~HCFG_FRLISTEN_MASK; 182197ba5f4SPaul Zimmerman hcfg |= fr_list_en | HCFG_PERSCHEDENA; 183197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, "Enabling Periodic schedule\n"); 18495c8bc36SAntti Seppälä dwc2_writel(hcfg, hsotg->regs + HCFG); 185197ba5f4SPaul Zimmerman 186197ba5f4SPaul Zimmerman spin_unlock_irqrestore(&hsotg->lock, flags); 187197ba5f4SPaul Zimmerman } 188197ba5f4SPaul Zimmerman 189197ba5f4SPaul Zimmerman static void dwc2_per_sched_disable(struct dwc2_hsotg *hsotg) 190197ba5f4SPaul Zimmerman { 191197ba5f4SPaul Zimmerman u32 hcfg; 192197ba5f4SPaul Zimmerman unsigned long flags; 193197ba5f4SPaul Zimmerman 194197ba5f4SPaul Zimmerman spin_lock_irqsave(&hsotg->lock, flags); 195197ba5f4SPaul Zimmerman 19695c8bc36SAntti Seppälä hcfg = dwc2_readl(hsotg->regs + HCFG); 197197ba5f4SPaul Zimmerman if (!(hcfg & HCFG_PERSCHEDENA)) { 198197ba5f4SPaul Zimmerman /* already disabled */ 199197ba5f4SPaul Zimmerman spin_unlock_irqrestore(&hsotg->lock, flags); 200197ba5f4SPaul Zimmerman return; 201197ba5f4SPaul Zimmerman } 202197ba5f4SPaul Zimmerman 203197ba5f4SPaul Zimmerman hcfg &= ~HCFG_PERSCHEDENA; 204197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, "Disabling Periodic schedule\n"); 20595c8bc36SAntti Seppälä dwc2_writel(hcfg, hsotg->regs + HCFG); 206197ba5f4SPaul Zimmerman 207197ba5f4SPaul Zimmerman spin_unlock_irqrestore(&hsotg->lock, flags); 208197ba5f4SPaul Zimmerman } 209197ba5f4SPaul Zimmerman 210197ba5f4SPaul Zimmerman /* 211197ba5f4SPaul Zimmerman * Activates/Deactivates FrameList entries for the channel based on endpoint 212197ba5f4SPaul Zimmerman * servicing period 213197ba5f4SPaul Zimmerman */ 214197ba5f4SPaul Zimmerman static void dwc2_update_frame_list(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh, 215197ba5f4SPaul Zimmerman int enable) 216197ba5f4SPaul Zimmerman { 217197ba5f4SPaul Zimmerman struct dwc2_host_chan *chan; 218197ba5f4SPaul Zimmerman u16 i, j, inc; 219197ba5f4SPaul Zimmerman 220197ba5f4SPaul Zimmerman if (!hsotg) { 221197ba5f4SPaul Zimmerman pr_err("hsotg = %p\n", hsotg); 222197ba5f4SPaul Zimmerman return; 223197ba5f4SPaul Zimmerman } 224197ba5f4SPaul Zimmerman 225197ba5f4SPaul Zimmerman if (!qh->channel) { 226197ba5f4SPaul Zimmerman dev_err(hsotg->dev, "qh->channel = %p\n", qh->channel); 227197ba5f4SPaul Zimmerman return; 228197ba5f4SPaul Zimmerman } 229197ba5f4SPaul Zimmerman 230197ba5f4SPaul Zimmerman if (!hsotg->frame_list) { 231197ba5f4SPaul Zimmerman dev_err(hsotg->dev, "hsotg->frame_list = %p\n", 232197ba5f4SPaul Zimmerman hsotg->frame_list); 233197ba5f4SPaul Zimmerman return; 234197ba5f4SPaul Zimmerman } 235197ba5f4SPaul Zimmerman 236197ba5f4SPaul Zimmerman chan = qh->channel; 237197ba5f4SPaul Zimmerman inc = dwc2_frame_incr_val(qh); 238197ba5f4SPaul Zimmerman if (qh->ep_type == USB_ENDPOINT_XFER_ISOC) 239197ba5f4SPaul Zimmerman i = dwc2_frame_list_idx(qh->sched_frame); 240197ba5f4SPaul Zimmerman else 241197ba5f4SPaul Zimmerman i = 0; 242197ba5f4SPaul Zimmerman 243197ba5f4SPaul Zimmerman j = i; 244197ba5f4SPaul Zimmerman do { 245197ba5f4SPaul Zimmerman if (enable) 246197ba5f4SPaul Zimmerman hsotg->frame_list[j] |= 1 << chan->hc_num; 247197ba5f4SPaul Zimmerman else 248197ba5f4SPaul Zimmerman hsotg->frame_list[j] &= ~(1 << chan->hc_num); 249197ba5f4SPaul Zimmerman j = (j + inc) & (FRLISTEN_64_SIZE - 1); 250197ba5f4SPaul Zimmerman } while (j != i); 251197ba5f4SPaul Zimmerman 252197ba5f4SPaul Zimmerman if (!enable) 253197ba5f4SPaul Zimmerman return; 254197ba5f4SPaul Zimmerman 255197ba5f4SPaul Zimmerman chan->schinfo = 0; 256197ba5f4SPaul Zimmerman if (chan->speed == USB_SPEED_HIGH && qh->interval) { 257197ba5f4SPaul Zimmerman j = 1; 258197ba5f4SPaul Zimmerman /* TODO - check this */ 259197ba5f4SPaul Zimmerman inc = (8 + qh->interval - 1) / qh->interval; 260197ba5f4SPaul Zimmerman for (i = 0; i < inc; i++) { 261197ba5f4SPaul Zimmerman chan->schinfo |= j; 262197ba5f4SPaul Zimmerman j = j << qh->interval; 263197ba5f4SPaul Zimmerman } 264197ba5f4SPaul Zimmerman } else { 265197ba5f4SPaul Zimmerman chan->schinfo = 0xff; 266197ba5f4SPaul Zimmerman } 267197ba5f4SPaul Zimmerman } 268197ba5f4SPaul Zimmerman 269197ba5f4SPaul Zimmerman static void dwc2_release_channel_ddma(struct dwc2_hsotg *hsotg, 270197ba5f4SPaul Zimmerman struct dwc2_qh *qh) 271197ba5f4SPaul Zimmerman { 272197ba5f4SPaul Zimmerman struct dwc2_host_chan *chan = qh->channel; 273197ba5f4SPaul Zimmerman 274197ba5f4SPaul Zimmerman if (dwc2_qh_is_non_per(qh)) { 275197ba5f4SPaul Zimmerman if (hsotg->core_params->uframe_sched > 0) 276197ba5f4SPaul Zimmerman hsotg->available_host_channels++; 277197ba5f4SPaul Zimmerman else 278197ba5f4SPaul Zimmerman hsotg->non_periodic_channels--; 279197ba5f4SPaul Zimmerman } else { 280197ba5f4SPaul Zimmerman dwc2_update_frame_list(hsotg, qh, 0); 2813f808bdaSGregory Herrero hsotg->available_host_channels++; 282197ba5f4SPaul Zimmerman } 283197ba5f4SPaul Zimmerman 284197ba5f4SPaul Zimmerman /* 285197ba5f4SPaul Zimmerman * The condition is added to prevent double cleanup try in case of 286197ba5f4SPaul Zimmerman * device disconnect. See channel cleanup in dwc2_hcd_disconnect(). 287197ba5f4SPaul Zimmerman */ 288197ba5f4SPaul Zimmerman if (chan->qh) { 289197ba5f4SPaul Zimmerman if (!list_empty(&chan->hc_list_entry)) 290197ba5f4SPaul Zimmerman list_del(&chan->hc_list_entry); 291197ba5f4SPaul Zimmerman dwc2_hc_cleanup(hsotg, chan); 292197ba5f4SPaul Zimmerman list_add_tail(&chan->hc_list_entry, &hsotg->free_hc_list); 293197ba5f4SPaul Zimmerman chan->qh = NULL; 294197ba5f4SPaul Zimmerman } 295197ba5f4SPaul Zimmerman 296197ba5f4SPaul Zimmerman qh->channel = NULL; 297197ba5f4SPaul Zimmerman qh->ntd = 0; 298197ba5f4SPaul Zimmerman 299197ba5f4SPaul Zimmerman if (qh->desc_list) 300197ba5f4SPaul Zimmerman memset(qh->desc_list, 0, sizeof(struct dwc2_hcd_dma_desc) * 301197ba5f4SPaul Zimmerman dwc2_max_desc_num(qh)); 302197ba5f4SPaul Zimmerman } 303197ba5f4SPaul Zimmerman 304197ba5f4SPaul Zimmerman /** 305197ba5f4SPaul Zimmerman * dwc2_hcd_qh_init_ddma() - Initializes a QH structure's Descriptor DMA 306197ba5f4SPaul Zimmerman * related members 307197ba5f4SPaul Zimmerman * 308197ba5f4SPaul Zimmerman * @hsotg: The HCD state structure for the DWC OTG controller 309197ba5f4SPaul Zimmerman * @qh: The QH to init 310197ba5f4SPaul Zimmerman * 311197ba5f4SPaul Zimmerman * Return: 0 if successful, negative error code otherwise 312197ba5f4SPaul Zimmerman * 313197ba5f4SPaul Zimmerman * Allocates memory for the descriptor list. For the first periodic QH, 314197ba5f4SPaul Zimmerman * allocates memory for the FrameList and enables periodic scheduling. 315197ba5f4SPaul Zimmerman */ 316197ba5f4SPaul Zimmerman int dwc2_hcd_qh_init_ddma(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh, 317197ba5f4SPaul Zimmerman gfp_t mem_flags) 318197ba5f4SPaul Zimmerman { 319197ba5f4SPaul Zimmerman int retval; 320197ba5f4SPaul Zimmerman 321197ba5f4SPaul Zimmerman if (qh->do_split) { 322197ba5f4SPaul Zimmerman dev_err(hsotg->dev, 323197ba5f4SPaul Zimmerman "SPLIT Transfers are not supported in Descriptor DMA mode.\n"); 324197ba5f4SPaul Zimmerman retval = -EINVAL; 325197ba5f4SPaul Zimmerman goto err0; 326197ba5f4SPaul Zimmerman } 327197ba5f4SPaul Zimmerman 328197ba5f4SPaul Zimmerman retval = dwc2_desc_list_alloc(hsotg, qh, mem_flags); 329197ba5f4SPaul Zimmerman if (retval) 330197ba5f4SPaul Zimmerman goto err0; 331197ba5f4SPaul Zimmerman 332197ba5f4SPaul Zimmerman if (qh->ep_type == USB_ENDPOINT_XFER_ISOC || 333197ba5f4SPaul Zimmerman qh->ep_type == USB_ENDPOINT_XFER_INT) { 334197ba5f4SPaul Zimmerman if (!hsotg->frame_list) { 335197ba5f4SPaul Zimmerman retval = dwc2_frame_list_alloc(hsotg, mem_flags); 336197ba5f4SPaul Zimmerman if (retval) 337197ba5f4SPaul Zimmerman goto err1; 338197ba5f4SPaul Zimmerman /* Enable periodic schedule on first periodic QH */ 339197ba5f4SPaul Zimmerman dwc2_per_sched_enable(hsotg, HCFG_FRLISTEN_64); 340197ba5f4SPaul Zimmerman } 341197ba5f4SPaul Zimmerman } 342197ba5f4SPaul Zimmerman 343197ba5f4SPaul Zimmerman qh->ntd = 0; 344197ba5f4SPaul Zimmerman return 0; 345197ba5f4SPaul Zimmerman 346197ba5f4SPaul Zimmerman err1: 347197ba5f4SPaul Zimmerman dwc2_desc_list_free(hsotg, qh); 348197ba5f4SPaul Zimmerman err0: 349197ba5f4SPaul Zimmerman return retval; 350197ba5f4SPaul Zimmerman } 351197ba5f4SPaul Zimmerman 352197ba5f4SPaul Zimmerman /** 353197ba5f4SPaul Zimmerman * dwc2_hcd_qh_free_ddma() - Frees a QH structure's Descriptor DMA related 354197ba5f4SPaul Zimmerman * members 355197ba5f4SPaul Zimmerman * 356197ba5f4SPaul Zimmerman * @hsotg: The HCD state structure for the DWC OTG controller 357197ba5f4SPaul Zimmerman * @qh: The QH to free 358197ba5f4SPaul Zimmerman * 359197ba5f4SPaul Zimmerman * Frees descriptor list memory associated with the QH. If QH is periodic and 360197ba5f4SPaul Zimmerman * the last, frees FrameList memory and disables periodic scheduling. 361197ba5f4SPaul Zimmerman */ 362197ba5f4SPaul Zimmerman void dwc2_hcd_qh_free_ddma(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh) 363197ba5f4SPaul Zimmerman { 3642b046bc5SGregory Herrero unsigned long flags; 3652b046bc5SGregory Herrero 366197ba5f4SPaul Zimmerman dwc2_desc_list_free(hsotg, qh); 367197ba5f4SPaul Zimmerman 368197ba5f4SPaul Zimmerman /* 369197ba5f4SPaul Zimmerman * Channel still assigned due to some reasons. 370197ba5f4SPaul Zimmerman * Seen on Isoc URB dequeue. Channel halted but no subsequent 371197ba5f4SPaul Zimmerman * ChHalted interrupt to release the channel. Afterwards 372197ba5f4SPaul Zimmerman * when it comes here from endpoint disable routine 373197ba5f4SPaul Zimmerman * channel remains assigned. 374197ba5f4SPaul Zimmerman */ 3752b046bc5SGregory Herrero spin_lock_irqsave(&hsotg->lock, flags); 376197ba5f4SPaul Zimmerman if (qh->channel) 377197ba5f4SPaul Zimmerman dwc2_release_channel_ddma(hsotg, qh); 3782b046bc5SGregory Herrero spin_unlock_irqrestore(&hsotg->lock, flags); 379197ba5f4SPaul Zimmerman 380197ba5f4SPaul Zimmerman if ((qh->ep_type == USB_ENDPOINT_XFER_ISOC || 381197ba5f4SPaul Zimmerman qh->ep_type == USB_ENDPOINT_XFER_INT) && 382197ba5f4SPaul Zimmerman (hsotg->core_params->uframe_sched > 0 || 383197ba5f4SPaul Zimmerman !hsotg->periodic_channels) && hsotg->frame_list) { 384197ba5f4SPaul Zimmerman dwc2_per_sched_disable(hsotg); 385197ba5f4SPaul Zimmerman dwc2_frame_list_free(hsotg); 386197ba5f4SPaul Zimmerman } 387197ba5f4SPaul Zimmerman } 388197ba5f4SPaul Zimmerman 389197ba5f4SPaul Zimmerman static u8 dwc2_frame_to_desc_idx(struct dwc2_qh *qh, u16 frame_idx) 390197ba5f4SPaul Zimmerman { 391197ba5f4SPaul Zimmerman if (qh->dev_speed == USB_SPEED_HIGH) 392197ba5f4SPaul Zimmerman /* Descriptor set (8 descriptors) index which is 8-aligned */ 393197ba5f4SPaul Zimmerman return (frame_idx & ((MAX_DMA_DESC_NUM_HS_ISOC / 8) - 1)) * 8; 394197ba5f4SPaul Zimmerman else 395197ba5f4SPaul Zimmerman return frame_idx & (MAX_DMA_DESC_NUM_GENERIC - 1); 396197ba5f4SPaul Zimmerman } 397197ba5f4SPaul Zimmerman 398197ba5f4SPaul Zimmerman /* 399197ba5f4SPaul Zimmerman * Determine starting frame for Isochronous transfer. 400197ba5f4SPaul Zimmerman * Few frames skipped to prevent race condition with HC. 401197ba5f4SPaul Zimmerman */ 402197ba5f4SPaul Zimmerman static u16 dwc2_calc_starting_frame(struct dwc2_hsotg *hsotg, 403197ba5f4SPaul Zimmerman struct dwc2_qh *qh, u16 *skip_frames) 404197ba5f4SPaul Zimmerman { 405197ba5f4SPaul Zimmerman u16 frame; 406197ba5f4SPaul Zimmerman 407197ba5f4SPaul Zimmerman hsotg->frame_number = dwc2_hcd_get_frame_number(hsotg); 408197ba5f4SPaul Zimmerman 409197ba5f4SPaul Zimmerman /* sched_frame is always frame number (not uFrame) both in FS and HS! */ 410197ba5f4SPaul Zimmerman 411197ba5f4SPaul Zimmerman /* 412197ba5f4SPaul Zimmerman * skip_frames is used to limit activated descriptors number 413197ba5f4SPaul Zimmerman * to avoid the situation when HC services the last activated 414197ba5f4SPaul Zimmerman * descriptor firstly. 415197ba5f4SPaul Zimmerman * Example for FS: 416197ba5f4SPaul Zimmerman * Current frame is 1, scheduled frame is 3. Since HC always fetches 417197ba5f4SPaul Zimmerman * the descriptor corresponding to curr_frame+1, the descriptor 418197ba5f4SPaul Zimmerman * corresponding to frame 2 will be fetched. If the number of 419197ba5f4SPaul Zimmerman * descriptors is max=64 (or greather) the list will be fully programmed 420197ba5f4SPaul Zimmerman * with Active descriptors and it is possible case (rare) that the 421197ba5f4SPaul Zimmerman * latest descriptor(considering rollback) corresponding to frame 2 will 422197ba5f4SPaul Zimmerman * be serviced first. HS case is more probable because, in fact, up to 423197ba5f4SPaul Zimmerman * 11 uframes (16 in the code) may be skipped. 424197ba5f4SPaul Zimmerman */ 425197ba5f4SPaul Zimmerman if (qh->dev_speed == USB_SPEED_HIGH) { 426197ba5f4SPaul Zimmerman /* 427197ba5f4SPaul Zimmerman * Consider uframe counter also, to start xfer asap. If half of 428197ba5f4SPaul Zimmerman * the frame elapsed skip 2 frames otherwise just 1 frame. 429197ba5f4SPaul Zimmerman * Starting descriptor index must be 8-aligned, so if the 430197ba5f4SPaul Zimmerman * current frame is near to complete the next one is skipped as 431197ba5f4SPaul Zimmerman * well. 432197ba5f4SPaul Zimmerman */ 433197ba5f4SPaul Zimmerman if (dwc2_micro_frame_num(hsotg->frame_number) >= 5) { 434197ba5f4SPaul Zimmerman *skip_frames = 2 * 8; 435197ba5f4SPaul Zimmerman frame = dwc2_frame_num_inc(hsotg->frame_number, 436197ba5f4SPaul Zimmerman *skip_frames); 437197ba5f4SPaul Zimmerman } else { 438197ba5f4SPaul Zimmerman *skip_frames = 1 * 8; 439197ba5f4SPaul Zimmerman frame = dwc2_frame_num_inc(hsotg->frame_number, 440197ba5f4SPaul Zimmerman *skip_frames); 441197ba5f4SPaul Zimmerman } 442197ba5f4SPaul Zimmerman 443197ba5f4SPaul Zimmerman frame = dwc2_full_frame_num(frame); 444197ba5f4SPaul Zimmerman } else { 445197ba5f4SPaul Zimmerman /* 446197ba5f4SPaul Zimmerman * Two frames are skipped for FS - the current and the next. 447197ba5f4SPaul Zimmerman * But for descriptor programming, 1 frame (descriptor) is 448197ba5f4SPaul Zimmerman * enough, see example above. 449197ba5f4SPaul Zimmerman */ 450197ba5f4SPaul Zimmerman *skip_frames = 1; 451197ba5f4SPaul Zimmerman frame = dwc2_frame_num_inc(hsotg->frame_number, 2); 452197ba5f4SPaul Zimmerman } 453197ba5f4SPaul Zimmerman 454197ba5f4SPaul Zimmerman return frame; 455197ba5f4SPaul Zimmerman } 456197ba5f4SPaul Zimmerman 457197ba5f4SPaul Zimmerman /* 458197ba5f4SPaul Zimmerman * Calculate initial descriptor index for isochronous transfer based on 459197ba5f4SPaul Zimmerman * scheduled frame 460197ba5f4SPaul Zimmerman */ 461197ba5f4SPaul Zimmerman static u16 dwc2_recalc_initial_desc_idx(struct dwc2_hsotg *hsotg, 462197ba5f4SPaul Zimmerman struct dwc2_qh *qh) 463197ba5f4SPaul Zimmerman { 464197ba5f4SPaul Zimmerman u16 frame, fr_idx, fr_idx_tmp, skip_frames; 465197ba5f4SPaul Zimmerman 466197ba5f4SPaul Zimmerman /* 467197ba5f4SPaul Zimmerman * With current ISOC processing algorithm the channel is being released 468197ba5f4SPaul Zimmerman * when no more QTDs in the list (qh->ntd == 0). Thus this function is 469197ba5f4SPaul Zimmerman * called only when qh->ntd == 0 and qh->channel == 0. 470197ba5f4SPaul Zimmerman * 471197ba5f4SPaul Zimmerman * So qh->channel != NULL branch is not used and just not removed from 472197ba5f4SPaul Zimmerman * the source file. It is required for another possible approach which 473197ba5f4SPaul Zimmerman * is, do not disable and release the channel when ISOC session 474197ba5f4SPaul Zimmerman * completed, just move QH to inactive schedule until new QTD arrives. 475197ba5f4SPaul Zimmerman * On new QTD, the QH moved back to 'ready' schedule, starting frame and 476197ba5f4SPaul Zimmerman * therefore starting desc_index are recalculated. In this case channel 477197ba5f4SPaul Zimmerman * is released only on ep_disable. 478197ba5f4SPaul Zimmerman */ 479197ba5f4SPaul Zimmerman 480197ba5f4SPaul Zimmerman /* 481197ba5f4SPaul Zimmerman * Calculate starting descriptor index. For INTERRUPT endpoint it is 482197ba5f4SPaul Zimmerman * always 0. 483197ba5f4SPaul Zimmerman */ 484197ba5f4SPaul Zimmerman if (qh->channel) { 485197ba5f4SPaul Zimmerman frame = dwc2_calc_starting_frame(hsotg, qh, &skip_frames); 486197ba5f4SPaul Zimmerman /* 487197ba5f4SPaul Zimmerman * Calculate initial descriptor index based on FrameList current 488197ba5f4SPaul Zimmerman * bitmap and servicing period 489197ba5f4SPaul Zimmerman */ 490197ba5f4SPaul Zimmerman fr_idx_tmp = dwc2_frame_list_idx(frame); 491197ba5f4SPaul Zimmerman fr_idx = (FRLISTEN_64_SIZE + 492197ba5f4SPaul Zimmerman dwc2_frame_list_idx(qh->sched_frame) - fr_idx_tmp) 493197ba5f4SPaul Zimmerman % dwc2_frame_incr_val(qh); 494197ba5f4SPaul Zimmerman fr_idx = (fr_idx + fr_idx_tmp) % FRLISTEN_64_SIZE; 495197ba5f4SPaul Zimmerman } else { 496197ba5f4SPaul Zimmerman qh->sched_frame = dwc2_calc_starting_frame(hsotg, qh, 497197ba5f4SPaul Zimmerman &skip_frames); 498197ba5f4SPaul Zimmerman fr_idx = dwc2_frame_list_idx(qh->sched_frame); 499197ba5f4SPaul Zimmerman } 500197ba5f4SPaul Zimmerman 501197ba5f4SPaul Zimmerman qh->td_first = qh->td_last = dwc2_frame_to_desc_idx(qh, fr_idx); 502197ba5f4SPaul Zimmerman 503197ba5f4SPaul Zimmerman return skip_frames; 504197ba5f4SPaul Zimmerman } 505197ba5f4SPaul Zimmerman 506197ba5f4SPaul Zimmerman #define ISOC_URB_GIVEBACK_ASAP 507197ba5f4SPaul Zimmerman 508197ba5f4SPaul Zimmerman #define MAX_ISOC_XFER_SIZE_FS 1023 509197ba5f4SPaul Zimmerman #define MAX_ISOC_XFER_SIZE_HS 3072 510197ba5f4SPaul Zimmerman #define DESCNUM_THRESHOLD 4 511197ba5f4SPaul Zimmerman 512197ba5f4SPaul Zimmerman static void dwc2_fill_host_isoc_dma_desc(struct dwc2_hsotg *hsotg, 513197ba5f4SPaul Zimmerman struct dwc2_qtd *qtd, 514197ba5f4SPaul Zimmerman struct dwc2_qh *qh, u32 max_xfer_size, 515197ba5f4SPaul Zimmerman u16 idx) 516197ba5f4SPaul Zimmerman { 517197ba5f4SPaul Zimmerman struct dwc2_hcd_dma_desc *dma_desc = &qh->desc_list[idx]; 518197ba5f4SPaul Zimmerman struct dwc2_hcd_iso_packet_desc *frame_desc; 519197ba5f4SPaul Zimmerman 520197ba5f4SPaul Zimmerman memset(dma_desc, 0, sizeof(*dma_desc)); 521197ba5f4SPaul Zimmerman frame_desc = &qtd->urb->iso_descs[qtd->isoc_frame_index_last]; 522197ba5f4SPaul Zimmerman 523197ba5f4SPaul Zimmerman if (frame_desc->length > max_xfer_size) 524197ba5f4SPaul Zimmerman qh->n_bytes[idx] = max_xfer_size; 525197ba5f4SPaul Zimmerman else 526197ba5f4SPaul Zimmerman qh->n_bytes[idx] = frame_desc->length; 527197ba5f4SPaul Zimmerman 528197ba5f4SPaul Zimmerman dma_desc->buf = (u32)(qtd->urb->dma + frame_desc->offset); 529197ba5f4SPaul Zimmerman dma_desc->status = qh->n_bytes[idx] << HOST_DMA_ISOC_NBYTES_SHIFT & 530197ba5f4SPaul Zimmerman HOST_DMA_ISOC_NBYTES_MASK; 531197ba5f4SPaul Zimmerman 532dde4c1bfSGregory Herrero /* Set active bit */ 533dde4c1bfSGregory Herrero dma_desc->status |= HOST_DMA_A; 534dde4c1bfSGregory Herrero 5353ac38d26SGregory Herrero qh->ntd++; 5363ac38d26SGregory Herrero qtd->isoc_frame_index_last++; 5373ac38d26SGregory Herrero 538197ba5f4SPaul Zimmerman #ifdef ISOC_URB_GIVEBACK_ASAP 539197ba5f4SPaul Zimmerman /* Set IOC for each descriptor corresponding to last frame of URB */ 540197ba5f4SPaul Zimmerman if (qtd->isoc_frame_index_last == qtd->urb->packet_count) 541197ba5f4SPaul Zimmerman dma_desc->status |= HOST_DMA_IOC; 542197ba5f4SPaul Zimmerman #endif 543197ba5f4SPaul Zimmerman 544197ba5f4SPaul Zimmerman } 545197ba5f4SPaul Zimmerman 546197ba5f4SPaul Zimmerman static void dwc2_init_isoc_dma_desc(struct dwc2_hsotg *hsotg, 547197ba5f4SPaul Zimmerman struct dwc2_qh *qh, u16 skip_frames) 548197ba5f4SPaul Zimmerman { 549197ba5f4SPaul Zimmerman struct dwc2_qtd *qtd; 550197ba5f4SPaul Zimmerman u32 max_xfer_size; 551c17b337cSGregory Herrero u16 idx, inc, n_desc = 0, ntd_max = 0; 552c17b337cSGregory Herrero u16 cur_idx; 553c17b337cSGregory Herrero u16 next_idx; 554197ba5f4SPaul Zimmerman 555197ba5f4SPaul Zimmerman idx = qh->td_last; 556197ba5f4SPaul Zimmerman inc = qh->interval; 557c17b337cSGregory Herrero hsotg->frame_number = dwc2_hcd_get_frame_number(hsotg); 558c17b337cSGregory Herrero cur_idx = dwc2_frame_list_idx(hsotg->frame_number); 559c17b337cSGregory Herrero next_idx = dwc2_desclist_idx_inc(qh->td_last, inc, qh->dev_speed); 560c17b337cSGregory Herrero 561c17b337cSGregory Herrero /* 562c17b337cSGregory Herrero * Ensure current frame number didn't overstep last scheduled 563c17b337cSGregory Herrero * descriptor. If it happens, the only way to recover is to move 564c17b337cSGregory Herrero * qh->td_last to current frame number + 1. 565c17b337cSGregory Herrero * So that next isoc descriptor will be scheduled on frame number + 1 566c17b337cSGregory Herrero * and not on a past frame. 567c17b337cSGregory Herrero */ 568c17b337cSGregory Herrero if (dwc2_frame_idx_num_gt(cur_idx, next_idx) || (cur_idx == next_idx)) { 569c17b337cSGregory Herrero if (inc < 32) { 570c17b337cSGregory Herrero dev_vdbg(hsotg->dev, 571c17b337cSGregory Herrero "current frame number overstep last descriptor\n"); 572c17b337cSGregory Herrero qh->td_last = dwc2_desclist_idx_inc(cur_idx, inc, 573c17b337cSGregory Herrero qh->dev_speed); 574c17b337cSGregory Herrero idx = qh->td_last; 575c17b337cSGregory Herrero } 576c17b337cSGregory Herrero } 577197ba5f4SPaul Zimmerman 578197ba5f4SPaul Zimmerman if (qh->interval) { 579197ba5f4SPaul Zimmerman ntd_max = (dwc2_max_desc_num(qh) + qh->interval - 1) / 580197ba5f4SPaul Zimmerman qh->interval; 581197ba5f4SPaul Zimmerman if (skip_frames && !qh->channel) 582197ba5f4SPaul Zimmerman ntd_max -= skip_frames / qh->interval; 583197ba5f4SPaul Zimmerman } 584197ba5f4SPaul Zimmerman 585197ba5f4SPaul Zimmerman max_xfer_size = qh->dev_speed == USB_SPEED_HIGH ? 586197ba5f4SPaul Zimmerman MAX_ISOC_XFER_SIZE_HS : MAX_ISOC_XFER_SIZE_FS; 587197ba5f4SPaul Zimmerman 588197ba5f4SPaul Zimmerman list_for_each_entry(qtd, &qh->qtd_list, qtd_list_entry) { 589c17b337cSGregory Herrero if (qtd->in_process && 590c17b337cSGregory Herrero qtd->isoc_frame_index_last == 591c17b337cSGregory Herrero qtd->urb->packet_count) 592c17b337cSGregory Herrero continue; 593c17b337cSGregory Herrero 594c17b337cSGregory Herrero qtd->isoc_td_first = idx; 595197ba5f4SPaul Zimmerman while (qh->ntd < ntd_max && qtd->isoc_frame_index_last < 596197ba5f4SPaul Zimmerman qtd->urb->packet_count) { 597197ba5f4SPaul Zimmerman dwc2_fill_host_isoc_dma_desc(hsotg, qtd, qh, 598197ba5f4SPaul Zimmerman max_xfer_size, idx); 599197ba5f4SPaul Zimmerman idx = dwc2_desclist_idx_inc(idx, inc, qh->dev_speed); 600197ba5f4SPaul Zimmerman n_desc++; 601197ba5f4SPaul Zimmerman } 602c17b337cSGregory Herrero qtd->isoc_td_last = idx; 603197ba5f4SPaul Zimmerman qtd->in_process = 1; 604197ba5f4SPaul Zimmerman } 605197ba5f4SPaul Zimmerman 606197ba5f4SPaul Zimmerman qh->td_last = idx; 607197ba5f4SPaul Zimmerman 608197ba5f4SPaul Zimmerman #ifdef ISOC_URB_GIVEBACK_ASAP 609197ba5f4SPaul Zimmerman /* Set IOC for last descriptor if descriptor list is full */ 610197ba5f4SPaul Zimmerman if (qh->ntd == ntd_max) { 611197ba5f4SPaul Zimmerman idx = dwc2_desclist_idx_dec(qh->td_last, inc, qh->dev_speed); 612197ba5f4SPaul Zimmerman qh->desc_list[idx].status |= HOST_DMA_IOC; 613197ba5f4SPaul Zimmerman } 614197ba5f4SPaul Zimmerman #else 615197ba5f4SPaul Zimmerman /* 616197ba5f4SPaul Zimmerman * Set IOC bit only for one descriptor. Always try to be ahead of HW 617197ba5f4SPaul Zimmerman * processing, i.e. on IOC generation driver activates next descriptor 618197ba5f4SPaul Zimmerman * but core continues to process descriptors following the one with IOC 619197ba5f4SPaul Zimmerman * set. 620197ba5f4SPaul Zimmerman */ 621197ba5f4SPaul Zimmerman 622197ba5f4SPaul Zimmerman if (n_desc > DESCNUM_THRESHOLD) 623197ba5f4SPaul Zimmerman /* 624197ba5f4SPaul Zimmerman * Move IOC "up". Required even if there is only one QTD 625197ba5f4SPaul Zimmerman * in the list, because QTDs might continue to be queued, 626197ba5f4SPaul Zimmerman * but during the activation it was only one queued. 627197ba5f4SPaul Zimmerman * Actually more than one QTD might be in the list if this 628197ba5f4SPaul Zimmerman * function called from XferCompletion - QTDs was queued during 629197ba5f4SPaul Zimmerman * HW processing of the previous descriptor chunk. 630197ba5f4SPaul Zimmerman */ 631197ba5f4SPaul Zimmerman idx = dwc2_desclist_idx_dec(idx, inc * ((qh->ntd + 1) / 2), 632197ba5f4SPaul Zimmerman qh->dev_speed); 633197ba5f4SPaul Zimmerman else 634197ba5f4SPaul Zimmerman /* 635197ba5f4SPaul Zimmerman * Set the IOC for the latest descriptor if either number of 636197ba5f4SPaul Zimmerman * descriptors is not greater than threshold or no more new 637197ba5f4SPaul Zimmerman * descriptors activated 638197ba5f4SPaul Zimmerman */ 639197ba5f4SPaul Zimmerman idx = dwc2_desclist_idx_dec(qh->td_last, inc, qh->dev_speed); 640197ba5f4SPaul Zimmerman 641197ba5f4SPaul Zimmerman qh->desc_list[idx].status |= HOST_DMA_IOC; 642197ba5f4SPaul Zimmerman #endif 643197ba5f4SPaul Zimmerman } 644197ba5f4SPaul Zimmerman 645197ba5f4SPaul Zimmerman static void dwc2_fill_host_dma_desc(struct dwc2_hsotg *hsotg, 646197ba5f4SPaul Zimmerman struct dwc2_host_chan *chan, 647197ba5f4SPaul Zimmerman struct dwc2_qtd *qtd, struct dwc2_qh *qh, 648197ba5f4SPaul Zimmerman int n_desc) 649197ba5f4SPaul Zimmerman { 650197ba5f4SPaul Zimmerman struct dwc2_hcd_dma_desc *dma_desc = &qh->desc_list[n_desc]; 651197ba5f4SPaul Zimmerman int len = chan->xfer_len; 652197ba5f4SPaul Zimmerman 653197ba5f4SPaul Zimmerman if (len > MAX_DMA_DESC_SIZE - (chan->max_packet - 1)) 654197ba5f4SPaul Zimmerman len = MAX_DMA_DESC_SIZE - (chan->max_packet - 1); 655197ba5f4SPaul Zimmerman 656197ba5f4SPaul Zimmerman if (chan->ep_is_in) { 657197ba5f4SPaul Zimmerman int num_packets; 658197ba5f4SPaul Zimmerman 659197ba5f4SPaul Zimmerman if (len > 0 && chan->max_packet) 660197ba5f4SPaul Zimmerman num_packets = (len + chan->max_packet - 1) 661197ba5f4SPaul Zimmerman / chan->max_packet; 662197ba5f4SPaul Zimmerman else 663197ba5f4SPaul Zimmerman /* Need 1 packet for transfer length of 0 */ 664197ba5f4SPaul Zimmerman num_packets = 1; 665197ba5f4SPaul Zimmerman 666197ba5f4SPaul Zimmerman /* Always program an integral # of packets for IN transfers */ 667197ba5f4SPaul Zimmerman len = num_packets * chan->max_packet; 668197ba5f4SPaul Zimmerman } 669197ba5f4SPaul Zimmerman 670197ba5f4SPaul Zimmerman dma_desc->status = len << HOST_DMA_NBYTES_SHIFT & HOST_DMA_NBYTES_MASK; 671197ba5f4SPaul Zimmerman qh->n_bytes[n_desc] = len; 672197ba5f4SPaul Zimmerman 673197ba5f4SPaul Zimmerman if (qh->ep_type == USB_ENDPOINT_XFER_CONTROL && 674197ba5f4SPaul Zimmerman qtd->control_phase == DWC2_CONTROL_SETUP) 675197ba5f4SPaul Zimmerman dma_desc->status |= HOST_DMA_SUP; 676197ba5f4SPaul Zimmerman 677197ba5f4SPaul Zimmerman dma_desc->buf = (u32)chan->xfer_dma; 678197ba5f4SPaul Zimmerman 679197ba5f4SPaul Zimmerman /* 680197ba5f4SPaul Zimmerman * Last (or only) descriptor of IN transfer with actual size less 681197ba5f4SPaul Zimmerman * than MaxPacket 682197ba5f4SPaul Zimmerman */ 683197ba5f4SPaul Zimmerman if (len > chan->xfer_len) { 684197ba5f4SPaul Zimmerman chan->xfer_len = 0; 685197ba5f4SPaul Zimmerman } else { 686197ba5f4SPaul Zimmerman chan->xfer_dma += len; 687197ba5f4SPaul Zimmerman chan->xfer_len -= len; 688197ba5f4SPaul Zimmerman } 689197ba5f4SPaul Zimmerman } 690197ba5f4SPaul Zimmerman 691197ba5f4SPaul Zimmerman static void dwc2_init_non_isoc_dma_desc(struct dwc2_hsotg *hsotg, 692197ba5f4SPaul Zimmerman struct dwc2_qh *qh) 693197ba5f4SPaul Zimmerman { 694197ba5f4SPaul Zimmerman struct dwc2_qtd *qtd; 695197ba5f4SPaul Zimmerman struct dwc2_host_chan *chan = qh->channel; 696197ba5f4SPaul Zimmerman int n_desc = 0; 697197ba5f4SPaul Zimmerman 698197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, "%s(): qh=%p dma=%08lx len=%d\n", __func__, qh, 699197ba5f4SPaul Zimmerman (unsigned long)chan->xfer_dma, chan->xfer_len); 700197ba5f4SPaul Zimmerman 701197ba5f4SPaul Zimmerman /* 702197ba5f4SPaul Zimmerman * Start with chan->xfer_dma initialized in assign_and_init_hc(), then 703197ba5f4SPaul Zimmerman * if SG transfer consists of multiple URBs, this pointer is re-assigned 704197ba5f4SPaul Zimmerman * to the buffer of the currently processed QTD. For non-SG request 705197ba5f4SPaul Zimmerman * there is always one QTD active. 706197ba5f4SPaul Zimmerman */ 707197ba5f4SPaul Zimmerman 708197ba5f4SPaul Zimmerman list_for_each_entry(qtd, &qh->qtd_list, qtd_list_entry) { 709197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, "qtd=%p\n", qtd); 710197ba5f4SPaul Zimmerman 711197ba5f4SPaul Zimmerman if (n_desc) { 712197ba5f4SPaul Zimmerman /* SG request - more than 1 QTD */ 713197ba5f4SPaul Zimmerman chan->xfer_dma = qtd->urb->dma + 714197ba5f4SPaul Zimmerman qtd->urb->actual_length; 715197ba5f4SPaul Zimmerman chan->xfer_len = qtd->urb->length - 716197ba5f4SPaul Zimmerman qtd->urb->actual_length; 717197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, "buf=%08lx len=%d\n", 718197ba5f4SPaul Zimmerman (unsigned long)chan->xfer_dma, chan->xfer_len); 719197ba5f4SPaul Zimmerman } 720197ba5f4SPaul Zimmerman 721197ba5f4SPaul Zimmerman qtd->n_desc = 0; 722197ba5f4SPaul Zimmerman do { 723197ba5f4SPaul Zimmerman if (n_desc > 1) { 724197ba5f4SPaul Zimmerman qh->desc_list[n_desc - 1].status |= HOST_DMA_A; 725197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, 726197ba5f4SPaul Zimmerman "set A bit in desc %d (%p)\n", 727197ba5f4SPaul Zimmerman n_desc - 1, 728197ba5f4SPaul Zimmerman &qh->desc_list[n_desc - 1]); 729197ba5f4SPaul Zimmerman } 730197ba5f4SPaul Zimmerman dwc2_fill_host_dma_desc(hsotg, chan, qtd, qh, n_desc); 731197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, 732197ba5f4SPaul Zimmerman "desc %d (%p) buf=%08x status=%08x\n", 733197ba5f4SPaul Zimmerman n_desc, &qh->desc_list[n_desc], 734197ba5f4SPaul Zimmerman qh->desc_list[n_desc].buf, 735197ba5f4SPaul Zimmerman qh->desc_list[n_desc].status); 736197ba5f4SPaul Zimmerman qtd->n_desc++; 737197ba5f4SPaul Zimmerman n_desc++; 738197ba5f4SPaul Zimmerman } while (chan->xfer_len > 0 && 739197ba5f4SPaul Zimmerman n_desc != MAX_DMA_DESC_NUM_GENERIC); 740197ba5f4SPaul Zimmerman 741197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, "n_desc=%d\n", n_desc); 742197ba5f4SPaul Zimmerman qtd->in_process = 1; 743197ba5f4SPaul Zimmerman if (qh->ep_type == USB_ENDPOINT_XFER_CONTROL) 744197ba5f4SPaul Zimmerman break; 745197ba5f4SPaul Zimmerman if (n_desc == MAX_DMA_DESC_NUM_GENERIC) 746197ba5f4SPaul Zimmerman break; 747197ba5f4SPaul Zimmerman } 748197ba5f4SPaul Zimmerman 749197ba5f4SPaul Zimmerman if (n_desc) { 750197ba5f4SPaul Zimmerman qh->desc_list[n_desc - 1].status |= 751197ba5f4SPaul Zimmerman HOST_DMA_IOC | HOST_DMA_EOL | HOST_DMA_A; 752197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, "set IOC/EOL/A bits in desc %d (%p)\n", 753197ba5f4SPaul Zimmerman n_desc - 1, &qh->desc_list[n_desc - 1]); 754197ba5f4SPaul Zimmerman if (n_desc > 1) { 755197ba5f4SPaul Zimmerman qh->desc_list[0].status |= HOST_DMA_A; 756197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, "set A bit in desc 0 (%p)\n", 757197ba5f4SPaul Zimmerman &qh->desc_list[0]); 758197ba5f4SPaul Zimmerman } 759197ba5f4SPaul Zimmerman chan->ntd = n_desc; 760197ba5f4SPaul Zimmerman } 761197ba5f4SPaul Zimmerman } 762197ba5f4SPaul Zimmerman 763197ba5f4SPaul Zimmerman /** 764197ba5f4SPaul Zimmerman * dwc2_hcd_start_xfer_ddma() - Starts a transfer in Descriptor DMA mode 765197ba5f4SPaul Zimmerman * 766197ba5f4SPaul Zimmerman * @hsotg: The HCD state structure for the DWC OTG controller 767197ba5f4SPaul Zimmerman * @qh: The QH to init 768197ba5f4SPaul Zimmerman * 769197ba5f4SPaul Zimmerman * Return: 0 if successful, negative error code otherwise 770197ba5f4SPaul Zimmerman * 771197ba5f4SPaul Zimmerman * For Control and Bulk endpoints, initializes descriptor list and starts the 772197ba5f4SPaul Zimmerman * transfer. For Interrupt and Isochronous endpoints, initializes descriptor 773197ba5f4SPaul Zimmerman * list then updates FrameList, marking appropriate entries as active. 774197ba5f4SPaul Zimmerman * 775197ba5f4SPaul Zimmerman * For Isochronous endpoints the starting descriptor index is calculated based 776197ba5f4SPaul Zimmerman * on the scheduled frame, but only on the first transfer descriptor within a 777197ba5f4SPaul Zimmerman * session. Then the transfer is started via enabling the channel. 778197ba5f4SPaul Zimmerman * 779197ba5f4SPaul Zimmerman * For Isochronous endpoints the channel is not halted on XferComplete 780197ba5f4SPaul Zimmerman * interrupt so remains assigned to the endpoint(QH) until session is done. 781197ba5f4SPaul Zimmerman */ 782197ba5f4SPaul Zimmerman void dwc2_hcd_start_xfer_ddma(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh) 783197ba5f4SPaul Zimmerman { 784197ba5f4SPaul Zimmerman /* Channel is already assigned */ 785197ba5f4SPaul Zimmerman struct dwc2_host_chan *chan = qh->channel; 786197ba5f4SPaul Zimmerman u16 skip_frames = 0; 787197ba5f4SPaul Zimmerman 788197ba5f4SPaul Zimmerman switch (chan->ep_type) { 789197ba5f4SPaul Zimmerman case USB_ENDPOINT_XFER_CONTROL: 790197ba5f4SPaul Zimmerman case USB_ENDPOINT_XFER_BULK: 791197ba5f4SPaul Zimmerman dwc2_init_non_isoc_dma_desc(hsotg, qh); 792197ba5f4SPaul Zimmerman dwc2_hc_start_transfer_ddma(hsotg, chan); 793197ba5f4SPaul Zimmerman break; 794197ba5f4SPaul Zimmerman case USB_ENDPOINT_XFER_INT: 795197ba5f4SPaul Zimmerman dwc2_init_non_isoc_dma_desc(hsotg, qh); 796197ba5f4SPaul Zimmerman dwc2_update_frame_list(hsotg, qh, 1); 797197ba5f4SPaul Zimmerman dwc2_hc_start_transfer_ddma(hsotg, chan); 798197ba5f4SPaul Zimmerman break; 799197ba5f4SPaul Zimmerman case USB_ENDPOINT_XFER_ISOC: 800197ba5f4SPaul Zimmerman if (!qh->ntd) 801197ba5f4SPaul Zimmerman skip_frames = dwc2_recalc_initial_desc_idx(hsotg, qh); 802197ba5f4SPaul Zimmerman dwc2_init_isoc_dma_desc(hsotg, qh, skip_frames); 803197ba5f4SPaul Zimmerman 804197ba5f4SPaul Zimmerman if (!chan->xfer_started) { 805197ba5f4SPaul Zimmerman dwc2_update_frame_list(hsotg, qh, 1); 806197ba5f4SPaul Zimmerman 807197ba5f4SPaul Zimmerman /* 808197ba5f4SPaul Zimmerman * Always set to max, instead of actual size. Otherwise 809197ba5f4SPaul Zimmerman * ntd will be changed with channel being enabled. Not 810197ba5f4SPaul Zimmerman * recommended. 811197ba5f4SPaul Zimmerman */ 812197ba5f4SPaul Zimmerman chan->ntd = dwc2_max_desc_num(qh); 813197ba5f4SPaul Zimmerman 814197ba5f4SPaul Zimmerman /* Enable channel only once for ISOC */ 815197ba5f4SPaul Zimmerman dwc2_hc_start_transfer_ddma(hsotg, chan); 816197ba5f4SPaul Zimmerman } 817197ba5f4SPaul Zimmerman 818197ba5f4SPaul Zimmerman break; 819197ba5f4SPaul Zimmerman default: 820197ba5f4SPaul Zimmerman break; 821197ba5f4SPaul Zimmerman } 822197ba5f4SPaul Zimmerman } 823197ba5f4SPaul Zimmerman 824197ba5f4SPaul Zimmerman #define DWC2_CMPL_DONE 1 825197ba5f4SPaul Zimmerman #define DWC2_CMPL_STOP 2 826197ba5f4SPaul Zimmerman 827197ba5f4SPaul Zimmerman static int dwc2_cmpl_host_isoc_dma_desc(struct dwc2_hsotg *hsotg, 828197ba5f4SPaul Zimmerman struct dwc2_host_chan *chan, 829197ba5f4SPaul Zimmerman struct dwc2_qtd *qtd, 830197ba5f4SPaul Zimmerman struct dwc2_qh *qh, u16 idx) 831197ba5f4SPaul Zimmerman { 832197ba5f4SPaul Zimmerman struct dwc2_hcd_dma_desc *dma_desc = &qh->desc_list[idx]; 833197ba5f4SPaul Zimmerman struct dwc2_hcd_iso_packet_desc *frame_desc; 834197ba5f4SPaul Zimmerman u16 remain = 0; 835197ba5f4SPaul Zimmerman int rc = 0; 836197ba5f4SPaul Zimmerman 837197ba5f4SPaul Zimmerman if (!qtd->urb) 838197ba5f4SPaul Zimmerman return -EINVAL; 839197ba5f4SPaul Zimmerman 840197ba5f4SPaul Zimmerman frame_desc = &qtd->urb->iso_descs[qtd->isoc_frame_index_last]; 841197ba5f4SPaul Zimmerman dma_desc->buf = (u32)(qtd->urb->dma + frame_desc->offset); 842197ba5f4SPaul Zimmerman if (chan->ep_is_in) 843197ba5f4SPaul Zimmerman remain = (dma_desc->status & HOST_DMA_ISOC_NBYTES_MASK) >> 844197ba5f4SPaul Zimmerman HOST_DMA_ISOC_NBYTES_SHIFT; 845197ba5f4SPaul Zimmerman 846197ba5f4SPaul Zimmerman if ((dma_desc->status & HOST_DMA_STS_MASK) == HOST_DMA_STS_PKTERR) { 847197ba5f4SPaul Zimmerman /* 848197ba5f4SPaul Zimmerman * XactError, or unable to complete all the transactions 849197ba5f4SPaul Zimmerman * in the scheduled micro-frame/frame, both indicated by 850197ba5f4SPaul Zimmerman * HOST_DMA_STS_PKTERR 851197ba5f4SPaul Zimmerman */ 852197ba5f4SPaul Zimmerman qtd->urb->error_count++; 853197ba5f4SPaul Zimmerman frame_desc->actual_length = qh->n_bytes[idx] - remain; 854197ba5f4SPaul Zimmerman frame_desc->status = -EPROTO; 855197ba5f4SPaul Zimmerman } else { 856197ba5f4SPaul Zimmerman /* Success */ 857197ba5f4SPaul Zimmerman frame_desc->actual_length = qh->n_bytes[idx] - remain; 858197ba5f4SPaul Zimmerman frame_desc->status = 0; 859197ba5f4SPaul Zimmerman } 860197ba5f4SPaul Zimmerman 861197ba5f4SPaul Zimmerman if (++qtd->isoc_frame_index == qtd->urb->packet_count) { 862197ba5f4SPaul Zimmerman /* 863197ba5f4SPaul Zimmerman * urb->status is not used for isoc transfers here. The 864197ba5f4SPaul Zimmerman * individual frame_desc status are used instead. 865197ba5f4SPaul Zimmerman */ 866197ba5f4SPaul Zimmerman dwc2_host_complete(hsotg, qtd, 0); 867197ba5f4SPaul Zimmerman dwc2_hcd_qtd_unlink_and_free(hsotg, qtd, qh); 868197ba5f4SPaul Zimmerman 869197ba5f4SPaul Zimmerman /* 870197ba5f4SPaul Zimmerman * This check is necessary because urb_dequeue can be called 871197ba5f4SPaul Zimmerman * from urb complete callback (sound driver for example). All 872197ba5f4SPaul Zimmerman * pending URBs are dequeued there, so no need for further 873197ba5f4SPaul Zimmerman * processing. 874197ba5f4SPaul Zimmerman */ 875197ba5f4SPaul Zimmerman if (chan->halt_status == DWC2_HC_XFER_URB_DEQUEUE) 876197ba5f4SPaul Zimmerman return -1; 877197ba5f4SPaul Zimmerman rc = DWC2_CMPL_DONE; 878197ba5f4SPaul Zimmerman } 879197ba5f4SPaul Zimmerman 880197ba5f4SPaul Zimmerman qh->ntd--; 881197ba5f4SPaul Zimmerman 882197ba5f4SPaul Zimmerman /* Stop if IOC requested descriptor reached */ 883197ba5f4SPaul Zimmerman if (dma_desc->status & HOST_DMA_IOC) 884197ba5f4SPaul Zimmerman rc = DWC2_CMPL_STOP; 885197ba5f4SPaul Zimmerman 886197ba5f4SPaul Zimmerman return rc; 887197ba5f4SPaul Zimmerman } 888197ba5f4SPaul Zimmerman 889197ba5f4SPaul Zimmerman static void dwc2_complete_isoc_xfer_ddma(struct dwc2_hsotg *hsotg, 890197ba5f4SPaul Zimmerman struct dwc2_host_chan *chan, 891197ba5f4SPaul Zimmerman enum dwc2_halt_status halt_status) 892197ba5f4SPaul Zimmerman { 893197ba5f4SPaul Zimmerman struct dwc2_hcd_iso_packet_desc *frame_desc; 894197ba5f4SPaul Zimmerman struct dwc2_qtd *qtd, *qtd_tmp; 895197ba5f4SPaul Zimmerman struct dwc2_qh *qh; 896197ba5f4SPaul Zimmerman u16 idx; 897197ba5f4SPaul Zimmerman int rc; 898197ba5f4SPaul Zimmerman 899197ba5f4SPaul Zimmerman qh = chan->qh; 900197ba5f4SPaul Zimmerman idx = qh->td_first; 901197ba5f4SPaul Zimmerman 902197ba5f4SPaul Zimmerman if (chan->halt_status == DWC2_HC_XFER_URB_DEQUEUE) { 903197ba5f4SPaul Zimmerman list_for_each_entry(qtd, &qh->qtd_list, qtd_list_entry) 904197ba5f4SPaul Zimmerman qtd->in_process = 0; 905197ba5f4SPaul Zimmerman return; 906197ba5f4SPaul Zimmerman } 907197ba5f4SPaul Zimmerman 908197ba5f4SPaul Zimmerman if (halt_status == DWC2_HC_XFER_AHB_ERR || 909197ba5f4SPaul Zimmerman halt_status == DWC2_HC_XFER_BABBLE_ERR) { 910197ba5f4SPaul Zimmerman /* 911197ba5f4SPaul Zimmerman * Channel is halted in these error cases, considered as serious 912197ba5f4SPaul Zimmerman * issues. 913197ba5f4SPaul Zimmerman * Complete all URBs marking all frames as failed, irrespective 914197ba5f4SPaul Zimmerman * whether some of the descriptors (frames) succeeded or not. 915197ba5f4SPaul Zimmerman * Pass error code to completion routine as well, to update 916197ba5f4SPaul Zimmerman * urb->status, some of class drivers might use it to stop 917197ba5f4SPaul Zimmerman * queing transfer requests. 918197ba5f4SPaul Zimmerman */ 919197ba5f4SPaul Zimmerman int err = halt_status == DWC2_HC_XFER_AHB_ERR ? 920197ba5f4SPaul Zimmerman -EIO : -EOVERFLOW; 921197ba5f4SPaul Zimmerman 922197ba5f4SPaul Zimmerman list_for_each_entry_safe(qtd, qtd_tmp, &qh->qtd_list, 923197ba5f4SPaul Zimmerman qtd_list_entry) { 924197ba5f4SPaul Zimmerman if (qtd->urb) { 925197ba5f4SPaul Zimmerman for (idx = 0; idx < qtd->urb->packet_count; 926197ba5f4SPaul Zimmerman idx++) { 927197ba5f4SPaul Zimmerman frame_desc = &qtd->urb->iso_descs[idx]; 928197ba5f4SPaul Zimmerman frame_desc->status = err; 929197ba5f4SPaul Zimmerman } 930197ba5f4SPaul Zimmerman 931197ba5f4SPaul Zimmerman dwc2_host_complete(hsotg, qtd, err); 932197ba5f4SPaul Zimmerman } 933197ba5f4SPaul Zimmerman 934197ba5f4SPaul Zimmerman dwc2_hcd_qtd_unlink_and_free(hsotg, qtd, qh); 935197ba5f4SPaul Zimmerman } 936197ba5f4SPaul Zimmerman 937197ba5f4SPaul Zimmerman return; 938197ba5f4SPaul Zimmerman } 939197ba5f4SPaul Zimmerman 940197ba5f4SPaul Zimmerman list_for_each_entry_safe(qtd, qtd_tmp, &qh->qtd_list, qtd_list_entry) { 941197ba5f4SPaul Zimmerman if (!qtd->in_process) 942197ba5f4SPaul Zimmerman break; 943*762d3a1aSGregory Herrero 944*762d3a1aSGregory Herrero /* 945*762d3a1aSGregory Herrero * Ensure idx corresponds to descriptor where first urb of this 946*762d3a1aSGregory Herrero * qtd was added. In fact, during isoc desc init, dwc2 may skip 947*762d3a1aSGregory Herrero * an index if current frame number is already over this index. 948*762d3a1aSGregory Herrero */ 949*762d3a1aSGregory Herrero if (idx != qtd->isoc_td_first) { 950*762d3a1aSGregory Herrero dev_vdbg(hsotg->dev, 951*762d3a1aSGregory Herrero "try to complete %d instead of %d\n", 952*762d3a1aSGregory Herrero idx, qtd->isoc_td_first); 953*762d3a1aSGregory Herrero idx = qtd->isoc_td_first; 954*762d3a1aSGregory Herrero } 955*762d3a1aSGregory Herrero 956197ba5f4SPaul Zimmerman do { 957*762d3a1aSGregory Herrero struct dwc2_qtd *qtd_next; 958*762d3a1aSGregory Herrero u16 cur_idx; 959*762d3a1aSGregory Herrero 960197ba5f4SPaul Zimmerman rc = dwc2_cmpl_host_isoc_dma_desc(hsotg, chan, qtd, qh, 961197ba5f4SPaul Zimmerman idx); 962197ba5f4SPaul Zimmerman if (rc < 0) 963197ba5f4SPaul Zimmerman return; 964197ba5f4SPaul Zimmerman idx = dwc2_desclist_idx_inc(idx, qh->interval, 965197ba5f4SPaul Zimmerman chan->speed); 966*762d3a1aSGregory Herrero if (!rc) 967*762d3a1aSGregory Herrero continue; 968*762d3a1aSGregory Herrero 969197ba5f4SPaul Zimmerman if (rc == DWC2_CMPL_DONE) 970197ba5f4SPaul Zimmerman break; 971*762d3a1aSGregory Herrero 972*762d3a1aSGregory Herrero /* rc == DWC2_CMPL_STOP */ 973*762d3a1aSGregory Herrero 974*762d3a1aSGregory Herrero if (qh->interval >= 32) 975*762d3a1aSGregory Herrero goto stop_scan; 976*762d3a1aSGregory Herrero 977*762d3a1aSGregory Herrero qh->td_first = idx; 978*762d3a1aSGregory Herrero cur_idx = dwc2_frame_list_idx(hsotg->frame_number); 979*762d3a1aSGregory Herrero qtd_next = list_first_entry(&qh->qtd_list, 980*762d3a1aSGregory Herrero struct dwc2_qtd, 981*762d3a1aSGregory Herrero qtd_list_entry); 982*762d3a1aSGregory Herrero if (dwc2_frame_idx_num_gt(cur_idx, 983*762d3a1aSGregory Herrero qtd_next->isoc_td_last)) 984*762d3a1aSGregory Herrero break; 985*762d3a1aSGregory Herrero 986*762d3a1aSGregory Herrero goto stop_scan; 987*762d3a1aSGregory Herrero 988197ba5f4SPaul Zimmerman } while (idx != qh->td_first); 989197ba5f4SPaul Zimmerman } 990197ba5f4SPaul Zimmerman 991197ba5f4SPaul Zimmerman stop_scan: 992197ba5f4SPaul Zimmerman qh->td_first = idx; 993197ba5f4SPaul Zimmerman } 994197ba5f4SPaul Zimmerman 995197ba5f4SPaul Zimmerman static int dwc2_update_non_isoc_urb_state_ddma(struct dwc2_hsotg *hsotg, 996197ba5f4SPaul Zimmerman struct dwc2_host_chan *chan, 997197ba5f4SPaul Zimmerman struct dwc2_qtd *qtd, 998197ba5f4SPaul Zimmerman struct dwc2_hcd_dma_desc *dma_desc, 999197ba5f4SPaul Zimmerman enum dwc2_halt_status halt_status, 1000197ba5f4SPaul Zimmerman u32 n_bytes, int *xfer_done) 1001197ba5f4SPaul Zimmerman { 1002197ba5f4SPaul Zimmerman struct dwc2_hcd_urb *urb = qtd->urb; 1003197ba5f4SPaul Zimmerman u16 remain = 0; 1004197ba5f4SPaul Zimmerman 1005197ba5f4SPaul Zimmerman if (chan->ep_is_in) 1006197ba5f4SPaul Zimmerman remain = (dma_desc->status & HOST_DMA_NBYTES_MASK) >> 1007197ba5f4SPaul Zimmerman HOST_DMA_NBYTES_SHIFT; 1008197ba5f4SPaul Zimmerman 1009197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, "remain=%d dwc2_urb=%p\n", remain, urb); 1010197ba5f4SPaul Zimmerman 1011197ba5f4SPaul Zimmerman if (halt_status == DWC2_HC_XFER_AHB_ERR) { 1012197ba5f4SPaul Zimmerman dev_err(hsotg->dev, "EIO\n"); 1013197ba5f4SPaul Zimmerman urb->status = -EIO; 1014197ba5f4SPaul Zimmerman return 1; 1015197ba5f4SPaul Zimmerman } 1016197ba5f4SPaul Zimmerman 1017197ba5f4SPaul Zimmerman if ((dma_desc->status & HOST_DMA_STS_MASK) == HOST_DMA_STS_PKTERR) { 1018197ba5f4SPaul Zimmerman switch (halt_status) { 1019197ba5f4SPaul Zimmerman case DWC2_HC_XFER_STALL: 1020197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, "Stall\n"); 1021197ba5f4SPaul Zimmerman urb->status = -EPIPE; 1022197ba5f4SPaul Zimmerman break; 1023197ba5f4SPaul Zimmerman case DWC2_HC_XFER_BABBLE_ERR: 1024197ba5f4SPaul Zimmerman dev_err(hsotg->dev, "Babble\n"); 1025197ba5f4SPaul Zimmerman urb->status = -EOVERFLOW; 1026197ba5f4SPaul Zimmerman break; 1027197ba5f4SPaul Zimmerman case DWC2_HC_XFER_XACT_ERR: 1028197ba5f4SPaul Zimmerman dev_err(hsotg->dev, "XactErr\n"); 1029197ba5f4SPaul Zimmerman urb->status = -EPROTO; 1030197ba5f4SPaul Zimmerman break; 1031197ba5f4SPaul Zimmerman default: 1032197ba5f4SPaul Zimmerman dev_err(hsotg->dev, 1033197ba5f4SPaul Zimmerman "%s: Unhandled descriptor error status (%d)\n", 1034197ba5f4SPaul Zimmerman __func__, halt_status); 1035197ba5f4SPaul Zimmerman break; 1036197ba5f4SPaul Zimmerman } 1037197ba5f4SPaul Zimmerman return 1; 1038197ba5f4SPaul Zimmerman } 1039197ba5f4SPaul Zimmerman 1040197ba5f4SPaul Zimmerman if (dma_desc->status & HOST_DMA_A) { 1041197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, 1042197ba5f4SPaul Zimmerman "Active descriptor encountered on channel %d\n", 1043197ba5f4SPaul Zimmerman chan->hc_num); 1044197ba5f4SPaul Zimmerman return 0; 1045197ba5f4SPaul Zimmerman } 1046197ba5f4SPaul Zimmerman 1047197ba5f4SPaul Zimmerman if (chan->ep_type == USB_ENDPOINT_XFER_CONTROL) { 1048197ba5f4SPaul Zimmerman if (qtd->control_phase == DWC2_CONTROL_DATA) { 1049197ba5f4SPaul Zimmerman urb->actual_length += n_bytes - remain; 1050197ba5f4SPaul Zimmerman if (remain || urb->actual_length >= urb->length) { 1051197ba5f4SPaul Zimmerman /* 1052197ba5f4SPaul Zimmerman * For Control Data stage do not set urb->status 1053197ba5f4SPaul Zimmerman * to 0, to prevent URB callback. Set it when 1054197ba5f4SPaul Zimmerman * Status phase is done. See below. 1055197ba5f4SPaul Zimmerman */ 1056197ba5f4SPaul Zimmerman *xfer_done = 1; 1057197ba5f4SPaul Zimmerman } 1058197ba5f4SPaul Zimmerman } else if (qtd->control_phase == DWC2_CONTROL_STATUS) { 1059197ba5f4SPaul Zimmerman urb->status = 0; 1060197ba5f4SPaul Zimmerman *xfer_done = 1; 1061197ba5f4SPaul Zimmerman } 1062197ba5f4SPaul Zimmerman /* No handling for SETUP stage */ 1063197ba5f4SPaul Zimmerman } else { 1064197ba5f4SPaul Zimmerman /* BULK and INTR */ 1065197ba5f4SPaul Zimmerman urb->actual_length += n_bytes - remain; 1066197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, "length=%d actual=%d\n", urb->length, 1067197ba5f4SPaul Zimmerman urb->actual_length); 1068197ba5f4SPaul Zimmerman if (remain || urb->actual_length >= urb->length) { 1069197ba5f4SPaul Zimmerman urb->status = 0; 1070197ba5f4SPaul Zimmerman *xfer_done = 1; 1071197ba5f4SPaul Zimmerman } 1072197ba5f4SPaul Zimmerman } 1073197ba5f4SPaul Zimmerman 1074197ba5f4SPaul Zimmerman return 0; 1075197ba5f4SPaul Zimmerman } 1076197ba5f4SPaul Zimmerman 1077197ba5f4SPaul Zimmerman static int dwc2_process_non_isoc_desc(struct dwc2_hsotg *hsotg, 1078197ba5f4SPaul Zimmerman struct dwc2_host_chan *chan, 1079197ba5f4SPaul Zimmerman int chnum, struct dwc2_qtd *qtd, 1080197ba5f4SPaul Zimmerman int desc_num, 1081197ba5f4SPaul Zimmerman enum dwc2_halt_status halt_status, 1082197ba5f4SPaul Zimmerman int *xfer_done) 1083197ba5f4SPaul Zimmerman { 1084197ba5f4SPaul Zimmerman struct dwc2_qh *qh = chan->qh; 1085197ba5f4SPaul Zimmerman struct dwc2_hcd_urb *urb = qtd->urb; 1086197ba5f4SPaul Zimmerman struct dwc2_hcd_dma_desc *dma_desc; 1087197ba5f4SPaul Zimmerman u32 n_bytes; 1088197ba5f4SPaul Zimmerman int failed; 1089197ba5f4SPaul Zimmerman 1090197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, "%s()\n", __func__); 1091197ba5f4SPaul Zimmerman 1092197ba5f4SPaul Zimmerman if (!urb) 1093197ba5f4SPaul Zimmerman return -EINVAL; 1094197ba5f4SPaul Zimmerman 1095197ba5f4SPaul Zimmerman dma_desc = &qh->desc_list[desc_num]; 1096197ba5f4SPaul Zimmerman n_bytes = qh->n_bytes[desc_num]; 1097197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, 1098197ba5f4SPaul Zimmerman "qtd=%p dwc2_urb=%p desc_num=%d desc=%p n_bytes=%d\n", 1099197ba5f4SPaul Zimmerman qtd, urb, desc_num, dma_desc, n_bytes); 1100197ba5f4SPaul Zimmerman failed = dwc2_update_non_isoc_urb_state_ddma(hsotg, chan, qtd, dma_desc, 1101197ba5f4SPaul Zimmerman halt_status, n_bytes, 1102197ba5f4SPaul Zimmerman xfer_done); 110326a19ea6SGregory Herrero if (*xfer_done && urb->status != -EINPROGRESS) 110426a19ea6SGregory Herrero failed = 1; 110526a19ea6SGregory Herrero 110626a19ea6SGregory Herrero if (failed) { 1107197ba5f4SPaul Zimmerman dwc2_host_complete(hsotg, qtd, urb->status); 1108197ba5f4SPaul Zimmerman dwc2_hcd_qtd_unlink_and_free(hsotg, qtd, qh); 1109197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, "failed=%1x xfer_done=%1x status=%08x\n", 1110197ba5f4SPaul Zimmerman failed, *xfer_done, urb->status); 1111197ba5f4SPaul Zimmerman return failed; 1112197ba5f4SPaul Zimmerman } 1113197ba5f4SPaul Zimmerman 1114197ba5f4SPaul Zimmerman if (qh->ep_type == USB_ENDPOINT_XFER_CONTROL) { 1115197ba5f4SPaul Zimmerman switch (qtd->control_phase) { 1116197ba5f4SPaul Zimmerman case DWC2_CONTROL_SETUP: 1117197ba5f4SPaul Zimmerman if (urb->length > 0) 1118197ba5f4SPaul Zimmerman qtd->control_phase = DWC2_CONTROL_DATA; 1119197ba5f4SPaul Zimmerman else 1120197ba5f4SPaul Zimmerman qtd->control_phase = DWC2_CONTROL_STATUS; 1121197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, 1122197ba5f4SPaul Zimmerman " Control setup transaction done\n"); 1123197ba5f4SPaul Zimmerman break; 1124197ba5f4SPaul Zimmerman case DWC2_CONTROL_DATA: 1125197ba5f4SPaul Zimmerman if (*xfer_done) { 1126197ba5f4SPaul Zimmerman qtd->control_phase = DWC2_CONTROL_STATUS; 1127197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, 1128197ba5f4SPaul Zimmerman " Control data transfer done\n"); 1129197ba5f4SPaul Zimmerman } else if (desc_num + 1 == qtd->n_desc) { 1130197ba5f4SPaul Zimmerman /* 1131197ba5f4SPaul Zimmerman * Last descriptor for Control data stage which 1132197ba5f4SPaul Zimmerman * is not completed yet 1133197ba5f4SPaul Zimmerman */ 1134197ba5f4SPaul Zimmerman dwc2_hcd_save_data_toggle(hsotg, chan, chnum, 1135197ba5f4SPaul Zimmerman qtd); 1136197ba5f4SPaul Zimmerman } 1137197ba5f4SPaul Zimmerman break; 1138197ba5f4SPaul Zimmerman default: 1139197ba5f4SPaul Zimmerman break; 1140197ba5f4SPaul Zimmerman } 1141197ba5f4SPaul Zimmerman } 1142197ba5f4SPaul Zimmerman 1143197ba5f4SPaul Zimmerman return 0; 1144197ba5f4SPaul Zimmerman } 1145197ba5f4SPaul Zimmerman 1146197ba5f4SPaul Zimmerman static void dwc2_complete_non_isoc_xfer_ddma(struct dwc2_hsotg *hsotg, 1147197ba5f4SPaul Zimmerman struct dwc2_host_chan *chan, 1148197ba5f4SPaul Zimmerman int chnum, 1149197ba5f4SPaul Zimmerman enum dwc2_halt_status halt_status) 1150197ba5f4SPaul Zimmerman { 1151197ba5f4SPaul Zimmerman struct list_head *qtd_item, *qtd_tmp; 1152197ba5f4SPaul Zimmerman struct dwc2_qh *qh = chan->qh; 1153197ba5f4SPaul Zimmerman struct dwc2_qtd *qtd = NULL; 1154197ba5f4SPaul Zimmerman int xfer_done; 1155197ba5f4SPaul Zimmerman int desc_num = 0; 1156197ba5f4SPaul Zimmerman 1157197ba5f4SPaul Zimmerman if (chan->halt_status == DWC2_HC_XFER_URB_DEQUEUE) { 1158197ba5f4SPaul Zimmerman list_for_each_entry(qtd, &qh->qtd_list, qtd_list_entry) 1159197ba5f4SPaul Zimmerman qtd->in_process = 0; 1160197ba5f4SPaul Zimmerman return; 1161197ba5f4SPaul Zimmerman } 1162197ba5f4SPaul Zimmerman 1163197ba5f4SPaul Zimmerman list_for_each_safe(qtd_item, qtd_tmp, &qh->qtd_list) { 1164197ba5f4SPaul Zimmerman int i; 1165197ba5f4SPaul Zimmerman 1166197ba5f4SPaul Zimmerman qtd = list_entry(qtd_item, struct dwc2_qtd, qtd_list_entry); 1167197ba5f4SPaul Zimmerman xfer_done = 0; 1168197ba5f4SPaul Zimmerman 1169197ba5f4SPaul Zimmerman for (i = 0; i < qtd->n_desc; i++) { 1170197ba5f4SPaul Zimmerman if (dwc2_process_non_isoc_desc(hsotg, chan, chnum, qtd, 1171197ba5f4SPaul Zimmerman desc_num, halt_status, 1172197ba5f4SPaul Zimmerman &xfer_done)) { 1173197ba5f4SPaul Zimmerman qtd = NULL; 1174197ba5f4SPaul Zimmerman break; 1175197ba5f4SPaul Zimmerman } 1176197ba5f4SPaul Zimmerman desc_num++; 1177197ba5f4SPaul Zimmerman } 1178197ba5f4SPaul Zimmerman } 1179197ba5f4SPaul Zimmerman 1180197ba5f4SPaul Zimmerman if (qh->ep_type != USB_ENDPOINT_XFER_CONTROL) { 1181197ba5f4SPaul Zimmerman /* 1182197ba5f4SPaul Zimmerman * Resetting the data toggle for bulk and interrupt endpoints 1183197ba5f4SPaul Zimmerman * in case of stall. See handle_hc_stall_intr(). 1184197ba5f4SPaul Zimmerman */ 1185197ba5f4SPaul Zimmerman if (halt_status == DWC2_HC_XFER_STALL) 1186197ba5f4SPaul Zimmerman qh->data_toggle = DWC2_HC_PID_DATA0; 1187197ba5f4SPaul Zimmerman else if (qtd) 1188197ba5f4SPaul Zimmerman dwc2_hcd_save_data_toggle(hsotg, chan, chnum, qtd); 1189197ba5f4SPaul Zimmerman } 1190197ba5f4SPaul Zimmerman 1191197ba5f4SPaul Zimmerman if (halt_status == DWC2_HC_XFER_COMPLETE) { 1192197ba5f4SPaul Zimmerman if (chan->hcint & HCINTMSK_NYET) { 1193197ba5f4SPaul Zimmerman /* 1194197ba5f4SPaul Zimmerman * Got a NYET on the last transaction of the transfer. 1195197ba5f4SPaul Zimmerman * It means that the endpoint should be in the PING 1196197ba5f4SPaul Zimmerman * state at the beginning of the next transfer. 1197197ba5f4SPaul Zimmerman */ 1198197ba5f4SPaul Zimmerman qh->ping_state = 1; 1199197ba5f4SPaul Zimmerman } 1200197ba5f4SPaul Zimmerman } 1201197ba5f4SPaul Zimmerman } 1202197ba5f4SPaul Zimmerman 1203197ba5f4SPaul Zimmerman /** 1204197ba5f4SPaul Zimmerman * dwc2_hcd_complete_xfer_ddma() - Scans the descriptor list, updates URB's 1205197ba5f4SPaul Zimmerman * status and calls completion routine for the URB if it's done. Called from 1206197ba5f4SPaul Zimmerman * interrupt handlers. 1207197ba5f4SPaul Zimmerman * 1208197ba5f4SPaul Zimmerman * @hsotg: The HCD state structure for the DWC OTG controller 1209197ba5f4SPaul Zimmerman * @chan: Host channel the transfer is completed on 1210197ba5f4SPaul Zimmerman * @chnum: Index of Host channel registers 1211197ba5f4SPaul Zimmerman * @halt_status: Reason the channel is being halted or just XferComplete 1212197ba5f4SPaul Zimmerman * for isochronous transfers 1213197ba5f4SPaul Zimmerman * 1214197ba5f4SPaul Zimmerman * Releases the channel to be used by other transfers. 1215197ba5f4SPaul Zimmerman * In case of Isochronous endpoint the channel is not halted until the end of 1216197ba5f4SPaul Zimmerman * the session, i.e. QTD list is empty. 1217197ba5f4SPaul Zimmerman * If periodic channel released the FrameList is updated accordingly. 1218197ba5f4SPaul Zimmerman * Calls transaction selection routines to activate pending transfers. 1219197ba5f4SPaul Zimmerman */ 1220197ba5f4SPaul Zimmerman void dwc2_hcd_complete_xfer_ddma(struct dwc2_hsotg *hsotg, 1221197ba5f4SPaul Zimmerman struct dwc2_host_chan *chan, int chnum, 1222197ba5f4SPaul Zimmerman enum dwc2_halt_status halt_status) 1223197ba5f4SPaul Zimmerman { 1224197ba5f4SPaul Zimmerman struct dwc2_qh *qh = chan->qh; 1225197ba5f4SPaul Zimmerman int continue_isoc_xfer = 0; 1226197ba5f4SPaul Zimmerman enum dwc2_transaction_type tr_type; 1227197ba5f4SPaul Zimmerman 1228197ba5f4SPaul Zimmerman if (chan->ep_type == USB_ENDPOINT_XFER_ISOC) { 1229197ba5f4SPaul Zimmerman dwc2_complete_isoc_xfer_ddma(hsotg, chan, halt_status); 1230197ba5f4SPaul Zimmerman 1231197ba5f4SPaul Zimmerman /* Release the channel if halted or session completed */ 1232197ba5f4SPaul Zimmerman if (halt_status != DWC2_HC_XFER_COMPLETE || 1233197ba5f4SPaul Zimmerman list_empty(&qh->qtd_list)) { 1234c503b381SGregory Herrero struct dwc2_qtd *qtd, *qtd_tmp; 1235c503b381SGregory Herrero 1236c503b381SGregory Herrero /* 1237c503b381SGregory Herrero * Kill all remainings QTDs since channel has been 1238c503b381SGregory Herrero * halted. 1239c503b381SGregory Herrero */ 1240c503b381SGregory Herrero list_for_each_entry_safe(qtd, qtd_tmp, 1241c503b381SGregory Herrero &qh->qtd_list, 1242c503b381SGregory Herrero qtd_list_entry) { 1243c503b381SGregory Herrero dwc2_host_complete(hsotg, qtd, 1244c503b381SGregory Herrero -ECONNRESET); 1245c503b381SGregory Herrero dwc2_hcd_qtd_unlink_and_free(hsotg, 1246c503b381SGregory Herrero qtd, qh); 1247c503b381SGregory Herrero } 1248c503b381SGregory Herrero 1249197ba5f4SPaul Zimmerman /* Halt the channel if session completed */ 1250197ba5f4SPaul Zimmerman if (halt_status == DWC2_HC_XFER_COMPLETE) 1251197ba5f4SPaul Zimmerman dwc2_hc_halt(hsotg, chan, halt_status); 1252197ba5f4SPaul Zimmerman dwc2_release_channel_ddma(hsotg, qh); 1253197ba5f4SPaul Zimmerman dwc2_hcd_qh_unlink(hsotg, qh); 1254197ba5f4SPaul Zimmerman } else { 1255197ba5f4SPaul Zimmerman /* Keep in assigned schedule to continue transfer */ 1256197ba5f4SPaul Zimmerman list_move(&qh->qh_list_entry, 1257197ba5f4SPaul Zimmerman &hsotg->periodic_sched_assigned); 1258c503b381SGregory Herrero /* 1259c503b381SGregory Herrero * If channel has been halted during giveback of urb 1260c503b381SGregory Herrero * then prevent any new scheduling. 1261c503b381SGregory Herrero */ 1262c503b381SGregory Herrero if (!chan->halt_status) 1263197ba5f4SPaul Zimmerman continue_isoc_xfer = 1; 1264197ba5f4SPaul Zimmerman } 1265197ba5f4SPaul Zimmerman /* 1266197ba5f4SPaul Zimmerman * Todo: Consider the case when period exceeds FrameList size. 1267197ba5f4SPaul Zimmerman * Frame Rollover interrupt should be used. 1268197ba5f4SPaul Zimmerman */ 1269197ba5f4SPaul Zimmerman } else { 1270197ba5f4SPaul Zimmerman /* 1271197ba5f4SPaul Zimmerman * Scan descriptor list to complete the URB(s), then release 1272197ba5f4SPaul Zimmerman * the channel 1273197ba5f4SPaul Zimmerman */ 1274197ba5f4SPaul Zimmerman dwc2_complete_non_isoc_xfer_ddma(hsotg, chan, chnum, 1275197ba5f4SPaul Zimmerman halt_status); 1276197ba5f4SPaul Zimmerman dwc2_release_channel_ddma(hsotg, qh); 1277197ba5f4SPaul Zimmerman dwc2_hcd_qh_unlink(hsotg, qh); 1278197ba5f4SPaul Zimmerman 1279197ba5f4SPaul Zimmerman if (!list_empty(&qh->qtd_list)) { 1280197ba5f4SPaul Zimmerman /* 1281197ba5f4SPaul Zimmerman * Add back to inactive non-periodic schedule on normal 1282197ba5f4SPaul Zimmerman * completion 1283197ba5f4SPaul Zimmerman */ 1284197ba5f4SPaul Zimmerman dwc2_hcd_qh_add(hsotg, qh); 1285197ba5f4SPaul Zimmerman } 1286197ba5f4SPaul Zimmerman } 1287197ba5f4SPaul Zimmerman 1288197ba5f4SPaul Zimmerman tr_type = dwc2_hcd_select_transactions(hsotg); 1289197ba5f4SPaul Zimmerman if (tr_type != DWC2_TRANSACTION_NONE || continue_isoc_xfer) { 1290197ba5f4SPaul Zimmerman if (continue_isoc_xfer) { 1291197ba5f4SPaul Zimmerman if (tr_type == DWC2_TRANSACTION_NONE) 1292197ba5f4SPaul Zimmerman tr_type = DWC2_TRANSACTION_PERIODIC; 1293197ba5f4SPaul Zimmerman else if (tr_type == DWC2_TRANSACTION_NON_PERIODIC) 1294197ba5f4SPaul Zimmerman tr_type = DWC2_TRANSACTION_ALL; 1295197ba5f4SPaul Zimmerman } 1296197ba5f4SPaul Zimmerman dwc2_hcd_queue_transactions(hsotg, tr_type); 1297197ba5f4SPaul Zimmerman } 1298197ba5f4SPaul Zimmerman } 1299