xref: /openbmc/linux/drivers/ufs/host/ufs-renesas.c (revision 278002edb19bce2c628fafb0af936e77000f3a5b)
1d6952028SYoshihiro Shimoda // SPDX-License-Identifier: GPL-2.0 OR MIT
2d6952028SYoshihiro Shimoda /*
3d6952028SYoshihiro Shimoda  * Renesas UFS host controller driver
4d6952028SYoshihiro Shimoda  *
5d6952028SYoshihiro Shimoda  * Copyright (C) 2022 Renesas Electronics Corporation
6d6952028SYoshihiro Shimoda  */
7d6952028SYoshihiro Shimoda 
8d6952028SYoshihiro Shimoda #include <linux/clk.h>
9d6952028SYoshihiro Shimoda #include <linux/delay.h>
10*6ff9768aSBart Van Assche #include <linux/dma-mapping.h>
11d6952028SYoshihiro Shimoda #include <linux/err.h>
12d6952028SYoshihiro Shimoda #include <linux/iopoll.h>
13d6952028SYoshihiro Shimoda #include <linux/kernel.h>
14d6952028SYoshihiro Shimoda #include <linux/module.h>
15d6952028SYoshihiro Shimoda #include <linux/of.h>
16c2ab6660SRob Herring #include <linux/platform_device.h>
17d6952028SYoshihiro Shimoda #include <linux/pm_runtime.h>
18d6952028SYoshihiro Shimoda #include <ufs/ufshcd.h>
19d6952028SYoshihiro Shimoda 
20d6952028SYoshihiro Shimoda #include "ufshcd-pltfrm.h"
21d6952028SYoshihiro Shimoda 
22d6952028SYoshihiro Shimoda struct ufs_renesas_priv {
23d6952028SYoshihiro Shimoda 	bool initialized;	/* The hardware needs initialization once */
24d6952028SYoshihiro Shimoda };
25d6952028SYoshihiro Shimoda 
26d6952028SYoshihiro Shimoda enum {
27d6952028SYoshihiro Shimoda 	SET_PHY_INDEX_LO = 0,
28d6952028SYoshihiro Shimoda 	SET_PHY_INDEX_HI,
29d6952028SYoshihiro Shimoda 	TIMER_INDEX,
30d6952028SYoshihiro Shimoda 	MAX_INDEX
31d6952028SYoshihiro Shimoda };
32d6952028SYoshihiro Shimoda 
33d6952028SYoshihiro Shimoda enum ufs_renesas_init_param_mode {
34d6952028SYoshihiro Shimoda 	MODE_RESTORE,
35d6952028SYoshihiro Shimoda 	MODE_SET,
36d6952028SYoshihiro Shimoda 	MODE_SAVE,
37d6952028SYoshihiro Shimoda 	MODE_POLL,
38d6952028SYoshihiro Shimoda 	MODE_WAIT,
39d6952028SYoshihiro Shimoda 	MODE_WRITE,
40d6952028SYoshihiro Shimoda };
41d6952028SYoshihiro Shimoda 
42d6952028SYoshihiro Shimoda #define PARAM_RESTORE(_reg, _index) \
43d6952028SYoshihiro Shimoda 		{ .mode = MODE_RESTORE, .reg = _reg, .index = _index }
44d6952028SYoshihiro Shimoda #define PARAM_SET(_index, _set) \
45d6952028SYoshihiro Shimoda 		{ .mode = MODE_SET, .index = _index, .u.set = _set }
46d6952028SYoshihiro Shimoda #define PARAM_SAVE(_reg, _mask, _index) \
47d6952028SYoshihiro Shimoda 		{ .mode = MODE_SAVE, .reg = _reg, .mask = (u32)(_mask), \
48d6952028SYoshihiro Shimoda 		  .index = _index }
49d6952028SYoshihiro Shimoda #define PARAM_POLL(_reg, _expected, _mask) \
50d6952028SYoshihiro Shimoda 		{ .mode = MODE_POLL, .reg = _reg, .u.expected = _expected, \
51d6952028SYoshihiro Shimoda 		  .mask = (u32)(_mask) }
52d6952028SYoshihiro Shimoda #define PARAM_WAIT(_delay_us) \
53d6952028SYoshihiro Shimoda 		{ .mode = MODE_WAIT, .u.delay_us = _delay_us }
54d6952028SYoshihiro Shimoda 
55d6952028SYoshihiro Shimoda #define PARAM_WRITE(_reg, _val) \
56d6952028SYoshihiro Shimoda 		{ .mode = MODE_WRITE, .reg = _reg, .u.val = _val }
57d6952028SYoshihiro Shimoda 
58d6952028SYoshihiro Shimoda #define PARAM_WRITE_D0_D4(_d0, _d4) \
59d6952028SYoshihiro Shimoda 		PARAM_WRITE(0xd0, _d0),	PARAM_WRITE(0xd4, _d4)
60d6952028SYoshihiro Shimoda 
61d6952028SYoshihiro Shimoda #define PARAM_WRITE_800_80C_POLL(_addr, _data_800)		\
62d6952028SYoshihiro Shimoda 		PARAM_WRITE_D0_D4(0x0000080c, 0x00000100),	\
63d6952028SYoshihiro Shimoda 		PARAM_WRITE_D0_D4(0x00000800, ((_data_800) << 16) | BIT(8) | (_addr)), \
64d6952028SYoshihiro Shimoda 		PARAM_WRITE(0xd0, 0x0000080c),			\
65d6952028SYoshihiro Shimoda 		PARAM_POLL(0xd4, BIT(8), BIT(8))
66d6952028SYoshihiro Shimoda 
67d6952028SYoshihiro Shimoda #define PARAM_RESTORE_800_80C_POLL(_index)			\
68d6952028SYoshihiro Shimoda 		PARAM_WRITE_D0_D4(0x0000080c, 0x00000100),	\
69d6952028SYoshihiro Shimoda 		PARAM_WRITE(0xd0, 0x00000800),			\
70d6952028SYoshihiro Shimoda 		PARAM_RESTORE(0xd4, _index),			\
71d6952028SYoshihiro Shimoda 		PARAM_WRITE(0xd0, 0x0000080c),			\
72d6952028SYoshihiro Shimoda 		PARAM_POLL(0xd4, BIT(8), BIT(8))
73d6952028SYoshihiro Shimoda 
74d6952028SYoshihiro Shimoda #define PARAM_WRITE_804_80C_POLL(_addr, _data_804)		\
75d6952028SYoshihiro Shimoda 		PARAM_WRITE_D0_D4(0x0000080c, 0x00000100),	\
76d6952028SYoshihiro Shimoda 		PARAM_WRITE_D0_D4(0x00000804, ((_data_804) << 16) | BIT(8) | (_addr)), \
77d6952028SYoshihiro Shimoda 		PARAM_WRITE(0xd0, 0x0000080c),			\
78d6952028SYoshihiro Shimoda 		PARAM_POLL(0xd4, BIT(8), BIT(8))
79d6952028SYoshihiro Shimoda 
80d6952028SYoshihiro Shimoda #define PARAM_WRITE_828_82C_POLL(_data_828)			\
81d6952028SYoshihiro Shimoda 		PARAM_WRITE_D0_D4(0x0000082c, 0x0f000000),	\
82d6952028SYoshihiro Shimoda 		PARAM_WRITE_D0_D4(0x00000828, _data_828),	\
83d6952028SYoshihiro Shimoda 		PARAM_WRITE(0xd0, 0x0000082c),			\
84d6952028SYoshihiro Shimoda 		PARAM_POLL(0xd4, _data_828, _data_828)
85d6952028SYoshihiro Shimoda 
86d6952028SYoshihiro Shimoda #define PARAM_WRITE_PHY(_addr16, _data16)			\
87d6952028SYoshihiro Shimoda 		PARAM_WRITE(0xf0, 1),				\
88d6952028SYoshihiro Shimoda 		PARAM_WRITE_800_80C_POLL(0x16, (_addr16) & 0xff), \
89d6952028SYoshihiro Shimoda 		PARAM_WRITE_800_80C_POLL(0x17, ((_addr16) >> 8) & 0xff), \
90d6952028SYoshihiro Shimoda 		PARAM_WRITE_800_80C_POLL(0x18, (_data16) & 0xff), \
91d6952028SYoshihiro Shimoda 		PARAM_WRITE_800_80C_POLL(0x19, ((_data16) >> 8) & 0xff), \
92d6952028SYoshihiro Shimoda 		PARAM_WRITE_800_80C_POLL(0x1c, 0x01),		\
93d6952028SYoshihiro Shimoda 		PARAM_WRITE_828_82C_POLL(0x0f000000),		\
94d6952028SYoshihiro Shimoda 		PARAM_WRITE(0xf0, 0)
95d6952028SYoshihiro Shimoda 
96d6952028SYoshihiro Shimoda #define PARAM_SET_PHY(_addr16, _data16)				\
97d6952028SYoshihiro Shimoda 		PARAM_WRITE(0xf0, 1),				\
98d6952028SYoshihiro Shimoda 		PARAM_WRITE_800_80C_POLL(0x16, (_addr16) & 0xff), \
99d6952028SYoshihiro Shimoda 		PARAM_WRITE_800_80C_POLL(0x17, ((_addr16) >> 8) & 0xff), \
100d6952028SYoshihiro Shimoda 		PARAM_WRITE_800_80C_POLL(0x1c, 0x01),		\
101d6952028SYoshihiro Shimoda 		PARAM_WRITE_828_82C_POLL(0x0f000000),		\
102d6952028SYoshihiro Shimoda 		PARAM_WRITE_804_80C_POLL(0x1a, 0),		\
103d6952028SYoshihiro Shimoda 		PARAM_WRITE(0xd0, 0x00000808),			\
104d6952028SYoshihiro Shimoda 		PARAM_SAVE(0xd4, 0xff, SET_PHY_INDEX_LO),	\
105d6952028SYoshihiro Shimoda 		PARAM_WRITE_804_80C_POLL(0x1b, 0),		\
106d6952028SYoshihiro Shimoda 		PARAM_WRITE(0xd0, 0x00000808),			\
107d6952028SYoshihiro Shimoda 		PARAM_SAVE(0xd4, 0xff, SET_PHY_INDEX_HI),	\
108d6952028SYoshihiro Shimoda 		PARAM_WRITE_828_82C_POLL(0x0f000000),		\
109d6952028SYoshihiro Shimoda 		PARAM_WRITE(0xf0, 0),				\
110d6952028SYoshihiro Shimoda 		PARAM_WRITE(0xf0, 1),				\
111d6952028SYoshihiro Shimoda 		PARAM_WRITE_800_80C_POLL(0x16, (_addr16) & 0xff), \
112d6952028SYoshihiro Shimoda 		PARAM_WRITE_800_80C_POLL(0x17, ((_addr16) >> 8) & 0xff), \
113d6952028SYoshihiro Shimoda 		PARAM_SET(SET_PHY_INDEX_LO, ((_data16 & 0xff) << 16) | BIT(8) | 0x18), \
114d6952028SYoshihiro Shimoda 		PARAM_RESTORE_800_80C_POLL(SET_PHY_INDEX_LO),	\
115d6952028SYoshihiro Shimoda 		PARAM_SET(SET_PHY_INDEX_HI, (((_data16 >> 8) & 0xff) << 16) | BIT(8) | 0x19), \
116d6952028SYoshihiro Shimoda 		PARAM_RESTORE_800_80C_POLL(SET_PHY_INDEX_HI),	\
117d6952028SYoshihiro Shimoda 		PARAM_WRITE_800_80C_POLL(0x1c, 0x01),		\
118d6952028SYoshihiro Shimoda 		PARAM_WRITE_828_82C_POLL(0x0f000000),		\
119d6952028SYoshihiro Shimoda 		PARAM_WRITE(0xf0, 0)
120d6952028SYoshihiro Shimoda 
121d6952028SYoshihiro Shimoda #define PARAM_INDIRECT_WRITE(_gpio, _addr, _data_800)		\
122d6952028SYoshihiro Shimoda 		PARAM_WRITE(0xf0, _gpio),			\
123d6952028SYoshihiro Shimoda 		PARAM_WRITE_800_80C_POLL(_addr, _data_800),	\
124d6952028SYoshihiro Shimoda 		PARAM_WRITE_828_82C_POLL(0x0f000000),		\
125d6952028SYoshihiro Shimoda 		PARAM_WRITE(0xf0, 0)
126d6952028SYoshihiro Shimoda 
127d6952028SYoshihiro Shimoda #define PARAM_INDIRECT_POLL(_gpio, _addr, _expected, _mask)	\
128d6952028SYoshihiro Shimoda 		PARAM_WRITE(0xf0, _gpio),			\
129d6952028SYoshihiro Shimoda 		PARAM_WRITE_800_80C_POLL(_addr, 0),		\
130d6952028SYoshihiro Shimoda 		PARAM_WRITE(0xd0, 0x00000808),			\
131d6952028SYoshihiro Shimoda 		PARAM_POLL(0xd4, _expected, _mask),		\
132d6952028SYoshihiro Shimoda 		PARAM_WRITE(0xf0, 0)
133d6952028SYoshihiro Shimoda 
134d6952028SYoshihiro Shimoda struct ufs_renesas_init_param {
135d6952028SYoshihiro Shimoda 	enum ufs_renesas_init_param_mode mode;
136d6952028SYoshihiro Shimoda 	u32 reg;
137d6952028SYoshihiro Shimoda 	union {
138d6952028SYoshihiro Shimoda 		u32 expected;
139d6952028SYoshihiro Shimoda 		u32 delay_us;
140d6952028SYoshihiro Shimoda 		u32 set;
141d6952028SYoshihiro Shimoda 		u32 val;
142d6952028SYoshihiro Shimoda 	} u;
143d6952028SYoshihiro Shimoda 	u32 mask;
144d6952028SYoshihiro Shimoda 	u32 index;
145d6952028SYoshihiro Shimoda };
146d6952028SYoshihiro Shimoda 
147d6952028SYoshihiro Shimoda /* This setting is for SERIES B */
148d6952028SYoshihiro Shimoda static const struct ufs_renesas_init_param ufs_param[] = {
149d6952028SYoshihiro Shimoda 	PARAM_WRITE(0xc0, 0x49425308),
150d6952028SYoshihiro Shimoda 	PARAM_WRITE_D0_D4(0x00000104, 0x00000002),
151d6952028SYoshihiro Shimoda 	PARAM_WAIT(1),
152d6952028SYoshihiro Shimoda 	PARAM_WRITE_D0_D4(0x00000828, 0x00000200),
153d6952028SYoshihiro Shimoda 	PARAM_WAIT(1),
154d6952028SYoshihiro Shimoda 	PARAM_WRITE_D0_D4(0x00000828, 0x00000000),
155d6952028SYoshihiro Shimoda 	PARAM_WRITE_D0_D4(0x00000104, 0x00000001),
156d6952028SYoshihiro Shimoda 	PARAM_WRITE_D0_D4(0x00000940, 0x00000001),
157d6952028SYoshihiro Shimoda 	PARAM_WAIT(1),
158d6952028SYoshihiro Shimoda 	PARAM_WRITE_D0_D4(0x00000940, 0x00000000),
159d6952028SYoshihiro Shimoda 
160d6952028SYoshihiro Shimoda 	PARAM_WRITE(0xc0, 0x49425308),
161d6952028SYoshihiro Shimoda 	PARAM_WRITE(0xc0, 0x41584901),
162d6952028SYoshihiro Shimoda 
163d6952028SYoshihiro Shimoda 	PARAM_WRITE_D0_D4(0x0000080c, 0x00000100),
164d6952028SYoshihiro Shimoda 	PARAM_WRITE_D0_D4(0x00000804, 0x00000000),
165d6952028SYoshihiro Shimoda 	PARAM_WRITE(0xd0, 0x0000080c),
166d6952028SYoshihiro Shimoda 	PARAM_POLL(0xd4, BIT(8), BIT(8)),
167d6952028SYoshihiro Shimoda 
168d6952028SYoshihiro Shimoda 	PARAM_WRITE(REG_CONTROLLER_ENABLE, 0x00000001),
169d6952028SYoshihiro Shimoda 
170d6952028SYoshihiro Shimoda 	PARAM_WRITE(0xd0, 0x00000804),
171d6952028SYoshihiro Shimoda 	PARAM_POLL(0xd4, BIT(8) | BIT(6) | BIT(0), BIT(8) | BIT(6) | BIT(0)),
172d6952028SYoshihiro Shimoda 
173d6952028SYoshihiro Shimoda 	PARAM_WRITE(0xd0, 0x00000d00),
174d6952028SYoshihiro Shimoda 	PARAM_SAVE(0xd4, 0x0000ffff, TIMER_INDEX),
175d6952028SYoshihiro Shimoda 	PARAM_WRITE(0xd4, 0x00000000),
176d6952028SYoshihiro Shimoda 	PARAM_WRITE_D0_D4(0x0000082c, 0x0f000000),
177d6952028SYoshihiro Shimoda 	PARAM_WRITE_D0_D4(0x00000828, 0x08000000),
178d6952028SYoshihiro Shimoda 	PARAM_WRITE(0xd0, 0x0000082c),
179d6952028SYoshihiro Shimoda 	PARAM_POLL(0xd4, BIT(27), BIT(27)),
180d6952028SYoshihiro Shimoda 	PARAM_WRITE(0xd0, 0x00000d2c),
181d6952028SYoshihiro Shimoda 	PARAM_POLL(0xd4, BIT(0), BIT(0)),
182d6952028SYoshihiro Shimoda 
183d6952028SYoshihiro Shimoda 	/* phy setup */
184d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(1, 0x01, 0x001f),
185d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x5d, 0x0014),
186d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x5e, 0x0014),
187d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x0d, 0x0003),
188d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x0e, 0x0007),
189d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x5f, 0x0003),
190d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x60, 0x0003),
191d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x5b, 0x00a6),
192d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x5c, 0x0003),
193d6952028SYoshihiro Shimoda 
194d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_POLL(7, 0x3c, 0, BIT(7)),
195d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_POLL(7, 0x4c, 0, BIT(4)),
196d6952028SYoshihiro Shimoda 
197d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(1, 0x32, 0x0080),
198d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(1, 0x1f, 0x0001),
199d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(0, 0x2c, 0x0001),
200d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(0, 0x32, 0x0087),
201d6952028SYoshihiro Shimoda 
202d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(1, 0x4d, 0x0061),
203d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(4, 0x9b, 0x0009),
204d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(4, 0xa6, 0x0005),
205d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(4, 0xa5, 0x0058),
206d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(1, 0x39, 0x0027),
207d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(1, 0x47, 0x004c),
208d6952028SYoshihiro Shimoda 
209d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x0d, 0x0002),
210d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x0e, 0x0007),
211d6952028SYoshihiro Shimoda 
212d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x0028, 0x0061),
213d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x4014, 0x0061),
214d6952028SYoshihiro Shimoda 	PARAM_SET_PHY(0x401c, BIT(2)),
215d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x4000, 0x0000),
216d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x4001, 0x0000),
217d6952028SYoshihiro Shimoda 
218d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x10ae, 0x0001),
219d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x10ad, 0x0000),
220d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x10af, 0x0001),
221d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x10b6, 0x0001),
222d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x10ae, 0x0000),
223d6952028SYoshihiro Shimoda 
224d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x10ae, 0x0001),
225d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x10ad, 0x0000),
226d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x10af, 0x0002),
227d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x10b6, 0x0001),
228d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x10ae, 0x0000),
229d6952028SYoshihiro Shimoda 
230d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x10ae, 0x0001),
231d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x10ad, 0x0080),
232d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x10af, 0x0000),
233d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x10b6, 0x0001),
234d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x10ae, 0x0000),
235d6952028SYoshihiro Shimoda 
236d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x10ae, 0x0001),
237d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x10ad, 0x0080),
238d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x10af, 0x001a),
239d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x10b6, 0x0001),
240d6952028SYoshihiro Shimoda 	PARAM_WRITE_PHY(0x10ae, 0x0000),
241d6952028SYoshihiro Shimoda 
242d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x70, 0x0016),
243d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x71, 0x0016),
244d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x72, 0x0014),
245d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x73, 0x0014),
246d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x74, 0x0000),
247d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x75, 0x0000),
248d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x76, 0x0010),
249d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x77, 0x0010),
250d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x78, 0x00ff),
251d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x79, 0x0000),
252d6952028SYoshihiro Shimoda 
253d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x19, 0x0007),
254d6952028SYoshihiro Shimoda 
255d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x1a, 0x0007),
256d6952028SYoshihiro Shimoda 
257d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x24, 0x000c),
258d6952028SYoshihiro Shimoda 
259d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x25, 0x000c),
260d6952028SYoshihiro Shimoda 
261d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x62, 0x0000),
262d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x63, 0x0000),
263d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x5d, 0x0014),
264d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x5e, 0x0017),
265d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x5d, 0x0004),
266d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_WRITE(7, 0x5e, 0x0017),
267d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_POLL(7, 0x55, 0, BIT(6)),
268d6952028SYoshihiro Shimoda 	PARAM_INDIRECT_POLL(7, 0x41, 0, BIT(7)),
269d6952028SYoshihiro Shimoda 	/* end of phy setup */
270d6952028SYoshihiro Shimoda 
271d6952028SYoshihiro Shimoda 	PARAM_WRITE(0xf0, 0),
272d6952028SYoshihiro Shimoda 	PARAM_WRITE(0xd0, 0x00000d00),
273d6952028SYoshihiro Shimoda 	PARAM_RESTORE(0xd4, TIMER_INDEX),
274d6952028SYoshihiro Shimoda };
275d6952028SYoshihiro Shimoda 
ufs_renesas_dbg_register_dump(struct ufs_hba * hba)276d6952028SYoshihiro Shimoda static void ufs_renesas_dbg_register_dump(struct ufs_hba *hba)
277d6952028SYoshihiro Shimoda {
278d6952028SYoshihiro Shimoda 	ufshcd_dump_regs(hba, 0xc0, 0x40, "regs: 0xc0 + ");
279d6952028SYoshihiro Shimoda }
280d6952028SYoshihiro Shimoda 
ufs_renesas_reg_control(struct ufs_hba * hba,const struct ufs_renesas_init_param * p)281d6952028SYoshihiro Shimoda static void ufs_renesas_reg_control(struct ufs_hba *hba,
282d6952028SYoshihiro Shimoda 				    const struct ufs_renesas_init_param *p)
283d6952028SYoshihiro Shimoda {
284d6952028SYoshihiro Shimoda 	static u32 save[MAX_INDEX];
285d6952028SYoshihiro Shimoda 	int ret;
286d6952028SYoshihiro Shimoda 	u32 val;
287d6952028SYoshihiro Shimoda 
288d6952028SYoshihiro Shimoda 	WARN_ON(p->index >= MAX_INDEX);
289d6952028SYoshihiro Shimoda 
290d6952028SYoshihiro Shimoda 	switch (p->mode) {
291d6952028SYoshihiro Shimoda 	case MODE_RESTORE:
292d6952028SYoshihiro Shimoda 		ufshcd_writel(hba, save[p->index], p->reg);
293d6952028SYoshihiro Shimoda 		break;
294d6952028SYoshihiro Shimoda 	case MODE_SET:
295d6952028SYoshihiro Shimoda 		save[p->index] |= p->u.set;
296d6952028SYoshihiro Shimoda 		break;
297d6952028SYoshihiro Shimoda 	case MODE_SAVE:
298d6952028SYoshihiro Shimoda 		save[p->index] = ufshcd_readl(hba, p->reg) & p->mask;
299d6952028SYoshihiro Shimoda 		break;
300d6952028SYoshihiro Shimoda 	case MODE_POLL:
301d6952028SYoshihiro Shimoda 		ret = readl_poll_timeout_atomic(hba->mmio_base + p->reg,
302d6952028SYoshihiro Shimoda 						val,
303d6952028SYoshihiro Shimoda 						(val & p->mask) == p->u.expected,
304d6952028SYoshihiro Shimoda 						10, 1000);
305d6952028SYoshihiro Shimoda 		if (ret)
306d6952028SYoshihiro Shimoda 			dev_err(hba->dev, "%s: poll failed %d (%08x, %08x, %08x)\n",
307d6952028SYoshihiro Shimoda 				__func__, ret, val, p->mask, p->u.expected);
308d6952028SYoshihiro Shimoda 		break;
309d6952028SYoshihiro Shimoda 	case MODE_WAIT:
310d6952028SYoshihiro Shimoda 		if (p->u.delay_us > 1000)
311d6952028SYoshihiro Shimoda 			mdelay(DIV_ROUND_UP(p->u.delay_us, 1000));
312d6952028SYoshihiro Shimoda 		else
313d6952028SYoshihiro Shimoda 			udelay(p->u.delay_us);
314d6952028SYoshihiro Shimoda 		break;
315d6952028SYoshihiro Shimoda 	case MODE_WRITE:
316d6952028SYoshihiro Shimoda 		ufshcd_writel(hba, p->u.val, p->reg);
317d6952028SYoshihiro Shimoda 		break;
318d6952028SYoshihiro Shimoda 	default:
319d6952028SYoshihiro Shimoda 		break;
320d6952028SYoshihiro Shimoda 	}
321d6952028SYoshihiro Shimoda }
322d6952028SYoshihiro Shimoda 
ufs_renesas_pre_init(struct ufs_hba * hba)323d6952028SYoshihiro Shimoda static void ufs_renesas_pre_init(struct ufs_hba *hba)
324d6952028SYoshihiro Shimoda {
325d6952028SYoshihiro Shimoda 	const struct ufs_renesas_init_param *p = ufs_param;
326d6952028SYoshihiro Shimoda 	unsigned int i;
327d6952028SYoshihiro Shimoda 
328d6952028SYoshihiro Shimoda 	for (i = 0; i < ARRAY_SIZE(ufs_param); i++)
329d6952028SYoshihiro Shimoda 		ufs_renesas_reg_control(hba, &p[i]);
330d6952028SYoshihiro Shimoda }
331d6952028SYoshihiro Shimoda 
ufs_renesas_hce_enable_notify(struct ufs_hba * hba,enum ufs_notify_change_status status)332d6952028SYoshihiro Shimoda static int ufs_renesas_hce_enable_notify(struct ufs_hba *hba,
333d6952028SYoshihiro Shimoda 					 enum ufs_notify_change_status status)
334d6952028SYoshihiro Shimoda {
335d6952028SYoshihiro Shimoda 	struct ufs_renesas_priv *priv = ufshcd_get_variant(hba);
336d6952028SYoshihiro Shimoda 
337d6952028SYoshihiro Shimoda 	if (priv->initialized)
338d6952028SYoshihiro Shimoda 		return 0;
339d6952028SYoshihiro Shimoda 
340d6952028SYoshihiro Shimoda 	if (status == PRE_CHANGE)
341d6952028SYoshihiro Shimoda 		ufs_renesas_pre_init(hba);
342d6952028SYoshihiro Shimoda 
343d6952028SYoshihiro Shimoda 	priv->initialized = true;
344d6952028SYoshihiro Shimoda 
345d6952028SYoshihiro Shimoda 	return 0;
346d6952028SYoshihiro Shimoda }
347d6952028SYoshihiro Shimoda 
ufs_renesas_setup_clocks(struct ufs_hba * hba,bool on,enum ufs_notify_change_status status)348d6952028SYoshihiro Shimoda static int ufs_renesas_setup_clocks(struct ufs_hba *hba, bool on,
349d6952028SYoshihiro Shimoda 				    enum ufs_notify_change_status status)
350d6952028SYoshihiro Shimoda {
351d6952028SYoshihiro Shimoda 	if (on && status == PRE_CHANGE)
352d6952028SYoshihiro Shimoda 		pm_runtime_get_sync(hba->dev);
353d6952028SYoshihiro Shimoda 	else if (!on && status == POST_CHANGE)
354d6952028SYoshihiro Shimoda 		pm_runtime_put(hba->dev);
355d6952028SYoshihiro Shimoda 
356d6952028SYoshihiro Shimoda 	return 0;
357d6952028SYoshihiro Shimoda }
358d6952028SYoshihiro Shimoda 
ufs_renesas_init(struct ufs_hba * hba)359d6952028SYoshihiro Shimoda static int ufs_renesas_init(struct ufs_hba *hba)
360d6952028SYoshihiro Shimoda {
361d6952028SYoshihiro Shimoda 	struct ufs_renesas_priv *priv;
362d6952028SYoshihiro Shimoda 
363b6d128f8SYoshihiro Shimoda 	priv = devm_kzalloc(hba->dev, sizeof(*priv), GFP_KERNEL);
364d6952028SYoshihiro Shimoda 	if (!priv)
365d6952028SYoshihiro Shimoda 		return -ENOMEM;
366d6952028SYoshihiro Shimoda 	ufshcd_set_variant(hba, priv);
367d6952028SYoshihiro Shimoda 
368*6ff9768aSBart Van Assche 	hba->quirks |= UFSHCD_QUIRK_HIBERN_FASTAUTO;
369d6952028SYoshihiro Shimoda 
370d6952028SYoshihiro Shimoda 	return 0;
371d6952028SYoshihiro Shimoda }
372d6952028SYoshihiro Shimoda 
ufs_renesas_set_dma_mask(struct ufs_hba * hba)373*6ff9768aSBart Van Assche static int ufs_renesas_set_dma_mask(struct ufs_hba *hba)
374*6ff9768aSBart Van Assche {
375*6ff9768aSBart Van Assche 	return dma_set_mask_and_coherent(hba->dev, DMA_BIT_MASK(32));
376*6ff9768aSBart Van Assche }
377*6ff9768aSBart Van Assche 
378d6952028SYoshihiro Shimoda static const struct ufs_hba_variant_ops ufs_renesas_vops = {
379d6952028SYoshihiro Shimoda 	.name		= "renesas",
380d6952028SYoshihiro Shimoda 	.init		= ufs_renesas_init,
381*6ff9768aSBart Van Assche 	.set_dma_mask	= ufs_renesas_set_dma_mask,
382d6952028SYoshihiro Shimoda 	.setup_clocks	= ufs_renesas_setup_clocks,
383d6952028SYoshihiro Shimoda 	.hce_enable_notify = ufs_renesas_hce_enable_notify,
384d6952028SYoshihiro Shimoda 	.dbg_register_dump = ufs_renesas_dbg_register_dump,
385d6952028SYoshihiro Shimoda };
386d6952028SYoshihiro Shimoda 
387d6952028SYoshihiro Shimoda static const struct of_device_id __maybe_unused ufs_renesas_of_match[] = {
388d6952028SYoshihiro Shimoda 	{ .compatible = "renesas,r8a779f0-ufs" },
389d6952028SYoshihiro Shimoda 	{ /* sentinel */ }
390d6952028SYoshihiro Shimoda };
391d6952028SYoshihiro Shimoda MODULE_DEVICE_TABLE(of, ufs_renesas_of_match);
392d6952028SYoshihiro Shimoda 
ufs_renesas_probe(struct platform_device * pdev)393d6952028SYoshihiro Shimoda static int ufs_renesas_probe(struct platform_device *pdev)
394d6952028SYoshihiro Shimoda {
395d6952028SYoshihiro Shimoda 	return ufshcd_pltfrm_init(pdev, &ufs_renesas_vops);
396d6952028SYoshihiro Shimoda }
397d6952028SYoshihiro Shimoda 
ufs_renesas_remove(struct platform_device * pdev)398d6952028SYoshihiro Shimoda static int ufs_renesas_remove(struct platform_device *pdev)
399d6952028SYoshihiro Shimoda {
400d6952028SYoshihiro Shimoda 	struct ufs_hba *hba = platform_get_drvdata(pdev);
401d6952028SYoshihiro Shimoda 
402d6952028SYoshihiro Shimoda 	ufshcd_remove(hba);
403d6952028SYoshihiro Shimoda 
404d6952028SYoshihiro Shimoda 	return 0;
405d6952028SYoshihiro Shimoda }
406d6952028SYoshihiro Shimoda 
407d6952028SYoshihiro Shimoda static struct platform_driver ufs_renesas_platform = {
408d6952028SYoshihiro Shimoda 	.probe	= ufs_renesas_probe,
409d6952028SYoshihiro Shimoda 	.remove	= ufs_renesas_remove,
410d6952028SYoshihiro Shimoda 	.driver	= {
411d6952028SYoshihiro Shimoda 		.name	= "ufshcd-renesas",
412d6952028SYoshihiro Shimoda 		.of_match_table	= of_match_ptr(ufs_renesas_of_match),
413d6952028SYoshihiro Shimoda 	},
414d6952028SYoshihiro Shimoda };
415d6952028SYoshihiro Shimoda module_platform_driver(ufs_renesas_platform);
416d6952028SYoshihiro Shimoda 
417d6952028SYoshihiro Shimoda MODULE_AUTHOR("Yoshihiro Shimoda <yoshihiro.shimoda.uh@renesas.com>");
418d6952028SYoshihiro Shimoda MODULE_DESCRIPTION("Renesas UFS host controller driver");
419d6952028SYoshihiro Shimoda MODULE_LICENSE("Dual MIT/GPL");
420