1dd11376bSBart Van Assche // SPDX-License-Identifier: GPL-2.0-only
2dd11376bSBart Van Assche /*
3dd11376bSBart Van Assche * Copyright (c) 2013-2016, Linux Foundation. All rights reserved.
4dd11376bSBart Van Assche */
5dd11376bSBart Van Assche
6dd11376bSBart Van Assche #include <linux/acpi.h>
7dd11376bSBart Van Assche #include <linux/time.h>
8dd11376bSBart Van Assche #include <linux/clk.h>
9dd11376bSBart Van Assche #include <linux/delay.h>
1003ce80a1SManivannan Sadhasivam #include <linux/interconnect.h>
11dd11376bSBart Van Assche #include <linux/module.h>
12dd11376bSBart Van Assche #include <linux/of.h>
13dd11376bSBart Van Assche #include <linux/platform_device.h>
14dd11376bSBart Van Assche #include <linux/phy/phy.h>
15dd11376bSBart Van Assche #include <linux/gpio/consumer.h>
16dd11376bSBart Van Assche #include <linux/reset-controller.h>
17dd11376bSBart Van Assche #include <linux/devfreq.h>
18dd11376bSBart Van Assche
1956541c7cSAbel Vesa #include <soc/qcom/ice.h>
2056541c7cSAbel Vesa
21dd11376bSBart Van Assche #include <ufs/ufshcd.h>
22dd11376bSBart Van Assche #include "ufshcd-pltfrm.h"
23dd11376bSBart Van Assche #include <ufs/unipro.h>
24dd11376bSBart Van Assche #include "ufs-qcom.h"
25dd11376bSBart Van Assche #include <ufs/ufshci.h>
26dd11376bSBart Van Assche #include <ufs/ufs_quirks.h>
27dd11376bSBart Van Assche
28c263b4efSAsutosh Das #define MCQ_QCFGPTR_MASK GENMASK(7, 0)
29c263b4efSAsutosh Das #define MCQ_QCFGPTR_UNIT 0x200
30c263b4efSAsutosh Das #define MCQ_SQATTR_OFFSET(c) \
31c263b4efSAsutosh Das ((((c) >> 16) & MCQ_QCFGPTR_MASK) * MCQ_QCFGPTR_UNIT)
32c263b4efSAsutosh Das #define MCQ_QCFG_SIZE 0x40
33c263b4efSAsutosh Das
34dd11376bSBart Van Assche enum {
35dd11376bSBart Van Assche TSTBUS_UAWM,
36dd11376bSBart Van Assche TSTBUS_UARM,
37dd11376bSBart Van Assche TSTBUS_TXUC,
38dd11376bSBart Van Assche TSTBUS_RXUC,
39dd11376bSBart Van Assche TSTBUS_DFC,
40dd11376bSBart Van Assche TSTBUS_TRLUT,
41dd11376bSBart Van Assche TSTBUS_TMRLUT,
42dd11376bSBart Van Assche TSTBUS_OCSC,
43dd11376bSBart Van Assche TSTBUS_UTP_HCI,
44dd11376bSBart Van Assche TSTBUS_COMBINED,
45dd11376bSBart Van Assche TSTBUS_WRAPPER,
46dd11376bSBart Van Assche TSTBUS_UNIPRO,
47dd11376bSBart Van Assche TSTBUS_MAX,
48dd11376bSBart Van Assche };
49dd11376bSBart Van Assche
505562a51cSManivannan Sadhasivam #define QCOM_UFS_MAX_GEAR 5
5103ce80a1SManivannan Sadhasivam #define QCOM_UFS_MAX_LANE 2
5203ce80a1SManivannan Sadhasivam
5303ce80a1SManivannan Sadhasivam enum {
5403ce80a1SManivannan Sadhasivam MODE_MIN,
5503ce80a1SManivannan Sadhasivam MODE_PWM,
5603ce80a1SManivannan Sadhasivam MODE_HS_RA,
5703ce80a1SManivannan Sadhasivam MODE_HS_RB,
5803ce80a1SManivannan Sadhasivam MODE_MAX,
5903ce80a1SManivannan Sadhasivam };
6003ce80a1SManivannan Sadhasivam
6101e74715SManivannan Sadhasivam static const struct __ufs_qcom_bw_table {
6203ce80a1SManivannan Sadhasivam u32 mem_bw;
6303ce80a1SManivannan Sadhasivam u32 cfg_bw;
6403ce80a1SManivannan Sadhasivam } ufs_qcom_bw_table[MODE_MAX + 1][QCOM_UFS_MAX_GEAR + 1][QCOM_UFS_MAX_LANE + 1] = {
6503ce80a1SManivannan Sadhasivam [MODE_MIN][0][0] = { 0, 0 }, /* Bandwidth values in KB/s */
6603ce80a1SManivannan Sadhasivam [MODE_PWM][UFS_PWM_G1][UFS_LANE_1] = { 922, 1000 },
6703ce80a1SManivannan Sadhasivam [MODE_PWM][UFS_PWM_G2][UFS_LANE_1] = { 1844, 1000 },
6803ce80a1SManivannan Sadhasivam [MODE_PWM][UFS_PWM_G3][UFS_LANE_1] = { 3688, 1000 },
6903ce80a1SManivannan Sadhasivam [MODE_PWM][UFS_PWM_G4][UFS_LANE_1] = { 7376, 1000 },
705562a51cSManivannan Sadhasivam [MODE_PWM][UFS_PWM_G5][UFS_LANE_1] = { 14752, 1000 },
7103ce80a1SManivannan Sadhasivam [MODE_PWM][UFS_PWM_G1][UFS_LANE_2] = { 1844, 1000 },
7203ce80a1SManivannan Sadhasivam [MODE_PWM][UFS_PWM_G2][UFS_LANE_2] = { 3688, 1000 },
7303ce80a1SManivannan Sadhasivam [MODE_PWM][UFS_PWM_G3][UFS_LANE_2] = { 7376, 1000 },
7403ce80a1SManivannan Sadhasivam [MODE_PWM][UFS_PWM_G4][UFS_LANE_2] = { 14752, 1000 },
755562a51cSManivannan Sadhasivam [MODE_PWM][UFS_PWM_G5][UFS_LANE_2] = { 29504, 1000 },
7603ce80a1SManivannan Sadhasivam [MODE_HS_RA][UFS_HS_G1][UFS_LANE_1] = { 127796, 1000 },
7703ce80a1SManivannan Sadhasivam [MODE_HS_RA][UFS_HS_G2][UFS_LANE_1] = { 255591, 1000 },
7803ce80a1SManivannan Sadhasivam [MODE_HS_RA][UFS_HS_G3][UFS_LANE_1] = { 1492582, 102400 },
7903ce80a1SManivannan Sadhasivam [MODE_HS_RA][UFS_HS_G4][UFS_LANE_1] = { 2915200, 204800 },
805562a51cSManivannan Sadhasivam [MODE_HS_RA][UFS_HS_G5][UFS_LANE_1] = { 5836800, 409600 },
8103ce80a1SManivannan Sadhasivam [MODE_HS_RA][UFS_HS_G1][UFS_LANE_2] = { 255591, 1000 },
8203ce80a1SManivannan Sadhasivam [MODE_HS_RA][UFS_HS_G2][UFS_LANE_2] = { 511181, 1000 },
8303ce80a1SManivannan Sadhasivam [MODE_HS_RA][UFS_HS_G3][UFS_LANE_2] = { 1492582, 204800 },
8403ce80a1SManivannan Sadhasivam [MODE_HS_RA][UFS_HS_G4][UFS_LANE_2] = { 2915200, 409600 },
855562a51cSManivannan Sadhasivam [MODE_HS_RA][UFS_HS_G5][UFS_LANE_2] = { 5836800, 819200 },
8603ce80a1SManivannan Sadhasivam [MODE_HS_RB][UFS_HS_G1][UFS_LANE_1] = { 149422, 1000 },
8703ce80a1SManivannan Sadhasivam [MODE_HS_RB][UFS_HS_G2][UFS_LANE_1] = { 298189, 1000 },
8803ce80a1SManivannan Sadhasivam [MODE_HS_RB][UFS_HS_G3][UFS_LANE_1] = { 1492582, 102400 },
8903ce80a1SManivannan Sadhasivam [MODE_HS_RB][UFS_HS_G4][UFS_LANE_1] = { 2915200, 204800 },
905562a51cSManivannan Sadhasivam [MODE_HS_RB][UFS_HS_G5][UFS_LANE_1] = { 5836800, 409600 },
9103ce80a1SManivannan Sadhasivam [MODE_HS_RB][UFS_HS_G1][UFS_LANE_2] = { 298189, 1000 },
9203ce80a1SManivannan Sadhasivam [MODE_HS_RB][UFS_HS_G2][UFS_LANE_2] = { 596378, 1000 },
9303ce80a1SManivannan Sadhasivam [MODE_HS_RB][UFS_HS_G3][UFS_LANE_2] = { 1492582, 204800 },
9403ce80a1SManivannan Sadhasivam [MODE_HS_RB][UFS_HS_G4][UFS_LANE_2] = { 2915200, 409600 },
955562a51cSManivannan Sadhasivam [MODE_HS_RB][UFS_HS_G5][UFS_LANE_2] = { 5836800, 819200 },
9609b06c25SManish Pandey [MODE_MAX][0][0] = { 7643136, 819200 },
9703ce80a1SManivannan Sadhasivam };
9803ce80a1SManivannan Sadhasivam
99dd11376bSBart Van Assche static struct ufs_qcom_host *ufs_qcom_hosts[MAX_UFS_QCOM_HOSTS];
100dd11376bSBart Van Assche
101dd11376bSBart Van Assche static void ufs_qcom_get_default_testbus_cfg(struct ufs_qcom_host *host);
102dd11376bSBart Van Assche static int ufs_qcom_set_dme_vs_core_clk_ctrl_clear_div(struct ufs_hba *hba,
103dd11376bSBart Van Assche u32 clk_cycles);
104dd11376bSBart Van Assche
rcdev_to_ufs_host(struct reset_controller_dev * rcd)105dd11376bSBart Van Assche static struct ufs_qcom_host *rcdev_to_ufs_host(struct reset_controller_dev *rcd)
106dd11376bSBart Van Assche {
107dd11376bSBart Van Assche return container_of(rcd, struct ufs_qcom_host, rcdev);
108dd11376bSBart Van Assche }
109dd11376bSBart Van Assche
11056541c7cSAbel Vesa #ifdef CONFIG_SCSI_UFS_CRYPTO
11156541c7cSAbel Vesa
ufs_qcom_ice_enable(struct ufs_qcom_host * host)11256541c7cSAbel Vesa static inline void ufs_qcom_ice_enable(struct ufs_qcom_host *host)
11356541c7cSAbel Vesa {
11456541c7cSAbel Vesa if (host->hba->caps & UFSHCD_CAP_CRYPTO)
11556541c7cSAbel Vesa qcom_ice_enable(host->ice);
11656541c7cSAbel Vesa }
11756541c7cSAbel Vesa
ufs_qcom_ice_init(struct ufs_qcom_host * host)11856541c7cSAbel Vesa static int ufs_qcom_ice_init(struct ufs_qcom_host *host)
11956541c7cSAbel Vesa {
12056541c7cSAbel Vesa struct ufs_hba *hba = host->hba;
12156541c7cSAbel Vesa struct device *dev = hba->dev;
12256541c7cSAbel Vesa struct qcom_ice *ice;
12356541c7cSAbel Vesa
12456541c7cSAbel Vesa ice = of_qcom_ice_get(dev);
12556541c7cSAbel Vesa if (ice == ERR_PTR(-EOPNOTSUPP)) {
12656541c7cSAbel Vesa dev_warn(dev, "Disabling inline encryption support\n");
12756541c7cSAbel Vesa ice = NULL;
12856541c7cSAbel Vesa }
12956541c7cSAbel Vesa
13056541c7cSAbel Vesa if (IS_ERR_OR_NULL(ice))
13156541c7cSAbel Vesa return PTR_ERR_OR_ZERO(ice);
13256541c7cSAbel Vesa
13356541c7cSAbel Vesa host->ice = ice;
13456541c7cSAbel Vesa hba->caps |= UFSHCD_CAP_CRYPTO;
13556541c7cSAbel Vesa
13656541c7cSAbel Vesa return 0;
13756541c7cSAbel Vesa }
13856541c7cSAbel Vesa
ufs_qcom_ice_resume(struct ufs_qcom_host * host)13956541c7cSAbel Vesa static inline int ufs_qcom_ice_resume(struct ufs_qcom_host *host)
14056541c7cSAbel Vesa {
14156541c7cSAbel Vesa if (host->hba->caps & UFSHCD_CAP_CRYPTO)
14256541c7cSAbel Vesa return qcom_ice_resume(host->ice);
14356541c7cSAbel Vesa
14456541c7cSAbel Vesa return 0;
14556541c7cSAbel Vesa }
14656541c7cSAbel Vesa
ufs_qcom_ice_suspend(struct ufs_qcom_host * host)14756541c7cSAbel Vesa static inline int ufs_qcom_ice_suspend(struct ufs_qcom_host *host)
14856541c7cSAbel Vesa {
14956541c7cSAbel Vesa if (host->hba->caps & UFSHCD_CAP_CRYPTO)
15056541c7cSAbel Vesa return qcom_ice_suspend(host->ice);
15156541c7cSAbel Vesa
15256541c7cSAbel Vesa return 0;
15356541c7cSAbel Vesa }
15456541c7cSAbel Vesa
ufs_qcom_ice_program_key(struct ufs_hba * hba,const union ufs_crypto_cfg_entry * cfg,int slot)15556541c7cSAbel Vesa static int ufs_qcom_ice_program_key(struct ufs_hba *hba,
15656541c7cSAbel Vesa const union ufs_crypto_cfg_entry *cfg,
15756541c7cSAbel Vesa int slot)
15856541c7cSAbel Vesa {
15956541c7cSAbel Vesa struct ufs_qcom_host *host = ufshcd_get_variant(hba);
16056541c7cSAbel Vesa union ufs_crypto_cap_entry cap;
161*7f1e0af1SEric Biggers
162*7f1e0af1SEric Biggers if (!(cfg->config_enable & UFS_CRYPTO_CONFIGURATION_ENABLE))
163*7f1e0af1SEric Biggers return qcom_ice_evict_key(host->ice, slot);
16456541c7cSAbel Vesa
16556541c7cSAbel Vesa /* Only AES-256-XTS has been tested so far. */
16656541c7cSAbel Vesa cap = hba->crypto_cap_array[cfg->crypto_cap_idx];
16756541c7cSAbel Vesa if (cap.algorithm_id != UFS_CRYPTO_ALG_AES_XTS ||
16856541c7cSAbel Vesa cap.key_size != UFS_CRYPTO_KEY_SIZE_256)
1698f67e87eSManivannan Sadhasivam return -EOPNOTSUPP;
17056541c7cSAbel Vesa
17156541c7cSAbel Vesa return qcom_ice_program_key(host->ice,
17256541c7cSAbel Vesa QCOM_ICE_CRYPTO_ALG_AES_XTS,
17356541c7cSAbel Vesa QCOM_ICE_CRYPTO_KEY_SIZE_256,
17456541c7cSAbel Vesa cfg->crypto_key,
17556541c7cSAbel Vesa cfg->data_unit_size, slot);
17656541c7cSAbel Vesa }
17756541c7cSAbel Vesa
17856541c7cSAbel Vesa #else
17956541c7cSAbel Vesa
18056541c7cSAbel Vesa #define ufs_qcom_ice_program_key NULL
18156541c7cSAbel Vesa
ufs_qcom_ice_enable(struct ufs_qcom_host * host)18256541c7cSAbel Vesa static inline void ufs_qcom_ice_enable(struct ufs_qcom_host *host)
18356541c7cSAbel Vesa {
18456541c7cSAbel Vesa }
18556541c7cSAbel Vesa
ufs_qcom_ice_init(struct ufs_qcom_host * host)18656541c7cSAbel Vesa static int ufs_qcom_ice_init(struct ufs_qcom_host *host)
18756541c7cSAbel Vesa {
18856541c7cSAbel Vesa return 0;
18956541c7cSAbel Vesa }
19056541c7cSAbel Vesa
ufs_qcom_ice_resume(struct ufs_qcom_host * host)19156541c7cSAbel Vesa static inline int ufs_qcom_ice_resume(struct ufs_qcom_host *host)
19256541c7cSAbel Vesa {
19356541c7cSAbel Vesa return 0;
19456541c7cSAbel Vesa }
19556541c7cSAbel Vesa
ufs_qcom_ice_suspend(struct ufs_qcom_host * host)19656541c7cSAbel Vesa static inline int ufs_qcom_ice_suspend(struct ufs_qcom_host *host)
19756541c7cSAbel Vesa {
19856541c7cSAbel Vesa return 0;
19956541c7cSAbel Vesa }
20056541c7cSAbel Vesa #endif
20156541c7cSAbel Vesa
ufs_qcom_host_clk_get(struct device * dev,const char * name,struct clk ** clk_out,bool optional)202dd11376bSBart Van Assche static int ufs_qcom_host_clk_get(struct device *dev,
203dd11376bSBart Van Assche const char *name, struct clk **clk_out, bool optional)
204dd11376bSBart Van Assche {
205dd11376bSBart Van Assche struct clk *clk;
206dd11376bSBart Van Assche int err = 0;
207dd11376bSBart Van Assche
208dd11376bSBart Van Assche clk = devm_clk_get(dev, name);
209dd11376bSBart Van Assche if (!IS_ERR(clk)) {
210dd11376bSBart Van Assche *clk_out = clk;
211dd11376bSBart Van Assche return 0;
212dd11376bSBart Van Assche }
213dd11376bSBart Van Assche
214dd11376bSBart Van Assche err = PTR_ERR(clk);
215dd11376bSBart Van Assche
216dd11376bSBart Van Assche if (optional && err == -ENOENT) {
217dd11376bSBart Van Assche *clk_out = NULL;
218dd11376bSBart Van Assche return 0;
219dd11376bSBart Van Assche }
220dd11376bSBart Van Assche
221dd11376bSBart Van Assche if (err != -EPROBE_DEFER)
222dd11376bSBart Van Assche dev_err(dev, "failed to get %s err %d\n", name, err);
223dd11376bSBart Van Assche
224dd11376bSBart Van Assche return err;
225dd11376bSBart Van Assche }
226dd11376bSBart Van Assche
ufs_qcom_host_clk_enable(struct device * dev,const char * name,struct clk * clk)227dd11376bSBart Van Assche static int ufs_qcom_host_clk_enable(struct device *dev,
228dd11376bSBart Van Assche const char *name, struct clk *clk)
229dd11376bSBart Van Assche {
230dd11376bSBart Van Assche int err = 0;
231dd11376bSBart Van Assche
232dd11376bSBart Van Assche err = clk_prepare_enable(clk);
233dd11376bSBart Van Assche if (err)
234dd11376bSBart Van Assche dev_err(dev, "%s: %s enable failed %d\n", __func__, name, err);
235dd11376bSBart Van Assche
236dd11376bSBart Van Assche return err;
237dd11376bSBart Van Assche }
238dd11376bSBart Van Assche
ufs_qcom_disable_lane_clks(struct ufs_qcom_host * host)239dd11376bSBart Van Assche static void ufs_qcom_disable_lane_clks(struct ufs_qcom_host *host)
240dd11376bSBart Van Assche {
241dd11376bSBart Van Assche if (!host->is_lane_clks_enabled)
242dd11376bSBart Van Assche return;
243dd11376bSBart Van Assche
244dd11376bSBart Van Assche clk_disable_unprepare(host->tx_l1_sync_clk);
245dd11376bSBart Van Assche clk_disable_unprepare(host->tx_l0_sync_clk);
246dd11376bSBart Van Assche clk_disable_unprepare(host->rx_l1_sync_clk);
247dd11376bSBart Van Assche clk_disable_unprepare(host->rx_l0_sync_clk);
248dd11376bSBart Van Assche
249dd11376bSBart Van Assche host->is_lane_clks_enabled = false;
250dd11376bSBart Van Assche }
251dd11376bSBart Van Assche
ufs_qcom_enable_lane_clks(struct ufs_qcom_host * host)252dd11376bSBart Van Assche static int ufs_qcom_enable_lane_clks(struct ufs_qcom_host *host)
253dd11376bSBart Van Assche {
254031312dbSManivannan Sadhasivam int err;
255dd11376bSBart Van Assche struct device *dev = host->hba->dev;
256dd11376bSBart Van Assche
257dd11376bSBart Van Assche if (host->is_lane_clks_enabled)
258dd11376bSBart Van Assche return 0;
259dd11376bSBart Van Assche
260dd11376bSBart Van Assche err = ufs_qcom_host_clk_enable(dev, "rx_lane0_sync_clk",
261dd11376bSBart Van Assche host->rx_l0_sync_clk);
262dd11376bSBart Van Assche if (err)
263031312dbSManivannan Sadhasivam return err;
264dd11376bSBart Van Assche
265dd11376bSBart Van Assche err = ufs_qcom_host_clk_enable(dev, "tx_lane0_sync_clk",
266dd11376bSBart Van Assche host->tx_l0_sync_clk);
267dd11376bSBart Van Assche if (err)
268dd11376bSBart Van Assche goto disable_rx_l0;
269dd11376bSBart Van Assche
270dd11376bSBart Van Assche err = ufs_qcom_host_clk_enable(dev, "rx_lane1_sync_clk",
271dd11376bSBart Van Assche host->rx_l1_sync_clk);
272dd11376bSBart Van Assche if (err)
273dd11376bSBart Van Assche goto disable_tx_l0;
274dd11376bSBart Van Assche
275dd11376bSBart Van Assche err = ufs_qcom_host_clk_enable(dev, "tx_lane1_sync_clk",
276dd11376bSBart Van Assche host->tx_l1_sync_clk);
277dd11376bSBart Van Assche if (err)
278dd11376bSBart Van Assche goto disable_rx_l1;
279dd11376bSBart Van Assche
280dd11376bSBart Van Assche host->is_lane_clks_enabled = true;
281031312dbSManivannan Sadhasivam
282031312dbSManivannan Sadhasivam return 0;
283dd11376bSBart Van Assche
284dd11376bSBart Van Assche disable_rx_l1:
285dd11376bSBart Van Assche clk_disable_unprepare(host->rx_l1_sync_clk);
286dd11376bSBart Van Assche disable_tx_l0:
287dd11376bSBart Van Assche clk_disable_unprepare(host->tx_l0_sync_clk);
288dd11376bSBart Van Assche disable_rx_l0:
289dd11376bSBart Van Assche clk_disable_unprepare(host->rx_l0_sync_clk);
290031312dbSManivannan Sadhasivam
291dd11376bSBart Van Assche return err;
292dd11376bSBart Van Assche }
293dd11376bSBart Van Assche
ufs_qcom_init_lane_clks(struct ufs_qcom_host * host)294dd11376bSBart Van Assche static int ufs_qcom_init_lane_clks(struct ufs_qcom_host *host)
295dd11376bSBart Van Assche {
296dd11376bSBart Van Assche int err = 0;
297dd11376bSBart Van Assche struct device *dev = host->hba->dev;
298dd11376bSBart Van Assche
299dd11376bSBart Van Assche if (has_acpi_companion(dev))
300dd11376bSBart Van Assche return 0;
301dd11376bSBart Van Assche
302dd11376bSBart Van Assche err = ufs_qcom_host_clk_get(dev, "rx_lane0_sync_clk",
303dd11376bSBart Van Assche &host->rx_l0_sync_clk, false);
304dd11376bSBart Van Assche if (err)
305031312dbSManivannan Sadhasivam return err;
306dd11376bSBart Van Assche
307dd11376bSBart Van Assche err = ufs_qcom_host_clk_get(dev, "tx_lane0_sync_clk",
308dd11376bSBart Van Assche &host->tx_l0_sync_clk, false);
309dd11376bSBart Van Assche if (err)
310031312dbSManivannan Sadhasivam return err;
311dd11376bSBart Van Assche
312dd11376bSBart Van Assche /* In case of single lane per direction, don't read lane1 clocks */
313dd11376bSBart Van Assche if (host->hba->lanes_per_direction > 1) {
314dd11376bSBart Van Assche err = ufs_qcom_host_clk_get(dev, "rx_lane1_sync_clk",
315dd11376bSBart Van Assche &host->rx_l1_sync_clk, false);
316dd11376bSBart Van Assche if (err)
317031312dbSManivannan Sadhasivam return err;
318dd11376bSBart Van Assche
319dd11376bSBart Van Assche err = ufs_qcom_host_clk_get(dev, "tx_lane1_sync_clk",
320dd11376bSBart Van Assche &host->tx_l1_sync_clk, true);
321dd11376bSBart Van Assche }
322031312dbSManivannan Sadhasivam
323031312dbSManivannan Sadhasivam return 0;
324dd11376bSBart Van Assche }
325dd11376bSBart Van Assche
ufs_qcom_check_hibern8(struct ufs_hba * hba)326dd11376bSBart Van Assche static int ufs_qcom_check_hibern8(struct ufs_hba *hba)
327dd11376bSBart Van Assche {
328dd11376bSBart Van Assche int err;
329dd11376bSBart Van Assche u32 tx_fsm_val = 0;
330dd11376bSBart Van Assche unsigned long timeout = jiffies + msecs_to_jiffies(HBRN8_POLL_TOUT_MS);
331dd11376bSBart Van Assche
332dd11376bSBart Van Assche do {
333dd11376bSBart Van Assche err = ufshcd_dme_get(hba,
334dd11376bSBart Van Assche UIC_ARG_MIB_SEL(MPHY_TX_FSM_STATE,
335dd11376bSBart Van Assche UIC_ARG_MPHY_TX_GEN_SEL_INDEX(0)),
336dd11376bSBart Van Assche &tx_fsm_val);
337dd11376bSBart Van Assche if (err || tx_fsm_val == TX_FSM_HIBERN8)
338dd11376bSBart Van Assche break;
339dd11376bSBart Van Assche
340dd11376bSBart Van Assche /* sleep for max. 200us */
341dd11376bSBart Van Assche usleep_range(100, 200);
342dd11376bSBart Van Assche } while (time_before(jiffies, timeout));
343dd11376bSBart Van Assche
344dd11376bSBart Van Assche /*
345dd11376bSBart Van Assche * we might have scheduled out for long during polling so
346dd11376bSBart Van Assche * check the state again.
347dd11376bSBart Van Assche */
348dd11376bSBart Van Assche if (time_after(jiffies, timeout))
349dd11376bSBart Van Assche err = ufshcd_dme_get(hba,
350dd11376bSBart Van Assche UIC_ARG_MIB_SEL(MPHY_TX_FSM_STATE,
351dd11376bSBart Van Assche UIC_ARG_MPHY_TX_GEN_SEL_INDEX(0)),
352dd11376bSBart Van Assche &tx_fsm_val);
353dd11376bSBart Van Assche
354dd11376bSBart Van Assche if (err) {
355dd11376bSBart Van Assche dev_err(hba->dev, "%s: unable to get TX_FSM_STATE, err %d\n",
356dd11376bSBart Van Assche __func__, err);
357dd11376bSBart Van Assche } else if (tx_fsm_val != TX_FSM_HIBERN8) {
358dd11376bSBart Van Assche err = tx_fsm_val;
359dd11376bSBart Van Assche dev_err(hba->dev, "%s: invalid TX_FSM_STATE = %d\n",
360dd11376bSBart Van Assche __func__, err);
361dd11376bSBart Van Assche }
362dd11376bSBart Van Assche
363dd11376bSBart Van Assche return err;
364dd11376bSBart Van Assche }
365dd11376bSBart Van Assche
ufs_qcom_select_unipro_mode(struct ufs_qcom_host * host)366dd11376bSBart Van Assche static void ufs_qcom_select_unipro_mode(struct ufs_qcom_host *host)
367dd11376bSBart Van Assche {
368dd11376bSBart Van Assche ufshcd_rmwl(host->hba, QUNIPRO_SEL,
369dd11376bSBart Van Assche ufs_qcom_cap_qunipro(host) ? QUNIPRO_SEL : 0,
370dd11376bSBart Van Assche REG_UFS_CFG1);
3719c02aa24SAbel Vesa
372c422fbd5SNeil Armstrong if (host->hw_ver.major >= 0x05)
3739c02aa24SAbel Vesa ufshcd_rmwl(host->hba, QUNIPRO_G4_SEL, 0, REG_UFS_CFG0);
374dd11376bSBart Van Assche }
375dd11376bSBart Van Assche
376dd11376bSBart Van Assche /*
377dd11376bSBart Van Assche * ufs_qcom_host_reset - reset host controller and PHY
378dd11376bSBart Van Assche */
ufs_qcom_host_reset(struct ufs_hba * hba)379dd11376bSBart Van Assche static int ufs_qcom_host_reset(struct ufs_hba *hba)
380dd11376bSBart Van Assche {
381dd11376bSBart Van Assche int ret = 0;
382dd11376bSBart Van Assche struct ufs_qcom_host *host = ufshcd_get_variant(hba);
383dd11376bSBart Van Assche bool reenable_intr = false;
384dd11376bSBart Van Assche
385dd11376bSBart Van Assche if (!host->core_reset) {
386dd11376bSBart Van Assche dev_warn(hba->dev, "%s: reset control not set\n", __func__);
387031312dbSManivannan Sadhasivam return 0;
388dd11376bSBart Van Assche }
389dd11376bSBart Van Assche
390dd11376bSBart Van Assche reenable_intr = hba->is_irq_enabled;
391dd11376bSBart Van Assche disable_irq(hba->irq);
392dd11376bSBart Van Assche hba->is_irq_enabled = false;
393dd11376bSBart Van Assche
394dd11376bSBart Van Assche ret = reset_control_assert(host->core_reset);
395dd11376bSBart Van Assche if (ret) {
396dd11376bSBart Van Assche dev_err(hba->dev, "%s: core_reset assert failed, err = %d\n",
397dd11376bSBart Van Assche __func__, ret);
398031312dbSManivannan Sadhasivam return ret;
399dd11376bSBart Van Assche }
400dd11376bSBart Van Assche
401dd11376bSBart Van Assche /*
402dd11376bSBart Van Assche * The hardware requirement for delay between assert/deassert
403dd11376bSBart Van Assche * is at least 3-4 sleep clock (32.7KHz) cycles, which comes to
404dd11376bSBart Van Assche * ~125us (4/32768). To be on the safe side add 200us delay.
405dd11376bSBart Van Assche */
406dd11376bSBart Van Assche usleep_range(200, 210);
407dd11376bSBart Van Assche
408dd11376bSBart Van Assche ret = reset_control_deassert(host->core_reset);
409dd11376bSBart Van Assche if (ret)
410dd11376bSBart Van Assche dev_err(hba->dev, "%s: core_reset deassert failed, err = %d\n",
411dd11376bSBart Van Assche __func__, ret);
412dd11376bSBart Van Assche
413dd11376bSBart Van Assche usleep_range(1000, 1100);
414dd11376bSBart Van Assche
415dd11376bSBart Van Assche if (reenable_intr) {
416dd11376bSBart Van Assche enable_irq(hba->irq);
417dd11376bSBart Van Assche hba->is_irq_enabled = true;
418dd11376bSBart Van Assche }
419dd11376bSBart Van Assche
420031312dbSManivannan Sadhasivam return 0;
421dd11376bSBart Van Assche }
422dd11376bSBart Van Assche
ufs_qcom_get_hs_gear(struct ufs_hba * hba)423c2709865SManivannan Sadhasivam static u32 ufs_qcom_get_hs_gear(struct ufs_hba *hba)
424c2709865SManivannan Sadhasivam {
425c2709865SManivannan Sadhasivam struct ufs_qcom_host *host = ufshcd_get_variant(hba);
426c2709865SManivannan Sadhasivam
427c2709865SManivannan Sadhasivam if (host->hw_ver.major == 0x1) {
428c2709865SManivannan Sadhasivam /*
429c2709865SManivannan Sadhasivam * HS-G3 operations may not reliably work on legacy QCOM
430c2709865SManivannan Sadhasivam * UFS host controller hardware even though capability
431c2709865SManivannan Sadhasivam * exchange during link startup phase may end up
432c2709865SManivannan Sadhasivam * negotiating maximum supported gear as G3.
433c2709865SManivannan Sadhasivam * Hence downgrade the maximum supported gear to HS-G2.
434c2709865SManivannan Sadhasivam */
435c2709865SManivannan Sadhasivam return UFS_HS_G2;
4362c407fe9SManivannan Sadhasivam } else if (host->hw_ver.major >= 0x4) {
4372c407fe9SManivannan Sadhasivam return UFS_QCOM_MAX_GEAR(ufshcd_readl(hba, REG_UFS_PARAM0));
438c2709865SManivannan Sadhasivam }
439c2709865SManivannan Sadhasivam
440c2709865SManivannan Sadhasivam /* Default is HS-G3 */
441c2709865SManivannan Sadhasivam return UFS_HS_G3;
442c2709865SManivannan Sadhasivam }
443c2709865SManivannan Sadhasivam
ufs_qcom_power_up_sequence(struct ufs_hba * hba)444dd11376bSBart Van Assche static int ufs_qcom_power_up_sequence(struct ufs_hba *hba)
445dd11376bSBart Van Assche {
446dd11376bSBart Van Assche struct ufs_qcom_host *host = ufshcd_get_variant(hba);
447dd11376bSBart Van Assche struct phy *phy = host->generic_phy;
448031312dbSManivannan Sadhasivam int ret;
449dd11376bSBart Van Assche
450dd11376bSBart Van Assche /* Reset UFS Host Controller and PHY */
451dd11376bSBart Van Assche ret = ufs_qcom_host_reset(hba);
452dd11376bSBart Van Assche if (ret)
453dd11376bSBart Van Assche dev_warn(hba->dev, "%s: host reset returned %d\n",
454dd11376bSBart Van Assche __func__, ret);
455dd11376bSBart Van Assche
456086136adSManivannan Sadhasivam if (phy->power_count) {
457086136adSManivannan Sadhasivam phy_power_off(phy);
458086136adSManivannan Sadhasivam phy_exit(phy);
459086136adSManivannan Sadhasivam }
460086136adSManivannan Sadhasivam
461dd11376bSBart Van Assche /* phy initialization - calibrate the phy */
462dd11376bSBart Van Assche ret = phy_init(phy);
463dd11376bSBart Van Assche if (ret) {
464dd11376bSBart Van Assche dev_err(hba->dev, "%s: phy init failed, ret = %d\n",
465dd11376bSBart Van Assche __func__, ret);
466031312dbSManivannan Sadhasivam return ret;
467dd11376bSBart Van Assche }
468dd11376bSBart Van Assche
469baf5ddacSManivannan Sadhasivam phy_set_mode_ext(phy, PHY_MODE_UFS_HS_B, host->hs_gear);
470baf5ddacSManivannan Sadhasivam
471dd11376bSBart Van Assche /* power on phy - start serdes and phy's power and clocks */
472dd11376bSBart Van Assche ret = phy_power_on(phy);
473dd11376bSBart Van Assche if (ret) {
474dd11376bSBart Van Assche dev_err(hba->dev, "%s: phy power on failed, ret = %d\n",
475dd11376bSBart Van Assche __func__, ret);
476dd11376bSBart Van Assche goto out_disable_phy;
477dd11376bSBart Van Assche }
478dd11376bSBart Van Assche
479dd11376bSBart Van Assche ufs_qcom_select_unipro_mode(host);
480dd11376bSBart Van Assche
481dd11376bSBart Van Assche return 0;
482dd11376bSBart Van Assche
483dd11376bSBart Van Assche out_disable_phy:
484dd11376bSBart Van Assche phy_exit(phy);
485031312dbSManivannan Sadhasivam
486dd11376bSBart Van Assche return ret;
487dd11376bSBart Van Assche }
488dd11376bSBart Van Assche
489dd11376bSBart Van Assche /*
490dd11376bSBart Van Assche * The UTP controller has a number of internal clock gating cells (CGCs).
491dd11376bSBart Van Assche * Internal hardware sub-modules within the UTP controller control the CGCs.
492dd11376bSBart Van Assche * Hardware CGCs disable the clock to inactivate UTP sub-modules not involved
493dd11376bSBart Van Assche * in a specific operation, UTP controller CGCs are by default disabled and
494dd11376bSBart Van Assche * this function enables them (after every UFS link startup) to save some power
495dd11376bSBart Van Assche * leakage.
496dd11376bSBart Van Assche */
ufs_qcom_enable_hw_clk_gating(struct ufs_hba * hba)497dd11376bSBart Van Assche static void ufs_qcom_enable_hw_clk_gating(struct ufs_hba *hba)
498dd11376bSBart Van Assche {
499dd11376bSBart Van Assche ufshcd_writel(hba,
500dd11376bSBart Van Assche ufshcd_readl(hba, REG_UFS_CFG2) | REG_UFS_CFG2_CGC_EN_ALL,
501dd11376bSBart Van Assche REG_UFS_CFG2);
502dd11376bSBart Van Assche
503dd11376bSBart Van Assche /* Ensure that HW clock gating is enabled before next operations */
5048e5ede83SAndrew Halaney ufshcd_readl(hba, REG_UFS_CFG2);
505dd11376bSBart Van Assche }
506dd11376bSBart Van Assche
ufs_qcom_hce_enable_notify(struct ufs_hba * hba,enum ufs_notify_change_status status)507dd11376bSBart Van Assche static int ufs_qcom_hce_enable_notify(struct ufs_hba *hba,
508dd11376bSBart Van Assche enum ufs_notify_change_status status)
509dd11376bSBart Van Assche {
510dd11376bSBart Van Assche struct ufs_qcom_host *host = ufshcd_get_variant(hba);
511dd11376bSBart Van Assche int err = 0;
512dd11376bSBart Van Assche
513dd11376bSBart Van Assche switch (status) {
514dd11376bSBart Van Assche case PRE_CHANGE:
515dd11376bSBart Van Assche ufs_qcom_power_up_sequence(hba);
516dd11376bSBart Van Assche /*
517dd11376bSBart Van Assche * The PHY PLL output is the source of tx/rx lane symbol
518dd11376bSBart Van Assche * clocks, hence, enable the lane clocks only after PHY
519dd11376bSBart Van Assche * is initialized.
520dd11376bSBart Van Assche */
521dd11376bSBart Van Assche err = ufs_qcom_enable_lane_clks(host);
522dd11376bSBart Van Assche break;
523dd11376bSBart Van Assche case POST_CHANGE:
524dd11376bSBart Van Assche /* check if UFS PHY moved from DISABLED to HIBERN8 */
525dd11376bSBart Van Assche err = ufs_qcom_check_hibern8(hba);
526dd11376bSBart Van Assche ufs_qcom_enable_hw_clk_gating(hba);
527dd11376bSBart Van Assche ufs_qcom_ice_enable(host);
528dd11376bSBart Van Assche break;
529dd11376bSBart Van Assche default:
530dd11376bSBart Van Assche dev_err(hba->dev, "%s: invalid status %d\n", __func__, status);
531dd11376bSBart Van Assche err = -EINVAL;
532dd11376bSBart Van Assche break;
533dd11376bSBart Van Assche }
534dd11376bSBart Van Assche return err;
535dd11376bSBart Van Assche }
536dd11376bSBart Van Assche
537dd11376bSBart Van Assche /*
5383a17fefeSBart Van Assche * Return: zero for success and non-zero in case of a failure.
539dd11376bSBart Van Assche */
ufs_qcom_cfg_timers(struct ufs_hba * hba,u32 gear,u32 hs,u32 rate,bool update_link_startup_timer)540dd11376bSBart Van Assche static int ufs_qcom_cfg_timers(struct ufs_hba *hba, u32 gear,
541dd11376bSBart Van Assche u32 hs, u32 rate, bool update_link_startup_timer)
542dd11376bSBart Van Assche {
543dd11376bSBart Van Assche struct ufs_qcom_host *host = ufshcd_get_variant(hba);
544dd11376bSBart Van Assche struct ufs_clk_info *clki;
545dd11376bSBart Van Assche u32 core_clk_period_in_ns;
546dd11376bSBart Van Assche u32 tx_clk_cycles_per_us = 0;
547dd11376bSBart Van Assche unsigned long core_clk_rate = 0;
548dd11376bSBart Van Assche u32 core_clk_cycles_per_us = 0;
549dd11376bSBart Van Assche
550dd11376bSBart Van Assche static u32 pwm_fr_table[][2] = {
551dd11376bSBart Van Assche {UFS_PWM_G1, 0x1},
552dd11376bSBart Van Assche {UFS_PWM_G2, 0x1},
553dd11376bSBart Van Assche {UFS_PWM_G3, 0x1},
554dd11376bSBart Van Assche {UFS_PWM_G4, 0x1},
555dd11376bSBart Van Assche };
556dd11376bSBart Van Assche
557dd11376bSBart Van Assche static u32 hs_fr_table_rA[][2] = {
558dd11376bSBart Van Assche {UFS_HS_G1, 0x1F},
559dd11376bSBart Van Assche {UFS_HS_G2, 0x3e},
560dd11376bSBart Van Assche {UFS_HS_G3, 0x7D},
561dd11376bSBart Van Assche };
562dd11376bSBart Van Assche
563dd11376bSBart Van Assche static u32 hs_fr_table_rB[][2] = {
564dd11376bSBart Van Assche {UFS_HS_G1, 0x24},
565dd11376bSBart Van Assche {UFS_HS_G2, 0x49},
566dd11376bSBart Van Assche {UFS_HS_G3, 0x92},
567dd11376bSBart Van Assche };
568dd11376bSBart Van Assche
569dd11376bSBart Van Assche /*
570dd11376bSBart Van Assche * The Qunipro controller does not use following registers:
571dd11376bSBart Van Assche * SYS1CLK_1US_REG, TX_SYMBOL_CLK_1US_REG, CLK_NS_REG &
572dd11376bSBart Van Assche * UFS_REG_PA_LINK_STARTUP_TIMER
573dd11376bSBart Van Assche * But UTP controller uses SYS1CLK_1US_REG register for Interrupt
574dd11376bSBart Van Assche * Aggregation logic.
575dd11376bSBart Van Assche */
576dd11376bSBart Van Assche if (ufs_qcom_cap_qunipro(host) && !ufshcd_is_intr_aggr_allowed(hba))
577031312dbSManivannan Sadhasivam return 0;
578dd11376bSBart Van Assche
579dd11376bSBart Van Assche if (gear == 0) {
580dd11376bSBart Van Assche dev_err(hba->dev, "%s: invalid gear = %d\n", __func__, gear);
581031312dbSManivannan Sadhasivam return -EINVAL;
582dd11376bSBart Van Assche }
583dd11376bSBart Van Assche
584dd11376bSBart Van Assche list_for_each_entry(clki, &hba->clk_list_head, list) {
585dd11376bSBart Van Assche if (!strcmp(clki->name, "core_clk"))
586dd11376bSBart Van Assche core_clk_rate = clk_get_rate(clki->clk);
587dd11376bSBart Van Assche }
588dd11376bSBart Van Assche
589dd11376bSBart Van Assche /* If frequency is smaller than 1MHz, set to 1MHz */
590dd11376bSBart Van Assche if (core_clk_rate < DEFAULT_CLK_RATE_HZ)
591dd11376bSBart Van Assche core_clk_rate = DEFAULT_CLK_RATE_HZ;
592dd11376bSBart Van Assche
593dd11376bSBart Van Assche core_clk_cycles_per_us = core_clk_rate / USEC_PER_SEC;
594dd11376bSBart Van Assche if (ufshcd_readl(hba, REG_UFS_SYS1CLK_1US) != core_clk_cycles_per_us) {
595dd11376bSBart Van Assche ufshcd_writel(hba, core_clk_cycles_per_us, REG_UFS_SYS1CLK_1US);
596dd11376bSBart Van Assche /*
597dd11376bSBart Van Assche * make sure above write gets applied before we return from
598dd11376bSBart Van Assche * this function.
599dd11376bSBart Van Assche */
60032402b2aSAndrew Halaney ufshcd_readl(hba, REG_UFS_SYS1CLK_1US);
601dd11376bSBart Van Assche }
602dd11376bSBart Van Assche
603dd11376bSBart Van Assche if (ufs_qcom_cap_qunipro(host))
604031312dbSManivannan Sadhasivam return 0;
605dd11376bSBart Van Assche
606dd11376bSBart Van Assche core_clk_period_in_ns = NSEC_PER_SEC / core_clk_rate;
607dd11376bSBart Van Assche core_clk_period_in_ns <<= OFFSET_CLK_NS_REG;
608dd11376bSBart Van Assche core_clk_period_in_ns &= MASK_CLK_NS_REG;
609dd11376bSBart Van Assche
610dd11376bSBart Van Assche switch (hs) {
611dd11376bSBart Van Assche case FASTAUTO_MODE:
612dd11376bSBart Van Assche case FAST_MODE:
613dd11376bSBart Van Assche if (rate == PA_HS_MODE_A) {
614dd11376bSBart Van Assche if (gear > ARRAY_SIZE(hs_fr_table_rA)) {
615dd11376bSBart Van Assche dev_err(hba->dev,
616dd11376bSBart Van Assche "%s: index %d exceeds table size %zu\n",
617dd11376bSBart Van Assche __func__, gear,
618dd11376bSBart Van Assche ARRAY_SIZE(hs_fr_table_rA));
619031312dbSManivannan Sadhasivam return -EINVAL;
620dd11376bSBart Van Assche }
621dd11376bSBart Van Assche tx_clk_cycles_per_us = hs_fr_table_rA[gear-1][1];
622dd11376bSBart Van Assche } else if (rate == PA_HS_MODE_B) {
623dd11376bSBart Van Assche if (gear > ARRAY_SIZE(hs_fr_table_rB)) {
624dd11376bSBart Van Assche dev_err(hba->dev,
625dd11376bSBart Van Assche "%s: index %d exceeds table size %zu\n",
626dd11376bSBart Van Assche __func__, gear,
627dd11376bSBart Van Assche ARRAY_SIZE(hs_fr_table_rB));
628031312dbSManivannan Sadhasivam return -EINVAL;
629dd11376bSBart Van Assche }
630dd11376bSBart Van Assche tx_clk_cycles_per_us = hs_fr_table_rB[gear-1][1];
631dd11376bSBart Van Assche } else {
632dd11376bSBart Van Assche dev_err(hba->dev, "%s: invalid rate = %d\n",
633dd11376bSBart Van Assche __func__, rate);
634031312dbSManivannan Sadhasivam return -EINVAL;
635dd11376bSBart Van Assche }
636dd11376bSBart Van Assche break;
637dd11376bSBart Van Assche case SLOWAUTO_MODE:
638dd11376bSBart Van Assche case SLOW_MODE:
639dd11376bSBart Van Assche if (gear > ARRAY_SIZE(pwm_fr_table)) {
640dd11376bSBart Van Assche dev_err(hba->dev,
641dd11376bSBart Van Assche "%s: index %d exceeds table size %zu\n",
642dd11376bSBart Van Assche __func__, gear,
643dd11376bSBart Van Assche ARRAY_SIZE(pwm_fr_table));
644031312dbSManivannan Sadhasivam return -EINVAL;
645dd11376bSBart Van Assche }
646dd11376bSBart Van Assche tx_clk_cycles_per_us = pwm_fr_table[gear-1][1];
647dd11376bSBart Van Assche break;
648dd11376bSBart Van Assche case UNCHANGED:
649dd11376bSBart Van Assche default:
650dd11376bSBart Van Assche dev_err(hba->dev, "%s: invalid mode = %d\n", __func__, hs);
651031312dbSManivannan Sadhasivam return -EINVAL;
652dd11376bSBart Van Assche }
653dd11376bSBart Van Assche
654dd11376bSBart Van Assche if (ufshcd_readl(hba, REG_UFS_TX_SYMBOL_CLK_NS_US) !=
655dd11376bSBart Van Assche (core_clk_period_in_ns | tx_clk_cycles_per_us)) {
656dd11376bSBart Van Assche /* this register 2 fields shall be written at once */
657dd11376bSBart Van Assche ufshcd_writel(hba, core_clk_period_in_ns | tx_clk_cycles_per_us,
658dd11376bSBart Van Assche REG_UFS_TX_SYMBOL_CLK_NS_US);
659dd11376bSBart Van Assche /*
660dd11376bSBart Van Assche * make sure above write gets applied before we return from
661dd11376bSBart Van Assche * this function.
662dd11376bSBart Van Assche */
663dd11376bSBart Van Assche mb();
664dd11376bSBart Van Assche }
665dd11376bSBart Van Assche
6669c02aa24SAbel Vesa if (update_link_startup_timer && host->hw_ver.major != 0x5) {
667dd11376bSBart Van Assche ufshcd_writel(hba, ((core_clk_rate / MSEC_PER_SEC) * 100),
6689c02aa24SAbel Vesa REG_UFS_CFG0);
669dd11376bSBart Van Assche /*
670dd11376bSBart Van Assche * make sure that this configuration is applied before
671dd11376bSBart Van Assche * we return
672dd11376bSBart Van Assche */
673dd11376bSBart Van Assche mb();
674dd11376bSBart Van Assche }
675dd11376bSBart Van Assche
676031312dbSManivannan Sadhasivam return 0;
677dd11376bSBart Van Assche }
678dd11376bSBart Van Assche
ufs_qcom_link_startup_notify(struct ufs_hba * hba,enum ufs_notify_change_status status)679dd11376bSBart Van Assche static int ufs_qcom_link_startup_notify(struct ufs_hba *hba,
680dd11376bSBart Van Assche enum ufs_notify_change_status status)
681dd11376bSBart Van Assche {
682dd11376bSBart Van Assche int err = 0;
683dd11376bSBart Van Assche struct ufs_qcom_host *host = ufshcd_get_variant(hba);
684dd11376bSBart Van Assche
685dd11376bSBart Van Assche switch (status) {
686dd11376bSBart Van Assche case PRE_CHANGE:
687dd11376bSBart Van Assche if (ufs_qcom_cfg_timers(hba, UFS_PWM_G1, SLOWAUTO_MODE,
688dd11376bSBart Van Assche 0, true)) {
689dd11376bSBart Van Assche dev_err(hba->dev, "%s: ufs_qcom_cfg_timers() failed\n",
690dd11376bSBart Van Assche __func__);
691031312dbSManivannan Sadhasivam return -EINVAL;
692dd11376bSBart Van Assche }
693dd11376bSBart Van Assche
694dd11376bSBart Van Assche if (ufs_qcom_cap_qunipro(host))
695dd11376bSBart Van Assche /*
696dd11376bSBart Van Assche * set unipro core clock cycles to 150 & clear clock
697dd11376bSBart Van Assche * divider
698dd11376bSBart Van Assche */
699dd11376bSBart Van Assche err = ufs_qcom_set_dme_vs_core_clk_ctrl_clear_div(hba,
700dd11376bSBart Van Assche 150);
701dd11376bSBart Van Assche
702dd11376bSBart Van Assche /*
703dd11376bSBart Van Assche * Some UFS devices (and may be host) have issues if LCC is
704dd11376bSBart Van Assche * enabled. So we are setting PA_Local_TX_LCC_Enable to 0
705dd11376bSBart Van Assche * before link startup which will make sure that both host
706dd11376bSBart Van Assche * and device TX LCC are disabled once link startup is
707dd11376bSBart Van Assche * completed.
708dd11376bSBart Van Assche */
709dd11376bSBart Van Assche if (ufshcd_get_local_unipro_ver(hba) != UFS_UNIPRO_VER_1_41)
710dd11376bSBart Van Assche err = ufshcd_disable_host_tx_lcc(hba);
711dd11376bSBart Van Assche
712dd11376bSBart Van Assche break;
713dd11376bSBart Van Assche default:
714dd11376bSBart Van Assche break;
715dd11376bSBart Van Assche }
716dd11376bSBart Van Assche
717dd11376bSBart Van Assche return err;
718dd11376bSBart Van Assche }
719dd11376bSBart Van Assche
ufs_qcom_device_reset_ctrl(struct ufs_hba * hba,bool asserted)720dd11376bSBart Van Assche static void ufs_qcom_device_reset_ctrl(struct ufs_hba *hba, bool asserted)
721dd11376bSBart Van Assche {
722dd11376bSBart Van Assche struct ufs_qcom_host *host = ufshcd_get_variant(hba);
723dd11376bSBart Van Assche
724dd11376bSBart Van Assche /* reset gpio is optional */
725dd11376bSBart Van Assche if (!host->device_reset)
726dd11376bSBart Van Assche return;
727dd11376bSBart Van Assche
728dd11376bSBart Van Assche gpiod_set_value_cansleep(host->device_reset, asserted);
729dd11376bSBart Van Assche }
730dd11376bSBart Van Assche
ufs_qcom_suspend(struct ufs_hba * hba,enum ufs_pm_op pm_op,enum ufs_notify_change_status status)731dd11376bSBart Van Assche static int ufs_qcom_suspend(struct ufs_hba *hba, enum ufs_pm_op pm_op,
732dd11376bSBart Van Assche enum ufs_notify_change_status status)
733dd11376bSBart Van Assche {
734dd11376bSBart Van Assche struct ufs_qcom_host *host = ufshcd_get_variant(hba);
735dd11376bSBart Van Assche struct phy *phy = host->generic_phy;
736dd11376bSBart Van Assche
737dd11376bSBart Van Assche if (status == PRE_CHANGE)
738dd11376bSBart Van Assche return 0;
739dd11376bSBart Van Assche
740dd11376bSBart Van Assche if (ufs_qcom_is_link_off(hba)) {
741dd11376bSBart Van Assche /*
742dd11376bSBart Van Assche * Disable the tx/rx lane symbol clocks before PHY is
743dd11376bSBart Van Assche * powered down as the PLL source should be disabled
744dd11376bSBart Van Assche * after downstream clocks are disabled.
745dd11376bSBart Van Assche */
746dd11376bSBart Van Assche ufs_qcom_disable_lane_clks(host);
747dd11376bSBart Van Assche phy_power_off(phy);
748dd11376bSBart Van Assche
749dd11376bSBart Van Assche /* reset the connected UFS device during power down */
750dd11376bSBart Van Assche ufs_qcom_device_reset_ctrl(hba, true);
751dd11376bSBart Van Assche
752dd11376bSBart Van Assche } else if (!ufs_qcom_is_link_active(hba)) {
753dd11376bSBart Van Assche ufs_qcom_disable_lane_clks(host);
754dd11376bSBart Van Assche }
755dd11376bSBart Van Assche
75656541c7cSAbel Vesa return ufs_qcom_ice_suspend(host);
757dd11376bSBart Van Assche }
758dd11376bSBart Van Assche
ufs_qcom_resume(struct ufs_hba * hba,enum ufs_pm_op pm_op)759dd11376bSBart Van Assche static int ufs_qcom_resume(struct ufs_hba *hba, enum ufs_pm_op pm_op)
760dd11376bSBart Van Assche {
761dd11376bSBart Van Assche struct ufs_qcom_host *host = ufshcd_get_variant(hba);
762dd11376bSBart Van Assche struct phy *phy = host->generic_phy;
763dd11376bSBart Van Assche int err;
764dd11376bSBart Van Assche
765dd11376bSBart Van Assche if (ufs_qcom_is_link_off(hba)) {
766dd11376bSBart Van Assche err = phy_power_on(phy);
767dd11376bSBart Van Assche if (err) {
768dd11376bSBart Van Assche dev_err(hba->dev, "%s: failed PHY power on: %d\n",
769dd11376bSBart Van Assche __func__, err);
770dd11376bSBart Van Assche return err;
771dd11376bSBart Van Assche }
772dd11376bSBart Van Assche
773dd11376bSBart Van Assche err = ufs_qcom_enable_lane_clks(host);
774dd11376bSBart Van Assche if (err)
775dd11376bSBart Van Assche return err;
776dd11376bSBart Van Assche
777dd11376bSBart Van Assche } else if (!ufs_qcom_is_link_active(hba)) {
778dd11376bSBart Van Assche err = ufs_qcom_enable_lane_clks(host);
779dd11376bSBart Van Assche if (err)
780dd11376bSBart Van Assche return err;
781dd11376bSBart Van Assche }
782dd11376bSBart Van Assche
783dd11376bSBart Van Assche return ufs_qcom_ice_resume(host);
784dd11376bSBart Van Assche }
785dd11376bSBart Van Assche
ufs_qcom_dev_ref_clk_ctrl(struct ufs_qcom_host * host,bool enable)786dd11376bSBart Van Assche static void ufs_qcom_dev_ref_clk_ctrl(struct ufs_qcom_host *host, bool enable)
787dd11376bSBart Van Assche {
788dd11376bSBart Van Assche if (host->dev_ref_clk_ctrl_mmio &&
789dd11376bSBart Van Assche (enable ^ host->is_dev_ref_clk_enabled)) {
790dd11376bSBart Van Assche u32 temp = readl_relaxed(host->dev_ref_clk_ctrl_mmio);
791dd11376bSBart Van Assche
792dd11376bSBart Van Assche if (enable)
793dd11376bSBart Van Assche temp |= host->dev_ref_clk_en_mask;
794dd11376bSBart Van Assche else
795dd11376bSBart Van Assche temp &= ~host->dev_ref_clk_en_mask;
796dd11376bSBart Van Assche
797dd11376bSBart Van Assche /*
798dd11376bSBart Van Assche * If we are here to disable this clock it might be immediately
799dd11376bSBart Van Assche * after entering into hibern8 in which case we need to make
800dd11376bSBart Van Assche * sure that device ref_clk is active for specific time after
801dd11376bSBart Van Assche * hibern8 enter.
802dd11376bSBart Van Assche */
803dd11376bSBart Van Assche if (!enable) {
804dd11376bSBart Van Assche unsigned long gating_wait;
805dd11376bSBart Van Assche
806dd11376bSBart Van Assche gating_wait = host->hba->dev_info.clk_gating_wait_us;
807dd11376bSBart Van Assche if (!gating_wait) {
808dd11376bSBart Van Assche udelay(1);
809dd11376bSBart Van Assche } else {
810dd11376bSBart Van Assche /*
811dd11376bSBart Van Assche * bRefClkGatingWaitTime defines the minimum
812dd11376bSBart Van Assche * time for which the reference clock is
813dd11376bSBart Van Assche * required by device during transition from
814dd11376bSBart Van Assche * HS-MODE to LS-MODE or HIBERN8 state. Give it
815dd11376bSBart Van Assche * more delay to be on the safe side.
816dd11376bSBart Van Assche */
817dd11376bSBart Van Assche gating_wait += 10;
818dd11376bSBart Van Assche usleep_range(gating_wait, gating_wait + 10);
819dd11376bSBart Van Assche }
820dd11376bSBart Van Assche }
821dd11376bSBart Van Assche
822dd11376bSBart Van Assche writel_relaxed(temp, host->dev_ref_clk_ctrl_mmio);
823dd11376bSBart Van Assche
824dd11376bSBart Van Assche /*
825dd11376bSBart Van Assche * Make sure the write to ref_clk reaches the destination and
826dd11376bSBart Van Assche * not stored in a Write Buffer (WB).
827dd11376bSBart Van Assche */
828dd11376bSBart Van Assche readl(host->dev_ref_clk_ctrl_mmio);
829dd11376bSBart Van Assche
830dd11376bSBart Van Assche /*
831dd11376bSBart Van Assche * If we call hibern8 exit after this, we need to make sure that
832dd11376bSBart Van Assche * device ref_clk is stable for at least 1us before the hibern8
833dd11376bSBart Van Assche * exit command.
834dd11376bSBart Van Assche */
835dd11376bSBart Van Assche if (enable)
836dd11376bSBart Van Assche udelay(1);
837dd11376bSBart Van Assche
838dd11376bSBart Van Assche host->is_dev_ref_clk_enabled = enable;
839dd11376bSBart Van Assche }
840dd11376bSBart Van Assche }
841dd11376bSBart Van Assche
ufs_qcom_icc_set_bw(struct ufs_qcom_host * host,u32 mem_bw,u32 cfg_bw)84203ce80a1SManivannan Sadhasivam static int ufs_qcom_icc_set_bw(struct ufs_qcom_host *host, u32 mem_bw, u32 cfg_bw)
84303ce80a1SManivannan Sadhasivam {
84403ce80a1SManivannan Sadhasivam struct device *dev = host->hba->dev;
84503ce80a1SManivannan Sadhasivam int ret;
84603ce80a1SManivannan Sadhasivam
84703ce80a1SManivannan Sadhasivam ret = icc_set_bw(host->icc_ddr, 0, mem_bw);
84803ce80a1SManivannan Sadhasivam if (ret < 0) {
84903ce80a1SManivannan Sadhasivam dev_err(dev, "failed to set bandwidth request: %d\n", ret);
85003ce80a1SManivannan Sadhasivam return ret;
85103ce80a1SManivannan Sadhasivam }
85203ce80a1SManivannan Sadhasivam
85303ce80a1SManivannan Sadhasivam ret = icc_set_bw(host->icc_cpu, 0, cfg_bw);
85403ce80a1SManivannan Sadhasivam if (ret < 0) {
85503ce80a1SManivannan Sadhasivam dev_err(dev, "failed to set bandwidth request: %d\n", ret);
85603ce80a1SManivannan Sadhasivam return ret;
85703ce80a1SManivannan Sadhasivam }
85803ce80a1SManivannan Sadhasivam
85903ce80a1SManivannan Sadhasivam return 0;
86003ce80a1SManivannan Sadhasivam }
86103ce80a1SManivannan Sadhasivam
ufs_qcom_get_bw_table(struct ufs_qcom_host * host)86203ce80a1SManivannan Sadhasivam static struct __ufs_qcom_bw_table ufs_qcom_get_bw_table(struct ufs_qcom_host *host)
86303ce80a1SManivannan Sadhasivam {
86403ce80a1SManivannan Sadhasivam struct ufs_pa_layer_attr *p = &host->dev_req_params;
86503ce80a1SManivannan Sadhasivam int gear = max_t(u32, p->gear_rx, p->gear_tx);
86603ce80a1SManivannan Sadhasivam int lane = max_t(u32, p->lane_rx, p->lane_tx);
86703ce80a1SManivannan Sadhasivam
86803ce80a1SManivannan Sadhasivam if (ufshcd_is_hs_mode(p)) {
86903ce80a1SManivannan Sadhasivam if (p->hs_rate == PA_HS_MODE_B)
87003ce80a1SManivannan Sadhasivam return ufs_qcom_bw_table[MODE_HS_RB][gear][lane];
87103ce80a1SManivannan Sadhasivam else
87203ce80a1SManivannan Sadhasivam return ufs_qcom_bw_table[MODE_HS_RA][gear][lane];
87303ce80a1SManivannan Sadhasivam } else {
87403ce80a1SManivannan Sadhasivam return ufs_qcom_bw_table[MODE_PWM][gear][lane];
87503ce80a1SManivannan Sadhasivam }
87603ce80a1SManivannan Sadhasivam }
87703ce80a1SManivannan Sadhasivam
ufs_qcom_icc_update_bw(struct ufs_qcom_host * host)87803ce80a1SManivannan Sadhasivam static int ufs_qcom_icc_update_bw(struct ufs_qcom_host *host)
87903ce80a1SManivannan Sadhasivam {
88003ce80a1SManivannan Sadhasivam struct __ufs_qcom_bw_table bw_table;
88103ce80a1SManivannan Sadhasivam
88203ce80a1SManivannan Sadhasivam bw_table = ufs_qcom_get_bw_table(host);
88303ce80a1SManivannan Sadhasivam
88403ce80a1SManivannan Sadhasivam return ufs_qcom_icc_set_bw(host, bw_table.mem_bw, bw_table.cfg_bw);
88503ce80a1SManivannan Sadhasivam }
88603ce80a1SManivannan Sadhasivam
ufs_qcom_pwr_change_notify(struct ufs_hba * hba,enum ufs_notify_change_status status,struct ufs_pa_layer_attr * dev_max_params,struct ufs_pa_layer_attr * dev_req_params)887dd11376bSBart Van Assche static int ufs_qcom_pwr_change_notify(struct ufs_hba *hba,
888dd11376bSBart Van Assche enum ufs_notify_change_status status,
889dd11376bSBart Van Assche struct ufs_pa_layer_attr *dev_max_params,
890dd11376bSBart Van Assche struct ufs_pa_layer_attr *dev_req_params)
891dd11376bSBart Van Assche {
892dd11376bSBart Van Assche struct ufs_qcom_host *host = ufshcd_get_variant(hba);
893dd11376bSBart Van Assche struct ufs_dev_params ufs_qcom_cap;
894dd11376bSBart Van Assche int ret = 0;
895dd11376bSBart Van Assche
896031312dbSManivannan Sadhasivam if (!dev_req_params) {
897031312dbSManivannan Sadhasivam pr_err("%s: incoming dev_req_params is NULL\n", __func__);
898031312dbSManivannan Sadhasivam return -EINVAL;
899031312dbSManivannan Sadhasivam }
900031312dbSManivannan Sadhasivam
901dd11376bSBart Van Assche switch (status) {
902dd11376bSBart Van Assche case PRE_CHANGE:
903dd11376bSBart Van Assche ufshcd_init_pwr_dev_param(&ufs_qcom_cap);
904dd11376bSBart Van Assche ufs_qcom_cap.hs_rate = UFS_QCOM_LIMIT_HS_RATE;
905dd11376bSBart Van Assche
906c2709865SManivannan Sadhasivam /* This driver only supports symmetic gear setting i.e., hs_tx_gear == hs_rx_gear */
907c2709865SManivannan Sadhasivam ufs_qcom_cap.hs_tx_gear = ufs_qcom_cap.hs_rx_gear = ufs_qcom_get_hs_gear(hba);
908dd11376bSBart Van Assche
909dd11376bSBart Van Assche ret = ufshcd_get_pwr_dev_param(&ufs_qcom_cap,
910dd11376bSBart Van Assche dev_max_params,
911dd11376bSBart Van Assche dev_req_params);
912dd11376bSBart Van Assche if (ret) {
9131026f7d3SAndrew Halaney dev_err(hba->dev, "%s: failed to determine capabilities\n",
914dd11376bSBart Van Assche __func__);
915031312dbSManivannan Sadhasivam return ret;
916dd11376bSBart Van Assche }
917dd11376bSBart Van Assche
91898b37770SManivannan Sadhasivam /*
91998b37770SManivannan Sadhasivam * Update hs_gear only when the gears are scaled to a higher value. This is because,
92098b37770SManivannan Sadhasivam * the PHY gear settings are backwards compatible and we only need to change the PHY
92198b37770SManivannan Sadhasivam * settings while scaling to higher gears.
92298b37770SManivannan Sadhasivam */
92398b37770SManivannan Sadhasivam if (dev_req_params->gear_tx > host->hs_gear)
924baf5ddacSManivannan Sadhasivam host->hs_gear = dev_req_params->gear_tx;
925baf5ddacSManivannan Sadhasivam
926dd11376bSBart Van Assche /* enable the device ref clock before changing to HS mode */
927dd11376bSBart Van Assche if (!ufshcd_is_hs_mode(&hba->pwr_info) &&
928dd11376bSBart Van Assche ufshcd_is_hs_mode(dev_req_params))
929dd11376bSBart Van Assche ufs_qcom_dev_ref_clk_ctrl(host, true);
930dd11376bSBart Van Assche
931dd11376bSBart Van Assche if (host->hw_ver.major >= 0x4) {
932dd11376bSBart Van Assche ufshcd_dme_configure_adapt(hba,
933dd11376bSBart Van Assche dev_req_params->gear_tx,
934dd11376bSBart Van Assche PA_INITIAL_ADAPT);
935dd11376bSBart Van Assche }
936dd11376bSBart Van Assche break;
937dd11376bSBart Van Assche case POST_CHANGE:
938dd11376bSBart Van Assche if (ufs_qcom_cfg_timers(hba, dev_req_params->gear_rx,
939dd11376bSBart Van Assche dev_req_params->pwr_rx,
940dd11376bSBart Van Assche dev_req_params->hs_rate, false)) {
941dd11376bSBart Van Assche dev_err(hba->dev, "%s: ufs_qcom_cfg_timers() failed\n",
942dd11376bSBart Van Assche __func__);
943dd11376bSBart Van Assche /*
944dd11376bSBart Van Assche * we return error code at the end of the routine,
945dd11376bSBart Van Assche * but continue to configure UFS_PHY_TX_LANE_ENABLE
946dd11376bSBart Van Assche * and bus voting as usual
947dd11376bSBart Van Assche */
948dd11376bSBart Van Assche ret = -EINVAL;
949dd11376bSBart Van Assche }
950dd11376bSBart Van Assche
951dd11376bSBart Van Assche /* cache the power mode parameters to use internally */
952dd11376bSBart Van Assche memcpy(&host->dev_req_params,
953dd11376bSBart Van Assche dev_req_params, sizeof(*dev_req_params));
954dd11376bSBart Van Assche
95503ce80a1SManivannan Sadhasivam ufs_qcom_icc_update_bw(host);
95603ce80a1SManivannan Sadhasivam
957dd11376bSBart Van Assche /* disable the device ref clock if entered PWM mode */
958dd11376bSBart Van Assche if (ufshcd_is_hs_mode(&hba->pwr_info) &&
959dd11376bSBart Van Assche !ufshcd_is_hs_mode(dev_req_params))
960dd11376bSBart Van Assche ufs_qcom_dev_ref_clk_ctrl(host, false);
961dd11376bSBart Van Assche break;
962dd11376bSBart Van Assche default:
963dd11376bSBart Van Assche ret = -EINVAL;
964dd11376bSBart Van Assche break;
965dd11376bSBart Van Assche }
966031312dbSManivannan Sadhasivam
967dd11376bSBart Van Assche return ret;
968dd11376bSBart Van Assche }
969dd11376bSBart Van Assche
ufs_qcom_quirk_host_pa_saveconfigtime(struct ufs_hba * hba)970dd11376bSBart Van Assche static int ufs_qcom_quirk_host_pa_saveconfigtime(struct ufs_hba *hba)
971dd11376bSBart Van Assche {
972dd11376bSBart Van Assche int err;
973dd11376bSBart Van Assche u32 pa_vs_config_reg1;
974dd11376bSBart Van Assche
975dd11376bSBart Van Assche err = ufshcd_dme_get(hba, UIC_ARG_MIB(PA_VS_CONFIG_REG1),
976dd11376bSBart Van Assche &pa_vs_config_reg1);
977dd11376bSBart Van Assche if (err)
978031312dbSManivannan Sadhasivam return err;
979dd11376bSBart Van Assche
980dd11376bSBart Van Assche /* Allow extension of MSB bits of PA_SaveConfigTime attribute */
981031312dbSManivannan Sadhasivam return ufshcd_dme_set(hba, UIC_ARG_MIB(PA_VS_CONFIG_REG1),
982dd11376bSBart Van Assche (pa_vs_config_reg1 | (1 << 12)));
983dd11376bSBart Van Assche }
984dd11376bSBart Van Assche
ufs_qcom_apply_dev_quirks(struct ufs_hba * hba)985dd11376bSBart Van Assche static int ufs_qcom_apply_dev_quirks(struct ufs_hba *hba)
986dd11376bSBart Van Assche {
987dd11376bSBart Van Assche int err = 0;
988dd11376bSBart Van Assche
989dd11376bSBart Van Assche if (hba->dev_quirks & UFS_DEVICE_QUIRK_HOST_PA_SAVECONFIGTIME)
990dd11376bSBart Van Assche err = ufs_qcom_quirk_host_pa_saveconfigtime(hba);
991dd11376bSBart Van Assche
992dd11376bSBart Van Assche if (hba->dev_info.wmanufacturerid == UFS_VENDOR_WDC)
993dd11376bSBart Van Assche hba->dev_quirks |= UFS_DEVICE_QUIRK_HOST_PA_TACTIVATE;
994dd11376bSBart Van Assche
995dd11376bSBart Van Assche return err;
996dd11376bSBart Van Assche }
997dd11376bSBart Van Assche
ufs_qcom_get_ufs_hci_version(struct ufs_hba * hba)998dd11376bSBart Van Assche static u32 ufs_qcom_get_ufs_hci_version(struct ufs_hba *hba)
999dd11376bSBart Van Assche {
1000dd11376bSBart Van Assche struct ufs_qcom_host *host = ufshcd_get_variant(hba);
1001dd11376bSBart Van Assche
1002dd11376bSBart Van Assche if (host->hw_ver.major == 0x1)
1003dd11376bSBart Van Assche return ufshci_version(1, 1);
1004dd11376bSBart Van Assche else
1005dd11376bSBart Van Assche return ufshci_version(2, 0);
1006dd11376bSBart Van Assche }
1007dd11376bSBart Van Assche
1008dd11376bSBart Van Assche /**
1009dd11376bSBart Van Assche * ufs_qcom_advertise_quirks - advertise the known QCOM UFS controller quirks
1010dd11376bSBart Van Assche * @hba: host controller instance
1011dd11376bSBart Van Assche *
1012dd11376bSBart Van Assche * QCOM UFS host controller might have some non standard behaviours (quirks)
1013dd11376bSBart Van Assche * than what is specified by UFSHCI specification. Advertise all such
1014dd11376bSBart Van Assche * quirks to standard UFS host controller driver so standard takes them into
1015dd11376bSBart Van Assche * account.
1016dd11376bSBart Van Assche */
ufs_qcom_advertise_quirks(struct ufs_hba * hba)1017dd11376bSBart Van Assche static void ufs_qcom_advertise_quirks(struct ufs_hba *hba)
1018dd11376bSBart Van Assche {
1019dd11376bSBart Van Assche struct ufs_qcom_host *host = ufshcd_get_variant(hba);
1020dd11376bSBart Van Assche
1021dd11376bSBart Van Assche if (host->hw_ver.major == 0x01) {
1022dd11376bSBart Van Assche hba->quirks |= UFSHCD_QUIRK_DELAY_BEFORE_DME_CMDS
1023dd11376bSBart Van Assche | UFSHCD_QUIRK_BROKEN_PA_RXHSUNTERMCAP
1024dd11376bSBart Van Assche | UFSHCD_QUIRK_DME_PEER_ACCESS_AUTO_MODE;
1025dd11376bSBart Van Assche
1026dd11376bSBart Van Assche if (host->hw_ver.minor == 0x0001 && host->hw_ver.step == 0x0001)
1027dd11376bSBart Van Assche hba->quirks |= UFSHCD_QUIRK_BROKEN_INTR_AGGR;
1028dd11376bSBart Van Assche
1029dd11376bSBart Van Assche hba->quirks |= UFSHCD_QUIRK_BROKEN_LCC;
1030dd11376bSBart Van Assche }
1031dd11376bSBart Van Assche
1032dd11376bSBart Van Assche if (host->hw_ver.major == 0x2) {
1033dd11376bSBart Van Assche hba->quirks |= UFSHCD_QUIRK_BROKEN_UFS_HCI_VERSION;
1034dd11376bSBart Van Assche
1035dd11376bSBart Van Assche if (!ufs_qcom_cap_qunipro(host))
1036dd11376bSBart Van Assche /* Legacy UniPro mode still need following quirks */
1037dd11376bSBart Van Assche hba->quirks |= (UFSHCD_QUIRK_DELAY_BEFORE_DME_CMDS
1038dd11376bSBart Van Assche | UFSHCD_QUIRK_DME_PEER_ACCESS_AUTO_MODE
1039dd11376bSBart Van Assche | UFSHCD_QUIRK_BROKEN_PA_RXHSUNTERMCAP);
1040dd11376bSBart Van Assche }
1041baf5ddacSManivannan Sadhasivam
1042baf5ddacSManivannan Sadhasivam if (host->hw_ver.major > 0x3)
1043baf5ddacSManivannan Sadhasivam hba->quirks |= UFSHCD_QUIRK_REINIT_AFTER_MAX_GEAR_SWITCH;
1044dd11376bSBart Van Assche }
1045dd11376bSBart Van Assche
ufs_qcom_set_caps(struct ufs_hba * hba)1046dd11376bSBart Van Assche static void ufs_qcom_set_caps(struct ufs_hba *hba)
1047dd11376bSBart Van Assche {
1048dd11376bSBart Van Assche struct ufs_qcom_host *host = ufshcd_get_variant(hba);
1049dd11376bSBart Van Assche
1050dd11376bSBart Van Assche hba->caps |= UFSHCD_CAP_CLK_GATING | UFSHCD_CAP_HIBERN8_WITH_CLK_GATING;
105187bd0501SPeter Wang hba->caps |= UFSHCD_CAP_CLK_SCALING | UFSHCD_CAP_WB_WITH_CLK_SCALING;
1052dd11376bSBart Van Assche hba->caps |= UFSHCD_CAP_AUTO_BKOPS_SUSPEND;
1053dd11376bSBart Van Assche hba->caps |= UFSHCD_CAP_WB_EN;
1054dd11376bSBart Van Assche hba->caps |= UFSHCD_CAP_AGGR_POWER_COLLAPSE;
1055dd11376bSBart Van Assche hba->caps |= UFSHCD_CAP_RPM_AUTOSUSPEND;
1056dd11376bSBart Van Assche
1057dd11376bSBart Van Assche if (host->hw_ver.major >= 0x2) {
1058dd11376bSBart Van Assche host->caps = UFS_QCOM_CAP_QUNIPRO |
1059dd11376bSBart Van Assche UFS_QCOM_CAP_RETAIN_SEC_CFG_AFTER_PWR_COLLAPSE;
1060dd11376bSBart Van Assche }
1061dd11376bSBart Van Assche }
1062dd11376bSBart Van Assche
1063dd11376bSBart Van Assche /**
1064dd11376bSBart Van Assche * ufs_qcom_setup_clocks - enables/disable clocks
1065dd11376bSBart Van Assche * @hba: host controller instance
1066dd11376bSBart Van Assche * @on: If true, enable clocks else disable them.
1067dd11376bSBart Van Assche * @status: PRE_CHANGE or POST_CHANGE notify
1068dd11376bSBart Van Assche *
10693a17fefeSBart Van Assche * Return: 0 on success, non-zero on failure.
1070dd11376bSBart Van Assche */
ufs_qcom_setup_clocks(struct ufs_hba * hba,bool on,enum ufs_notify_change_status status)1071dd11376bSBart Van Assche static int ufs_qcom_setup_clocks(struct ufs_hba *hba, bool on,
1072dd11376bSBart Van Assche enum ufs_notify_change_status status)
1073dd11376bSBart Van Assche {
1074dd11376bSBart Van Assche struct ufs_qcom_host *host = ufshcd_get_variant(hba);
1075dd11376bSBart Van Assche
1076dd11376bSBart Van Assche /*
1077dd11376bSBart Van Assche * In case ufs_qcom_init() is not yet done, simply ignore.
1078dd11376bSBart Van Assche * This ufs_qcom_setup_clocks() shall be called from
1079dd11376bSBart Van Assche * ufs_qcom_init() after init is done.
1080dd11376bSBart Van Assche */
1081dd11376bSBart Van Assche if (!host)
1082dd11376bSBart Van Assche return 0;
1083dd11376bSBart Van Assche
1084dd11376bSBart Van Assche switch (status) {
1085dd11376bSBart Van Assche case PRE_CHANGE:
108603ce80a1SManivannan Sadhasivam if (on) {
108703ce80a1SManivannan Sadhasivam ufs_qcom_icc_update_bw(host);
108803ce80a1SManivannan Sadhasivam } else {
1089dd11376bSBart Van Assche if (!ufs_qcom_is_link_active(hba)) {
1090dd11376bSBart Van Assche /* disable device ref_clk */
1091dd11376bSBart Van Assche ufs_qcom_dev_ref_clk_ctrl(host, false);
1092dd11376bSBart Van Assche }
1093dd11376bSBart Van Assche }
1094dd11376bSBart Van Assche break;
1095dd11376bSBart Van Assche case POST_CHANGE:
1096dd11376bSBart Van Assche if (on) {
1097dd11376bSBart Van Assche /* enable the device ref clock for HS mode*/
1098dd11376bSBart Van Assche if (ufshcd_is_hs_mode(&hba->pwr_info))
1099dd11376bSBart Van Assche ufs_qcom_dev_ref_clk_ctrl(host, true);
110003ce80a1SManivannan Sadhasivam } else {
110103ce80a1SManivannan Sadhasivam ufs_qcom_icc_set_bw(host, ufs_qcom_bw_table[MODE_MIN][0][0].mem_bw,
110203ce80a1SManivannan Sadhasivam ufs_qcom_bw_table[MODE_MIN][0][0].cfg_bw);
1103dd11376bSBart Van Assche }
1104dd11376bSBart Van Assche break;
1105dd11376bSBart Van Assche }
1106dd11376bSBart Van Assche
1107dd11376bSBart Van Assche return 0;
1108dd11376bSBart Van Assche }
1109dd11376bSBart Van Assche
1110dd11376bSBart Van Assche static int
ufs_qcom_reset_assert(struct reset_controller_dev * rcdev,unsigned long id)1111dd11376bSBart Van Assche ufs_qcom_reset_assert(struct reset_controller_dev *rcdev, unsigned long id)
1112dd11376bSBart Van Assche {
1113dd11376bSBart Van Assche struct ufs_qcom_host *host = rcdev_to_ufs_host(rcdev);
1114dd11376bSBart Van Assche
1115dd11376bSBart Van Assche ufs_qcom_assert_reset(host->hba);
1116dd11376bSBart Van Assche /* provide 1ms delay to let the reset pulse propagate. */
1117dd11376bSBart Van Assche usleep_range(1000, 1100);
1118dd11376bSBart Van Assche return 0;
1119dd11376bSBart Van Assche }
1120dd11376bSBart Van Assche
1121dd11376bSBart Van Assche static int
ufs_qcom_reset_deassert(struct reset_controller_dev * rcdev,unsigned long id)1122dd11376bSBart Van Assche ufs_qcom_reset_deassert(struct reset_controller_dev *rcdev, unsigned long id)
1123dd11376bSBart Van Assche {
1124dd11376bSBart Van Assche struct ufs_qcom_host *host = rcdev_to_ufs_host(rcdev);
1125dd11376bSBart Van Assche
1126dd11376bSBart Van Assche ufs_qcom_deassert_reset(host->hba);
1127dd11376bSBart Van Assche
1128dd11376bSBart Van Assche /*
1129dd11376bSBart Van Assche * after reset deassertion, phy will need all ref clocks,
1130dd11376bSBart Van Assche * voltage, current to settle down before starting serdes.
1131dd11376bSBart Van Assche */
1132dd11376bSBart Van Assche usleep_range(1000, 1100);
1133dd11376bSBart Van Assche return 0;
1134dd11376bSBart Van Assche }
1135dd11376bSBart Van Assche
1136dd11376bSBart Van Assche static const struct reset_control_ops ufs_qcom_reset_ops = {
1137dd11376bSBart Van Assche .assert = ufs_qcom_reset_assert,
1138dd11376bSBart Van Assche .deassert = ufs_qcom_reset_deassert,
1139dd11376bSBart Van Assche };
1140dd11376bSBart Van Assche
ufs_qcom_icc_init(struct ufs_qcom_host * host)114103ce80a1SManivannan Sadhasivam static int ufs_qcom_icc_init(struct ufs_qcom_host *host)
114203ce80a1SManivannan Sadhasivam {
114303ce80a1SManivannan Sadhasivam struct device *dev = host->hba->dev;
114403ce80a1SManivannan Sadhasivam int ret;
114503ce80a1SManivannan Sadhasivam
114603ce80a1SManivannan Sadhasivam host->icc_ddr = devm_of_icc_get(dev, "ufs-ddr");
114703ce80a1SManivannan Sadhasivam if (IS_ERR(host->icc_ddr))
114803ce80a1SManivannan Sadhasivam return dev_err_probe(dev, PTR_ERR(host->icc_ddr),
114903ce80a1SManivannan Sadhasivam "failed to acquire interconnect path\n");
115003ce80a1SManivannan Sadhasivam
115103ce80a1SManivannan Sadhasivam host->icc_cpu = devm_of_icc_get(dev, "cpu-ufs");
115203ce80a1SManivannan Sadhasivam if (IS_ERR(host->icc_cpu))
115303ce80a1SManivannan Sadhasivam return dev_err_probe(dev, PTR_ERR(host->icc_cpu),
115403ce80a1SManivannan Sadhasivam "failed to acquire interconnect path\n");
115503ce80a1SManivannan Sadhasivam
115603ce80a1SManivannan Sadhasivam /*
115703ce80a1SManivannan Sadhasivam * Set Maximum bandwidth vote before initializing the UFS controller and
115803ce80a1SManivannan Sadhasivam * device. Ideally, a minimal interconnect vote would suffice for the
115903ce80a1SManivannan Sadhasivam * initialization, but a max vote would allow faster initialization.
116003ce80a1SManivannan Sadhasivam */
116103ce80a1SManivannan Sadhasivam ret = ufs_qcom_icc_set_bw(host, ufs_qcom_bw_table[MODE_MAX][0][0].mem_bw,
116203ce80a1SManivannan Sadhasivam ufs_qcom_bw_table[MODE_MAX][0][0].cfg_bw);
116303ce80a1SManivannan Sadhasivam if (ret < 0)
116403ce80a1SManivannan Sadhasivam return dev_err_probe(dev, ret, "failed to set bandwidth request\n");
116503ce80a1SManivannan Sadhasivam
116603ce80a1SManivannan Sadhasivam return 0;
116703ce80a1SManivannan Sadhasivam }
116803ce80a1SManivannan Sadhasivam
1169dd11376bSBart Van Assche /**
1170dd11376bSBart Van Assche * ufs_qcom_init - bind phy with controller
1171dd11376bSBart Van Assche * @hba: host controller instance
1172dd11376bSBart Van Assche *
1173dd11376bSBart Van Assche * Binds PHY with controller and powers up PHY enabling clocks
1174dd11376bSBart Van Assche * and regulators.
1175dd11376bSBart Van Assche *
11763a17fefeSBart Van Assche * Return: -EPROBE_DEFER if binding fails, returns negative error
1177dd11376bSBart Van Assche * on phy power up failure and returns zero on success.
1178dd11376bSBart Van Assche */
ufs_qcom_init(struct ufs_hba * hba)1179dd11376bSBart Van Assche static int ufs_qcom_init(struct ufs_hba *hba)
1180dd11376bSBart Van Assche {
1181dd11376bSBart Van Assche int err;
1182dd11376bSBart Van Assche struct device *dev = hba->dev;
1183dd11376bSBart Van Assche struct platform_device *pdev = to_platform_device(dev);
1184dd11376bSBart Van Assche struct ufs_qcom_host *host;
1185dd11376bSBart Van Assche struct resource *res;
1186dd11376bSBart Van Assche struct ufs_clk_info *clki;
1187dd11376bSBart Van Assche
1188dd11376bSBart Van Assche host = devm_kzalloc(dev, sizeof(*host), GFP_KERNEL);
1189dd11376bSBart Van Assche if (!host) {
1190dd11376bSBart Van Assche dev_err(dev, "%s: no memory for qcom ufs host\n", __func__);
1191031312dbSManivannan Sadhasivam return -ENOMEM;
1192dd11376bSBart Van Assche }
1193dd11376bSBart Van Assche
1194dd11376bSBart Van Assche /* Make a two way bind between the qcom host and the hba */
1195dd11376bSBart Van Assche host->hba = hba;
1196dd11376bSBart Van Assche ufshcd_set_variant(hba, host);
1197dd11376bSBart Van Assche
1198dd11376bSBart Van Assche /* Setup the optional reset control of HCI */
1199dd11376bSBart Van Assche host->core_reset = devm_reset_control_get_optional(hba->dev, "rst");
1200dd11376bSBart Van Assche if (IS_ERR(host->core_reset)) {
1201dd11376bSBart Van Assche err = dev_err_probe(dev, PTR_ERR(host->core_reset),
1202dd11376bSBart Van Assche "Failed to get reset control\n");
1203dd11376bSBart Van Assche goto out_variant_clear;
1204dd11376bSBart Van Assche }
1205dd11376bSBart Van Assche
1206dd11376bSBart Van Assche /* Fire up the reset controller. Failure here is non-fatal. */
1207dd11376bSBart Van Assche host->rcdev.of_node = dev->of_node;
1208dd11376bSBart Van Assche host->rcdev.ops = &ufs_qcom_reset_ops;
1209dd11376bSBart Van Assche host->rcdev.owner = dev->driver->owner;
1210dd11376bSBart Van Assche host->rcdev.nr_resets = 1;
1211dd11376bSBart Van Assche err = devm_reset_controller_register(dev, &host->rcdev);
1212031312dbSManivannan Sadhasivam if (err)
1213dd11376bSBart Van Assche dev_warn(dev, "Failed to register reset controller\n");
1214dd11376bSBart Van Assche
1215dd11376bSBart Van Assche if (!has_acpi_companion(dev)) {
1216dd11376bSBart Van Assche host->generic_phy = devm_phy_get(dev, "ufsphy");
1217dd11376bSBart Van Assche if (IS_ERR(host->generic_phy)) {
1218dd11376bSBart Van Assche err = dev_err_probe(dev, PTR_ERR(host->generic_phy), "Failed to get PHY\n");
1219dd11376bSBart Van Assche goto out_variant_clear;
1220dd11376bSBart Van Assche }
1221dd11376bSBart Van Assche }
1222dd11376bSBart Van Assche
122303ce80a1SManivannan Sadhasivam err = ufs_qcom_icc_init(host);
122403ce80a1SManivannan Sadhasivam if (err)
122503ce80a1SManivannan Sadhasivam goto out_variant_clear;
122603ce80a1SManivannan Sadhasivam
1227dd11376bSBart Van Assche host->device_reset = devm_gpiod_get_optional(dev, "reset",
1228dd11376bSBart Van Assche GPIOD_OUT_HIGH);
1229dd11376bSBart Van Assche if (IS_ERR(host->device_reset)) {
1230dd11376bSBart Van Assche err = PTR_ERR(host->device_reset);
1231dd11376bSBart Van Assche if (err != -EPROBE_DEFER)
1232dd11376bSBart Van Assche dev_err(dev, "failed to acquire reset gpio: %d\n", err);
1233dd11376bSBart Van Assche goto out_variant_clear;
1234dd11376bSBart Van Assche }
1235dd11376bSBart Van Assche
1236dd11376bSBart Van Assche ufs_qcom_get_controller_revision(hba, &host->hw_ver.major,
1237dd11376bSBart Van Assche &host->hw_ver.minor, &host->hw_ver.step);
1238dd11376bSBart Van Assche
1239dd11376bSBart Van Assche /*
1240dd11376bSBart Van Assche * for newer controllers, device reference clock control bit has
1241dd11376bSBart Van Assche * moved inside UFS controller register address space itself.
1242dd11376bSBart Van Assche */
1243dd11376bSBart Van Assche if (host->hw_ver.major >= 0x02) {
1244dd11376bSBart Van Assche host->dev_ref_clk_ctrl_mmio = hba->mmio_base + REG_UFS_CFG1;
1245dd11376bSBart Van Assche host->dev_ref_clk_en_mask = BIT(26);
1246dd11376bSBart Van Assche } else {
1247dd11376bSBart Van Assche /* "dev_ref_clk_ctrl_mem" is optional resource */
1248dd11376bSBart Van Assche res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1249dd11376bSBart Van Assche "dev_ref_clk_ctrl_mem");
1250dd11376bSBart Van Assche if (res) {
1251dd11376bSBart Van Assche host->dev_ref_clk_ctrl_mmio =
1252dd11376bSBart Van Assche devm_ioremap_resource(dev, res);
1253dd11376bSBart Van Assche if (IS_ERR(host->dev_ref_clk_ctrl_mmio))
1254dd11376bSBart Van Assche host->dev_ref_clk_ctrl_mmio = NULL;
1255dd11376bSBart Van Assche host->dev_ref_clk_en_mask = BIT(5);
1256dd11376bSBart Van Assche }
1257dd11376bSBart Van Assche }
1258dd11376bSBart Van Assche
1259dd11376bSBart Van Assche list_for_each_entry(clki, &hba->clk_list_head, list) {
1260dd11376bSBart Van Assche if (!strcmp(clki->name, "core_clk_unipro"))
1261dd11376bSBart Van Assche clki->keep_link_active = true;
1262dd11376bSBart Van Assche }
1263dd11376bSBart Van Assche
1264dd11376bSBart Van Assche err = ufs_qcom_init_lane_clks(host);
1265dd11376bSBart Van Assche if (err)
1266dd11376bSBart Van Assche goto out_variant_clear;
1267dd11376bSBart Van Assche
1268dd11376bSBart Van Assche ufs_qcom_set_caps(hba);
1269dd11376bSBart Van Assche ufs_qcom_advertise_quirks(hba);
1270dd11376bSBart Van Assche
1271dd11376bSBart Van Assche err = ufs_qcom_ice_init(host);
1272dd11376bSBart Van Assche if (err)
1273dd11376bSBart Van Assche goto out_variant_clear;
1274dd11376bSBart Van Assche
1275dd11376bSBart Van Assche ufs_qcom_setup_clocks(hba, true, POST_CHANGE);
1276dd11376bSBart Van Assche
1277dd11376bSBart Van Assche if (hba->dev->id < MAX_UFS_QCOM_HOSTS)
1278dd11376bSBart Van Assche ufs_qcom_hosts[hba->dev->id] = host;
1279dd11376bSBart Van Assche
1280dd11376bSBart Van Assche ufs_qcom_get_default_testbus_cfg(host);
1281dd11376bSBart Van Assche err = ufs_qcom_testbus_config(host);
1282031312dbSManivannan Sadhasivam if (err)
1283031312dbSManivannan Sadhasivam /* Failure is non-fatal */
1284dd11376bSBart Van Assche dev_warn(dev, "%s: failed to configure the testbus %d\n",
1285dd11376bSBart Van Assche __func__, err);
1286dd11376bSBart Van Assche
1287baf5ddacSManivannan Sadhasivam /*
1288baf5ddacSManivannan Sadhasivam * Power up the PHY using the minimum supported gear (UFS_HS_G2).
1289baf5ddacSManivannan Sadhasivam * Switching to max gear will be performed during reinit if supported.
1290baf5ddacSManivannan Sadhasivam */
1291baf5ddacSManivannan Sadhasivam host->hs_gear = UFS_HS_G2;
1292baf5ddacSManivannan Sadhasivam
1293031312dbSManivannan Sadhasivam return 0;
1294dd11376bSBart Van Assche
1295dd11376bSBart Van Assche out_variant_clear:
1296dd11376bSBart Van Assche ufshcd_set_variant(hba, NULL);
1297031312dbSManivannan Sadhasivam
1298dd11376bSBart Van Assche return err;
1299dd11376bSBart Van Assche }
1300dd11376bSBart Van Assche
ufs_qcom_exit(struct ufs_hba * hba)1301dd11376bSBart Van Assche static void ufs_qcom_exit(struct ufs_hba *hba)
1302dd11376bSBart Van Assche {
1303dd11376bSBart Van Assche struct ufs_qcom_host *host = ufshcd_get_variant(hba);
1304dd11376bSBart Van Assche
1305dd11376bSBart Van Assche ufs_qcom_disable_lane_clks(host);
1306dd11376bSBart Van Assche phy_power_off(host->generic_phy);
1307dd11376bSBart Van Assche phy_exit(host->generic_phy);
1308dd11376bSBart Van Assche }
1309dd11376bSBart Van Assche
ufs_qcom_set_dme_vs_core_clk_ctrl_clear_div(struct ufs_hba * hba,u32 clk_cycles)1310dd11376bSBart Van Assche static int ufs_qcom_set_dme_vs_core_clk_ctrl_clear_div(struct ufs_hba *hba,
1311dd11376bSBart Van Assche u32 clk_cycles)
1312dd11376bSBart Van Assche {
1313dd11376bSBart Van Assche int err;
1314dd11376bSBart Van Assche u32 core_clk_ctrl_reg;
1315dd11376bSBart Van Assche
1316dd11376bSBart Van Assche if (clk_cycles > DME_VS_CORE_CLK_CTRL_MAX_CORE_CLK_1US_CYCLES_MASK)
1317dd11376bSBart Van Assche return -EINVAL;
1318dd11376bSBart Van Assche
1319dd11376bSBart Van Assche err = ufshcd_dme_get(hba,
1320dd11376bSBart Van Assche UIC_ARG_MIB(DME_VS_CORE_CLK_CTRL),
1321dd11376bSBart Van Assche &core_clk_ctrl_reg);
1322dd11376bSBart Van Assche if (err)
1323031312dbSManivannan Sadhasivam return err;
1324dd11376bSBart Van Assche
1325dd11376bSBart Van Assche core_clk_ctrl_reg &= ~DME_VS_CORE_CLK_CTRL_MAX_CORE_CLK_1US_CYCLES_MASK;
1326dd11376bSBart Van Assche core_clk_ctrl_reg |= clk_cycles;
1327dd11376bSBart Van Assche
1328dd11376bSBart Van Assche /* Clear CORE_CLK_DIV_EN */
1329dd11376bSBart Van Assche core_clk_ctrl_reg &= ~DME_VS_CORE_CLK_CTRL_CORE_CLK_DIV_EN_BIT;
1330dd11376bSBart Van Assche
1331031312dbSManivannan Sadhasivam return ufshcd_dme_set(hba,
1332dd11376bSBart Van Assche UIC_ARG_MIB(DME_VS_CORE_CLK_CTRL),
1333dd11376bSBart Van Assche core_clk_ctrl_reg);
1334dd11376bSBart Van Assche }
1335dd11376bSBart Van Assche
ufs_qcom_clk_scale_up_pre_change(struct ufs_hba * hba)1336dd11376bSBart Van Assche static int ufs_qcom_clk_scale_up_pre_change(struct ufs_hba *hba)
1337dd11376bSBart Van Assche {
1338dd11376bSBart Van Assche /* nothing to do as of now */
1339dd11376bSBart Van Assche return 0;
1340dd11376bSBart Van Assche }
1341dd11376bSBart Van Assche
ufs_qcom_clk_scale_up_post_change(struct ufs_hba * hba)1342dd11376bSBart Van Assche static int ufs_qcom_clk_scale_up_post_change(struct ufs_hba *hba)
1343dd11376bSBart Van Assche {
1344dd11376bSBart Van Assche struct ufs_qcom_host *host = ufshcd_get_variant(hba);
1345dd11376bSBart Van Assche
1346dd11376bSBart Van Assche if (!ufs_qcom_cap_qunipro(host))
1347dd11376bSBart Van Assche return 0;
1348dd11376bSBart Van Assche
1349dd11376bSBart Van Assche /* set unipro core clock cycles to 150 and clear clock divider */
1350dd11376bSBart Van Assche return ufs_qcom_set_dme_vs_core_clk_ctrl_clear_div(hba, 150);
1351dd11376bSBart Van Assche }
1352dd11376bSBart Van Assche
ufs_qcom_clk_scale_down_pre_change(struct ufs_hba * hba)1353dd11376bSBart Van Assche static int ufs_qcom_clk_scale_down_pre_change(struct ufs_hba *hba)
1354dd11376bSBart Van Assche {
1355dd11376bSBart Van Assche struct ufs_qcom_host *host = ufshcd_get_variant(hba);
1356dd11376bSBart Van Assche int err;
1357dd11376bSBart Van Assche u32 core_clk_ctrl_reg;
1358dd11376bSBart Van Assche
1359dd11376bSBart Van Assche if (!ufs_qcom_cap_qunipro(host))
1360dd11376bSBart Van Assche return 0;
1361dd11376bSBart Van Assche
1362dd11376bSBart Van Assche err = ufshcd_dme_get(hba,
1363dd11376bSBart Van Assche UIC_ARG_MIB(DME_VS_CORE_CLK_CTRL),
1364dd11376bSBart Van Assche &core_clk_ctrl_reg);
1365dd11376bSBart Van Assche
1366dd11376bSBart Van Assche /* make sure CORE_CLK_DIV_EN is cleared */
1367dd11376bSBart Van Assche if (!err &&
1368dd11376bSBart Van Assche (core_clk_ctrl_reg & DME_VS_CORE_CLK_CTRL_CORE_CLK_DIV_EN_BIT)) {
1369dd11376bSBart Van Assche core_clk_ctrl_reg &= ~DME_VS_CORE_CLK_CTRL_CORE_CLK_DIV_EN_BIT;
1370dd11376bSBart Van Assche err = ufshcd_dme_set(hba,
1371dd11376bSBart Van Assche UIC_ARG_MIB(DME_VS_CORE_CLK_CTRL),
1372dd11376bSBart Van Assche core_clk_ctrl_reg);
1373dd11376bSBart Van Assche }
1374dd11376bSBart Van Assche
1375dd11376bSBart Van Assche return err;
1376dd11376bSBart Van Assche }
1377dd11376bSBart Van Assche
ufs_qcom_clk_scale_down_post_change(struct ufs_hba * hba)1378dd11376bSBart Van Assche static int ufs_qcom_clk_scale_down_post_change(struct ufs_hba *hba)
1379dd11376bSBart Van Assche {
1380dd11376bSBart Van Assche struct ufs_qcom_host *host = ufshcd_get_variant(hba);
1381dd11376bSBart Van Assche
1382dd11376bSBart Van Assche if (!ufs_qcom_cap_qunipro(host))
1383dd11376bSBart Van Assche return 0;
1384dd11376bSBart Van Assche
1385dd11376bSBart Van Assche /* set unipro core clock cycles to 75 and clear clock divider */
1386dd11376bSBart Van Assche return ufs_qcom_set_dme_vs_core_clk_ctrl_clear_div(hba, 75);
1387dd11376bSBart Van Assche }
1388dd11376bSBart Van Assche
ufs_qcom_clk_scale_notify(struct ufs_hba * hba,bool scale_up,enum ufs_notify_change_status status)1389dd11376bSBart Van Assche static int ufs_qcom_clk_scale_notify(struct ufs_hba *hba,
1390dd11376bSBart Van Assche bool scale_up, enum ufs_notify_change_status status)
1391dd11376bSBart Van Assche {
1392dd11376bSBart Van Assche struct ufs_qcom_host *host = ufshcd_get_variant(hba);
1393dd11376bSBart Van Assche struct ufs_pa_layer_attr *dev_req_params = &host->dev_req_params;
1394dd11376bSBart Van Assche int err = 0;
1395dd11376bSBart Van Assche
139621f04fb4SNitin Rawat /* check the host controller state before sending hibern8 cmd */
139721f04fb4SNitin Rawat if (!ufshcd_is_hba_active(hba))
139821f04fb4SNitin Rawat return 0;
139921f04fb4SNitin Rawat
1400dd11376bSBart Van Assche if (status == PRE_CHANGE) {
1401dd11376bSBart Van Assche err = ufshcd_uic_hibern8_enter(hba);
1402dd11376bSBart Van Assche if (err)
1403dd11376bSBart Van Assche return err;
1404dd11376bSBart Van Assche if (scale_up)
1405dd11376bSBart Van Assche err = ufs_qcom_clk_scale_up_pre_change(hba);
1406dd11376bSBart Van Assche else
1407dd11376bSBart Van Assche err = ufs_qcom_clk_scale_down_pre_change(hba);
1408dd11376bSBart Van Assche
1409a8409bccSChanWoo Lee if (err) {
1410a8409bccSChanWoo Lee ufshcd_uic_hibern8_exit(hba);
1411a8409bccSChanWoo Lee return err;
1412a8409bccSChanWoo Lee }
1413dd11376bSBart Van Assche } else {
1414dd11376bSBart Van Assche if (scale_up)
1415dd11376bSBart Van Assche err = ufs_qcom_clk_scale_up_post_change(hba);
1416dd11376bSBart Van Assche else
1417dd11376bSBart Van Assche err = ufs_qcom_clk_scale_down_post_change(hba);
1418dd11376bSBart Van Assche
1419dd11376bSBart Van Assche
1420fa8d3272SDan Carpenter if (err) {
1421dd11376bSBart Van Assche ufshcd_uic_hibern8_exit(hba);
1422031312dbSManivannan Sadhasivam return err;
1423dd11376bSBart Van Assche }
1424dd11376bSBart Van Assche
1425dd11376bSBart Van Assche ufs_qcom_cfg_timers(hba,
1426dd11376bSBart Van Assche dev_req_params->gear_rx,
1427dd11376bSBart Van Assche dev_req_params->pwr_rx,
1428dd11376bSBart Van Assche dev_req_params->hs_rate,
1429dd11376bSBart Van Assche false);
143003ce80a1SManivannan Sadhasivam ufs_qcom_icc_update_bw(host);
1431dd11376bSBart Van Assche ufshcd_uic_hibern8_exit(hba);
1432dd11376bSBart Van Assche }
1433dd11376bSBart Van Assche
1434031312dbSManivannan Sadhasivam return 0;
1435dd11376bSBart Van Assche }
1436dd11376bSBart Van Assche
ufs_qcom_enable_test_bus(struct ufs_qcom_host * host)1437dd11376bSBart Van Assche static void ufs_qcom_enable_test_bus(struct ufs_qcom_host *host)
1438dd11376bSBart Van Assche {
1439dd11376bSBart Van Assche ufshcd_rmwl(host->hba, UFS_REG_TEST_BUS_EN,
1440dd11376bSBart Van Assche UFS_REG_TEST_BUS_EN, REG_UFS_CFG1);
1441dd11376bSBart Van Assche ufshcd_rmwl(host->hba, TEST_BUS_EN, TEST_BUS_EN, REG_UFS_CFG1);
1442dd11376bSBart Van Assche }
1443dd11376bSBart Van Assche
ufs_qcom_get_default_testbus_cfg(struct ufs_qcom_host * host)1444dd11376bSBart Van Assche static void ufs_qcom_get_default_testbus_cfg(struct ufs_qcom_host *host)
1445dd11376bSBart Van Assche {
1446dd11376bSBart Van Assche /* provide a legal default configuration */
1447dd11376bSBart Van Assche host->testbus.select_major = TSTBUS_UNIPRO;
1448dd11376bSBart Van Assche host->testbus.select_minor = 37;
1449dd11376bSBart Van Assche }
1450dd11376bSBart Van Assche
ufs_qcom_testbus_cfg_is_ok(struct ufs_qcom_host * host)1451dd11376bSBart Van Assche static bool ufs_qcom_testbus_cfg_is_ok(struct ufs_qcom_host *host)
1452dd11376bSBart Van Assche {
1453dd11376bSBart Van Assche if (host->testbus.select_major >= TSTBUS_MAX) {
1454dd11376bSBart Van Assche dev_err(host->hba->dev,
1455dd11376bSBart Van Assche "%s: UFS_CFG1[TEST_BUS_SEL} may not equal 0x%05X\n",
1456dd11376bSBart Van Assche __func__, host->testbus.select_major);
1457dd11376bSBart Van Assche return false;
1458dd11376bSBart Van Assche }
1459dd11376bSBart Van Assche
1460dd11376bSBart Van Assche return true;
1461dd11376bSBart Van Assche }
1462dd11376bSBart Van Assche
ufs_qcom_testbus_config(struct ufs_qcom_host * host)1463dd11376bSBart Van Assche int ufs_qcom_testbus_config(struct ufs_qcom_host *host)
1464dd11376bSBart Van Assche {
1465dd11376bSBart Van Assche int reg;
1466dd11376bSBart Van Assche int offset;
1467dd11376bSBart Van Assche u32 mask = TEST_BUS_SUB_SEL_MASK;
1468dd11376bSBart Van Assche
1469dd11376bSBart Van Assche if (!host)
1470dd11376bSBart Van Assche return -EINVAL;
1471dd11376bSBart Van Assche
1472dd11376bSBart Van Assche if (!ufs_qcom_testbus_cfg_is_ok(host))
1473dd11376bSBart Van Assche return -EPERM;
1474dd11376bSBart Van Assche
1475dd11376bSBart Van Assche switch (host->testbus.select_major) {
1476dd11376bSBart Van Assche case TSTBUS_UAWM:
1477dd11376bSBart Van Assche reg = UFS_TEST_BUS_CTRL_0;
1478dd11376bSBart Van Assche offset = 24;
1479dd11376bSBart Van Assche break;
1480dd11376bSBart Van Assche case TSTBUS_UARM:
1481dd11376bSBart Van Assche reg = UFS_TEST_BUS_CTRL_0;
1482dd11376bSBart Van Assche offset = 16;
1483dd11376bSBart Van Assche break;
1484dd11376bSBart Van Assche case TSTBUS_TXUC:
1485dd11376bSBart Van Assche reg = UFS_TEST_BUS_CTRL_0;
1486dd11376bSBart Van Assche offset = 8;
1487dd11376bSBart Van Assche break;
1488dd11376bSBart Van Assche case TSTBUS_RXUC:
1489dd11376bSBart Van Assche reg = UFS_TEST_BUS_CTRL_0;
1490dd11376bSBart Van Assche offset = 0;
1491dd11376bSBart Van Assche break;
1492dd11376bSBart Van Assche case TSTBUS_DFC:
1493dd11376bSBart Van Assche reg = UFS_TEST_BUS_CTRL_1;
1494dd11376bSBart Van Assche offset = 24;
1495dd11376bSBart Van Assche break;
1496dd11376bSBart Van Assche case TSTBUS_TRLUT:
1497dd11376bSBart Van Assche reg = UFS_TEST_BUS_CTRL_1;
1498dd11376bSBart Van Assche offset = 16;
1499dd11376bSBart Van Assche break;
1500dd11376bSBart Van Assche case TSTBUS_TMRLUT:
1501dd11376bSBart Van Assche reg = UFS_TEST_BUS_CTRL_1;
1502dd11376bSBart Van Assche offset = 8;
1503dd11376bSBart Van Assche break;
1504dd11376bSBart Van Assche case TSTBUS_OCSC:
1505dd11376bSBart Van Assche reg = UFS_TEST_BUS_CTRL_1;
1506dd11376bSBart Van Assche offset = 0;
1507dd11376bSBart Van Assche break;
1508dd11376bSBart Van Assche case TSTBUS_WRAPPER:
1509dd11376bSBart Van Assche reg = UFS_TEST_BUS_CTRL_2;
1510dd11376bSBart Van Assche offset = 16;
1511dd11376bSBart Van Assche break;
1512dd11376bSBart Van Assche case TSTBUS_COMBINED:
1513dd11376bSBart Van Assche reg = UFS_TEST_BUS_CTRL_2;
1514dd11376bSBart Van Assche offset = 8;
1515dd11376bSBart Van Assche break;
1516dd11376bSBart Van Assche case TSTBUS_UTP_HCI:
1517dd11376bSBart Van Assche reg = UFS_TEST_BUS_CTRL_2;
1518dd11376bSBart Van Assche offset = 0;
1519dd11376bSBart Van Assche break;
1520dd11376bSBart Van Assche case TSTBUS_UNIPRO:
1521dd11376bSBart Van Assche reg = UFS_UNIPRO_CFG;
1522dd11376bSBart Van Assche offset = 20;
1523dd11376bSBart Van Assche mask = 0xFFF;
1524dd11376bSBart Van Assche break;
1525dd11376bSBart Van Assche /*
1526dd11376bSBart Van Assche * No need for a default case, since
1527dd11376bSBart Van Assche * ufs_qcom_testbus_cfg_is_ok() checks that the configuration
1528dd11376bSBart Van Assche * is legal
1529dd11376bSBart Van Assche */
1530dd11376bSBart Van Assche }
1531dd11376bSBart Van Assche mask <<= offset;
1532dd11376bSBart Van Assche ufshcd_rmwl(host->hba, TEST_BUS_SEL,
1533dd11376bSBart Van Assche (u32)host->testbus.select_major << 19,
1534dd11376bSBart Van Assche REG_UFS_CFG1);
1535dd11376bSBart Van Assche ufshcd_rmwl(host->hba, mask,
1536dd11376bSBart Van Assche (u32)host->testbus.select_minor << offset,
1537dd11376bSBart Van Assche reg);
1538dd11376bSBart Van Assche ufs_qcom_enable_test_bus(host);
1539dd11376bSBart Van Assche /*
1540dd11376bSBart Van Assche * Make sure the test bus configuration is
1541dd11376bSBart Van Assche * committed before returning.
1542dd11376bSBart Van Assche */
1543dd11376bSBart Van Assche mb();
1544dd11376bSBart Van Assche
1545dd11376bSBart Van Assche return 0;
1546dd11376bSBart Van Assche }
1547dd11376bSBart Van Assche
ufs_qcom_dump_dbg_regs(struct ufs_hba * hba)1548dd11376bSBart Van Assche static void ufs_qcom_dump_dbg_regs(struct ufs_hba *hba)
1549dd11376bSBart Van Assche {
155050a427a0SAndrew Halaney u32 reg;
155150a427a0SAndrew Halaney struct ufs_qcom_host *host;
155250a427a0SAndrew Halaney
155350a427a0SAndrew Halaney host = ufshcd_get_variant(hba);
155450a427a0SAndrew Halaney
1555dd11376bSBart Van Assche ufshcd_dump_regs(hba, REG_UFS_SYS1CLK_1US, 16 * 4,
1556dd11376bSBart Van Assche "HCI Vendor Specific Registers ");
1557dd11376bSBart Van Assche
155850a427a0SAndrew Halaney reg = ufs_qcom_get_debug_reg_offset(host, UFS_UFS_DBG_RD_REG_OCSC);
155950a427a0SAndrew Halaney ufshcd_dump_regs(hba, reg, 44 * 4, "UFS_UFS_DBG_RD_REG_OCSC ");
156050a427a0SAndrew Halaney
156150a427a0SAndrew Halaney reg = ufshcd_readl(hba, REG_UFS_CFG1);
156250a427a0SAndrew Halaney reg |= UTP_DBG_RAMS_EN;
156350a427a0SAndrew Halaney ufshcd_writel(hba, reg, REG_UFS_CFG1);
156450a427a0SAndrew Halaney
156550a427a0SAndrew Halaney reg = ufs_qcom_get_debug_reg_offset(host, UFS_UFS_DBG_RD_EDTL_RAM);
156650a427a0SAndrew Halaney ufshcd_dump_regs(hba, reg, 32 * 4, "UFS_UFS_DBG_RD_EDTL_RAM ");
156750a427a0SAndrew Halaney
156850a427a0SAndrew Halaney reg = ufs_qcom_get_debug_reg_offset(host, UFS_UFS_DBG_RD_DESC_RAM);
156950a427a0SAndrew Halaney ufshcd_dump_regs(hba, reg, 128 * 4, "UFS_UFS_DBG_RD_DESC_RAM ");
157050a427a0SAndrew Halaney
157150a427a0SAndrew Halaney reg = ufs_qcom_get_debug_reg_offset(host, UFS_UFS_DBG_RD_PRDT_RAM);
157250a427a0SAndrew Halaney ufshcd_dump_regs(hba, reg, 64 * 4, "UFS_UFS_DBG_RD_PRDT_RAM ");
157350a427a0SAndrew Halaney
157450a427a0SAndrew Halaney /* clear bit 17 - UTP_DBG_RAMS_EN */
157550a427a0SAndrew Halaney ufshcd_rmwl(hba, UTP_DBG_RAMS_EN, 0, REG_UFS_CFG1);
157650a427a0SAndrew Halaney
157750a427a0SAndrew Halaney reg = ufs_qcom_get_debug_reg_offset(host, UFS_DBG_RD_REG_UAWM);
157850a427a0SAndrew Halaney ufshcd_dump_regs(hba, reg, 4 * 4, "UFS_DBG_RD_REG_UAWM ");
157950a427a0SAndrew Halaney
158050a427a0SAndrew Halaney reg = ufs_qcom_get_debug_reg_offset(host, UFS_DBG_RD_REG_UARM);
158150a427a0SAndrew Halaney ufshcd_dump_regs(hba, reg, 4 * 4, "UFS_DBG_RD_REG_UARM ");
158250a427a0SAndrew Halaney
158350a427a0SAndrew Halaney reg = ufs_qcom_get_debug_reg_offset(host, UFS_DBG_RD_REG_TXUC);
158450a427a0SAndrew Halaney ufshcd_dump_regs(hba, reg, 48 * 4, "UFS_DBG_RD_REG_TXUC ");
158550a427a0SAndrew Halaney
158650a427a0SAndrew Halaney reg = ufs_qcom_get_debug_reg_offset(host, UFS_DBG_RD_REG_RXUC);
158750a427a0SAndrew Halaney ufshcd_dump_regs(hba, reg, 27 * 4, "UFS_DBG_RD_REG_RXUC ");
158850a427a0SAndrew Halaney
158950a427a0SAndrew Halaney reg = ufs_qcom_get_debug_reg_offset(host, UFS_DBG_RD_REG_DFC);
159050a427a0SAndrew Halaney ufshcd_dump_regs(hba, reg, 19 * 4, "UFS_DBG_RD_REG_DFC ");
159150a427a0SAndrew Halaney
159250a427a0SAndrew Halaney reg = ufs_qcom_get_debug_reg_offset(host, UFS_DBG_RD_REG_TRLUT);
159350a427a0SAndrew Halaney ufshcd_dump_regs(hba, reg, 34 * 4, "UFS_DBG_RD_REG_TRLUT ");
159450a427a0SAndrew Halaney
159550a427a0SAndrew Halaney reg = ufs_qcom_get_debug_reg_offset(host, UFS_DBG_RD_REG_TMRLUT);
159650a427a0SAndrew Halaney ufshcd_dump_regs(hba, reg, 9 * 4, "UFS_DBG_RD_REG_TMRLUT ");
1597dd11376bSBart Van Assche }
1598dd11376bSBart Van Assche
1599dd11376bSBart Van Assche /**
1600dd11376bSBart Van Assche * ufs_qcom_device_reset() - toggle the (optional) device reset line
1601dd11376bSBart Van Assche * @hba: per-adapter instance
1602dd11376bSBart Van Assche *
1603dd11376bSBart Van Assche * Toggles the (optional) reset line to reset the attached device.
1604dd11376bSBart Van Assche */
ufs_qcom_device_reset(struct ufs_hba * hba)1605dd11376bSBart Van Assche static int ufs_qcom_device_reset(struct ufs_hba *hba)
1606dd11376bSBart Van Assche {
1607dd11376bSBart Van Assche struct ufs_qcom_host *host = ufshcd_get_variant(hba);
1608dd11376bSBart Van Assche
1609dd11376bSBart Van Assche /* reset gpio is optional */
1610dd11376bSBart Van Assche if (!host->device_reset)
1611dd11376bSBart Van Assche return -EOPNOTSUPP;
1612dd11376bSBart Van Assche
1613dd11376bSBart Van Assche /*
1614dd11376bSBart Van Assche * The UFS device shall detect reset pulses of 1us, sleep for 10us to
1615dd11376bSBart Van Assche * be on the safe side.
1616dd11376bSBart Van Assche */
1617dd11376bSBart Van Assche ufs_qcom_device_reset_ctrl(hba, true);
1618dd11376bSBart Van Assche usleep_range(10, 15);
1619dd11376bSBart Van Assche
1620dd11376bSBart Van Assche ufs_qcom_device_reset_ctrl(hba, false);
1621dd11376bSBart Van Assche usleep_range(10, 15);
1622dd11376bSBart Van Assche
1623dd11376bSBart Van Assche return 0;
1624dd11376bSBart Van Assche }
1625dd11376bSBart Van Assche
1626dd11376bSBart Van Assche #if IS_ENABLED(CONFIG_DEVFREQ_GOV_SIMPLE_ONDEMAND)
ufs_qcom_config_scaling_param(struct ufs_hba * hba,struct devfreq_dev_profile * p,struct devfreq_simple_ondemand_data * d)1627dd11376bSBart Van Assche static void ufs_qcom_config_scaling_param(struct ufs_hba *hba,
1628dd11376bSBart Van Assche struct devfreq_dev_profile *p,
1629dd11376bSBart Van Assche struct devfreq_simple_ondemand_data *d)
1630dd11376bSBart Van Assche {
1631dd11376bSBart Van Assche p->polling_ms = 60;
16320645ab15SNitin Rawat p->timer = DEVFREQ_TIMER_DELAYED;
1633dd11376bSBart Van Assche d->upthreshold = 70;
1634dd11376bSBart Van Assche d->downdifferential = 5;
1635dd11376bSBart Van Assche }
1636dd11376bSBart Van Assche #else
ufs_qcom_config_scaling_param(struct ufs_hba * hba,struct devfreq_dev_profile * p,struct devfreq_simple_ondemand_data * data)1637dd11376bSBart Van Assche static void ufs_qcom_config_scaling_param(struct ufs_hba *hba,
1638dd11376bSBart Van Assche struct devfreq_dev_profile *p,
1639dd11376bSBart Van Assche struct devfreq_simple_ondemand_data *data)
1640dd11376bSBart Van Assche {
1641dd11376bSBart Van Assche }
1642dd11376bSBart Van Assche #endif
1643dd11376bSBart Van Assche
1644c263b4efSAsutosh Das /* Resources */
1645c263b4efSAsutosh Das static const struct ufshcd_res_info ufs_res_info[RES_MAX] = {
1646c263b4efSAsutosh Das {.name = "ufs_mem",},
1647c263b4efSAsutosh Das {.name = "mcq",},
1648c263b4efSAsutosh Das /* Submission Queue DAO */
1649c263b4efSAsutosh Das {.name = "mcq_sqd",},
1650c263b4efSAsutosh Das /* Submission Queue Interrupt Status */
1651c263b4efSAsutosh Das {.name = "mcq_sqis",},
1652c263b4efSAsutosh Das /* Completion Queue DAO */
1653c263b4efSAsutosh Das {.name = "mcq_cqd",},
1654c263b4efSAsutosh Das /* Completion Queue Interrupt Status */
1655c263b4efSAsutosh Das {.name = "mcq_cqis",},
1656c263b4efSAsutosh Das /* MCQ vendor specific */
1657c263b4efSAsutosh Das {.name = "mcq_vs",},
1658c263b4efSAsutosh Das };
1659c263b4efSAsutosh Das
ufs_qcom_mcq_config_resource(struct ufs_hba * hba)1660c263b4efSAsutosh Das static int ufs_qcom_mcq_config_resource(struct ufs_hba *hba)
1661c263b4efSAsutosh Das {
1662c263b4efSAsutosh Das struct platform_device *pdev = to_platform_device(hba->dev);
1663c263b4efSAsutosh Das struct ufshcd_res_info *res;
1664c263b4efSAsutosh Das struct resource *res_mem, *res_mcq;
1665c263b4efSAsutosh Das int i, ret = 0;
1666c263b4efSAsutosh Das
1667c263b4efSAsutosh Das memcpy(hba->res, ufs_res_info, sizeof(ufs_res_info));
1668c263b4efSAsutosh Das
1669c263b4efSAsutosh Das for (i = 0; i < RES_MAX; i++) {
1670c263b4efSAsutosh Das res = &hba->res[i];
1671c263b4efSAsutosh Das res->resource = platform_get_resource_byname(pdev,
1672c263b4efSAsutosh Das IORESOURCE_MEM,
1673c263b4efSAsutosh Das res->name);
1674c263b4efSAsutosh Das if (!res->resource) {
1675c263b4efSAsutosh Das dev_info(hba->dev, "Resource %s not provided\n", res->name);
1676c263b4efSAsutosh Das if (i == RES_UFS)
16778d8f671eSManivannan Sadhasivam return -ENODEV;
1678c263b4efSAsutosh Das continue;
1679c263b4efSAsutosh Das } else if (i == RES_UFS) {
1680c263b4efSAsutosh Das res_mem = res->resource;
1681c263b4efSAsutosh Das res->base = hba->mmio_base;
1682c263b4efSAsutosh Das continue;
1683c263b4efSAsutosh Das }
1684c263b4efSAsutosh Das
1685c263b4efSAsutosh Das res->base = devm_ioremap_resource(hba->dev, res->resource);
1686c263b4efSAsutosh Das if (IS_ERR(res->base)) {
1687c263b4efSAsutosh Das dev_err(hba->dev, "Failed to map res %s, err=%d\n",
1688c263b4efSAsutosh Das res->name, (int)PTR_ERR(res->base));
1689c263b4efSAsutosh Das ret = PTR_ERR(res->base);
1690c8be073bSAsutosh Das res->base = NULL;
1691c263b4efSAsutosh Das return ret;
1692c263b4efSAsutosh Das }
1693c263b4efSAsutosh Das }
1694c263b4efSAsutosh Das
1695c263b4efSAsutosh Das /* MCQ resource provided in DT */
1696c263b4efSAsutosh Das res = &hba->res[RES_MCQ];
1697c263b4efSAsutosh Das /* Bail if MCQ resource is provided */
1698c263b4efSAsutosh Das if (res->base)
1699c263b4efSAsutosh Das goto out;
1700c263b4efSAsutosh Das
1701c263b4efSAsutosh Das /* Explicitly allocate MCQ resource from ufs_mem */
1702c263b4efSAsutosh Das res_mcq = devm_kzalloc(hba->dev, sizeof(*res_mcq), GFP_KERNEL);
1703c263b4efSAsutosh Das if (!res_mcq)
1704c9507eabSAsutosh Das return -ENOMEM;
1705c263b4efSAsutosh Das
1706c263b4efSAsutosh Das res_mcq->start = res_mem->start +
1707c263b4efSAsutosh Das MCQ_SQATTR_OFFSET(hba->mcq_capabilities);
1708c263b4efSAsutosh Das res_mcq->end = res_mcq->start + hba->nr_hw_queues * MCQ_QCFG_SIZE - 1;
1709c263b4efSAsutosh Das res_mcq->flags = res_mem->flags;
1710c263b4efSAsutosh Das res_mcq->name = "mcq";
1711c263b4efSAsutosh Das
1712c263b4efSAsutosh Das ret = insert_resource(&iomem_resource, res_mcq);
1713c263b4efSAsutosh Das if (ret) {
1714c263b4efSAsutosh Das dev_err(hba->dev, "Failed to insert MCQ resource, err=%d\n",
1715c263b4efSAsutosh Das ret);
1716c9507eabSAsutosh Das return ret;
1717c263b4efSAsutosh Das }
1718c263b4efSAsutosh Das
1719c263b4efSAsutosh Das res->base = devm_ioremap_resource(hba->dev, res_mcq);
1720c263b4efSAsutosh Das if (IS_ERR(res->base)) {
1721c263b4efSAsutosh Das dev_err(hba->dev, "MCQ registers mapping failed, err=%d\n",
1722c263b4efSAsutosh Das (int)PTR_ERR(res->base));
1723c263b4efSAsutosh Das ret = PTR_ERR(res->base);
1724c263b4efSAsutosh Das goto ioremap_err;
1725c263b4efSAsutosh Das }
1726c263b4efSAsutosh Das
1727c263b4efSAsutosh Das out:
1728c263b4efSAsutosh Das hba->mcq_base = res->base;
1729c263b4efSAsutosh Das return 0;
1730c263b4efSAsutosh Das ioremap_err:
1731c263b4efSAsutosh Das res->base = NULL;
1732c263b4efSAsutosh Das remove_resource(res_mcq);
1733c263b4efSAsutosh Das return ret;
1734c263b4efSAsutosh Das }
1735c263b4efSAsutosh Das
ufs_qcom_op_runtime_config(struct ufs_hba * hba)17362468da61SAsutosh Das static int ufs_qcom_op_runtime_config(struct ufs_hba *hba)
17372468da61SAsutosh Das {
17382468da61SAsutosh Das struct ufshcd_res_info *mem_res, *sqdao_res;
17392468da61SAsutosh Das struct ufshcd_mcq_opr_info_t *opr;
17402468da61SAsutosh Das int i;
17412468da61SAsutosh Das
17422468da61SAsutosh Das mem_res = &hba->res[RES_UFS];
17432468da61SAsutosh Das sqdao_res = &hba->res[RES_MCQ_SQD];
17442468da61SAsutosh Das
17452468da61SAsutosh Das if (!mem_res->base || !sqdao_res->base)
17462468da61SAsutosh Das return -EINVAL;
17472468da61SAsutosh Das
17482468da61SAsutosh Das for (i = 0; i < OPR_MAX; i++) {
17492468da61SAsutosh Das opr = &hba->mcq_opr[i];
17502468da61SAsutosh Das opr->offset = sqdao_res->resource->start -
17512468da61SAsutosh Das mem_res->resource->start + 0x40 * i;
17522468da61SAsutosh Das opr->stride = 0x100;
17532468da61SAsutosh Das opr->base = sqdao_res->base + 0x40 * i;
17542468da61SAsutosh Das }
17552468da61SAsutosh Das
17562468da61SAsutosh Das return 0;
17572468da61SAsutosh Das }
17582468da61SAsutosh Das
ufs_qcom_get_hba_mac(struct ufs_hba * hba)17597224c806SAsutosh Das static int ufs_qcom_get_hba_mac(struct ufs_hba *hba)
17607224c806SAsutosh Das {
17617224c806SAsutosh Das /* Qualcomm HC supports up to 64 */
17627224c806SAsutosh Das return MAX_SUPP_MAC;
17637224c806SAsutosh Das }
17647224c806SAsutosh Das
ufs_qcom_get_outstanding_cqs(struct ufs_hba * hba,unsigned long * ocqs)1765f87b2c41SAsutosh Das static int ufs_qcom_get_outstanding_cqs(struct ufs_hba *hba,
1766f87b2c41SAsutosh Das unsigned long *ocqs)
1767f87b2c41SAsutosh Das {
1768f87b2c41SAsutosh Das struct ufshcd_res_info *mcq_vs_res = &hba->res[RES_MCQ_VS];
1769f87b2c41SAsutosh Das
1770f87b2c41SAsutosh Das if (!mcq_vs_res->base)
1771f87b2c41SAsutosh Das return -EINVAL;
1772f87b2c41SAsutosh Das
1773f87b2c41SAsutosh Das *ocqs = readl(mcq_vs_res->base + UFS_MEM_CQIS_VS);
1774f87b2c41SAsutosh Das
1775f87b2c41SAsutosh Das return 0;
1776f87b2c41SAsutosh Das }
1777f87b2c41SAsutosh Das
ufs_qcom_write_msi_msg(struct msi_desc * desc,struct msi_msg * msg)1778519b6274SCan Guo static void ufs_qcom_write_msi_msg(struct msi_desc *desc, struct msi_msg *msg)
1779519b6274SCan Guo {
1780519b6274SCan Guo struct device *dev = msi_desc_to_dev(desc);
1781519b6274SCan Guo struct ufs_hba *hba = dev_get_drvdata(dev);
1782519b6274SCan Guo
1783519b6274SCan Guo ufshcd_mcq_config_esi(hba, msg);
1784519b6274SCan Guo }
1785519b6274SCan Guo
ufs_qcom_mcq_esi_handler(int irq,void * data)17868f2b7865SZiqi Chen static irqreturn_t ufs_qcom_mcq_esi_handler(int irq, void *data)
1787519b6274SCan Guo {
17888f2b7865SZiqi Chen struct msi_desc *desc = data;
17898f2b7865SZiqi Chen struct device *dev = msi_desc_to_dev(desc);
17908f2b7865SZiqi Chen struct ufs_hba *hba = dev_get_drvdata(dev);
17918f2b7865SZiqi Chen u32 id = desc->msi_index;
1792519b6274SCan Guo struct ufs_hw_queue *hwq = &hba->uhq[id];
1793519b6274SCan Guo
1794519b6274SCan Guo ufshcd_mcq_write_cqis(hba, 0x1, id);
179557d6ef46SBao D. Nguyen ufshcd_mcq_poll_cqe_lock(hba, hwq);
1796519b6274SCan Guo
1797519b6274SCan Guo return IRQ_HANDLED;
1798519b6274SCan Guo }
1799519b6274SCan Guo
ufs_qcom_config_esi(struct ufs_hba * hba)1800519b6274SCan Guo static int ufs_qcom_config_esi(struct ufs_hba *hba)
1801519b6274SCan Guo {
1802519b6274SCan Guo struct ufs_qcom_host *host = ufshcd_get_variant(hba);
1803519b6274SCan Guo struct msi_desc *desc;
1804519b6274SCan Guo struct msi_desc *failed_desc = NULL;
1805519b6274SCan Guo int nr_irqs, ret;
1806519b6274SCan Guo
1807519b6274SCan Guo if (host->esi_enabled)
1808519b6274SCan Guo return 0;
1809519b6274SCan Guo
1810519b6274SCan Guo /*
1811519b6274SCan Guo * 1. We only handle CQs as of now.
1812519b6274SCan Guo * 2. Poll queues do not need ESI.
1813519b6274SCan Guo */
1814519b6274SCan Guo nr_irqs = hba->nr_hw_queues - hba->nr_queues[HCTX_TYPE_POLL];
1815519b6274SCan Guo ret = platform_msi_domain_alloc_irqs(hba->dev, nr_irqs,
1816519b6274SCan Guo ufs_qcom_write_msi_msg);
18178f2b7865SZiqi Chen if (ret) {
18188f2b7865SZiqi Chen dev_err(hba->dev, "Failed to request Platform MSI %d\n", ret);
1819519b6274SCan Guo goto out;
18208f2b7865SZiqi Chen }
1821519b6274SCan Guo
1822f52a805eSZiqi Chen msi_lock_descs(hba->dev);
1823519b6274SCan Guo msi_for_each_desc(desc, hba->dev, MSI_DESC_ALL) {
1824519b6274SCan Guo ret = devm_request_irq(hba->dev, desc->irq,
1825519b6274SCan Guo ufs_qcom_mcq_esi_handler,
18268f2b7865SZiqi Chen IRQF_SHARED, "qcom-mcq-esi", desc);
1827519b6274SCan Guo if (ret) {
1828519b6274SCan Guo dev_err(hba->dev, "%s: Fail to request IRQ for %d, err = %d\n",
1829519b6274SCan Guo __func__, desc->irq, ret);
1830519b6274SCan Guo failed_desc = desc;
1831519b6274SCan Guo break;
1832519b6274SCan Guo }
1833519b6274SCan Guo }
1834f52a805eSZiqi Chen msi_unlock_descs(hba->dev);
1835519b6274SCan Guo
1836519b6274SCan Guo if (ret) {
1837519b6274SCan Guo /* Rewind */
1838f52a805eSZiqi Chen msi_lock_descs(hba->dev);
1839519b6274SCan Guo msi_for_each_desc(desc, hba->dev, MSI_DESC_ALL) {
1840519b6274SCan Guo if (desc == failed_desc)
1841519b6274SCan Guo break;
1842519b6274SCan Guo devm_free_irq(hba->dev, desc->irq, hba);
1843519b6274SCan Guo }
1844f52a805eSZiqi Chen msi_unlock_descs(hba->dev);
1845519b6274SCan Guo platform_msi_domain_free_irqs(hba->dev);
1846519b6274SCan Guo } else {
1847519b6274SCan Guo if (host->hw_ver.major == 6 && host->hw_ver.minor == 0 &&
1848519b6274SCan Guo host->hw_ver.step == 0) {
1849519b6274SCan Guo ufshcd_writel(hba,
1850519b6274SCan Guo ufshcd_readl(hba, REG_UFS_CFG3) | 0x1F000,
1851519b6274SCan Guo REG_UFS_CFG3);
1852519b6274SCan Guo }
1853519b6274SCan Guo ufshcd_mcq_enable_esi(hba);
1854519b6274SCan Guo }
1855519b6274SCan Guo
1856519b6274SCan Guo out:
18578f2b7865SZiqi Chen if (!ret)
1858519b6274SCan Guo host->esi_enabled = true;
1859519b6274SCan Guo
1860519b6274SCan Guo return ret;
1861519b6274SCan Guo }
1862519b6274SCan Guo
1863dd11376bSBart Van Assche /*
1864dd11376bSBart Van Assche * struct ufs_hba_qcom_vops - UFS QCOM specific variant operations
1865dd11376bSBart Van Assche *
1866dd11376bSBart Van Assche * The variant operations configure the necessary controller and PHY
1867dd11376bSBart Van Assche * handshake during initialization.
1868dd11376bSBart Van Assche */
1869dd11376bSBart Van Assche static const struct ufs_hba_variant_ops ufs_hba_qcom_vops = {
1870dd11376bSBart Van Assche .name = "qcom",
1871dd11376bSBart Van Assche .init = ufs_qcom_init,
1872dd11376bSBart Van Assche .exit = ufs_qcom_exit,
1873dd11376bSBart Van Assche .get_ufs_hci_version = ufs_qcom_get_ufs_hci_version,
1874dd11376bSBart Van Assche .clk_scale_notify = ufs_qcom_clk_scale_notify,
1875dd11376bSBart Van Assche .setup_clocks = ufs_qcom_setup_clocks,
1876dd11376bSBart Van Assche .hce_enable_notify = ufs_qcom_hce_enable_notify,
1877dd11376bSBart Van Assche .link_startup_notify = ufs_qcom_link_startup_notify,
1878dd11376bSBart Van Assche .pwr_change_notify = ufs_qcom_pwr_change_notify,
1879dd11376bSBart Van Assche .apply_dev_quirks = ufs_qcom_apply_dev_quirks,
1880dd11376bSBart Van Assche .suspend = ufs_qcom_suspend,
1881dd11376bSBart Van Assche .resume = ufs_qcom_resume,
1882dd11376bSBart Van Assche .dbg_register_dump = ufs_qcom_dump_dbg_regs,
1883dd11376bSBart Van Assche .device_reset = ufs_qcom_device_reset,
1884dd11376bSBart Van Assche .config_scaling_param = ufs_qcom_config_scaling_param,
1885dd11376bSBart Van Assche .program_key = ufs_qcom_ice_program_key,
1886c263b4efSAsutosh Das .mcq_config_resource = ufs_qcom_mcq_config_resource,
18877224c806SAsutosh Das .get_hba_mac = ufs_qcom_get_hba_mac,
18882468da61SAsutosh Das .op_runtime_config = ufs_qcom_op_runtime_config,
1889f87b2c41SAsutosh Das .get_outstanding_cqs = ufs_qcom_get_outstanding_cqs,
1890519b6274SCan Guo .config_esi = ufs_qcom_config_esi,
1891dd11376bSBart Van Assche };
1892dd11376bSBart Van Assche
1893dd11376bSBart Van Assche /**
1894dd11376bSBart Van Assche * ufs_qcom_probe - probe routine of the driver
1895dd11376bSBart Van Assche * @pdev: pointer to Platform device handle
1896dd11376bSBart Van Assche *
18973a17fefeSBart Van Assche * Return: zero for success and non-zero for failure.
1898dd11376bSBart Van Assche */
ufs_qcom_probe(struct platform_device * pdev)1899dd11376bSBart Van Assche static int ufs_qcom_probe(struct platform_device *pdev)
1900dd11376bSBart Van Assche {
1901dd11376bSBart Van Assche int err;
1902dd11376bSBart Van Assche struct device *dev = &pdev->dev;
1903dd11376bSBart Van Assche
1904dd11376bSBart Van Assche /* Perform generic probe */
1905dd11376bSBart Van Assche err = ufshcd_pltfrm_init(pdev, &ufs_hba_qcom_vops);
1906dd11376bSBart Van Assche if (err)
1907132b0272SManivannan Sadhasivam return dev_err_probe(dev, err, "ufshcd_pltfrm_init() failed\n");
1908dd11376bSBart Van Assche
1909132b0272SManivannan Sadhasivam return 0;
1910dd11376bSBart Van Assche }
1911dd11376bSBart Van Assche
1912dd11376bSBart Van Assche /**
1913dd11376bSBart Van Assche * ufs_qcom_remove - set driver_data of the device to NULL
1914dd11376bSBart Van Assche * @pdev: pointer to platform device handle
1915dd11376bSBart Van Assche *
1916dd11376bSBart Van Assche * Always returns 0
1917dd11376bSBart Van Assche */
ufs_qcom_remove(struct platform_device * pdev)1918dd11376bSBart Van Assche static int ufs_qcom_remove(struct platform_device *pdev)
1919dd11376bSBart Van Assche {
1920dd11376bSBart Van Assche struct ufs_hba *hba = platform_get_drvdata(pdev);
1921dd11376bSBart Van Assche
1922dd11376bSBart Van Assche pm_runtime_get_sync(&(pdev)->dev);
1923dd11376bSBart Van Assche ufshcd_remove(hba);
1924519b6274SCan Guo platform_msi_domain_free_irqs(hba->dev);
1925dd11376bSBart Van Assche return 0;
1926dd11376bSBart Van Assche }
1927dd11376bSBart Van Assche
1928dd3f5330SKrzysztof Kozlowski static const struct of_device_id ufs_qcom_of_match[] __maybe_unused = {
1929dd11376bSBart Van Assche { .compatible = "qcom,ufshc"},
1930dd11376bSBart Van Assche {},
1931dd11376bSBart Van Assche };
1932dd11376bSBart Van Assche MODULE_DEVICE_TABLE(of, ufs_qcom_of_match);
1933dd11376bSBart Van Assche
1934dd11376bSBart Van Assche #ifdef CONFIG_ACPI
1935dd11376bSBart Van Assche static const struct acpi_device_id ufs_qcom_acpi_match[] = {
1936dd11376bSBart Van Assche { "QCOM24A5" },
1937dd11376bSBart Van Assche { },
1938dd11376bSBart Van Assche };
1939dd11376bSBart Van Assche MODULE_DEVICE_TABLE(acpi, ufs_qcom_acpi_match);
1940dd11376bSBart Van Assche #endif
1941dd11376bSBart Van Assche
1942dd11376bSBart Van Assche static const struct dev_pm_ops ufs_qcom_pm_ops = {
1943dd11376bSBart Van Assche SET_RUNTIME_PM_OPS(ufshcd_runtime_suspend, ufshcd_runtime_resume, NULL)
1944dd11376bSBart Van Assche .prepare = ufshcd_suspend_prepare,
1945dd11376bSBart Van Assche .complete = ufshcd_resume_complete,
194688441a8dSAnjana Hari #ifdef CONFIG_PM_SLEEP
194788441a8dSAnjana Hari .suspend = ufshcd_system_suspend,
194888441a8dSAnjana Hari .resume = ufshcd_system_resume,
194988441a8dSAnjana Hari .freeze = ufshcd_system_freeze,
195088441a8dSAnjana Hari .restore = ufshcd_system_restore,
195188441a8dSAnjana Hari .thaw = ufshcd_system_thaw,
195288441a8dSAnjana Hari #endif
1953dd11376bSBart Van Assche };
1954dd11376bSBart Van Assche
1955dd11376bSBart Van Assche static struct platform_driver ufs_qcom_pltform = {
1956dd11376bSBart Van Assche .probe = ufs_qcom_probe,
1957dd11376bSBart Van Assche .remove = ufs_qcom_remove,
1958dd11376bSBart Van Assche .driver = {
1959dd11376bSBart Van Assche .name = "ufshcd-qcom",
1960dd11376bSBart Van Assche .pm = &ufs_qcom_pm_ops,
1961dd11376bSBart Van Assche .of_match_table = of_match_ptr(ufs_qcom_of_match),
1962dd11376bSBart Van Assche .acpi_match_table = ACPI_PTR(ufs_qcom_acpi_match),
1963dd11376bSBart Van Assche },
1964dd11376bSBart Van Assche };
1965dd11376bSBart Van Assche module_platform_driver(ufs_qcom_pltform);
1966dd11376bSBart Van Assche
1967dd11376bSBart Van Assche MODULE_LICENSE("GPL v2");
1968