xref: /openbmc/linux/drivers/tty/serial/sunzilog.h (revision ab4382d27412e7e3e7c936e8d50d8888dfac3df8)
1*ab4382d2SGreg Kroah-Hartman #ifndef _SUNZILOG_H
2*ab4382d2SGreg Kroah-Hartman #define _SUNZILOG_H
3*ab4382d2SGreg Kroah-Hartman 
4*ab4382d2SGreg Kroah-Hartman struct zilog_channel {
5*ab4382d2SGreg Kroah-Hartman 	volatile unsigned char control;
6*ab4382d2SGreg Kroah-Hartman 	volatile unsigned char __pad1;
7*ab4382d2SGreg Kroah-Hartman 	volatile unsigned char data;
8*ab4382d2SGreg Kroah-Hartman 	volatile unsigned char __pad2;
9*ab4382d2SGreg Kroah-Hartman };
10*ab4382d2SGreg Kroah-Hartman 
11*ab4382d2SGreg Kroah-Hartman struct zilog_layout {
12*ab4382d2SGreg Kroah-Hartman 	struct zilog_channel channelB;
13*ab4382d2SGreg Kroah-Hartman 	struct zilog_channel channelA;
14*ab4382d2SGreg Kroah-Hartman };
15*ab4382d2SGreg Kroah-Hartman 
16*ab4382d2SGreg Kroah-Hartman #define	NUM_ZSREGS	17
17*ab4382d2SGreg Kroah-Hartman #define	R7p		16 /* Written as R7 with P15 bit 0 set */
18*ab4382d2SGreg Kroah-Hartman 
19*ab4382d2SGreg Kroah-Hartman /* Conversion routines to/from brg time constants from/to bits
20*ab4382d2SGreg Kroah-Hartman  * per second.
21*ab4382d2SGreg Kroah-Hartman  */
22*ab4382d2SGreg Kroah-Hartman #define BRG_TO_BPS(brg, freq) ((freq) / 2 / ((brg) + 2))
23*ab4382d2SGreg Kroah-Hartman #define BPS_TO_BRG(bps, freq) ((((freq) + (bps)) / (2 * (bps))) - 2)
24*ab4382d2SGreg Kroah-Hartman 
25*ab4382d2SGreg Kroah-Hartman /* The Zilog register set */
26*ab4382d2SGreg Kroah-Hartman 
27*ab4382d2SGreg Kroah-Hartman #define	FLAG	0x7e
28*ab4382d2SGreg Kroah-Hartman 
29*ab4382d2SGreg Kroah-Hartman /* Write Register 0 */
30*ab4382d2SGreg Kroah-Hartman #define	R0	0		/* Register selects */
31*ab4382d2SGreg Kroah-Hartman #define	R1	1
32*ab4382d2SGreg Kroah-Hartman #define	R2	2
33*ab4382d2SGreg Kroah-Hartman #define	R3	3
34*ab4382d2SGreg Kroah-Hartman #define	R4	4
35*ab4382d2SGreg Kroah-Hartman #define	R5	5
36*ab4382d2SGreg Kroah-Hartman #define	R6	6
37*ab4382d2SGreg Kroah-Hartman #define	R7	7
38*ab4382d2SGreg Kroah-Hartman #define	R8	8
39*ab4382d2SGreg Kroah-Hartman #define	R9	9
40*ab4382d2SGreg Kroah-Hartman #define	R10	10
41*ab4382d2SGreg Kroah-Hartman #define	R11	11
42*ab4382d2SGreg Kroah-Hartman #define	R12	12
43*ab4382d2SGreg Kroah-Hartman #define	R13	13
44*ab4382d2SGreg Kroah-Hartman #define	R14	14
45*ab4382d2SGreg Kroah-Hartman #define	R15	15
46*ab4382d2SGreg Kroah-Hartman 
47*ab4382d2SGreg Kroah-Hartman #define	NULLCODE	0	/* Null Code */
48*ab4382d2SGreg Kroah-Hartman #define	POINT_HIGH	0x8	/* Select upper half of registers */
49*ab4382d2SGreg Kroah-Hartman #define	RES_EXT_INT	0x10	/* Reset Ext. Status Interrupts */
50*ab4382d2SGreg Kroah-Hartman #define	SEND_ABORT	0x18	/* HDLC Abort */
51*ab4382d2SGreg Kroah-Hartman #define	RES_RxINT_FC	0x20	/* Reset RxINT on First Character */
52*ab4382d2SGreg Kroah-Hartman #define	RES_Tx_P	0x28	/* Reset TxINT Pending */
53*ab4382d2SGreg Kroah-Hartman #define	ERR_RES		0x30	/* Error Reset */
54*ab4382d2SGreg Kroah-Hartman #define	RES_H_IUS	0x38	/* Reset highest IUS */
55*ab4382d2SGreg Kroah-Hartman 
56*ab4382d2SGreg Kroah-Hartman #define	RES_Rx_CRC	0x40	/* Reset Rx CRC Checker */
57*ab4382d2SGreg Kroah-Hartman #define	RES_Tx_CRC	0x80	/* Reset Tx CRC Checker */
58*ab4382d2SGreg Kroah-Hartman #define	RES_EOM_L	0xC0	/* Reset EOM latch */
59*ab4382d2SGreg Kroah-Hartman 
60*ab4382d2SGreg Kroah-Hartman /* Write Register 1 */
61*ab4382d2SGreg Kroah-Hartman 
62*ab4382d2SGreg Kroah-Hartman #define	EXT_INT_ENAB	0x1	/* Ext Int Enable */
63*ab4382d2SGreg Kroah-Hartman #define	TxINT_ENAB	0x2	/* Tx Int Enable */
64*ab4382d2SGreg Kroah-Hartman #define	PAR_SPEC	0x4	/* Parity is special condition */
65*ab4382d2SGreg Kroah-Hartman 
66*ab4382d2SGreg Kroah-Hartman #define	RxINT_DISAB	0	/* Rx Int Disable */
67*ab4382d2SGreg Kroah-Hartman #define	RxINT_FCERR	0x8	/* Rx Int on First Character Only or Error */
68*ab4382d2SGreg Kroah-Hartman #define	INT_ALL_Rx	0x10	/* Int on all Rx Characters or error */
69*ab4382d2SGreg Kroah-Hartman #define	INT_ERR_Rx	0x18	/* Int on error only */
70*ab4382d2SGreg Kroah-Hartman #define RxINT_MASK	0x18
71*ab4382d2SGreg Kroah-Hartman 
72*ab4382d2SGreg Kroah-Hartman #define	WT_RDY_RT	0x20	/* Wait/Ready on R/T */
73*ab4382d2SGreg Kroah-Hartman #define	WT_FN_RDYFN	0x40	/* Wait/FN/Ready FN */
74*ab4382d2SGreg Kroah-Hartman #define	WT_RDY_ENAB	0x80	/* Wait/Ready Enable */
75*ab4382d2SGreg Kroah-Hartman 
76*ab4382d2SGreg Kroah-Hartman /* Write Register #2 (Interrupt Vector) */
77*ab4382d2SGreg Kroah-Hartman 
78*ab4382d2SGreg Kroah-Hartman /* Write Register 3 */
79*ab4382d2SGreg Kroah-Hartman 
80*ab4382d2SGreg Kroah-Hartman #define	RxENAB  	0x1	/* Rx Enable */
81*ab4382d2SGreg Kroah-Hartman #define	SYNC_L_INH	0x2	/* Sync Character Load Inhibit */
82*ab4382d2SGreg Kroah-Hartman #define	ADD_SM		0x4	/* Address Search Mode (SDLC) */
83*ab4382d2SGreg Kroah-Hartman #define	RxCRC_ENAB	0x8	/* Rx CRC Enable */
84*ab4382d2SGreg Kroah-Hartman #define	ENT_HM		0x10	/* Enter Hunt Mode */
85*ab4382d2SGreg Kroah-Hartman #define	AUTO_ENAB	0x20	/* Auto Enables */
86*ab4382d2SGreg Kroah-Hartman #define	Rx5		0x0	/* Rx 5 Bits/Character */
87*ab4382d2SGreg Kroah-Hartman #define	Rx7		0x40	/* Rx 7 Bits/Character */
88*ab4382d2SGreg Kroah-Hartman #define	Rx6		0x80	/* Rx 6 Bits/Character */
89*ab4382d2SGreg Kroah-Hartman #define	Rx8		0xc0	/* Rx 8 Bits/Character */
90*ab4382d2SGreg Kroah-Hartman #define RxN_MASK	0xc0
91*ab4382d2SGreg Kroah-Hartman 
92*ab4382d2SGreg Kroah-Hartman /* Write Register 4 */
93*ab4382d2SGreg Kroah-Hartman 
94*ab4382d2SGreg Kroah-Hartman #define	PAR_ENAB	0x1	/* Parity Enable */
95*ab4382d2SGreg Kroah-Hartman #define	PAR_EVEN	0x2	/* Parity Even/Odd* */
96*ab4382d2SGreg Kroah-Hartman 
97*ab4382d2SGreg Kroah-Hartman #define	SYNC_ENAB	0	/* Sync Modes Enable */
98*ab4382d2SGreg Kroah-Hartman #define	SB1		0x4	/* 1 stop bit/char */
99*ab4382d2SGreg Kroah-Hartman #define	SB15		0x8	/* 1.5 stop bits/char */
100*ab4382d2SGreg Kroah-Hartman #define	SB2		0xc	/* 2 stop bits/char */
101*ab4382d2SGreg Kroah-Hartman 
102*ab4382d2SGreg Kroah-Hartman #define	MONSYNC		0	/* 8 Bit Sync character */
103*ab4382d2SGreg Kroah-Hartman #define	BISYNC		0x10	/* 16 bit sync character */
104*ab4382d2SGreg Kroah-Hartman #define	SDLC		0x20	/* SDLC Mode (01111110 Sync Flag) */
105*ab4382d2SGreg Kroah-Hartman #define	EXTSYNC		0x30	/* External Sync Mode */
106*ab4382d2SGreg Kroah-Hartman 
107*ab4382d2SGreg Kroah-Hartman #define	X1CLK		0x0	/* x1 clock mode */
108*ab4382d2SGreg Kroah-Hartman #define	X16CLK		0x40	/* x16 clock mode */
109*ab4382d2SGreg Kroah-Hartman #define	X32CLK		0x80	/* x32 clock mode */
110*ab4382d2SGreg Kroah-Hartman #define	X64CLK		0xC0	/* x64 clock mode */
111*ab4382d2SGreg Kroah-Hartman #define XCLK_MASK	0xC0
112*ab4382d2SGreg Kroah-Hartman 
113*ab4382d2SGreg Kroah-Hartman /* Write Register 5 */
114*ab4382d2SGreg Kroah-Hartman 
115*ab4382d2SGreg Kroah-Hartman #define	TxCRC_ENAB	0x1	/* Tx CRC Enable */
116*ab4382d2SGreg Kroah-Hartman #define	RTS		0x2	/* RTS */
117*ab4382d2SGreg Kroah-Hartman #define	SDLC_CRC	0x4	/* SDLC/CRC-16 */
118*ab4382d2SGreg Kroah-Hartman #define	TxENAB		0x8	/* Tx Enable */
119*ab4382d2SGreg Kroah-Hartman #define	SND_BRK		0x10	/* Send Break */
120*ab4382d2SGreg Kroah-Hartman #define	Tx5		0x0	/* Tx 5 bits (or less)/character */
121*ab4382d2SGreg Kroah-Hartman #define	Tx7		0x20	/* Tx 7 bits/character */
122*ab4382d2SGreg Kroah-Hartman #define	Tx6		0x40	/* Tx 6 bits/character */
123*ab4382d2SGreg Kroah-Hartman #define	Tx8		0x60	/* Tx 8 bits/character */
124*ab4382d2SGreg Kroah-Hartman #define TxN_MASK	0x60
125*ab4382d2SGreg Kroah-Hartman #define	DTR		0x80	/* DTR */
126*ab4382d2SGreg Kroah-Hartman 
127*ab4382d2SGreg Kroah-Hartman /* Write Register 6 (Sync bits 0-7/SDLC Address Field) */
128*ab4382d2SGreg Kroah-Hartman 
129*ab4382d2SGreg Kroah-Hartman /* Write Register 7 (Sync bits 8-15/SDLC 01111110) */
130*ab4382d2SGreg Kroah-Hartman 
131*ab4382d2SGreg Kroah-Hartman /* Write Register 7' (ESCC Only) */
132*ab4382d2SGreg Kroah-Hartman #define	AUTO_TxFLAG	1	/* Automatic Tx SDLC Flag */
133*ab4382d2SGreg Kroah-Hartman #define	AUTO_EOM_RST	2	/* Automatic EOM Reset */
134*ab4382d2SGreg Kroah-Hartman #define	AUTOnRTS	4	/* Automatic /RTS pin deactivation */
135*ab4382d2SGreg Kroah-Hartman #define	RxFIFO_LVL	8	/* Receive FIFO interrupt level */
136*ab4382d2SGreg Kroah-Hartman #define	nDTRnREQ	0x10	/* /DTR/REQ timing */
137*ab4382d2SGreg Kroah-Hartman #define	TxFIFO_LVL	0x20	/* Transmit FIFO interrupt level */
138*ab4382d2SGreg Kroah-Hartman #define	EXT_RD_EN	0x40	/* Extended read register enable */
139*ab4382d2SGreg Kroah-Hartman 
140*ab4382d2SGreg Kroah-Hartman /* Write Register 8 (transmit buffer) */
141*ab4382d2SGreg Kroah-Hartman 
142*ab4382d2SGreg Kroah-Hartman /* Write Register 9 (Master interrupt control) */
143*ab4382d2SGreg Kroah-Hartman #define	VIS	1	/* Vector Includes Status */
144*ab4382d2SGreg Kroah-Hartman #define	NV	2	/* No Vector */
145*ab4382d2SGreg Kroah-Hartman #define	DLC	4	/* Disable Lower Chain */
146*ab4382d2SGreg Kroah-Hartman #define	MIE	8	/* Master Interrupt Enable */
147*ab4382d2SGreg Kroah-Hartman #define	STATHI	0x10	/* Status high */
148*ab4382d2SGreg Kroah-Hartman #define	SWIACK  0x20    /* Software Interrupt Ack (not on NMOS) */
149*ab4382d2SGreg Kroah-Hartman #define	NORESET	0	/* No reset on write to R9 */
150*ab4382d2SGreg Kroah-Hartman #define	CHRB	0x40	/* Reset channel B */
151*ab4382d2SGreg Kroah-Hartman #define	CHRA	0x80	/* Reset channel A */
152*ab4382d2SGreg Kroah-Hartman #define	FHWRES	0xc0	/* Force hardware reset */
153*ab4382d2SGreg Kroah-Hartman 
154*ab4382d2SGreg Kroah-Hartman /* Write Register 10 (misc control bits) */
155*ab4382d2SGreg Kroah-Hartman #define	BIT6	1	/* 6 bit/8bit sync */
156*ab4382d2SGreg Kroah-Hartman #define	LOOPMODE 2	/* SDLC Loop mode */
157*ab4382d2SGreg Kroah-Hartman #define	ABUNDER	4	/* Abort/flag on SDLC xmit underrun */
158*ab4382d2SGreg Kroah-Hartman #define	MARKIDLE 8	/* Mark/flag on idle */
159*ab4382d2SGreg Kroah-Hartman #define	GAOP	0x10	/* Go active on poll */
160*ab4382d2SGreg Kroah-Hartman #define	NRZ	0	/* NRZ mode */
161*ab4382d2SGreg Kroah-Hartman #define	NRZI	0x20	/* NRZI mode */
162*ab4382d2SGreg Kroah-Hartman #define	FM1	0x40	/* FM1 (transition = 1) */
163*ab4382d2SGreg Kroah-Hartman #define	FM0	0x60	/* FM0 (transition = 0) */
164*ab4382d2SGreg Kroah-Hartman #define	CRCPS	0x80	/* CRC Preset I/O */
165*ab4382d2SGreg Kroah-Hartman 
166*ab4382d2SGreg Kroah-Hartman /* Write Register 11 (Clock Mode control) */
167*ab4382d2SGreg Kroah-Hartman #define	TRxCXT	0	/* TRxC = Xtal output */
168*ab4382d2SGreg Kroah-Hartman #define	TRxCTC	1	/* TRxC = Transmit clock */
169*ab4382d2SGreg Kroah-Hartman #define	TRxCBR	2	/* TRxC = BR Generator Output */
170*ab4382d2SGreg Kroah-Hartman #define	TRxCDP	3	/* TRxC = DPLL output */
171*ab4382d2SGreg Kroah-Hartman #define	TRxCOI	4	/* TRxC O/I */
172*ab4382d2SGreg Kroah-Hartman #define	TCRTxCP	0	/* Transmit clock = RTxC pin */
173*ab4382d2SGreg Kroah-Hartman #define	TCTRxCP	8	/* Transmit clock = TRxC pin */
174*ab4382d2SGreg Kroah-Hartman #define	TCBR	0x10	/* Transmit clock = BR Generator output */
175*ab4382d2SGreg Kroah-Hartman #define	TCDPLL	0x18	/* Transmit clock = DPLL output */
176*ab4382d2SGreg Kroah-Hartman #define	RCRTxCP	0	/* Receive clock = RTxC pin */
177*ab4382d2SGreg Kroah-Hartman #define	RCTRxCP	0x20	/* Receive clock = TRxC pin */
178*ab4382d2SGreg Kroah-Hartman #define	RCBR	0x40	/* Receive clock = BR Generator output */
179*ab4382d2SGreg Kroah-Hartman #define	RCDPLL	0x60	/* Receive clock = DPLL output */
180*ab4382d2SGreg Kroah-Hartman #define	RTxCX	0x80	/* RTxC Xtal/No Xtal */
181*ab4382d2SGreg Kroah-Hartman 
182*ab4382d2SGreg Kroah-Hartman /* Write Register 12 (lower byte of baud rate generator time constant) */
183*ab4382d2SGreg Kroah-Hartman 
184*ab4382d2SGreg Kroah-Hartman /* Write Register 13 (upper byte of baud rate generator time constant) */
185*ab4382d2SGreg Kroah-Hartman 
186*ab4382d2SGreg Kroah-Hartman /* Write Register 14 (Misc control bits) */
187*ab4382d2SGreg Kroah-Hartman #define	BRENAB 	1	/* Baud rate generator enable */
188*ab4382d2SGreg Kroah-Hartman #define	BRSRC	2	/* Baud rate generator source */
189*ab4382d2SGreg Kroah-Hartman #define	DTRREQ	4	/* DTR/Request function */
190*ab4382d2SGreg Kroah-Hartman #define	AUTOECHO 8	/* Auto Echo */
191*ab4382d2SGreg Kroah-Hartman #define	LOOPBAK	0x10	/* Local loopback */
192*ab4382d2SGreg Kroah-Hartman #define	SEARCH	0x20	/* Enter search mode */
193*ab4382d2SGreg Kroah-Hartman #define	RMC	0x40	/* Reset missing clock */
194*ab4382d2SGreg Kroah-Hartman #define	DISDPLL	0x60	/* Disable DPLL */
195*ab4382d2SGreg Kroah-Hartman #define	SSBR	0x80	/* Set DPLL source = BR generator */
196*ab4382d2SGreg Kroah-Hartman #define	SSRTxC	0xa0	/* Set DPLL source = RTxC */
197*ab4382d2SGreg Kroah-Hartman #define	SFMM	0xc0	/* Set FM mode */
198*ab4382d2SGreg Kroah-Hartman #define	SNRZI	0xe0	/* Set NRZI mode */
199*ab4382d2SGreg Kroah-Hartman 
200*ab4382d2SGreg Kroah-Hartman /* Write Register 15 (external/status interrupt control) */
201*ab4382d2SGreg Kroah-Hartman #define	WR7pEN	1	/* WR7' Enable (ESCC only) */
202*ab4382d2SGreg Kroah-Hartman #define	ZCIE	2	/* Zero count IE */
203*ab4382d2SGreg Kroah-Hartman #define	FIFOEN	4	/* FIFO Enable (ESCC only) */
204*ab4382d2SGreg Kroah-Hartman #define	DCDIE	8	/* DCD IE */
205*ab4382d2SGreg Kroah-Hartman #define	SYNCIE	0x10	/* Sync/hunt IE */
206*ab4382d2SGreg Kroah-Hartman #define	CTSIE	0x20	/* CTS IE */
207*ab4382d2SGreg Kroah-Hartman #define	TxUIE	0x40	/* Tx Underrun/EOM IE */
208*ab4382d2SGreg Kroah-Hartman #define	BRKIE	0x80	/* Break/Abort IE */
209*ab4382d2SGreg Kroah-Hartman 
210*ab4382d2SGreg Kroah-Hartman 
211*ab4382d2SGreg Kroah-Hartman /* Read Register 0 */
212*ab4382d2SGreg Kroah-Hartman #define	Rx_CH_AV	0x1	/* Rx Character Available */
213*ab4382d2SGreg Kroah-Hartman #define	ZCOUNT		0x2	/* Zero count */
214*ab4382d2SGreg Kroah-Hartman #define	Tx_BUF_EMP	0x4	/* Tx Buffer empty */
215*ab4382d2SGreg Kroah-Hartman #define	DCD		0x8	/* DCD */
216*ab4382d2SGreg Kroah-Hartman #define	SYNC		0x10	/* Sync/hunt */
217*ab4382d2SGreg Kroah-Hartman #define	CTS		0x20	/* CTS */
218*ab4382d2SGreg Kroah-Hartman #define	TxEOM		0x40	/* Tx underrun */
219*ab4382d2SGreg Kroah-Hartman #define	BRK_ABRT	0x80	/* Break/Abort */
220*ab4382d2SGreg Kroah-Hartman 
221*ab4382d2SGreg Kroah-Hartman /* Read Register 1 */
222*ab4382d2SGreg Kroah-Hartman #define	ALL_SNT		0x1	/* All sent */
223*ab4382d2SGreg Kroah-Hartman /* Residue Data for 8 Rx bits/char programmed */
224*ab4382d2SGreg Kroah-Hartman #define	RES3		0x8	/* 0/3 */
225*ab4382d2SGreg Kroah-Hartman #define	RES4		0x4	/* 0/4 */
226*ab4382d2SGreg Kroah-Hartman #define	RES5		0xc	/* 0/5 */
227*ab4382d2SGreg Kroah-Hartman #define	RES6		0x2	/* 0/6 */
228*ab4382d2SGreg Kroah-Hartman #define	RES7		0xa	/* 0/7 */
229*ab4382d2SGreg Kroah-Hartman #define	RES8		0x6	/* 0/8 */
230*ab4382d2SGreg Kroah-Hartman #define	RES18		0xe	/* 1/8 */
231*ab4382d2SGreg Kroah-Hartman #define	RES28		0x0	/* 2/8 */
232*ab4382d2SGreg Kroah-Hartman /* Special Rx Condition Interrupts */
233*ab4382d2SGreg Kroah-Hartman #define	PAR_ERR		0x10	/* Parity error */
234*ab4382d2SGreg Kroah-Hartman #define	Rx_OVR		0x20	/* Rx Overrun Error */
235*ab4382d2SGreg Kroah-Hartman #define	CRC_ERR		0x40	/* CRC/Framing Error */
236*ab4382d2SGreg Kroah-Hartman #define	END_FR		0x80	/* End of Frame (SDLC) */
237*ab4382d2SGreg Kroah-Hartman 
238*ab4382d2SGreg Kroah-Hartman /* Read Register 2 (channel b only) - Interrupt vector */
239*ab4382d2SGreg Kroah-Hartman #define CHB_Tx_EMPTY	0x00
240*ab4382d2SGreg Kroah-Hartman #define CHB_EXT_STAT	0x02
241*ab4382d2SGreg Kroah-Hartman #define CHB_Rx_AVAIL	0x04
242*ab4382d2SGreg Kroah-Hartman #define CHB_SPECIAL	0x06
243*ab4382d2SGreg Kroah-Hartman #define CHA_Tx_EMPTY	0x08
244*ab4382d2SGreg Kroah-Hartman #define CHA_EXT_STAT	0x0a
245*ab4382d2SGreg Kroah-Hartman #define CHA_Rx_AVAIL	0x0c
246*ab4382d2SGreg Kroah-Hartman #define CHA_SPECIAL	0x0e
247*ab4382d2SGreg Kroah-Hartman #define STATUS_MASK	0x0e
248*ab4382d2SGreg Kroah-Hartman 
249*ab4382d2SGreg Kroah-Hartman /* Read Register 3 (interrupt pending register) ch a only */
250*ab4382d2SGreg Kroah-Hartman #define	CHBEXT	0x1		/* Channel B Ext/Stat IP */
251*ab4382d2SGreg Kroah-Hartman #define	CHBTxIP	0x2		/* Channel B Tx IP */
252*ab4382d2SGreg Kroah-Hartman #define	CHBRxIP	0x4		/* Channel B Rx IP */
253*ab4382d2SGreg Kroah-Hartman #define	CHAEXT	0x8		/* Channel A Ext/Stat IP */
254*ab4382d2SGreg Kroah-Hartman #define	CHATxIP	0x10		/* Channel A Tx IP */
255*ab4382d2SGreg Kroah-Hartman #define	CHARxIP	0x20		/* Channel A Rx IP */
256*ab4382d2SGreg Kroah-Hartman 
257*ab4382d2SGreg Kroah-Hartman /* Read Register 6 (LSB frame byte count [Not on NMOS]) */
258*ab4382d2SGreg Kroah-Hartman 
259*ab4382d2SGreg Kroah-Hartman /* Read Register 7 (MSB frame byte count and FIFO status [Not on NMOS]) */
260*ab4382d2SGreg Kroah-Hartman 
261*ab4382d2SGreg Kroah-Hartman /* Read Register 8 (receive data register) */
262*ab4382d2SGreg Kroah-Hartman 
263*ab4382d2SGreg Kroah-Hartman /* Read Register 10  (misc status bits) */
264*ab4382d2SGreg Kroah-Hartman #define	ONLOOP	2		/* On loop */
265*ab4382d2SGreg Kroah-Hartman #define	LOOPSEND 0x10		/* Loop sending */
266*ab4382d2SGreg Kroah-Hartman #define	CLK2MIS	0x40		/* Two clocks missing */
267*ab4382d2SGreg Kroah-Hartman #define	CLK1MIS	0x80		/* One clock missing */
268*ab4382d2SGreg Kroah-Hartman 
269*ab4382d2SGreg Kroah-Hartman /* Read Register 12 (lower byte of baud rate generator constant) */
270*ab4382d2SGreg Kroah-Hartman 
271*ab4382d2SGreg Kroah-Hartman /* Read Register 13 (upper byte of baud rate generator constant) */
272*ab4382d2SGreg Kroah-Hartman 
273*ab4382d2SGreg Kroah-Hartman /* Read Register 15 (value of WR 15) */
274*ab4382d2SGreg Kroah-Hartman 
275*ab4382d2SGreg Kroah-Hartman /* Misc macros */
276*ab4382d2SGreg Kroah-Hartman #define ZS_CLEARERR(channel)    do { sbus_writeb(ERR_RES, &channel->control); \
277*ab4382d2SGreg Kroah-Hartman 				     udelay(5); } while(0)
278*ab4382d2SGreg Kroah-Hartman 
279*ab4382d2SGreg Kroah-Hartman #define ZS_CLEARSTAT(channel)   do { sbus_writeb(RES_EXT_INT, &channel->control); \
280*ab4382d2SGreg Kroah-Hartman 				     udelay(5); } while(0)
281*ab4382d2SGreg Kroah-Hartman 
282*ab4382d2SGreg Kroah-Hartman #define ZS_CLEARFIFO(channel)   do { sbus_readb(&channel->data); \
283*ab4382d2SGreg Kroah-Hartman 				     udelay(2); \
284*ab4382d2SGreg Kroah-Hartman 				     sbus_readb(&channel->data); \
285*ab4382d2SGreg Kroah-Hartman 				     udelay(2); \
286*ab4382d2SGreg Kroah-Hartman 				     sbus_readb(&channel->data); \
287*ab4382d2SGreg Kroah-Hartman 				     udelay(2); } while(0)
288*ab4382d2SGreg Kroah-Hartman 
289*ab4382d2SGreg Kroah-Hartman #endif /* _SUNZILOG_H */
290