xref: /openbmc/linux/drivers/tty/serial/stm32-usart.c (revision f16b90c2d9db3e6ac719d1946b9d335ca4ab33f3)
1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
248a6092fSMaxime Coquelin /*
348a6092fSMaxime Coquelin  * Copyright (C) Maxime Coquelin 2015
43e5fcbacSBich HEMON  * Copyright (C) STMicroelectronics SA 2017
5ada8618fSAlexandre TORGUE  * Authors:  Maxime Coquelin <mcoquelin.stm32@gmail.com>
68ebd9665SErwan Le Ray  *	     Gerald Baeza <gerald.baeza@foss.st.com>
78ebd9665SErwan Le Ray  *	     Erwan Le Ray <erwan.leray@foss.st.com>
848a6092fSMaxime Coquelin  *
948a6092fSMaxime Coquelin  * Inspired by st-asc.c from STMicroelectronics (c)
1048a6092fSMaxime Coquelin  */
1148a6092fSMaxime Coquelin 
1234891872SAlexandre TORGUE #include <linux/clk.h>
1348a6092fSMaxime Coquelin #include <linux/console.h>
1448a6092fSMaxime Coquelin #include <linux/delay.h>
1534891872SAlexandre TORGUE #include <linux/dma-direction.h>
1634891872SAlexandre TORGUE #include <linux/dmaengine.h>
1734891872SAlexandre TORGUE #include <linux/dma-mapping.h>
1834891872SAlexandre TORGUE #include <linux/io.h>
1934891872SAlexandre TORGUE #include <linux/iopoll.h>
2034891872SAlexandre TORGUE #include <linux/irq.h>
2134891872SAlexandre TORGUE #include <linux/module.h>
2248a6092fSMaxime Coquelin #include <linux/of.h>
2348a6092fSMaxime Coquelin #include <linux/of_platform.h>
2494616d9aSErwan Le Ray #include <linux/pinctrl/consumer.h>
2534891872SAlexandre TORGUE #include <linux/platform_device.h>
2634891872SAlexandre TORGUE #include <linux/pm_runtime.h>
27270e5a74SFabrice Gasnier #include <linux/pm_wakeirq.h>
2848a6092fSMaxime Coquelin #include <linux/serial_core.h>
2934891872SAlexandre TORGUE #include <linux/serial.h>
3034891872SAlexandre TORGUE #include <linux/spinlock.h>
3134891872SAlexandre TORGUE #include <linux/sysrq.h>
3234891872SAlexandre TORGUE #include <linux/tty_flip.h>
3334891872SAlexandre TORGUE #include <linux/tty.h>
3448a6092fSMaxime Coquelin 
356cf61b9bSManivannan Sadhasivam #include "serial_mctrl_gpio.h"
36bc5a0b55SAlexandre TORGUE #include "stm32-usart.h"
3748a6092fSMaxime Coquelin 
3856f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port);
3956f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port);
4048a6092fSMaxime Coquelin 
4148a6092fSMaxime Coquelin static inline struct stm32_port *to_stm32_port(struct uart_port *port)
4248a6092fSMaxime Coquelin {
4348a6092fSMaxime Coquelin 	return container_of(port, struct stm32_port, port);
4448a6092fSMaxime Coquelin }
4548a6092fSMaxime Coquelin 
4656f9a76cSErwan Le Ray static void stm32_usart_set_bits(struct uart_port *port, u32 reg, u32 bits)
4748a6092fSMaxime Coquelin {
4848a6092fSMaxime Coquelin 	u32 val;
4948a6092fSMaxime Coquelin 
5048a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
5148a6092fSMaxime Coquelin 	val |= bits;
5248a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
5348a6092fSMaxime Coquelin }
5448a6092fSMaxime Coquelin 
5556f9a76cSErwan Le Ray static void stm32_usart_clr_bits(struct uart_port *port, u32 reg, u32 bits)
5648a6092fSMaxime Coquelin {
5748a6092fSMaxime Coquelin 	u32 val;
5848a6092fSMaxime Coquelin 
5948a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
6048a6092fSMaxime Coquelin 	val &= ~bits;
6148a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
6248a6092fSMaxime Coquelin }
6348a6092fSMaxime Coquelin 
6456f9a76cSErwan Le Ray static void stm32_usart_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE,
651bcda09dSBich HEMON 					 u32 delay_DDE, u32 baud)
661bcda09dSBich HEMON {
671bcda09dSBich HEMON 	u32 rs485_deat_dedt;
681bcda09dSBich HEMON 	u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT);
691bcda09dSBich HEMON 	bool over8;
701bcda09dSBich HEMON 
711bcda09dSBich HEMON 	*cr3 |= USART_CR3_DEM;
721bcda09dSBich HEMON 	over8 = *cr1 & USART_CR1_OVER8;
731bcda09dSBich HEMON 
741bcda09dSBich HEMON 	if (over8)
751bcda09dSBich HEMON 		rs485_deat_dedt = delay_ADE * baud * 8;
761bcda09dSBich HEMON 	else
771bcda09dSBich HEMON 		rs485_deat_dedt = delay_ADE * baud * 16;
781bcda09dSBich HEMON 
791bcda09dSBich HEMON 	rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
801bcda09dSBich HEMON 	rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
811bcda09dSBich HEMON 			  rs485_deat_dedt_max : rs485_deat_dedt;
821bcda09dSBich HEMON 	rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) &
831bcda09dSBich HEMON 			   USART_CR1_DEAT_MASK;
841bcda09dSBich HEMON 	*cr1 |= rs485_deat_dedt;
851bcda09dSBich HEMON 
861bcda09dSBich HEMON 	if (over8)
871bcda09dSBich HEMON 		rs485_deat_dedt = delay_DDE * baud * 8;
881bcda09dSBich HEMON 	else
891bcda09dSBich HEMON 		rs485_deat_dedt = delay_DDE * baud * 16;
901bcda09dSBich HEMON 
911bcda09dSBich HEMON 	rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
921bcda09dSBich HEMON 	rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
931bcda09dSBich HEMON 			  rs485_deat_dedt_max : rs485_deat_dedt;
941bcda09dSBich HEMON 	rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) &
951bcda09dSBich HEMON 			   USART_CR1_DEDT_MASK;
961bcda09dSBich HEMON 	*cr1 |= rs485_deat_dedt;
971bcda09dSBich HEMON }
981bcda09dSBich HEMON 
9956f9a76cSErwan Le Ray static int stm32_usart_config_rs485(struct uart_port *port,
1001bcda09dSBich HEMON 				    struct serial_rs485 *rs485conf)
1011bcda09dSBich HEMON {
1021bcda09dSBich HEMON 	struct stm32_port *stm32_port = to_stm32_port(port);
103d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
104d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
1051bcda09dSBich HEMON 	u32 usartdiv, baud, cr1, cr3;
1061bcda09dSBich HEMON 	bool over8;
1071bcda09dSBich HEMON 
10856f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1091bcda09dSBich HEMON 
1101bcda09dSBich HEMON 	port->rs485 = *rs485conf;
1111bcda09dSBich HEMON 
1121bcda09dSBich HEMON 	rs485conf->flags |= SER_RS485_RX_DURING_TX;
1131bcda09dSBich HEMON 
1141bcda09dSBich HEMON 	if (rs485conf->flags & SER_RS485_ENABLED) {
1151bcda09dSBich HEMON 		cr1 = readl_relaxed(port->membase + ofs->cr1);
1161bcda09dSBich HEMON 		cr3 = readl_relaxed(port->membase + ofs->cr3);
1171bcda09dSBich HEMON 		usartdiv = readl_relaxed(port->membase + ofs->brr);
1181bcda09dSBich HEMON 		usartdiv = usartdiv & GENMASK(15, 0);
1191bcda09dSBich HEMON 		over8 = cr1 & USART_CR1_OVER8;
1201bcda09dSBich HEMON 
1211bcda09dSBich HEMON 		if (over8)
1221bcda09dSBich HEMON 			usartdiv = usartdiv | (usartdiv & GENMASK(4, 0))
1231bcda09dSBich HEMON 				   << USART_BRR_04_R_SHIFT;
1241bcda09dSBich HEMON 
1251bcda09dSBich HEMON 		baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv);
12656f9a76cSErwan Le Ray 		stm32_usart_config_reg_rs485(&cr1, &cr3,
1271bcda09dSBich HEMON 					     rs485conf->delay_rts_before_send,
12856f9a76cSErwan Le Ray 					     rs485conf->delay_rts_after_send,
12956f9a76cSErwan Le Ray 					     baud);
1301bcda09dSBich HEMON 
1311bcda09dSBich HEMON 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
1321bcda09dSBich HEMON 			cr3 &= ~USART_CR3_DEP;
1331bcda09dSBich HEMON 			rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
1341bcda09dSBich HEMON 		} else {
1351bcda09dSBich HEMON 			cr3 |= USART_CR3_DEP;
1361bcda09dSBich HEMON 			rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
1371bcda09dSBich HEMON 		}
1381bcda09dSBich HEMON 
1391bcda09dSBich HEMON 		writel_relaxed(cr3, port->membase + ofs->cr3);
1401bcda09dSBich HEMON 		writel_relaxed(cr1, port->membase + ofs->cr1);
1411bcda09dSBich HEMON 	} else {
14256f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3,
14356f9a76cSErwan Le Ray 				     USART_CR3_DEM | USART_CR3_DEP);
14456f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1,
1451bcda09dSBich HEMON 				     USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
1461bcda09dSBich HEMON 	}
1471bcda09dSBich HEMON 
14856f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1491bcda09dSBich HEMON 
1501bcda09dSBich HEMON 	return 0;
1511bcda09dSBich HEMON }
1521bcda09dSBich HEMON 
15356f9a76cSErwan Le Ray static int stm32_usart_init_rs485(struct uart_port *port,
1541bcda09dSBich HEMON 				  struct platform_device *pdev)
1551bcda09dSBich HEMON {
1561bcda09dSBich HEMON 	struct serial_rs485 *rs485conf = &port->rs485;
1571bcda09dSBich HEMON 
1581bcda09dSBich HEMON 	rs485conf->flags = 0;
1591bcda09dSBich HEMON 	rs485conf->delay_rts_before_send = 0;
1601bcda09dSBich HEMON 	rs485conf->delay_rts_after_send = 0;
1611bcda09dSBich HEMON 
1621bcda09dSBich HEMON 	if (!pdev->dev.of_node)
1631bcda09dSBich HEMON 		return -ENODEV;
1641bcda09dSBich HEMON 
165c150c0f3SLukas Wunner 	return uart_get_rs485_mode(port);
1661bcda09dSBich HEMON }
1671bcda09dSBich HEMON 
16856f9a76cSErwan Le Ray static int stm32_usart_pending_rx(struct uart_port *port, u32 *sr,
16956f9a76cSErwan Le Ray 				  int *last_res, bool threaded)
17034891872SAlexandre TORGUE {
17134891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
172d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
17334891872SAlexandre TORGUE 	enum dma_status status;
17434891872SAlexandre TORGUE 	struct dma_tx_state state;
17534891872SAlexandre TORGUE 
17634891872SAlexandre TORGUE 	*sr = readl_relaxed(port->membase + ofs->isr);
17734891872SAlexandre TORGUE 
17834891872SAlexandre TORGUE 	if (threaded && stm32_port->rx_ch) {
17934891872SAlexandre TORGUE 		status = dmaengine_tx_status(stm32_port->rx_ch,
18034891872SAlexandre TORGUE 					     stm32_port->rx_ch->cookie,
18134891872SAlexandre TORGUE 					     &state);
18292fc0023SErwan Le Ray 		if (status == DMA_IN_PROGRESS && (*last_res != state.residue))
18334891872SAlexandre TORGUE 			return 1;
18434891872SAlexandre TORGUE 		else
18534891872SAlexandre TORGUE 			return 0;
18634891872SAlexandre TORGUE 	} else if (*sr & USART_SR_RXNE) {
18734891872SAlexandre TORGUE 		return 1;
18834891872SAlexandre TORGUE 	}
18934891872SAlexandre TORGUE 	return 0;
19034891872SAlexandre TORGUE }
19134891872SAlexandre TORGUE 
19256f9a76cSErwan Le Ray static unsigned long stm32_usart_get_char(struct uart_port *port, u32 *sr,
1936c5962f3SErwan Le Ray 					  int *last_res)
19434891872SAlexandre TORGUE {
19534891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
196d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
19734891872SAlexandre TORGUE 	unsigned long c;
19834891872SAlexandre TORGUE 
19934891872SAlexandre TORGUE 	if (stm32_port->rx_ch) {
20034891872SAlexandre TORGUE 		c = stm32_port->rx_buf[RX_BUF_L - (*last_res)--];
20134891872SAlexandre TORGUE 		if ((*last_res) == 0)
20234891872SAlexandre TORGUE 			*last_res = RX_BUF_L;
20334891872SAlexandre TORGUE 	} else {
2046c5962f3SErwan Le Ray 		c = readl_relaxed(port->membase + ofs->rdr);
2056c5962f3SErwan Le Ray 		/* apply RDR data mask */
2066c5962f3SErwan Le Ray 		c &= stm32_port->rdr_mask;
20734891872SAlexandre TORGUE 	}
2086c5962f3SErwan Le Ray 
2096c5962f3SErwan Le Ray 	return c;
21034891872SAlexandre TORGUE }
21134891872SAlexandre TORGUE 
21256f9a76cSErwan Le Ray static void stm32_usart_receive_chars(struct uart_port *port, bool threaded)
21348a6092fSMaxime Coquelin {
21448a6092fSMaxime Coquelin 	struct tty_port *tport = &port->state->port;
215ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
216d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
217ad767681SErwan Le Ray 	unsigned long c, flags;
21848a6092fSMaxime Coquelin 	u32 sr;
21948a6092fSMaxime Coquelin 	char flag;
22048a6092fSMaxime Coquelin 
221ad767681SErwan Le Ray 	if (threaded)
222ad767681SErwan Le Ray 		spin_lock_irqsave(&port->lock, flags);
223ad767681SErwan Le Ray 	else
224ad767681SErwan Le Ray 		spin_lock(&port->lock);
225ad767681SErwan Le Ray 
22656f9a76cSErwan Le Ray 	while (stm32_usart_pending_rx(port, &sr, &stm32_port->last_res,
22756f9a76cSErwan Le Ray 				      threaded)) {
22848a6092fSMaxime Coquelin 		sr |= USART_SR_DUMMY_RX;
22948a6092fSMaxime Coquelin 		flag = TTY_NORMAL;
23048a6092fSMaxime Coquelin 
2314f01d833SErwan Le Ray 		/*
2324f01d833SErwan Le Ray 		 * Status bits has to be cleared before reading the RDR:
2334f01d833SErwan Le Ray 		 * In FIFO mode, reading the RDR will pop the next data
2344f01d833SErwan Le Ray 		 * (if any) along with its status bits into the SR.
2354f01d833SErwan Le Ray 		 * Not doing so leads to misalignement between RDR and SR,
2364f01d833SErwan Le Ray 		 * and clear status bits of the next rx data.
2374f01d833SErwan Le Ray 		 *
2384f01d833SErwan Le Ray 		 * Clear errors flags for stm32f7 and stm32h7 compatible
2394f01d833SErwan Le Ray 		 * devices. On stm32f4 compatible devices, the error bit is
2404f01d833SErwan Le Ray 		 * cleared by the sequence [read SR - read DR].
2414f01d833SErwan Le Ray 		 */
2424f01d833SErwan Le Ray 		if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG)
2431250ed71SFabrice Gasnier 			writel_relaxed(sr & USART_SR_ERR_MASK,
2441250ed71SFabrice Gasnier 				       port->membase + ofs->icr);
2454f01d833SErwan Le Ray 
24656f9a76cSErwan Le Ray 		c = stm32_usart_get_char(port, &sr, &stm32_port->last_res);
2474f01d833SErwan Le Ray 		port->icount.rx++;
24848a6092fSMaxime Coquelin 		if (sr & USART_SR_ERR_MASK) {
2494f01d833SErwan Le Ray 			if (sr & USART_SR_ORE) {
25048a6092fSMaxime Coquelin 				port->icount.overrun++;
25148a6092fSMaxime Coquelin 			} else if (sr & USART_SR_PE) {
25248a6092fSMaxime Coquelin 				port->icount.parity++;
25348a6092fSMaxime Coquelin 			} else if (sr & USART_SR_FE) {
2544f01d833SErwan Le Ray 				/* Break detection if character is null */
2554f01d833SErwan Le Ray 				if (!c) {
2564f01d833SErwan Le Ray 					port->icount.brk++;
2574f01d833SErwan Le Ray 					if (uart_handle_break(port))
2584f01d833SErwan Le Ray 						continue;
2594f01d833SErwan Le Ray 				} else {
26048a6092fSMaxime Coquelin 					port->icount.frame++;
26148a6092fSMaxime Coquelin 				}
2624f01d833SErwan Le Ray 			}
26348a6092fSMaxime Coquelin 
26448a6092fSMaxime Coquelin 			sr &= port->read_status_mask;
26548a6092fSMaxime Coquelin 
2664f01d833SErwan Le Ray 			if (sr & USART_SR_PE) {
26748a6092fSMaxime Coquelin 				flag = TTY_PARITY;
2684f01d833SErwan Le Ray 			} else if (sr & USART_SR_FE) {
2694f01d833SErwan Le Ray 				if (!c)
2704f01d833SErwan Le Ray 					flag = TTY_BREAK;
2714f01d833SErwan Le Ray 				else
27248a6092fSMaxime Coquelin 					flag = TTY_FRAME;
27348a6092fSMaxime Coquelin 			}
2744f01d833SErwan Le Ray 		}
27548a6092fSMaxime Coquelin 
27648a6092fSMaxime Coquelin 		if (uart_handle_sysrq_char(port, c))
27748a6092fSMaxime Coquelin 			continue;
27848a6092fSMaxime Coquelin 		uart_insert_char(port, sr, USART_SR_ORE, c, flag);
27948a6092fSMaxime Coquelin 	}
28048a6092fSMaxime Coquelin 
281ad767681SErwan Le Ray 	if (threaded)
282ad767681SErwan Le Ray 		spin_unlock_irqrestore(&port->lock, flags);
283ad767681SErwan Le Ray 	else
28448a6092fSMaxime Coquelin 		spin_unlock(&port->lock);
285ad767681SErwan Le Ray 
28648a6092fSMaxime Coquelin 	tty_flip_buffer_push(tport);
28748a6092fSMaxime Coquelin }
28848a6092fSMaxime Coquelin 
28956f9a76cSErwan Le Ray static void stm32_usart_tx_dma_complete(void *arg)
29034891872SAlexandre TORGUE {
29134891872SAlexandre TORGUE 	struct uart_port *port = arg;
29234891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
293d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
294*f16b90c2SErwan Le Ray 	unsigned long flags;
29534891872SAlexandre TORGUE 
296fb4f2e04SErwan Le Ray 	dmaengine_terminate_async(stm32port->tx_ch);
29756f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
29834891872SAlexandre TORGUE 	stm32port->tx_dma_busy = false;
29934891872SAlexandre TORGUE 
30034891872SAlexandre TORGUE 	/* Let's see if we have pending data to send */
301*f16b90c2SErwan Le Ray 	spin_lock_irqsave(&port->lock, flags);
30256f9a76cSErwan Le Ray 	stm32_usart_transmit_chars(port);
303*f16b90c2SErwan Le Ray 	spin_unlock_irqrestore(&port->lock, flags);
30434891872SAlexandre TORGUE }
30534891872SAlexandre TORGUE 
30656f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_enable(struct uart_port *port)
307d075719eSErwan Le Ray {
308d075719eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
309d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
310d075719eSErwan Le Ray 
311d075719eSErwan Le Ray 	/*
312d075719eSErwan Le Ray 	 * Enables TX FIFO threashold irq when FIFO is enabled,
313d075719eSErwan Le Ray 	 * or TX empty irq when FIFO is disabled
314d075719eSErwan Le Ray 	 */
315d075719eSErwan Le Ray 	if (stm32_port->fifoen)
31656f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_TXFTIE);
317d075719eSErwan Le Ray 	else
31856f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TXEIE);
319d075719eSErwan Le Ray }
320d075719eSErwan Le Ray 
32156f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_disable(struct uart_port *port)
322d075719eSErwan Le Ray {
323d075719eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
324d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
325d075719eSErwan Le Ray 
326d075719eSErwan Le Ray 	if (stm32_port->fifoen)
32756f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE);
328d075719eSErwan Le Ray 	else
32956f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TXEIE);
330d075719eSErwan Le Ray }
331d075719eSErwan Le Ray 
33256f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_pio(struct uart_port *port)
33334891872SAlexandre TORGUE {
33434891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
335d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
33634891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
33734891872SAlexandre TORGUE 
33834891872SAlexandre TORGUE 	if (stm32_port->tx_dma_busy) {
33956f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
34034891872SAlexandre TORGUE 		stm32_port->tx_dma_busy = false;
34134891872SAlexandre TORGUE 	}
34234891872SAlexandre TORGUE 
3435d9176edSErwan Le Ray 	while (!uart_circ_empty(xmit)) {
3445d9176edSErwan Le Ray 		/* Check that TDR is empty before filling FIFO */
3455d9176edSErwan Le Ray 		if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
3465d9176edSErwan Le Ray 			break;
34734891872SAlexandre TORGUE 		writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr);
34834891872SAlexandre TORGUE 		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
34934891872SAlexandre TORGUE 		port->icount.tx++;
35034891872SAlexandre TORGUE 	}
35134891872SAlexandre TORGUE 
3525d9176edSErwan Le Ray 	/* rely on TXE irq (mask or unmask) for sending remaining data */
3535d9176edSErwan Le Ray 	if (uart_circ_empty(xmit))
35456f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
3555d9176edSErwan Le Ray 	else
35656f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_enable(port);
3575d9176edSErwan Le Ray }
3585d9176edSErwan Le Ray 
35956f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_dma(struct uart_port *port)
36034891872SAlexandre TORGUE {
36134891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
362d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
36334891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
36434891872SAlexandre TORGUE 	struct dma_async_tx_descriptor *desc = NULL;
36534891872SAlexandre TORGUE 	unsigned int count, i;
36634891872SAlexandre TORGUE 
36734891872SAlexandre TORGUE 	if (stm32port->tx_dma_busy)
36834891872SAlexandre TORGUE 		return;
36934891872SAlexandre TORGUE 
37034891872SAlexandre TORGUE 	stm32port->tx_dma_busy = true;
37134891872SAlexandre TORGUE 
37234891872SAlexandre TORGUE 	count = uart_circ_chars_pending(xmit);
37334891872SAlexandre TORGUE 
37434891872SAlexandre TORGUE 	if (count > TX_BUF_L)
37534891872SAlexandre TORGUE 		count = TX_BUF_L;
37634891872SAlexandre TORGUE 
37734891872SAlexandre TORGUE 	if (xmit->tail < xmit->head) {
37834891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count);
37934891872SAlexandre TORGUE 	} else {
38034891872SAlexandre TORGUE 		size_t one = UART_XMIT_SIZE - xmit->tail;
38134891872SAlexandre TORGUE 		size_t two;
38234891872SAlexandre TORGUE 
38334891872SAlexandre TORGUE 		if (one > count)
38434891872SAlexandre TORGUE 			one = count;
38534891872SAlexandre TORGUE 		two = count - one;
38634891872SAlexandre TORGUE 
38734891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one);
38834891872SAlexandre TORGUE 		if (two)
38934891872SAlexandre TORGUE 			memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two);
39034891872SAlexandre TORGUE 	}
39134891872SAlexandre TORGUE 
39234891872SAlexandre TORGUE 	desc = dmaengine_prep_slave_single(stm32port->tx_ch,
39334891872SAlexandre TORGUE 					   stm32port->tx_dma_buf,
39434891872SAlexandre TORGUE 					   count,
39534891872SAlexandre TORGUE 					   DMA_MEM_TO_DEV,
39634891872SAlexandre TORGUE 					   DMA_PREP_INTERRUPT);
39734891872SAlexandre TORGUE 
398e7997f7fSErwan Le Ray 	if (!desc)
399e7997f7fSErwan Le Ray 		goto fallback_err;
40034891872SAlexandre TORGUE 
40156f9a76cSErwan Le Ray 	desc->callback = stm32_usart_tx_dma_complete;
40234891872SAlexandre TORGUE 	desc->callback_param = port;
40334891872SAlexandre TORGUE 
40434891872SAlexandre TORGUE 	/* Push current DMA TX transaction in the pending queue */
405e7997f7fSErwan Le Ray 	if (dma_submit_error(dmaengine_submit(desc))) {
406e7997f7fSErwan Le Ray 		/* dma no yet started, safe to free resources */
407e7997f7fSErwan Le Ray 		dmaengine_terminate_async(stm32port->tx_ch);
408e7997f7fSErwan Le Ray 		goto fallback_err;
409e7997f7fSErwan Le Ray 	}
41034891872SAlexandre TORGUE 
41134891872SAlexandre TORGUE 	/* Issue pending DMA TX requests */
41234891872SAlexandre TORGUE 	dma_async_issue_pending(stm32port->tx_ch);
41334891872SAlexandre TORGUE 
41456f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
41534891872SAlexandre TORGUE 
41634891872SAlexandre TORGUE 	xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
41734891872SAlexandre TORGUE 	port->icount.tx += count;
418e7997f7fSErwan Le Ray 	return;
419e7997f7fSErwan Le Ray 
420e7997f7fSErwan Le Ray fallback_err:
421e7997f7fSErwan Le Ray 	for (i = count; i > 0; i--)
42256f9a76cSErwan Le Ray 		stm32_usart_transmit_chars_pio(port);
42334891872SAlexandre TORGUE }
42434891872SAlexandre TORGUE 
42556f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port)
42648a6092fSMaxime Coquelin {
427ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
428d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
42948a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
43048a6092fSMaxime Coquelin 
43148a6092fSMaxime Coquelin 	if (port->x_char) {
43234891872SAlexandre TORGUE 		if (stm32_port->tx_dma_busy)
43356f9a76cSErwan Le Ray 			stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
434ada8618fSAlexandre TORGUE 		writel_relaxed(port->x_char, port->membase + ofs->tdr);
43548a6092fSMaxime Coquelin 		port->x_char = 0;
43648a6092fSMaxime Coquelin 		port->icount.tx++;
43734891872SAlexandre TORGUE 		if (stm32_port->tx_dma_busy)
43856f9a76cSErwan Le Ray 			stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
43948a6092fSMaxime Coquelin 		return;
44048a6092fSMaxime Coquelin 	}
44148a6092fSMaxime Coquelin 
442b83b957cSErwan Le Ray 	if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
44356f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
44448a6092fSMaxime Coquelin 		return;
44548a6092fSMaxime Coquelin 	}
44648a6092fSMaxime Coquelin 
44764c32eabSErwan Le Ray 	if (ofs->icr == UNDEF_REG)
44856f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->isr, USART_SR_TC);
44964c32eabSErwan Le Ray 	else
4501250ed71SFabrice Gasnier 		writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr);
45164c32eabSErwan Le Ray 
45234891872SAlexandre TORGUE 	if (stm32_port->tx_ch)
45356f9a76cSErwan Le Ray 		stm32_usart_transmit_chars_dma(port);
45434891872SAlexandre TORGUE 	else
45556f9a76cSErwan Le Ray 		stm32_usart_transmit_chars_pio(port);
45648a6092fSMaxime Coquelin 
45748a6092fSMaxime Coquelin 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
45848a6092fSMaxime Coquelin 		uart_write_wakeup(port);
45948a6092fSMaxime Coquelin 
46048a6092fSMaxime Coquelin 	if (uart_circ_empty(xmit))
46156f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
46248a6092fSMaxime Coquelin }
46348a6092fSMaxime Coquelin 
46456f9a76cSErwan Le Ray static irqreturn_t stm32_usart_interrupt(int irq, void *ptr)
46548a6092fSMaxime Coquelin {
46648a6092fSMaxime Coquelin 	struct uart_port *port = ptr;
46712761869SErwan Le Ray 	struct tty_port *tport = &port->state->port;
468ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
469d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
47048a6092fSMaxime Coquelin 	u32 sr;
47148a6092fSMaxime Coquelin 
472ada8618fSAlexandre TORGUE 	sr = readl_relaxed(port->membase + ofs->isr);
47348a6092fSMaxime Coquelin 
4744cc0ed62SErwan Le Ray 	if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG)
4754cc0ed62SErwan Le Ray 		writel_relaxed(USART_ICR_RTOCF,
4764cc0ed62SErwan Le Ray 			       port->membase + ofs->icr);
4774cc0ed62SErwan Le Ray 
47812761869SErwan Le Ray 	if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG) {
47912761869SErwan Le Ray 		/* Clear wake up flag and disable wake up interrupt */
480270e5a74SFabrice Gasnier 		writel_relaxed(USART_ICR_WUCF,
481270e5a74SFabrice Gasnier 			       port->membase + ofs->icr);
48212761869SErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE);
48312761869SErwan Le Ray 		if (irqd_is_wakeup_set(irq_get_irq_data(port->irq)))
48412761869SErwan Le Ray 			pm_wakeup_event(tport->tty->dev, 0);
48512761869SErwan Le Ray 	}
486270e5a74SFabrice Gasnier 
48734891872SAlexandre TORGUE 	if ((sr & USART_SR_RXNE) && !(stm32_port->rx_ch))
48856f9a76cSErwan Le Ray 		stm32_usart_receive_chars(port, false);
48948a6092fSMaxime Coquelin 
490ad767681SErwan Le Ray 	if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch)) {
491ad767681SErwan Le Ray 		spin_lock(&port->lock);
49256f9a76cSErwan Le Ray 		stm32_usart_transmit_chars(port);
49301d32d71SAlexandre TORGUE 		spin_unlock(&port->lock);
494ad767681SErwan Le Ray 	}
49501d32d71SAlexandre TORGUE 
49634891872SAlexandre TORGUE 	if (stm32_port->rx_ch)
49734891872SAlexandre TORGUE 		return IRQ_WAKE_THREAD;
49834891872SAlexandre TORGUE 	else
49934891872SAlexandre TORGUE 		return IRQ_HANDLED;
50034891872SAlexandre TORGUE }
50134891872SAlexandre TORGUE 
50256f9a76cSErwan Le Ray static irqreturn_t stm32_usart_threaded_interrupt(int irq, void *ptr)
50334891872SAlexandre TORGUE {
50434891872SAlexandre TORGUE 	struct uart_port *port = ptr;
50534891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
50634891872SAlexandre TORGUE 
50734891872SAlexandre TORGUE 	if (stm32_port->rx_ch)
50856f9a76cSErwan Le Ray 		stm32_usart_receive_chars(port, true);
50934891872SAlexandre TORGUE 
51048a6092fSMaxime Coquelin 	return IRQ_HANDLED;
51148a6092fSMaxime Coquelin }
51248a6092fSMaxime Coquelin 
51356f9a76cSErwan Le Ray static unsigned int stm32_usart_tx_empty(struct uart_port *port)
51448a6092fSMaxime Coquelin {
515ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
516d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
517ada8618fSAlexandre TORGUE 
518ada8618fSAlexandre TORGUE 	return readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE;
51948a6092fSMaxime Coquelin }
52048a6092fSMaxime Coquelin 
52156f9a76cSErwan Le Ray static void stm32_usart_set_mctrl(struct uart_port *port, unsigned int mctrl)
52248a6092fSMaxime Coquelin {
523ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
524d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
525ada8618fSAlexandre TORGUE 
52648a6092fSMaxime Coquelin 	if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
52756f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_RTSE);
52848a6092fSMaxime Coquelin 	else
52956f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_RTSE);
5306cf61b9bSManivannan Sadhasivam 
5316cf61b9bSManivannan Sadhasivam 	mctrl_gpio_set(stm32_port->gpios, mctrl);
53248a6092fSMaxime Coquelin }
53348a6092fSMaxime Coquelin 
53456f9a76cSErwan Le Ray static unsigned int stm32_usart_get_mctrl(struct uart_port *port)
53548a6092fSMaxime Coquelin {
5366cf61b9bSManivannan Sadhasivam 	struct stm32_port *stm32_port = to_stm32_port(port);
5376cf61b9bSManivannan Sadhasivam 	unsigned int ret;
5386cf61b9bSManivannan Sadhasivam 
53948a6092fSMaxime Coquelin 	/* This routine is used to get signals of: DCD, DSR, RI, and CTS */
5406cf61b9bSManivannan Sadhasivam 	ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
5416cf61b9bSManivannan Sadhasivam 
5426cf61b9bSManivannan Sadhasivam 	return mctrl_gpio_get(stm32_port->gpios, &ret);
5436cf61b9bSManivannan Sadhasivam }
5446cf61b9bSManivannan Sadhasivam 
54556f9a76cSErwan Le Ray static void stm32_usart_enable_ms(struct uart_port *port)
5466cf61b9bSManivannan Sadhasivam {
5476cf61b9bSManivannan Sadhasivam 	mctrl_gpio_enable_ms(to_stm32_port(port)->gpios);
5486cf61b9bSManivannan Sadhasivam }
5496cf61b9bSManivannan Sadhasivam 
55056f9a76cSErwan Le Ray static void stm32_usart_disable_ms(struct uart_port *port)
5516cf61b9bSManivannan Sadhasivam {
5526cf61b9bSManivannan Sadhasivam 	mctrl_gpio_disable_ms(to_stm32_port(port)->gpios);
55348a6092fSMaxime Coquelin }
55448a6092fSMaxime Coquelin 
55548a6092fSMaxime Coquelin /* Transmit stop */
55656f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port)
55748a6092fSMaxime Coquelin {
558ad0c2748SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
559ad0c2748SMarek Vasut 	struct serial_rs485 *rs485conf = &port->rs485;
560ad0c2748SMarek Vasut 
56156f9a76cSErwan Le Ray 	stm32_usart_tx_interrupt_disable(port);
562ad0c2748SMarek Vasut 
563ad0c2748SMarek Vasut 	if (rs485conf->flags & SER_RS485_ENABLED) {
564ad0c2748SMarek Vasut 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
565ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
566ad0c2748SMarek Vasut 					stm32_port->port.mctrl & ~TIOCM_RTS);
567ad0c2748SMarek Vasut 		} else {
568ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
569ad0c2748SMarek Vasut 					stm32_port->port.mctrl | TIOCM_RTS);
570ad0c2748SMarek Vasut 		}
571ad0c2748SMarek Vasut 	}
57248a6092fSMaxime Coquelin }
57348a6092fSMaxime Coquelin 
57448a6092fSMaxime Coquelin /* There are probably characters waiting to be transmitted. */
57556f9a76cSErwan Le Ray static void stm32_usart_start_tx(struct uart_port *port)
57648a6092fSMaxime Coquelin {
577ad0c2748SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
578ad0c2748SMarek Vasut 	struct serial_rs485 *rs485conf = &port->rs485;
57948a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
58048a6092fSMaxime Coquelin 
58148a6092fSMaxime Coquelin 	if (uart_circ_empty(xmit))
58248a6092fSMaxime Coquelin 		return;
58348a6092fSMaxime Coquelin 
584ad0c2748SMarek Vasut 	if (rs485conf->flags & SER_RS485_ENABLED) {
585ad0c2748SMarek Vasut 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
586ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
587ad0c2748SMarek Vasut 					stm32_port->port.mctrl | TIOCM_RTS);
588ad0c2748SMarek Vasut 		} else {
589ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
590ad0c2748SMarek Vasut 					stm32_port->port.mctrl & ~TIOCM_RTS);
591ad0c2748SMarek Vasut 		}
592ad0c2748SMarek Vasut 	}
593ad0c2748SMarek Vasut 
59456f9a76cSErwan Le Ray 	stm32_usart_transmit_chars(port);
59548a6092fSMaxime Coquelin }
59648a6092fSMaxime Coquelin 
59748a6092fSMaxime Coquelin /* Throttle the remote when input buffer is about to overflow. */
59856f9a76cSErwan Le Ray static void stm32_usart_throttle(struct uart_port *port)
59948a6092fSMaxime Coquelin {
600ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
601d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
60248a6092fSMaxime Coquelin 	unsigned long flags;
60348a6092fSMaxime Coquelin 
60448a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
60556f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
606d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
60756f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
608d0a6a7bcSErwan Le Ray 
60948a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
61048a6092fSMaxime Coquelin }
61148a6092fSMaxime Coquelin 
61248a6092fSMaxime Coquelin /* Unthrottle the remote, the input buffer can now accept data. */
61356f9a76cSErwan Le Ray static void stm32_usart_unthrottle(struct uart_port *port)
61448a6092fSMaxime Coquelin {
615ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
616d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
61748a6092fSMaxime Coquelin 	unsigned long flags;
61848a6092fSMaxime Coquelin 
61948a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
62056f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, stm32_port->cr1_irq);
621d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
62256f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, stm32_port->cr3_irq);
623d0a6a7bcSErwan Le Ray 
62448a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
62548a6092fSMaxime Coquelin }
62648a6092fSMaxime Coquelin 
62748a6092fSMaxime Coquelin /* Receive stop */
62856f9a76cSErwan Le Ray static void stm32_usart_stop_rx(struct uart_port *port)
62948a6092fSMaxime Coquelin {
630ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
631d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
632ada8618fSAlexandre TORGUE 
63356f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
634d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
63556f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
63648a6092fSMaxime Coquelin }
63748a6092fSMaxime Coquelin 
63848a6092fSMaxime Coquelin /* Handle breaks - ignored by us */
63956f9a76cSErwan Le Ray static void stm32_usart_break_ctl(struct uart_port *port, int break_state)
64048a6092fSMaxime Coquelin {
64148a6092fSMaxime Coquelin }
64248a6092fSMaxime Coquelin 
64356f9a76cSErwan Le Ray static int stm32_usart_startup(struct uart_port *port)
64448a6092fSMaxime Coquelin {
645ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
646d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
647f4518a8aSErwan Le Ray 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
64848a6092fSMaxime Coquelin 	const char *name = to_platform_device(port->dev)->name;
64948a6092fSMaxime Coquelin 	u32 val;
65048a6092fSMaxime Coquelin 	int ret;
65148a6092fSMaxime Coquelin 
65256f9a76cSErwan Le Ray 	ret = request_threaded_irq(port->irq, stm32_usart_interrupt,
65356f9a76cSErwan Le Ray 				   stm32_usart_threaded_interrupt,
65434891872SAlexandre TORGUE 				   IRQF_NO_SUSPEND, name, port);
65548a6092fSMaxime Coquelin 	if (ret)
65648a6092fSMaxime Coquelin 		return ret;
65748a6092fSMaxime Coquelin 
65884872dc4SErwan Le Ray 	/* RX FIFO Flush */
65984872dc4SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
66056f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->rqr, USART_RQR_RXFRQ);
66148a6092fSMaxime Coquelin 
66225a8e761SErwan Le Ray 	/* RX enabling */
663f4518a8aSErwan Le Ray 	val = stm32_port->cr1_irq | USART_CR1_RE | BIT(cfg->uart_enable_bit);
66456f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, val);
66584872dc4SErwan Le Ray 
66648a6092fSMaxime Coquelin 	return 0;
66748a6092fSMaxime Coquelin }
66848a6092fSMaxime Coquelin 
66956f9a76cSErwan Le Ray static void stm32_usart_shutdown(struct uart_port *port)
67048a6092fSMaxime Coquelin {
671ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
672d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
673d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
67464c32eabSErwan Le Ray 	u32 val, isr;
67564c32eabSErwan Le Ray 	int ret;
67648a6092fSMaxime Coquelin 
6776cf61b9bSManivannan Sadhasivam 	/* Disable modem control interrupts */
67856f9a76cSErwan Le Ray 	stm32_usart_disable_ms(port);
6796cf61b9bSManivannan Sadhasivam 
6804cc0ed62SErwan Le Ray 	val = USART_CR1_TXEIE | USART_CR1_TE;
6814cc0ed62SErwan Le Ray 	val |= stm32_port->cr1_irq | USART_CR1_RE;
68287f1f809SAlexandre TORGUE 	val |= BIT(cfg->uart_enable_bit);
683351a762aSGerald Baeza 	if (stm32_port->fifoen)
684351a762aSGerald Baeza 		val |= USART_CR1_FIFOEN;
68564c32eabSErwan Le Ray 
68664c32eabSErwan Le Ray 	ret = readl_relaxed_poll_timeout(port->membase + ofs->isr,
68764c32eabSErwan Le Ray 					 isr, (isr & USART_SR_TC),
68864c32eabSErwan Le Ray 					 10, 100000);
68964c32eabSErwan Le Ray 
690c31c3ea0SErwan Le Ray 	/* Send the TC error message only when ISR_TC is not set */
69164c32eabSErwan Le Ray 	if (ret)
692c31c3ea0SErwan Le Ray 		dev_err(port->dev, "Transmission is not complete\n");
69364c32eabSErwan Le Ray 
69456f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, val);
69548a6092fSMaxime Coquelin 
69648a6092fSMaxime Coquelin 	free_irq(port->irq, port);
69748a6092fSMaxime Coquelin }
69848a6092fSMaxime Coquelin 
69956f9a76cSErwan Le Ray static unsigned int stm32_usart_get_databits(struct ktermios *termios)
700c8a9d043SErwan Le Ray {
701c8a9d043SErwan Le Ray 	unsigned int bits;
702c8a9d043SErwan Le Ray 
703c8a9d043SErwan Le Ray 	tcflag_t cflag = termios->c_cflag;
704c8a9d043SErwan Le Ray 
705c8a9d043SErwan Le Ray 	switch (cflag & CSIZE) {
706c8a9d043SErwan Le Ray 	/*
707c8a9d043SErwan Le Ray 	 * CSIZE settings are not necessarily supported in hardware.
708c8a9d043SErwan Le Ray 	 * CSIZE unsupported configurations are handled here to set word length
709c8a9d043SErwan Le Ray 	 * to 8 bits word as default configuration and to print debug message.
710c8a9d043SErwan Le Ray 	 */
711c8a9d043SErwan Le Ray 	case CS5:
712c8a9d043SErwan Le Ray 		bits = 5;
713c8a9d043SErwan Le Ray 		break;
714c8a9d043SErwan Le Ray 	case CS6:
715c8a9d043SErwan Le Ray 		bits = 6;
716c8a9d043SErwan Le Ray 		break;
717c8a9d043SErwan Le Ray 	case CS7:
718c8a9d043SErwan Le Ray 		bits = 7;
719c8a9d043SErwan Le Ray 		break;
720c8a9d043SErwan Le Ray 	/* default including CS8 */
721c8a9d043SErwan Le Ray 	default:
722c8a9d043SErwan Le Ray 		bits = 8;
723c8a9d043SErwan Le Ray 		break;
724c8a9d043SErwan Le Ray 	}
725c8a9d043SErwan Le Ray 
726c8a9d043SErwan Le Ray 	return bits;
727c8a9d043SErwan Le Ray }
728c8a9d043SErwan Le Ray 
72956f9a76cSErwan Le Ray static void stm32_usart_set_termios(struct uart_port *port,
73056f9a76cSErwan Le Ray 				    struct ktermios *termios,
73148a6092fSMaxime Coquelin 				    struct ktermios *old)
73248a6092fSMaxime Coquelin {
73348a6092fSMaxime Coquelin 	struct stm32_port *stm32_port = to_stm32_port(port);
734d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
735d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
7361bcda09dSBich HEMON 	struct serial_rs485 *rs485conf = &port->rs485;
737c8a9d043SErwan Le Ray 	unsigned int baud, bits;
73848a6092fSMaxime Coquelin 	u32 usartdiv, mantissa, fraction, oversampling;
73948a6092fSMaxime Coquelin 	tcflag_t cflag = termios->c_cflag;
740f264c6f6SErwan Le Ray 	u32 cr1, cr2, cr3, isr;
74148a6092fSMaxime Coquelin 	unsigned long flags;
742f264c6f6SErwan Le Ray 	int ret;
74348a6092fSMaxime Coquelin 
74448a6092fSMaxime Coquelin 	if (!stm32_port->hw_flow_control)
74548a6092fSMaxime Coquelin 		cflag &= ~CRTSCTS;
74648a6092fSMaxime Coquelin 
74748a6092fSMaxime Coquelin 	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8);
74848a6092fSMaxime Coquelin 
74948a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
75048a6092fSMaxime Coquelin 
751f264c6f6SErwan Le Ray 	ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr,
752f264c6f6SErwan Le Ray 						isr,
753f264c6f6SErwan Le Ray 						(isr & USART_SR_TC),
754f264c6f6SErwan Le Ray 						10, 100000);
755f264c6f6SErwan Le Ray 
756f264c6f6SErwan Le Ray 	/* Send the TC error message only when ISR_TC is not set. */
757f264c6f6SErwan Le Ray 	if (ret)
758f264c6f6SErwan Le Ray 		dev_err(port->dev, "Transmission is not complete\n");
759f264c6f6SErwan Le Ray 
76048a6092fSMaxime Coquelin 	/* Stop serial port and reset value */
761ada8618fSAlexandre TORGUE 	writel_relaxed(0, port->membase + ofs->cr1);
76248a6092fSMaxime Coquelin 
76384872dc4SErwan Le Ray 	/* flush RX & TX FIFO */
76484872dc4SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
76556f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->rqr,
76684872dc4SErwan Le Ray 				     USART_RQR_TXFRQ | USART_RQR_RXFRQ);
7671bcda09dSBich HEMON 
76884872dc4SErwan Le Ray 	cr1 = USART_CR1_TE | USART_CR1_RE;
769351a762aSGerald Baeza 	if (stm32_port->fifoen)
770351a762aSGerald Baeza 		cr1 |= USART_CR1_FIFOEN;
77148a6092fSMaxime Coquelin 	cr2 = 0;
77225a8e761SErwan Le Ray 
77325a8e761SErwan Le Ray 	/* Tx and RX FIFO configuration */
774d075719eSErwan Le Ray 	cr3 = readl_relaxed(port->membase + ofs->cr3);
77525a8e761SErwan Le Ray 	cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTIE;
77625a8e761SErwan Le Ray 	if (stm32_port->fifoen) {
77725a8e761SErwan Le Ray 		cr3 &= ~(USART_CR3_TXFTCFG_MASK | USART_CR3_RXFTCFG_MASK);
77825a8e761SErwan Le Ray 		cr3 |= USART_CR3_TXFTCFG_HALF << USART_CR3_TXFTCFG_SHIFT;
77925a8e761SErwan Le Ray 		cr3 |= USART_CR3_RXFTCFG_HALF << USART_CR3_RXFTCFG_SHIFT;
78025a8e761SErwan Le Ray 	}
78148a6092fSMaxime Coquelin 
78248a6092fSMaxime Coquelin 	if (cflag & CSTOPB)
78348a6092fSMaxime Coquelin 		cr2 |= USART_CR2_STOP_2B;
78448a6092fSMaxime Coquelin 
78556f9a76cSErwan Le Ray 	bits = stm32_usart_get_databits(termios);
7866c5962f3SErwan Le Ray 	stm32_port->rdr_mask = (BIT(bits) - 1);
787c8a9d043SErwan Le Ray 
78848a6092fSMaxime Coquelin 	if (cflag & PARENB) {
789c8a9d043SErwan Le Ray 		bits++;
79048a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PCE;
791c8a9d043SErwan Le Ray 	}
792c8a9d043SErwan Le Ray 
793c8a9d043SErwan Le Ray 	/*
794c8a9d043SErwan Le Ray 	 * Word length configuration:
795c8a9d043SErwan Le Ray 	 * CS8 + parity, 9 bits word aka [M1:M0] = 0b01
796c8a9d043SErwan Le Ray 	 * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10
797c8a9d043SErwan Le Ray 	 * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00
798c8a9d043SErwan Le Ray 	 * M0 and M1 already cleared by cr1 initialization.
799c8a9d043SErwan Le Ray 	 */
800c8a9d043SErwan Le Ray 	if (bits == 9)
801ada8618fSAlexandre TORGUE 		cr1 |= USART_CR1_M0;
802c8a9d043SErwan Le Ray 	else if ((bits == 7) && cfg->has_7bits_data)
803c8a9d043SErwan Le Ray 		cr1 |= USART_CR1_M1;
804c8a9d043SErwan Le Ray 	else if (bits != 8)
805c8a9d043SErwan Le Ray 		dev_dbg(port->dev, "Unsupported data bits config: %u bits\n"
806c8a9d043SErwan Le Ray 			, bits);
80748a6092fSMaxime Coquelin 
8084cc0ed62SErwan Le Ray 	if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch ||
8094cc0ed62SErwan Le Ray 				       stm32_port->fifoen)) {
8104cc0ed62SErwan Le Ray 		if (cflag & CSTOPB)
8114cc0ed62SErwan Le Ray 			bits = bits + 3; /* 1 start bit + 2 stop bits */
8124cc0ed62SErwan Le Ray 		else
8134cc0ed62SErwan Le Ray 			bits = bits + 2; /* 1 start bit + 1 stop bit */
8144cc0ed62SErwan Le Ray 
8154cc0ed62SErwan Le Ray 		/* RX timeout irq to occur after last stop bit + bits */
8164cc0ed62SErwan Le Ray 		stm32_port->cr1_irq = USART_CR1_RTOIE;
8174cc0ed62SErwan Le Ray 		writel_relaxed(bits, port->membase + ofs->rtor);
8184cc0ed62SErwan Le Ray 		cr2 |= USART_CR2_RTOEN;
819d0a6a7bcSErwan Le Ray 		/* Not using dma, enable fifo threshold irq */
820d0a6a7bcSErwan Le Ray 		if (!stm32_port->rx_ch)
821d0a6a7bcSErwan Le Ray 			stm32_port->cr3_irq =  USART_CR3_RXFTIE;
8224cc0ed62SErwan Le Ray 	}
8234cc0ed62SErwan Le Ray 
824d0a6a7bcSErwan Le Ray 	cr1 |= stm32_port->cr1_irq;
825d0a6a7bcSErwan Le Ray 	cr3 |= stm32_port->cr3_irq;
826d0a6a7bcSErwan Le Ray 
82748a6092fSMaxime Coquelin 	if (cflag & PARODD)
82848a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PS;
82948a6092fSMaxime Coquelin 
83048a6092fSMaxime Coquelin 	port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
83148a6092fSMaxime Coquelin 	if (cflag & CRTSCTS) {
83248a6092fSMaxime Coquelin 		port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
83335abe98fSBich HEMON 		cr3 |= USART_CR3_CTSE | USART_CR3_RTSE;
83448a6092fSMaxime Coquelin 	}
83548a6092fSMaxime Coquelin 
83648a6092fSMaxime Coquelin 	usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud);
83748a6092fSMaxime Coquelin 
83848a6092fSMaxime Coquelin 	/*
83948a6092fSMaxime Coquelin 	 * The USART supports 16 or 8 times oversampling.
84048a6092fSMaxime Coquelin 	 * By default we prefer 16 times oversampling, so that the receiver
84148a6092fSMaxime Coquelin 	 * has a better tolerance to clock deviations.
84248a6092fSMaxime Coquelin 	 * 8 times oversampling is only used to achieve higher speeds.
84348a6092fSMaxime Coquelin 	 */
84448a6092fSMaxime Coquelin 	if (usartdiv < 16) {
84548a6092fSMaxime Coquelin 		oversampling = 8;
8461bcda09dSBich HEMON 		cr1 |= USART_CR1_OVER8;
84756f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_OVER8);
84848a6092fSMaxime Coquelin 	} else {
84948a6092fSMaxime Coquelin 		oversampling = 16;
8501bcda09dSBich HEMON 		cr1 &= ~USART_CR1_OVER8;
85156f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_OVER8);
85248a6092fSMaxime Coquelin 	}
85348a6092fSMaxime Coquelin 
85448a6092fSMaxime Coquelin 	mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT;
85548a6092fSMaxime Coquelin 	fraction = usartdiv % oversampling;
856ada8618fSAlexandre TORGUE 	writel_relaxed(mantissa | fraction, port->membase + ofs->brr);
85748a6092fSMaxime Coquelin 
85848a6092fSMaxime Coquelin 	uart_update_timeout(port, cflag, baud);
85948a6092fSMaxime Coquelin 
86048a6092fSMaxime Coquelin 	port->read_status_mask = USART_SR_ORE;
86148a6092fSMaxime Coquelin 	if (termios->c_iflag & INPCK)
86248a6092fSMaxime Coquelin 		port->read_status_mask |= USART_SR_PE | USART_SR_FE;
86348a6092fSMaxime Coquelin 	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
8644f01d833SErwan Le Ray 		port->read_status_mask |= USART_SR_FE;
86548a6092fSMaxime Coquelin 
86648a6092fSMaxime Coquelin 	/* Characters to ignore */
86748a6092fSMaxime Coquelin 	port->ignore_status_mask = 0;
86848a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNPAR)
86948a6092fSMaxime Coquelin 		port->ignore_status_mask = USART_SR_PE | USART_SR_FE;
87048a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNBRK) {
8714f01d833SErwan Le Ray 		port->ignore_status_mask |= USART_SR_FE;
87248a6092fSMaxime Coquelin 		/*
87348a6092fSMaxime Coquelin 		 * If we're ignoring parity and break indicators,
87448a6092fSMaxime Coquelin 		 * ignore overruns too (for real raw support).
87548a6092fSMaxime Coquelin 		 */
87648a6092fSMaxime Coquelin 		if (termios->c_iflag & IGNPAR)
87748a6092fSMaxime Coquelin 			port->ignore_status_mask |= USART_SR_ORE;
87848a6092fSMaxime Coquelin 	}
87948a6092fSMaxime Coquelin 
88048a6092fSMaxime Coquelin 	/* Ignore all characters if CREAD is not set */
88148a6092fSMaxime Coquelin 	if ((termios->c_cflag & CREAD) == 0)
88248a6092fSMaxime Coquelin 		port->ignore_status_mask |= USART_SR_DUMMY_RX;
88348a6092fSMaxime Coquelin 
88434891872SAlexandre TORGUE 	if (stm32_port->rx_ch)
88534891872SAlexandre TORGUE 		cr3 |= USART_CR3_DMAR;
88634891872SAlexandre TORGUE 
8871bcda09dSBich HEMON 	if (rs485conf->flags & SER_RS485_ENABLED) {
88856f9a76cSErwan Le Ray 		stm32_usart_config_reg_rs485(&cr1, &cr3,
8891bcda09dSBich HEMON 					     rs485conf->delay_rts_before_send,
89056f9a76cSErwan Le Ray 					     rs485conf->delay_rts_after_send,
89156f9a76cSErwan Le Ray 					     baud);
8921bcda09dSBich HEMON 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
8931bcda09dSBich HEMON 			cr3 &= ~USART_CR3_DEP;
8941bcda09dSBich HEMON 			rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
8951bcda09dSBich HEMON 		} else {
8961bcda09dSBich HEMON 			cr3 |= USART_CR3_DEP;
8971bcda09dSBich HEMON 			rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
8981bcda09dSBich HEMON 		}
8991bcda09dSBich HEMON 
9001bcda09dSBich HEMON 	} else {
9011bcda09dSBich HEMON 		cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP);
9021bcda09dSBich HEMON 		cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
9031bcda09dSBich HEMON 	}
9041bcda09dSBich HEMON 
90512761869SErwan Le Ray 	/* Configure wake up from low power on start bit detection */
90612761869SErwan Le Ray 	if (stm32_port->wakeirq > 0) {
90712761869SErwan Le Ray 		cr3 &= ~USART_CR3_WUS_MASK;
90812761869SErwan Le Ray 		cr3 |= USART_CR3_WUS_START_BIT;
90912761869SErwan Le Ray 	}
91012761869SErwan Le Ray 
911ada8618fSAlexandre TORGUE 	writel_relaxed(cr3, port->membase + ofs->cr3);
912ada8618fSAlexandre TORGUE 	writel_relaxed(cr2, port->membase + ofs->cr2);
913ada8618fSAlexandre TORGUE 	writel_relaxed(cr1, port->membase + ofs->cr1);
91448a6092fSMaxime Coquelin 
91556f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
91648a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
917436c9793SErwan Le Ray 
918436c9793SErwan Le Ray 	/* Handle modem control interrupts */
919436c9793SErwan Le Ray 	if (UART_ENABLE_MS(port, termios->c_cflag))
920436c9793SErwan Le Ray 		stm32_usart_enable_ms(port);
921436c9793SErwan Le Ray 	else
922436c9793SErwan Le Ray 		stm32_usart_disable_ms(port);
92348a6092fSMaxime Coquelin }
92448a6092fSMaxime Coquelin 
92556f9a76cSErwan Le Ray static const char *stm32_usart_type(struct uart_port *port)
92648a6092fSMaxime Coquelin {
92748a6092fSMaxime Coquelin 	return (port->type == PORT_STM32) ? DRIVER_NAME : NULL;
92848a6092fSMaxime Coquelin }
92948a6092fSMaxime Coquelin 
93056f9a76cSErwan Le Ray static void stm32_usart_release_port(struct uart_port *port)
93148a6092fSMaxime Coquelin {
93248a6092fSMaxime Coquelin }
93348a6092fSMaxime Coquelin 
93456f9a76cSErwan Le Ray static int stm32_usart_request_port(struct uart_port *port)
93548a6092fSMaxime Coquelin {
93648a6092fSMaxime Coquelin 	return 0;
93748a6092fSMaxime Coquelin }
93848a6092fSMaxime Coquelin 
93956f9a76cSErwan Le Ray static void stm32_usart_config_port(struct uart_port *port, int flags)
94048a6092fSMaxime Coquelin {
94148a6092fSMaxime Coquelin 	if (flags & UART_CONFIG_TYPE)
94248a6092fSMaxime Coquelin 		port->type = PORT_STM32;
94348a6092fSMaxime Coquelin }
94448a6092fSMaxime Coquelin 
94548a6092fSMaxime Coquelin static int
94656f9a76cSErwan Le Ray stm32_usart_verify_port(struct uart_port *port, struct serial_struct *ser)
94748a6092fSMaxime Coquelin {
94848a6092fSMaxime Coquelin 	/* No user changeable parameters */
94948a6092fSMaxime Coquelin 	return -EINVAL;
95048a6092fSMaxime Coquelin }
95148a6092fSMaxime Coquelin 
95256f9a76cSErwan Le Ray static void stm32_usart_pm(struct uart_port *port, unsigned int state,
95348a6092fSMaxime Coquelin 			   unsigned int oldstate)
95448a6092fSMaxime Coquelin {
95548a6092fSMaxime Coquelin 	struct stm32_port *stm32port = container_of(port,
95648a6092fSMaxime Coquelin 			struct stm32_port, port);
957d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
958d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32port->info->cfg;
95948a6092fSMaxime Coquelin 	unsigned long flags = 0;
96048a6092fSMaxime Coquelin 
96148a6092fSMaxime Coquelin 	switch (state) {
96248a6092fSMaxime Coquelin 	case UART_PM_STATE_ON:
963fb6dcef6SErwan Le Ray 		pm_runtime_get_sync(port->dev);
96448a6092fSMaxime Coquelin 		break;
96548a6092fSMaxime Coquelin 	case UART_PM_STATE_OFF:
96648a6092fSMaxime Coquelin 		spin_lock_irqsave(&port->lock, flags);
96756f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
96848a6092fSMaxime Coquelin 		spin_unlock_irqrestore(&port->lock, flags);
969fb6dcef6SErwan Le Ray 		pm_runtime_put_sync(port->dev);
97048a6092fSMaxime Coquelin 		break;
97148a6092fSMaxime Coquelin 	}
97248a6092fSMaxime Coquelin }
97348a6092fSMaxime Coquelin 
97448a6092fSMaxime Coquelin static const struct uart_ops stm32_uart_ops = {
97556f9a76cSErwan Le Ray 	.tx_empty	= stm32_usart_tx_empty,
97656f9a76cSErwan Le Ray 	.set_mctrl	= stm32_usart_set_mctrl,
97756f9a76cSErwan Le Ray 	.get_mctrl	= stm32_usart_get_mctrl,
97856f9a76cSErwan Le Ray 	.stop_tx	= stm32_usart_stop_tx,
97956f9a76cSErwan Le Ray 	.start_tx	= stm32_usart_start_tx,
98056f9a76cSErwan Le Ray 	.throttle	= stm32_usart_throttle,
98156f9a76cSErwan Le Ray 	.unthrottle	= stm32_usart_unthrottle,
98256f9a76cSErwan Le Ray 	.stop_rx	= stm32_usart_stop_rx,
98356f9a76cSErwan Le Ray 	.enable_ms	= stm32_usart_enable_ms,
98456f9a76cSErwan Le Ray 	.break_ctl	= stm32_usart_break_ctl,
98556f9a76cSErwan Le Ray 	.startup	= stm32_usart_startup,
98656f9a76cSErwan Le Ray 	.shutdown	= stm32_usart_shutdown,
98756f9a76cSErwan Le Ray 	.set_termios	= stm32_usart_set_termios,
98856f9a76cSErwan Le Ray 	.pm		= stm32_usart_pm,
98956f9a76cSErwan Le Ray 	.type		= stm32_usart_type,
99056f9a76cSErwan Le Ray 	.release_port	= stm32_usart_release_port,
99156f9a76cSErwan Le Ray 	.request_port	= stm32_usart_request_port,
99256f9a76cSErwan Le Ray 	.config_port	= stm32_usart_config_port,
99356f9a76cSErwan Le Ray 	.verify_port	= stm32_usart_verify_port,
99448a6092fSMaxime Coquelin };
99548a6092fSMaxime Coquelin 
99697f3a085SErwan Le Ray static void stm32_usart_deinit_port(struct stm32_port *stm32port)
99797f3a085SErwan Le Ray {
99897f3a085SErwan Le Ray 	clk_disable_unprepare(stm32port->clk);
99997f3a085SErwan Le Ray }
100097f3a085SErwan Le Ray 
100156f9a76cSErwan Le Ray static int stm32_usart_init_port(struct stm32_port *stm32port,
100248a6092fSMaxime Coquelin 				 struct platform_device *pdev)
100348a6092fSMaxime Coquelin {
100448a6092fSMaxime Coquelin 	struct uart_port *port = &stm32port->port;
100548a6092fSMaxime Coquelin 	struct resource *res;
1006e0f2a902SErwan Le Ray 	int ret, irq;
100748a6092fSMaxime Coquelin 
1008e0f2a902SErwan Le Ray 	irq = platform_get_irq(pdev, 0);
1009e0f2a902SErwan Le Ray 	if (irq <= 0)
1010e0f2a902SErwan Le Ray 		return irq ? : -ENODEV;
101192fc0023SErwan Le Ray 
101248a6092fSMaxime Coquelin 	port->iotype	= UPIO_MEM;
101348a6092fSMaxime Coquelin 	port->flags	= UPF_BOOT_AUTOCONF;
101448a6092fSMaxime Coquelin 	port->ops	= &stm32_uart_ops;
101548a6092fSMaxime Coquelin 	port->dev	= &pdev->dev;
1016d075719eSErwan Le Ray 	port->fifosize	= stm32port->info->cfg.fifosize;
10179feedaa7SDmitry Safonov 	port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE);
1018e0f2a902SErwan Le Ray 	port->irq = irq;
101956f9a76cSErwan Le Ray 	port->rs485_config = stm32_usart_config_rs485;
10207d8f6861SBich HEMON 
102156f9a76cSErwan Le Ray 	ret = stm32_usart_init_rs485(port, pdev);
1022c150c0f3SLukas Wunner 	if (ret)
1023c150c0f3SLukas Wunner 		return ret;
10247d8f6861SBich HEMON 
10252c58e560SErwan Le Ray 	if (stm32port->info->cfg.has_wakeup) {
1026fdf16d78SHolger Assmann 		stm32port->wakeirq = platform_get_irq_optional(pdev, 1);
10271df21786SStephen Boyd 		if (stm32port->wakeirq <= 0 && stm32port->wakeirq != -ENXIO)
10281df21786SStephen Boyd 			return stm32port->wakeirq ? : -ENODEV;
10292c58e560SErwan Le Ray 	}
10302c58e560SErwan Le Ray 
1031351a762aSGerald Baeza 	stm32port->fifoen = stm32port->info->cfg.has_fifo;
103248a6092fSMaxime Coquelin 
103348a6092fSMaxime Coquelin 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
103448a6092fSMaxime Coquelin 	port->membase = devm_ioremap_resource(&pdev->dev, res);
103548a6092fSMaxime Coquelin 	if (IS_ERR(port->membase))
103648a6092fSMaxime Coquelin 		return PTR_ERR(port->membase);
103748a6092fSMaxime Coquelin 	port->mapbase = res->start;
103848a6092fSMaxime Coquelin 
103948a6092fSMaxime Coquelin 	spin_lock_init(&port->lock);
104048a6092fSMaxime Coquelin 
104148a6092fSMaxime Coquelin 	stm32port->clk = devm_clk_get(&pdev->dev, NULL);
104248a6092fSMaxime Coquelin 	if (IS_ERR(stm32port->clk))
104348a6092fSMaxime Coquelin 		return PTR_ERR(stm32port->clk);
104448a6092fSMaxime Coquelin 
104548a6092fSMaxime Coquelin 	/* Ensure that clk rate is correct by enabling the clk */
104648a6092fSMaxime Coquelin 	ret = clk_prepare_enable(stm32port->clk);
104748a6092fSMaxime Coquelin 	if (ret)
104848a6092fSMaxime Coquelin 		return ret;
104948a6092fSMaxime Coquelin 
105048a6092fSMaxime Coquelin 	stm32port->port.uartclk = clk_get_rate(stm32port->clk);
1051ada80043SFabrice Gasnier 	if (!stm32port->port.uartclk) {
105248a6092fSMaxime Coquelin 		ret = -EINVAL;
10536cf61b9bSManivannan Sadhasivam 		goto err_clk;
1054ada80043SFabrice Gasnier 	}
105548a6092fSMaxime Coquelin 
10566cf61b9bSManivannan Sadhasivam 	stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0);
10576cf61b9bSManivannan Sadhasivam 	if (IS_ERR(stm32port->gpios)) {
10586cf61b9bSManivannan Sadhasivam 		ret = PTR_ERR(stm32port->gpios);
10596cf61b9bSManivannan Sadhasivam 		goto err_clk;
10606cf61b9bSManivannan Sadhasivam 	}
10616cf61b9bSManivannan Sadhasivam 
10629359369aSErwan Le Ray 	/*
10639359369aSErwan Le Ray 	 * Both CTS/RTS gpios and "st,hw-flow-ctrl" (deprecated) or "uart-has-rtscts"
10649359369aSErwan Le Ray 	 * properties should not be specified.
10659359369aSErwan Le Ray 	 */
10666cf61b9bSManivannan Sadhasivam 	if (stm32port->hw_flow_control) {
10676cf61b9bSManivannan Sadhasivam 		if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) ||
10686cf61b9bSManivannan Sadhasivam 		    mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) {
10696cf61b9bSManivannan Sadhasivam 			dev_err(&pdev->dev, "Conflicting RTS/CTS config\n");
10706cf61b9bSManivannan Sadhasivam 			ret = -EINVAL;
10716cf61b9bSManivannan Sadhasivam 			goto err_clk;
10726cf61b9bSManivannan Sadhasivam 		}
10736cf61b9bSManivannan Sadhasivam 	}
10746cf61b9bSManivannan Sadhasivam 
10756cf61b9bSManivannan Sadhasivam 	return ret;
10766cf61b9bSManivannan Sadhasivam 
10776cf61b9bSManivannan Sadhasivam err_clk:
10786cf61b9bSManivannan Sadhasivam 	clk_disable_unprepare(stm32port->clk);
10796cf61b9bSManivannan Sadhasivam 
108048a6092fSMaxime Coquelin 	return ret;
108148a6092fSMaxime Coquelin }
108248a6092fSMaxime Coquelin 
108356f9a76cSErwan Le Ray static struct stm32_port *stm32_usart_of_get_port(struct platform_device *pdev)
108448a6092fSMaxime Coquelin {
108548a6092fSMaxime Coquelin 	struct device_node *np = pdev->dev.of_node;
108648a6092fSMaxime Coquelin 	int id;
108748a6092fSMaxime Coquelin 
108848a6092fSMaxime Coquelin 	if (!np)
108948a6092fSMaxime Coquelin 		return NULL;
109048a6092fSMaxime Coquelin 
109148a6092fSMaxime Coquelin 	id = of_alias_get_id(np, "serial");
1092e5707915SGerald Baeza 	if (id < 0) {
1093e5707915SGerald Baeza 		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id);
1094e5707915SGerald Baeza 		return NULL;
1095e5707915SGerald Baeza 	}
109648a6092fSMaxime Coquelin 
109748a6092fSMaxime Coquelin 	if (WARN_ON(id >= STM32_MAX_PORTS))
109848a6092fSMaxime Coquelin 		return NULL;
109948a6092fSMaxime Coquelin 
11006fd9fffbSErwan Le Ray 	stm32_ports[id].hw_flow_control =
11016fd9fffbSErwan Le Ray 		of_property_read_bool (np, "st,hw-flow-ctrl") /*deprecated*/ ||
11026fd9fffbSErwan Le Ray 		of_property_read_bool (np, "uart-has-rtscts");
110348a6092fSMaxime Coquelin 	stm32_ports[id].port.line = id;
11044cc0ed62SErwan Le Ray 	stm32_ports[id].cr1_irq = USART_CR1_RXNEIE;
1105d0a6a7bcSErwan Le Ray 	stm32_ports[id].cr3_irq = 0;
1106e5707915SGerald Baeza 	stm32_ports[id].last_res = RX_BUF_L;
110748a6092fSMaxime Coquelin 	return &stm32_ports[id];
110848a6092fSMaxime Coquelin }
110948a6092fSMaxime Coquelin 
111048a6092fSMaxime Coquelin #ifdef CONFIG_OF
111148a6092fSMaxime Coquelin static const struct of_device_id stm32_match[] = {
1112ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32-uart", .data = &stm32f4_info},
1113ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32f7-uart", .data = &stm32f7_info},
1114270e5a74SFabrice Gasnier 	{ .compatible = "st,stm32h7-uart", .data = &stm32h7_info},
111548a6092fSMaxime Coquelin 	{},
111648a6092fSMaxime Coquelin };
111748a6092fSMaxime Coquelin 
111848a6092fSMaxime Coquelin MODULE_DEVICE_TABLE(of, stm32_match);
111948a6092fSMaxime Coquelin #endif
112048a6092fSMaxime Coquelin 
112156f9a76cSErwan Le Ray static int stm32_usart_of_dma_rx_probe(struct stm32_port *stm32port,
112234891872SAlexandre TORGUE 				       struct platform_device *pdev)
112334891872SAlexandre TORGUE {
1124d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
112534891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
112634891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
112734891872SAlexandre TORGUE 	struct dma_slave_config config;
112834891872SAlexandre TORGUE 	struct dma_async_tx_descriptor *desc = NULL;
112934891872SAlexandre TORGUE 	int ret;
113034891872SAlexandre TORGUE 
113134891872SAlexandre TORGUE 	/* Request DMA RX channel */
113234891872SAlexandre TORGUE 	stm32port->rx_ch = dma_request_slave_channel(dev, "rx");
113334891872SAlexandre TORGUE 	if (!stm32port->rx_ch) {
113434891872SAlexandre TORGUE 		dev_info(dev, "rx dma alloc failed\n");
113534891872SAlexandre TORGUE 		return -ENODEV;
113634891872SAlexandre TORGUE 	}
113734891872SAlexandre TORGUE 	stm32port->rx_buf = dma_alloc_coherent(&pdev->dev, RX_BUF_L,
113834891872SAlexandre TORGUE 					       &stm32port->rx_dma_buf,
113934891872SAlexandre TORGUE 					       GFP_KERNEL);
114034891872SAlexandre TORGUE 	if (!stm32port->rx_buf) {
114134891872SAlexandre TORGUE 		ret = -ENOMEM;
114234891872SAlexandre TORGUE 		goto alloc_err;
114334891872SAlexandre TORGUE 	}
114434891872SAlexandre TORGUE 
114534891872SAlexandre TORGUE 	/* Configure DMA channel */
114634891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
11478e5481d9SArnd Bergmann 	config.src_addr = port->mapbase + ofs->rdr;
114834891872SAlexandre TORGUE 	config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
114934891872SAlexandre TORGUE 
115034891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->rx_ch, &config);
115134891872SAlexandre TORGUE 	if (ret < 0) {
115234891872SAlexandre TORGUE 		dev_err(dev, "rx dma channel config failed\n");
115334891872SAlexandre TORGUE 		ret = -ENODEV;
115434891872SAlexandre TORGUE 		goto config_err;
115534891872SAlexandre TORGUE 	}
115634891872SAlexandre TORGUE 
115734891872SAlexandre TORGUE 	/* Prepare a DMA cyclic transaction */
115834891872SAlexandre TORGUE 	desc = dmaengine_prep_dma_cyclic(stm32port->rx_ch,
115934891872SAlexandre TORGUE 					 stm32port->rx_dma_buf,
116034891872SAlexandre TORGUE 					 RX_BUF_L, RX_BUF_P, DMA_DEV_TO_MEM,
116134891872SAlexandre TORGUE 					 DMA_PREP_INTERRUPT);
116234891872SAlexandre TORGUE 	if (!desc) {
116334891872SAlexandre TORGUE 		dev_err(dev, "rx dma prep cyclic failed\n");
116434891872SAlexandre TORGUE 		ret = -ENODEV;
116534891872SAlexandre TORGUE 		goto config_err;
116634891872SAlexandre TORGUE 	}
116734891872SAlexandre TORGUE 
116834891872SAlexandre TORGUE 	/* No callback as dma buffer is drained on usart interrupt */
116934891872SAlexandre TORGUE 	desc->callback = NULL;
117034891872SAlexandre TORGUE 	desc->callback_param = NULL;
117134891872SAlexandre TORGUE 
117234891872SAlexandre TORGUE 	/* Push current DMA transaction in the pending queue */
1173e7997f7fSErwan Le Ray 	ret = dma_submit_error(dmaengine_submit(desc));
1174e7997f7fSErwan Le Ray 	if (ret) {
1175e7997f7fSErwan Le Ray 		dmaengine_terminate_sync(stm32port->rx_ch);
1176e7997f7fSErwan Le Ray 		goto config_err;
1177e7997f7fSErwan Le Ray 	}
117834891872SAlexandre TORGUE 
117934891872SAlexandre TORGUE 	/* Issue pending DMA requests */
118034891872SAlexandre TORGUE 	dma_async_issue_pending(stm32port->rx_ch);
118134891872SAlexandre TORGUE 
118234891872SAlexandre TORGUE 	return 0;
118334891872SAlexandre TORGUE 
118434891872SAlexandre TORGUE config_err:
118534891872SAlexandre TORGUE 	dma_free_coherent(&pdev->dev,
118634891872SAlexandre TORGUE 			  RX_BUF_L, stm32port->rx_buf,
118734891872SAlexandre TORGUE 			  stm32port->rx_dma_buf);
118834891872SAlexandre TORGUE 
118934891872SAlexandre TORGUE alloc_err:
119034891872SAlexandre TORGUE 	dma_release_channel(stm32port->rx_ch);
119134891872SAlexandre TORGUE 	stm32port->rx_ch = NULL;
119234891872SAlexandre TORGUE 
119334891872SAlexandre TORGUE 	return ret;
119434891872SAlexandre TORGUE }
119534891872SAlexandre TORGUE 
119656f9a76cSErwan Le Ray static int stm32_usart_of_dma_tx_probe(struct stm32_port *stm32port,
119734891872SAlexandre TORGUE 				       struct platform_device *pdev)
119834891872SAlexandre TORGUE {
1199d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
120034891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
120134891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
120234891872SAlexandre TORGUE 	struct dma_slave_config config;
120334891872SAlexandre TORGUE 	int ret;
120434891872SAlexandre TORGUE 
120534891872SAlexandre TORGUE 	stm32port->tx_dma_busy = false;
120634891872SAlexandre TORGUE 
120734891872SAlexandre TORGUE 	/* Request DMA TX channel */
120834891872SAlexandre TORGUE 	stm32port->tx_ch = dma_request_slave_channel(dev, "tx");
120934891872SAlexandre TORGUE 	if (!stm32port->tx_ch) {
121034891872SAlexandre TORGUE 		dev_info(dev, "tx dma alloc failed\n");
121134891872SAlexandre TORGUE 		return -ENODEV;
121234891872SAlexandre TORGUE 	}
121334891872SAlexandre TORGUE 	stm32port->tx_buf = dma_alloc_coherent(&pdev->dev, TX_BUF_L,
121434891872SAlexandre TORGUE 					       &stm32port->tx_dma_buf,
121534891872SAlexandre TORGUE 					       GFP_KERNEL);
121634891872SAlexandre TORGUE 	if (!stm32port->tx_buf) {
121734891872SAlexandre TORGUE 		ret = -ENOMEM;
121834891872SAlexandre TORGUE 		goto alloc_err;
121934891872SAlexandre TORGUE 	}
122034891872SAlexandre TORGUE 
122134891872SAlexandre TORGUE 	/* Configure DMA channel */
122234891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
12238e5481d9SArnd Bergmann 	config.dst_addr = port->mapbase + ofs->tdr;
122434891872SAlexandre TORGUE 	config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
122534891872SAlexandre TORGUE 
122634891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->tx_ch, &config);
122734891872SAlexandre TORGUE 	if (ret < 0) {
122834891872SAlexandre TORGUE 		dev_err(dev, "tx dma channel config failed\n");
122934891872SAlexandre TORGUE 		ret = -ENODEV;
123034891872SAlexandre TORGUE 		goto config_err;
123134891872SAlexandre TORGUE 	}
123234891872SAlexandre TORGUE 
123334891872SAlexandre TORGUE 	return 0;
123434891872SAlexandre TORGUE 
123534891872SAlexandre TORGUE config_err:
123634891872SAlexandre TORGUE 	dma_free_coherent(&pdev->dev,
123734891872SAlexandre TORGUE 			  TX_BUF_L, stm32port->tx_buf,
123834891872SAlexandre TORGUE 			  stm32port->tx_dma_buf);
123934891872SAlexandre TORGUE 
124034891872SAlexandre TORGUE alloc_err:
124134891872SAlexandre TORGUE 	dma_release_channel(stm32port->tx_ch);
124234891872SAlexandre TORGUE 	stm32port->tx_ch = NULL;
124334891872SAlexandre TORGUE 
124434891872SAlexandre TORGUE 	return ret;
124534891872SAlexandre TORGUE }
124634891872SAlexandre TORGUE 
124756f9a76cSErwan Le Ray static int stm32_usart_serial_probe(struct platform_device *pdev)
124848a6092fSMaxime Coquelin {
124948a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
1250ada8618fSAlexandre TORGUE 	int ret;
125148a6092fSMaxime Coquelin 
125256f9a76cSErwan Le Ray 	stm32port = stm32_usart_of_get_port(pdev);
125348a6092fSMaxime Coquelin 	if (!stm32port)
125448a6092fSMaxime Coquelin 		return -ENODEV;
125548a6092fSMaxime Coquelin 
1256d825f0beSStephen Boyd 	stm32port->info = of_device_get_match_data(&pdev->dev);
1257d825f0beSStephen Boyd 	if (!stm32port->info)
1258ada8618fSAlexandre TORGUE 		return -EINVAL;
1259ada8618fSAlexandre TORGUE 
126056f9a76cSErwan Le Ray 	ret = stm32_usart_init_port(stm32port, pdev);
126148a6092fSMaxime Coquelin 	if (ret)
126248a6092fSMaxime Coquelin 		return ret;
126348a6092fSMaxime Coquelin 
12642c58e560SErwan Le Ray 	if (stm32port->wakeirq > 0) {
1265270e5a74SFabrice Gasnier 		ret = device_init_wakeup(&pdev->dev, true);
126648a6092fSMaxime Coquelin 		if (ret)
1267ada80043SFabrice Gasnier 			goto err_uninit;
12685297f274SErwan Le Ray 
12695297f274SErwan Le Ray 		ret = dev_pm_set_dedicated_wake_irq(&pdev->dev,
12705297f274SErwan Le Ray 						    stm32port->wakeirq);
12715297f274SErwan Le Ray 		if (ret)
12725297f274SErwan Le Ray 			goto err_nowup;
12735297f274SErwan Le Ray 
12745297f274SErwan Le Ray 		device_set_wakeup_enable(&pdev->dev, false);
1275270e5a74SFabrice Gasnier 	}
1276270e5a74SFabrice Gasnier 
127756f9a76cSErwan Le Ray 	ret = stm32_usart_of_dma_rx_probe(stm32port, pdev);
127834891872SAlexandre TORGUE 	if (ret)
127934891872SAlexandre TORGUE 		dev_info(&pdev->dev, "interrupt mode used for rx (no dma)\n");
128034891872SAlexandre TORGUE 
128156f9a76cSErwan Le Ray 	ret = stm32_usart_of_dma_tx_probe(stm32port, pdev);
128234891872SAlexandre TORGUE 	if (ret)
128334891872SAlexandre TORGUE 		dev_info(&pdev->dev, "interrupt mode used for tx (no dma)\n");
128434891872SAlexandre TORGUE 
128548a6092fSMaxime Coquelin 	platform_set_drvdata(pdev, &stm32port->port);
128648a6092fSMaxime Coquelin 
1287fb6dcef6SErwan Le Ray 	pm_runtime_get_noresume(&pdev->dev);
1288fb6dcef6SErwan Le Ray 	pm_runtime_set_active(&pdev->dev);
1289fb6dcef6SErwan Le Ray 	pm_runtime_enable(&pdev->dev);
129087fd0741SErwan Le Ray 
129187fd0741SErwan Le Ray 	ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port);
129287fd0741SErwan Le Ray 	if (ret)
129387fd0741SErwan Le Ray 		goto err_port;
129487fd0741SErwan Le Ray 
1295fb6dcef6SErwan Le Ray 	pm_runtime_put_sync(&pdev->dev);
1296fb6dcef6SErwan Le Ray 
129748a6092fSMaxime Coquelin 	return 0;
1298ada80043SFabrice Gasnier 
129987fd0741SErwan Le Ray err_port:
130087fd0741SErwan Le Ray 	pm_runtime_disable(&pdev->dev);
130187fd0741SErwan Le Ray 	pm_runtime_set_suspended(&pdev->dev);
130287fd0741SErwan Le Ray 	pm_runtime_put_noidle(&pdev->dev);
130387fd0741SErwan Le Ray 
130487fd0741SErwan Le Ray 	if (stm32port->rx_ch) {
130587fd0741SErwan Le Ray 		dmaengine_terminate_async(stm32port->rx_ch);
130687fd0741SErwan Le Ray 		dma_release_channel(stm32port->rx_ch);
130787fd0741SErwan Le Ray 	}
130887fd0741SErwan Le Ray 
130987fd0741SErwan Le Ray 	if (stm32port->rx_dma_buf)
131087fd0741SErwan Le Ray 		dma_free_coherent(&pdev->dev,
131187fd0741SErwan Le Ray 				  RX_BUF_L, stm32port->rx_buf,
131287fd0741SErwan Le Ray 				  stm32port->rx_dma_buf);
131387fd0741SErwan Le Ray 
131487fd0741SErwan Le Ray 	if (stm32port->tx_ch) {
131587fd0741SErwan Le Ray 		dmaengine_terminate_async(stm32port->tx_ch);
131687fd0741SErwan Le Ray 		dma_release_channel(stm32port->tx_ch);
131787fd0741SErwan Le Ray 	}
131887fd0741SErwan Le Ray 
131987fd0741SErwan Le Ray 	if (stm32port->tx_dma_buf)
132087fd0741SErwan Le Ray 		dma_free_coherent(&pdev->dev,
132187fd0741SErwan Le Ray 				  TX_BUF_L, stm32port->tx_buf,
132287fd0741SErwan Le Ray 				  stm32port->tx_dma_buf);
132387fd0741SErwan Le Ray 
13242c58e560SErwan Le Ray 	if (stm32port->wakeirq > 0)
13255297f274SErwan Le Ray 		dev_pm_clear_wake_irq(&pdev->dev);
13265297f274SErwan Le Ray 
1327270e5a74SFabrice Gasnier err_nowup:
13282c58e560SErwan Le Ray 	if (stm32port->wakeirq > 0)
1329270e5a74SFabrice Gasnier 		device_init_wakeup(&pdev->dev, false);
1330270e5a74SFabrice Gasnier 
1331ada80043SFabrice Gasnier err_uninit:
133297f3a085SErwan Le Ray 	stm32_usart_deinit_port(stm32port);
1333ada80043SFabrice Gasnier 
1334ada80043SFabrice Gasnier 	return ret;
133548a6092fSMaxime Coquelin }
133648a6092fSMaxime Coquelin 
133756f9a76cSErwan Le Ray static int stm32_usart_serial_remove(struct platform_device *pdev)
133848a6092fSMaxime Coquelin {
133948a6092fSMaxime Coquelin 	struct uart_port *port = platform_get_drvdata(pdev);
1340511c7b1bSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1341d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1342fb6dcef6SErwan Le Ray 	int err;
1343fb6dcef6SErwan Le Ray 
1344fb6dcef6SErwan Le Ray 	pm_runtime_get_sync(&pdev->dev);
134587fd0741SErwan Le Ray 	err = uart_remove_one_port(&stm32_usart_driver, port);
134687fd0741SErwan Le Ray 	if (err)
134787fd0741SErwan Le Ray 		return(err);
134887fd0741SErwan Le Ray 
134987fd0741SErwan Le Ray 	pm_runtime_disable(&pdev->dev);
135087fd0741SErwan Le Ray 	pm_runtime_set_suspended(&pdev->dev);
135187fd0741SErwan Le Ray 	pm_runtime_put_noidle(&pdev->dev);
135234891872SAlexandre TORGUE 
135356f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
135434891872SAlexandre TORGUE 
135587fd0741SErwan Le Ray 	if (stm32_port->rx_ch) {
135687fd0741SErwan Le Ray 		dmaengine_terminate_async(stm32_port->rx_ch);
135734891872SAlexandre TORGUE 		dma_release_channel(stm32_port->rx_ch);
135887fd0741SErwan Le Ray 	}
135934891872SAlexandre TORGUE 
136034891872SAlexandre TORGUE 	if (stm32_port->rx_dma_buf)
136134891872SAlexandre TORGUE 		dma_free_coherent(&pdev->dev,
136234891872SAlexandre TORGUE 				  RX_BUF_L, stm32_port->rx_buf,
136334891872SAlexandre TORGUE 				  stm32_port->rx_dma_buf);
136434891872SAlexandre TORGUE 
136556f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
136634891872SAlexandre TORGUE 
136787fd0741SErwan Le Ray 	if (stm32_port->tx_ch) {
136887fd0741SErwan Le Ray 		dmaengine_terminate_async(stm32_port->tx_ch);
136934891872SAlexandre TORGUE 		dma_release_channel(stm32_port->tx_ch);
137087fd0741SErwan Le Ray 	}
137134891872SAlexandre TORGUE 
137234891872SAlexandre TORGUE 	if (stm32_port->tx_dma_buf)
137334891872SAlexandre TORGUE 		dma_free_coherent(&pdev->dev,
137434891872SAlexandre TORGUE 				  TX_BUF_L, stm32_port->tx_buf,
137534891872SAlexandre TORGUE 				  stm32_port->tx_dma_buf);
1376511c7b1bSAlexandre TORGUE 
13772c58e560SErwan Le Ray 	if (stm32_port->wakeirq > 0) {
13785297f274SErwan Le Ray 		dev_pm_clear_wake_irq(&pdev->dev);
1379270e5a74SFabrice Gasnier 		device_init_wakeup(&pdev->dev, false);
13805297f274SErwan Le Ray 	}
1381270e5a74SFabrice Gasnier 
138297f3a085SErwan Le Ray 	stm32_usart_deinit_port(stm32_port);
138348a6092fSMaxime Coquelin 
138487fd0741SErwan Le Ray 	return 0;
138548a6092fSMaxime Coquelin }
138648a6092fSMaxime Coquelin 
138748a6092fSMaxime Coquelin #ifdef CONFIG_SERIAL_STM32_CONSOLE
138856f9a76cSErwan Le Ray static void stm32_usart_console_putchar(struct uart_port *port, int ch)
138948a6092fSMaxime Coquelin {
1390ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1391d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1392ada8618fSAlexandre TORGUE 
1393ada8618fSAlexandre TORGUE 	while (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
139448a6092fSMaxime Coquelin 		cpu_relax();
139548a6092fSMaxime Coquelin 
1396ada8618fSAlexandre TORGUE 	writel_relaxed(ch, port->membase + ofs->tdr);
139748a6092fSMaxime Coquelin }
139848a6092fSMaxime Coquelin 
139956f9a76cSErwan Le Ray static void stm32_usart_console_write(struct console *co, const char *s,
140092fc0023SErwan Le Ray 				      unsigned int cnt)
140148a6092fSMaxime Coquelin {
140248a6092fSMaxime Coquelin 	struct uart_port *port = &stm32_ports[co->index].port;
1403ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1404d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1405d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
140648a6092fSMaxime Coquelin 	unsigned long flags;
140748a6092fSMaxime Coquelin 	u32 old_cr1, new_cr1;
140848a6092fSMaxime Coquelin 	int locked = 1;
140948a6092fSMaxime Coquelin 
141048a6092fSMaxime Coquelin 	local_irq_save(flags);
141148a6092fSMaxime Coquelin 	if (port->sysrq)
141248a6092fSMaxime Coquelin 		locked = 0;
141348a6092fSMaxime Coquelin 	else if (oops_in_progress)
141448a6092fSMaxime Coquelin 		locked = spin_trylock(&port->lock);
141548a6092fSMaxime Coquelin 	else
141648a6092fSMaxime Coquelin 		spin_lock(&port->lock);
141748a6092fSMaxime Coquelin 
141887f1f809SAlexandre TORGUE 	/* Save and disable interrupts, enable the transmitter */
1419ada8618fSAlexandre TORGUE 	old_cr1 = readl_relaxed(port->membase + ofs->cr1);
142048a6092fSMaxime Coquelin 	new_cr1 = old_cr1 & ~USART_CR1_IE_MASK;
142187f1f809SAlexandre TORGUE 	new_cr1 |=  USART_CR1_TE | BIT(cfg->uart_enable_bit);
1422ada8618fSAlexandre TORGUE 	writel_relaxed(new_cr1, port->membase + ofs->cr1);
142348a6092fSMaxime Coquelin 
142456f9a76cSErwan Le Ray 	uart_console_write(port, s, cnt, stm32_usart_console_putchar);
142548a6092fSMaxime Coquelin 
142648a6092fSMaxime Coquelin 	/* Restore interrupt state */
1427ada8618fSAlexandre TORGUE 	writel_relaxed(old_cr1, port->membase + ofs->cr1);
142848a6092fSMaxime Coquelin 
142948a6092fSMaxime Coquelin 	if (locked)
143048a6092fSMaxime Coquelin 		spin_unlock(&port->lock);
143148a6092fSMaxime Coquelin 	local_irq_restore(flags);
143248a6092fSMaxime Coquelin }
143348a6092fSMaxime Coquelin 
143456f9a76cSErwan Le Ray static int stm32_usart_console_setup(struct console *co, char *options)
143548a6092fSMaxime Coquelin {
143648a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
143748a6092fSMaxime Coquelin 	int baud = 9600;
143848a6092fSMaxime Coquelin 	int bits = 8;
143948a6092fSMaxime Coquelin 	int parity = 'n';
144048a6092fSMaxime Coquelin 	int flow = 'n';
144148a6092fSMaxime Coquelin 
144248a6092fSMaxime Coquelin 	if (co->index >= STM32_MAX_PORTS)
144348a6092fSMaxime Coquelin 		return -ENODEV;
144448a6092fSMaxime Coquelin 
144548a6092fSMaxime Coquelin 	stm32port = &stm32_ports[co->index];
144648a6092fSMaxime Coquelin 
144748a6092fSMaxime Coquelin 	/*
144848a6092fSMaxime Coquelin 	 * This driver does not support early console initialization
144948a6092fSMaxime Coquelin 	 * (use ARM early printk support instead), so we only expect
145048a6092fSMaxime Coquelin 	 * this to be called during the uart port registration when the
145148a6092fSMaxime Coquelin 	 * driver gets probed and the port should be mapped at that point.
145248a6092fSMaxime Coquelin 	 */
145392fc0023SErwan Le Ray 	if (stm32port->port.mapbase == 0 || !stm32port->port.membase)
145448a6092fSMaxime Coquelin 		return -ENXIO;
145548a6092fSMaxime Coquelin 
145648a6092fSMaxime Coquelin 	if (options)
145748a6092fSMaxime Coquelin 		uart_parse_options(options, &baud, &parity, &bits, &flow);
145848a6092fSMaxime Coquelin 
145948a6092fSMaxime Coquelin 	return uart_set_options(&stm32port->port, co, baud, parity, bits, flow);
146048a6092fSMaxime Coquelin }
146148a6092fSMaxime Coquelin 
146248a6092fSMaxime Coquelin static struct console stm32_console = {
146348a6092fSMaxime Coquelin 	.name		= STM32_SERIAL_NAME,
146448a6092fSMaxime Coquelin 	.device		= uart_console_device,
146556f9a76cSErwan Le Ray 	.write		= stm32_usart_console_write,
146656f9a76cSErwan Le Ray 	.setup		= stm32_usart_console_setup,
146748a6092fSMaxime Coquelin 	.flags		= CON_PRINTBUFFER,
146848a6092fSMaxime Coquelin 	.index		= -1,
146948a6092fSMaxime Coquelin 	.data		= &stm32_usart_driver,
147048a6092fSMaxime Coquelin };
147148a6092fSMaxime Coquelin 
147248a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE (&stm32_console)
147348a6092fSMaxime Coquelin 
147448a6092fSMaxime Coquelin #else
147548a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE NULL
147648a6092fSMaxime Coquelin #endif /* CONFIG_SERIAL_STM32_CONSOLE */
147748a6092fSMaxime Coquelin 
147848a6092fSMaxime Coquelin static struct uart_driver stm32_usart_driver = {
147948a6092fSMaxime Coquelin 	.driver_name	= DRIVER_NAME,
148048a6092fSMaxime Coquelin 	.dev_name	= STM32_SERIAL_NAME,
148148a6092fSMaxime Coquelin 	.major		= 0,
148248a6092fSMaxime Coquelin 	.minor		= 0,
148348a6092fSMaxime Coquelin 	.nr		= STM32_MAX_PORTS,
148448a6092fSMaxime Coquelin 	.cons		= STM32_SERIAL_CONSOLE,
148548a6092fSMaxime Coquelin };
148648a6092fSMaxime Coquelin 
148756f9a76cSErwan Le Ray static void __maybe_unused stm32_usart_serial_en_wakeup(struct uart_port *port,
1488fe94347dSErwan Le Ray 							bool enable)
1489270e5a74SFabrice Gasnier {
1490270e5a74SFabrice Gasnier 	struct stm32_port *stm32_port = to_stm32_port(port);
1491d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1492270e5a74SFabrice Gasnier 
14932c58e560SErwan Le Ray 	if (stm32_port->wakeirq <= 0)
1494270e5a74SFabrice Gasnier 		return;
1495270e5a74SFabrice Gasnier 
149612761869SErwan Le Ray 	/*
149712761869SErwan Le Ray 	 * Enable low-power wake-up and wake-up irq if argument is set to
149812761869SErwan Le Ray 	 * "enable", disable low-power wake-up and wake-up irq otherwise
149912761869SErwan Le Ray 	 */
1500270e5a74SFabrice Gasnier 	if (enable) {
150156f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_UESM);
150212761869SErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_WUFIE);
1503270e5a74SFabrice Gasnier 	} else {
150456f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_UESM);
150512761869SErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE);
1506270e5a74SFabrice Gasnier 	}
1507270e5a74SFabrice Gasnier }
1508270e5a74SFabrice Gasnier 
150956f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_suspend(struct device *dev)
1510270e5a74SFabrice Gasnier {
1511270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
1512270e5a74SFabrice Gasnier 
1513270e5a74SFabrice Gasnier 	uart_suspend_port(&stm32_usart_driver, port);
1514270e5a74SFabrice Gasnier 
1515270e5a74SFabrice Gasnier 	if (device_may_wakeup(dev))
151656f9a76cSErwan Le Ray 		stm32_usart_serial_en_wakeup(port, true);
1517270e5a74SFabrice Gasnier 	else
151856f9a76cSErwan Le Ray 		stm32_usart_serial_en_wakeup(port, false);
1519270e5a74SFabrice Gasnier 
152055484fccSErwan Le Ray 	/*
152155484fccSErwan Le Ray 	 * When "no_console_suspend" is enabled, keep the pinctrl default state
152255484fccSErwan Le Ray 	 * and rely on bootloader stage to restore this state upon resume.
152355484fccSErwan Le Ray 	 * Otherwise, apply the idle or sleep states depending on wakeup
152455484fccSErwan Le Ray 	 * capabilities.
152555484fccSErwan Le Ray 	 */
152655484fccSErwan Le Ray 	if (console_suspend_enabled || !uart_console(port)) {
152755484fccSErwan Le Ray 		if (device_may_wakeup(dev))
152855484fccSErwan Le Ray 			pinctrl_pm_select_idle_state(dev);
152955484fccSErwan Le Ray 		else
153094616d9aSErwan Le Ray 			pinctrl_pm_select_sleep_state(dev);
153155484fccSErwan Le Ray 	}
153294616d9aSErwan Le Ray 
1533270e5a74SFabrice Gasnier 	return 0;
1534270e5a74SFabrice Gasnier }
1535270e5a74SFabrice Gasnier 
153656f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_resume(struct device *dev)
1537270e5a74SFabrice Gasnier {
1538270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
1539270e5a74SFabrice Gasnier 
154094616d9aSErwan Le Ray 	pinctrl_pm_select_default_state(dev);
154194616d9aSErwan Le Ray 
1542270e5a74SFabrice Gasnier 	if (device_may_wakeup(dev))
154356f9a76cSErwan Le Ray 		stm32_usart_serial_en_wakeup(port, false);
1544270e5a74SFabrice Gasnier 
1545270e5a74SFabrice Gasnier 	return uart_resume_port(&stm32_usart_driver, port);
1546270e5a74SFabrice Gasnier }
1547270e5a74SFabrice Gasnier 
154856f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_suspend(struct device *dev)
1549fb6dcef6SErwan Le Ray {
1550fb6dcef6SErwan Le Ray 	struct uart_port *port = dev_get_drvdata(dev);
1551fb6dcef6SErwan Le Ray 	struct stm32_port *stm32port = container_of(port,
1552fb6dcef6SErwan Le Ray 			struct stm32_port, port);
1553fb6dcef6SErwan Le Ray 
1554fb6dcef6SErwan Le Ray 	clk_disable_unprepare(stm32port->clk);
1555fb6dcef6SErwan Le Ray 
1556fb6dcef6SErwan Le Ray 	return 0;
1557fb6dcef6SErwan Le Ray }
1558fb6dcef6SErwan Le Ray 
155956f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_resume(struct device *dev)
1560fb6dcef6SErwan Le Ray {
1561fb6dcef6SErwan Le Ray 	struct uart_port *port = dev_get_drvdata(dev);
1562fb6dcef6SErwan Le Ray 	struct stm32_port *stm32port = container_of(port,
1563fb6dcef6SErwan Le Ray 			struct stm32_port, port);
1564fb6dcef6SErwan Le Ray 
1565fb6dcef6SErwan Le Ray 	return clk_prepare_enable(stm32port->clk);
1566fb6dcef6SErwan Le Ray }
1567fb6dcef6SErwan Le Ray 
1568270e5a74SFabrice Gasnier static const struct dev_pm_ops stm32_serial_pm_ops = {
156956f9a76cSErwan Le Ray 	SET_RUNTIME_PM_OPS(stm32_usart_runtime_suspend,
157056f9a76cSErwan Le Ray 			   stm32_usart_runtime_resume, NULL)
157156f9a76cSErwan Le Ray 	SET_SYSTEM_SLEEP_PM_OPS(stm32_usart_serial_suspend,
157256f9a76cSErwan Le Ray 				stm32_usart_serial_resume)
1573270e5a74SFabrice Gasnier };
1574270e5a74SFabrice Gasnier 
157548a6092fSMaxime Coquelin static struct platform_driver stm32_serial_driver = {
157656f9a76cSErwan Le Ray 	.probe		= stm32_usart_serial_probe,
157756f9a76cSErwan Le Ray 	.remove		= stm32_usart_serial_remove,
157848a6092fSMaxime Coquelin 	.driver	= {
157948a6092fSMaxime Coquelin 		.name	= DRIVER_NAME,
1580270e5a74SFabrice Gasnier 		.pm	= &stm32_serial_pm_ops,
158148a6092fSMaxime Coquelin 		.of_match_table = of_match_ptr(stm32_match),
158248a6092fSMaxime Coquelin 	},
158348a6092fSMaxime Coquelin };
158448a6092fSMaxime Coquelin 
158556f9a76cSErwan Le Ray static int __init stm32_usart_init(void)
158648a6092fSMaxime Coquelin {
158748a6092fSMaxime Coquelin 	static char banner[] __initdata = "STM32 USART driver initialized";
158848a6092fSMaxime Coquelin 	int ret;
158948a6092fSMaxime Coquelin 
159048a6092fSMaxime Coquelin 	pr_info("%s\n", banner);
159148a6092fSMaxime Coquelin 
159248a6092fSMaxime Coquelin 	ret = uart_register_driver(&stm32_usart_driver);
159348a6092fSMaxime Coquelin 	if (ret)
159448a6092fSMaxime Coquelin 		return ret;
159548a6092fSMaxime Coquelin 
159648a6092fSMaxime Coquelin 	ret = platform_driver_register(&stm32_serial_driver);
159748a6092fSMaxime Coquelin 	if (ret)
159848a6092fSMaxime Coquelin 		uart_unregister_driver(&stm32_usart_driver);
159948a6092fSMaxime Coquelin 
160048a6092fSMaxime Coquelin 	return ret;
160148a6092fSMaxime Coquelin }
160248a6092fSMaxime Coquelin 
160356f9a76cSErwan Le Ray static void __exit stm32_usart_exit(void)
160448a6092fSMaxime Coquelin {
160548a6092fSMaxime Coquelin 	platform_driver_unregister(&stm32_serial_driver);
160648a6092fSMaxime Coquelin 	uart_unregister_driver(&stm32_usart_driver);
160748a6092fSMaxime Coquelin }
160848a6092fSMaxime Coquelin 
160956f9a76cSErwan Le Ray module_init(stm32_usart_init);
161056f9a76cSErwan Le Ray module_exit(stm32_usart_exit);
161148a6092fSMaxime Coquelin 
161248a6092fSMaxime Coquelin MODULE_ALIAS("platform:" DRIVER_NAME);
161348a6092fSMaxime Coquelin MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver");
161448a6092fSMaxime Coquelin MODULE_LICENSE("GPL v2");
1615