xref: /openbmc/linux/drivers/tty/serial/stm32-usart.c (revision e3b3d0f549c1d19b94e6ac55c66643166ea649ef)
1*e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
248a6092fSMaxime Coquelin /*
348a6092fSMaxime Coquelin  * Copyright (C) Maxime Coquelin 2015
43e5fcbacSBich HEMON  * Copyright (C) STMicroelectronics SA 2017
5ada8618fSAlexandre TORGUE  * Authors:  Maxime Coquelin <mcoquelin.stm32@gmail.com>
6ada8618fSAlexandre TORGUE  *	     Gerald Baeza <gerald.baeza@st.com>
748a6092fSMaxime Coquelin  * License terms:  GNU General Public License (GPL), version 2
848a6092fSMaxime Coquelin  *
948a6092fSMaxime Coquelin  * Inspired by st-asc.c from STMicroelectronics (c)
1048a6092fSMaxime Coquelin  */
1148a6092fSMaxime Coquelin 
126b596a83SMaxime Coquelin #if defined(CONFIG_SERIAL_STM32_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
1348a6092fSMaxime Coquelin #define SUPPORT_SYSRQ
1448a6092fSMaxime Coquelin #endif
1548a6092fSMaxime Coquelin 
1634891872SAlexandre TORGUE #include <linux/clk.h>
1748a6092fSMaxime Coquelin #include <linux/console.h>
1848a6092fSMaxime Coquelin #include <linux/delay.h>
1934891872SAlexandre TORGUE #include <linux/dma-direction.h>
2034891872SAlexandre TORGUE #include <linux/dmaengine.h>
2134891872SAlexandre TORGUE #include <linux/dma-mapping.h>
2234891872SAlexandre TORGUE #include <linux/io.h>
2334891872SAlexandre TORGUE #include <linux/iopoll.h>
2434891872SAlexandre TORGUE #include <linux/irq.h>
2534891872SAlexandre TORGUE #include <linux/module.h>
2648a6092fSMaxime Coquelin #include <linux/of.h>
2748a6092fSMaxime Coquelin #include <linux/of_platform.h>
2834891872SAlexandre TORGUE #include <linux/platform_device.h>
2934891872SAlexandre TORGUE #include <linux/pm_runtime.h>
30270e5a74SFabrice Gasnier #include <linux/pm_wakeirq.h>
3148a6092fSMaxime Coquelin #include <linux/serial_core.h>
3234891872SAlexandre TORGUE #include <linux/serial.h>
3334891872SAlexandre TORGUE #include <linux/spinlock.h>
3434891872SAlexandre TORGUE #include <linux/sysrq.h>
3534891872SAlexandre TORGUE #include <linux/tty_flip.h>
3634891872SAlexandre TORGUE #include <linux/tty.h>
3748a6092fSMaxime Coquelin 
38bc5a0b55SAlexandre TORGUE #include "stm32-usart.h"
3948a6092fSMaxime Coquelin 
4048a6092fSMaxime Coquelin static void stm32_stop_tx(struct uart_port *port);
4134891872SAlexandre TORGUE static void stm32_transmit_chars(struct uart_port *port);
4248a6092fSMaxime Coquelin 
4348a6092fSMaxime Coquelin static inline struct stm32_port *to_stm32_port(struct uart_port *port)
4448a6092fSMaxime Coquelin {
4548a6092fSMaxime Coquelin 	return container_of(port, struct stm32_port, port);
4648a6092fSMaxime Coquelin }
4748a6092fSMaxime Coquelin 
4848a6092fSMaxime Coquelin static void stm32_set_bits(struct uart_port *port, u32 reg, u32 bits)
4948a6092fSMaxime Coquelin {
5048a6092fSMaxime Coquelin 	u32 val;
5148a6092fSMaxime Coquelin 
5248a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
5348a6092fSMaxime Coquelin 	val |= bits;
5448a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
5548a6092fSMaxime Coquelin }
5648a6092fSMaxime Coquelin 
5748a6092fSMaxime Coquelin static void stm32_clr_bits(struct uart_port *port, u32 reg, u32 bits)
5848a6092fSMaxime Coquelin {
5948a6092fSMaxime Coquelin 	u32 val;
6048a6092fSMaxime Coquelin 
6148a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
6248a6092fSMaxime Coquelin 	val &= ~bits;
6348a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
6448a6092fSMaxime Coquelin }
6548a6092fSMaxime Coquelin 
66b97055bcSBaoyou Xie static int stm32_pending_rx(struct uart_port *port, u32 *sr, int *last_res,
6734891872SAlexandre TORGUE 			    bool threaded)
6834891872SAlexandre TORGUE {
6934891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
7034891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
7134891872SAlexandre TORGUE 	enum dma_status status;
7234891872SAlexandre TORGUE 	struct dma_tx_state state;
7334891872SAlexandre TORGUE 
7434891872SAlexandre TORGUE 	*sr = readl_relaxed(port->membase + ofs->isr);
7534891872SAlexandre TORGUE 
7634891872SAlexandre TORGUE 	if (threaded && stm32_port->rx_ch) {
7734891872SAlexandre TORGUE 		status = dmaengine_tx_status(stm32_port->rx_ch,
7834891872SAlexandre TORGUE 					     stm32_port->rx_ch->cookie,
7934891872SAlexandre TORGUE 					     &state);
8034891872SAlexandre TORGUE 		if ((status == DMA_IN_PROGRESS) &&
8134891872SAlexandre TORGUE 		    (*last_res != state.residue))
8234891872SAlexandre TORGUE 			return 1;
8334891872SAlexandre TORGUE 		else
8434891872SAlexandre TORGUE 			return 0;
8534891872SAlexandre TORGUE 	} else if (*sr & USART_SR_RXNE) {
8634891872SAlexandre TORGUE 		return 1;
8734891872SAlexandre TORGUE 	}
8834891872SAlexandre TORGUE 	return 0;
8934891872SAlexandre TORGUE }
9034891872SAlexandre TORGUE 
91b97055bcSBaoyou Xie static unsigned long
92b97055bcSBaoyou Xie stm32_get_char(struct uart_port *port, u32 *sr, int *last_res)
9334891872SAlexandre TORGUE {
9434891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
9534891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
9634891872SAlexandre TORGUE 	unsigned long c;
9734891872SAlexandre TORGUE 
9834891872SAlexandre TORGUE 	if (stm32_port->rx_ch) {
9934891872SAlexandre TORGUE 		c = stm32_port->rx_buf[RX_BUF_L - (*last_res)--];
10034891872SAlexandre TORGUE 		if ((*last_res) == 0)
10134891872SAlexandre TORGUE 			*last_res = RX_BUF_L;
10234891872SAlexandre TORGUE 		return c;
10334891872SAlexandre TORGUE 	} else {
10434891872SAlexandre TORGUE 		return readl_relaxed(port->membase + ofs->rdr);
10534891872SAlexandre TORGUE 	}
10634891872SAlexandre TORGUE }
10734891872SAlexandre TORGUE 
10834891872SAlexandre TORGUE static void stm32_receive_chars(struct uart_port *port, bool threaded)
10948a6092fSMaxime Coquelin {
11048a6092fSMaxime Coquelin 	struct tty_port *tport = &port->state->port;
111ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
112ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
11348a6092fSMaxime Coquelin 	unsigned long c;
11448a6092fSMaxime Coquelin 	u32 sr;
11548a6092fSMaxime Coquelin 	char flag;
11648a6092fSMaxime Coquelin 
11729d60981SAndy Shevchenko 	if (irqd_is_wakeup_set(irq_get_irq_data(port->irq)))
11848a6092fSMaxime Coquelin 		pm_wakeup_event(tport->tty->dev, 0);
11948a6092fSMaxime Coquelin 
120e5707915SGerald Baeza 	while (stm32_pending_rx(port, &sr, &stm32_port->last_res, threaded)) {
12148a6092fSMaxime Coquelin 		sr |= USART_SR_DUMMY_RX;
122e5707915SGerald Baeza 		c = stm32_get_char(port, &sr, &stm32_port->last_res);
12348a6092fSMaxime Coquelin 		flag = TTY_NORMAL;
12448a6092fSMaxime Coquelin 		port->icount.rx++;
12548a6092fSMaxime Coquelin 
12648a6092fSMaxime Coquelin 		if (sr & USART_SR_ERR_MASK) {
12748a6092fSMaxime Coquelin 			if (sr & USART_SR_LBD) {
12848a6092fSMaxime Coquelin 				port->icount.brk++;
12948a6092fSMaxime Coquelin 				if (uart_handle_break(port))
13048a6092fSMaxime Coquelin 					continue;
13148a6092fSMaxime Coquelin 			} else if (sr & USART_SR_ORE) {
132ada8618fSAlexandre TORGUE 				if (ofs->icr != UNDEF_REG)
133ada8618fSAlexandre TORGUE 					writel_relaxed(USART_ICR_ORECF,
134ada8618fSAlexandre TORGUE 						       port->membase +
135ada8618fSAlexandre TORGUE 						       ofs->icr);
13648a6092fSMaxime Coquelin 				port->icount.overrun++;
13748a6092fSMaxime Coquelin 			} else if (sr & USART_SR_PE) {
13848a6092fSMaxime Coquelin 				port->icount.parity++;
13948a6092fSMaxime Coquelin 			} else if (sr & USART_SR_FE) {
14048a6092fSMaxime Coquelin 				port->icount.frame++;
14148a6092fSMaxime Coquelin 			}
14248a6092fSMaxime Coquelin 
14348a6092fSMaxime Coquelin 			sr &= port->read_status_mask;
14448a6092fSMaxime Coquelin 
14548a6092fSMaxime Coquelin 			if (sr & USART_SR_LBD)
14648a6092fSMaxime Coquelin 				flag = TTY_BREAK;
14748a6092fSMaxime Coquelin 			else if (sr & USART_SR_PE)
14848a6092fSMaxime Coquelin 				flag = TTY_PARITY;
14948a6092fSMaxime Coquelin 			else if (sr & USART_SR_FE)
15048a6092fSMaxime Coquelin 				flag = TTY_FRAME;
15148a6092fSMaxime Coquelin 		}
15248a6092fSMaxime Coquelin 
15348a6092fSMaxime Coquelin 		if (uart_handle_sysrq_char(port, c))
15448a6092fSMaxime Coquelin 			continue;
15548a6092fSMaxime Coquelin 		uart_insert_char(port, sr, USART_SR_ORE, c, flag);
15648a6092fSMaxime Coquelin 	}
15748a6092fSMaxime Coquelin 
15848a6092fSMaxime Coquelin 	spin_unlock(&port->lock);
15948a6092fSMaxime Coquelin 	tty_flip_buffer_push(tport);
16048a6092fSMaxime Coquelin 	spin_lock(&port->lock);
16148a6092fSMaxime Coquelin }
16248a6092fSMaxime Coquelin 
16334891872SAlexandre TORGUE static void stm32_tx_dma_complete(void *arg)
16434891872SAlexandre TORGUE {
16534891872SAlexandre TORGUE 	struct uart_port *port = arg;
16634891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
16734891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
16834891872SAlexandre TORGUE 	unsigned int isr;
16934891872SAlexandre TORGUE 	int ret;
17034891872SAlexandre TORGUE 
17134891872SAlexandre TORGUE 	ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr,
17234891872SAlexandre TORGUE 						isr,
17334891872SAlexandre TORGUE 						(isr & USART_SR_TC),
17434891872SAlexandre TORGUE 						10, 100000);
17534891872SAlexandre TORGUE 
17634891872SAlexandre TORGUE 	if (ret)
17734891872SAlexandre TORGUE 		dev_err(port->dev, "terminal count not set\n");
17834891872SAlexandre TORGUE 
17934891872SAlexandre TORGUE 	if (ofs->icr == UNDEF_REG)
18034891872SAlexandre TORGUE 		stm32_clr_bits(port, ofs->isr, USART_SR_TC);
18134891872SAlexandre TORGUE 	else
18234891872SAlexandre TORGUE 		stm32_set_bits(port, ofs->icr, USART_CR_TC);
18334891872SAlexandre TORGUE 
18434891872SAlexandre TORGUE 	stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
18534891872SAlexandre TORGUE 	stm32port->tx_dma_busy = false;
18634891872SAlexandre TORGUE 
18734891872SAlexandre TORGUE 	/* Let's see if we have pending data to send */
18834891872SAlexandre TORGUE 	stm32_transmit_chars(port);
18934891872SAlexandre TORGUE }
19034891872SAlexandre TORGUE 
19134891872SAlexandre TORGUE static void stm32_transmit_chars_pio(struct uart_port *port)
19234891872SAlexandre TORGUE {
19334891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
19434891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
19534891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
19634891872SAlexandre TORGUE 	unsigned int isr;
19734891872SAlexandre TORGUE 	int ret;
19834891872SAlexandre TORGUE 
19934891872SAlexandre TORGUE 	if (stm32_port->tx_dma_busy) {
20034891872SAlexandre TORGUE 		stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
20134891872SAlexandre TORGUE 		stm32_port->tx_dma_busy = false;
20234891872SAlexandre TORGUE 	}
20334891872SAlexandre TORGUE 
20434891872SAlexandre TORGUE 	ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr,
20534891872SAlexandre TORGUE 						isr,
20634891872SAlexandre TORGUE 						(isr & USART_SR_TXE),
207a61d9e6eSGerald Baeza 						10, 100000);
20834891872SAlexandre TORGUE 
20934891872SAlexandre TORGUE 	if (ret)
21034891872SAlexandre TORGUE 		dev_err(port->dev, "tx empty not set\n");
21134891872SAlexandre TORGUE 
21234891872SAlexandre TORGUE 	stm32_set_bits(port, ofs->cr1, USART_CR1_TXEIE);
21334891872SAlexandre TORGUE 
21434891872SAlexandre TORGUE 	writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr);
21534891872SAlexandre TORGUE 	xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
21634891872SAlexandre TORGUE 	port->icount.tx++;
21734891872SAlexandre TORGUE }
21834891872SAlexandre TORGUE 
21934891872SAlexandre TORGUE static void stm32_transmit_chars_dma(struct uart_port *port)
22034891872SAlexandre TORGUE {
22134891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
22234891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
22334891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
22434891872SAlexandre TORGUE 	struct dma_async_tx_descriptor *desc = NULL;
22534891872SAlexandre TORGUE 	dma_cookie_t cookie;
22634891872SAlexandre TORGUE 	unsigned int count, i;
22734891872SAlexandre TORGUE 
22834891872SAlexandre TORGUE 	if (stm32port->tx_dma_busy)
22934891872SAlexandre TORGUE 		return;
23034891872SAlexandre TORGUE 
23134891872SAlexandre TORGUE 	stm32port->tx_dma_busy = true;
23234891872SAlexandre TORGUE 
23334891872SAlexandre TORGUE 	count = uart_circ_chars_pending(xmit);
23434891872SAlexandre TORGUE 
23534891872SAlexandre TORGUE 	if (count > TX_BUF_L)
23634891872SAlexandre TORGUE 		count = TX_BUF_L;
23734891872SAlexandre TORGUE 
23834891872SAlexandre TORGUE 	if (xmit->tail < xmit->head) {
23934891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count);
24034891872SAlexandre TORGUE 	} else {
24134891872SAlexandre TORGUE 		size_t one = UART_XMIT_SIZE - xmit->tail;
24234891872SAlexandre TORGUE 		size_t two;
24334891872SAlexandre TORGUE 
24434891872SAlexandre TORGUE 		if (one > count)
24534891872SAlexandre TORGUE 			one = count;
24634891872SAlexandre TORGUE 		two = count - one;
24734891872SAlexandre TORGUE 
24834891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one);
24934891872SAlexandre TORGUE 		if (two)
25034891872SAlexandre TORGUE 			memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two);
25134891872SAlexandre TORGUE 	}
25234891872SAlexandre TORGUE 
25334891872SAlexandre TORGUE 	desc = dmaengine_prep_slave_single(stm32port->tx_ch,
25434891872SAlexandre TORGUE 					   stm32port->tx_dma_buf,
25534891872SAlexandre TORGUE 					   count,
25634891872SAlexandre TORGUE 					   DMA_MEM_TO_DEV,
25734891872SAlexandre TORGUE 					   DMA_PREP_INTERRUPT);
25834891872SAlexandre TORGUE 
25934891872SAlexandre TORGUE 	if (!desc) {
26034891872SAlexandre TORGUE 		for (i = count; i > 0; i--)
26134891872SAlexandre TORGUE 			stm32_transmit_chars_pio(port);
26234891872SAlexandre TORGUE 		return;
26334891872SAlexandre TORGUE 	}
26434891872SAlexandre TORGUE 
26534891872SAlexandre TORGUE 	desc->callback = stm32_tx_dma_complete;
26634891872SAlexandre TORGUE 	desc->callback_param = port;
26734891872SAlexandre TORGUE 
26834891872SAlexandre TORGUE 	/* Push current DMA TX transaction in the pending queue */
26934891872SAlexandre TORGUE 	cookie = dmaengine_submit(desc);
27034891872SAlexandre TORGUE 
27134891872SAlexandre TORGUE 	/* Issue pending DMA TX requests */
27234891872SAlexandre TORGUE 	dma_async_issue_pending(stm32port->tx_ch);
27334891872SAlexandre TORGUE 
27434891872SAlexandre TORGUE 	stm32_clr_bits(port, ofs->isr, USART_SR_TC);
27534891872SAlexandre TORGUE 	stm32_set_bits(port, ofs->cr3, USART_CR3_DMAT);
27634891872SAlexandre TORGUE 
27734891872SAlexandre TORGUE 	xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
27834891872SAlexandre TORGUE 	port->icount.tx += count;
27934891872SAlexandre TORGUE }
28034891872SAlexandre TORGUE 
28148a6092fSMaxime Coquelin static void stm32_transmit_chars(struct uart_port *port)
28248a6092fSMaxime Coquelin {
283ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
284ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
28548a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
28648a6092fSMaxime Coquelin 
28748a6092fSMaxime Coquelin 	if (port->x_char) {
28834891872SAlexandre TORGUE 		if (stm32_port->tx_dma_busy)
28934891872SAlexandre TORGUE 			stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
290ada8618fSAlexandre TORGUE 		writel_relaxed(port->x_char, port->membase + ofs->tdr);
29148a6092fSMaxime Coquelin 		port->x_char = 0;
29248a6092fSMaxime Coquelin 		port->icount.tx++;
29334891872SAlexandre TORGUE 		if (stm32_port->tx_dma_busy)
29434891872SAlexandre TORGUE 			stm32_set_bits(port, ofs->cr3, USART_CR3_DMAT);
29548a6092fSMaxime Coquelin 		return;
29648a6092fSMaxime Coquelin 	}
29748a6092fSMaxime Coquelin 
29848a6092fSMaxime Coquelin 	if (uart_tx_stopped(port)) {
29948a6092fSMaxime Coquelin 		stm32_stop_tx(port);
30048a6092fSMaxime Coquelin 		return;
30148a6092fSMaxime Coquelin 	}
30248a6092fSMaxime Coquelin 
30348a6092fSMaxime Coquelin 	if (uart_circ_empty(xmit)) {
30448a6092fSMaxime Coquelin 		stm32_stop_tx(port);
30548a6092fSMaxime Coquelin 		return;
30648a6092fSMaxime Coquelin 	}
30748a6092fSMaxime Coquelin 
30834891872SAlexandre TORGUE 	if (stm32_port->tx_ch)
30934891872SAlexandre TORGUE 		stm32_transmit_chars_dma(port);
31034891872SAlexandre TORGUE 	else
31134891872SAlexandre TORGUE 		stm32_transmit_chars_pio(port);
31248a6092fSMaxime Coquelin 
31348a6092fSMaxime Coquelin 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
31448a6092fSMaxime Coquelin 		uart_write_wakeup(port);
31548a6092fSMaxime Coquelin 
31648a6092fSMaxime Coquelin 	if (uart_circ_empty(xmit))
31748a6092fSMaxime Coquelin 		stm32_stop_tx(port);
31848a6092fSMaxime Coquelin }
31948a6092fSMaxime Coquelin 
32048a6092fSMaxime Coquelin static irqreturn_t stm32_interrupt(int irq, void *ptr)
32148a6092fSMaxime Coquelin {
32248a6092fSMaxime Coquelin 	struct uart_port *port = ptr;
323ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
324ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
32548a6092fSMaxime Coquelin 	u32 sr;
32648a6092fSMaxime Coquelin 
32701d32d71SAlexandre TORGUE 	spin_lock(&port->lock);
32801d32d71SAlexandre TORGUE 
329ada8618fSAlexandre TORGUE 	sr = readl_relaxed(port->membase + ofs->isr);
33048a6092fSMaxime Coquelin 
331270e5a74SFabrice Gasnier 	if ((sr & USART_SR_WUF) && (ofs->icr != UNDEF_REG))
332270e5a74SFabrice Gasnier 		writel_relaxed(USART_ICR_WUCF,
333270e5a74SFabrice Gasnier 			       port->membase + ofs->icr);
334270e5a74SFabrice Gasnier 
33534891872SAlexandre TORGUE 	if ((sr & USART_SR_RXNE) && !(stm32_port->rx_ch))
33634891872SAlexandre TORGUE 		stm32_receive_chars(port, false);
33748a6092fSMaxime Coquelin 
33834891872SAlexandre TORGUE 	if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch))
33948a6092fSMaxime Coquelin 		stm32_transmit_chars(port);
34048a6092fSMaxime Coquelin 
34101d32d71SAlexandre TORGUE 	spin_unlock(&port->lock);
34201d32d71SAlexandre TORGUE 
34334891872SAlexandre TORGUE 	if (stm32_port->rx_ch)
34434891872SAlexandre TORGUE 		return IRQ_WAKE_THREAD;
34534891872SAlexandre TORGUE 	else
34634891872SAlexandre TORGUE 		return IRQ_HANDLED;
34734891872SAlexandre TORGUE }
34834891872SAlexandre TORGUE 
34934891872SAlexandre TORGUE static irqreturn_t stm32_threaded_interrupt(int irq, void *ptr)
35034891872SAlexandre TORGUE {
35134891872SAlexandre TORGUE 	struct uart_port *port = ptr;
35234891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
35334891872SAlexandre TORGUE 
35434891872SAlexandre TORGUE 	spin_lock(&port->lock);
35534891872SAlexandre TORGUE 
35634891872SAlexandre TORGUE 	if (stm32_port->rx_ch)
35734891872SAlexandre TORGUE 		stm32_receive_chars(port, true);
35834891872SAlexandre TORGUE 
35948a6092fSMaxime Coquelin 	spin_unlock(&port->lock);
36048a6092fSMaxime Coquelin 
36148a6092fSMaxime Coquelin 	return IRQ_HANDLED;
36248a6092fSMaxime Coquelin }
36348a6092fSMaxime Coquelin 
36448a6092fSMaxime Coquelin static unsigned int stm32_tx_empty(struct uart_port *port)
36548a6092fSMaxime Coquelin {
366ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
367ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
368ada8618fSAlexandre TORGUE 
369ada8618fSAlexandre TORGUE 	return readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE;
37048a6092fSMaxime Coquelin }
37148a6092fSMaxime Coquelin 
37248a6092fSMaxime Coquelin static void stm32_set_mctrl(struct uart_port *port, unsigned int mctrl)
37348a6092fSMaxime Coquelin {
374ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
375ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
376ada8618fSAlexandre TORGUE 
37748a6092fSMaxime Coquelin 	if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
378ada8618fSAlexandre TORGUE 		stm32_set_bits(port, ofs->cr3, USART_CR3_RTSE);
37948a6092fSMaxime Coquelin 	else
380ada8618fSAlexandre TORGUE 		stm32_clr_bits(port, ofs->cr3, USART_CR3_RTSE);
38148a6092fSMaxime Coquelin }
38248a6092fSMaxime Coquelin 
38348a6092fSMaxime Coquelin static unsigned int stm32_get_mctrl(struct uart_port *port)
38448a6092fSMaxime Coquelin {
38548a6092fSMaxime Coquelin 	/* This routine is used to get signals of: DCD, DSR, RI, and CTS */
38648a6092fSMaxime Coquelin 	return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
38748a6092fSMaxime Coquelin }
38848a6092fSMaxime Coquelin 
38948a6092fSMaxime Coquelin /* Transmit stop */
39048a6092fSMaxime Coquelin static void stm32_stop_tx(struct uart_port *port)
39148a6092fSMaxime Coquelin {
392ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
393ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
394ada8618fSAlexandre TORGUE 
395ada8618fSAlexandre TORGUE 	stm32_clr_bits(port, ofs->cr1, USART_CR1_TXEIE);
39648a6092fSMaxime Coquelin }
39748a6092fSMaxime Coquelin 
39848a6092fSMaxime Coquelin /* There are probably characters waiting to be transmitted. */
39948a6092fSMaxime Coquelin static void stm32_start_tx(struct uart_port *port)
40048a6092fSMaxime Coquelin {
40148a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
40248a6092fSMaxime Coquelin 
40348a6092fSMaxime Coquelin 	if (uart_circ_empty(xmit))
40448a6092fSMaxime Coquelin 		return;
40548a6092fSMaxime Coquelin 
40634891872SAlexandre TORGUE 	stm32_transmit_chars(port);
40748a6092fSMaxime Coquelin }
40848a6092fSMaxime Coquelin 
40948a6092fSMaxime Coquelin /* Throttle the remote when input buffer is about to overflow. */
41048a6092fSMaxime Coquelin static void stm32_throttle(struct uart_port *port)
41148a6092fSMaxime Coquelin {
412ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
413ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
41448a6092fSMaxime Coquelin 	unsigned long flags;
41548a6092fSMaxime Coquelin 
41648a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
417ada8618fSAlexandre TORGUE 	stm32_clr_bits(port, ofs->cr1, USART_CR1_RXNEIE);
41848a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
41948a6092fSMaxime Coquelin }
42048a6092fSMaxime Coquelin 
42148a6092fSMaxime Coquelin /* Unthrottle the remote, the input buffer can now accept data. */
42248a6092fSMaxime Coquelin static void stm32_unthrottle(struct uart_port *port)
42348a6092fSMaxime Coquelin {
424ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
425ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
42648a6092fSMaxime Coquelin 	unsigned long flags;
42748a6092fSMaxime Coquelin 
42848a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
429ada8618fSAlexandre TORGUE 	stm32_set_bits(port, ofs->cr1, USART_CR1_RXNEIE);
43048a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
43148a6092fSMaxime Coquelin }
43248a6092fSMaxime Coquelin 
43348a6092fSMaxime Coquelin /* Receive stop */
43448a6092fSMaxime Coquelin static void stm32_stop_rx(struct uart_port *port)
43548a6092fSMaxime Coquelin {
436ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
437ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
438ada8618fSAlexandre TORGUE 
439ada8618fSAlexandre TORGUE 	stm32_clr_bits(port, ofs->cr1, USART_CR1_RXNEIE);
44048a6092fSMaxime Coquelin }
44148a6092fSMaxime Coquelin 
44248a6092fSMaxime Coquelin /* Handle breaks - ignored by us */
44348a6092fSMaxime Coquelin static void stm32_break_ctl(struct uart_port *port, int break_state)
44448a6092fSMaxime Coquelin {
44548a6092fSMaxime Coquelin }
44648a6092fSMaxime Coquelin 
44748a6092fSMaxime Coquelin static int stm32_startup(struct uart_port *port)
44848a6092fSMaxime Coquelin {
449ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
450ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
451270e5a74SFabrice Gasnier 	struct stm32_usart_config *cfg = &stm32_port->info->cfg;
45248a6092fSMaxime Coquelin 	const char *name = to_platform_device(port->dev)->name;
45348a6092fSMaxime Coquelin 	u32 val;
45448a6092fSMaxime Coquelin 	int ret;
45548a6092fSMaxime Coquelin 
45634891872SAlexandre TORGUE 	ret = request_threaded_irq(port->irq, stm32_interrupt,
45734891872SAlexandre TORGUE 				   stm32_threaded_interrupt,
45834891872SAlexandre TORGUE 				   IRQF_NO_SUSPEND, name, port);
45948a6092fSMaxime Coquelin 	if (ret)
46048a6092fSMaxime Coquelin 		return ret;
46148a6092fSMaxime Coquelin 
462270e5a74SFabrice Gasnier 	if (cfg->has_wakeup && stm32_port->wakeirq >= 0) {
463270e5a74SFabrice Gasnier 		ret = dev_pm_set_dedicated_wake_irq(port->dev,
464270e5a74SFabrice Gasnier 						    stm32_port->wakeirq);
465270e5a74SFabrice Gasnier 		if (ret) {
466270e5a74SFabrice Gasnier 			free_irq(port->irq, port);
467270e5a74SFabrice Gasnier 			return ret;
468270e5a74SFabrice Gasnier 		}
469270e5a74SFabrice Gasnier 	}
470270e5a74SFabrice Gasnier 
47148a6092fSMaxime Coquelin 	val = USART_CR1_RXNEIE | USART_CR1_TE | USART_CR1_RE;
472351a762aSGerald Baeza 	if (stm32_port->fifoen)
473351a762aSGerald Baeza 		val |= USART_CR1_FIFOEN;
474ada8618fSAlexandre TORGUE 	stm32_set_bits(port, ofs->cr1, val);
47548a6092fSMaxime Coquelin 
47648a6092fSMaxime Coquelin 	return 0;
47748a6092fSMaxime Coquelin }
47848a6092fSMaxime Coquelin 
47948a6092fSMaxime Coquelin static void stm32_shutdown(struct uart_port *port)
48048a6092fSMaxime Coquelin {
481ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
482ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
48387f1f809SAlexandre TORGUE 	struct stm32_usart_config *cfg = &stm32_port->info->cfg;
48448a6092fSMaxime Coquelin 	u32 val;
48548a6092fSMaxime Coquelin 
48648a6092fSMaxime Coquelin 	val = USART_CR1_TXEIE | USART_CR1_RXNEIE | USART_CR1_TE | USART_CR1_RE;
48787f1f809SAlexandre TORGUE 	val |= BIT(cfg->uart_enable_bit);
488351a762aSGerald Baeza 	if (stm32_port->fifoen)
489351a762aSGerald Baeza 		val |= USART_CR1_FIFOEN;
490a14f66a4SAlexandre TORGUE 	stm32_clr_bits(port, ofs->cr1, val);
49148a6092fSMaxime Coquelin 
492270e5a74SFabrice Gasnier 	dev_pm_clear_wake_irq(port->dev);
49348a6092fSMaxime Coquelin 	free_irq(port->irq, port);
49448a6092fSMaxime Coquelin }
49548a6092fSMaxime Coquelin 
49648a6092fSMaxime Coquelin static void stm32_set_termios(struct uart_port *port, struct ktermios *termios,
49748a6092fSMaxime Coquelin 			    struct ktermios *old)
49848a6092fSMaxime Coquelin {
49948a6092fSMaxime Coquelin 	struct stm32_port *stm32_port = to_stm32_port(port);
500ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
501ada8618fSAlexandre TORGUE 	struct stm32_usart_config *cfg = &stm32_port->info->cfg;
50248a6092fSMaxime Coquelin 	unsigned int baud;
50348a6092fSMaxime Coquelin 	u32 usartdiv, mantissa, fraction, oversampling;
50448a6092fSMaxime Coquelin 	tcflag_t cflag = termios->c_cflag;
50548a6092fSMaxime Coquelin 	u32 cr1, cr2, cr3;
50648a6092fSMaxime Coquelin 	unsigned long flags;
50748a6092fSMaxime Coquelin 
50848a6092fSMaxime Coquelin 	if (!stm32_port->hw_flow_control)
50948a6092fSMaxime Coquelin 		cflag &= ~CRTSCTS;
51048a6092fSMaxime Coquelin 
51148a6092fSMaxime Coquelin 	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8);
51248a6092fSMaxime Coquelin 
51348a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
51448a6092fSMaxime Coquelin 
51548a6092fSMaxime Coquelin 	/* Stop serial port and reset value */
516ada8618fSAlexandre TORGUE 	writel_relaxed(0, port->membase + ofs->cr1);
51748a6092fSMaxime Coquelin 
518ada8618fSAlexandre TORGUE 	cr1 = USART_CR1_TE | USART_CR1_RE | USART_CR1_RXNEIE;
519ada8618fSAlexandre TORGUE 	cr1 |= BIT(cfg->uart_enable_bit);
520351a762aSGerald Baeza 	if (stm32_port->fifoen)
521351a762aSGerald Baeza 		cr1 |= USART_CR1_FIFOEN;
52248a6092fSMaxime Coquelin 	cr2 = 0;
52348a6092fSMaxime Coquelin 	cr3 = 0;
52448a6092fSMaxime Coquelin 
52548a6092fSMaxime Coquelin 	if (cflag & CSTOPB)
52648a6092fSMaxime Coquelin 		cr2 |= USART_CR2_STOP_2B;
52748a6092fSMaxime Coquelin 
52848a6092fSMaxime Coquelin 	if (cflag & PARENB) {
52948a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PCE;
530ada8618fSAlexandre TORGUE 		if ((cflag & CSIZE) == CS8) {
531ada8618fSAlexandre TORGUE 			if (cfg->has_7bits_data)
532ada8618fSAlexandre TORGUE 				cr1 |= USART_CR1_M0;
533ada8618fSAlexandre TORGUE 			else
53448a6092fSMaxime Coquelin 				cr1 |= USART_CR1_M;
53548a6092fSMaxime Coquelin 		}
536ada8618fSAlexandre TORGUE 	}
53748a6092fSMaxime Coquelin 
53848a6092fSMaxime Coquelin 	if (cflag & PARODD)
53948a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PS;
54048a6092fSMaxime Coquelin 
54148a6092fSMaxime Coquelin 	port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
54248a6092fSMaxime Coquelin 	if (cflag & CRTSCTS) {
54348a6092fSMaxime Coquelin 		port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
54435abe98fSBich HEMON 		cr3 |= USART_CR3_CTSE | USART_CR3_RTSE;
54548a6092fSMaxime Coquelin 	}
54648a6092fSMaxime Coquelin 
54748a6092fSMaxime Coquelin 	usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud);
54848a6092fSMaxime Coquelin 
54948a6092fSMaxime Coquelin 	/*
55048a6092fSMaxime Coquelin 	 * The USART supports 16 or 8 times oversampling.
55148a6092fSMaxime Coquelin 	 * By default we prefer 16 times oversampling, so that the receiver
55248a6092fSMaxime Coquelin 	 * has a better tolerance to clock deviations.
55348a6092fSMaxime Coquelin 	 * 8 times oversampling is only used to achieve higher speeds.
55448a6092fSMaxime Coquelin 	 */
55548a6092fSMaxime Coquelin 	if (usartdiv < 16) {
55648a6092fSMaxime Coquelin 		oversampling = 8;
557ada8618fSAlexandre TORGUE 		stm32_set_bits(port, ofs->cr1, USART_CR1_OVER8);
55848a6092fSMaxime Coquelin 	} else {
55948a6092fSMaxime Coquelin 		oversampling = 16;
560ada8618fSAlexandre TORGUE 		stm32_clr_bits(port, ofs->cr1, USART_CR1_OVER8);
56148a6092fSMaxime Coquelin 	}
56248a6092fSMaxime Coquelin 
56348a6092fSMaxime Coquelin 	mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT;
56448a6092fSMaxime Coquelin 	fraction = usartdiv % oversampling;
565ada8618fSAlexandre TORGUE 	writel_relaxed(mantissa | fraction, port->membase + ofs->brr);
56648a6092fSMaxime Coquelin 
56748a6092fSMaxime Coquelin 	uart_update_timeout(port, cflag, baud);
56848a6092fSMaxime Coquelin 
56948a6092fSMaxime Coquelin 	port->read_status_mask = USART_SR_ORE;
57048a6092fSMaxime Coquelin 	if (termios->c_iflag & INPCK)
57148a6092fSMaxime Coquelin 		port->read_status_mask |= USART_SR_PE | USART_SR_FE;
57248a6092fSMaxime Coquelin 	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
57348a6092fSMaxime Coquelin 		port->read_status_mask |= USART_SR_LBD;
57448a6092fSMaxime Coquelin 
57548a6092fSMaxime Coquelin 	/* Characters to ignore */
57648a6092fSMaxime Coquelin 	port->ignore_status_mask = 0;
57748a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNPAR)
57848a6092fSMaxime Coquelin 		port->ignore_status_mask = USART_SR_PE | USART_SR_FE;
57948a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNBRK) {
58048a6092fSMaxime Coquelin 		port->ignore_status_mask |= USART_SR_LBD;
58148a6092fSMaxime Coquelin 		/*
58248a6092fSMaxime Coquelin 		 * If we're ignoring parity and break indicators,
58348a6092fSMaxime Coquelin 		 * ignore overruns too (for real raw support).
58448a6092fSMaxime Coquelin 		 */
58548a6092fSMaxime Coquelin 		if (termios->c_iflag & IGNPAR)
58648a6092fSMaxime Coquelin 			port->ignore_status_mask |= USART_SR_ORE;
58748a6092fSMaxime Coquelin 	}
58848a6092fSMaxime Coquelin 
58948a6092fSMaxime Coquelin 	/* Ignore all characters if CREAD is not set */
59048a6092fSMaxime Coquelin 	if ((termios->c_cflag & CREAD) == 0)
59148a6092fSMaxime Coquelin 		port->ignore_status_mask |= USART_SR_DUMMY_RX;
59248a6092fSMaxime Coquelin 
59334891872SAlexandre TORGUE 	if (stm32_port->rx_ch)
59434891872SAlexandre TORGUE 		cr3 |= USART_CR3_DMAR;
59534891872SAlexandre TORGUE 
596ada8618fSAlexandre TORGUE 	writel_relaxed(cr3, port->membase + ofs->cr3);
597ada8618fSAlexandre TORGUE 	writel_relaxed(cr2, port->membase + ofs->cr2);
598ada8618fSAlexandre TORGUE 	writel_relaxed(cr1, port->membase + ofs->cr1);
59948a6092fSMaxime Coquelin 
60048a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
60148a6092fSMaxime Coquelin }
60248a6092fSMaxime Coquelin 
60348a6092fSMaxime Coquelin static const char *stm32_type(struct uart_port *port)
60448a6092fSMaxime Coquelin {
60548a6092fSMaxime Coquelin 	return (port->type == PORT_STM32) ? DRIVER_NAME : NULL;
60648a6092fSMaxime Coquelin }
60748a6092fSMaxime Coquelin 
60848a6092fSMaxime Coquelin static void stm32_release_port(struct uart_port *port)
60948a6092fSMaxime Coquelin {
61048a6092fSMaxime Coquelin }
61148a6092fSMaxime Coquelin 
61248a6092fSMaxime Coquelin static int stm32_request_port(struct uart_port *port)
61348a6092fSMaxime Coquelin {
61448a6092fSMaxime Coquelin 	return 0;
61548a6092fSMaxime Coquelin }
61648a6092fSMaxime Coquelin 
61748a6092fSMaxime Coquelin static void stm32_config_port(struct uart_port *port, int flags)
61848a6092fSMaxime Coquelin {
61948a6092fSMaxime Coquelin 	if (flags & UART_CONFIG_TYPE)
62048a6092fSMaxime Coquelin 		port->type = PORT_STM32;
62148a6092fSMaxime Coquelin }
62248a6092fSMaxime Coquelin 
62348a6092fSMaxime Coquelin static int
62448a6092fSMaxime Coquelin stm32_verify_port(struct uart_port *port, struct serial_struct *ser)
62548a6092fSMaxime Coquelin {
62648a6092fSMaxime Coquelin 	/* No user changeable parameters */
62748a6092fSMaxime Coquelin 	return -EINVAL;
62848a6092fSMaxime Coquelin }
62948a6092fSMaxime Coquelin 
63048a6092fSMaxime Coquelin static void stm32_pm(struct uart_port *port, unsigned int state,
63148a6092fSMaxime Coquelin 		unsigned int oldstate)
63248a6092fSMaxime Coquelin {
63348a6092fSMaxime Coquelin 	struct stm32_port *stm32port = container_of(port,
63448a6092fSMaxime Coquelin 			struct stm32_port, port);
635ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
636ada8618fSAlexandre TORGUE 	struct stm32_usart_config *cfg = &stm32port->info->cfg;
63748a6092fSMaxime Coquelin 	unsigned long flags = 0;
63848a6092fSMaxime Coquelin 
63948a6092fSMaxime Coquelin 	switch (state) {
64048a6092fSMaxime Coquelin 	case UART_PM_STATE_ON:
64148a6092fSMaxime Coquelin 		clk_prepare_enable(stm32port->clk);
64248a6092fSMaxime Coquelin 		break;
64348a6092fSMaxime Coquelin 	case UART_PM_STATE_OFF:
64448a6092fSMaxime Coquelin 		spin_lock_irqsave(&port->lock, flags);
645ada8618fSAlexandre TORGUE 		stm32_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
64648a6092fSMaxime Coquelin 		spin_unlock_irqrestore(&port->lock, flags);
64748a6092fSMaxime Coquelin 		clk_disable_unprepare(stm32port->clk);
64848a6092fSMaxime Coquelin 		break;
64948a6092fSMaxime Coquelin 	}
65048a6092fSMaxime Coquelin }
65148a6092fSMaxime Coquelin 
65248a6092fSMaxime Coquelin static const struct uart_ops stm32_uart_ops = {
65348a6092fSMaxime Coquelin 	.tx_empty	= stm32_tx_empty,
65448a6092fSMaxime Coquelin 	.set_mctrl	= stm32_set_mctrl,
65548a6092fSMaxime Coquelin 	.get_mctrl	= stm32_get_mctrl,
65648a6092fSMaxime Coquelin 	.stop_tx	= stm32_stop_tx,
65748a6092fSMaxime Coquelin 	.start_tx	= stm32_start_tx,
65848a6092fSMaxime Coquelin 	.throttle	= stm32_throttle,
65948a6092fSMaxime Coquelin 	.unthrottle	= stm32_unthrottle,
66048a6092fSMaxime Coquelin 	.stop_rx	= stm32_stop_rx,
66148a6092fSMaxime Coquelin 	.break_ctl	= stm32_break_ctl,
66248a6092fSMaxime Coquelin 	.startup	= stm32_startup,
66348a6092fSMaxime Coquelin 	.shutdown	= stm32_shutdown,
66448a6092fSMaxime Coquelin 	.set_termios	= stm32_set_termios,
66548a6092fSMaxime Coquelin 	.pm		= stm32_pm,
66648a6092fSMaxime Coquelin 	.type		= stm32_type,
66748a6092fSMaxime Coquelin 	.release_port	= stm32_release_port,
66848a6092fSMaxime Coquelin 	.request_port	= stm32_request_port,
66948a6092fSMaxime Coquelin 	.config_port	= stm32_config_port,
67048a6092fSMaxime Coquelin 	.verify_port	= stm32_verify_port,
67148a6092fSMaxime Coquelin };
67248a6092fSMaxime Coquelin 
67348a6092fSMaxime Coquelin static int stm32_init_port(struct stm32_port *stm32port,
67448a6092fSMaxime Coquelin 			  struct platform_device *pdev)
67548a6092fSMaxime Coquelin {
67648a6092fSMaxime Coquelin 	struct uart_port *port = &stm32port->port;
67748a6092fSMaxime Coquelin 	struct resource *res;
67848a6092fSMaxime Coquelin 	int ret;
67948a6092fSMaxime Coquelin 
68048a6092fSMaxime Coquelin 	port->iotype	= UPIO_MEM;
68148a6092fSMaxime Coquelin 	port->flags	= UPF_BOOT_AUTOCONF;
68248a6092fSMaxime Coquelin 	port->ops	= &stm32_uart_ops;
68348a6092fSMaxime Coquelin 	port->dev	= &pdev->dev;
68448a6092fSMaxime Coquelin 	port->irq	= platform_get_irq(pdev, 0);
685270e5a74SFabrice Gasnier 	stm32port->wakeirq = platform_get_irq(pdev, 1);
686351a762aSGerald Baeza 	stm32port->fifoen = stm32port->info->cfg.has_fifo;
68748a6092fSMaxime Coquelin 
68848a6092fSMaxime Coquelin 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
68948a6092fSMaxime Coquelin 	port->membase = devm_ioremap_resource(&pdev->dev, res);
69048a6092fSMaxime Coquelin 	if (IS_ERR(port->membase))
69148a6092fSMaxime Coquelin 		return PTR_ERR(port->membase);
69248a6092fSMaxime Coquelin 	port->mapbase = res->start;
69348a6092fSMaxime Coquelin 
69448a6092fSMaxime Coquelin 	spin_lock_init(&port->lock);
69548a6092fSMaxime Coquelin 
69648a6092fSMaxime Coquelin 	stm32port->clk = devm_clk_get(&pdev->dev, NULL);
69748a6092fSMaxime Coquelin 	if (IS_ERR(stm32port->clk))
69848a6092fSMaxime Coquelin 		return PTR_ERR(stm32port->clk);
69948a6092fSMaxime Coquelin 
70048a6092fSMaxime Coquelin 	/* Ensure that clk rate is correct by enabling the clk */
70148a6092fSMaxime Coquelin 	ret = clk_prepare_enable(stm32port->clk);
70248a6092fSMaxime Coquelin 	if (ret)
70348a6092fSMaxime Coquelin 		return ret;
70448a6092fSMaxime Coquelin 
70548a6092fSMaxime Coquelin 	stm32port->port.uartclk = clk_get_rate(stm32port->clk);
706ada80043SFabrice Gasnier 	if (!stm32port->port.uartclk) {
707ada80043SFabrice Gasnier 		clk_disable_unprepare(stm32port->clk);
70848a6092fSMaxime Coquelin 		ret = -EINVAL;
709ada80043SFabrice Gasnier 	}
71048a6092fSMaxime Coquelin 
71148a6092fSMaxime Coquelin 	return ret;
71248a6092fSMaxime Coquelin }
71348a6092fSMaxime Coquelin 
71448a6092fSMaxime Coquelin static struct stm32_port *stm32_of_get_stm32_port(struct platform_device *pdev)
71548a6092fSMaxime Coquelin {
71648a6092fSMaxime Coquelin 	struct device_node *np = pdev->dev.of_node;
71748a6092fSMaxime Coquelin 	int id;
71848a6092fSMaxime Coquelin 
71948a6092fSMaxime Coquelin 	if (!np)
72048a6092fSMaxime Coquelin 		return NULL;
72148a6092fSMaxime Coquelin 
72248a6092fSMaxime Coquelin 	id = of_alias_get_id(np, "serial");
723e5707915SGerald Baeza 	if (id < 0) {
724e5707915SGerald Baeza 		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id);
725e5707915SGerald Baeza 		return NULL;
726e5707915SGerald Baeza 	}
72748a6092fSMaxime Coquelin 
72848a6092fSMaxime Coquelin 	if (WARN_ON(id >= STM32_MAX_PORTS))
72948a6092fSMaxime Coquelin 		return NULL;
73048a6092fSMaxime Coquelin 
73148a6092fSMaxime Coquelin 	stm32_ports[id].hw_flow_control = of_property_read_bool(np,
73259bed2dfSAlexandre TORGUE 							"st,hw-flow-ctrl");
73348a6092fSMaxime Coquelin 	stm32_ports[id].port.line = id;
734e5707915SGerald Baeza 	stm32_ports[id].last_res = RX_BUF_L;
73548a6092fSMaxime Coquelin 	return &stm32_ports[id];
73648a6092fSMaxime Coquelin }
73748a6092fSMaxime Coquelin 
73848a6092fSMaxime Coquelin #ifdef CONFIG_OF
73948a6092fSMaxime Coquelin static const struct of_device_id stm32_match[] = {
740ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32-uart", .data = &stm32f4_info},
741ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32f7-uart", .data = &stm32f7_info},
742270e5a74SFabrice Gasnier 	{ .compatible = "st,stm32h7-uart", .data = &stm32h7_info},
74348a6092fSMaxime Coquelin 	{},
74448a6092fSMaxime Coquelin };
74548a6092fSMaxime Coquelin 
74648a6092fSMaxime Coquelin MODULE_DEVICE_TABLE(of, stm32_match);
74748a6092fSMaxime Coquelin #endif
74848a6092fSMaxime Coquelin 
74934891872SAlexandre TORGUE static int stm32_of_dma_rx_probe(struct stm32_port *stm32port,
75034891872SAlexandre TORGUE 				 struct platform_device *pdev)
75134891872SAlexandre TORGUE {
75234891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
75334891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
75434891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
75534891872SAlexandre TORGUE 	struct dma_slave_config config;
75634891872SAlexandre TORGUE 	struct dma_async_tx_descriptor *desc = NULL;
75734891872SAlexandre TORGUE 	dma_cookie_t cookie;
75834891872SAlexandre TORGUE 	int ret;
75934891872SAlexandre TORGUE 
76034891872SAlexandre TORGUE 	/* Request DMA RX channel */
76134891872SAlexandre TORGUE 	stm32port->rx_ch = dma_request_slave_channel(dev, "rx");
76234891872SAlexandre TORGUE 	if (!stm32port->rx_ch) {
76334891872SAlexandre TORGUE 		dev_info(dev, "rx dma alloc failed\n");
76434891872SAlexandre TORGUE 		return -ENODEV;
76534891872SAlexandre TORGUE 	}
76634891872SAlexandre TORGUE 	stm32port->rx_buf = dma_alloc_coherent(&pdev->dev, RX_BUF_L,
76734891872SAlexandre TORGUE 						 &stm32port->rx_dma_buf,
76834891872SAlexandre TORGUE 						 GFP_KERNEL);
76934891872SAlexandre TORGUE 	if (!stm32port->rx_buf) {
77034891872SAlexandre TORGUE 		ret = -ENOMEM;
77134891872SAlexandre TORGUE 		goto alloc_err;
77234891872SAlexandre TORGUE 	}
77334891872SAlexandre TORGUE 
77434891872SAlexandre TORGUE 	/* Configure DMA channel */
77534891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
7768e5481d9SArnd Bergmann 	config.src_addr = port->mapbase + ofs->rdr;
77734891872SAlexandre TORGUE 	config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
77834891872SAlexandre TORGUE 
77934891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->rx_ch, &config);
78034891872SAlexandre TORGUE 	if (ret < 0) {
78134891872SAlexandre TORGUE 		dev_err(dev, "rx dma channel config failed\n");
78234891872SAlexandre TORGUE 		ret = -ENODEV;
78334891872SAlexandre TORGUE 		goto config_err;
78434891872SAlexandre TORGUE 	}
78534891872SAlexandre TORGUE 
78634891872SAlexandre TORGUE 	/* Prepare a DMA cyclic transaction */
78734891872SAlexandre TORGUE 	desc = dmaengine_prep_dma_cyclic(stm32port->rx_ch,
78834891872SAlexandre TORGUE 					 stm32port->rx_dma_buf,
78934891872SAlexandre TORGUE 					 RX_BUF_L, RX_BUF_P, DMA_DEV_TO_MEM,
79034891872SAlexandre TORGUE 					 DMA_PREP_INTERRUPT);
79134891872SAlexandre TORGUE 	if (!desc) {
79234891872SAlexandre TORGUE 		dev_err(dev, "rx dma prep cyclic failed\n");
79334891872SAlexandre TORGUE 		ret = -ENODEV;
79434891872SAlexandre TORGUE 		goto config_err;
79534891872SAlexandre TORGUE 	}
79634891872SAlexandre TORGUE 
79734891872SAlexandre TORGUE 	/* No callback as dma buffer is drained on usart interrupt */
79834891872SAlexandre TORGUE 	desc->callback = NULL;
79934891872SAlexandre TORGUE 	desc->callback_param = NULL;
80034891872SAlexandre TORGUE 
80134891872SAlexandre TORGUE 	/* Push current DMA transaction in the pending queue */
80234891872SAlexandre TORGUE 	cookie = dmaengine_submit(desc);
80334891872SAlexandre TORGUE 
80434891872SAlexandre TORGUE 	/* Issue pending DMA requests */
80534891872SAlexandre TORGUE 	dma_async_issue_pending(stm32port->rx_ch);
80634891872SAlexandre TORGUE 
80734891872SAlexandre TORGUE 	return 0;
80834891872SAlexandre TORGUE 
80934891872SAlexandre TORGUE config_err:
81034891872SAlexandre TORGUE 	dma_free_coherent(&pdev->dev,
81134891872SAlexandre TORGUE 			  RX_BUF_L, stm32port->rx_buf,
81234891872SAlexandre TORGUE 			  stm32port->rx_dma_buf);
81334891872SAlexandre TORGUE 
81434891872SAlexandre TORGUE alloc_err:
81534891872SAlexandre TORGUE 	dma_release_channel(stm32port->rx_ch);
81634891872SAlexandre TORGUE 	stm32port->rx_ch = NULL;
81734891872SAlexandre TORGUE 
81834891872SAlexandre TORGUE 	return ret;
81934891872SAlexandre TORGUE }
82034891872SAlexandre TORGUE 
82134891872SAlexandre TORGUE static int stm32_of_dma_tx_probe(struct stm32_port *stm32port,
82234891872SAlexandre TORGUE 				 struct platform_device *pdev)
82334891872SAlexandre TORGUE {
82434891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
82534891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
82634891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
82734891872SAlexandre TORGUE 	struct dma_slave_config config;
82834891872SAlexandre TORGUE 	int ret;
82934891872SAlexandre TORGUE 
83034891872SAlexandre TORGUE 	stm32port->tx_dma_busy = false;
83134891872SAlexandre TORGUE 
83234891872SAlexandre TORGUE 	/* Request DMA TX channel */
83334891872SAlexandre TORGUE 	stm32port->tx_ch = dma_request_slave_channel(dev, "tx");
83434891872SAlexandre TORGUE 	if (!stm32port->tx_ch) {
83534891872SAlexandre TORGUE 		dev_info(dev, "tx dma alloc failed\n");
83634891872SAlexandre TORGUE 		return -ENODEV;
83734891872SAlexandre TORGUE 	}
83834891872SAlexandre TORGUE 	stm32port->tx_buf = dma_alloc_coherent(&pdev->dev, TX_BUF_L,
83934891872SAlexandre TORGUE 						 &stm32port->tx_dma_buf,
84034891872SAlexandre TORGUE 						 GFP_KERNEL);
84134891872SAlexandre TORGUE 	if (!stm32port->tx_buf) {
84234891872SAlexandre TORGUE 		ret = -ENOMEM;
84334891872SAlexandre TORGUE 		goto alloc_err;
84434891872SAlexandre TORGUE 	}
84534891872SAlexandre TORGUE 
84634891872SAlexandre TORGUE 	/* Configure DMA channel */
84734891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
8488e5481d9SArnd Bergmann 	config.dst_addr = port->mapbase + ofs->tdr;
84934891872SAlexandre TORGUE 	config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
85034891872SAlexandre TORGUE 
85134891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->tx_ch, &config);
85234891872SAlexandre TORGUE 	if (ret < 0) {
85334891872SAlexandre TORGUE 		dev_err(dev, "tx dma channel config failed\n");
85434891872SAlexandre TORGUE 		ret = -ENODEV;
85534891872SAlexandre TORGUE 		goto config_err;
85634891872SAlexandre TORGUE 	}
85734891872SAlexandre TORGUE 
85834891872SAlexandre TORGUE 	return 0;
85934891872SAlexandre TORGUE 
86034891872SAlexandre TORGUE config_err:
86134891872SAlexandre TORGUE 	dma_free_coherent(&pdev->dev,
86234891872SAlexandre TORGUE 			  TX_BUF_L, stm32port->tx_buf,
86334891872SAlexandre TORGUE 			  stm32port->tx_dma_buf);
86434891872SAlexandre TORGUE 
86534891872SAlexandre TORGUE alloc_err:
86634891872SAlexandre TORGUE 	dma_release_channel(stm32port->tx_ch);
86734891872SAlexandre TORGUE 	stm32port->tx_ch = NULL;
86834891872SAlexandre TORGUE 
86934891872SAlexandre TORGUE 	return ret;
87034891872SAlexandre TORGUE }
87134891872SAlexandre TORGUE 
87248a6092fSMaxime Coquelin static int stm32_serial_probe(struct platform_device *pdev)
87348a6092fSMaxime Coquelin {
874ada8618fSAlexandre TORGUE 	const struct of_device_id *match;
87548a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
876ada8618fSAlexandre TORGUE 	int ret;
87748a6092fSMaxime Coquelin 
87848a6092fSMaxime Coquelin 	stm32port = stm32_of_get_stm32_port(pdev);
87948a6092fSMaxime Coquelin 	if (!stm32port)
88048a6092fSMaxime Coquelin 		return -ENODEV;
88148a6092fSMaxime Coquelin 
882ada8618fSAlexandre TORGUE 	match = of_match_device(stm32_match, &pdev->dev);
883ada8618fSAlexandre TORGUE 	if (match && match->data)
884ada8618fSAlexandre TORGUE 		stm32port->info = (struct stm32_usart_info *)match->data;
885ada8618fSAlexandre TORGUE 	else
886ada8618fSAlexandre TORGUE 		return -EINVAL;
887ada8618fSAlexandre TORGUE 
88848a6092fSMaxime Coquelin 	ret = stm32_init_port(stm32port, pdev);
88948a6092fSMaxime Coquelin 	if (ret)
89048a6092fSMaxime Coquelin 		return ret;
89148a6092fSMaxime Coquelin 
892270e5a74SFabrice Gasnier 	if (stm32port->info->cfg.has_wakeup && stm32port->wakeirq >= 0) {
893270e5a74SFabrice Gasnier 		ret = device_init_wakeup(&pdev->dev, true);
89448a6092fSMaxime Coquelin 		if (ret)
895ada80043SFabrice Gasnier 			goto err_uninit;
896270e5a74SFabrice Gasnier 	}
897270e5a74SFabrice Gasnier 
898270e5a74SFabrice Gasnier 	ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port);
899270e5a74SFabrice Gasnier 	if (ret)
900270e5a74SFabrice Gasnier 		goto err_nowup;
90148a6092fSMaxime Coquelin 
90234891872SAlexandre TORGUE 	ret = stm32_of_dma_rx_probe(stm32port, pdev);
90334891872SAlexandre TORGUE 	if (ret)
90434891872SAlexandre TORGUE 		dev_info(&pdev->dev, "interrupt mode used for rx (no dma)\n");
90534891872SAlexandre TORGUE 
90634891872SAlexandre TORGUE 	ret = stm32_of_dma_tx_probe(stm32port, pdev);
90734891872SAlexandre TORGUE 	if (ret)
90834891872SAlexandre TORGUE 		dev_info(&pdev->dev, "interrupt mode used for tx (no dma)\n");
90934891872SAlexandre TORGUE 
91048a6092fSMaxime Coquelin 	platform_set_drvdata(pdev, &stm32port->port);
91148a6092fSMaxime Coquelin 
91248a6092fSMaxime Coquelin 	return 0;
913ada80043SFabrice Gasnier 
914270e5a74SFabrice Gasnier err_nowup:
915270e5a74SFabrice Gasnier 	if (stm32port->info->cfg.has_wakeup && stm32port->wakeirq >= 0)
916270e5a74SFabrice Gasnier 		device_init_wakeup(&pdev->dev, false);
917270e5a74SFabrice Gasnier 
918ada80043SFabrice Gasnier err_uninit:
919ada80043SFabrice Gasnier 	clk_disable_unprepare(stm32port->clk);
920ada80043SFabrice Gasnier 
921ada80043SFabrice Gasnier 	return ret;
92248a6092fSMaxime Coquelin }
92348a6092fSMaxime Coquelin 
92448a6092fSMaxime Coquelin static int stm32_serial_remove(struct platform_device *pdev)
92548a6092fSMaxime Coquelin {
92648a6092fSMaxime Coquelin 	struct uart_port *port = platform_get_drvdata(pdev);
927511c7b1bSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
92834891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
929270e5a74SFabrice Gasnier 	struct stm32_usart_config *cfg = &stm32_port->info->cfg;
93034891872SAlexandre TORGUE 
93134891872SAlexandre TORGUE 	stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
93234891872SAlexandre TORGUE 
93334891872SAlexandre TORGUE 	if (stm32_port->rx_ch)
93434891872SAlexandre TORGUE 		dma_release_channel(stm32_port->rx_ch);
93534891872SAlexandre TORGUE 
93634891872SAlexandre TORGUE 	if (stm32_port->rx_dma_buf)
93734891872SAlexandre TORGUE 		dma_free_coherent(&pdev->dev,
93834891872SAlexandre TORGUE 				  RX_BUF_L, stm32_port->rx_buf,
93934891872SAlexandre TORGUE 				  stm32_port->rx_dma_buf);
94034891872SAlexandre TORGUE 
94134891872SAlexandre TORGUE 	stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
94234891872SAlexandre TORGUE 
94334891872SAlexandre TORGUE 	if (stm32_port->tx_ch)
94434891872SAlexandre TORGUE 		dma_release_channel(stm32_port->tx_ch);
94534891872SAlexandre TORGUE 
94634891872SAlexandre TORGUE 	if (stm32_port->tx_dma_buf)
94734891872SAlexandre TORGUE 		dma_free_coherent(&pdev->dev,
94834891872SAlexandre TORGUE 				  TX_BUF_L, stm32_port->tx_buf,
94934891872SAlexandre TORGUE 				  stm32_port->tx_dma_buf);
950511c7b1bSAlexandre TORGUE 
951270e5a74SFabrice Gasnier 	if (cfg->has_wakeup && stm32_port->wakeirq >= 0)
952270e5a74SFabrice Gasnier 		device_init_wakeup(&pdev->dev, false);
953270e5a74SFabrice Gasnier 
954511c7b1bSAlexandre TORGUE 	clk_disable_unprepare(stm32_port->clk);
95548a6092fSMaxime Coquelin 
95648a6092fSMaxime Coquelin 	return uart_remove_one_port(&stm32_usart_driver, port);
95748a6092fSMaxime Coquelin }
95848a6092fSMaxime Coquelin 
95948a6092fSMaxime Coquelin 
96048a6092fSMaxime Coquelin #ifdef CONFIG_SERIAL_STM32_CONSOLE
96148a6092fSMaxime Coquelin static void stm32_console_putchar(struct uart_port *port, int ch)
96248a6092fSMaxime Coquelin {
963ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
964ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
965ada8618fSAlexandre TORGUE 
966ada8618fSAlexandre TORGUE 	while (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
96748a6092fSMaxime Coquelin 		cpu_relax();
96848a6092fSMaxime Coquelin 
969ada8618fSAlexandre TORGUE 	writel_relaxed(ch, port->membase + ofs->tdr);
97048a6092fSMaxime Coquelin }
97148a6092fSMaxime Coquelin 
97248a6092fSMaxime Coquelin static void stm32_console_write(struct console *co, const char *s, unsigned cnt)
97348a6092fSMaxime Coquelin {
97448a6092fSMaxime Coquelin 	struct uart_port *port = &stm32_ports[co->index].port;
975ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
976ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
97787f1f809SAlexandre TORGUE 	struct stm32_usart_config *cfg = &stm32_port->info->cfg;
97848a6092fSMaxime Coquelin 	unsigned long flags;
97948a6092fSMaxime Coquelin 	u32 old_cr1, new_cr1;
98048a6092fSMaxime Coquelin 	int locked = 1;
98148a6092fSMaxime Coquelin 
98248a6092fSMaxime Coquelin 	local_irq_save(flags);
98348a6092fSMaxime Coquelin 	if (port->sysrq)
98448a6092fSMaxime Coquelin 		locked = 0;
98548a6092fSMaxime Coquelin 	else if (oops_in_progress)
98648a6092fSMaxime Coquelin 		locked = spin_trylock(&port->lock);
98748a6092fSMaxime Coquelin 	else
98848a6092fSMaxime Coquelin 		spin_lock(&port->lock);
98948a6092fSMaxime Coquelin 
99087f1f809SAlexandre TORGUE 	/* Save and disable interrupts, enable the transmitter */
991ada8618fSAlexandre TORGUE 	old_cr1 = readl_relaxed(port->membase + ofs->cr1);
99248a6092fSMaxime Coquelin 	new_cr1 = old_cr1 & ~USART_CR1_IE_MASK;
99387f1f809SAlexandre TORGUE 	new_cr1 |=  USART_CR1_TE | BIT(cfg->uart_enable_bit);
994ada8618fSAlexandre TORGUE 	writel_relaxed(new_cr1, port->membase + ofs->cr1);
99548a6092fSMaxime Coquelin 
99648a6092fSMaxime Coquelin 	uart_console_write(port, s, cnt, stm32_console_putchar);
99748a6092fSMaxime Coquelin 
99848a6092fSMaxime Coquelin 	/* Restore interrupt state */
999ada8618fSAlexandre TORGUE 	writel_relaxed(old_cr1, port->membase + ofs->cr1);
100048a6092fSMaxime Coquelin 
100148a6092fSMaxime Coquelin 	if (locked)
100248a6092fSMaxime Coquelin 		spin_unlock(&port->lock);
100348a6092fSMaxime Coquelin 	local_irq_restore(flags);
100448a6092fSMaxime Coquelin }
100548a6092fSMaxime Coquelin 
100648a6092fSMaxime Coquelin static int stm32_console_setup(struct console *co, char *options)
100748a6092fSMaxime Coquelin {
100848a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
100948a6092fSMaxime Coquelin 	int baud = 9600;
101048a6092fSMaxime Coquelin 	int bits = 8;
101148a6092fSMaxime Coquelin 	int parity = 'n';
101248a6092fSMaxime Coquelin 	int flow = 'n';
101348a6092fSMaxime Coquelin 
101448a6092fSMaxime Coquelin 	if (co->index >= STM32_MAX_PORTS)
101548a6092fSMaxime Coquelin 		return -ENODEV;
101648a6092fSMaxime Coquelin 
101748a6092fSMaxime Coquelin 	stm32port = &stm32_ports[co->index];
101848a6092fSMaxime Coquelin 
101948a6092fSMaxime Coquelin 	/*
102048a6092fSMaxime Coquelin 	 * This driver does not support early console initialization
102148a6092fSMaxime Coquelin 	 * (use ARM early printk support instead), so we only expect
102248a6092fSMaxime Coquelin 	 * this to be called during the uart port registration when the
102348a6092fSMaxime Coquelin 	 * driver gets probed and the port should be mapped at that point.
102448a6092fSMaxime Coquelin 	 */
102548a6092fSMaxime Coquelin 	if (stm32port->port.mapbase == 0 || stm32port->port.membase == NULL)
102648a6092fSMaxime Coquelin 		return -ENXIO;
102748a6092fSMaxime Coquelin 
102848a6092fSMaxime Coquelin 	if (options)
102948a6092fSMaxime Coquelin 		uart_parse_options(options, &baud, &parity, &bits, &flow);
103048a6092fSMaxime Coquelin 
103148a6092fSMaxime Coquelin 	return uart_set_options(&stm32port->port, co, baud, parity, bits, flow);
103248a6092fSMaxime Coquelin }
103348a6092fSMaxime Coquelin 
103448a6092fSMaxime Coquelin static struct console stm32_console = {
103548a6092fSMaxime Coquelin 	.name		= STM32_SERIAL_NAME,
103648a6092fSMaxime Coquelin 	.device		= uart_console_device,
103748a6092fSMaxime Coquelin 	.write		= stm32_console_write,
103848a6092fSMaxime Coquelin 	.setup		= stm32_console_setup,
103948a6092fSMaxime Coquelin 	.flags		= CON_PRINTBUFFER,
104048a6092fSMaxime Coquelin 	.index		= -1,
104148a6092fSMaxime Coquelin 	.data		= &stm32_usart_driver,
104248a6092fSMaxime Coquelin };
104348a6092fSMaxime Coquelin 
104448a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE (&stm32_console)
104548a6092fSMaxime Coquelin 
104648a6092fSMaxime Coquelin #else
104748a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE NULL
104848a6092fSMaxime Coquelin #endif /* CONFIG_SERIAL_STM32_CONSOLE */
104948a6092fSMaxime Coquelin 
105048a6092fSMaxime Coquelin static struct uart_driver stm32_usart_driver = {
105148a6092fSMaxime Coquelin 	.driver_name	= DRIVER_NAME,
105248a6092fSMaxime Coquelin 	.dev_name	= STM32_SERIAL_NAME,
105348a6092fSMaxime Coquelin 	.major		= 0,
105448a6092fSMaxime Coquelin 	.minor		= 0,
105548a6092fSMaxime Coquelin 	.nr		= STM32_MAX_PORTS,
105648a6092fSMaxime Coquelin 	.cons		= STM32_SERIAL_CONSOLE,
105748a6092fSMaxime Coquelin };
105848a6092fSMaxime Coquelin 
1059270e5a74SFabrice Gasnier #ifdef CONFIG_PM_SLEEP
1060270e5a74SFabrice Gasnier static void stm32_serial_enable_wakeup(struct uart_port *port, bool enable)
1061270e5a74SFabrice Gasnier {
1062270e5a74SFabrice Gasnier 	struct stm32_port *stm32_port = to_stm32_port(port);
1063270e5a74SFabrice Gasnier 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1064270e5a74SFabrice Gasnier 	struct stm32_usart_config *cfg = &stm32_port->info->cfg;
1065270e5a74SFabrice Gasnier 	u32 val;
1066270e5a74SFabrice Gasnier 
1067270e5a74SFabrice Gasnier 	if (!cfg->has_wakeup || stm32_port->wakeirq < 0)
1068270e5a74SFabrice Gasnier 		return;
1069270e5a74SFabrice Gasnier 
1070270e5a74SFabrice Gasnier 	if (enable) {
1071270e5a74SFabrice Gasnier 		stm32_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1072270e5a74SFabrice Gasnier 		stm32_set_bits(port, ofs->cr1, USART_CR1_UESM);
1073270e5a74SFabrice Gasnier 		val = readl_relaxed(port->membase + ofs->cr3);
1074270e5a74SFabrice Gasnier 		val &= ~USART_CR3_WUS_MASK;
1075270e5a74SFabrice Gasnier 		/* Enable Wake up interrupt from low power on start bit */
1076270e5a74SFabrice Gasnier 		val |= USART_CR3_WUS_START_BIT | USART_CR3_WUFIE;
1077270e5a74SFabrice Gasnier 		writel_relaxed(val, port->membase + ofs->cr3);
1078270e5a74SFabrice Gasnier 		stm32_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1079270e5a74SFabrice Gasnier 	} else {
1080270e5a74SFabrice Gasnier 		stm32_clr_bits(port, ofs->cr1, USART_CR1_UESM);
1081270e5a74SFabrice Gasnier 	}
1082270e5a74SFabrice Gasnier }
1083270e5a74SFabrice Gasnier 
1084270e5a74SFabrice Gasnier static int stm32_serial_suspend(struct device *dev)
1085270e5a74SFabrice Gasnier {
1086270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
1087270e5a74SFabrice Gasnier 
1088270e5a74SFabrice Gasnier 	uart_suspend_port(&stm32_usart_driver, port);
1089270e5a74SFabrice Gasnier 
1090270e5a74SFabrice Gasnier 	if (device_may_wakeup(dev))
1091270e5a74SFabrice Gasnier 		stm32_serial_enable_wakeup(port, true);
1092270e5a74SFabrice Gasnier 	else
1093270e5a74SFabrice Gasnier 		stm32_serial_enable_wakeup(port, false);
1094270e5a74SFabrice Gasnier 
1095270e5a74SFabrice Gasnier 	return 0;
1096270e5a74SFabrice Gasnier }
1097270e5a74SFabrice Gasnier 
1098270e5a74SFabrice Gasnier static int stm32_serial_resume(struct device *dev)
1099270e5a74SFabrice Gasnier {
1100270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
1101270e5a74SFabrice Gasnier 
1102270e5a74SFabrice Gasnier 	if (device_may_wakeup(dev))
1103270e5a74SFabrice Gasnier 		stm32_serial_enable_wakeup(port, false);
1104270e5a74SFabrice Gasnier 
1105270e5a74SFabrice Gasnier 	return uart_resume_port(&stm32_usart_driver, port);
1106270e5a74SFabrice Gasnier }
1107270e5a74SFabrice Gasnier #endif /* CONFIG_PM_SLEEP */
1108270e5a74SFabrice Gasnier 
1109270e5a74SFabrice Gasnier static const struct dev_pm_ops stm32_serial_pm_ops = {
1110270e5a74SFabrice Gasnier 	SET_SYSTEM_SLEEP_PM_OPS(stm32_serial_suspend, stm32_serial_resume)
1111270e5a74SFabrice Gasnier };
1112270e5a74SFabrice Gasnier 
111348a6092fSMaxime Coquelin static struct platform_driver stm32_serial_driver = {
111448a6092fSMaxime Coquelin 	.probe		= stm32_serial_probe,
111548a6092fSMaxime Coquelin 	.remove		= stm32_serial_remove,
111648a6092fSMaxime Coquelin 	.driver	= {
111748a6092fSMaxime Coquelin 		.name	= DRIVER_NAME,
1118270e5a74SFabrice Gasnier 		.pm	= &stm32_serial_pm_ops,
111948a6092fSMaxime Coquelin 		.of_match_table = of_match_ptr(stm32_match),
112048a6092fSMaxime Coquelin 	},
112148a6092fSMaxime Coquelin };
112248a6092fSMaxime Coquelin 
112348a6092fSMaxime Coquelin static int __init usart_init(void)
112448a6092fSMaxime Coquelin {
112548a6092fSMaxime Coquelin 	static char banner[] __initdata = "STM32 USART driver initialized";
112648a6092fSMaxime Coquelin 	int ret;
112748a6092fSMaxime Coquelin 
112848a6092fSMaxime Coquelin 	pr_info("%s\n", banner);
112948a6092fSMaxime Coquelin 
113048a6092fSMaxime Coquelin 	ret = uart_register_driver(&stm32_usart_driver);
113148a6092fSMaxime Coquelin 	if (ret)
113248a6092fSMaxime Coquelin 		return ret;
113348a6092fSMaxime Coquelin 
113448a6092fSMaxime Coquelin 	ret = platform_driver_register(&stm32_serial_driver);
113548a6092fSMaxime Coquelin 	if (ret)
113648a6092fSMaxime Coquelin 		uart_unregister_driver(&stm32_usart_driver);
113748a6092fSMaxime Coquelin 
113848a6092fSMaxime Coquelin 	return ret;
113948a6092fSMaxime Coquelin }
114048a6092fSMaxime Coquelin 
114148a6092fSMaxime Coquelin static void __exit usart_exit(void)
114248a6092fSMaxime Coquelin {
114348a6092fSMaxime Coquelin 	platform_driver_unregister(&stm32_serial_driver);
114448a6092fSMaxime Coquelin 	uart_unregister_driver(&stm32_usart_driver);
114548a6092fSMaxime Coquelin }
114648a6092fSMaxime Coquelin 
114748a6092fSMaxime Coquelin module_init(usart_init);
114848a6092fSMaxime Coquelin module_exit(usart_exit);
114948a6092fSMaxime Coquelin 
115048a6092fSMaxime Coquelin MODULE_ALIAS("platform:" DRIVER_NAME);
115148a6092fSMaxime Coquelin MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver");
115248a6092fSMaxime Coquelin MODULE_LICENSE("GPL v2");
1153