xref: /openbmc/linux/drivers/tty/serial/stm32-usart.c (revision dfdabd3856547c3bed996134e84b9452fb19e695)
1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
248a6092fSMaxime Coquelin /*
348a6092fSMaxime Coquelin  * Copyright (C) Maxime Coquelin 2015
43e5fcbacSBich HEMON  * Copyright (C) STMicroelectronics SA 2017
5ada8618fSAlexandre TORGUE  * Authors:  Maxime Coquelin <mcoquelin.stm32@gmail.com>
68ebd9665SErwan Le Ray  *	     Gerald Baeza <gerald.baeza@foss.st.com>
78ebd9665SErwan Le Ray  *	     Erwan Le Ray <erwan.leray@foss.st.com>
848a6092fSMaxime Coquelin  *
948a6092fSMaxime Coquelin  * Inspired by st-asc.c from STMicroelectronics (c)
1048a6092fSMaxime Coquelin  */
1148a6092fSMaxime Coquelin 
1234891872SAlexandre TORGUE #include <linux/clk.h>
1348a6092fSMaxime Coquelin #include <linux/console.h>
1448a6092fSMaxime Coquelin #include <linux/delay.h>
1534891872SAlexandre TORGUE #include <linux/dma-direction.h>
1634891872SAlexandre TORGUE #include <linux/dmaengine.h>
1734891872SAlexandre TORGUE #include <linux/dma-mapping.h>
1834891872SAlexandre TORGUE #include <linux/io.h>
1934891872SAlexandre TORGUE #include <linux/iopoll.h>
2034891872SAlexandre TORGUE #include <linux/irq.h>
2134891872SAlexandre TORGUE #include <linux/module.h>
2248a6092fSMaxime Coquelin #include <linux/of.h>
2348a6092fSMaxime Coquelin #include <linux/of_platform.h>
2494616d9aSErwan Le Ray #include <linux/pinctrl/consumer.h>
2534891872SAlexandre TORGUE #include <linux/platform_device.h>
2634891872SAlexandre TORGUE #include <linux/pm_runtime.h>
27270e5a74SFabrice Gasnier #include <linux/pm_wakeirq.h>
2848a6092fSMaxime Coquelin #include <linux/serial_core.h>
2934891872SAlexandre TORGUE #include <linux/serial.h>
3034891872SAlexandre TORGUE #include <linux/spinlock.h>
3134891872SAlexandre TORGUE #include <linux/sysrq.h>
3234891872SAlexandre TORGUE #include <linux/tty_flip.h>
3334891872SAlexandre TORGUE #include <linux/tty.h>
3448a6092fSMaxime Coquelin 
356cf61b9bSManivannan Sadhasivam #include "serial_mctrl_gpio.h"
36bc5a0b55SAlexandre TORGUE #include "stm32-usart.h"
3748a6092fSMaxime Coquelin 
38c7039ce9SBen Dooks 
39c7039ce9SBen Dooks /* Register offsets */
40*dfdabd38SRen Zhijie static struct stm32_usart_info __maybe_unused stm32f4_info = {
41c7039ce9SBen Dooks 	.ofs = {
42c7039ce9SBen Dooks 		.isr	= 0x00,
43c7039ce9SBen Dooks 		.rdr	= 0x04,
44c7039ce9SBen Dooks 		.tdr	= 0x04,
45c7039ce9SBen Dooks 		.brr	= 0x08,
46c7039ce9SBen Dooks 		.cr1	= 0x0c,
47c7039ce9SBen Dooks 		.cr2	= 0x10,
48c7039ce9SBen Dooks 		.cr3	= 0x14,
49c7039ce9SBen Dooks 		.gtpr	= 0x18,
50c7039ce9SBen Dooks 		.rtor	= UNDEF_REG,
51c7039ce9SBen Dooks 		.rqr	= UNDEF_REG,
52c7039ce9SBen Dooks 		.icr	= UNDEF_REG,
53c7039ce9SBen Dooks 	},
54c7039ce9SBen Dooks 	.cfg = {
55c7039ce9SBen Dooks 		.uart_enable_bit = 13,
56c7039ce9SBen Dooks 		.has_7bits_data = false,
57c7039ce9SBen Dooks 		.fifosize = 1,
58c7039ce9SBen Dooks 	}
59c7039ce9SBen Dooks };
60c7039ce9SBen Dooks 
61*dfdabd38SRen Zhijie static struct stm32_usart_info __maybe_unused stm32f7_info = {
62c7039ce9SBen Dooks 	.ofs = {
63c7039ce9SBen Dooks 		.cr1	= 0x00,
64c7039ce9SBen Dooks 		.cr2	= 0x04,
65c7039ce9SBen Dooks 		.cr3	= 0x08,
66c7039ce9SBen Dooks 		.brr	= 0x0c,
67c7039ce9SBen Dooks 		.gtpr	= 0x10,
68c7039ce9SBen Dooks 		.rtor	= 0x14,
69c7039ce9SBen Dooks 		.rqr	= 0x18,
70c7039ce9SBen Dooks 		.isr	= 0x1c,
71c7039ce9SBen Dooks 		.icr	= 0x20,
72c7039ce9SBen Dooks 		.rdr	= 0x24,
73c7039ce9SBen Dooks 		.tdr	= 0x28,
74c7039ce9SBen Dooks 	},
75c7039ce9SBen Dooks 	.cfg = {
76c7039ce9SBen Dooks 		.uart_enable_bit = 0,
77c7039ce9SBen Dooks 		.has_7bits_data = true,
78c7039ce9SBen Dooks 		.has_swap = true,
79c7039ce9SBen Dooks 		.fifosize = 1,
80c7039ce9SBen Dooks 	}
81c7039ce9SBen Dooks };
82c7039ce9SBen Dooks 
83*dfdabd38SRen Zhijie static struct stm32_usart_info __maybe_unused stm32h7_info = {
84c7039ce9SBen Dooks 	.ofs = {
85c7039ce9SBen Dooks 		.cr1	= 0x00,
86c7039ce9SBen Dooks 		.cr2	= 0x04,
87c7039ce9SBen Dooks 		.cr3	= 0x08,
88c7039ce9SBen Dooks 		.brr	= 0x0c,
89c7039ce9SBen Dooks 		.gtpr	= 0x10,
90c7039ce9SBen Dooks 		.rtor	= 0x14,
91c7039ce9SBen Dooks 		.rqr	= 0x18,
92c7039ce9SBen Dooks 		.isr	= 0x1c,
93c7039ce9SBen Dooks 		.icr	= 0x20,
94c7039ce9SBen Dooks 		.rdr	= 0x24,
95c7039ce9SBen Dooks 		.tdr	= 0x28,
96c7039ce9SBen Dooks 	},
97c7039ce9SBen Dooks 	.cfg = {
98c7039ce9SBen Dooks 		.uart_enable_bit = 0,
99c7039ce9SBen Dooks 		.has_7bits_data = true,
100c7039ce9SBen Dooks 		.has_swap = true,
101c7039ce9SBen Dooks 		.has_wakeup = true,
102c7039ce9SBen Dooks 		.has_fifo = true,
103c7039ce9SBen Dooks 		.fifosize = 16,
104c7039ce9SBen Dooks 	}
105c7039ce9SBen Dooks };
106c7039ce9SBen Dooks 
10756f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port);
10856f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port);
1091f507b3aSValentin Caron static void __maybe_unused stm32_usart_console_putchar(struct uart_port *port, unsigned char ch);
11048a6092fSMaxime Coquelin 
11148a6092fSMaxime Coquelin static inline struct stm32_port *to_stm32_port(struct uart_port *port)
11248a6092fSMaxime Coquelin {
11348a6092fSMaxime Coquelin 	return container_of(port, struct stm32_port, port);
11448a6092fSMaxime Coquelin }
11548a6092fSMaxime Coquelin 
11656f9a76cSErwan Le Ray static void stm32_usart_set_bits(struct uart_port *port, u32 reg, u32 bits)
11748a6092fSMaxime Coquelin {
11848a6092fSMaxime Coquelin 	u32 val;
11948a6092fSMaxime Coquelin 
12048a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
12148a6092fSMaxime Coquelin 	val |= bits;
12248a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
12348a6092fSMaxime Coquelin }
12448a6092fSMaxime Coquelin 
12556f9a76cSErwan Le Ray static void stm32_usart_clr_bits(struct uart_port *port, u32 reg, u32 bits)
12648a6092fSMaxime Coquelin {
12748a6092fSMaxime Coquelin 	u32 val;
12848a6092fSMaxime Coquelin 
12948a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
13048a6092fSMaxime Coquelin 	val &= ~bits;
13148a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
13248a6092fSMaxime Coquelin }
13348a6092fSMaxime Coquelin 
134adafbbf6SLukas Wunner static unsigned int stm32_usart_tx_empty(struct uart_port *port)
135adafbbf6SLukas Wunner {
136adafbbf6SLukas Wunner 	struct stm32_port *stm32_port = to_stm32_port(port);
137adafbbf6SLukas Wunner 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
138adafbbf6SLukas Wunner 
139adafbbf6SLukas Wunner 	if (readl_relaxed(port->membase + ofs->isr) & USART_SR_TC)
140adafbbf6SLukas Wunner 		return TIOCSER_TEMT;
141adafbbf6SLukas Wunner 
142adafbbf6SLukas Wunner 	return 0;
143adafbbf6SLukas Wunner }
144adafbbf6SLukas Wunner 
145adafbbf6SLukas Wunner static void stm32_usart_rs485_rts_enable(struct uart_port *port)
146adafbbf6SLukas Wunner {
147adafbbf6SLukas Wunner 	struct stm32_port *stm32_port = to_stm32_port(port);
148adafbbf6SLukas Wunner 	struct serial_rs485 *rs485conf = &port->rs485;
149adafbbf6SLukas Wunner 
150adafbbf6SLukas Wunner 	if (stm32_port->hw_flow_control ||
151adafbbf6SLukas Wunner 	    !(rs485conf->flags & SER_RS485_ENABLED))
152adafbbf6SLukas Wunner 		return;
153adafbbf6SLukas Wunner 
154adafbbf6SLukas Wunner 	if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
155adafbbf6SLukas Wunner 		mctrl_gpio_set(stm32_port->gpios,
156adafbbf6SLukas Wunner 			       stm32_port->port.mctrl | TIOCM_RTS);
157adafbbf6SLukas Wunner 	} else {
158adafbbf6SLukas Wunner 		mctrl_gpio_set(stm32_port->gpios,
159adafbbf6SLukas Wunner 			       stm32_port->port.mctrl & ~TIOCM_RTS);
160adafbbf6SLukas Wunner 	}
161adafbbf6SLukas Wunner }
162adafbbf6SLukas Wunner 
163adafbbf6SLukas Wunner static void stm32_usart_rs485_rts_disable(struct uart_port *port)
164adafbbf6SLukas Wunner {
165adafbbf6SLukas Wunner 	struct stm32_port *stm32_port = to_stm32_port(port);
166adafbbf6SLukas Wunner 	struct serial_rs485 *rs485conf = &port->rs485;
167adafbbf6SLukas Wunner 
168adafbbf6SLukas Wunner 	if (stm32_port->hw_flow_control ||
169adafbbf6SLukas Wunner 	    !(rs485conf->flags & SER_RS485_ENABLED))
170adafbbf6SLukas Wunner 		return;
171adafbbf6SLukas Wunner 
172adafbbf6SLukas Wunner 	if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
173adafbbf6SLukas Wunner 		mctrl_gpio_set(stm32_port->gpios,
174adafbbf6SLukas Wunner 			       stm32_port->port.mctrl & ~TIOCM_RTS);
175adafbbf6SLukas Wunner 	} else {
176adafbbf6SLukas Wunner 		mctrl_gpio_set(stm32_port->gpios,
177adafbbf6SLukas Wunner 			       stm32_port->port.mctrl | TIOCM_RTS);
178adafbbf6SLukas Wunner 	}
179adafbbf6SLukas Wunner }
180adafbbf6SLukas Wunner 
18156f9a76cSErwan Le Ray static void stm32_usart_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE,
1821bcda09dSBich HEMON 					 u32 delay_DDE, u32 baud)
1831bcda09dSBich HEMON {
1841bcda09dSBich HEMON 	u32 rs485_deat_dedt;
1851bcda09dSBich HEMON 	u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT);
1861bcda09dSBich HEMON 	bool over8;
1871bcda09dSBich HEMON 
1881bcda09dSBich HEMON 	*cr3 |= USART_CR3_DEM;
1891bcda09dSBich HEMON 	over8 = *cr1 & USART_CR1_OVER8;
1901bcda09dSBich HEMON 
1915c5f44e3SIlpo Järvinen 	*cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
1925c5f44e3SIlpo Järvinen 
1931bcda09dSBich HEMON 	if (over8)
1941bcda09dSBich HEMON 		rs485_deat_dedt = delay_ADE * baud * 8;
1951bcda09dSBich HEMON 	else
1961bcda09dSBich HEMON 		rs485_deat_dedt = delay_ADE * baud * 16;
1971bcda09dSBich HEMON 
1981bcda09dSBich HEMON 	rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
1991bcda09dSBich HEMON 	rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
2001bcda09dSBich HEMON 			  rs485_deat_dedt_max : rs485_deat_dedt;
2011bcda09dSBich HEMON 	rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) &
2021bcda09dSBich HEMON 			   USART_CR1_DEAT_MASK;
2031bcda09dSBich HEMON 	*cr1 |= rs485_deat_dedt;
2041bcda09dSBich HEMON 
2051bcda09dSBich HEMON 	if (over8)
2061bcda09dSBich HEMON 		rs485_deat_dedt = delay_DDE * baud * 8;
2071bcda09dSBich HEMON 	else
2081bcda09dSBich HEMON 		rs485_deat_dedt = delay_DDE * baud * 16;
2091bcda09dSBich HEMON 
2101bcda09dSBich HEMON 	rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
2111bcda09dSBich HEMON 	rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
2121bcda09dSBich HEMON 			  rs485_deat_dedt_max : rs485_deat_dedt;
2131bcda09dSBich HEMON 	rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) &
2141bcda09dSBich HEMON 			   USART_CR1_DEDT_MASK;
2151bcda09dSBich HEMON 	*cr1 |= rs485_deat_dedt;
2161bcda09dSBich HEMON }
2171bcda09dSBich HEMON 
218ae50bb27SIlpo Järvinen static int stm32_usart_config_rs485(struct uart_port *port, struct ktermios *termios,
2191bcda09dSBich HEMON 				    struct serial_rs485 *rs485conf)
2201bcda09dSBich HEMON {
2211bcda09dSBich HEMON 	struct stm32_port *stm32_port = to_stm32_port(port);
222d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
223d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
2241bcda09dSBich HEMON 	u32 usartdiv, baud, cr1, cr3;
2251bcda09dSBich HEMON 	bool over8;
2261bcda09dSBich HEMON 
22756f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
2281bcda09dSBich HEMON 
2291bcda09dSBich HEMON 	rs485conf->flags |= SER_RS485_RX_DURING_TX;
2301bcda09dSBich HEMON 
2311bcda09dSBich HEMON 	if (rs485conf->flags & SER_RS485_ENABLED) {
2321bcda09dSBich HEMON 		cr1 = readl_relaxed(port->membase + ofs->cr1);
2331bcda09dSBich HEMON 		cr3 = readl_relaxed(port->membase + ofs->cr3);
2341bcda09dSBich HEMON 		usartdiv = readl_relaxed(port->membase + ofs->brr);
2351bcda09dSBich HEMON 		usartdiv = usartdiv & GENMASK(15, 0);
2361bcda09dSBich HEMON 		over8 = cr1 & USART_CR1_OVER8;
2371bcda09dSBich HEMON 
2381bcda09dSBich HEMON 		if (over8)
2391bcda09dSBich HEMON 			usartdiv = usartdiv | (usartdiv & GENMASK(4, 0))
2401bcda09dSBich HEMON 				   << USART_BRR_04_R_SHIFT;
2411bcda09dSBich HEMON 
2421bcda09dSBich HEMON 		baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv);
24356f9a76cSErwan Le Ray 		stm32_usart_config_reg_rs485(&cr1, &cr3,
2441bcda09dSBich HEMON 					     rs485conf->delay_rts_before_send,
24556f9a76cSErwan Le Ray 					     rs485conf->delay_rts_after_send,
24656f9a76cSErwan Le Ray 					     baud);
2471bcda09dSBich HEMON 
248f633eb29SLino Sanfilippo 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND)
2491bcda09dSBich HEMON 			cr3 &= ~USART_CR3_DEP;
250f633eb29SLino Sanfilippo 		else
2511bcda09dSBich HEMON 			cr3 |= USART_CR3_DEP;
2521bcda09dSBich HEMON 
2531bcda09dSBich HEMON 		writel_relaxed(cr3, port->membase + ofs->cr3);
2541bcda09dSBich HEMON 		writel_relaxed(cr1, port->membase + ofs->cr1);
2551bcda09dSBich HEMON 	} else {
25656f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3,
25756f9a76cSErwan Le Ray 				     USART_CR3_DEM | USART_CR3_DEP);
25856f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1,
2591bcda09dSBich HEMON 				     USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
2601bcda09dSBich HEMON 	}
2611bcda09dSBich HEMON 
26256f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
2631bcda09dSBich HEMON 
264adafbbf6SLukas Wunner 	/* Adjust RTS polarity in case it's driven in software */
265adafbbf6SLukas Wunner 	if (stm32_usart_tx_empty(port))
266adafbbf6SLukas Wunner 		stm32_usart_rs485_rts_disable(port);
267adafbbf6SLukas Wunner 	else
268adafbbf6SLukas Wunner 		stm32_usart_rs485_rts_enable(port);
269adafbbf6SLukas Wunner 
2701bcda09dSBich HEMON 	return 0;
2711bcda09dSBich HEMON }
2721bcda09dSBich HEMON 
27356f9a76cSErwan Le Ray static int stm32_usart_init_rs485(struct uart_port *port,
2741bcda09dSBich HEMON 				  struct platform_device *pdev)
2751bcda09dSBich HEMON {
2761bcda09dSBich HEMON 	struct serial_rs485 *rs485conf = &port->rs485;
2771bcda09dSBich HEMON 
2781bcda09dSBich HEMON 	rs485conf->flags = 0;
2791bcda09dSBich HEMON 	rs485conf->delay_rts_before_send = 0;
2801bcda09dSBich HEMON 	rs485conf->delay_rts_after_send = 0;
2811bcda09dSBich HEMON 
2821bcda09dSBich HEMON 	if (!pdev->dev.of_node)
2831bcda09dSBich HEMON 		return -ENODEV;
2841bcda09dSBich HEMON 
285c150c0f3SLukas Wunner 	return uart_get_rs485_mode(port);
2861bcda09dSBich HEMON }
2871bcda09dSBich HEMON 
28833bb2f6aSErwan Le Ray static bool stm32_usart_rx_dma_enabled(struct uart_port *port)
28934891872SAlexandre TORGUE {
29034891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
291d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
29233bb2f6aSErwan Le Ray 
29333bb2f6aSErwan Le Ray 	if (!stm32_port->rx_ch)
29433bb2f6aSErwan Le Ray 		return false;
29533bb2f6aSErwan Le Ray 
29633bb2f6aSErwan Le Ray 	return !!(readl_relaxed(port->membase + ofs->cr3) & USART_CR3_DMAR);
29733bb2f6aSErwan Le Ray }
29833bb2f6aSErwan Le Ray 
29933bb2f6aSErwan Le Ray /* Return true when data is pending (in pio mode), and false when no data is pending. */
30033bb2f6aSErwan Le Ray static bool stm32_usart_pending_rx_pio(struct uart_port *port, u32 *sr)
30133bb2f6aSErwan Le Ray {
30233bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
30333bb2f6aSErwan Le Ray 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
30434891872SAlexandre TORGUE 
30534891872SAlexandre TORGUE 	*sr = readl_relaxed(port->membase + ofs->isr);
30633bb2f6aSErwan Le Ray 	/* Get pending characters in RDR or FIFO */
30733bb2f6aSErwan Le Ray 	if (*sr & USART_SR_RXNE) {
30833bb2f6aSErwan Le Ray 		/* Get all pending characters from the RDR or the FIFO when using interrupts */
30933bb2f6aSErwan Le Ray 		if (!stm32_usart_rx_dma_enabled(port))
31033bb2f6aSErwan Le Ray 			return true;
31134891872SAlexandre TORGUE 
31233bb2f6aSErwan Le Ray 		/* Handle only RX data errors when using DMA */
31333bb2f6aSErwan Le Ray 		if (*sr & USART_SR_ERR_MASK)
31433bb2f6aSErwan Le Ray 			return true;
31534891872SAlexandre TORGUE 	}
31634891872SAlexandre TORGUE 
31733bb2f6aSErwan Le Ray 	return false;
31833bb2f6aSErwan Le Ray }
31933bb2f6aSErwan Le Ray 
32033bb2f6aSErwan Le Ray static unsigned long stm32_usart_get_char_pio(struct uart_port *port)
32134891872SAlexandre TORGUE {
32234891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
323d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
32434891872SAlexandre TORGUE 	unsigned long c;
32534891872SAlexandre TORGUE 
3266c5962f3SErwan Le Ray 	c = readl_relaxed(port->membase + ofs->rdr);
32733bb2f6aSErwan Le Ray 	/* Apply RDR data mask */
3286c5962f3SErwan Le Ray 	c &= stm32_port->rdr_mask;
3296c5962f3SErwan Le Ray 
3306c5962f3SErwan Le Ray 	return c;
33134891872SAlexandre TORGUE }
33234891872SAlexandre TORGUE 
3336333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars_pio(struct uart_port *port)
33448a6092fSMaxime Coquelin {
335ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
336d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
33733bb2f6aSErwan Le Ray 	unsigned long c;
3386333a485SErwan Le Ray 	unsigned int size = 0;
33948a6092fSMaxime Coquelin 	u32 sr;
34048a6092fSMaxime Coquelin 	char flag;
34148a6092fSMaxime Coquelin 
34233bb2f6aSErwan Le Ray 	while (stm32_usart_pending_rx_pio(port, &sr)) {
34348a6092fSMaxime Coquelin 		sr |= USART_SR_DUMMY_RX;
34448a6092fSMaxime Coquelin 		flag = TTY_NORMAL;
34548a6092fSMaxime Coquelin 
3464f01d833SErwan Le Ray 		/*
3474f01d833SErwan Le Ray 		 * Status bits has to be cleared before reading the RDR:
3484f01d833SErwan Le Ray 		 * In FIFO mode, reading the RDR will pop the next data
3494f01d833SErwan Le Ray 		 * (if any) along with its status bits into the SR.
3504f01d833SErwan Le Ray 		 * Not doing so leads to misalignement between RDR and SR,
3514f01d833SErwan Le Ray 		 * and clear status bits of the next rx data.
3524f01d833SErwan Le Ray 		 *
3534f01d833SErwan Le Ray 		 * Clear errors flags for stm32f7 and stm32h7 compatible
3544f01d833SErwan Le Ray 		 * devices. On stm32f4 compatible devices, the error bit is
3554f01d833SErwan Le Ray 		 * cleared by the sequence [read SR - read DR].
3564f01d833SErwan Le Ray 		 */
3574f01d833SErwan Le Ray 		if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG)
3581250ed71SFabrice Gasnier 			writel_relaxed(sr & USART_SR_ERR_MASK,
3591250ed71SFabrice Gasnier 				       port->membase + ofs->icr);
3604f01d833SErwan Le Ray 
36133bb2f6aSErwan Le Ray 		c = stm32_usart_get_char_pio(port);
3624f01d833SErwan Le Ray 		port->icount.rx++;
3636333a485SErwan Le Ray 		size++;
36448a6092fSMaxime Coquelin 		if (sr & USART_SR_ERR_MASK) {
3654f01d833SErwan Le Ray 			if (sr & USART_SR_ORE) {
36648a6092fSMaxime Coquelin 				port->icount.overrun++;
36748a6092fSMaxime Coquelin 			} else if (sr & USART_SR_PE) {
36848a6092fSMaxime Coquelin 				port->icount.parity++;
36948a6092fSMaxime Coquelin 			} else if (sr & USART_SR_FE) {
3704f01d833SErwan Le Ray 				/* Break detection if character is null */
3714f01d833SErwan Le Ray 				if (!c) {
3724f01d833SErwan Le Ray 					port->icount.brk++;
3734f01d833SErwan Le Ray 					if (uart_handle_break(port))
3744f01d833SErwan Le Ray 						continue;
3754f01d833SErwan Le Ray 				} else {
37648a6092fSMaxime Coquelin 					port->icount.frame++;
37748a6092fSMaxime Coquelin 				}
3784f01d833SErwan Le Ray 			}
37948a6092fSMaxime Coquelin 
38048a6092fSMaxime Coquelin 			sr &= port->read_status_mask;
38148a6092fSMaxime Coquelin 
3824f01d833SErwan Le Ray 			if (sr & USART_SR_PE) {
38348a6092fSMaxime Coquelin 				flag = TTY_PARITY;
3844f01d833SErwan Le Ray 			} else if (sr & USART_SR_FE) {
3854f01d833SErwan Le Ray 				if (!c)
3864f01d833SErwan Le Ray 					flag = TTY_BREAK;
3874f01d833SErwan Le Ray 				else
38848a6092fSMaxime Coquelin 					flag = TTY_FRAME;
38948a6092fSMaxime Coquelin 			}
3904f01d833SErwan Le Ray 		}
39148a6092fSMaxime Coquelin 
392cea37afdSJohan Hovold 		if (uart_prepare_sysrq_char(port, c))
39348a6092fSMaxime Coquelin 			continue;
39448a6092fSMaxime Coquelin 		uart_insert_char(port, sr, USART_SR_ORE, c, flag);
39548a6092fSMaxime Coquelin 	}
3966333a485SErwan Le Ray 
3976333a485SErwan Le Ray 	return size;
39833bb2f6aSErwan Le Ray }
39933bb2f6aSErwan Le Ray 
40033bb2f6aSErwan Le Ray static void stm32_usart_push_buffer_dma(struct uart_port *port, unsigned int dma_size)
40133bb2f6aSErwan Le Ray {
40233bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
40333bb2f6aSErwan Le Ray 	struct tty_port *ttyport = &stm32_port->port.state->port;
40433bb2f6aSErwan Le Ray 	unsigned char *dma_start;
40533bb2f6aSErwan Le Ray 	int dma_count, i;
40633bb2f6aSErwan Le Ray 
40733bb2f6aSErwan Le Ray 	dma_start = stm32_port->rx_buf + (RX_BUF_L - stm32_port->last_res);
40833bb2f6aSErwan Le Ray 
40933bb2f6aSErwan Le Ray 	/*
41033bb2f6aSErwan Le Ray 	 * Apply rdr_mask on buffer in order to mask parity bit.
41133bb2f6aSErwan Le Ray 	 * This loop is useless in cs8 mode because DMA copies only
41233bb2f6aSErwan Le Ray 	 * 8 bits and already ignores parity bit.
41333bb2f6aSErwan Le Ray 	 */
41433bb2f6aSErwan Le Ray 	if (!(stm32_port->rdr_mask == (BIT(8) - 1)))
41533bb2f6aSErwan Le Ray 		for (i = 0; i < dma_size; i++)
41633bb2f6aSErwan Le Ray 			*(dma_start + i) &= stm32_port->rdr_mask;
41733bb2f6aSErwan Le Ray 
41833bb2f6aSErwan Le Ray 	dma_count = tty_insert_flip_string(ttyport, dma_start, dma_size);
41933bb2f6aSErwan Le Ray 	port->icount.rx += dma_count;
42033bb2f6aSErwan Le Ray 	if (dma_count != dma_size)
42133bb2f6aSErwan Le Ray 		port->icount.buf_overrun++;
42233bb2f6aSErwan Le Ray 	stm32_port->last_res -= dma_count;
42333bb2f6aSErwan Le Ray 	if (stm32_port->last_res == 0)
42433bb2f6aSErwan Le Ray 		stm32_port->last_res = RX_BUF_L;
42533bb2f6aSErwan Le Ray }
42633bb2f6aSErwan Le Ray 
4276333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars_dma(struct uart_port *port)
42833bb2f6aSErwan Le Ray {
42933bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
4306333a485SErwan Le Ray 	unsigned int dma_size, size = 0;
43133bb2f6aSErwan Le Ray 
43233bb2f6aSErwan Le Ray 	/* DMA buffer is configured in cyclic mode and handles the rollback of the buffer. */
43333bb2f6aSErwan Le Ray 	if (stm32_port->rx_dma_state.residue > stm32_port->last_res) {
43433bb2f6aSErwan Le Ray 		/* Conditional first part: from last_res to end of DMA buffer */
43533bb2f6aSErwan Le Ray 		dma_size = stm32_port->last_res;
43633bb2f6aSErwan Le Ray 		stm32_usart_push_buffer_dma(port, dma_size);
4376333a485SErwan Le Ray 		size = dma_size;
43833bb2f6aSErwan Le Ray 	}
43933bb2f6aSErwan Le Ray 
44033bb2f6aSErwan Le Ray 	dma_size = stm32_port->last_res - stm32_port->rx_dma_state.residue;
44133bb2f6aSErwan Le Ray 	stm32_usart_push_buffer_dma(port, dma_size);
4426333a485SErwan Le Ray 	size += dma_size;
4436333a485SErwan Le Ray 
4446333a485SErwan Le Ray 	return size;
44533bb2f6aSErwan Le Ray }
44633bb2f6aSErwan Le Ray 
4476333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars(struct uart_port *port, bool force_dma_flush)
44833bb2f6aSErwan Le Ray {
44933bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
45033bb2f6aSErwan Le Ray 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
45133bb2f6aSErwan Le Ray 	enum dma_status rx_dma_status;
45233bb2f6aSErwan Le Ray 	u32 sr;
4536333a485SErwan Le Ray 	unsigned int size = 0;
45433bb2f6aSErwan Le Ray 
4556333a485SErwan Le Ray 	if (stm32_usart_rx_dma_enabled(port) || force_dma_flush) {
45633bb2f6aSErwan Le Ray 		rx_dma_status = dmaengine_tx_status(stm32_port->rx_ch,
45733bb2f6aSErwan Le Ray 						    stm32_port->rx_ch->cookie,
45833bb2f6aSErwan Le Ray 						    &stm32_port->rx_dma_state);
45933bb2f6aSErwan Le Ray 		if (rx_dma_status == DMA_IN_PROGRESS) {
46033bb2f6aSErwan Le Ray 			/* Empty DMA buffer */
4616333a485SErwan Le Ray 			size = stm32_usart_receive_chars_dma(port);
46233bb2f6aSErwan Le Ray 			sr = readl_relaxed(port->membase + ofs->isr);
46333bb2f6aSErwan Le Ray 			if (sr & USART_SR_ERR_MASK) {
46433bb2f6aSErwan Le Ray 				/* Disable DMA request line */
46533bb2f6aSErwan Le Ray 				stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
46633bb2f6aSErwan Le Ray 
46733bb2f6aSErwan Le Ray 				/* Switch to PIO mode to handle the errors */
4686333a485SErwan Le Ray 				size += stm32_usart_receive_chars_pio(port);
46933bb2f6aSErwan Le Ray 
47033bb2f6aSErwan Le Ray 				/* Switch back to DMA mode */
47133bb2f6aSErwan Le Ray 				stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR);
47233bb2f6aSErwan Le Ray 			}
47333bb2f6aSErwan Le Ray 		} else {
47433bb2f6aSErwan Le Ray 			/* Disable RX DMA */
47533bb2f6aSErwan Le Ray 			dmaengine_terminate_async(stm32_port->rx_ch);
47633bb2f6aSErwan Le Ray 			stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
47733bb2f6aSErwan Le Ray 			/* Fall back to interrupt mode */
47833bb2f6aSErwan Le Ray 			dev_dbg(port->dev, "DMA error, fallback to irq mode\n");
4796333a485SErwan Le Ray 			size = stm32_usart_receive_chars_pio(port);
48033bb2f6aSErwan Le Ray 		}
48133bb2f6aSErwan Le Ray 	} else {
4826333a485SErwan Le Ray 		size = stm32_usart_receive_chars_pio(port);
48333bb2f6aSErwan Le Ray 	}
48448a6092fSMaxime Coquelin 
4856333a485SErwan Le Ray 	return size;
48648a6092fSMaxime Coquelin }
48748a6092fSMaxime Coquelin 
4889a135f16SValentin Caron static void stm32_usart_tx_dma_terminate(struct stm32_port *stm32_port)
4899a135f16SValentin Caron {
4909a135f16SValentin Caron 	dmaengine_terminate_async(stm32_port->tx_ch);
4919a135f16SValentin Caron 	stm32_port->tx_dma_busy = false;
4929a135f16SValentin Caron }
4939a135f16SValentin Caron 
4949a135f16SValentin Caron static bool stm32_usart_tx_dma_started(struct stm32_port *stm32_port)
4959a135f16SValentin Caron {
4969a135f16SValentin Caron 	/*
4979a135f16SValentin Caron 	 * We cannot use the function "dmaengine_tx_status" to know the
4989a135f16SValentin Caron 	 * status of DMA. This function does not show if the "dma complete"
4999a135f16SValentin Caron 	 * callback of the DMA transaction has been called. So we prefer
5009a135f16SValentin Caron 	 * to use "tx_dma_busy" flag to prevent dual DMA transaction at the
5019a135f16SValentin Caron 	 * same time.
5029a135f16SValentin Caron 	 */
5039a135f16SValentin Caron 	return stm32_port->tx_dma_busy;
5049a135f16SValentin Caron }
5059a135f16SValentin Caron 
5069a135f16SValentin Caron static bool stm32_usart_tx_dma_enabled(struct stm32_port *stm32_port)
5079a135f16SValentin Caron {
5089a135f16SValentin Caron 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
5099a135f16SValentin Caron 
5109a135f16SValentin Caron 	return !!(readl_relaxed(stm32_port->port.membase + ofs->cr3) & USART_CR3_DMAT);
5119a135f16SValentin Caron }
5129a135f16SValentin Caron 
51356f9a76cSErwan Le Ray static void stm32_usart_tx_dma_complete(void *arg)
51434891872SAlexandre TORGUE {
51534891872SAlexandre TORGUE 	struct uart_port *port = arg;
51634891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
517d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
518f16b90c2SErwan Le Ray 	unsigned long flags;
51934891872SAlexandre TORGUE 
52056f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
5219a135f16SValentin Caron 	stm32_usart_tx_dma_terminate(stm32port);
52234891872SAlexandre TORGUE 
52334891872SAlexandre TORGUE 	/* Let's see if we have pending data to send */
524f16b90c2SErwan Le Ray 	spin_lock_irqsave(&port->lock, flags);
52556f9a76cSErwan Le Ray 	stm32_usart_transmit_chars(port);
526f16b90c2SErwan Le Ray 	spin_unlock_irqrestore(&port->lock, flags);
52734891872SAlexandre TORGUE }
52834891872SAlexandre TORGUE 
52956f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_enable(struct uart_port *port)
530d075719eSErwan Le Ray {
531d075719eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
532d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
533d075719eSErwan Le Ray 
534d075719eSErwan Le Ray 	/*
535d075719eSErwan Le Ray 	 * Enables TX FIFO threashold irq when FIFO is enabled,
536d075719eSErwan Le Ray 	 * or TX empty irq when FIFO is disabled
537d075719eSErwan Le Ray 	 */
5382aa1bbb2SFabrice Gasnier 	if (stm32_port->fifoen && stm32_port->txftcfg >= 0)
53956f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_TXFTIE);
540d075719eSErwan Le Ray 	else
54156f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TXEIE);
542d075719eSErwan Le Ray }
543d075719eSErwan Le Ray 
544d7c76716SMarek Vasut static void stm32_usart_tc_interrupt_enable(struct uart_port *port)
545d7c76716SMarek Vasut {
546d7c76716SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
547d7c76716SMarek Vasut 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
548d7c76716SMarek Vasut 
549d7c76716SMarek Vasut 	stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TCIE);
550d7c76716SMarek Vasut }
551d7c76716SMarek Vasut 
55233bb2f6aSErwan Le Ray static void stm32_usart_rx_dma_complete(void *arg)
55333bb2f6aSErwan Le Ray {
55433bb2f6aSErwan Le Ray 	struct uart_port *port = arg;
5556333a485SErwan Le Ray 	struct tty_port *tport = &port->state->port;
5566333a485SErwan Le Ray 	unsigned int size;
5576333a485SErwan Le Ray 	unsigned long flags;
55833bb2f6aSErwan Le Ray 
5596333a485SErwan Le Ray 	spin_lock_irqsave(&port->lock, flags);
5606333a485SErwan Le Ray 	size = stm32_usart_receive_chars(port, false);
5616333a485SErwan Le Ray 	uart_unlock_and_check_sysrq_irqrestore(port, flags);
5626333a485SErwan Le Ray 	if (size)
5636333a485SErwan Le Ray 		tty_flip_buffer_push(tport);
56433bb2f6aSErwan Le Ray }
56533bb2f6aSErwan Le Ray 
56656f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_disable(struct uart_port *port)
567d075719eSErwan Le Ray {
568d075719eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
569d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
570d075719eSErwan Le Ray 
5712aa1bbb2SFabrice Gasnier 	if (stm32_port->fifoen && stm32_port->txftcfg >= 0)
57256f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE);
573d075719eSErwan Le Ray 	else
57456f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TXEIE);
575d075719eSErwan Le Ray }
576d075719eSErwan Le Ray 
577d7c76716SMarek Vasut static void stm32_usart_tc_interrupt_disable(struct uart_port *port)
578d7c76716SMarek Vasut {
579d7c76716SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
580d7c76716SMarek Vasut 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
581d7c76716SMarek Vasut 
582d7c76716SMarek Vasut 	stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TCIE);
583d7c76716SMarek Vasut }
584d7c76716SMarek Vasut 
58556f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_pio(struct uart_port *port)
58634891872SAlexandre TORGUE {
58734891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
588d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
58934891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
59034891872SAlexandre TORGUE 
5919a135f16SValentin Caron 	if (stm32_usart_tx_dma_enabled(stm32_port))
59256f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
59334891872SAlexandre TORGUE 
5945d9176edSErwan Le Ray 	while (!uart_circ_empty(xmit)) {
5955d9176edSErwan Le Ray 		/* Check that TDR is empty before filling FIFO */
5965d9176edSErwan Le Ray 		if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
5975d9176edSErwan Le Ray 			break;
59834891872SAlexandre TORGUE 		writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr);
59934891872SAlexandre TORGUE 		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
60034891872SAlexandre TORGUE 		port->icount.tx++;
60134891872SAlexandre TORGUE 	}
60234891872SAlexandre TORGUE 
6035d9176edSErwan Le Ray 	/* rely on TXE irq (mask or unmask) for sending remaining data */
6045d9176edSErwan Le Ray 	if (uart_circ_empty(xmit))
60556f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
6065d9176edSErwan Le Ray 	else
60756f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_enable(port);
6085d9176edSErwan Le Ray }
6095d9176edSErwan Le Ray 
61056f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_dma(struct uart_port *port)
61134891872SAlexandre TORGUE {
61234891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
613d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
61434891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
61534891872SAlexandre TORGUE 	struct dma_async_tx_descriptor *desc = NULL;
616195437d1SValentin Caron 	unsigned int count;
61734891872SAlexandre TORGUE 
6189a135f16SValentin Caron 	if (stm32_usart_tx_dma_started(stm32port)) {
6199a135f16SValentin Caron 		if (!stm32_usart_tx_dma_enabled(stm32port))
6209a135f16SValentin Caron 			stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
62134891872SAlexandre TORGUE 		return;
6229a135f16SValentin Caron 	}
62334891872SAlexandre TORGUE 
62434891872SAlexandre TORGUE 	count = uart_circ_chars_pending(xmit);
62534891872SAlexandre TORGUE 
62634891872SAlexandre TORGUE 	if (count > TX_BUF_L)
62734891872SAlexandre TORGUE 		count = TX_BUF_L;
62834891872SAlexandre TORGUE 
62934891872SAlexandre TORGUE 	if (xmit->tail < xmit->head) {
63034891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count);
63134891872SAlexandre TORGUE 	} else {
63234891872SAlexandre TORGUE 		size_t one = UART_XMIT_SIZE - xmit->tail;
63334891872SAlexandre TORGUE 		size_t two;
63434891872SAlexandre TORGUE 
63534891872SAlexandre TORGUE 		if (one > count)
63634891872SAlexandre TORGUE 			one = count;
63734891872SAlexandre TORGUE 		two = count - one;
63834891872SAlexandre TORGUE 
63934891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one);
64034891872SAlexandre TORGUE 		if (two)
64134891872SAlexandre TORGUE 			memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two);
64234891872SAlexandre TORGUE 	}
64334891872SAlexandre TORGUE 
64434891872SAlexandre TORGUE 	desc = dmaengine_prep_slave_single(stm32port->tx_ch,
64534891872SAlexandre TORGUE 					   stm32port->tx_dma_buf,
64634891872SAlexandre TORGUE 					   count,
64734891872SAlexandre TORGUE 					   DMA_MEM_TO_DEV,
64834891872SAlexandre TORGUE 					   DMA_PREP_INTERRUPT);
64934891872SAlexandre TORGUE 
650e7997f7fSErwan Le Ray 	if (!desc)
651e7997f7fSErwan Le Ray 		goto fallback_err;
65234891872SAlexandre TORGUE 
6539a135f16SValentin Caron 	/*
6549a135f16SValentin Caron 	 * Set "tx_dma_busy" flag. This flag will be released when
6559a135f16SValentin Caron 	 * dmaengine_terminate_async will be called. This flag helps
6569a135f16SValentin Caron 	 * transmit_chars_dma not to start another DMA transaction
6579a135f16SValentin Caron 	 * if the callback of the previous is not yet called.
6589a135f16SValentin Caron 	 */
6599a135f16SValentin Caron 	stm32port->tx_dma_busy = true;
6609a135f16SValentin Caron 
66156f9a76cSErwan Le Ray 	desc->callback = stm32_usart_tx_dma_complete;
66234891872SAlexandre TORGUE 	desc->callback_param = port;
66334891872SAlexandre TORGUE 
66434891872SAlexandre TORGUE 	/* Push current DMA TX transaction in the pending queue */
665e7997f7fSErwan Le Ray 	if (dma_submit_error(dmaengine_submit(desc))) {
666e7997f7fSErwan Le Ray 		/* dma no yet started, safe to free resources */
6679a135f16SValentin Caron 		stm32_usart_tx_dma_terminate(stm32port);
668e7997f7fSErwan Le Ray 		goto fallback_err;
669e7997f7fSErwan Le Ray 	}
67034891872SAlexandre TORGUE 
67134891872SAlexandre TORGUE 	/* Issue pending DMA TX requests */
67234891872SAlexandre TORGUE 	dma_async_issue_pending(stm32port->tx_ch);
67334891872SAlexandre TORGUE 
67456f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
67534891872SAlexandre TORGUE 
67634891872SAlexandre TORGUE 	xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
67734891872SAlexandre TORGUE 	port->icount.tx += count;
678e7997f7fSErwan Le Ray 	return;
679e7997f7fSErwan Le Ray 
680e7997f7fSErwan Le Ray fallback_err:
68156f9a76cSErwan Le Ray 	stm32_usart_transmit_chars_pio(port);
68234891872SAlexandre TORGUE }
68334891872SAlexandre TORGUE 
68456f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port)
68548a6092fSMaxime Coquelin {
686ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
687d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
68848a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
689d3d079bdSValentin Caron 	u32 isr;
690d3d079bdSValentin Caron 	int ret;
69148a6092fSMaxime Coquelin 
692d7c76716SMarek Vasut 	if (!stm32_port->hw_flow_control &&
693d7c76716SMarek Vasut 	    port->rs485.flags & SER_RS485_ENABLED) {
694d7c76716SMarek Vasut 		stm32_port->txdone = false;
695d7c76716SMarek Vasut 		stm32_usart_tc_interrupt_disable(port);
696d7c76716SMarek Vasut 		stm32_usart_rs485_rts_enable(port);
697d7c76716SMarek Vasut 	}
698d7c76716SMarek Vasut 
69948a6092fSMaxime Coquelin 	if (port->x_char) {
7009a135f16SValentin Caron 		if (stm32_usart_tx_dma_started(stm32_port) &&
7019a135f16SValentin Caron 		    stm32_usart_tx_dma_enabled(stm32_port))
70256f9a76cSErwan Le Ray 			stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
703d3d079bdSValentin Caron 
704d3d079bdSValentin Caron 		/* Check that TDR is empty before filling FIFO */
705d3d079bdSValentin Caron 		ret =
706d3d079bdSValentin Caron 		readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr,
707d3d079bdSValentin Caron 						  isr,
708d3d079bdSValentin Caron 						  (isr & USART_SR_TXE),
709d3d079bdSValentin Caron 						  10, 1000);
710d3d079bdSValentin Caron 		if (ret)
711d3d079bdSValentin Caron 			dev_warn(port->dev, "1 character may be erased\n");
712d3d079bdSValentin Caron 
713ada8618fSAlexandre TORGUE 		writel_relaxed(port->x_char, port->membase + ofs->tdr);
71448a6092fSMaxime Coquelin 		port->x_char = 0;
71548a6092fSMaxime Coquelin 		port->icount.tx++;
7169a135f16SValentin Caron 		if (stm32_usart_tx_dma_started(stm32_port))
71756f9a76cSErwan Le Ray 			stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
71848a6092fSMaxime Coquelin 		return;
71948a6092fSMaxime Coquelin 	}
72048a6092fSMaxime Coquelin 
721b83b957cSErwan Le Ray 	if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
72256f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
72348a6092fSMaxime Coquelin 		return;
72448a6092fSMaxime Coquelin 	}
72548a6092fSMaxime Coquelin 
72664c32eabSErwan Le Ray 	if (ofs->icr == UNDEF_REG)
72756f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->isr, USART_SR_TC);
72864c32eabSErwan Le Ray 	else
7291250ed71SFabrice Gasnier 		writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr);
73064c32eabSErwan Le Ray 
73134891872SAlexandre TORGUE 	if (stm32_port->tx_ch)
73256f9a76cSErwan Le Ray 		stm32_usart_transmit_chars_dma(port);
73334891872SAlexandre TORGUE 	else
73456f9a76cSErwan Le Ray 		stm32_usart_transmit_chars_pio(port);
73548a6092fSMaxime Coquelin 
73648a6092fSMaxime Coquelin 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
73748a6092fSMaxime Coquelin 		uart_write_wakeup(port);
73848a6092fSMaxime Coquelin 
739d7c76716SMarek Vasut 	if (uart_circ_empty(xmit)) {
74056f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
741d7c76716SMarek Vasut 		if (!stm32_port->hw_flow_control &&
742d7c76716SMarek Vasut 		    port->rs485.flags & SER_RS485_ENABLED) {
743d7c76716SMarek Vasut 			stm32_port->txdone = true;
744d7c76716SMarek Vasut 			stm32_usart_tc_interrupt_enable(port);
745d7c76716SMarek Vasut 		}
746d7c76716SMarek Vasut 	}
74748a6092fSMaxime Coquelin }
74848a6092fSMaxime Coquelin 
74956f9a76cSErwan Le Ray static irqreturn_t stm32_usart_interrupt(int irq, void *ptr)
75048a6092fSMaxime Coquelin {
75148a6092fSMaxime Coquelin 	struct uart_port *port = ptr;
75212761869SErwan Le Ray 	struct tty_port *tport = &port->state->port;
753ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
754d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
75548a6092fSMaxime Coquelin 	u32 sr;
7566333a485SErwan Le Ray 	unsigned int size;
75748a6092fSMaxime Coquelin 
758ada8618fSAlexandre TORGUE 	sr = readl_relaxed(port->membase + ofs->isr);
75948a6092fSMaxime Coquelin 
760d7c76716SMarek Vasut 	if (!stm32_port->hw_flow_control &&
761d7c76716SMarek Vasut 	    port->rs485.flags & SER_RS485_ENABLED &&
762d7c76716SMarek Vasut 	    (sr & USART_SR_TC)) {
763d7c76716SMarek Vasut 		stm32_usart_tc_interrupt_disable(port);
764d7c76716SMarek Vasut 		stm32_usart_rs485_rts_disable(port);
765d7c76716SMarek Vasut 	}
766d7c76716SMarek Vasut 
7674cc0ed62SErwan Le Ray 	if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG)
7684cc0ed62SErwan Le Ray 		writel_relaxed(USART_ICR_RTOCF,
7694cc0ed62SErwan Le Ray 			       port->membase + ofs->icr);
7704cc0ed62SErwan Le Ray 
77112761869SErwan Le Ray 	if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG) {
77212761869SErwan Le Ray 		/* Clear wake up flag and disable wake up interrupt */
773270e5a74SFabrice Gasnier 		writel_relaxed(USART_ICR_WUCF,
774270e5a74SFabrice Gasnier 			       port->membase + ofs->icr);
77512761869SErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE);
77612761869SErwan Le Ray 		if (irqd_is_wakeup_set(irq_get_irq_data(port->irq)))
77712761869SErwan Le Ray 			pm_wakeup_event(tport->tty->dev, 0);
77812761869SErwan Le Ray 	}
779270e5a74SFabrice Gasnier 
78033bb2f6aSErwan Le Ray 	/*
78133bb2f6aSErwan Le Ray 	 * rx errors in dma mode has to be handled ASAP to avoid overrun as the DMA request
78233bb2f6aSErwan Le Ray 	 * line has been masked by HW and rx data are stacking in FIFO.
78333bb2f6aSErwan Le Ray 	 */
784d1ec8a2eSErwan Le Ray 	if (!stm32_port->throttled) {
78533bb2f6aSErwan Le Ray 		if (((sr & USART_SR_RXNE) && !stm32_usart_rx_dma_enabled(port)) ||
786d1ec8a2eSErwan Le Ray 		    ((sr & USART_SR_ERR_MASK) && stm32_usart_rx_dma_enabled(port))) {
7876333a485SErwan Le Ray 			spin_lock(&port->lock);
7886333a485SErwan Le Ray 			size = stm32_usart_receive_chars(port, false);
7896333a485SErwan Le Ray 			uart_unlock_and_check_sysrq(port);
7906333a485SErwan Le Ray 			if (size)
7916333a485SErwan Le Ray 				tty_flip_buffer_push(tport);
792d1ec8a2eSErwan Le Ray 		}
793d1ec8a2eSErwan Le Ray 	}
79448a6092fSMaxime Coquelin 
795ad767681SErwan Le Ray 	if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch)) {
796ad767681SErwan Le Ray 		spin_lock(&port->lock);
79756f9a76cSErwan Le Ray 		stm32_usart_transmit_chars(port);
79801d32d71SAlexandre TORGUE 		spin_unlock(&port->lock);
799ad767681SErwan Le Ray 	}
80001d32d71SAlexandre TORGUE 
80133bb2f6aSErwan Le Ray 	if (stm32_usart_rx_dma_enabled(port))
80234891872SAlexandre TORGUE 		return IRQ_WAKE_THREAD;
80334891872SAlexandre TORGUE 	else
80434891872SAlexandre TORGUE 		return IRQ_HANDLED;
80534891872SAlexandre TORGUE }
80634891872SAlexandre TORGUE 
80756f9a76cSErwan Le Ray static irqreturn_t stm32_usart_threaded_interrupt(int irq, void *ptr)
80834891872SAlexandre TORGUE {
80934891872SAlexandre TORGUE 	struct uart_port *port = ptr;
8106333a485SErwan Le Ray 	struct tty_port *tport = &port->state->port;
811d1ec8a2eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
8126333a485SErwan Le Ray 	unsigned int size;
8136333a485SErwan Le Ray 	unsigned long flags;
81434891872SAlexandre TORGUE 
815cc58d0a3SErwan Le Ray 	/* Receiver timeout irq for DMA RX */
8166333a485SErwan Le Ray 	if (!stm32_port->throttled) {
8176333a485SErwan Le Ray 		spin_lock_irqsave(&port->lock, flags);
8186333a485SErwan Le Ray 		size = stm32_usart_receive_chars(port, false);
8196333a485SErwan Le Ray 		uart_unlock_and_check_sysrq_irqrestore(port, flags);
8206333a485SErwan Le Ray 		if (size)
8216333a485SErwan Le Ray 			tty_flip_buffer_push(tport);
8226333a485SErwan Le Ray 	}
82334891872SAlexandre TORGUE 
82448a6092fSMaxime Coquelin 	return IRQ_HANDLED;
82548a6092fSMaxime Coquelin }
82648a6092fSMaxime Coquelin 
82756f9a76cSErwan Le Ray static void stm32_usart_set_mctrl(struct uart_port *port, unsigned int mctrl)
82848a6092fSMaxime Coquelin {
829ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
830d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
831ada8618fSAlexandre TORGUE 
83248a6092fSMaxime Coquelin 	if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
83356f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_RTSE);
83448a6092fSMaxime Coquelin 	else
83556f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_RTSE);
8366cf61b9bSManivannan Sadhasivam 
8376cf61b9bSManivannan Sadhasivam 	mctrl_gpio_set(stm32_port->gpios, mctrl);
83848a6092fSMaxime Coquelin }
83948a6092fSMaxime Coquelin 
84056f9a76cSErwan Le Ray static unsigned int stm32_usart_get_mctrl(struct uart_port *port)
84148a6092fSMaxime Coquelin {
8426cf61b9bSManivannan Sadhasivam 	struct stm32_port *stm32_port = to_stm32_port(port);
8436cf61b9bSManivannan Sadhasivam 	unsigned int ret;
8446cf61b9bSManivannan Sadhasivam 
84548a6092fSMaxime Coquelin 	/* This routine is used to get signals of: DCD, DSR, RI, and CTS */
8466cf61b9bSManivannan Sadhasivam 	ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
8476cf61b9bSManivannan Sadhasivam 
8486cf61b9bSManivannan Sadhasivam 	return mctrl_gpio_get(stm32_port->gpios, &ret);
8496cf61b9bSManivannan Sadhasivam }
8506cf61b9bSManivannan Sadhasivam 
85156f9a76cSErwan Le Ray static void stm32_usart_enable_ms(struct uart_port *port)
8526cf61b9bSManivannan Sadhasivam {
8536cf61b9bSManivannan Sadhasivam 	mctrl_gpio_enable_ms(to_stm32_port(port)->gpios);
8546cf61b9bSManivannan Sadhasivam }
8556cf61b9bSManivannan Sadhasivam 
85656f9a76cSErwan Le Ray static void stm32_usart_disable_ms(struct uart_port *port)
8576cf61b9bSManivannan Sadhasivam {
8586cf61b9bSManivannan Sadhasivam 	mctrl_gpio_disable_ms(to_stm32_port(port)->gpios);
85948a6092fSMaxime Coquelin }
86048a6092fSMaxime Coquelin 
86148a6092fSMaxime Coquelin /* Transmit stop */
86256f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port)
86348a6092fSMaxime Coquelin {
864ad0c2748SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
8652a3bcfe0SValentin Caron 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
866ad0c2748SMarek Vasut 
86756f9a76cSErwan Le Ray 	stm32_usart_tx_interrupt_disable(port);
8682a3bcfe0SValentin Caron 	if (stm32_usart_tx_dma_started(stm32_port) && stm32_usart_tx_dma_enabled(stm32_port))
8692a3bcfe0SValentin Caron 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
870ad0c2748SMarek Vasut 
8713bcea529SMarek Vasut 	stm32_usart_rs485_rts_disable(port);
87248a6092fSMaxime Coquelin }
87348a6092fSMaxime Coquelin 
87448a6092fSMaxime Coquelin /* There are probably characters waiting to be transmitted. */
87556f9a76cSErwan Le Ray static void stm32_usart_start_tx(struct uart_port *port)
87648a6092fSMaxime Coquelin {
87748a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
87848a6092fSMaxime Coquelin 
879d7c76716SMarek Vasut 	if (uart_circ_empty(xmit) && !port->x_char) {
880d7c76716SMarek Vasut 		stm32_usart_rs485_rts_disable(port);
88148a6092fSMaxime Coquelin 		return;
882d7c76716SMarek Vasut 	}
88348a6092fSMaxime Coquelin 
8843bcea529SMarek Vasut 	stm32_usart_rs485_rts_enable(port);
885ad0c2748SMarek Vasut 
88656f9a76cSErwan Le Ray 	stm32_usart_transmit_chars(port);
88748a6092fSMaxime Coquelin }
88848a6092fSMaxime Coquelin 
8893d82be8bSErwan Le Ray /* Flush the transmit buffer. */
8903d82be8bSErwan Le Ray static void stm32_usart_flush_buffer(struct uart_port *port)
8913d82be8bSErwan Le Ray {
8923d82be8bSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
8933d82be8bSErwan Le Ray 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
8943d82be8bSErwan Le Ray 
8953d82be8bSErwan Le Ray 	if (stm32_port->tx_ch) {
8969a135f16SValentin Caron 		stm32_usart_tx_dma_terminate(stm32_port);
8973d82be8bSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
8983d82be8bSErwan Le Ray 	}
8993d82be8bSErwan Le Ray }
9003d82be8bSErwan Le Ray 
90148a6092fSMaxime Coquelin /* Throttle the remote when input buffer is about to overflow. */
90256f9a76cSErwan Le Ray static void stm32_usart_throttle(struct uart_port *port)
90348a6092fSMaxime Coquelin {
904ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
905d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
90648a6092fSMaxime Coquelin 	unsigned long flags;
90748a6092fSMaxime Coquelin 
90848a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
909d1ec8a2eSErwan Le Ray 
910d1ec8a2eSErwan Le Ray 	/*
911d1ec8a2eSErwan Le Ray 	 * Disable DMA request line if enabled, so the RX data gets queued into the FIFO.
912d1ec8a2eSErwan Le Ray 	 * Hardware flow control is triggered when RX FIFO is full.
913d1ec8a2eSErwan Le Ray 	 */
914d1ec8a2eSErwan Le Ray 	if (stm32_usart_rx_dma_enabled(port))
915d1ec8a2eSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
916d1ec8a2eSErwan Le Ray 
91756f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
918d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
91956f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
920d0a6a7bcSErwan Le Ray 
921d1ec8a2eSErwan Le Ray 	stm32_port->throttled = true;
92248a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
92348a6092fSMaxime Coquelin }
92448a6092fSMaxime Coquelin 
92548a6092fSMaxime Coquelin /* Unthrottle the remote, the input buffer can now accept data. */
92656f9a76cSErwan Le Ray static void stm32_usart_unthrottle(struct uart_port *port)
92748a6092fSMaxime Coquelin {
928ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
929d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
93048a6092fSMaxime Coquelin 	unsigned long flags;
93148a6092fSMaxime Coquelin 
93248a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
93356f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, stm32_port->cr1_irq);
934d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
93556f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, stm32_port->cr3_irq);
936d0a6a7bcSErwan Le Ray 
937d1ec8a2eSErwan Le Ray 	/*
938d1ec8a2eSErwan Le Ray 	 * Switch back to DMA mode (re-enable DMA request line).
939d1ec8a2eSErwan Le Ray 	 * Hardware flow control is stopped when FIFO is not full any more.
940d1ec8a2eSErwan Le Ray 	 */
941d1ec8a2eSErwan Le Ray 	if (stm32_port->rx_ch)
942d1ec8a2eSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR);
943d1ec8a2eSErwan Le Ray 
944d1ec8a2eSErwan Le Ray 	stm32_port->throttled = false;
94548a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
94648a6092fSMaxime Coquelin }
94748a6092fSMaxime Coquelin 
94848a6092fSMaxime Coquelin /* Receive stop */
94956f9a76cSErwan Le Ray static void stm32_usart_stop_rx(struct uart_port *port)
95048a6092fSMaxime Coquelin {
951ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
952d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
953ada8618fSAlexandre TORGUE 
954e0abc903SErwan Le Ray 	/* Disable DMA request line. */
955e0abc903SErwan Le Ray 	if (stm32_port->rx_ch)
956e0abc903SErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
957e0abc903SErwan Le Ray 
95856f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
959d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
96056f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
96148a6092fSMaxime Coquelin }
96248a6092fSMaxime Coquelin 
96348a6092fSMaxime Coquelin /* Handle breaks - ignored by us */
96456f9a76cSErwan Le Ray static void stm32_usart_break_ctl(struct uart_port *port, int break_state)
96548a6092fSMaxime Coquelin {
96648a6092fSMaxime Coquelin }
96748a6092fSMaxime Coquelin 
9686eeb348cSErwan Le Ray static int stm32_usart_start_rx_dma_cyclic(struct uart_port *port)
9696eeb348cSErwan Le Ray {
9706eeb348cSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
9716eeb348cSErwan Le Ray 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
9726eeb348cSErwan Le Ray 	struct dma_async_tx_descriptor *desc;
9736eeb348cSErwan Le Ray 	int ret;
9746eeb348cSErwan Le Ray 
9756eeb348cSErwan Le Ray 	stm32_port->last_res = RX_BUF_L;
9766eeb348cSErwan Le Ray 	/* Prepare a DMA cyclic transaction */
9776eeb348cSErwan Le Ray 	desc = dmaengine_prep_dma_cyclic(stm32_port->rx_ch,
9786eeb348cSErwan Le Ray 					 stm32_port->rx_dma_buf,
9796eeb348cSErwan Le Ray 					 RX_BUF_L, RX_BUF_P,
9806eeb348cSErwan Le Ray 					 DMA_DEV_TO_MEM,
9816eeb348cSErwan Le Ray 					 DMA_PREP_INTERRUPT);
9826eeb348cSErwan Le Ray 	if (!desc) {
9836eeb348cSErwan Le Ray 		dev_err(port->dev, "rx dma prep cyclic failed\n");
9846eeb348cSErwan Le Ray 		return -ENODEV;
9856eeb348cSErwan Le Ray 	}
9866eeb348cSErwan Le Ray 
9876eeb348cSErwan Le Ray 	desc->callback = stm32_usart_rx_dma_complete;
9886eeb348cSErwan Le Ray 	desc->callback_param = port;
9896eeb348cSErwan Le Ray 
9906eeb348cSErwan Le Ray 	/* Push current DMA transaction in the pending queue */
9916eeb348cSErwan Le Ray 	ret = dma_submit_error(dmaengine_submit(desc));
9926eeb348cSErwan Le Ray 	if (ret) {
9936eeb348cSErwan Le Ray 		dmaengine_terminate_sync(stm32_port->rx_ch);
9946eeb348cSErwan Le Ray 		return ret;
9956eeb348cSErwan Le Ray 	}
9966eeb348cSErwan Le Ray 
9976eeb348cSErwan Le Ray 	/* Issue pending DMA requests */
9986eeb348cSErwan Le Ray 	dma_async_issue_pending(stm32_port->rx_ch);
9996eeb348cSErwan Le Ray 
10006eeb348cSErwan Le Ray 	/*
10016eeb348cSErwan Le Ray 	 * DMA request line not re-enabled at resume when port is throttled.
10026eeb348cSErwan Le Ray 	 * It will be re-enabled by unthrottle ops.
10036eeb348cSErwan Le Ray 	 */
10046eeb348cSErwan Le Ray 	if (!stm32_port->throttled)
10056eeb348cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR);
10066eeb348cSErwan Le Ray 
10076eeb348cSErwan Le Ray 	return 0;
10086eeb348cSErwan Le Ray }
10096eeb348cSErwan Le Ray 
101056f9a76cSErwan Le Ray static int stm32_usart_startup(struct uart_port *port)
101148a6092fSMaxime Coquelin {
1012ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1013d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1014f4518a8aSErwan Le Ray 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
101548a6092fSMaxime Coquelin 	const char *name = to_platform_device(port->dev)->name;
101648a6092fSMaxime Coquelin 	u32 val;
101748a6092fSMaxime Coquelin 	int ret;
101848a6092fSMaxime Coquelin 
101956f9a76cSErwan Le Ray 	ret = request_threaded_irq(port->irq, stm32_usart_interrupt,
102056f9a76cSErwan Le Ray 				   stm32_usart_threaded_interrupt,
1021e359b441SJohan Hovold 				   IRQF_ONESHOT | IRQF_NO_SUSPEND,
1022e359b441SJohan Hovold 				   name, port);
102348a6092fSMaxime Coquelin 	if (ret)
102448a6092fSMaxime Coquelin 		return ret;
102548a6092fSMaxime Coquelin 
10263cd66593SMartin Devera 	if (stm32_port->swap) {
10273cd66593SMartin Devera 		val = readl_relaxed(port->membase + ofs->cr2);
10283cd66593SMartin Devera 		val |= USART_CR2_SWAP;
10293cd66593SMartin Devera 		writel_relaxed(val, port->membase + ofs->cr2);
10303cd66593SMartin Devera 	}
10313cd66593SMartin Devera 
103284872dc4SErwan Le Ray 	/* RX FIFO Flush */
103384872dc4SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
1034315e2d8aSErwan Le Ray 		writel_relaxed(USART_RQR_RXFRQ, port->membase + ofs->rqr);
103548a6092fSMaxime Coquelin 
1036e0abc903SErwan Le Ray 	if (stm32_port->rx_ch) {
10376eeb348cSErwan Le Ray 		ret = stm32_usart_start_rx_dma_cyclic(port);
1038e0abc903SErwan Le Ray 		if (ret) {
10396eeb348cSErwan Le Ray 			free_irq(port->irq, port);
10406eeb348cSErwan Le Ray 			return ret;
1041e0abc903SErwan Le Ray 		}
1042e0abc903SErwan Le Ray 	}
1043d1ec8a2eSErwan Le Ray 
104425a8e761SErwan Le Ray 	/* RX enabling */
1045f4518a8aSErwan Le Ray 	val = stm32_port->cr1_irq | USART_CR1_RE | BIT(cfg->uart_enable_bit);
104656f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, val);
104784872dc4SErwan Le Ray 
104848a6092fSMaxime Coquelin 	return 0;
104948a6092fSMaxime Coquelin }
105048a6092fSMaxime Coquelin 
105156f9a76cSErwan Le Ray static void stm32_usart_shutdown(struct uart_port *port)
105248a6092fSMaxime Coquelin {
1053ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1054d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1055d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
105664c32eabSErwan Le Ray 	u32 val, isr;
105764c32eabSErwan Le Ray 	int ret;
105848a6092fSMaxime Coquelin 
10599a135f16SValentin Caron 	if (stm32_usart_tx_dma_enabled(stm32_port))
106056a23f93SValentin Caron 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
10619a135f16SValentin Caron 
10629a135f16SValentin Caron 	if (stm32_usart_tx_dma_started(stm32_port))
10639a135f16SValentin Caron 		stm32_usart_tx_dma_terminate(stm32_port);
106456a23f93SValentin Caron 
10656cf61b9bSManivannan Sadhasivam 	/* Disable modem control interrupts */
106656f9a76cSErwan Le Ray 	stm32_usart_disable_ms(port);
10676cf61b9bSManivannan Sadhasivam 
10684cc0ed62SErwan Le Ray 	val = USART_CR1_TXEIE | USART_CR1_TE;
10694cc0ed62SErwan Le Ray 	val |= stm32_port->cr1_irq | USART_CR1_RE;
107087f1f809SAlexandre TORGUE 	val |= BIT(cfg->uart_enable_bit);
1071351a762aSGerald Baeza 	if (stm32_port->fifoen)
1072351a762aSGerald Baeza 		val |= USART_CR1_FIFOEN;
107364c32eabSErwan Le Ray 
107464c32eabSErwan Le Ray 	ret = readl_relaxed_poll_timeout(port->membase + ofs->isr,
107564c32eabSErwan Le Ray 					 isr, (isr & USART_SR_TC),
107664c32eabSErwan Le Ray 					 10, 100000);
107764c32eabSErwan Le Ray 
1078c31c3ea0SErwan Le Ray 	/* Send the TC error message only when ISR_TC is not set */
107964c32eabSErwan Le Ray 	if (ret)
1080c31c3ea0SErwan Le Ray 		dev_err(port->dev, "Transmission is not complete\n");
108164c32eabSErwan Le Ray 
1082e0abc903SErwan Le Ray 	/* Disable RX DMA. */
1083e0abc903SErwan Le Ray 	if (stm32_port->rx_ch)
1084e0abc903SErwan Le Ray 		dmaengine_terminate_async(stm32_port->rx_ch);
1085e0abc903SErwan Le Ray 
10869f77d192SErwan Le Ray 	/* flush RX & TX FIFO */
10879f77d192SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
10889f77d192SErwan Le Ray 		writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ,
10899f77d192SErwan Le Ray 			       port->membase + ofs->rqr);
10909f77d192SErwan Le Ray 
109156f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, val);
109248a6092fSMaxime Coquelin 
109348a6092fSMaxime Coquelin 	free_irq(port->irq, port);
109448a6092fSMaxime Coquelin }
109548a6092fSMaxime Coquelin 
109656f9a76cSErwan Le Ray static void stm32_usart_set_termios(struct uart_port *port,
109756f9a76cSErwan Le Ray 				    struct ktermios *termios,
1098bec5b814SIlpo Järvinen 				    const struct ktermios *old)
109948a6092fSMaxime Coquelin {
110048a6092fSMaxime Coquelin 	struct stm32_port *stm32_port = to_stm32_port(port);
1101d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1102d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
11031bcda09dSBich HEMON 	struct serial_rs485 *rs485conf = &port->rs485;
1104c8a9d043SErwan Le Ray 	unsigned int baud, bits;
110548a6092fSMaxime Coquelin 	u32 usartdiv, mantissa, fraction, oversampling;
110648a6092fSMaxime Coquelin 	tcflag_t cflag = termios->c_cflag;
1107f264c6f6SErwan Le Ray 	u32 cr1, cr2, cr3, isr;
110848a6092fSMaxime Coquelin 	unsigned long flags;
1109f264c6f6SErwan Le Ray 	int ret;
111048a6092fSMaxime Coquelin 
111148a6092fSMaxime Coquelin 	if (!stm32_port->hw_flow_control)
111248a6092fSMaxime Coquelin 		cflag &= ~CRTSCTS;
111348a6092fSMaxime Coquelin 
111448a6092fSMaxime Coquelin 	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8);
111548a6092fSMaxime Coquelin 
111648a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
111748a6092fSMaxime Coquelin 
1118f264c6f6SErwan Le Ray 	ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr,
1119f264c6f6SErwan Le Ray 						isr,
1120f264c6f6SErwan Le Ray 						(isr & USART_SR_TC),
1121f264c6f6SErwan Le Ray 						10, 100000);
1122f264c6f6SErwan Le Ray 
1123f264c6f6SErwan Le Ray 	/* Send the TC error message only when ISR_TC is not set. */
1124f264c6f6SErwan Le Ray 	if (ret)
1125f264c6f6SErwan Le Ray 		dev_err(port->dev, "Transmission is not complete\n");
1126f264c6f6SErwan Le Ray 
112748a6092fSMaxime Coquelin 	/* Stop serial port and reset value */
1128ada8618fSAlexandre TORGUE 	writel_relaxed(0, port->membase + ofs->cr1);
112948a6092fSMaxime Coquelin 
113084872dc4SErwan Le Ray 	/* flush RX & TX FIFO */
113184872dc4SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
1132315e2d8aSErwan Le Ray 		writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ,
1133315e2d8aSErwan Le Ray 			       port->membase + ofs->rqr);
11341bcda09dSBich HEMON 
113584872dc4SErwan Le Ray 	cr1 = USART_CR1_TE | USART_CR1_RE;
1136351a762aSGerald Baeza 	if (stm32_port->fifoen)
1137351a762aSGerald Baeza 		cr1 |= USART_CR1_FIFOEN;
11383cd66593SMartin Devera 	cr2 = stm32_port->swap ? USART_CR2_SWAP : 0;
113925a8e761SErwan Le Ray 
114025a8e761SErwan Le Ray 	/* Tx and RX FIFO configuration */
1141d075719eSErwan Le Ray 	cr3 = readl_relaxed(port->membase + ofs->cr3);
114225a8e761SErwan Le Ray 	cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTIE;
114325a8e761SErwan Le Ray 	if (stm32_port->fifoen) {
11442aa1bbb2SFabrice Gasnier 		if (stm32_port->txftcfg >= 0)
11452aa1bbb2SFabrice Gasnier 			cr3 |= stm32_port->txftcfg << USART_CR3_TXFTCFG_SHIFT;
11462aa1bbb2SFabrice Gasnier 		if (stm32_port->rxftcfg >= 0)
11472aa1bbb2SFabrice Gasnier 			cr3 |= stm32_port->rxftcfg << USART_CR3_RXFTCFG_SHIFT;
114825a8e761SErwan Le Ray 	}
114948a6092fSMaxime Coquelin 
115048a6092fSMaxime Coquelin 	if (cflag & CSTOPB)
115148a6092fSMaxime Coquelin 		cr2 |= USART_CR2_STOP_2B;
115248a6092fSMaxime Coquelin 
11533ec2ff37SJiri Slaby 	bits = tty_get_char_size(cflag);
11546c5962f3SErwan Le Ray 	stm32_port->rdr_mask = (BIT(bits) - 1);
1155c8a9d043SErwan Le Ray 
115648a6092fSMaxime Coquelin 	if (cflag & PARENB) {
1157c8a9d043SErwan Le Ray 		bits++;
115848a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PCE;
1159c8a9d043SErwan Le Ray 	}
1160c8a9d043SErwan Le Ray 
1161c8a9d043SErwan Le Ray 	/*
1162c8a9d043SErwan Le Ray 	 * Word length configuration:
1163c8a9d043SErwan Le Ray 	 * CS8 + parity, 9 bits word aka [M1:M0] = 0b01
1164c8a9d043SErwan Le Ray 	 * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10
1165c8a9d043SErwan Le Ray 	 * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00
1166c8a9d043SErwan Le Ray 	 * M0 and M1 already cleared by cr1 initialization.
1167c8a9d043SErwan Le Ray 	 */
11681deeda8dSIlpo Järvinen 	if (bits == 9) {
1169ada8618fSAlexandre TORGUE 		cr1 |= USART_CR1_M0;
11701deeda8dSIlpo Järvinen 	} else if ((bits == 7) && cfg->has_7bits_data) {
1171c8a9d043SErwan Le Ray 		cr1 |= USART_CR1_M1;
11721deeda8dSIlpo Järvinen 	} else if (bits != 8) {
1173c8a9d043SErwan Le Ray 		dev_dbg(port->dev, "Unsupported data bits config: %u bits\n"
1174c8a9d043SErwan Le Ray 			, bits);
11751deeda8dSIlpo Järvinen 		cflag &= ~CSIZE;
11761deeda8dSIlpo Järvinen 		cflag |= CS8;
11771deeda8dSIlpo Järvinen 		termios->c_cflag = cflag;
11781deeda8dSIlpo Järvinen 		bits = 8;
11791deeda8dSIlpo Järvinen 		if (cflag & PARENB) {
11801deeda8dSIlpo Järvinen 			bits++;
11811deeda8dSIlpo Järvinen 			cr1 |= USART_CR1_M0;
11821deeda8dSIlpo Järvinen 		}
11831deeda8dSIlpo Järvinen 	}
118448a6092fSMaxime Coquelin 
11854cc0ed62SErwan Le Ray 	if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch ||
11862aa1bbb2SFabrice Gasnier 				       (stm32_port->fifoen &&
11872aa1bbb2SFabrice Gasnier 					stm32_port->rxftcfg >= 0))) {
11884cc0ed62SErwan Le Ray 		if (cflag & CSTOPB)
11894cc0ed62SErwan Le Ray 			bits = bits + 3; /* 1 start bit + 2 stop bits */
11904cc0ed62SErwan Le Ray 		else
11914cc0ed62SErwan Le Ray 			bits = bits + 2; /* 1 start bit + 1 stop bit */
11924cc0ed62SErwan Le Ray 
11934cc0ed62SErwan Le Ray 		/* RX timeout irq to occur after last stop bit + bits */
11944cc0ed62SErwan Le Ray 		stm32_port->cr1_irq = USART_CR1_RTOIE;
11954cc0ed62SErwan Le Ray 		writel_relaxed(bits, port->membase + ofs->rtor);
11964cc0ed62SErwan Le Ray 		cr2 |= USART_CR2_RTOEN;
119733bb2f6aSErwan Le Ray 		/*
119833bb2f6aSErwan Le Ray 		 * Enable fifo threshold irq in two cases, either when there is no DMA, or when
119933bb2f6aSErwan Le Ray 		 * wake up over usart, from low power until the DMA gets re-enabled by resume.
120033bb2f6aSErwan Le Ray 		 */
1201d0a6a7bcSErwan Le Ray 		stm32_port->cr3_irq =  USART_CR3_RXFTIE;
12024cc0ed62SErwan Le Ray 	}
12034cc0ed62SErwan Le Ray 
1204d0a6a7bcSErwan Le Ray 	cr1 |= stm32_port->cr1_irq;
1205d0a6a7bcSErwan Le Ray 	cr3 |= stm32_port->cr3_irq;
1206d0a6a7bcSErwan Le Ray 
120748a6092fSMaxime Coquelin 	if (cflag & PARODD)
120848a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PS;
120948a6092fSMaxime Coquelin 
121048a6092fSMaxime Coquelin 	port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
121148a6092fSMaxime Coquelin 	if (cflag & CRTSCTS) {
121248a6092fSMaxime Coquelin 		port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
121335abe98fSBich HEMON 		cr3 |= USART_CR3_CTSE | USART_CR3_RTSE;
121448a6092fSMaxime Coquelin 	}
121548a6092fSMaxime Coquelin 
121648a6092fSMaxime Coquelin 	usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud);
121748a6092fSMaxime Coquelin 
121848a6092fSMaxime Coquelin 	/*
121948a6092fSMaxime Coquelin 	 * The USART supports 16 or 8 times oversampling.
122048a6092fSMaxime Coquelin 	 * By default we prefer 16 times oversampling, so that the receiver
122148a6092fSMaxime Coquelin 	 * has a better tolerance to clock deviations.
122248a6092fSMaxime Coquelin 	 * 8 times oversampling is only used to achieve higher speeds.
122348a6092fSMaxime Coquelin 	 */
122448a6092fSMaxime Coquelin 	if (usartdiv < 16) {
122548a6092fSMaxime Coquelin 		oversampling = 8;
12261bcda09dSBich HEMON 		cr1 |= USART_CR1_OVER8;
122756f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_OVER8);
122848a6092fSMaxime Coquelin 	} else {
122948a6092fSMaxime Coquelin 		oversampling = 16;
12301bcda09dSBich HEMON 		cr1 &= ~USART_CR1_OVER8;
123156f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_OVER8);
123248a6092fSMaxime Coquelin 	}
123348a6092fSMaxime Coquelin 
123448a6092fSMaxime Coquelin 	mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT;
123548a6092fSMaxime Coquelin 	fraction = usartdiv % oversampling;
1236ada8618fSAlexandre TORGUE 	writel_relaxed(mantissa | fraction, port->membase + ofs->brr);
123748a6092fSMaxime Coquelin 
123848a6092fSMaxime Coquelin 	uart_update_timeout(port, cflag, baud);
123948a6092fSMaxime Coquelin 
124048a6092fSMaxime Coquelin 	port->read_status_mask = USART_SR_ORE;
124148a6092fSMaxime Coquelin 	if (termios->c_iflag & INPCK)
124248a6092fSMaxime Coquelin 		port->read_status_mask |= USART_SR_PE | USART_SR_FE;
124348a6092fSMaxime Coquelin 	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
12444f01d833SErwan Le Ray 		port->read_status_mask |= USART_SR_FE;
124548a6092fSMaxime Coquelin 
124648a6092fSMaxime Coquelin 	/* Characters to ignore */
124748a6092fSMaxime Coquelin 	port->ignore_status_mask = 0;
124848a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNPAR)
124948a6092fSMaxime Coquelin 		port->ignore_status_mask = USART_SR_PE | USART_SR_FE;
125048a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNBRK) {
12514f01d833SErwan Le Ray 		port->ignore_status_mask |= USART_SR_FE;
125248a6092fSMaxime Coquelin 		/*
125348a6092fSMaxime Coquelin 		 * If we're ignoring parity and break indicators,
125448a6092fSMaxime Coquelin 		 * ignore overruns too (for real raw support).
125548a6092fSMaxime Coquelin 		 */
125648a6092fSMaxime Coquelin 		if (termios->c_iflag & IGNPAR)
125748a6092fSMaxime Coquelin 			port->ignore_status_mask |= USART_SR_ORE;
125848a6092fSMaxime Coquelin 	}
125948a6092fSMaxime Coquelin 
126048a6092fSMaxime Coquelin 	/* Ignore all characters if CREAD is not set */
126148a6092fSMaxime Coquelin 	if ((termios->c_cflag & CREAD) == 0)
126248a6092fSMaxime Coquelin 		port->ignore_status_mask |= USART_SR_DUMMY_RX;
126348a6092fSMaxime Coquelin 
126433bb2f6aSErwan Le Ray 	if (stm32_port->rx_ch) {
126533bb2f6aSErwan Le Ray 		/*
126633bb2f6aSErwan Le Ray 		 * Setup DMA to collect only valid data and enable error irqs.
126733bb2f6aSErwan Le Ray 		 * This also enables break reception when using DMA.
126833bb2f6aSErwan Le Ray 		 */
126933bb2f6aSErwan Le Ray 		cr1 |= USART_CR1_PEIE;
127033bb2f6aSErwan Le Ray 		cr3 |= USART_CR3_EIE;
127134891872SAlexandre TORGUE 		cr3 |= USART_CR3_DMAR;
127233bb2f6aSErwan Le Ray 		cr3 |= USART_CR3_DDRE;
127333bb2f6aSErwan Le Ray 	}
127434891872SAlexandre TORGUE 
12751bcda09dSBich HEMON 	if (rs485conf->flags & SER_RS485_ENABLED) {
127656f9a76cSErwan Le Ray 		stm32_usart_config_reg_rs485(&cr1, &cr3,
12771bcda09dSBich HEMON 					     rs485conf->delay_rts_before_send,
127856f9a76cSErwan Le Ray 					     rs485conf->delay_rts_after_send,
127956f9a76cSErwan Le Ray 					     baud);
12801bcda09dSBich HEMON 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
12811bcda09dSBich HEMON 			cr3 &= ~USART_CR3_DEP;
12821bcda09dSBich HEMON 			rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
12831bcda09dSBich HEMON 		} else {
12841bcda09dSBich HEMON 			cr3 |= USART_CR3_DEP;
12851bcda09dSBich HEMON 			rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
12861bcda09dSBich HEMON 		}
12871bcda09dSBich HEMON 
12881bcda09dSBich HEMON 	} else {
12891bcda09dSBich HEMON 		cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP);
12901bcda09dSBich HEMON 		cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
12911bcda09dSBich HEMON 	}
12921bcda09dSBich HEMON 
129312761869SErwan Le Ray 	/* Configure wake up from low power on start bit detection */
12943d530017SAlexandre Torgue 	if (stm32_port->wakeup_src) {
129512761869SErwan Le Ray 		cr3 &= ~USART_CR3_WUS_MASK;
129612761869SErwan Le Ray 		cr3 |= USART_CR3_WUS_START_BIT;
129712761869SErwan Le Ray 	}
129812761869SErwan Le Ray 
1299ada8618fSAlexandre TORGUE 	writel_relaxed(cr3, port->membase + ofs->cr3);
1300ada8618fSAlexandre TORGUE 	writel_relaxed(cr2, port->membase + ofs->cr2);
1301ada8618fSAlexandre TORGUE 	writel_relaxed(cr1, port->membase + ofs->cr1);
130248a6092fSMaxime Coquelin 
130356f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
130448a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
1305436c9793SErwan Le Ray 
1306436c9793SErwan Le Ray 	/* Handle modem control interrupts */
1307436c9793SErwan Le Ray 	if (UART_ENABLE_MS(port, termios->c_cflag))
1308436c9793SErwan Le Ray 		stm32_usart_enable_ms(port);
1309436c9793SErwan Le Ray 	else
1310436c9793SErwan Le Ray 		stm32_usart_disable_ms(port);
131148a6092fSMaxime Coquelin }
131248a6092fSMaxime Coquelin 
131356f9a76cSErwan Le Ray static const char *stm32_usart_type(struct uart_port *port)
131448a6092fSMaxime Coquelin {
131548a6092fSMaxime Coquelin 	return (port->type == PORT_STM32) ? DRIVER_NAME : NULL;
131648a6092fSMaxime Coquelin }
131748a6092fSMaxime Coquelin 
131856f9a76cSErwan Le Ray static void stm32_usart_release_port(struct uart_port *port)
131948a6092fSMaxime Coquelin {
132048a6092fSMaxime Coquelin }
132148a6092fSMaxime Coquelin 
132256f9a76cSErwan Le Ray static int stm32_usart_request_port(struct uart_port *port)
132348a6092fSMaxime Coquelin {
132448a6092fSMaxime Coquelin 	return 0;
132548a6092fSMaxime Coquelin }
132648a6092fSMaxime Coquelin 
132756f9a76cSErwan Le Ray static void stm32_usart_config_port(struct uart_port *port, int flags)
132848a6092fSMaxime Coquelin {
132948a6092fSMaxime Coquelin 	if (flags & UART_CONFIG_TYPE)
133048a6092fSMaxime Coquelin 		port->type = PORT_STM32;
133148a6092fSMaxime Coquelin }
133248a6092fSMaxime Coquelin 
133348a6092fSMaxime Coquelin static int
133456f9a76cSErwan Le Ray stm32_usart_verify_port(struct uart_port *port, struct serial_struct *ser)
133548a6092fSMaxime Coquelin {
133648a6092fSMaxime Coquelin 	/* No user changeable parameters */
133748a6092fSMaxime Coquelin 	return -EINVAL;
133848a6092fSMaxime Coquelin }
133948a6092fSMaxime Coquelin 
134056f9a76cSErwan Le Ray static void stm32_usart_pm(struct uart_port *port, unsigned int state,
134148a6092fSMaxime Coquelin 			   unsigned int oldstate)
134248a6092fSMaxime Coquelin {
134348a6092fSMaxime Coquelin 	struct stm32_port *stm32port = container_of(port,
134448a6092fSMaxime Coquelin 			struct stm32_port, port);
1345d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
1346d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32port->info->cfg;
134718ee37e1SJohan Hovold 	unsigned long flags;
134848a6092fSMaxime Coquelin 
134948a6092fSMaxime Coquelin 	switch (state) {
135048a6092fSMaxime Coquelin 	case UART_PM_STATE_ON:
1351fb6dcef6SErwan Le Ray 		pm_runtime_get_sync(port->dev);
135248a6092fSMaxime Coquelin 		break;
135348a6092fSMaxime Coquelin 	case UART_PM_STATE_OFF:
135448a6092fSMaxime Coquelin 		spin_lock_irqsave(&port->lock, flags);
135556f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
135648a6092fSMaxime Coquelin 		spin_unlock_irqrestore(&port->lock, flags);
1357fb6dcef6SErwan Le Ray 		pm_runtime_put_sync(port->dev);
135848a6092fSMaxime Coquelin 		break;
135948a6092fSMaxime Coquelin 	}
136048a6092fSMaxime Coquelin }
136148a6092fSMaxime Coquelin 
13621f507b3aSValentin Caron #if defined(CONFIG_CONSOLE_POLL)
13631f507b3aSValentin Caron 
13641f507b3aSValentin Caron  /* Callbacks for characters polling in debug context (i.e. KGDB). */
13651f507b3aSValentin Caron static int stm32_usart_poll_init(struct uart_port *port)
13661f507b3aSValentin Caron {
13671f507b3aSValentin Caron 	struct stm32_port *stm32_port = to_stm32_port(port);
13681f507b3aSValentin Caron 
13691f507b3aSValentin Caron 	return clk_prepare_enable(stm32_port->clk);
13701f507b3aSValentin Caron }
13711f507b3aSValentin Caron 
13721f507b3aSValentin Caron static int stm32_usart_poll_get_char(struct uart_port *port)
13731f507b3aSValentin Caron {
13741f507b3aSValentin Caron 	struct stm32_port *stm32_port = to_stm32_port(port);
13751f507b3aSValentin Caron 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
13761f507b3aSValentin Caron 
13771f507b3aSValentin Caron 	if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_RXNE))
13781f507b3aSValentin Caron 		return NO_POLL_CHAR;
13791f507b3aSValentin Caron 
13801f507b3aSValentin Caron 	return readl_relaxed(port->membase + ofs->rdr) & stm32_port->rdr_mask;
13811f507b3aSValentin Caron }
13821f507b3aSValentin Caron 
13831f507b3aSValentin Caron static void stm32_usart_poll_put_char(struct uart_port *port, unsigned char ch)
13841f507b3aSValentin Caron {
13851f507b3aSValentin Caron 	stm32_usart_console_putchar(port, ch);
13861f507b3aSValentin Caron }
13871f507b3aSValentin Caron #endif /* CONFIG_CONSOLE_POLL */
13881f507b3aSValentin Caron 
138948a6092fSMaxime Coquelin static const struct uart_ops stm32_uart_ops = {
139056f9a76cSErwan Le Ray 	.tx_empty	= stm32_usart_tx_empty,
139156f9a76cSErwan Le Ray 	.set_mctrl	= stm32_usart_set_mctrl,
139256f9a76cSErwan Le Ray 	.get_mctrl	= stm32_usart_get_mctrl,
139356f9a76cSErwan Le Ray 	.stop_tx	= stm32_usart_stop_tx,
139456f9a76cSErwan Le Ray 	.start_tx	= stm32_usart_start_tx,
139556f9a76cSErwan Le Ray 	.throttle	= stm32_usart_throttle,
139656f9a76cSErwan Le Ray 	.unthrottle	= stm32_usart_unthrottle,
139756f9a76cSErwan Le Ray 	.stop_rx	= stm32_usart_stop_rx,
139856f9a76cSErwan Le Ray 	.enable_ms	= stm32_usart_enable_ms,
139956f9a76cSErwan Le Ray 	.break_ctl	= stm32_usart_break_ctl,
140056f9a76cSErwan Le Ray 	.startup	= stm32_usart_startup,
140156f9a76cSErwan Le Ray 	.shutdown	= stm32_usart_shutdown,
14023d82be8bSErwan Le Ray 	.flush_buffer	= stm32_usart_flush_buffer,
140356f9a76cSErwan Le Ray 	.set_termios	= stm32_usart_set_termios,
140456f9a76cSErwan Le Ray 	.pm		= stm32_usart_pm,
140556f9a76cSErwan Le Ray 	.type		= stm32_usart_type,
140656f9a76cSErwan Le Ray 	.release_port	= stm32_usart_release_port,
140756f9a76cSErwan Le Ray 	.request_port	= stm32_usart_request_port,
140856f9a76cSErwan Le Ray 	.config_port	= stm32_usart_config_port,
140956f9a76cSErwan Le Ray 	.verify_port	= stm32_usart_verify_port,
14101f507b3aSValentin Caron #if defined(CONFIG_CONSOLE_POLL)
14111f507b3aSValentin Caron 	.poll_init      = stm32_usart_poll_init,
14121f507b3aSValentin Caron 	.poll_get_char	= stm32_usart_poll_get_char,
14131f507b3aSValentin Caron 	.poll_put_char	= stm32_usart_poll_put_char,
14141f507b3aSValentin Caron #endif /* CONFIG_CONSOLE_POLL */
141548a6092fSMaxime Coquelin };
141648a6092fSMaxime Coquelin 
14172aa1bbb2SFabrice Gasnier /*
14182aa1bbb2SFabrice Gasnier  * STM32H7 RX & TX FIFO threshold configuration (CR3 RXFTCFG / TXFTCFG)
14192aa1bbb2SFabrice Gasnier  * Note: 1 isn't a valid value in RXFTCFG / TXFTCFG. In this case,
14202aa1bbb2SFabrice Gasnier  * RXNEIE / TXEIE can be used instead of threshold irqs: RXFTIE / TXFTIE.
14212aa1bbb2SFabrice Gasnier  * So, RXFTCFG / TXFTCFG bitfields values are encoded as array index + 1.
14222aa1bbb2SFabrice Gasnier  */
14232aa1bbb2SFabrice Gasnier static const u32 stm32h7_usart_fifo_thresh_cfg[] = { 1, 2, 4, 8, 12, 14, 16 };
14242aa1bbb2SFabrice Gasnier 
14252aa1bbb2SFabrice Gasnier static void stm32_usart_get_ftcfg(struct platform_device *pdev, const char *p,
14262aa1bbb2SFabrice Gasnier 				  int *ftcfg)
14272aa1bbb2SFabrice Gasnier {
14282aa1bbb2SFabrice Gasnier 	u32 bytes, i;
14292aa1bbb2SFabrice Gasnier 
14302aa1bbb2SFabrice Gasnier 	/* DT option to get RX & TX FIFO threshold (default to 8 bytes) */
14312aa1bbb2SFabrice Gasnier 	if (of_property_read_u32(pdev->dev.of_node, p, &bytes))
14322aa1bbb2SFabrice Gasnier 		bytes = 8;
14332aa1bbb2SFabrice Gasnier 
14342aa1bbb2SFabrice Gasnier 	for (i = 0; i < ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg); i++)
14352aa1bbb2SFabrice Gasnier 		if (stm32h7_usart_fifo_thresh_cfg[i] >= bytes)
14362aa1bbb2SFabrice Gasnier 			break;
14372aa1bbb2SFabrice Gasnier 	if (i >= ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg))
14382aa1bbb2SFabrice Gasnier 		i = ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg) - 1;
14392aa1bbb2SFabrice Gasnier 
14402aa1bbb2SFabrice Gasnier 	dev_dbg(&pdev->dev, "%s set to %d bytes\n", p,
14412aa1bbb2SFabrice Gasnier 		stm32h7_usart_fifo_thresh_cfg[i]);
14422aa1bbb2SFabrice Gasnier 
14432aa1bbb2SFabrice Gasnier 	/* Provide FIFO threshold ftcfg (1 is invalid: threshold irq unused) */
14442aa1bbb2SFabrice Gasnier 	if (i)
14452aa1bbb2SFabrice Gasnier 		*ftcfg = i - 1;
14462aa1bbb2SFabrice Gasnier 	else
14472aa1bbb2SFabrice Gasnier 		*ftcfg = -EINVAL;
14482aa1bbb2SFabrice Gasnier }
14492aa1bbb2SFabrice Gasnier 
145097f3a085SErwan Le Ray static void stm32_usart_deinit_port(struct stm32_port *stm32port)
145197f3a085SErwan Le Ray {
145297f3a085SErwan Le Ray 	clk_disable_unprepare(stm32port->clk);
145397f3a085SErwan Le Ray }
145497f3a085SErwan Le Ray 
1455aeae8f22SIlpo Järvinen static const struct serial_rs485 stm32_rs485_supported = {
1456aeae8f22SIlpo Järvinen 	.flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND | SER_RS485_RTS_AFTER_SEND |
1457aeae8f22SIlpo Järvinen 		 SER_RS485_RX_DURING_TX,
1458aeae8f22SIlpo Järvinen 	.delay_rts_before_send = 1,
1459aeae8f22SIlpo Järvinen 	.delay_rts_after_send = 1,
1460aeae8f22SIlpo Järvinen };
1461aeae8f22SIlpo Järvinen 
146256f9a76cSErwan Le Ray static int stm32_usart_init_port(struct stm32_port *stm32port,
146348a6092fSMaxime Coquelin 				 struct platform_device *pdev)
146448a6092fSMaxime Coquelin {
146548a6092fSMaxime Coquelin 	struct uart_port *port = &stm32port->port;
146648a6092fSMaxime Coquelin 	struct resource *res;
1467e0f2a902SErwan Le Ray 	int ret, irq;
146848a6092fSMaxime Coquelin 
1469e0f2a902SErwan Le Ray 	irq = platform_get_irq(pdev, 0);
1470217b04c6STang Bin 	if (irq < 0)
1471217b04c6STang Bin 		return irq;
147292fc0023SErwan Le Ray 
147348a6092fSMaxime Coquelin 	port->iotype	= UPIO_MEM;
147448a6092fSMaxime Coquelin 	port->flags	= UPF_BOOT_AUTOCONF;
147548a6092fSMaxime Coquelin 	port->ops	= &stm32_uart_ops;
147648a6092fSMaxime Coquelin 	port->dev	= &pdev->dev;
1477d075719eSErwan Le Ray 	port->fifosize	= stm32port->info->cfg.fifosize;
14789feedaa7SDmitry Safonov 	port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE);
1479e0f2a902SErwan Le Ray 	port->irq = irq;
148056f9a76cSErwan Le Ray 	port->rs485_config = stm32_usart_config_rs485;
14810139da50SIlpo Järvinen 	port->rs485_supported = stm32_rs485_supported;
14827d8f6861SBich HEMON 
148356f9a76cSErwan Le Ray 	ret = stm32_usart_init_rs485(port, pdev);
1484c150c0f3SLukas Wunner 	if (ret)
1485c150c0f3SLukas Wunner 		return ret;
14867d8f6861SBich HEMON 
14873d530017SAlexandre Torgue 	stm32port->wakeup_src = stm32port->info->cfg.has_wakeup &&
14883d530017SAlexandre Torgue 		of_property_read_bool(pdev->dev.of_node, "wakeup-source");
14892c58e560SErwan Le Ray 
14903cd66593SMartin Devera 	stm32port->swap = stm32port->info->cfg.has_swap &&
14913cd66593SMartin Devera 		of_property_read_bool(pdev->dev.of_node, "rx-tx-swap");
14923cd66593SMartin Devera 
1493351a762aSGerald Baeza 	stm32port->fifoen = stm32port->info->cfg.has_fifo;
14942aa1bbb2SFabrice Gasnier 	if (stm32port->fifoen) {
14952aa1bbb2SFabrice Gasnier 		stm32_usart_get_ftcfg(pdev, "rx-threshold",
14962aa1bbb2SFabrice Gasnier 				      &stm32port->rxftcfg);
14972aa1bbb2SFabrice Gasnier 		stm32_usart_get_ftcfg(pdev, "tx-threshold",
14982aa1bbb2SFabrice Gasnier 				      &stm32port->txftcfg);
14992aa1bbb2SFabrice Gasnier 	}
150048a6092fSMaxime Coquelin 
15013d881e32STang Bin 	port->membase = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
150248a6092fSMaxime Coquelin 	if (IS_ERR(port->membase))
150348a6092fSMaxime Coquelin 		return PTR_ERR(port->membase);
150448a6092fSMaxime Coquelin 	port->mapbase = res->start;
150548a6092fSMaxime Coquelin 
150648a6092fSMaxime Coquelin 	spin_lock_init(&port->lock);
150748a6092fSMaxime Coquelin 
150848a6092fSMaxime Coquelin 	stm32port->clk = devm_clk_get(&pdev->dev, NULL);
150948a6092fSMaxime Coquelin 	if (IS_ERR(stm32port->clk))
151048a6092fSMaxime Coquelin 		return PTR_ERR(stm32port->clk);
151148a6092fSMaxime Coquelin 
151248a6092fSMaxime Coquelin 	/* Ensure that clk rate is correct by enabling the clk */
151348a6092fSMaxime Coquelin 	ret = clk_prepare_enable(stm32port->clk);
151448a6092fSMaxime Coquelin 	if (ret)
151548a6092fSMaxime Coquelin 		return ret;
151648a6092fSMaxime Coquelin 
151748a6092fSMaxime Coquelin 	stm32port->port.uartclk = clk_get_rate(stm32port->clk);
1518ada80043SFabrice Gasnier 	if (!stm32port->port.uartclk) {
151948a6092fSMaxime Coquelin 		ret = -EINVAL;
15206cf61b9bSManivannan Sadhasivam 		goto err_clk;
1521ada80043SFabrice Gasnier 	}
152248a6092fSMaxime Coquelin 
15236cf61b9bSManivannan Sadhasivam 	stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0);
15246cf61b9bSManivannan Sadhasivam 	if (IS_ERR(stm32port->gpios)) {
15256cf61b9bSManivannan Sadhasivam 		ret = PTR_ERR(stm32port->gpios);
15266cf61b9bSManivannan Sadhasivam 		goto err_clk;
15276cf61b9bSManivannan Sadhasivam 	}
15286cf61b9bSManivannan Sadhasivam 
15299359369aSErwan Le Ray 	/*
15309359369aSErwan Le Ray 	 * Both CTS/RTS gpios and "st,hw-flow-ctrl" (deprecated) or "uart-has-rtscts"
15319359369aSErwan Le Ray 	 * properties should not be specified.
15329359369aSErwan Le Ray 	 */
15336cf61b9bSManivannan Sadhasivam 	if (stm32port->hw_flow_control) {
15346cf61b9bSManivannan Sadhasivam 		if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) ||
15356cf61b9bSManivannan Sadhasivam 		    mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) {
15366cf61b9bSManivannan Sadhasivam 			dev_err(&pdev->dev, "Conflicting RTS/CTS config\n");
15376cf61b9bSManivannan Sadhasivam 			ret = -EINVAL;
15386cf61b9bSManivannan Sadhasivam 			goto err_clk;
15396cf61b9bSManivannan Sadhasivam 		}
15406cf61b9bSManivannan Sadhasivam 	}
15416cf61b9bSManivannan Sadhasivam 
15426cf61b9bSManivannan Sadhasivam 	return ret;
15436cf61b9bSManivannan Sadhasivam 
15446cf61b9bSManivannan Sadhasivam err_clk:
15456cf61b9bSManivannan Sadhasivam 	clk_disable_unprepare(stm32port->clk);
15466cf61b9bSManivannan Sadhasivam 
154748a6092fSMaxime Coquelin 	return ret;
154848a6092fSMaxime Coquelin }
154948a6092fSMaxime Coquelin 
155056f9a76cSErwan Le Ray static struct stm32_port *stm32_usart_of_get_port(struct platform_device *pdev)
155148a6092fSMaxime Coquelin {
155248a6092fSMaxime Coquelin 	struct device_node *np = pdev->dev.of_node;
155348a6092fSMaxime Coquelin 	int id;
155448a6092fSMaxime Coquelin 
155548a6092fSMaxime Coquelin 	if (!np)
155648a6092fSMaxime Coquelin 		return NULL;
155748a6092fSMaxime Coquelin 
155848a6092fSMaxime Coquelin 	id = of_alias_get_id(np, "serial");
1559e5707915SGerald Baeza 	if (id < 0) {
1560e5707915SGerald Baeza 		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id);
1561e5707915SGerald Baeza 		return NULL;
1562e5707915SGerald Baeza 	}
156348a6092fSMaxime Coquelin 
156448a6092fSMaxime Coquelin 	if (WARN_ON(id >= STM32_MAX_PORTS))
156548a6092fSMaxime Coquelin 		return NULL;
156648a6092fSMaxime Coquelin 
15676fd9fffbSErwan Le Ray 	stm32_ports[id].hw_flow_control =
15686fd9fffbSErwan Le Ray 		of_property_read_bool (np, "st,hw-flow-ctrl") /*deprecated*/ ||
15696fd9fffbSErwan Le Ray 		of_property_read_bool (np, "uart-has-rtscts");
157048a6092fSMaxime Coquelin 	stm32_ports[id].port.line = id;
15714cc0ed62SErwan Le Ray 	stm32_ports[id].cr1_irq = USART_CR1_RXNEIE;
1572d0a6a7bcSErwan Le Ray 	stm32_ports[id].cr3_irq = 0;
1573e5707915SGerald Baeza 	stm32_ports[id].last_res = RX_BUF_L;
157448a6092fSMaxime Coquelin 	return &stm32_ports[id];
157548a6092fSMaxime Coquelin }
157648a6092fSMaxime Coquelin 
157748a6092fSMaxime Coquelin #ifdef CONFIG_OF
157848a6092fSMaxime Coquelin static const struct of_device_id stm32_match[] = {
1579ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32-uart", .data = &stm32f4_info},
1580ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32f7-uart", .data = &stm32f7_info},
1581270e5a74SFabrice Gasnier 	{ .compatible = "st,stm32h7-uart", .data = &stm32h7_info},
158248a6092fSMaxime Coquelin 	{},
158348a6092fSMaxime Coquelin };
158448a6092fSMaxime Coquelin 
158548a6092fSMaxime Coquelin MODULE_DEVICE_TABLE(of, stm32_match);
158648a6092fSMaxime Coquelin #endif
158748a6092fSMaxime Coquelin 
1588a7770a4bSErwan Le Ray static void stm32_usart_of_dma_rx_remove(struct stm32_port *stm32port,
1589a7770a4bSErwan Le Ray 					 struct platform_device *pdev)
1590a7770a4bSErwan Le Ray {
1591a7770a4bSErwan Le Ray 	if (stm32port->rx_buf)
1592a7770a4bSErwan Le Ray 		dma_free_coherent(&pdev->dev, RX_BUF_L, stm32port->rx_buf,
1593a7770a4bSErwan Le Ray 				  stm32port->rx_dma_buf);
1594a7770a4bSErwan Le Ray }
1595a7770a4bSErwan Le Ray 
159656f9a76cSErwan Le Ray static int stm32_usart_of_dma_rx_probe(struct stm32_port *stm32port,
159734891872SAlexandre TORGUE 				       struct platform_device *pdev)
159834891872SAlexandre TORGUE {
1599d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
160034891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
160134891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
160234891872SAlexandre TORGUE 	struct dma_slave_config config;
160334891872SAlexandre TORGUE 	int ret;
160434891872SAlexandre TORGUE 
1605e359b441SJohan Hovold 	/*
1606e359b441SJohan Hovold 	 * Using DMA and threaded handler for the console could lead to
1607e359b441SJohan Hovold 	 * deadlocks.
1608e359b441SJohan Hovold 	 */
1609e359b441SJohan Hovold 	if (uart_console(port))
1610e359b441SJohan Hovold 		return -ENODEV;
1611e359b441SJohan Hovold 
161259bd4eedSTang Bin 	stm32port->rx_buf = dma_alloc_coherent(dev, RX_BUF_L,
161334891872SAlexandre TORGUE 					       &stm32port->rx_dma_buf,
161434891872SAlexandre TORGUE 					       GFP_KERNEL);
1615a7770a4bSErwan Le Ray 	if (!stm32port->rx_buf)
1616a7770a4bSErwan Le Ray 		return -ENOMEM;
161734891872SAlexandre TORGUE 
161834891872SAlexandre TORGUE 	/* Configure DMA channel */
161934891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
16208e5481d9SArnd Bergmann 	config.src_addr = port->mapbase + ofs->rdr;
162134891872SAlexandre TORGUE 	config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
162234891872SAlexandre TORGUE 
162334891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->rx_ch, &config);
162434891872SAlexandre TORGUE 	if (ret < 0) {
162534891872SAlexandre TORGUE 		dev_err(dev, "rx dma channel config failed\n");
1626a7770a4bSErwan Le Ray 		stm32_usart_of_dma_rx_remove(stm32port, pdev);
1627a7770a4bSErwan Le Ray 		return ret;
162834891872SAlexandre TORGUE 	}
162934891872SAlexandre TORGUE 
163034891872SAlexandre TORGUE 	return 0;
1631a7770a4bSErwan Le Ray }
163234891872SAlexandre TORGUE 
1633a7770a4bSErwan Le Ray static void stm32_usart_of_dma_tx_remove(struct stm32_port *stm32port,
1634a7770a4bSErwan Le Ray 					 struct platform_device *pdev)
1635a7770a4bSErwan Le Ray {
1636a7770a4bSErwan Le Ray 	if (stm32port->tx_buf)
1637a7770a4bSErwan Le Ray 		dma_free_coherent(&pdev->dev, TX_BUF_L, stm32port->tx_buf,
1638a7770a4bSErwan Le Ray 				  stm32port->tx_dma_buf);
163934891872SAlexandre TORGUE }
164034891872SAlexandre TORGUE 
164156f9a76cSErwan Le Ray static int stm32_usart_of_dma_tx_probe(struct stm32_port *stm32port,
164234891872SAlexandre TORGUE 				       struct platform_device *pdev)
164334891872SAlexandre TORGUE {
1644d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
164534891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
164634891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
164734891872SAlexandre TORGUE 	struct dma_slave_config config;
164834891872SAlexandre TORGUE 	int ret;
164934891872SAlexandre TORGUE 
165059bd4eedSTang Bin 	stm32port->tx_buf = dma_alloc_coherent(dev, TX_BUF_L,
165134891872SAlexandre TORGUE 					       &stm32port->tx_dma_buf,
165234891872SAlexandre TORGUE 					       GFP_KERNEL);
1653a7770a4bSErwan Le Ray 	if (!stm32port->tx_buf)
1654a7770a4bSErwan Le Ray 		return -ENOMEM;
165534891872SAlexandre TORGUE 
165634891872SAlexandre TORGUE 	/* Configure DMA channel */
165734891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
16588e5481d9SArnd Bergmann 	config.dst_addr = port->mapbase + ofs->tdr;
165934891872SAlexandre TORGUE 	config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
166034891872SAlexandre TORGUE 
166134891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->tx_ch, &config);
166234891872SAlexandre TORGUE 	if (ret < 0) {
166334891872SAlexandre TORGUE 		dev_err(dev, "tx dma channel config failed\n");
1664a7770a4bSErwan Le Ray 		stm32_usart_of_dma_tx_remove(stm32port, pdev);
1665a7770a4bSErwan Le Ray 		return ret;
166634891872SAlexandre TORGUE 	}
166734891872SAlexandre TORGUE 
166834891872SAlexandre TORGUE 	return 0;
166934891872SAlexandre TORGUE }
167034891872SAlexandre TORGUE 
167156f9a76cSErwan Le Ray static int stm32_usart_serial_probe(struct platform_device *pdev)
167248a6092fSMaxime Coquelin {
167348a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
1674ada8618fSAlexandre TORGUE 	int ret;
167548a6092fSMaxime Coquelin 
167656f9a76cSErwan Le Ray 	stm32port = stm32_usart_of_get_port(pdev);
167748a6092fSMaxime Coquelin 	if (!stm32port)
167848a6092fSMaxime Coquelin 		return -ENODEV;
167948a6092fSMaxime Coquelin 
1680d825f0beSStephen Boyd 	stm32port->info = of_device_get_match_data(&pdev->dev);
1681d825f0beSStephen Boyd 	if (!stm32port->info)
1682ada8618fSAlexandre TORGUE 		return -EINVAL;
1683ada8618fSAlexandre TORGUE 
168456f9a76cSErwan Le Ray 	ret = stm32_usart_init_port(stm32port, pdev);
168548a6092fSMaxime Coquelin 	if (ret)
168648a6092fSMaxime Coquelin 		return ret;
168748a6092fSMaxime Coquelin 
16883d530017SAlexandre Torgue 	if (stm32port->wakeup_src) {
16893d530017SAlexandre Torgue 		device_set_wakeup_capable(&pdev->dev, true);
16903d530017SAlexandre Torgue 		ret = dev_pm_set_wake_irq(&pdev->dev, stm32port->port.irq);
16915297f274SErwan Le Ray 		if (ret)
1692a7770a4bSErwan Le Ray 			goto err_deinit_port;
1693270e5a74SFabrice Gasnier 	}
1694270e5a74SFabrice Gasnier 
1695a7770a4bSErwan Le Ray 	stm32port->rx_ch = dma_request_chan(&pdev->dev, "rx");
1696a7770a4bSErwan Le Ray 	if (PTR_ERR(stm32port->rx_ch) == -EPROBE_DEFER) {
1697a7770a4bSErwan Le Ray 		ret = -EPROBE_DEFER;
1698a7770a4bSErwan Le Ray 		goto err_wakeirq;
1699a7770a4bSErwan Le Ray 	}
1700a7770a4bSErwan Le Ray 	/* Fall back in interrupt mode for any non-deferral error */
1701a7770a4bSErwan Le Ray 	if (IS_ERR(stm32port->rx_ch))
1702a7770a4bSErwan Le Ray 		stm32port->rx_ch = NULL;
170334891872SAlexandre TORGUE 
1704a7770a4bSErwan Le Ray 	stm32port->tx_ch = dma_request_chan(&pdev->dev, "tx");
1705a7770a4bSErwan Le Ray 	if (PTR_ERR(stm32port->tx_ch) == -EPROBE_DEFER) {
1706a7770a4bSErwan Le Ray 		ret = -EPROBE_DEFER;
1707a7770a4bSErwan Le Ray 		goto err_dma_rx;
1708a7770a4bSErwan Le Ray 	}
1709a7770a4bSErwan Le Ray 	/* Fall back in interrupt mode for any non-deferral error */
1710a7770a4bSErwan Le Ray 	if (IS_ERR(stm32port->tx_ch))
1711a7770a4bSErwan Le Ray 		stm32port->tx_ch = NULL;
1712a7770a4bSErwan Le Ray 
1713a7770a4bSErwan Le Ray 	if (stm32port->rx_ch && stm32_usart_of_dma_rx_probe(stm32port, pdev)) {
1714a7770a4bSErwan Le Ray 		/* Fall back in interrupt mode */
1715a7770a4bSErwan Le Ray 		dma_release_channel(stm32port->rx_ch);
1716a7770a4bSErwan Le Ray 		stm32port->rx_ch = NULL;
1717a7770a4bSErwan Le Ray 	}
1718a7770a4bSErwan Le Ray 
1719a7770a4bSErwan Le Ray 	if (stm32port->tx_ch && stm32_usart_of_dma_tx_probe(stm32port, pdev)) {
1720a7770a4bSErwan Le Ray 		/* Fall back in interrupt mode */
1721a7770a4bSErwan Le Ray 		dma_release_channel(stm32port->tx_ch);
1722a7770a4bSErwan Le Ray 		stm32port->tx_ch = NULL;
1723a7770a4bSErwan Le Ray 	}
1724a7770a4bSErwan Le Ray 
1725a7770a4bSErwan Le Ray 	if (!stm32port->rx_ch)
1726a7770a4bSErwan Le Ray 		dev_info(&pdev->dev, "interrupt mode for rx (no dma)\n");
1727a7770a4bSErwan Le Ray 	if (!stm32port->tx_ch)
1728a7770a4bSErwan Le Ray 		dev_info(&pdev->dev, "interrupt mode for tx (no dma)\n");
172934891872SAlexandre TORGUE 
173048a6092fSMaxime Coquelin 	platform_set_drvdata(pdev, &stm32port->port);
173148a6092fSMaxime Coquelin 
1732fb6dcef6SErwan Le Ray 	pm_runtime_get_noresume(&pdev->dev);
1733fb6dcef6SErwan Le Ray 	pm_runtime_set_active(&pdev->dev);
1734fb6dcef6SErwan Le Ray 	pm_runtime_enable(&pdev->dev);
173587fd0741SErwan Le Ray 
173687fd0741SErwan Le Ray 	ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port);
173787fd0741SErwan Le Ray 	if (ret)
173887fd0741SErwan Le Ray 		goto err_port;
173987fd0741SErwan Le Ray 
1740fb6dcef6SErwan Le Ray 	pm_runtime_put_sync(&pdev->dev);
1741fb6dcef6SErwan Le Ray 
174248a6092fSMaxime Coquelin 	return 0;
1743ada80043SFabrice Gasnier 
174487fd0741SErwan Le Ray err_port:
174587fd0741SErwan Le Ray 	pm_runtime_disable(&pdev->dev);
174687fd0741SErwan Le Ray 	pm_runtime_set_suspended(&pdev->dev);
174787fd0741SErwan Le Ray 	pm_runtime_put_noidle(&pdev->dev);
174887fd0741SErwan Le Ray 
174987fd0741SErwan Le Ray 	if (stm32port->tx_ch) {
1750a7770a4bSErwan Le Ray 		stm32_usart_of_dma_tx_remove(stm32port, pdev);
175187fd0741SErwan Le Ray 		dma_release_channel(stm32port->tx_ch);
175287fd0741SErwan Le Ray 	}
175387fd0741SErwan Le Ray 
1754a7770a4bSErwan Le Ray 	if (stm32port->rx_ch)
1755a7770a4bSErwan Le Ray 		stm32_usart_of_dma_rx_remove(stm32port, pdev);
175687fd0741SErwan Le Ray 
1757a7770a4bSErwan Le Ray err_dma_rx:
1758a7770a4bSErwan Le Ray 	if (stm32port->rx_ch)
1759a7770a4bSErwan Le Ray 		dma_release_channel(stm32port->rx_ch);
1760a7770a4bSErwan Le Ray 
1761a7770a4bSErwan Le Ray err_wakeirq:
17623d530017SAlexandre Torgue 	if (stm32port->wakeup_src)
17635297f274SErwan Le Ray 		dev_pm_clear_wake_irq(&pdev->dev);
17645297f274SErwan Le Ray 
1765a7770a4bSErwan Le Ray err_deinit_port:
17663d530017SAlexandre Torgue 	if (stm32port->wakeup_src)
17673d530017SAlexandre Torgue 		device_set_wakeup_capable(&pdev->dev, false);
1768270e5a74SFabrice Gasnier 
176997f3a085SErwan Le Ray 	stm32_usart_deinit_port(stm32port);
1770ada80043SFabrice Gasnier 
1771ada80043SFabrice Gasnier 	return ret;
177248a6092fSMaxime Coquelin }
177348a6092fSMaxime Coquelin 
177456f9a76cSErwan Le Ray static int stm32_usart_serial_remove(struct platform_device *pdev)
177548a6092fSMaxime Coquelin {
177648a6092fSMaxime Coquelin 	struct uart_port *port = platform_get_drvdata(pdev);
1777511c7b1bSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1778d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1779fb6dcef6SErwan Le Ray 	int err;
178033bb2f6aSErwan Le Ray 	u32 cr3;
1781fb6dcef6SErwan Le Ray 
1782fb6dcef6SErwan Le Ray 	pm_runtime_get_sync(&pdev->dev);
178387fd0741SErwan Le Ray 	err = uart_remove_one_port(&stm32_usart_driver, port);
178487fd0741SErwan Le Ray 	if (err)
178587fd0741SErwan Le Ray 		return(err);
178687fd0741SErwan Le Ray 
178787fd0741SErwan Le Ray 	pm_runtime_disable(&pdev->dev);
178887fd0741SErwan Le Ray 	pm_runtime_set_suspended(&pdev->dev);
178987fd0741SErwan Le Ray 	pm_runtime_put_noidle(&pdev->dev);
179034891872SAlexandre TORGUE 
179133bb2f6aSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_PEIE);
179233bb2f6aSErwan Le Ray 	cr3 = readl_relaxed(port->membase + ofs->cr3);
179333bb2f6aSErwan Le Ray 	cr3 &= ~USART_CR3_EIE;
179433bb2f6aSErwan Le Ray 	cr3 &= ~USART_CR3_DMAR;
179533bb2f6aSErwan Le Ray 	cr3 &= ~USART_CR3_DDRE;
179633bb2f6aSErwan Le Ray 	writel_relaxed(cr3, port->membase + ofs->cr3);
179734891872SAlexandre TORGUE 
179887fd0741SErwan Le Ray 	if (stm32_port->tx_ch) {
1799a7770a4bSErwan Le Ray 		stm32_usart_of_dma_tx_remove(stm32_port, pdev);
180034891872SAlexandre TORGUE 		dma_release_channel(stm32_port->tx_ch);
180187fd0741SErwan Le Ray 	}
180234891872SAlexandre TORGUE 
1803a7770a4bSErwan Le Ray 	if (stm32_port->rx_ch) {
1804a7770a4bSErwan Le Ray 		stm32_usart_of_dma_rx_remove(stm32_port, pdev);
1805a7770a4bSErwan Le Ray 		dma_release_channel(stm32_port->rx_ch);
1806a7770a4bSErwan Le Ray 	}
1807a7770a4bSErwan Le Ray 
1808a7770a4bSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
1809511c7b1bSAlexandre TORGUE 
18103d530017SAlexandre Torgue 	if (stm32_port->wakeup_src) {
18115297f274SErwan Le Ray 		dev_pm_clear_wake_irq(&pdev->dev);
1812270e5a74SFabrice Gasnier 		device_init_wakeup(&pdev->dev, false);
18135297f274SErwan Le Ray 	}
1814270e5a74SFabrice Gasnier 
181597f3a085SErwan Le Ray 	stm32_usart_deinit_port(stm32_port);
181648a6092fSMaxime Coquelin 
181787fd0741SErwan Le Ray 	return 0;
181848a6092fSMaxime Coquelin }
181948a6092fSMaxime Coquelin 
18201f507b3aSValentin Caron static void __maybe_unused stm32_usart_console_putchar(struct uart_port *port, unsigned char ch)
182148a6092fSMaxime Coquelin {
1822ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1823d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
182428fb1a92SValentin Caron 	u32 isr;
182528fb1a92SValentin Caron 	int ret;
1826ada8618fSAlexandre TORGUE 
182728fb1a92SValentin Caron 	ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr, isr,
182828fb1a92SValentin Caron 						(isr & USART_SR_TXE), 100,
182928fb1a92SValentin Caron 						STM32_USART_TIMEOUT_USEC);
183028fb1a92SValentin Caron 	if (ret != 0) {
183128fb1a92SValentin Caron 		dev_err(port->dev, "Error while sending data in UART TX : %d\n", ret);
183228fb1a92SValentin Caron 		return;
183328fb1a92SValentin Caron 	}
1834ada8618fSAlexandre TORGUE 	writel_relaxed(ch, port->membase + ofs->tdr);
183548a6092fSMaxime Coquelin }
183648a6092fSMaxime Coquelin 
18371f507b3aSValentin Caron #ifdef CONFIG_SERIAL_STM32_CONSOLE
183856f9a76cSErwan Le Ray static void stm32_usart_console_write(struct console *co, const char *s,
183992fc0023SErwan Le Ray 				      unsigned int cnt)
184048a6092fSMaxime Coquelin {
184148a6092fSMaxime Coquelin 	struct uart_port *port = &stm32_ports[co->index].port;
1842ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1843d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1844d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
184548a6092fSMaxime Coquelin 	unsigned long flags;
184648a6092fSMaxime Coquelin 	u32 old_cr1, new_cr1;
184748a6092fSMaxime Coquelin 	int locked = 1;
184848a6092fSMaxime Coquelin 
1849cea37afdSJohan Hovold 	if (oops_in_progress)
1850cea37afdSJohan Hovold 		locked = spin_trylock_irqsave(&port->lock, flags);
185148a6092fSMaxime Coquelin 	else
1852cea37afdSJohan Hovold 		spin_lock_irqsave(&port->lock, flags);
185348a6092fSMaxime Coquelin 
185487f1f809SAlexandre TORGUE 	/* Save and disable interrupts, enable the transmitter */
1855ada8618fSAlexandre TORGUE 	old_cr1 = readl_relaxed(port->membase + ofs->cr1);
185648a6092fSMaxime Coquelin 	new_cr1 = old_cr1 & ~USART_CR1_IE_MASK;
185787f1f809SAlexandre TORGUE 	new_cr1 |=  USART_CR1_TE | BIT(cfg->uart_enable_bit);
1858ada8618fSAlexandre TORGUE 	writel_relaxed(new_cr1, port->membase + ofs->cr1);
185948a6092fSMaxime Coquelin 
186056f9a76cSErwan Le Ray 	uart_console_write(port, s, cnt, stm32_usart_console_putchar);
186148a6092fSMaxime Coquelin 
186248a6092fSMaxime Coquelin 	/* Restore interrupt state */
1863ada8618fSAlexandre TORGUE 	writel_relaxed(old_cr1, port->membase + ofs->cr1);
186448a6092fSMaxime Coquelin 
186548a6092fSMaxime Coquelin 	if (locked)
1866cea37afdSJohan Hovold 		spin_unlock_irqrestore(&port->lock, flags);
186748a6092fSMaxime Coquelin }
186848a6092fSMaxime Coquelin 
186956f9a76cSErwan Le Ray static int stm32_usart_console_setup(struct console *co, char *options)
187048a6092fSMaxime Coquelin {
187148a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
187248a6092fSMaxime Coquelin 	int baud = 9600;
187348a6092fSMaxime Coquelin 	int bits = 8;
187448a6092fSMaxime Coquelin 	int parity = 'n';
187548a6092fSMaxime Coquelin 	int flow = 'n';
187648a6092fSMaxime Coquelin 
187748a6092fSMaxime Coquelin 	if (co->index >= STM32_MAX_PORTS)
187848a6092fSMaxime Coquelin 		return -ENODEV;
187948a6092fSMaxime Coquelin 
188048a6092fSMaxime Coquelin 	stm32port = &stm32_ports[co->index];
188148a6092fSMaxime Coquelin 
188248a6092fSMaxime Coquelin 	/*
188348a6092fSMaxime Coquelin 	 * This driver does not support early console initialization
188448a6092fSMaxime Coquelin 	 * (use ARM early printk support instead), so we only expect
188548a6092fSMaxime Coquelin 	 * this to be called during the uart port registration when the
188648a6092fSMaxime Coquelin 	 * driver gets probed and the port should be mapped at that point.
188748a6092fSMaxime Coquelin 	 */
188892fc0023SErwan Le Ray 	if (stm32port->port.mapbase == 0 || !stm32port->port.membase)
188948a6092fSMaxime Coquelin 		return -ENXIO;
189048a6092fSMaxime Coquelin 
189148a6092fSMaxime Coquelin 	if (options)
189248a6092fSMaxime Coquelin 		uart_parse_options(options, &baud, &parity, &bits, &flow);
189348a6092fSMaxime Coquelin 
189448a6092fSMaxime Coquelin 	return uart_set_options(&stm32port->port, co, baud, parity, bits, flow);
189548a6092fSMaxime Coquelin }
189648a6092fSMaxime Coquelin 
189748a6092fSMaxime Coquelin static struct console stm32_console = {
189848a6092fSMaxime Coquelin 	.name		= STM32_SERIAL_NAME,
189948a6092fSMaxime Coquelin 	.device		= uart_console_device,
190056f9a76cSErwan Le Ray 	.write		= stm32_usart_console_write,
190156f9a76cSErwan Le Ray 	.setup		= stm32_usart_console_setup,
190248a6092fSMaxime Coquelin 	.flags		= CON_PRINTBUFFER,
190348a6092fSMaxime Coquelin 	.index		= -1,
190448a6092fSMaxime Coquelin 	.data		= &stm32_usart_driver,
190548a6092fSMaxime Coquelin };
190648a6092fSMaxime Coquelin 
190748a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE (&stm32_console)
190848a6092fSMaxime Coquelin 
190948a6092fSMaxime Coquelin #else
191048a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE NULL
191148a6092fSMaxime Coquelin #endif /* CONFIG_SERIAL_STM32_CONSOLE */
191248a6092fSMaxime Coquelin 
19138043b16fSValentin Caron #ifdef CONFIG_SERIAL_EARLYCON
19148043b16fSValentin Caron static void early_stm32_usart_console_putchar(struct uart_port *port, unsigned char ch)
19158043b16fSValentin Caron {
19168043b16fSValentin Caron 	struct stm32_usart_info *info = port->private_data;
19178043b16fSValentin Caron 
19188043b16fSValentin Caron 	while (!(readl_relaxed(port->membase + info->ofs.isr) & USART_SR_TXE))
19198043b16fSValentin Caron 		cpu_relax();
19208043b16fSValentin Caron 
19218043b16fSValentin Caron 	writel_relaxed(ch, port->membase + info->ofs.tdr);
19228043b16fSValentin Caron }
19238043b16fSValentin Caron 
19248043b16fSValentin Caron static void early_stm32_serial_write(struct console *console, const char *s, unsigned int count)
19258043b16fSValentin Caron {
19268043b16fSValentin Caron 	struct earlycon_device *device = console->data;
19278043b16fSValentin Caron 	struct uart_port *port = &device->port;
19288043b16fSValentin Caron 
19298043b16fSValentin Caron 	uart_console_write(port, s, count, early_stm32_usart_console_putchar);
19308043b16fSValentin Caron }
19318043b16fSValentin Caron 
19328043b16fSValentin Caron static int __init early_stm32_h7_serial_setup(struct earlycon_device *device, const char *options)
19338043b16fSValentin Caron {
19348043b16fSValentin Caron 	if (!(device->port.membase || device->port.iobase))
19358043b16fSValentin Caron 		return -ENODEV;
19368043b16fSValentin Caron 	device->port.private_data = &stm32h7_info;
19378043b16fSValentin Caron 	device->con->write = early_stm32_serial_write;
19388043b16fSValentin Caron 	return 0;
19398043b16fSValentin Caron }
19408043b16fSValentin Caron 
19418043b16fSValentin Caron static int __init early_stm32_f7_serial_setup(struct earlycon_device *device, const char *options)
19428043b16fSValentin Caron {
19438043b16fSValentin Caron 	if (!(device->port.membase || device->port.iobase))
19448043b16fSValentin Caron 		return -ENODEV;
19458043b16fSValentin Caron 	device->port.private_data = &stm32f7_info;
19468043b16fSValentin Caron 	device->con->write = early_stm32_serial_write;
19478043b16fSValentin Caron 	return 0;
19488043b16fSValentin Caron }
19498043b16fSValentin Caron 
19508043b16fSValentin Caron static int __init early_stm32_f4_serial_setup(struct earlycon_device *device, const char *options)
19518043b16fSValentin Caron {
19528043b16fSValentin Caron 	if (!(device->port.membase || device->port.iobase))
19538043b16fSValentin Caron 		return -ENODEV;
19548043b16fSValentin Caron 	device->port.private_data = &stm32f4_info;
19558043b16fSValentin Caron 	device->con->write = early_stm32_serial_write;
19568043b16fSValentin Caron 	return 0;
19578043b16fSValentin Caron }
19588043b16fSValentin Caron 
19598043b16fSValentin Caron OF_EARLYCON_DECLARE(stm32, "st,stm32h7-uart", early_stm32_h7_serial_setup);
19608043b16fSValentin Caron OF_EARLYCON_DECLARE(stm32, "st,stm32f7-uart", early_stm32_f7_serial_setup);
19618043b16fSValentin Caron OF_EARLYCON_DECLARE(stm32, "st,stm32-uart", early_stm32_f4_serial_setup);
19628043b16fSValentin Caron #endif /* CONFIG_SERIAL_EARLYCON */
19638043b16fSValentin Caron 
196448a6092fSMaxime Coquelin static struct uart_driver stm32_usart_driver = {
196548a6092fSMaxime Coquelin 	.driver_name	= DRIVER_NAME,
196648a6092fSMaxime Coquelin 	.dev_name	= STM32_SERIAL_NAME,
196748a6092fSMaxime Coquelin 	.major		= 0,
196848a6092fSMaxime Coquelin 	.minor		= 0,
196948a6092fSMaxime Coquelin 	.nr		= STM32_MAX_PORTS,
197048a6092fSMaxime Coquelin 	.cons		= STM32_SERIAL_CONSOLE,
197148a6092fSMaxime Coquelin };
197248a6092fSMaxime Coquelin 
19736eeb348cSErwan Le Ray static int __maybe_unused stm32_usart_serial_en_wakeup(struct uart_port *port,
1974fe94347dSErwan Le Ray 						       bool enable)
1975270e5a74SFabrice Gasnier {
1976270e5a74SFabrice Gasnier 	struct stm32_port *stm32_port = to_stm32_port(port);
1977d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
19786eeb348cSErwan Le Ray 	struct tty_port *tport = &port->state->port;
19796eeb348cSErwan Le Ray 	int ret;
19806333a485SErwan Le Ray 	unsigned int size;
19816333a485SErwan Le Ray 	unsigned long flags;
1982270e5a74SFabrice Gasnier 
19836eeb348cSErwan Le Ray 	if (!stm32_port->wakeup_src || !tty_port_initialized(tport))
19846eeb348cSErwan Le Ray 		return 0;
1985270e5a74SFabrice Gasnier 
198612761869SErwan Le Ray 	/*
198712761869SErwan Le Ray 	 * Enable low-power wake-up and wake-up irq if argument is set to
198812761869SErwan Le Ray 	 * "enable", disable low-power wake-up and wake-up irq otherwise
198912761869SErwan Le Ray 	 */
1990270e5a74SFabrice Gasnier 	if (enable) {
199156f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_UESM);
199212761869SErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_WUFIE);
19937547d9abSErwan Le Ray 		mctrl_gpio_enable_irq_wake(stm32_port->gpios);
19946eeb348cSErwan Le Ray 
19956eeb348cSErwan Le Ray 		/*
19966eeb348cSErwan Le Ray 		 * When DMA is used for reception, it must be disabled before
19976eeb348cSErwan Le Ray 		 * entering low-power mode and re-enabled when exiting from
19986eeb348cSErwan Le Ray 		 * low-power mode.
19996eeb348cSErwan Le Ray 		 */
20006eeb348cSErwan Le Ray 		if (stm32_port->rx_ch) {
20016333a485SErwan Le Ray 			spin_lock_irqsave(&port->lock, flags);
20026333a485SErwan Le Ray 			/* Avoid race with RX IRQ when DMAR is cleared */
20036eeb348cSErwan Le Ray 			stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
20046333a485SErwan Le Ray 			/* Poll data from DMA RX buffer if any */
20056333a485SErwan Le Ray 			size = stm32_usart_receive_chars(port, true);
20066333a485SErwan Le Ray 			dmaengine_terminate_async(stm32_port->rx_ch);
20076333a485SErwan Le Ray 			uart_unlock_and_check_sysrq_irqrestore(port, flags);
20086333a485SErwan Le Ray 			if (size)
20096333a485SErwan Le Ray 				tty_flip_buffer_push(tport);
20106eeb348cSErwan Le Ray 		}
20116eeb348cSErwan Le Ray 
20126eeb348cSErwan Le Ray 		/* Poll data from RX FIFO if any */
20136eeb348cSErwan Le Ray 		stm32_usart_receive_chars(port, false);
2014270e5a74SFabrice Gasnier 	} else {
20156eeb348cSErwan Le Ray 		if (stm32_port->rx_ch) {
20166eeb348cSErwan Le Ray 			ret = stm32_usart_start_rx_dma_cyclic(port);
20176eeb348cSErwan Le Ray 			if (ret)
20186eeb348cSErwan Le Ray 				return ret;
20196eeb348cSErwan Le Ray 		}
20207547d9abSErwan Le Ray 		mctrl_gpio_disable_irq_wake(stm32_port->gpios);
202156f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_UESM);
202212761869SErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE);
2023270e5a74SFabrice Gasnier 	}
20246eeb348cSErwan Le Ray 
20256eeb348cSErwan Le Ray 	return 0;
2026270e5a74SFabrice Gasnier }
2027270e5a74SFabrice Gasnier 
202856f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_suspend(struct device *dev)
2029270e5a74SFabrice Gasnier {
2030270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
20316eeb348cSErwan Le Ray 	int ret;
2032270e5a74SFabrice Gasnier 
2033270e5a74SFabrice Gasnier 	uart_suspend_port(&stm32_usart_driver, port);
2034270e5a74SFabrice Gasnier 
20356eeb348cSErwan Le Ray 	if (device_may_wakeup(dev) || device_wakeup_path(dev)) {
20366eeb348cSErwan Le Ray 		ret = stm32_usart_serial_en_wakeup(port, true);
20376eeb348cSErwan Le Ray 		if (ret)
20386eeb348cSErwan Le Ray 			return ret;
20396eeb348cSErwan Le Ray 	}
2040270e5a74SFabrice Gasnier 
204155484fccSErwan Le Ray 	/*
204255484fccSErwan Le Ray 	 * When "no_console_suspend" is enabled, keep the pinctrl default state
204355484fccSErwan Le Ray 	 * and rely on bootloader stage to restore this state upon resume.
204455484fccSErwan Le Ray 	 * Otherwise, apply the idle or sleep states depending on wakeup
204555484fccSErwan Le Ray 	 * capabilities.
204655484fccSErwan Le Ray 	 */
204755484fccSErwan Le Ray 	if (console_suspend_enabled || !uart_console(port)) {
20481631eeeaSErwan Le Ray 		if (device_may_wakeup(dev) || device_wakeup_path(dev))
204955484fccSErwan Le Ray 			pinctrl_pm_select_idle_state(dev);
205055484fccSErwan Le Ray 		else
205194616d9aSErwan Le Ray 			pinctrl_pm_select_sleep_state(dev);
205255484fccSErwan Le Ray 	}
205394616d9aSErwan Le Ray 
2054270e5a74SFabrice Gasnier 	return 0;
2055270e5a74SFabrice Gasnier }
2056270e5a74SFabrice Gasnier 
205756f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_resume(struct device *dev)
2058270e5a74SFabrice Gasnier {
2059270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
20606eeb348cSErwan Le Ray 	int ret;
2061270e5a74SFabrice Gasnier 
206294616d9aSErwan Le Ray 	pinctrl_pm_select_default_state(dev);
206394616d9aSErwan Le Ray 
20646eeb348cSErwan Le Ray 	if (device_may_wakeup(dev) || device_wakeup_path(dev)) {
20656eeb348cSErwan Le Ray 		ret = stm32_usart_serial_en_wakeup(port, false);
20666eeb348cSErwan Le Ray 		if (ret)
20676eeb348cSErwan Le Ray 			return ret;
20686eeb348cSErwan Le Ray 	}
2069270e5a74SFabrice Gasnier 
2070270e5a74SFabrice Gasnier 	return uart_resume_port(&stm32_usart_driver, port);
2071270e5a74SFabrice Gasnier }
2072270e5a74SFabrice Gasnier 
207356f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_suspend(struct device *dev)
2074fb6dcef6SErwan Le Ray {
2075fb6dcef6SErwan Le Ray 	struct uart_port *port = dev_get_drvdata(dev);
2076fb6dcef6SErwan Le Ray 	struct stm32_port *stm32port = container_of(port,
2077fb6dcef6SErwan Le Ray 			struct stm32_port, port);
2078fb6dcef6SErwan Le Ray 
2079fb6dcef6SErwan Le Ray 	clk_disable_unprepare(stm32port->clk);
2080fb6dcef6SErwan Le Ray 
2081fb6dcef6SErwan Le Ray 	return 0;
2082fb6dcef6SErwan Le Ray }
2083fb6dcef6SErwan Le Ray 
208456f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_resume(struct device *dev)
2085fb6dcef6SErwan Le Ray {
2086fb6dcef6SErwan Le Ray 	struct uart_port *port = dev_get_drvdata(dev);
2087fb6dcef6SErwan Le Ray 	struct stm32_port *stm32port = container_of(port,
2088fb6dcef6SErwan Le Ray 			struct stm32_port, port);
2089fb6dcef6SErwan Le Ray 
2090fb6dcef6SErwan Le Ray 	return clk_prepare_enable(stm32port->clk);
2091fb6dcef6SErwan Le Ray }
2092fb6dcef6SErwan Le Ray 
2093270e5a74SFabrice Gasnier static const struct dev_pm_ops stm32_serial_pm_ops = {
209456f9a76cSErwan Le Ray 	SET_RUNTIME_PM_OPS(stm32_usart_runtime_suspend,
209556f9a76cSErwan Le Ray 			   stm32_usart_runtime_resume, NULL)
209656f9a76cSErwan Le Ray 	SET_SYSTEM_SLEEP_PM_OPS(stm32_usart_serial_suspend,
209756f9a76cSErwan Le Ray 				stm32_usart_serial_resume)
2098270e5a74SFabrice Gasnier };
2099270e5a74SFabrice Gasnier 
210048a6092fSMaxime Coquelin static struct platform_driver stm32_serial_driver = {
210156f9a76cSErwan Le Ray 	.probe		= stm32_usart_serial_probe,
210256f9a76cSErwan Le Ray 	.remove		= stm32_usart_serial_remove,
210348a6092fSMaxime Coquelin 	.driver	= {
210448a6092fSMaxime Coquelin 		.name	= DRIVER_NAME,
2105270e5a74SFabrice Gasnier 		.pm	= &stm32_serial_pm_ops,
210648a6092fSMaxime Coquelin 		.of_match_table = of_match_ptr(stm32_match),
210748a6092fSMaxime Coquelin 	},
210848a6092fSMaxime Coquelin };
210948a6092fSMaxime Coquelin 
211056f9a76cSErwan Le Ray static int __init stm32_usart_init(void)
211148a6092fSMaxime Coquelin {
211248a6092fSMaxime Coquelin 	static char banner[] __initdata = "STM32 USART driver initialized";
211348a6092fSMaxime Coquelin 	int ret;
211448a6092fSMaxime Coquelin 
211548a6092fSMaxime Coquelin 	pr_info("%s\n", banner);
211648a6092fSMaxime Coquelin 
211748a6092fSMaxime Coquelin 	ret = uart_register_driver(&stm32_usart_driver);
211848a6092fSMaxime Coquelin 	if (ret)
211948a6092fSMaxime Coquelin 		return ret;
212048a6092fSMaxime Coquelin 
212148a6092fSMaxime Coquelin 	ret = platform_driver_register(&stm32_serial_driver);
212248a6092fSMaxime Coquelin 	if (ret)
212348a6092fSMaxime Coquelin 		uart_unregister_driver(&stm32_usart_driver);
212448a6092fSMaxime Coquelin 
212548a6092fSMaxime Coquelin 	return ret;
212648a6092fSMaxime Coquelin }
212748a6092fSMaxime Coquelin 
212856f9a76cSErwan Le Ray static void __exit stm32_usart_exit(void)
212948a6092fSMaxime Coquelin {
213048a6092fSMaxime Coquelin 	platform_driver_unregister(&stm32_serial_driver);
213148a6092fSMaxime Coquelin 	uart_unregister_driver(&stm32_usart_driver);
213248a6092fSMaxime Coquelin }
213348a6092fSMaxime Coquelin 
213456f9a76cSErwan Le Ray module_init(stm32_usart_init);
213556f9a76cSErwan Le Ray module_exit(stm32_usart_exit);
213648a6092fSMaxime Coquelin 
213748a6092fSMaxime Coquelin MODULE_ALIAS("platform:" DRIVER_NAME);
213848a6092fSMaxime Coquelin MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver");
213948a6092fSMaxime Coquelin MODULE_LICENSE("GPL v2");
2140