1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0 248a6092fSMaxime Coquelin /* 348a6092fSMaxime Coquelin * Copyright (C) Maxime Coquelin 2015 43e5fcbacSBich HEMON * Copyright (C) STMicroelectronics SA 2017 5ada8618fSAlexandre TORGUE * Authors: Maxime Coquelin <mcoquelin.stm32@gmail.com> 68ebd9665SErwan Le Ray * Gerald Baeza <gerald.baeza@foss.st.com> 78ebd9665SErwan Le Ray * Erwan Le Ray <erwan.leray@foss.st.com> 848a6092fSMaxime Coquelin * 948a6092fSMaxime Coquelin * Inspired by st-asc.c from STMicroelectronics (c) 1048a6092fSMaxime Coquelin */ 1148a6092fSMaxime Coquelin 1234891872SAlexandre TORGUE #include <linux/clk.h> 1348a6092fSMaxime Coquelin #include <linux/console.h> 1448a6092fSMaxime Coquelin #include <linux/delay.h> 1534891872SAlexandre TORGUE #include <linux/dma-direction.h> 1634891872SAlexandre TORGUE #include <linux/dmaengine.h> 1734891872SAlexandre TORGUE #include <linux/dma-mapping.h> 1834891872SAlexandre TORGUE #include <linux/io.h> 1934891872SAlexandre TORGUE #include <linux/iopoll.h> 2034891872SAlexandre TORGUE #include <linux/irq.h> 2134891872SAlexandre TORGUE #include <linux/module.h> 2248a6092fSMaxime Coquelin #include <linux/of.h> 2348a6092fSMaxime Coquelin #include <linux/of_platform.h> 2494616d9aSErwan Le Ray #include <linux/pinctrl/consumer.h> 2534891872SAlexandre TORGUE #include <linux/platform_device.h> 2634891872SAlexandre TORGUE #include <linux/pm_runtime.h> 27270e5a74SFabrice Gasnier #include <linux/pm_wakeirq.h> 2848a6092fSMaxime Coquelin #include <linux/serial_core.h> 2934891872SAlexandre TORGUE #include <linux/serial.h> 3034891872SAlexandre TORGUE #include <linux/spinlock.h> 3134891872SAlexandre TORGUE #include <linux/sysrq.h> 3234891872SAlexandre TORGUE #include <linux/tty_flip.h> 3334891872SAlexandre TORGUE #include <linux/tty.h> 3448a6092fSMaxime Coquelin 356cf61b9bSManivannan Sadhasivam #include "serial_mctrl_gpio.h" 36bc5a0b55SAlexandre TORGUE #include "stm32-usart.h" 3748a6092fSMaxime Coquelin 3856f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port); 3956f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port); 401f507b3aSValentin Caron static void __maybe_unused stm32_usart_console_putchar(struct uart_port *port, unsigned char ch); 4148a6092fSMaxime Coquelin 4248a6092fSMaxime Coquelin static inline struct stm32_port *to_stm32_port(struct uart_port *port) 4348a6092fSMaxime Coquelin { 4448a6092fSMaxime Coquelin return container_of(port, struct stm32_port, port); 4548a6092fSMaxime Coquelin } 4648a6092fSMaxime Coquelin 4756f9a76cSErwan Le Ray static void stm32_usart_set_bits(struct uart_port *port, u32 reg, u32 bits) 4848a6092fSMaxime Coquelin { 4948a6092fSMaxime Coquelin u32 val; 5048a6092fSMaxime Coquelin 5148a6092fSMaxime Coquelin val = readl_relaxed(port->membase + reg); 5248a6092fSMaxime Coquelin val |= bits; 5348a6092fSMaxime Coquelin writel_relaxed(val, port->membase + reg); 5448a6092fSMaxime Coquelin } 5548a6092fSMaxime Coquelin 5656f9a76cSErwan Le Ray static void stm32_usart_clr_bits(struct uart_port *port, u32 reg, u32 bits) 5748a6092fSMaxime Coquelin { 5848a6092fSMaxime Coquelin u32 val; 5948a6092fSMaxime Coquelin 6048a6092fSMaxime Coquelin val = readl_relaxed(port->membase + reg); 6148a6092fSMaxime Coquelin val &= ~bits; 6248a6092fSMaxime Coquelin writel_relaxed(val, port->membase + reg); 6348a6092fSMaxime Coquelin } 6448a6092fSMaxime Coquelin 6556f9a76cSErwan Le Ray static void stm32_usart_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE, 661bcda09dSBich HEMON u32 delay_DDE, u32 baud) 671bcda09dSBich HEMON { 681bcda09dSBich HEMON u32 rs485_deat_dedt; 691bcda09dSBich HEMON u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT); 701bcda09dSBich HEMON bool over8; 711bcda09dSBich HEMON 721bcda09dSBich HEMON *cr3 |= USART_CR3_DEM; 731bcda09dSBich HEMON over8 = *cr1 & USART_CR1_OVER8; 741bcda09dSBich HEMON 751bcda09dSBich HEMON if (over8) 761bcda09dSBich HEMON rs485_deat_dedt = delay_ADE * baud * 8; 771bcda09dSBich HEMON else 781bcda09dSBich HEMON rs485_deat_dedt = delay_ADE * baud * 16; 791bcda09dSBich HEMON 801bcda09dSBich HEMON rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000); 811bcda09dSBich HEMON rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ? 821bcda09dSBich HEMON rs485_deat_dedt_max : rs485_deat_dedt; 831bcda09dSBich HEMON rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) & 841bcda09dSBich HEMON USART_CR1_DEAT_MASK; 851bcda09dSBich HEMON *cr1 |= rs485_deat_dedt; 861bcda09dSBich HEMON 871bcda09dSBich HEMON if (over8) 881bcda09dSBich HEMON rs485_deat_dedt = delay_DDE * baud * 8; 891bcda09dSBich HEMON else 901bcda09dSBich HEMON rs485_deat_dedt = delay_DDE * baud * 16; 911bcda09dSBich HEMON 921bcda09dSBich HEMON rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000); 931bcda09dSBich HEMON rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ? 941bcda09dSBich HEMON rs485_deat_dedt_max : rs485_deat_dedt; 951bcda09dSBich HEMON rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) & 961bcda09dSBich HEMON USART_CR1_DEDT_MASK; 971bcda09dSBich HEMON *cr1 |= rs485_deat_dedt; 981bcda09dSBich HEMON } 991bcda09dSBich HEMON 10056f9a76cSErwan Le Ray static int stm32_usart_config_rs485(struct uart_port *port, 1011bcda09dSBich HEMON struct serial_rs485 *rs485conf) 1021bcda09dSBich HEMON { 1031bcda09dSBich HEMON struct stm32_port *stm32_port = to_stm32_port(port); 104d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 105d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 1061bcda09dSBich HEMON u32 usartdiv, baud, cr1, cr3; 1071bcda09dSBich HEMON bool over8; 1081bcda09dSBich HEMON 10956f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 1101bcda09dSBich HEMON 1111bcda09dSBich HEMON rs485conf->flags |= SER_RS485_RX_DURING_TX; 1121bcda09dSBich HEMON 1131bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_ENABLED) { 1141bcda09dSBich HEMON cr1 = readl_relaxed(port->membase + ofs->cr1); 1151bcda09dSBich HEMON cr3 = readl_relaxed(port->membase + ofs->cr3); 1161bcda09dSBich HEMON usartdiv = readl_relaxed(port->membase + ofs->brr); 1171bcda09dSBich HEMON usartdiv = usartdiv & GENMASK(15, 0); 1181bcda09dSBich HEMON over8 = cr1 & USART_CR1_OVER8; 1191bcda09dSBich HEMON 1201bcda09dSBich HEMON if (over8) 1211bcda09dSBich HEMON usartdiv = usartdiv | (usartdiv & GENMASK(4, 0)) 1221bcda09dSBich HEMON << USART_BRR_04_R_SHIFT; 1231bcda09dSBich HEMON 1241bcda09dSBich HEMON baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv); 12556f9a76cSErwan Le Ray stm32_usart_config_reg_rs485(&cr1, &cr3, 1261bcda09dSBich HEMON rs485conf->delay_rts_before_send, 12756f9a76cSErwan Le Ray rs485conf->delay_rts_after_send, 12856f9a76cSErwan Le Ray baud); 1291bcda09dSBich HEMON 130f633eb29SLino Sanfilippo if (rs485conf->flags & SER_RS485_RTS_ON_SEND) 1311bcda09dSBich HEMON cr3 &= ~USART_CR3_DEP; 132f633eb29SLino Sanfilippo else 1331bcda09dSBich HEMON cr3 |= USART_CR3_DEP; 1341bcda09dSBich HEMON 1351bcda09dSBich HEMON writel_relaxed(cr3, port->membase + ofs->cr3); 1361bcda09dSBich HEMON writel_relaxed(cr1, port->membase + ofs->cr1); 1371bcda09dSBich HEMON } else { 13856f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, 13956f9a76cSErwan Le Ray USART_CR3_DEM | USART_CR3_DEP); 14056f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, 1411bcda09dSBich HEMON USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK); 1421bcda09dSBich HEMON } 1431bcda09dSBich HEMON 14456f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 1451bcda09dSBich HEMON 1461bcda09dSBich HEMON return 0; 1471bcda09dSBich HEMON } 1481bcda09dSBich HEMON 14956f9a76cSErwan Le Ray static int stm32_usart_init_rs485(struct uart_port *port, 1501bcda09dSBich HEMON struct platform_device *pdev) 1511bcda09dSBich HEMON { 1521bcda09dSBich HEMON struct serial_rs485 *rs485conf = &port->rs485; 1531bcda09dSBich HEMON 1541bcda09dSBich HEMON rs485conf->flags = 0; 1551bcda09dSBich HEMON rs485conf->delay_rts_before_send = 0; 1561bcda09dSBich HEMON rs485conf->delay_rts_after_send = 0; 1571bcda09dSBich HEMON 1581bcda09dSBich HEMON if (!pdev->dev.of_node) 1591bcda09dSBich HEMON return -ENODEV; 1601bcda09dSBich HEMON 161c150c0f3SLukas Wunner return uart_get_rs485_mode(port); 1621bcda09dSBich HEMON } 1631bcda09dSBich HEMON 16433bb2f6aSErwan Le Ray static bool stm32_usart_rx_dma_enabled(struct uart_port *port) 16534891872SAlexandre TORGUE { 16634891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 167d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 16833bb2f6aSErwan Le Ray 16933bb2f6aSErwan Le Ray if (!stm32_port->rx_ch) 17033bb2f6aSErwan Le Ray return false; 17133bb2f6aSErwan Le Ray 17233bb2f6aSErwan Le Ray return !!(readl_relaxed(port->membase + ofs->cr3) & USART_CR3_DMAR); 17333bb2f6aSErwan Le Ray } 17433bb2f6aSErwan Le Ray 17533bb2f6aSErwan Le Ray /* Return true when data is pending (in pio mode), and false when no data is pending. */ 17633bb2f6aSErwan Le Ray static bool stm32_usart_pending_rx_pio(struct uart_port *port, u32 *sr) 17733bb2f6aSErwan Le Ray { 17833bb2f6aSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 17933bb2f6aSErwan Le Ray const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 18034891872SAlexandre TORGUE 18134891872SAlexandre TORGUE *sr = readl_relaxed(port->membase + ofs->isr); 18233bb2f6aSErwan Le Ray /* Get pending characters in RDR or FIFO */ 18333bb2f6aSErwan Le Ray if (*sr & USART_SR_RXNE) { 18433bb2f6aSErwan Le Ray /* Get all pending characters from the RDR or the FIFO when using interrupts */ 18533bb2f6aSErwan Le Ray if (!stm32_usart_rx_dma_enabled(port)) 18633bb2f6aSErwan Le Ray return true; 18734891872SAlexandre TORGUE 18833bb2f6aSErwan Le Ray /* Handle only RX data errors when using DMA */ 18933bb2f6aSErwan Le Ray if (*sr & USART_SR_ERR_MASK) 19033bb2f6aSErwan Le Ray return true; 19134891872SAlexandre TORGUE } 19234891872SAlexandre TORGUE 19333bb2f6aSErwan Le Ray return false; 19433bb2f6aSErwan Le Ray } 19533bb2f6aSErwan Le Ray 19633bb2f6aSErwan Le Ray static unsigned long stm32_usart_get_char_pio(struct uart_port *port) 19734891872SAlexandre TORGUE { 19834891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 199d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 20034891872SAlexandre TORGUE unsigned long c; 20134891872SAlexandre TORGUE 2026c5962f3SErwan Le Ray c = readl_relaxed(port->membase + ofs->rdr); 20333bb2f6aSErwan Le Ray /* Apply RDR data mask */ 2046c5962f3SErwan Le Ray c &= stm32_port->rdr_mask; 2056c5962f3SErwan Le Ray 2066c5962f3SErwan Le Ray return c; 20734891872SAlexandre TORGUE } 20834891872SAlexandre TORGUE 2096333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars_pio(struct uart_port *port) 21048a6092fSMaxime Coquelin { 211ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 212d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 21333bb2f6aSErwan Le Ray unsigned long c; 2146333a485SErwan Le Ray unsigned int size = 0; 21548a6092fSMaxime Coquelin u32 sr; 21648a6092fSMaxime Coquelin char flag; 21748a6092fSMaxime Coquelin 21833bb2f6aSErwan Le Ray while (stm32_usart_pending_rx_pio(port, &sr)) { 21948a6092fSMaxime Coquelin sr |= USART_SR_DUMMY_RX; 22048a6092fSMaxime Coquelin flag = TTY_NORMAL; 22148a6092fSMaxime Coquelin 2224f01d833SErwan Le Ray /* 2234f01d833SErwan Le Ray * Status bits has to be cleared before reading the RDR: 2244f01d833SErwan Le Ray * In FIFO mode, reading the RDR will pop the next data 2254f01d833SErwan Le Ray * (if any) along with its status bits into the SR. 2264f01d833SErwan Le Ray * Not doing so leads to misalignement between RDR and SR, 2274f01d833SErwan Le Ray * and clear status bits of the next rx data. 2284f01d833SErwan Le Ray * 2294f01d833SErwan Le Ray * Clear errors flags for stm32f7 and stm32h7 compatible 2304f01d833SErwan Le Ray * devices. On stm32f4 compatible devices, the error bit is 2314f01d833SErwan Le Ray * cleared by the sequence [read SR - read DR]. 2324f01d833SErwan Le Ray */ 2334f01d833SErwan Le Ray if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG) 2341250ed71SFabrice Gasnier writel_relaxed(sr & USART_SR_ERR_MASK, 2351250ed71SFabrice Gasnier port->membase + ofs->icr); 2364f01d833SErwan Le Ray 23733bb2f6aSErwan Le Ray c = stm32_usart_get_char_pio(port); 2384f01d833SErwan Le Ray port->icount.rx++; 2396333a485SErwan Le Ray size++; 24048a6092fSMaxime Coquelin if (sr & USART_SR_ERR_MASK) { 2414f01d833SErwan Le Ray if (sr & USART_SR_ORE) { 24248a6092fSMaxime Coquelin port->icount.overrun++; 24348a6092fSMaxime Coquelin } else if (sr & USART_SR_PE) { 24448a6092fSMaxime Coquelin port->icount.parity++; 24548a6092fSMaxime Coquelin } else if (sr & USART_SR_FE) { 2464f01d833SErwan Le Ray /* Break detection if character is null */ 2474f01d833SErwan Le Ray if (!c) { 2484f01d833SErwan Le Ray port->icount.brk++; 2494f01d833SErwan Le Ray if (uart_handle_break(port)) 2504f01d833SErwan Le Ray continue; 2514f01d833SErwan Le Ray } else { 25248a6092fSMaxime Coquelin port->icount.frame++; 25348a6092fSMaxime Coquelin } 2544f01d833SErwan Le Ray } 25548a6092fSMaxime Coquelin 25648a6092fSMaxime Coquelin sr &= port->read_status_mask; 25748a6092fSMaxime Coquelin 2584f01d833SErwan Le Ray if (sr & USART_SR_PE) { 25948a6092fSMaxime Coquelin flag = TTY_PARITY; 2604f01d833SErwan Le Ray } else if (sr & USART_SR_FE) { 2614f01d833SErwan Le Ray if (!c) 2624f01d833SErwan Le Ray flag = TTY_BREAK; 2634f01d833SErwan Le Ray else 26448a6092fSMaxime Coquelin flag = TTY_FRAME; 26548a6092fSMaxime Coquelin } 2664f01d833SErwan Le Ray } 26748a6092fSMaxime Coquelin 268cea37afdSJohan Hovold if (uart_prepare_sysrq_char(port, c)) 26948a6092fSMaxime Coquelin continue; 27048a6092fSMaxime Coquelin uart_insert_char(port, sr, USART_SR_ORE, c, flag); 27148a6092fSMaxime Coquelin } 2726333a485SErwan Le Ray 2736333a485SErwan Le Ray return size; 27433bb2f6aSErwan Le Ray } 27533bb2f6aSErwan Le Ray 27633bb2f6aSErwan Le Ray static void stm32_usart_push_buffer_dma(struct uart_port *port, unsigned int dma_size) 27733bb2f6aSErwan Le Ray { 27833bb2f6aSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 27933bb2f6aSErwan Le Ray struct tty_port *ttyport = &stm32_port->port.state->port; 28033bb2f6aSErwan Le Ray unsigned char *dma_start; 28133bb2f6aSErwan Le Ray int dma_count, i; 28233bb2f6aSErwan Le Ray 28333bb2f6aSErwan Le Ray dma_start = stm32_port->rx_buf + (RX_BUF_L - stm32_port->last_res); 28433bb2f6aSErwan Le Ray 28533bb2f6aSErwan Le Ray /* 28633bb2f6aSErwan Le Ray * Apply rdr_mask on buffer in order to mask parity bit. 28733bb2f6aSErwan Le Ray * This loop is useless in cs8 mode because DMA copies only 28833bb2f6aSErwan Le Ray * 8 bits and already ignores parity bit. 28933bb2f6aSErwan Le Ray */ 29033bb2f6aSErwan Le Ray if (!(stm32_port->rdr_mask == (BIT(8) - 1))) 29133bb2f6aSErwan Le Ray for (i = 0; i < dma_size; i++) 29233bb2f6aSErwan Le Ray *(dma_start + i) &= stm32_port->rdr_mask; 29333bb2f6aSErwan Le Ray 29433bb2f6aSErwan Le Ray dma_count = tty_insert_flip_string(ttyport, dma_start, dma_size); 29533bb2f6aSErwan Le Ray port->icount.rx += dma_count; 29633bb2f6aSErwan Le Ray if (dma_count != dma_size) 29733bb2f6aSErwan Le Ray port->icount.buf_overrun++; 29833bb2f6aSErwan Le Ray stm32_port->last_res -= dma_count; 29933bb2f6aSErwan Le Ray if (stm32_port->last_res == 0) 30033bb2f6aSErwan Le Ray stm32_port->last_res = RX_BUF_L; 30133bb2f6aSErwan Le Ray } 30233bb2f6aSErwan Le Ray 3036333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars_dma(struct uart_port *port) 30433bb2f6aSErwan Le Ray { 30533bb2f6aSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 3066333a485SErwan Le Ray unsigned int dma_size, size = 0; 30733bb2f6aSErwan Le Ray 30833bb2f6aSErwan Le Ray /* DMA buffer is configured in cyclic mode and handles the rollback of the buffer. */ 30933bb2f6aSErwan Le Ray if (stm32_port->rx_dma_state.residue > stm32_port->last_res) { 31033bb2f6aSErwan Le Ray /* Conditional first part: from last_res to end of DMA buffer */ 31133bb2f6aSErwan Le Ray dma_size = stm32_port->last_res; 31233bb2f6aSErwan Le Ray stm32_usart_push_buffer_dma(port, dma_size); 3136333a485SErwan Le Ray size = dma_size; 31433bb2f6aSErwan Le Ray } 31533bb2f6aSErwan Le Ray 31633bb2f6aSErwan Le Ray dma_size = stm32_port->last_res - stm32_port->rx_dma_state.residue; 31733bb2f6aSErwan Le Ray stm32_usart_push_buffer_dma(port, dma_size); 3186333a485SErwan Le Ray size += dma_size; 3196333a485SErwan Le Ray 3206333a485SErwan Le Ray return size; 32133bb2f6aSErwan Le Ray } 32233bb2f6aSErwan Le Ray 3236333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars(struct uart_port *port, bool force_dma_flush) 32433bb2f6aSErwan Le Ray { 32533bb2f6aSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 32633bb2f6aSErwan Le Ray const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 32733bb2f6aSErwan Le Ray enum dma_status rx_dma_status; 32833bb2f6aSErwan Le Ray u32 sr; 3296333a485SErwan Le Ray unsigned int size = 0; 33033bb2f6aSErwan Le Ray 3316333a485SErwan Le Ray if (stm32_usart_rx_dma_enabled(port) || force_dma_flush) { 33233bb2f6aSErwan Le Ray rx_dma_status = dmaengine_tx_status(stm32_port->rx_ch, 33333bb2f6aSErwan Le Ray stm32_port->rx_ch->cookie, 33433bb2f6aSErwan Le Ray &stm32_port->rx_dma_state); 33533bb2f6aSErwan Le Ray if (rx_dma_status == DMA_IN_PROGRESS) { 33633bb2f6aSErwan Le Ray /* Empty DMA buffer */ 3376333a485SErwan Le Ray size = stm32_usart_receive_chars_dma(port); 33833bb2f6aSErwan Le Ray sr = readl_relaxed(port->membase + ofs->isr); 33933bb2f6aSErwan Le Ray if (sr & USART_SR_ERR_MASK) { 34033bb2f6aSErwan Le Ray /* Disable DMA request line */ 34133bb2f6aSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR); 34233bb2f6aSErwan Le Ray 34333bb2f6aSErwan Le Ray /* Switch to PIO mode to handle the errors */ 3446333a485SErwan Le Ray size += stm32_usart_receive_chars_pio(port); 34533bb2f6aSErwan Le Ray 34633bb2f6aSErwan Le Ray /* Switch back to DMA mode */ 34733bb2f6aSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR); 34833bb2f6aSErwan Le Ray } 34933bb2f6aSErwan Le Ray } else { 35033bb2f6aSErwan Le Ray /* Disable RX DMA */ 35133bb2f6aSErwan Le Ray dmaengine_terminate_async(stm32_port->rx_ch); 35233bb2f6aSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR); 35333bb2f6aSErwan Le Ray /* Fall back to interrupt mode */ 35433bb2f6aSErwan Le Ray dev_dbg(port->dev, "DMA error, fallback to irq mode\n"); 3556333a485SErwan Le Ray size = stm32_usart_receive_chars_pio(port); 35633bb2f6aSErwan Le Ray } 35733bb2f6aSErwan Le Ray } else { 3586333a485SErwan Le Ray size = stm32_usart_receive_chars_pio(port); 35933bb2f6aSErwan Le Ray } 36048a6092fSMaxime Coquelin 3616333a485SErwan Le Ray return size; 36248a6092fSMaxime Coquelin } 36348a6092fSMaxime Coquelin 3649a135f16SValentin Caron static void stm32_usart_tx_dma_terminate(struct stm32_port *stm32_port) 3659a135f16SValentin Caron { 3669a135f16SValentin Caron dmaengine_terminate_async(stm32_port->tx_ch); 3679a135f16SValentin Caron stm32_port->tx_dma_busy = false; 3689a135f16SValentin Caron } 3699a135f16SValentin Caron 3709a135f16SValentin Caron static bool stm32_usart_tx_dma_started(struct stm32_port *stm32_port) 3719a135f16SValentin Caron { 3729a135f16SValentin Caron /* 3739a135f16SValentin Caron * We cannot use the function "dmaengine_tx_status" to know the 3749a135f16SValentin Caron * status of DMA. This function does not show if the "dma complete" 3759a135f16SValentin Caron * callback of the DMA transaction has been called. So we prefer 3769a135f16SValentin Caron * to use "tx_dma_busy" flag to prevent dual DMA transaction at the 3779a135f16SValentin Caron * same time. 3789a135f16SValentin Caron */ 3799a135f16SValentin Caron return stm32_port->tx_dma_busy; 3809a135f16SValentin Caron } 3819a135f16SValentin Caron 3829a135f16SValentin Caron static bool stm32_usart_tx_dma_enabled(struct stm32_port *stm32_port) 3839a135f16SValentin Caron { 3849a135f16SValentin Caron const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 3859a135f16SValentin Caron 3869a135f16SValentin Caron return !!(readl_relaxed(stm32_port->port.membase + ofs->cr3) & USART_CR3_DMAT); 3879a135f16SValentin Caron } 3889a135f16SValentin Caron 38956f9a76cSErwan Le Ray static void stm32_usart_tx_dma_complete(void *arg) 39034891872SAlexandre TORGUE { 39134891872SAlexandre TORGUE struct uart_port *port = arg; 39234891872SAlexandre TORGUE struct stm32_port *stm32port = to_stm32_port(port); 393d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 394f16b90c2SErwan Le Ray unsigned long flags; 39534891872SAlexandre TORGUE 39656f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 3979a135f16SValentin Caron stm32_usart_tx_dma_terminate(stm32port); 39834891872SAlexandre TORGUE 39934891872SAlexandre TORGUE /* Let's see if we have pending data to send */ 400f16b90c2SErwan Le Ray spin_lock_irqsave(&port->lock, flags); 40156f9a76cSErwan Le Ray stm32_usart_transmit_chars(port); 402f16b90c2SErwan Le Ray spin_unlock_irqrestore(&port->lock, flags); 40334891872SAlexandre TORGUE } 40434891872SAlexandre TORGUE 40556f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_enable(struct uart_port *port) 406d075719eSErwan Le Ray { 407d075719eSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 408d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 409d075719eSErwan Le Ray 410d075719eSErwan Le Ray /* 411d075719eSErwan Le Ray * Enables TX FIFO threashold irq when FIFO is enabled, 412d075719eSErwan Le Ray * or TX empty irq when FIFO is disabled 413d075719eSErwan Le Ray */ 4142aa1bbb2SFabrice Gasnier if (stm32_port->fifoen && stm32_port->txftcfg >= 0) 41556f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_TXFTIE); 416d075719eSErwan Le Ray else 41756f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TXEIE); 418d075719eSErwan Le Ray } 419d075719eSErwan Le Ray 420*d7c76716SMarek Vasut static void stm32_usart_tc_interrupt_enable(struct uart_port *port) 421*d7c76716SMarek Vasut { 422*d7c76716SMarek Vasut struct stm32_port *stm32_port = to_stm32_port(port); 423*d7c76716SMarek Vasut const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 424*d7c76716SMarek Vasut 425*d7c76716SMarek Vasut stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TCIE); 426*d7c76716SMarek Vasut } 427*d7c76716SMarek Vasut 42833bb2f6aSErwan Le Ray static void stm32_usart_rx_dma_complete(void *arg) 42933bb2f6aSErwan Le Ray { 43033bb2f6aSErwan Le Ray struct uart_port *port = arg; 4316333a485SErwan Le Ray struct tty_port *tport = &port->state->port; 4326333a485SErwan Le Ray unsigned int size; 4336333a485SErwan Le Ray unsigned long flags; 43433bb2f6aSErwan Le Ray 4356333a485SErwan Le Ray spin_lock_irqsave(&port->lock, flags); 4366333a485SErwan Le Ray size = stm32_usart_receive_chars(port, false); 4376333a485SErwan Le Ray uart_unlock_and_check_sysrq_irqrestore(port, flags); 4386333a485SErwan Le Ray if (size) 4396333a485SErwan Le Ray tty_flip_buffer_push(tport); 44033bb2f6aSErwan Le Ray } 44133bb2f6aSErwan Le Ray 44256f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_disable(struct uart_port *port) 443d075719eSErwan Le Ray { 444d075719eSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 445d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 446d075719eSErwan Le Ray 4472aa1bbb2SFabrice Gasnier if (stm32_port->fifoen && stm32_port->txftcfg >= 0) 44856f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE); 449d075719eSErwan Le Ray else 45056f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TXEIE); 451d075719eSErwan Le Ray } 452d075719eSErwan Le Ray 453*d7c76716SMarek Vasut static void stm32_usart_tc_interrupt_disable(struct uart_port *port) 454*d7c76716SMarek Vasut { 455*d7c76716SMarek Vasut struct stm32_port *stm32_port = to_stm32_port(port); 456*d7c76716SMarek Vasut const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 457*d7c76716SMarek Vasut 458*d7c76716SMarek Vasut stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TCIE); 459*d7c76716SMarek Vasut } 460*d7c76716SMarek Vasut 4613bcea529SMarek Vasut static void stm32_usart_rs485_rts_enable(struct uart_port *port) 4623bcea529SMarek Vasut { 4633bcea529SMarek Vasut struct stm32_port *stm32_port = to_stm32_port(port); 4643bcea529SMarek Vasut struct serial_rs485 *rs485conf = &port->rs485; 4653bcea529SMarek Vasut 4663bcea529SMarek Vasut if (stm32_port->hw_flow_control || 4673bcea529SMarek Vasut !(rs485conf->flags & SER_RS485_ENABLED)) 4683bcea529SMarek Vasut return; 4693bcea529SMarek Vasut 4703bcea529SMarek Vasut if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 4713bcea529SMarek Vasut mctrl_gpio_set(stm32_port->gpios, 4723bcea529SMarek Vasut stm32_port->port.mctrl | TIOCM_RTS); 4733bcea529SMarek Vasut } else { 4743bcea529SMarek Vasut mctrl_gpio_set(stm32_port->gpios, 4753bcea529SMarek Vasut stm32_port->port.mctrl & ~TIOCM_RTS); 4763bcea529SMarek Vasut } 4773bcea529SMarek Vasut } 4783bcea529SMarek Vasut 4793bcea529SMarek Vasut static void stm32_usart_rs485_rts_disable(struct uart_port *port) 4803bcea529SMarek Vasut { 4813bcea529SMarek Vasut struct stm32_port *stm32_port = to_stm32_port(port); 4823bcea529SMarek Vasut struct serial_rs485 *rs485conf = &port->rs485; 4833bcea529SMarek Vasut 4843bcea529SMarek Vasut if (stm32_port->hw_flow_control || 4853bcea529SMarek Vasut !(rs485conf->flags & SER_RS485_ENABLED)) 4863bcea529SMarek Vasut return; 4873bcea529SMarek Vasut 4883bcea529SMarek Vasut if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 4893bcea529SMarek Vasut mctrl_gpio_set(stm32_port->gpios, 4903bcea529SMarek Vasut stm32_port->port.mctrl & ~TIOCM_RTS); 4913bcea529SMarek Vasut } else { 4923bcea529SMarek Vasut mctrl_gpio_set(stm32_port->gpios, 4933bcea529SMarek Vasut stm32_port->port.mctrl | TIOCM_RTS); 4943bcea529SMarek Vasut } 4953bcea529SMarek Vasut } 4963bcea529SMarek Vasut 49756f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_pio(struct uart_port *port) 49834891872SAlexandre TORGUE { 49934891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 500d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 50134891872SAlexandre TORGUE struct circ_buf *xmit = &port->state->xmit; 50234891872SAlexandre TORGUE 5039a135f16SValentin Caron if (stm32_usart_tx_dma_enabled(stm32_port)) 50456f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 50534891872SAlexandre TORGUE 5065d9176edSErwan Le Ray while (!uart_circ_empty(xmit)) { 5075d9176edSErwan Le Ray /* Check that TDR is empty before filling FIFO */ 5085d9176edSErwan Le Ray if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE)) 5095d9176edSErwan Le Ray break; 51034891872SAlexandre TORGUE writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr); 51134891872SAlexandre TORGUE xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1); 51234891872SAlexandre TORGUE port->icount.tx++; 51334891872SAlexandre TORGUE } 51434891872SAlexandre TORGUE 5155d9176edSErwan Le Ray /* rely on TXE irq (mask or unmask) for sending remaining data */ 5165d9176edSErwan Le Ray if (uart_circ_empty(xmit)) 51756f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 5185d9176edSErwan Le Ray else 51956f9a76cSErwan Le Ray stm32_usart_tx_interrupt_enable(port); 5205d9176edSErwan Le Ray } 5215d9176edSErwan Le Ray 52256f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_dma(struct uart_port *port) 52334891872SAlexandre TORGUE { 52434891872SAlexandre TORGUE struct stm32_port *stm32port = to_stm32_port(port); 525d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 52634891872SAlexandre TORGUE struct circ_buf *xmit = &port->state->xmit; 52734891872SAlexandre TORGUE struct dma_async_tx_descriptor *desc = NULL; 528195437d1SValentin Caron unsigned int count; 52934891872SAlexandre TORGUE 5309a135f16SValentin Caron if (stm32_usart_tx_dma_started(stm32port)) { 5319a135f16SValentin Caron if (!stm32_usart_tx_dma_enabled(stm32port)) 5329a135f16SValentin Caron stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT); 53334891872SAlexandre TORGUE return; 5349a135f16SValentin Caron } 53534891872SAlexandre TORGUE 53634891872SAlexandre TORGUE count = uart_circ_chars_pending(xmit); 53734891872SAlexandre TORGUE 53834891872SAlexandre TORGUE if (count > TX_BUF_L) 53934891872SAlexandre TORGUE count = TX_BUF_L; 54034891872SAlexandre TORGUE 54134891872SAlexandre TORGUE if (xmit->tail < xmit->head) { 54234891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count); 54334891872SAlexandre TORGUE } else { 54434891872SAlexandre TORGUE size_t one = UART_XMIT_SIZE - xmit->tail; 54534891872SAlexandre TORGUE size_t two; 54634891872SAlexandre TORGUE 54734891872SAlexandre TORGUE if (one > count) 54834891872SAlexandre TORGUE one = count; 54934891872SAlexandre TORGUE two = count - one; 55034891872SAlexandre TORGUE 55134891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one); 55234891872SAlexandre TORGUE if (two) 55334891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two); 55434891872SAlexandre TORGUE } 55534891872SAlexandre TORGUE 55634891872SAlexandre TORGUE desc = dmaengine_prep_slave_single(stm32port->tx_ch, 55734891872SAlexandre TORGUE stm32port->tx_dma_buf, 55834891872SAlexandre TORGUE count, 55934891872SAlexandre TORGUE DMA_MEM_TO_DEV, 56034891872SAlexandre TORGUE DMA_PREP_INTERRUPT); 56134891872SAlexandre TORGUE 562e7997f7fSErwan Le Ray if (!desc) 563e7997f7fSErwan Le Ray goto fallback_err; 56434891872SAlexandre TORGUE 5659a135f16SValentin Caron /* 5669a135f16SValentin Caron * Set "tx_dma_busy" flag. This flag will be released when 5679a135f16SValentin Caron * dmaengine_terminate_async will be called. This flag helps 5689a135f16SValentin Caron * transmit_chars_dma not to start another DMA transaction 5699a135f16SValentin Caron * if the callback of the previous is not yet called. 5709a135f16SValentin Caron */ 5719a135f16SValentin Caron stm32port->tx_dma_busy = true; 5729a135f16SValentin Caron 57356f9a76cSErwan Le Ray desc->callback = stm32_usart_tx_dma_complete; 57434891872SAlexandre TORGUE desc->callback_param = port; 57534891872SAlexandre TORGUE 57634891872SAlexandre TORGUE /* Push current DMA TX transaction in the pending queue */ 577e7997f7fSErwan Le Ray if (dma_submit_error(dmaengine_submit(desc))) { 578e7997f7fSErwan Le Ray /* dma no yet started, safe to free resources */ 5799a135f16SValentin Caron stm32_usart_tx_dma_terminate(stm32port); 580e7997f7fSErwan Le Ray goto fallback_err; 581e7997f7fSErwan Le Ray } 58234891872SAlexandre TORGUE 58334891872SAlexandre TORGUE /* Issue pending DMA TX requests */ 58434891872SAlexandre TORGUE dma_async_issue_pending(stm32port->tx_ch); 58534891872SAlexandre TORGUE 58656f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT); 58734891872SAlexandre TORGUE 58834891872SAlexandre TORGUE xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1); 58934891872SAlexandre TORGUE port->icount.tx += count; 590e7997f7fSErwan Le Ray return; 591e7997f7fSErwan Le Ray 592e7997f7fSErwan Le Ray fallback_err: 59356f9a76cSErwan Le Ray stm32_usart_transmit_chars_pio(port); 59434891872SAlexandre TORGUE } 59534891872SAlexandre TORGUE 59656f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port) 59748a6092fSMaxime Coquelin { 598ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 599d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 60048a6092fSMaxime Coquelin struct circ_buf *xmit = &port->state->xmit; 601d3d079bdSValentin Caron u32 isr; 602d3d079bdSValentin Caron int ret; 60348a6092fSMaxime Coquelin 604*d7c76716SMarek Vasut if (!stm32_port->hw_flow_control && 605*d7c76716SMarek Vasut port->rs485.flags & SER_RS485_ENABLED) { 606*d7c76716SMarek Vasut stm32_port->txdone = false; 607*d7c76716SMarek Vasut stm32_usart_tc_interrupt_disable(port); 608*d7c76716SMarek Vasut stm32_usart_rs485_rts_enable(port); 609*d7c76716SMarek Vasut } 610*d7c76716SMarek Vasut 61148a6092fSMaxime Coquelin if (port->x_char) { 6129a135f16SValentin Caron if (stm32_usart_tx_dma_started(stm32_port) && 6139a135f16SValentin Caron stm32_usart_tx_dma_enabled(stm32_port)) 61456f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 615d3d079bdSValentin Caron 616d3d079bdSValentin Caron /* Check that TDR is empty before filling FIFO */ 617d3d079bdSValentin Caron ret = 618d3d079bdSValentin Caron readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr, 619d3d079bdSValentin Caron isr, 620d3d079bdSValentin Caron (isr & USART_SR_TXE), 621d3d079bdSValentin Caron 10, 1000); 622d3d079bdSValentin Caron if (ret) 623d3d079bdSValentin Caron dev_warn(port->dev, "1 character may be erased\n"); 624d3d079bdSValentin Caron 625ada8618fSAlexandre TORGUE writel_relaxed(port->x_char, port->membase + ofs->tdr); 62648a6092fSMaxime Coquelin port->x_char = 0; 62748a6092fSMaxime Coquelin port->icount.tx++; 6289a135f16SValentin Caron if (stm32_usart_tx_dma_started(stm32_port)) 62956f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT); 63048a6092fSMaxime Coquelin return; 63148a6092fSMaxime Coquelin } 63248a6092fSMaxime Coquelin 633b83b957cSErwan Le Ray if (uart_circ_empty(xmit) || uart_tx_stopped(port)) { 63456f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 63548a6092fSMaxime Coquelin return; 63648a6092fSMaxime Coquelin } 63748a6092fSMaxime Coquelin 63864c32eabSErwan Le Ray if (ofs->icr == UNDEF_REG) 63956f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->isr, USART_SR_TC); 64064c32eabSErwan Le Ray else 6411250ed71SFabrice Gasnier writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr); 64264c32eabSErwan Le Ray 64334891872SAlexandre TORGUE if (stm32_port->tx_ch) 64456f9a76cSErwan Le Ray stm32_usart_transmit_chars_dma(port); 64534891872SAlexandre TORGUE else 64656f9a76cSErwan Le Ray stm32_usart_transmit_chars_pio(port); 64748a6092fSMaxime Coquelin 64848a6092fSMaxime Coquelin if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) 64948a6092fSMaxime Coquelin uart_write_wakeup(port); 65048a6092fSMaxime Coquelin 651*d7c76716SMarek Vasut if (uart_circ_empty(xmit)) { 65256f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 653*d7c76716SMarek Vasut if (!stm32_port->hw_flow_control && 654*d7c76716SMarek Vasut port->rs485.flags & SER_RS485_ENABLED) { 655*d7c76716SMarek Vasut stm32_port->txdone = true; 656*d7c76716SMarek Vasut stm32_usart_tc_interrupt_enable(port); 657*d7c76716SMarek Vasut } 658*d7c76716SMarek Vasut } 65948a6092fSMaxime Coquelin } 66048a6092fSMaxime Coquelin 66156f9a76cSErwan Le Ray static irqreturn_t stm32_usart_interrupt(int irq, void *ptr) 66248a6092fSMaxime Coquelin { 66348a6092fSMaxime Coquelin struct uart_port *port = ptr; 66412761869SErwan Le Ray struct tty_port *tport = &port->state->port; 665ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 666d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 66748a6092fSMaxime Coquelin u32 sr; 6686333a485SErwan Le Ray unsigned int size; 66948a6092fSMaxime Coquelin 670ada8618fSAlexandre TORGUE sr = readl_relaxed(port->membase + ofs->isr); 67148a6092fSMaxime Coquelin 672*d7c76716SMarek Vasut if (!stm32_port->hw_flow_control && 673*d7c76716SMarek Vasut port->rs485.flags & SER_RS485_ENABLED && 674*d7c76716SMarek Vasut (sr & USART_SR_TC)) { 675*d7c76716SMarek Vasut stm32_usart_tc_interrupt_disable(port); 676*d7c76716SMarek Vasut stm32_usart_rs485_rts_disable(port); 677*d7c76716SMarek Vasut } 678*d7c76716SMarek Vasut 6794cc0ed62SErwan Le Ray if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG) 6804cc0ed62SErwan Le Ray writel_relaxed(USART_ICR_RTOCF, 6814cc0ed62SErwan Le Ray port->membase + ofs->icr); 6824cc0ed62SErwan Le Ray 68312761869SErwan Le Ray if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG) { 68412761869SErwan Le Ray /* Clear wake up flag and disable wake up interrupt */ 685270e5a74SFabrice Gasnier writel_relaxed(USART_ICR_WUCF, 686270e5a74SFabrice Gasnier port->membase + ofs->icr); 68712761869SErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE); 68812761869SErwan Le Ray if (irqd_is_wakeup_set(irq_get_irq_data(port->irq))) 68912761869SErwan Le Ray pm_wakeup_event(tport->tty->dev, 0); 69012761869SErwan Le Ray } 691270e5a74SFabrice Gasnier 69233bb2f6aSErwan Le Ray /* 69333bb2f6aSErwan Le Ray * rx errors in dma mode has to be handled ASAP to avoid overrun as the DMA request 69433bb2f6aSErwan Le Ray * line has been masked by HW and rx data are stacking in FIFO. 69533bb2f6aSErwan Le Ray */ 696d1ec8a2eSErwan Le Ray if (!stm32_port->throttled) { 69733bb2f6aSErwan Le Ray if (((sr & USART_SR_RXNE) && !stm32_usart_rx_dma_enabled(port)) || 698d1ec8a2eSErwan Le Ray ((sr & USART_SR_ERR_MASK) && stm32_usart_rx_dma_enabled(port))) { 6996333a485SErwan Le Ray spin_lock(&port->lock); 7006333a485SErwan Le Ray size = stm32_usart_receive_chars(port, false); 7016333a485SErwan Le Ray uart_unlock_and_check_sysrq(port); 7026333a485SErwan Le Ray if (size) 7036333a485SErwan Le Ray tty_flip_buffer_push(tport); 704d1ec8a2eSErwan Le Ray } 705d1ec8a2eSErwan Le Ray } 70648a6092fSMaxime Coquelin 707ad767681SErwan Le Ray if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch)) { 708ad767681SErwan Le Ray spin_lock(&port->lock); 70956f9a76cSErwan Le Ray stm32_usart_transmit_chars(port); 71001d32d71SAlexandre TORGUE spin_unlock(&port->lock); 711ad767681SErwan Le Ray } 71201d32d71SAlexandre TORGUE 71333bb2f6aSErwan Le Ray if (stm32_usart_rx_dma_enabled(port)) 71434891872SAlexandre TORGUE return IRQ_WAKE_THREAD; 71534891872SAlexandre TORGUE else 71634891872SAlexandre TORGUE return IRQ_HANDLED; 71734891872SAlexandre TORGUE } 71834891872SAlexandre TORGUE 71956f9a76cSErwan Le Ray static irqreturn_t stm32_usart_threaded_interrupt(int irq, void *ptr) 72034891872SAlexandre TORGUE { 72134891872SAlexandre TORGUE struct uart_port *port = ptr; 7226333a485SErwan Le Ray struct tty_port *tport = &port->state->port; 723d1ec8a2eSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 7246333a485SErwan Le Ray unsigned int size; 7256333a485SErwan Le Ray unsigned long flags; 72634891872SAlexandre TORGUE 727cc58d0a3SErwan Le Ray /* Receiver timeout irq for DMA RX */ 7286333a485SErwan Le Ray if (!stm32_port->throttled) { 7296333a485SErwan Le Ray spin_lock_irqsave(&port->lock, flags); 7306333a485SErwan Le Ray size = stm32_usart_receive_chars(port, false); 7316333a485SErwan Le Ray uart_unlock_and_check_sysrq_irqrestore(port, flags); 7326333a485SErwan Le Ray if (size) 7336333a485SErwan Le Ray tty_flip_buffer_push(tport); 7346333a485SErwan Le Ray } 73534891872SAlexandre TORGUE 73648a6092fSMaxime Coquelin return IRQ_HANDLED; 73748a6092fSMaxime Coquelin } 73848a6092fSMaxime Coquelin 73956f9a76cSErwan Le Ray static unsigned int stm32_usart_tx_empty(struct uart_port *port) 74048a6092fSMaxime Coquelin { 741ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 742d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 743ada8618fSAlexandre TORGUE 7443db1d524SErwan Le Ray if (readl_relaxed(port->membase + ofs->isr) & USART_SR_TC) 7453db1d524SErwan Le Ray return TIOCSER_TEMT; 7463db1d524SErwan Le Ray 7473db1d524SErwan Le Ray return 0; 74848a6092fSMaxime Coquelin } 74948a6092fSMaxime Coquelin 75056f9a76cSErwan Le Ray static void stm32_usart_set_mctrl(struct uart_port *port, unsigned int mctrl) 75148a6092fSMaxime Coquelin { 752ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 753d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 754ada8618fSAlexandre TORGUE 75548a6092fSMaxime Coquelin if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS)) 75656f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_RTSE); 75748a6092fSMaxime Coquelin else 75856f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_RTSE); 7596cf61b9bSManivannan Sadhasivam 7606cf61b9bSManivannan Sadhasivam mctrl_gpio_set(stm32_port->gpios, mctrl); 76148a6092fSMaxime Coquelin } 76248a6092fSMaxime Coquelin 76356f9a76cSErwan Le Ray static unsigned int stm32_usart_get_mctrl(struct uart_port *port) 76448a6092fSMaxime Coquelin { 7656cf61b9bSManivannan Sadhasivam struct stm32_port *stm32_port = to_stm32_port(port); 7666cf61b9bSManivannan Sadhasivam unsigned int ret; 7676cf61b9bSManivannan Sadhasivam 76848a6092fSMaxime Coquelin /* This routine is used to get signals of: DCD, DSR, RI, and CTS */ 7696cf61b9bSManivannan Sadhasivam ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS; 7706cf61b9bSManivannan Sadhasivam 7716cf61b9bSManivannan Sadhasivam return mctrl_gpio_get(stm32_port->gpios, &ret); 7726cf61b9bSManivannan Sadhasivam } 7736cf61b9bSManivannan Sadhasivam 77456f9a76cSErwan Le Ray static void stm32_usart_enable_ms(struct uart_port *port) 7756cf61b9bSManivannan Sadhasivam { 7766cf61b9bSManivannan Sadhasivam mctrl_gpio_enable_ms(to_stm32_port(port)->gpios); 7776cf61b9bSManivannan Sadhasivam } 7786cf61b9bSManivannan Sadhasivam 77956f9a76cSErwan Le Ray static void stm32_usart_disable_ms(struct uart_port *port) 7806cf61b9bSManivannan Sadhasivam { 7816cf61b9bSManivannan Sadhasivam mctrl_gpio_disable_ms(to_stm32_port(port)->gpios); 78248a6092fSMaxime Coquelin } 78348a6092fSMaxime Coquelin 78448a6092fSMaxime Coquelin /* Transmit stop */ 78556f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port) 78648a6092fSMaxime Coquelin { 787ad0c2748SMarek Vasut struct stm32_port *stm32_port = to_stm32_port(port); 7882a3bcfe0SValentin Caron const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 789ad0c2748SMarek Vasut 79056f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 7912a3bcfe0SValentin Caron if (stm32_usart_tx_dma_started(stm32_port) && stm32_usart_tx_dma_enabled(stm32_port)) 7922a3bcfe0SValentin Caron stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 793ad0c2748SMarek Vasut 7943bcea529SMarek Vasut stm32_usart_rs485_rts_disable(port); 79548a6092fSMaxime Coquelin } 79648a6092fSMaxime Coquelin 79748a6092fSMaxime Coquelin /* There are probably characters waiting to be transmitted. */ 79856f9a76cSErwan Le Ray static void stm32_usart_start_tx(struct uart_port *port) 79948a6092fSMaxime Coquelin { 80048a6092fSMaxime Coquelin struct circ_buf *xmit = &port->state->xmit; 80148a6092fSMaxime Coquelin 802*d7c76716SMarek Vasut if (uart_circ_empty(xmit) && !port->x_char) { 803*d7c76716SMarek Vasut stm32_usart_rs485_rts_disable(port); 80448a6092fSMaxime Coquelin return; 805*d7c76716SMarek Vasut } 80648a6092fSMaxime Coquelin 8073bcea529SMarek Vasut stm32_usart_rs485_rts_enable(port); 808ad0c2748SMarek Vasut 80956f9a76cSErwan Le Ray stm32_usart_transmit_chars(port); 81048a6092fSMaxime Coquelin } 81148a6092fSMaxime Coquelin 8123d82be8bSErwan Le Ray /* Flush the transmit buffer. */ 8133d82be8bSErwan Le Ray static void stm32_usart_flush_buffer(struct uart_port *port) 8143d82be8bSErwan Le Ray { 8153d82be8bSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 8163d82be8bSErwan Le Ray const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 8173d82be8bSErwan Le Ray 8183d82be8bSErwan Le Ray if (stm32_port->tx_ch) { 8199a135f16SValentin Caron stm32_usart_tx_dma_terminate(stm32_port); 8203d82be8bSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 8213d82be8bSErwan Le Ray } 8223d82be8bSErwan Le Ray } 8233d82be8bSErwan Le Ray 82448a6092fSMaxime Coquelin /* Throttle the remote when input buffer is about to overflow. */ 82556f9a76cSErwan Le Ray static void stm32_usart_throttle(struct uart_port *port) 82648a6092fSMaxime Coquelin { 827ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 828d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 82948a6092fSMaxime Coquelin unsigned long flags; 83048a6092fSMaxime Coquelin 83148a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 832d1ec8a2eSErwan Le Ray 833d1ec8a2eSErwan Le Ray /* 834d1ec8a2eSErwan Le Ray * Disable DMA request line if enabled, so the RX data gets queued into the FIFO. 835d1ec8a2eSErwan Le Ray * Hardware flow control is triggered when RX FIFO is full. 836d1ec8a2eSErwan Le Ray */ 837d1ec8a2eSErwan Le Ray if (stm32_usart_rx_dma_enabled(port)) 838d1ec8a2eSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR); 839d1ec8a2eSErwan Le Ray 84056f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq); 841d0a6a7bcSErwan Le Ray if (stm32_port->cr3_irq) 84256f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq); 843d0a6a7bcSErwan Le Ray 844d1ec8a2eSErwan Le Ray stm32_port->throttled = true; 84548a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 84648a6092fSMaxime Coquelin } 84748a6092fSMaxime Coquelin 84848a6092fSMaxime Coquelin /* Unthrottle the remote, the input buffer can now accept data. */ 84956f9a76cSErwan Le Ray static void stm32_usart_unthrottle(struct uart_port *port) 85048a6092fSMaxime Coquelin { 851ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 852d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 85348a6092fSMaxime Coquelin unsigned long flags; 85448a6092fSMaxime Coquelin 85548a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 85656f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, stm32_port->cr1_irq); 857d0a6a7bcSErwan Le Ray if (stm32_port->cr3_irq) 85856f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, stm32_port->cr3_irq); 859d0a6a7bcSErwan Le Ray 860d1ec8a2eSErwan Le Ray /* 861d1ec8a2eSErwan Le Ray * Switch back to DMA mode (re-enable DMA request line). 862d1ec8a2eSErwan Le Ray * Hardware flow control is stopped when FIFO is not full any more. 863d1ec8a2eSErwan Le Ray */ 864d1ec8a2eSErwan Le Ray if (stm32_port->rx_ch) 865d1ec8a2eSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR); 866d1ec8a2eSErwan Le Ray 867d1ec8a2eSErwan Le Ray stm32_port->throttled = false; 86848a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 86948a6092fSMaxime Coquelin } 87048a6092fSMaxime Coquelin 87148a6092fSMaxime Coquelin /* Receive stop */ 87256f9a76cSErwan Le Ray static void stm32_usart_stop_rx(struct uart_port *port) 87348a6092fSMaxime Coquelin { 874ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 875d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 876ada8618fSAlexandre TORGUE 877e0abc903SErwan Le Ray /* Disable DMA request line. */ 878e0abc903SErwan Le Ray if (stm32_port->rx_ch) 879e0abc903SErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR); 880e0abc903SErwan Le Ray 88156f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq); 882d0a6a7bcSErwan Le Ray if (stm32_port->cr3_irq) 88356f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq); 88448a6092fSMaxime Coquelin } 88548a6092fSMaxime Coquelin 88648a6092fSMaxime Coquelin /* Handle breaks - ignored by us */ 88756f9a76cSErwan Le Ray static void stm32_usart_break_ctl(struct uart_port *port, int break_state) 88848a6092fSMaxime Coquelin { 88948a6092fSMaxime Coquelin } 89048a6092fSMaxime Coquelin 8916eeb348cSErwan Le Ray static int stm32_usart_start_rx_dma_cyclic(struct uart_port *port) 8926eeb348cSErwan Le Ray { 8936eeb348cSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 8946eeb348cSErwan Le Ray const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 8956eeb348cSErwan Le Ray struct dma_async_tx_descriptor *desc; 8966eeb348cSErwan Le Ray int ret; 8976eeb348cSErwan Le Ray 8986eeb348cSErwan Le Ray stm32_port->last_res = RX_BUF_L; 8996eeb348cSErwan Le Ray /* Prepare a DMA cyclic transaction */ 9006eeb348cSErwan Le Ray desc = dmaengine_prep_dma_cyclic(stm32_port->rx_ch, 9016eeb348cSErwan Le Ray stm32_port->rx_dma_buf, 9026eeb348cSErwan Le Ray RX_BUF_L, RX_BUF_P, 9036eeb348cSErwan Le Ray DMA_DEV_TO_MEM, 9046eeb348cSErwan Le Ray DMA_PREP_INTERRUPT); 9056eeb348cSErwan Le Ray if (!desc) { 9066eeb348cSErwan Le Ray dev_err(port->dev, "rx dma prep cyclic failed\n"); 9076eeb348cSErwan Le Ray return -ENODEV; 9086eeb348cSErwan Le Ray } 9096eeb348cSErwan Le Ray 9106eeb348cSErwan Le Ray desc->callback = stm32_usart_rx_dma_complete; 9116eeb348cSErwan Le Ray desc->callback_param = port; 9126eeb348cSErwan Le Ray 9136eeb348cSErwan Le Ray /* Push current DMA transaction in the pending queue */ 9146eeb348cSErwan Le Ray ret = dma_submit_error(dmaengine_submit(desc)); 9156eeb348cSErwan Le Ray if (ret) { 9166eeb348cSErwan Le Ray dmaengine_terminate_sync(stm32_port->rx_ch); 9176eeb348cSErwan Le Ray return ret; 9186eeb348cSErwan Le Ray } 9196eeb348cSErwan Le Ray 9206eeb348cSErwan Le Ray /* Issue pending DMA requests */ 9216eeb348cSErwan Le Ray dma_async_issue_pending(stm32_port->rx_ch); 9226eeb348cSErwan Le Ray 9236eeb348cSErwan Le Ray /* 9246eeb348cSErwan Le Ray * DMA request line not re-enabled at resume when port is throttled. 9256eeb348cSErwan Le Ray * It will be re-enabled by unthrottle ops. 9266eeb348cSErwan Le Ray */ 9276eeb348cSErwan Le Ray if (!stm32_port->throttled) 9286eeb348cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR); 9296eeb348cSErwan Le Ray 9306eeb348cSErwan Le Ray return 0; 9316eeb348cSErwan Le Ray } 9326eeb348cSErwan Le Ray 93356f9a76cSErwan Le Ray static int stm32_usart_startup(struct uart_port *port) 93448a6092fSMaxime Coquelin { 935ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 936d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 937f4518a8aSErwan Le Ray const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 93848a6092fSMaxime Coquelin const char *name = to_platform_device(port->dev)->name; 93948a6092fSMaxime Coquelin u32 val; 94048a6092fSMaxime Coquelin int ret; 94148a6092fSMaxime Coquelin 94256f9a76cSErwan Le Ray ret = request_threaded_irq(port->irq, stm32_usart_interrupt, 94356f9a76cSErwan Le Ray stm32_usart_threaded_interrupt, 944e359b441SJohan Hovold IRQF_ONESHOT | IRQF_NO_SUSPEND, 945e359b441SJohan Hovold name, port); 94648a6092fSMaxime Coquelin if (ret) 94748a6092fSMaxime Coquelin return ret; 94848a6092fSMaxime Coquelin 9493cd66593SMartin Devera if (stm32_port->swap) { 9503cd66593SMartin Devera val = readl_relaxed(port->membase + ofs->cr2); 9513cd66593SMartin Devera val |= USART_CR2_SWAP; 9523cd66593SMartin Devera writel_relaxed(val, port->membase + ofs->cr2); 9533cd66593SMartin Devera } 9543cd66593SMartin Devera 95584872dc4SErwan Le Ray /* RX FIFO Flush */ 95684872dc4SErwan Le Ray if (ofs->rqr != UNDEF_REG) 957315e2d8aSErwan Le Ray writel_relaxed(USART_RQR_RXFRQ, port->membase + ofs->rqr); 95848a6092fSMaxime Coquelin 959e0abc903SErwan Le Ray if (stm32_port->rx_ch) { 9606eeb348cSErwan Le Ray ret = stm32_usart_start_rx_dma_cyclic(port); 961e0abc903SErwan Le Ray if (ret) { 9626eeb348cSErwan Le Ray free_irq(port->irq, port); 9636eeb348cSErwan Le Ray return ret; 964e0abc903SErwan Le Ray } 965e0abc903SErwan Le Ray } 966d1ec8a2eSErwan Le Ray 96725a8e761SErwan Le Ray /* RX enabling */ 968f4518a8aSErwan Le Ray val = stm32_port->cr1_irq | USART_CR1_RE | BIT(cfg->uart_enable_bit); 96956f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, val); 97084872dc4SErwan Le Ray 97148a6092fSMaxime Coquelin return 0; 97248a6092fSMaxime Coquelin } 97348a6092fSMaxime Coquelin 97456f9a76cSErwan Le Ray static void stm32_usart_shutdown(struct uart_port *port) 97548a6092fSMaxime Coquelin { 976ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 977d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 978d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 97964c32eabSErwan Le Ray u32 val, isr; 98064c32eabSErwan Le Ray int ret; 98148a6092fSMaxime Coquelin 9829a135f16SValentin Caron if (stm32_usart_tx_dma_enabled(stm32_port)) 98356a23f93SValentin Caron stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 9849a135f16SValentin Caron 9859a135f16SValentin Caron if (stm32_usart_tx_dma_started(stm32_port)) 9869a135f16SValentin Caron stm32_usart_tx_dma_terminate(stm32_port); 98756a23f93SValentin Caron 9886cf61b9bSManivannan Sadhasivam /* Disable modem control interrupts */ 98956f9a76cSErwan Le Ray stm32_usart_disable_ms(port); 9906cf61b9bSManivannan Sadhasivam 9914cc0ed62SErwan Le Ray val = USART_CR1_TXEIE | USART_CR1_TE; 9924cc0ed62SErwan Le Ray val |= stm32_port->cr1_irq | USART_CR1_RE; 99387f1f809SAlexandre TORGUE val |= BIT(cfg->uart_enable_bit); 994351a762aSGerald Baeza if (stm32_port->fifoen) 995351a762aSGerald Baeza val |= USART_CR1_FIFOEN; 99664c32eabSErwan Le Ray 99764c32eabSErwan Le Ray ret = readl_relaxed_poll_timeout(port->membase + ofs->isr, 99864c32eabSErwan Le Ray isr, (isr & USART_SR_TC), 99964c32eabSErwan Le Ray 10, 100000); 100064c32eabSErwan Le Ray 1001c31c3ea0SErwan Le Ray /* Send the TC error message only when ISR_TC is not set */ 100264c32eabSErwan Le Ray if (ret) 1003c31c3ea0SErwan Le Ray dev_err(port->dev, "Transmission is not complete\n"); 100464c32eabSErwan Le Ray 1005e0abc903SErwan Le Ray /* Disable RX DMA. */ 1006e0abc903SErwan Le Ray if (stm32_port->rx_ch) 1007e0abc903SErwan Le Ray dmaengine_terminate_async(stm32_port->rx_ch); 1008e0abc903SErwan Le Ray 10099f77d192SErwan Le Ray /* flush RX & TX FIFO */ 10109f77d192SErwan Le Ray if (ofs->rqr != UNDEF_REG) 10119f77d192SErwan Le Ray writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ, 10129f77d192SErwan Le Ray port->membase + ofs->rqr); 10139f77d192SErwan Le Ray 101456f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, val); 101548a6092fSMaxime Coquelin 101648a6092fSMaxime Coquelin free_irq(port->irq, port); 101748a6092fSMaxime Coquelin } 101848a6092fSMaxime Coquelin 101956f9a76cSErwan Le Ray static void stm32_usart_set_termios(struct uart_port *port, 102056f9a76cSErwan Le Ray struct ktermios *termios, 102148a6092fSMaxime Coquelin struct ktermios *old) 102248a6092fSMaxime Coquelin { 102348a6092fSMaxime Coquelin struct stm32_port *stm32_port = to_stm32_port(port); 1024d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1025d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 10261bcda09dSBich HEMON struct serial_rs485 *rs485conf = &port->rs485; 1027c8a9d043SErwan Le Ray unsigned int baud, bits; 102848a6092fSMaxime Coquelin u32 usartdiv, mantissa, fraction, oversampling; 102948a6092fSMaxime Coquelin tcflag_t cflag = termios->c_cflag; 1030f264c6f6SErwan Le Ray u32 cr1, cr2, cr3, isr; 103148a6092fSMaxime Coquelin unsigned long flags; 1032f264c6f6SErwan Le Ray int ret; 103348a6092fSMaxime Coquelin 103448a6092fSMaxime Coquelin if (!stm32_port->hw_flow_control) 103548a6092fSMaxime Coquelin cflag &= ~CRTSCTS; 103648a6092fSMaxime Coquelin 103748a6092fSMaxime Coquelin baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8); 103848a6092fSMaxime Coquelin 103948a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 104048a6092fSMaxime Coquelin 1041f264c6f6SErwan Le Ray ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr, 1042f264c6f6SErwan Le Ray isr, 1043f264c6f6SErwan Le Ray (isr & USART_SR_TC), 1044f264c6f6SErwan Le Ray 10, 100000); 1045f264c6f6SErwan Le Ray 1046f264c6f6SErwan Le Ray /* Send the TC error message only when ISR_TC is not set. */ 1047f264c6f6SErwan Le Ray if (ret) 1048f264c6f6SErwan Le Ray dev_err(port->dev, "Transmission is not complete\n"); 1049f264c6f6SErwan Le Ray 105048a6092fSMaxime Coquelin /* Stop serial port and reset value */ 1051ada8618fSAlexandre TORGUE writel_relaxed(0, port->membase + ofs->cr1); 105248a6092fSMaxime Coquelin 105384872dc4SErwan Le Ray /* flush RX & TX FIFO */ 105484872dc4SErwan Le Ray if (ofs->rqr != UNDEF_REG) 1055315e2d8aSErwan Le Ray writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ, 1056315e2d8aSErwan Le Ray port->membase + ofs->rqr); 10571bcda09dSBich HEMON 105884872dc4SErwan Le Ray cr1 = USART_CR1_TE | USART_CR1_RE; 1059351a762aSGerald Baeza if (stm32_port->fifoen) 1060351a762aSGerald Baeza cr1 |= USART_CR1_FIFOEN; 10613cd66593SMartin Devera cr2 = stm32_port->swap ? USART_CR2_SWAP : 0; 106225a8e761SErwan Le Ray 106325a8e761SErwan Le Ray /* Tx and RX FIFO configuration */ 1064d075719eSErwan Le Ray cr3 = readl_relaxed(port->membase + ofs->cr3); 106525a8e761SErwan Le Ray cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTIE; 106625a8e761SErwan Le Ray if (stm32_port->fifoen) { 10672aa1bbb2SFabrice Gasnier if (stm32_port->txftcfg >= 0) 10682aa1bbb2SFabrice Gasnier cr3 |= stm32_port->txftcfg << USART_CR3_TXFTCFG_SHIFT; 10692aa1bbb2SFabrice Gasnier if (stm32_port->rxftcfg >= 0) 10702aa1bbb2SFabrice Gasnier cr3 |= stm32_port->rxftcfg << USART_CR3_RXFTCFG_SHIFT; 107125a8e761SErwan Le Ray } 107248a6092fSMaxime Coquelin 107348a6092fSMaxime Coquelin if (cflag & CSTOPB) 107448a6092fSMaxime Coquelin cr2 |= USART_CR2_STOP_2B; 107548a6092fSMaxime Coquelin 10763ec2ff37SJiri Slaby bits = tty_get_char_size(cflag); 10776c5962f3SErwan Le Ray stm32_port->rdr_mask = (BIT(bits) - 1); 1078c8a9d043SErwan Le Ray 107948a6092fSMaxime Coquelin if (cflag & PARENB) { 1080c8a9d043SErwan Le Ray bits++; 108148a6092fSMaxime Coquelin cr1 |= USART_CR1_PCE; 1082c8a9d043SErwan Le Ray } 1083c8a9d043SErwan Le Ray 1084c8a9d043SErwan Le Ray /* 1085c8a9d043SErwan Le Ray * Word length configuration: 1086c8a9d043SErwan Le Ray * CS8 + parity, 9 bits word aka [M1:M0] = 0b01 1087c8a9d043SErwan Le Ray * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10 1088c8a9d043SErwan Le Ray * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00 1089c8a9d043SErwan Le Ray * M0 and M1 already cleared by cr1 initialization. 1090c8a9d043SErwan Le Ray */ 1091c8a9d043SErwan Le Ray if (bits == 9) 1092ada8618fSAlexandre TORGUE cr1 |= USART_CR1_M0; 1093c8a9d043SErwan Le Ray else if ((bits == 7) && cfg->has_7bits_data) 1094c8a9d043SErwan Le Ray cr1 |= USART_CR1_M1; 1095c8a9d043SErwan Le Ray else if (bits != 8) 1096c8a9d043SErwan Le Ray dev_dbg(port->dev, "Unsupported data bits config: %u bits\n" 1097c8a9d043SErwan Le Ray , bits); 109848a6092fSMaxime Coquelin 10994cc0ed62SErwan Le Ray if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch || 11002aa1bbb2SFabrice Gasnier (stm32_port->fifoen && 11012aa1bbb2SFabrice Gasnier stm32_port->rxftcfg >= 0))) { 11024cc0ed62SErwan Le Ray if (cflag & CSTOPB) 11034cc0ed62SErwan Le Ray bits = bits + 3; /* 1 start bit + 2 stop bits */ 11044cc0ed62SErwan Le Ray else 11054cc0ed62SErwan Le Ray bits = bits + 2; /* 1 start bit + 1 stop bit */ 11064cc0ed62SErwan Le Ray 11074cc0ed62SErwan Le Ray /* RX timeout irq to occur after last stop bit + bits */ 11084cc0ed62SErwan Le Ray stm32_port->cr1_irq = USART_CR1_RTOIE; 11094cc0ed62SErwan Le Ray writel_relaxed(bits, port->membase + ofs->rtor); 11104cc0ed62SErwan Le Ray cr2 |= USART_CR2_RTOEN; 111133bb2f6aSErwan Le Ray /* 111233bb2f6aSErwan Le Ray * Enable fifo threshold irq in two cases, either when there is no DMA, or when 111333bb2f6aSErwan Le Ray * wake up over usart, from low power until the DMA gets re-enabled by resume. 111433bb2f6aSErwan Le Ray */ 1115d0a6a7bcSErwan Le Ray stm32_port->cr3_irq = USART_CR3_RXFTIE; 11164cc0ed62SErwan Le Ray } 11174cc0ed62SErwan Le Ray 1118d0a6a7bcSErwan Le Ray cr1 |= stm32_port->cr1_irq; 1119d0a6a7bcSErwan Le Ray cr3 |= stm32_port->cr3_irq; 1120d0a6a7bcSErwan Le Ray 112148a6092fSMaxime Coquelin if (cflag & PARODD) 112248a6092fSMaxime Coquelin cr1 |= USART_CR1_PS; 112348a6092fSMaxime Coquelin 112448a6092fSMaxime Coquelin port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS); 112548a6092fSMaxime Coquelin if (cflag & CRTSCTS) { 112648a6092fSMaxime Coquelin port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS; 112735abe98fSBich HEMON cr3 |= USART_CR3_CTSE | USART_CR3_RTSE; 112848a6092fSMaxime Coquelin } 112948a6092fSMaxime Coquelin 113048a6092fSMaxime Coquelin usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud); 113148a6092fSMaxime Coquelin 113248a6092fSMaxime Coquelin /* 113348a6092fSMaxime Coquelin * The USART supports 16 or 8 times oversampling. 113448a6092fSMaxime Coquelin * By default we prefer 16 times oversampling, so that the receiver 113548a6092fSMaxime Coquelin * has a better tolerance to clock deviations. 113648a6092fSMaxime Coquelin * 8 times oversampling is only used to achieve higher speeds. 113748a6092fSMaxime Coquelin */ 113848a6092fSMaxime Coquelin if (usartdiv < 16) { 113948a6092fSMaxime Coquelin oversampling = 8; 11401bcda09dSBich HEMON cr1 |= USART_CR1_OVER8; 114156f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, USART_CR1_OVER8); 114248a6092fSMaxime Coquelin } else { 114348a6092fSMaxime Coquelin oversampling = 16; 11441bcda09dSBich HEMON cr1 &= ~USART_CR1_OVER8; 114556f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_OVER8); 114648a6092fSMaxime Coquelin } 114748a6092fSMaxime Coquelin 114848a6092fSMaxime Coquelin mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT; 114948a6092fSMaxime Coquelin fraction = usartdiv % oversampling; 1150ada8618fSAlexandre TORGUE writel_relaxed(mantissa | fraction, port->membase + ofs->brr); 115148a6092fSMaxime Coquelin 115248a6092fSMaxime Coquelin uart_update_timeout(port, cflag, baud); 115348a6092fSMaxime Coquelin 115448a6092fSMaxime Coquelin port->read_status_mask = USART_SR_ORE; 115548a6092fSMaxime Coquelin if (termios->c_iflag & INPCK) 115648a6092fSMaxime Coquelin port->read_status_mask |= USART_SR_PE | USART_SR_FE; 115748a6092fSMaxime Coquelin if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK)) 11584f01d833SErwan Le Ray port->read_status_mask |= USART_SR_FE; 115948a6092fSMaxime Coquelin 116048a6092fSMaxime Coquelin /* Characters to ignore */ 116148a6092fSMaxime Coquelin port->ignore_status_mask = 0; 116248a6092fSMaxime Coquelin if (termios->c_iflag & IGNPAR) 116348a6092fSMaxime Coquelin port->ignore_status_mask = USART_SR_PE | USART_SR_FE; 116448a6092fSMaxime Coquelin if (termios->c_iflag & IGNBRK) { 11654f01d833SErwan Le Ray port->ignore_status_mask |= USART_SR_FE; 116648a6092fSMaxime Coquelin /* 116748a6092fSMaxime Coquelin * If we're ignoring parity and break indicators, 116848a6092fSMaxime Coquelin * ignore overruns too (for real raw support). 116948a6092fSMaxime Coquelin */ 117048a6092fSMaxime Coquelin if (termios->c_iflag & IGNPAR) 117148a6092fSMaxime Coquelin port->ignore_status_mask |= USART_SR_ORE; 117248a6092fSMaxime Coquelin } 117348a6092fSMaxime Coquelin 117448a6092fSMaxime Coquelin /* Ignore all characters if CREAD is not set */ 117548a6092fSMaxime Coquelin if ((termios->c_cflag & CREAD) == 0) 117648a6092fSMaxime Coquelin port->ignore_status_mask |= USART_SR_DUMMY_RX; 117748a6092fSMaxime Coquelin 117833bb2f6aSErwan Le Ray if (stm32_port->rx_ch) { 117933bb2f6aSErwan Le Ray /* 118033bb2f6aSErwan Le Ray * Setup DMA to collect only valid data and enable error irqs. 118133bb2f6aSErwan Le Ray * This also enables break reception when using DMA. 118233bb2f6aSErwan Le Ray */ 118333bb2f6aSErwan Le Ray cr1 |= USART_CR1_PEIE; 118433bb2f6aSErwan Le Ray cr3 |= USART_CR3_EIE; 118534891872SAlexandre TORGUE cr3 |= USART_CR3_DMAR; 118633bb2f6aSErwan Le Ray cr3 |= USART_CR3_DDRE; 118733bb2f6aSErwan Le Ray } 118834891872SAlexandre TORGUE 11891bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_ENABLED) { 119056f9a76cSErwan Le Ray stm32_usart_config_reg_rs485(&cr1, &cr3, 11911bcda09dSBich HEMON rs485conf->delay_rts_before_send, 119256f9a76cSErwan Le Ray rs485conf->delay_rts_after_send, 119356f9a76cSErwan Le Ray baud); 11941bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 11951bcda09dSBich HEMON cr3 &= ~USART_CR3_DEP; 11961bcda09dSBich HEMON rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND; 11971bcda09dSBich HEMON } else { 11981bcda09dSBich HEMON cr3 |= USART_CR3_DEP; 11991bcda09dSBich HEMON rs485conf->flags |= SER_RS485_RTS_AFTER_SEND; 12001bcda09dSBich HEMON } 12011bcda09dSBich HEMON 12021bcda09dSBich HEMON } else { 12031bcda09dSBich HEMON cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP); 12041bcda09dSBich HEMON cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK); 12051bcda09dSBich HEMON } 12061bcda09dSBich HEMON 120712761869SErwan Le Ray /* Configure wake up from low power on start bit detection */ 12083d530017SAlexandre Torgue if (stm32_port->wakeup_src) { 120912761869SErwan Le Ray cr3 &= ~USART_CR3_WUS_MASK; 121012761869SErwan Le Ray cr3 |= USART_CR3_WUS_START_BIT; 121112761869SErwan Le Ray } 121212761869SErwan Le Ray 1213ada8618fSAlexandre TORGUE writel_relaxed(cr3, port->membase + ofs->cr3); 1214ada8618fSAlexandre TORGUE writel_relaxed(cr2, port->membase + ofs->cr2); 1215ada8618fSAlexandre TORGUE writel_relaxed(cr1, port->membase + ofs->cr1); 121648a6092fSMaxime Coquelin 121756f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 121848a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 1219436c9793SErwan Le Ray 1220436c9793SErwan Le Ray /* Handle modem control interrupts */ 1221436c9793SErwan Le Ray if (UART_ENABLE_MS(port, termios->c_cflag)) 1222436c9793SErwan Le Ray stm32_usart_enable_ms(port); 1223436c9793SErwan Le Ray else 1224436c9793SErwan Le Ray stm32_usart_disable_ms(port); 122548a6092fSMaxime Coquelin } 122648a6092fSMaxime Coquelin 122756f9a76cSErwan Le Ray static const char *stm32_usart_type(struct uart_port *port) 122848a6092fSMaxime Coquelin { 122948a6092fSMaxime Coquelin return (port->type == PORT_STM32) ? DRIVER_NAME : NULL; 123048a6092fSMaxime Coquelin } 123148a6092fSMaxime Coquelin 123256f9a76cSErwan Le Ray static void stm32_usart_release_port(struct uart_port *port) 123348a6092fSMaxime Coquelin { 123448a6092fSMaxime Coquelin } 123548a6092fSMaxime Coquelin 123656f9a76cSErwan Le Ray static int stm32_usart_request_port(struct uart_port *port) 123748a6092fSMaxime Coquelin { 123848a6092fSMaxime Coquelin return 0; 123948a6092fSMaxime Coquelin } 124048a6092fSMaxime Coquelin 124156f9a76cSErwan Le Ray static void stm32_usart_config_port(struct uart_port *port, int flags) 124248a6092fSMaxime Coquelin { 124348a6092fSMaxime Coquelin if (flags & UART_CONFIG_TYPE) 124448a6092fSMaxime Coquelin port->type = PORT_STM32; 124548a6092fSMaxime Coquelin } 124648a6092fSMaxime Coquelin 124748a6092fSMaxime Coquelin static int 124856f9a76cSErwan Le Ray stm32_usart_verify_port(struct uart_port *port, struct serial_struct *ser) 124948a6092fSMaxime Coquelin { 125048a6092fSMaxime Coquelin /* No user changeable parameters */ 125148a6092fSMaxime Coquelin return -EINVAL; 125248a6092fSMaxime Coquelin } 125348a6092fSMaxime Coquelin 125456f9a76cSErwan Le Ray static void stm32_usart_pm(struct uart_port *port, unsigned int state, 125548a6092fSMaxime Coquelin unsigned int oldstate) 125648a6092fSMaxime Coquelin { 125748a6092fSMaxime Coquelin struct stm32_port *stm32port = container_of(port, 125848a6092fSMaxime Coquelin struct stm32_port, port); 1259d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 1260d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32port->info->cfg; 126118ee37e1SJohan Hovold unsigned long flags; 126248a6092fSMaxime Coquelin 126348a6092fSMaxime Coquelin switch (state) { 126448a6092fSMaxime Coquelin case UART_PM_STATE_ON: 1265fb6dcef6SErwan Le Ray pm_runtime_get_sync(port->dev); 126648a6092fSMaxime Coquelin break; 126748a6092fSMaxime Coquelin case UART_PM_STATE_OFF: 126848a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 126956f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 127048a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 1271fb6dcef6SErwan Le Ray pm_runtime_put_sync(port->dev); 127248a6092fSMaxime Coquelin break; 127348a6092fSMaxime Coquelin } 127448a6092fSMaxime Coquelin } 127548a6092fSMaxime Coquelin 12761f507b3aSValentin Caron #if defined(CONFIG_CONSOLE_POLL) 12771f507b3aSValentin Caron 12781f507b3aSValentin Caron /* Callbacks for characters polling in debug context (i.e. KGDB). */ 12791f507b3aSValentin Caron static int stm32_usart_poll_init(struct uart_port *port) 12801f507b3aSValentin Caron { 12811f507b3aSValentin Caron struct stm32_port *stm32_port = to_stm32_port(port); 12821f507b3aSValentin Caron 12831f507b3aSValentin Caron return clk_prepare_enable(stm32_port->clk); 12841f507b3aSValentin Caron } 12851f507b3aSValentin Caron 12861f507b3aSValentin Caron static int stm32_usart_poll_get_char(struct uart_port *port) 12871f507b3aSValentin Caron { 12881f507b3aSValentin Caron struct stm32_port *stm32_port = to_stm32_port(port); 12891f507b3aSValentin Caron const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 12901f507b3aSValentin Caron 12911f507b3aSValentin Caron if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_RXNE)) 12921f507b3aSValentin Caron return NO_POLL_CHAR; 12931f507b3aSValentin Caron 12941f507b3aSValentin Caron return readl_relaxed(port->membase + ofs->rdr) & stm32_port->rdr_mask; 12951f507b3aSValentin Caron } 12961f507b3aSValentin Caron 12971f507b3aSValentin Caron static void stm32_usart_poll_put_char(struct uart_port *port, unsigned char ch) 12981f507b3aSValentin Caron { 12991f507b3aSValentin Caron stm32_usart_console_putchar(port, ch); 13001f507b3aSValentin Caron } 13011f507b3aSValentin Caron #endif /* CONFIG_CONSOLE_POLL */ 13021f507b3aSValentin Caron 130348a6092fSMaxime Coquelin static const struct uart_ops stm32_uart_ops = { 130456f9a76cSErwan Le Ray .tx_empty = stm32_usart_tx_empty, 130556f9a76cSErwan Le Ray .set_mctrl = stm32_usart_set_mctrl, 130656f9a76cSErwan Le Ray .get_mctrl = stm32_usart_get_mctrl, 130756f9a76cSErwan Le Ray .stop_tx = stm32_usart_stop_tx, 130856f9a76cSErwan Le Ray .start_tx = stm32_usart_start_tx, 130956f9a76cSErwan Le Ray .throttle = stm32_usart_throttle, 131056f9a76cSErwan Le Ray .unthrottle = stm32_usart_unthrottle, 131156f9a76cSErwan Le Ray .stop_rx = stm32_usart_stop_rx, 131256f9a76cSErwan Le Ray .enable_ms = stm32_usart_enable_ms, 131356f9a76cSErwan Le Ray .break_ctl = stm32_usart_break_ctl, 131456f9a76cSErwan Le Ray .startup = stm32_usart_startup, 131556f9a76cSErwan Le Ray .shutdown = stm32_usart_shutdown, 13163d82be8bSErwan Le Ray .flush_buffer = stm32_usart_flush_buffer, 131756f9a76cSErwan Le Ray .set_termios = stm32_usart_set_termios, 131856f9a76cSErwan Le Ray .pm = stm32_usart_pm, 131956f9a76cSErwan Le Ray .type = stm32_usart_type, 132056f9a76cSErwan Le Ray .release_port = stm32_usart_release_port, 132156f9a76cSErwan Le Ray .request_port = stm32_usart_request_port, 132256f9a76cSErwan Le Ray .config_port = stm32_usart_config_port, 132356f9a76cSErwan Le Ray .verify_port = stm32_usart_verify_port, 13241f507b3aSValentin Caron #if defined(CONFIG_CONSOLE_POLL) 13251f507b3aSValentin Caron .poll_init = stm32_usart_poll_init, 13261f507b3aSValentin Caron .poll_get_char = stm32_usart_poll_get_char, 13271f507b3aSValentin Caron .poll_put_char = stm32_usart_poll_put_char, 13281f507b3aSValentin Caron #endif /* CONFIG_CONSOLE_POLL */ 132948a6092fSMaxime Coquelin }; 133048a6092fSMaxime Coquelin 13312aa1bbb2SFabrice Gasnier /* 13322aa1bbb2SFabrice Gasnier * STM32H7 RX & TX FIFO threshold configuration (CR3 RXFTCFG / TXFTCFG) 13332aa1bbb2SFabrice Gasnier * Note: 1 isn't a valid value in RXFTCFG / TXFTCFG. In this case, 13342aa1bbb2SFabrice Gasnier * RXNEIE / TXEIE can be used instead of threshold irqs: RXFTIE / TXFTIE. 13352aa1bbb2SFabrice Gasnier * So, RXFTCFG / TXFTCFG bitfields values are encoded as array index + 1. 13362aa1bbb2SFabrice Gasnier */ 13372aa1bbb2SFabrice Gasnier static const u32 stm32h7_usart_fifo_thresh_cfg[] = { 1, 2, 4, 8, 12, 14, 16 }; 13382aa1bbb2SFabrice Gasnier 13392aa1bbb2SFabrice Gasnier static void stm32_usart_get_ftcfg(struct platform_device *pdev, const char *p, 13402aa1bbb2SFabrice Gasnier int *ftcfg) 13412aa1bbb2SFabrice Gasnier { 13422aa1bbb2SFabrice Gasnier u32 bytes, i; 13432aa1bbb2SFabrice Gasnier 13442aa1bbb2SFabrice Gasnier /* DT option to get RX & TX FIFO threshold (default to 8 bytes) */ 13452aa1bbb2SFabrice Gasnier if (of_property_read_u32(pdev->dev.of_node, p, &bytes)) 13462aa1bbb2SFabrice Gasnier bytes = 8; 13472aa1bbb2SFabrice Gasnier 13482aa1bbb2SFabrice Gasnier for (i = 0; i < ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg); i++) 13492aa1bbb2SFabrice Gasnier if (stm32h7_usart_fifo_thresh_cfg[i] >= bytes) 13502aa1bbb2SFabrice Gasnier break; 13512aa1bbb2SFabrice Gasnier if (i >= ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg)) 13522aa1bbb2SFabrice Gasnier i = ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg) - 1; 13532aa1bbb2SFabrice Gasnier 13542aa1bbb2SFabrice Gasnier dev_dbg(&pdev->dev, "%s set to %d bytes\n", p, 13552aa1bbb2SFabrice Gasnier stm32h7_usart_fifo_thresh_cfg[i]); 13562aa1bbb2SFabrice Gasnier 13572aa1bbb2SFabrice Gasnier /* Provide FIFO threshold ftcfg (1 is invalid: threshold irq unused) */ 13582aa1bbb2SFabrice Gasnier if (i) 13592aa1bbb2SFabrice Gasnier *ftcfg = i - 1; 13602aa1bbb2SFabrice Gasnier else 13612aa1bbb2SFabrice Gasnier *ftcfg = -EINVAL; 13622aa1bbb2SFabrice Gasnier } 13632aa1bbb2SFabrice Gasnier 136497f3a085SErwan Le Ray static void stm32_usart_deinit_port(struct stm32_port *stm32port) 136597f3a085SErwan Le Ray { 136697f3a085SErwan Le Ray clk_disable_unprepare(stm32port->clk); 136797f3a085SErwan Le Ray } 136897f3a085SErwan Le Ray 136956f9a76cSErwan Le Ray static int stm32_usart_init_port(struct stm32_port *stm32port, 137048a6092fSMaxime Coquelin struct platform_device *pdev) 137148a6092fSMaxime Coquelin { 137248a6092fSMaxime Coquelin struct uart_port *port = &stm32port->port; 137348a6092fSMaxime Coquelin struct resource *res; 1374e0f2a902SErwan Le Ray int ret, irq; 137548a6092fSMaxime Coquelin 1376e0f2a902SErwan Le Ray irq = platform_get_irq(pdev, 0); 1377217b04c6STang Bin if (irq < 0) 1378217b04c6STang Bin return irq; 137992fc0023SErwan Le Ray 138048a6092fSMaxime Coquelin port->iotype = UPIO_MEM; 138148a6092fSMaxime Coquelin port->flags = UPF_BOOT_AUTOCONF; 138248a6092fSMaxime Coquelin port->ops = &stm32_uart_ops; 138348a6092fSMaxime Coquelin port->dev = &pdev->dev; 1384d075719eSErwan Le Ray port->fifosize = stm32port->info->cfg.fifosize; 13859feedaa7SDmitry Safonov port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE); 1386e0f2a902SErwan Le Ray port->irq = irq; 138756f9a76cSErwan Le Ray port->rs485_config = stm32_usart_config_rs485; 13887d8f6861SBich HEMON 138956f9a76cSErwan Le Ray ret = stm32_usart_init_rs485(port, pdev); 1390c150c0f3SLukas Wunner if (ret) 1391c150c0f3SLukas Wunner return ret; 13927d8f6861SBich HEMON 13933d530017SAlexandre Torgue stm32port->wakeup_src = stm32port->info->cfg.has_wakeup && 13943d530017SAlexandre Torgue of_property_read_bool(pdev->dev.of_node, "wakeup-source"); 13952c58e560SErwan Le Ray 13963cd66593SMartin Devera stm32port->swap = stm32port->info->cfg.has_swap && 13973cd66593SMartin Devera of_property_read_bool(pdev->dev.of_node, "rx-tx-swap"); 13983cd66593SMartin Devera 1399351a762aSGerald Baeza stm32port->fifoen = stm32port->info->cfg.has_fifo; 14002aa1bbb2SFabrice Gasnier if (stm32port->fifoen) { 14012aa1bbb2SFabrice Gasnier stm32_usart_get_ftcfg(pdev, "rx-threshold", 14022aa1bbb2SFabrice Gasnier &stm32port->rxftcfg); 14032aa1bbb2SFabrice Gasnier stm32_usart_get_ftcfg(pdev, "tx-threshold", 14042aa1bbb2SFabrice Gasnier &stm32port->txftcfg); 14052aa1bbb2SFabrice Gasnier } 140648a6092fSMaxime Coquelin 14073d881e32STang Bin port->membase = devm_platform_get_and_ioremap_resource(pdev, 0, &res); 140848a6092fSMaxime Coquelin if (IS_ERR(port->membase)) 140948a6092fSMaxime Coquelin return PTR_ERR(port->membase); 141048a6092fSMaxime Coquelin port->mapbase = res->start; 141148a6092fSMaxime Coquelin 141248a6092fSMaxime Coquelin spin_lock_init(&port->lock); 141348a6092fSMaxime Coquelin 141448a6092fSMaxime Coquelin stm32port->clk = devm_clk_get(&pdev->dev, NULL); 141548a6092fSMaxime Coquelin if (IS_ERR(stm32port->clk)) 141648a6092fSMaxime Coquelin return PTR_ERR(stm32port->clk); 141748a6092fSMaxime Coquelin 141848a6092fSMaxime Coquelin /* Ensure that clk rate is correct by enabling the clk */ 141948a6092fSMaxime Coquelin ret = clk_prepare_enable(stm32port->clk); 142048a6092fSMaxime Coquelin if (ret) 142148a6092fSMaxime Coquelin return ret; 142248a6092fSMaxime Coquelin 142348a6092fSMaxime Coquelin stm32port->port.uartclk = clk_get_rate(stm32port->clk); 1424ada80043SFabrice Gasnier if (!stm32port->port.uartclk) { 142548a6092fSMaxime Coquelin ret = -EINVAL; 14266cf61b9bSManivannan Sadhasivam goto err_clk; 1427ada80043SFabrice Gasnier } 142848a6092fSMaxime Coquelin 14296cf61b9bSManivannan Sadhasivam stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0); 14306cf61b9bSManivannan Sadhasivam if (IS_ERR(stm32port->gpios)) { 14316cf61b9bSManivannan Sadhasivam ret = PTR_ERR(stm32port->gpios); 14326cf61b9bSManivannan Sadhasivam goto err_clk; 14336cf61b9bSManivannan Sadhasivam } 14346cf61b9bSManivannan Sadhasivam 14359359369aSErwan Le Ray /* 14369359369aSErwan Le Ray * Both CTS/RTS gpios and "st,hw-flow-ctrl" (deprecated) or "uart-has-rtscts" 14379359369aSErwan Le Ray * properties should not be specified. 14389359369aSErwan Le Ray */ 14396cf61b9bSManivannan Sadhasivam if (stm32port->hw_flow_control) { 14406cf61b9bSManivannan Sadhasivam if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) || 14416cf61b9bSManivannan Sadhasivam mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) { 14426cf61b9bSManivannan Sadhasivam dev_err(&pdev->dev, "Conflicting RTS/CTS config\n"); 14436cf61b9bSManivannan Sadhasivam ret = -EINVAL; 14446cf61b9bSManivannan Sadhasivam goto err_clk; 14456cf61b9bSManivannan Sadhasivam } 14466cf61b9bSManivannan Sadhasivam } 14476cf61b9bSManivannan Sadhasivam 14486cf61b9bSManivannan Sadhasivam return ret; 14496cf61b9bSManivannan Sadhasivam 14506cf61b9bSManivannan Sadhasivam err_clk: 14516cf61b9bSManivannan Sadhasivam clk_disable_unprepare(stm32port->clk); 14526cf61b9bSManivannan Sadhasivam 145348a6092fSMaxime Coquelin return ret; 145448a6092fSMaxime Coquelin } 145548a6092fSMaxime Coquelin 145656f9a76cSErwan Le Ray static struct stm32_port *stm32_usart_of_get_port(struct platform_device *pdev) 145748a6092fSMaxime Coquelin { 145848a6092fSMaxime Coquelin struct device_node *np = pdev->dev.of_node; 145948a6092fSMaxime Coquelin int id; 146048a6092fSMaxime Coquelin 146148a6092fSMaxime Coquelin if (!np) 146248a6092fSMaxime Coquelin return NULL; 146348a6092fSMaxime Coquelin 146448a6092fSMaxime Coquelin id = of_alias_get_id(np, "serial"); 1465e5707915SGerald Baeza if (id < 0) { 1466e5707915SGerald Baeza dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id); 1467e5707915SGerald Baeza return NULL; 1468e5707915SGerald Baeza } 146948a6092fSMaxime Coquelin 147048a6092fSMaxime Coquelin if (WARN_ON(id >= STM32_MAX_PORTS)) 147148a6092fSMaxime Coquelin return NULL; 147248a6092fSMaxime Coquelin 14736fd9fffbSErwan Le Ray stm32_ports[id].hw_flow_control = 14746fd9fffbSErwan Le Ray of_property_read_bool (np, "st,hw-flow-ctrl") /*deprecated*/ || 14756fd9fffbSErwan Le Ray of_property_read_bool (np, "uart-has-rtscts"); 147648a6092fSMaxime Coquelin stm32_ports[id].port.line = id; 14774cc0ed62SErwan Le Ray stm32_ports[id].cr1_irq = USART_CR1_RXNEIE; 1478d0a6a7bcSErwan Le Ray stm32_ports[id].cr3_irq = 0; 1479e5707915SGerald Baeza stm32_ports[id].last_res = RX_BUF_L; 148048a6092fSMaxime Coquelin return &stm32_ports[id]; 148148a6092fSMaxime Coquelin } 148248a6092fSMaxime Coquelin 148348a6092fSMaxime Coquelin #ifdef CONFIG_OF 148448a6092fSMaxime Coquelin static const struct of_device_id stm32_match[] = { 1485ada8618fSAlexandre TORGUE { .compatible = "st,stm32-uart", .data = &stm32f4_info}, 1486ada8618fSAlexandre TORGUE { .compatible = "st,stm32f7-uart", .data = &stm32f7_info}, 1487270e5a74SFabrice Gasnier { .compatible = "st,stm32h7-uart", .data = &stm32h7_info}, 148848a6092fSMaxime Coquelin {}, 148948a6092fSMaxime Coquelin }; 149048a6092fSMaxime Coquelin 149148a6092fSMaxime Coquelin MODULE_DEVICE_TABLE(of, stm32_match); 149248a6092fSMaxime Coquelin #endif 149348a6092fSMaxime Coquelin 1494a7770a4bSErwan Le Ray static void stm32_usart_of_dma_rx_remove(struct stm32_port *stm32port, 1495a7770a4bSErwan Le Ray struct platform_device *pdev) 1496a7770a4bSErwan Le Ray { 1497a7770a4bSErwan Le Ray if (stm32port->rx_buf) 1498a7770a4bSErwan Le Ray dma_free_coherent(&pdev->dev, RX_BUF_L, stm32port->rx_buf, 1499a7770a4bSErwan Le Ray stm32port->rx_dma_buf); 1500a7770a4bSErwan Le Ray } 1501a7770a4bSErwan Le Ray 150256f9a76cSErwan Le Ray static int stm32_usart_of_dma_rx_probe(struct stm32_port *stm32port, 150334891872SAlexandre TORGUE struct platform_device *pdev) 150434891872SAlexandre TORGUE { 1505d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 150634891872SAlexandre TORGUE struct uart_port *port = &stm32port->port; 150734891872SAlexandre TORGUE struct device *dev = &pdev->dev; 150834891872SAlexandre TORGUE struct dma_slave_config config; 150934891872SAlexandre TORGUE int ret; 151034891872SAlexandre TORGUE 1511e359b441SJohan Hovold /* 1512e359b441SJohan Hovold * Using DMA and threaded handler for the console could lead to 1513e359b441SJohan Hovold * deadlocks. 1514e359b441SJohan Hovold */ 1515e359b441SJohan Hovold if (uart_console(port)) 1516e359b441SJohan Hovold return -ENODEV; 1517e359b441SJohan Hovold 151859bd4eedSTang Bin stm32port->rx_buf = dma_alloc_coherent(dev, RX_BUF_L, 151934891872SAlexandre TORGUE &stm32port->rx_dma_buf, 152034891872SAlexandre TORGUE GFP_KERNEL); 1521a7770a4bSErwan Le Ray if (!stm32port->rx_buf) 1522a7770a4bSErwan Le Ray return -ENOMEM; 152334891872SAlexandre TORGUE 152434891872SAlexandre TORGUE /* Configure DMA channel */ 152534891872SAlexandre TORGUE memset(&config, 0, sizeof(config)); 15268e5481d9SArnd Bergmann config.src_addr = port->mapbase + ofs->rdr; 152734891872SAlexandre TORGUE config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; 152834891872SAlexandre TORGUE 152934891872SAlexandre TORGUE ret = dmaengine_slave_config(stm32port->rx_ch, &config); 153034891872SAlexandre TORGUE if (ret < 0) { 153134891872SAlexandre TORGUE dev_err(dev, "rx dma channel config failed\n"); 1532a7770a4bSErwan Le Ray stm32_usart_of_dma_rx_remove(stm32port, pdev); 1533a7770a4bSErwan Le Ray return ret; 153434891872SAlexandre TORGUE } 153534891872SAlexandre TORGUE 153634891872SAlexandre TORGUE return 0; 1537a7770a4bSErwan Le Ray } 153834891872SAlexandre TORGUE 1539a7770a4bSErwan Le Ray static void stm32_usart_of_dma_tx_remove(struct stm32_port *stm32port, 1540a7770a4bSErwan Le Ray struct platform_device *pdev) 1541a7770a4bSErwan Le Ray { 1542a7770a4bSErwan Le Ray if (stm32port->tx_buf) 1543a7770a4bSErwan Le Ray dma_free_coherent(&pdev->dev, TX_BUF_L, stm32port->tx_buf, 1544a7770a4bSErwan Le Ray stm32port->tx_dma_buf); 154534891872SAlexandre TORGUE } 154634891872SAlexandre TORGUE 154756f9a76cSErwan Le Ray static int stm32_usart_of_dma_tx_probe(struct stm32_port *stm32port, 154834891872SAlexandre TORGUE struct platform_device *pdev) 154934891872SAlexandre TORGUE { 1550d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 155134891872SAlexandre TORGUE struct uart_port *port = &stm32port->port; 155234891872SAlexandre TORGUE struct device *dev = &pdev->dev; 155334891872SAlexandre TORGUE struct dma_slave_config config; 155434891872SAlexandre TORGUE int ret; 155534891872SAlexandre TORGUE 155659bd4eedSTang Bin stm32port->tx_buf = dma_alloc_coherent(dev, TX_BUF_L, 155734891872SAlexandre TORGUE &stm32port->tx_dma_buf, 155834891872SAlexandre TORGUE GFP_KERNEL); 1559a7770a4bSErwan Le Ray if (!stm32port->tx_buf) 1560a7770a4bSErwan Le Ray return -ENOMEM; 156134891872SAlexandre TORGUE 156234891872SAlexandre TORGUE /* Configure DMA channel */ 156334891872SAlexandre TORGUE memset(&config, 0, sizeof(config)); 15648e5481d9SArnd Bergmann config.dst_addr = port->mapbase + ofs->tdr; 156534891872SAlexandre TORGUE config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; 156634891872SAlexandre TORGUE 156734891872SAlexandre TORGUE ret = dmaengine_slave_config(stm32port->tx_ch, &config); 156834891872SAlexandre TORGUE if (ret < 0) { 156934891872SAlexandre TORGUE dev_err(dev, "tx dma channel config failed\n"); 1570a7770a4bSErwan Le Ray stm32_usart_of_dma_tx_remove(stm32port, pdev); 1571a7770a4bSErwan Le Ray return ret; 157234891872SAlexandre TORGUE } 157334891872SAlexandre TORGUE 157434891872SAlexandre TORGUE return 0; 157534891872SAlexandre TORGUE } 157634891872SAlexandre TORGUE 157756f9a76cSErwan Le Ray static int stm32_usart_serial_probe(struct platform_device *pdev) 157848a6092fSMaxime Coquelin { 157948a6092fSMaxime Coquelin struct stm32_port *stm32port; 1580ada8618fSAlexandre TORGUE int ret; 158148a6092fSMaxime Coquelin 158256f9a76cSErwan Le Ray stm32port = stm32_usart_of_get_port(pdev); 158348a6092fSMaxime Coquelin if (!stm32port) 158448a6092fSMaxime Coquelin return -ENODEV; 158548a6092fSMaxime Coquelin 1586d825f0beSStephen Boyd stm32port->info = of_device_get_match_data(&pdev->dev); 1587d825f0beSStephen Boyd if (!stm32port->info) 1588ada8618fSAlexandre TORGUE return -EINVAL; 1589ada8618fSAlexandre TORGUE 159056f9a76cSErwan Le Ray ret = stm32_usart_init_port(stm32port, pdev); 159148a6092fSMaxime Coquelin if (ret) 159248a6092fSMaxime Coquelin return ret; 159348a6092fSMaxime Coquelin 15943d530017SAlexandre Torgue if (stm32port->wakeup_src) { 15953d530017SAlexandre Torgue device_set_wakeup_capable(&pdev->dev, true); 15963d530017SAlexandre Torgue ret = dev_pm_set_wake_irq(&pdev->dev, stm32port->port.irq); 15975297f274SErwan Le Ray if (ret) 1598a7770a4bSErwan Le Ray goto err_deinit_port; 1599270e5a74SFabrice Gasnier } 1600270e5a74SFabrice Gasnier 1601a7770a4bSErwan Le Ray stm32port->rx_ch = dma_request_chan(&pdev->dev, "rx"); 1602a7770a4bSErwan Le Ray if (PTR_ERR(stm32port->rx_ch) == -EPROBE_DEFER) { 1603a7770a4bSErwan Le Ray ret = -EPROBE_DEFER; 1604a7770a4bSErwan Le Ray goto err_wakeirq; 1605a7770a4bSErwan Le Ray } 1606a7770a4bSErwan Le Ray /* Fall back in interrupt mode for any non-deferral error */ 1607a7770a4bSErwan Le Ray if (IS_ERR(stm32port->rx_ch)) 1608a7770a4bSErwan Le Ray stm32port->rx_ch = NULL; 160934891872SAlexandre TORGUE 1610a7770a4bSErwan Le Ray stm32port->tx_ch = dma_request_chan(&pdev->dev, "tx"); 1611a7770a4bSErwan Le Ray if (PTR_ERR(stm32port->tx_ch) == -EPROBE_DEFER) { 1612a7770a4bSErwan Le Ray ret = -EPROBE_DEFER; 1613a7770a4bSErwan Le Ray goto err_dma_rx; 1614a7770a4bSErwan Le Ray } 1615a7770a4bSErwan Le Ray /* Fall back in interrupt mode for any non-deferral error */ 1616a7770a4bSErwan Le Ray if (IS_ERR(stm32port->tx_ch)) 1617a7770a4bSErwan Le Ray stm32port->tx_ch = NULL; 1618a7770a4bSErwan Le Ray 1619a7770a4bSErwan Le Ray if (stm32port->rx_ch && stm32_usart_of_dma_rx_probe(stm32port, pdev)) { 1620a7770a4bSErwan Le Ray /* Fall back in interrupt mode */ 1621a7770a4bSErwan Le Ray dma_release_channel(stm32port->rx_ch); 1622a7770a4bSErwan Le Ray stm32port->rx_ch = NULL; 1623a7770a4bSErwan Le Ray } 1624a7770a4bSErwan Le Ray 1625a7770a4bSErwan Le Ray if (stm32port->tx_ch && stm32_usart_of_dma_tx_probe(stm32port, pdev)) { 1626a7770a4bSErwan Le Ray /* Fall back in interrupt mode */ 1627a7770a4bSErwan Le Ray dma_release_channel(stm32port->tx_ch); 1628a7770a4bSErwan Le Ray stm32port->tx_ch = NULL; 1629a7770a4bSErwan Le Ray } 1630a7770a4bSErwan Le Ray 1631a7770a4bSErwan Le Ray if (!stm32port->rx_ch) 1632a7770a4bSErwan Le Ray dev_info(&pdev->dev, "interrupt mode for rx (no dma)\n"); 1633a7770a4bSErwan Le Ray if (!stm32port->tx_ch) 1634a7770a4bSErwan Le Ray dev_info(&pdev->dev, "interrupt mode for tx (no dma)\n"); 163534891872SAlexandre TORGUE 163648a6092fSMaxime Coquelin platform_set_drvdata(pdev, &stm32port->port); 163748a6092fSMaxime Coquelin 1638fb6dcef6SErwan Le Ray pm_runtime_get_noresume(&pdev->dev); 1639fb6dcef6SErwan Le Ray pm_runtime_set_active(&pdev->dev); 1640fb6dcef6SErwan Le Ray pm_runtime_enable(&pdev->dev); 164187fd0741SErwan Le Ray 164287fd0741SErwan Le Ray ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port); 164387fd0741SErwan Le Ray if (ret) 164487fd0741SErwan Le Ray goto err_port; 164587fd0741SErwan Le Ray 1646fb6dcef6SErwan Le Ray pm_runtime_put_sync(&pdev->dev); 1647fb6dcef6SErwan Le Ray 164848a6092fSMaxime Coquelin return 0; 1649ada80043SFabrice Gasnier 165087fd0741SErwan Le Ray err_port: 165187fd0741SErwan Le Ray pm_runtime_disable(&pdev->dev); 165287fd0741SErwan Le Ray pm_runtime_set_suspended(&pdev->dev); 165387fd0741SErwan Le Ray pm_runtime_put_noidle(&pdev->dev); 165487fd0741SErwan Le Ray 165587fd0741SErwan Le Ray if (stm32port->tx_ch) { 1656a7770a4bSErwan Le Ray stm32_usart_of_dma_tx_remove(stm32port, pdev); 165787fd0741SErwan Le Ray dma_release_channel(stm32port->tx_ch); 165887fd0741SErwan Le Ray } 165987fd0741SErwan Le Ray 1660a7770a4bSErwan Le Ray if (stm32port->rx_ch) 1661a7770a4bSErwan Le Ray stm32_usart_of_dma_rx_remove(stm32port, pdev); 166287fd0741SErwan Le Ray 1663a7770a4bSErwan Le Ray err_dma_rx: 1664a7770a4bSErwan Le Ray if (stm32port->rx_ch) 1665a7770a4bSErwan Le Ray dma_release_channel(stm32port->rx_ch); 1666a7770a4bSErwan Le Ray 1667a7770a4bSErwan Le Ray err_wakeirq: 16683d530017SAlexandre Torgue if (stm32port->wakeup_src) 16695297f274SErwan Le Ray dev_pm_clear_wake_irq(&pdev->dev); 16705297f274SErwan Le Ray 1671a7770a4bSErwan Le Ray err_deinit_port: 16723d530017SAlexandre Torgue if (stm32port->wakeup_src) 16733d530017SAlexandre Torgue device_set_wakeup_capable(&pdev->dev, false); 1674270e5a74SFabrice Gasnier 167597f3a085SErwan Le Ray stm32_usart_deinit_port(stm32port); 1676ada80043SFabrice Gasnier 1677ada80043SFabrice Gasnier return ret; 167848a6092fSMaxime Coquelin } 167948a6092fSMaxime Coquelin 168056f9a76cSErwan Le Ray static int stm32_usart_serial_remove(struct platform_device *pdev) 168148a6092fSMaxime Coquelin { 168248a6092fSMaxime Coquelin struct uart_port *port = platform_get_drvdata(pdev); 1683511c7b1bSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1684d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1685fb6dcef6SErwan Le Ray int err; 168633bb2f6aSErwan Le Ray u32 cr3; 1687fb6dcef6SErwan Le Ray 1688fb6dcef6SErwan Le Ray pm_runtime_get_sync(&pdev->dev); 168987fd0741SErwan Le Ray err = uart_remove_one_port(&stm32_usart_driver, port); 169087fd0741SErwan Le Ray if (err) 169187fd0741SErwan Le Ray return(err); 169287fd0741SErwan Le Ray 169387fd0741SErwan Le Ray pm_runtime_disable(&pdev->dev); 169487fd0741SErwan Le Ray pm_runtime_set_suspended(&pdev->dev); 169587fd0741SErwan Le Ray pm_runtime_put_noidle(&pdev->dev); 169634891872SAlexandre TORGUE 169733bb2f6aSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_PEIE); 169833bb2f6aSErwan Le Ray cr3 = readl_relaxed(port->membase + ofs->cr3); 169933bb2f6aSErwan Le Ray cr3 &= ~USART_CR3_EIE; 170033bb2f6aSErwan Le Ray cr3 &= ~USART_CR3_DMAR; 170133bb2f6aSErwan Le Ray cr3 &= ~USART_CR3_DDRE; 170233bb2f6aSErwan Le Ray writel_relaxed(cr3, port->membase + ofs->cr3); 170334891872SAlexandre TORGUE 170487fd0741SErwan Le Ray if (stm32_port->tx_ch) { 1705a7770a4bSErwan Le Ray stm32_usart_of_dma_tx_remove(stm32_port, pdev); 170634891872SAlexandre TORGUE dma_release_channel(stm32_port->tx_ch); 170787fd0741SErwan Le Ray } 170834891872SAlexandre TORGUE 1709a7770a4bSErwan Le Ray if (stm32_port->rx_ch) { 1710a7770a4bSErwan Le Ray stm32_usart_of_dma_rx_remove(stm32_port, pdev); 1711a7770a4bSErwan Le Ray dma_release_channel(stm32_port->rx_ch); 1712a7770a4bSErwan Le Ray } 1713a7770a4bSErwan Le Ray 1714a7770a4bSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 1715511c7b1bSAlexandre TORGUE 17163d530017SAlexandre Torgue if (stm32_port->wakeup_src) { 17175297f274SErwan Le Ray dev_pm_clear_wake_irq(&pdev->dev); 1718270e5a74SFabrice Gasnier device_init_wakeup(&pdev->dev, false); 17195297f274SErwan Le Ray } 1720270e5a74SFabrice Gasnier 172197f3a085SErwan Le Ray stm32_usart_deinit_port(stm32_port); 172248a6092fSMaxime Coquelin 172387fd0741SErwan Le Ray return 0; 172448a6092fSMaxime Coquelin } 172548a6092fSMaxime Coquelin 17261f507b3aSValentin Caron static void __maybe_unused stm32_usart_console_putchar(struct uart_port *port, unsigned char ch) 172748a6092fSMaxime Coquelin { 1728ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1729d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 173028fb1a92SValentin Caron u32 isr; 173128fb1a92SValentin Caron int ret; 1732ada8618fSAlexandre TORGUE 173328fb1a92SValentin Caron ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr, isr, 173428fb1a92SValentin Caron (isr & USART_SR_TXE), 100, 173528fb1a92SValentin Caron STM32_USART_TIMEOUT_USEC); 173628fb1a92SValentin Caron if (ret != 0) { 173728fb1a92SValentin Caron dev_err(port->dev, "Error while sending data in UART TX : %d\n", ret); 173828fb1a92SValentin Caron return; 173928fb1a92SValentin Caron } 1740ada8618fSAlexandre TORGUE writel_relaxed(ch, port->membase + ofs->tdr); 174148a6092fSMaxime Coquelin } 174248a6092fSMaxime Coquelin 17431f507b3aSValentin Caron #ifdef CONFIG_SERIAL_STM32_CONSOLE 174456f9a76cSErwan Le Ray static void stm32_usart_console_write(struct console *co, const char *s, 174592fc0023SErwan Le Ray unsigned int cnt) 174648a6092fSMaxime Coquelin { 174748a6092fSMaxime Coquelin struct uart_port *port = &stm32_ports[co->index].port; 1748ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1749d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1750d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 175148a6092fSMaxime Coquelin unsigned long flags; 175248a6092fSMaxime Coquelin u32 old_cr1, new_cr1; 175348a6092fSMaxime Coquelin int locked = 1; 175448a6092fSMaxime Coquelin 1755cea37afdSJohan Hovold if (oops_in_progress) 1756cea37afdSJohan Hovold locked = spin_trylock_irqsave(&port->lock, flags); 175748a6092fSMaxime Coquelin else 1758cea37afdSJohan Hovold spin_lock_irqsave(&port->lock, flags); 175948a6092fSMaxime Coquelin 176087f1f809SAlexandre TORGUE /* Save and disable interrupts, enable the transmitter */ 1761ada8618fSAlexandre TORGUE old_cr1 = readl_relaxed(port->membase + ofs->cr1); 176248a6092fSMaxime Coquelin new_cr1 = old_cr1 & ~USART_CR1_IE_MASK; 176387f1f809SAlexandre TORGUE new_cr1 |= USART_CR1_TE | BIT(cfg->uart_enable_bit); 1764ada8618fSAlexandre TORGUE writel_relaxed(new_cr1, port->membase + ofs->cr1); 176548a6092fSMaxime Coquelin 176656f9a76cSErwan Le Ray uart_console_write(port, s, cnt, stm32_usart_console_putchar); 176748a6092fSMaxime Coquelin 176848a6092fSMaxime Coquelin /* Restore interrupt state */ 1769ada8618fSAlexandre TORGUE writel_relaxed(old_cr1, port->membase + ofs->cr1); 177048a6092fSMaxime Coquelin 177148a6092fSMaxime Coquelin if (locked) 1772cea37afdSJohan Hovold spin_unlock_irqrestore(&port->lock, flags); 177348a6092fSMaxime Coquelin } 177448a6092fSMaxime Coquelin 177556f9a76cSErwan Le Ray static int stm32_usart_console_setup(struct console *co, char *options) 177648a6092fSMaxime Coquelin { 177748a6092fSMaxime Coquelin struct stm32_port *stm32port; 177848a6092fSMaxime Coquelin int baud = 9600; 177948a6092fSMaxime Coquelin int bits = 8; 178048a6092fSMaxime Coquelin int parity = 'n'; 178148a6092fSMaxime Coquelin int flow = 'n'; 178248a6092fSMaxime Coquelin 178348a6092fSMaxime Coquelin if (co->index >= STM32_MAX_PORTS) 178448a6092fSMaxime Coquelin return -ENODEV; 178548a6092fSMaxime Coquelin 178648a6092fSMaxime Coquelin stm32port = &stm32_ports[co->index]; 178748a6092fSMaxime Coquelin 178848a6092fSMaxime Coquelin /* 178948a6092fSMaxime Coquelin * This driver does not support early console initialization 179048a6092fSMaxime Coquelin * (use ARM early printk support instead), so we only expect 179148a6092fSMaxime Coquelin * this to be called during the uart port registration when the 179248a6092fSMaxime Coquelin * driver gets probed and the port should be mapped at that point. 179348a6092fSMaxime Coquelin */ 179492fc0023SErwan Le Ray if (stm32port->port.mapbase == 0 || !stm32port->port.membase) 179548a6092fSMaxime Coquelin return -ENXIO; 179648a6092fSMaxime Coquelin 179748a6092fSMaxime Coquelin if (options) 179848a6092fSMaxime Coquelin uart_parse_options(options, &baud, &parity, &bits, &flow); 179948a6092fSMaxime Coquelin 180048a6092fSMaxime Coquelin return uart_set_options(&stm32port->port, co, baud, parity, bits, flow); 180148a6092fSMaxime Coquelin } 180248a6092fSMaxime Coquelin 180348a6092fSMaxime Coquelin static struct console stm32_console = { 180448a6092fSMaxime Coquelin .name = STM32_SERIAL_NAME, 180548a6092fSMaxime Coquelin .device = uart_console_device, 180656f9a76cSErwan Le Ray .write = stm32_usart_console_write, 180756f9a76cSErwan Le Ray .setup = stm32_usart_console_setup, 180848a6092fSMaxime Coquelin .flags = CON_PRINTBUFFER, 180948a6092fSMaxime Coquelin .index = -1, 181048a6092fSMaxime Coquelin .data = &stm32_usart_driver, 181148a6092fSMaxime Coquelin }; 181248a6092fSMaxime Coquelin 181348a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE (&stm32_console) 181448a6092fSMaxime Coquelin 181548a6092fSMaxime Coquelin #else 181648a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE NULL 181748a6092fSMaxime Coquelin #endif /* CONFIG_SERIAL_STM32_CONSOLE */ 181848a6092fSMaxime Coquelin 18198043b16fSValentin Caron #ifdef CONFIG_SERIAL_EARLYCON 18208043b16fSValentin Caron static void early_stm32_usart_console_putchar(struct uart_port *port, unsigned char ch) 18218043b16fSValentin Caron { 18228043b16fSValentin Caron struct stm32_usart_info *info = port->private_data; 18238043b16fSValentin Caron 18248043b16fSValentin Caron while (!(readl_relaxed(port->membase + info->ofs.isr) & USART_SR_TXE)) 18258043b16fSValentin Caron cpu_relax(); 18268043b16fSValentin Caron 18278043b16fSValentin Caron writel_relaxed(ch, port->membase + info->ofs.tdr); 18288043b16fSValentin Caron } 18298043b16fSValentin Caron 18308043b16fSValentin Caron static void early_stm32_serial_write(struct console *console, const char *s, unsigned int count) 18318043b16fSValentin Caron { 18328043b16fSValentin Caron struct earlycon_device *device = console->data; 18338043b16fSValentin Caron struct uart_port *port = &device->port; 18348043b16fSValentin Caron 18358043b16fSValentin Caron uart_console_write(port, s, count, early_stm32_usart_console_putchar); 18368043b16fSValentin Caron } 18378043b16fSValentin Caron 18388043b16fSValentin Caron static int __init early_stm32_h7_serial_setup(struct earlycon_device *device, const char *options) 18398043b16fSValentin Caron { 18408043b16fSValentin Caron if (!(device->port.membase || device->port.iobase)) 18418043b16fSValentin Caron return -ENODEV; 18428043b16fSValentin Caron device->port.private_data = &stm32h7_info; 18438043b16fSValentin Caron device->con->write = early_stm32_serial_write; 18448043b16fSValentin Caron return 0; 18458043b16fSValentin Caron } 18468043b16fSValentin Caron 18478043b16fSValentin Caron static int __init early_stm32_f7_serial_setup(struct earlycon_device *device, const char *options) 18488043b16fSValentin Caron { 18498043b16fSValentin Caron if (!(device->port.membase || device->port.iobase)) 18508043b16fSValentin Caron return -ENODEV; 18518043b16fSValentin Caron device->port.private_data = &stm32f7_info; 18528043b16fSValentin Caron device->con->write = early_stm32_serial_write; 18538043b16fSValentin Caron return 0; 18548043b16fSValentin Caron } 18558043b16fSValentin Caron 18568043b16fSValentin Caron static int __init early_stm32_f4_serial_setup(struct earlycon_device *device, const char *options) 18578043b16fSValentin Caron { 18588043b16fSValentin Caron if (!(device->port.membase || device->port.iobase)) 18598043b16fSValentin Caron return -ENODEV; 18608043b16fSValentin Caron device->port.private_data = &stm32f4_info; 18618043b16fSValentin Caron device->con->write = early_stm32_serial_write; 18628043b16fSValentin Caron return 0; 18638043b16fSValentin Caron } 18648043b16fSValentin Caron 18658043b16fSValentin Caron OF_EARLYCON_DECLARE(stm32, "st,stm32h7-uart", early_stm32_h7_serial_setup); 18668043b16fSValentin Caron OF_EARLYCON_DECLARE(stm32, "st,stm32f7-uart", early_stm32_f7_serial_setup); 18678043b16fSValentin Caron OF_EARLYCON_DECLARE(stm32, "st,stm32-uart", early_stm32_f4_serial_setup); 18688043b16fSValentin Caron #endif /* CONFIG_SERIAL_EARLYCON */ 18698043b16fSValentin Caron 187048a6092fSMaxime Coquelin static struct uart_driver stm32_usart_driver = { 187148a6092fSMaxime Coquelin .driver_name = DRIVER_NAME, 187248a6092fSMaxime Coquelin .dev_name = STM32_SERIAL_NAME, 187348a6092fSMaxime Coquelin .major = 0, 187448a6092fSMaxime Coquelin .minor = 0, 187548a6092fSMaxime Coquelin .nr = STM32_MAX_PORTS, 187648a6092fSMaxime Coquelin .cons = STM32_SERIAL_CONSOLE, 187748a6092fSMaxime Coquelin }; 187848a6092fSMaxime Coquelin 18796eeb348cSErwan Le Ray static int __maybe_unused stm32_usart_serial_en_wakeup(struct uart_port *port, 1880fe94347dSErwan Le Ray bool enable) 1881270e5a74SFabrice Gasnier { 1882270e5a74SFabrice Gasnier struct stm32_port *stm32_port = to_stm32_port(port); 1883d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 18846eeb348cSErwan Le Ray struct tty_port *tport = &port->state->port; 18856eeb348cSErwan Le Ray int ret; 18866333a485SErwan Le Ray unsigned int size; 18876333a485SErwan Le Ray unsigned long flags; 1888270e5a74SFabrice Gasnier 18896eeb348cSErwan Le Ray if (!stm32_port->wakeup_src || !tty_port_initialized(tport)) 18906eeb348cSErwan Le Ray return 0; 1891270e5a74SFabrice Gasnier 189212761869SErwan Le Ray /* 189312761869SErwan Le Ray * Enable low-power wake-up and wake-up irq if argument is set to 189412761869SErwan Le Ray * "enable", disable low-power wake-up and wake-up irq otherwise 189512761869SErwan Le Ray */ 1896270e5a74SFabrice Gasnier if (enable) { 189756f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, USART_CR1_UESM); 189812761869SErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_WUFIE); 18997547d9abSErwan Le Ray mctrl_gpio_enable_irq_wake(stm32_port->gpios); 19006eeb348cSErwan Le Ray 19016eeb348cSErwan Le Ray /* 19026eeb348cSErwan Le Ray * When DMA is used for reception, it must be disabled before 19036eeb348cSErwan Le Ray * entering low-power mode and re-enabled when exiting from 19046eeb348cSErwan Le Ray * low-power mode. 19056eeb348cSErwan Le Ray */ 19066eeb348cSErwan Le Ray if (stm32_port->rx_ch) { 19076333a485SErwan Le Ray spin_lock_irqsave(&port->lock, flags); 19086333a485SErwan Le Ray /* Avoid race with RX IRQ when DMAR is cleared */ 19096eeb348cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR); 19106333a485SErwan Le Ray /* Poll data from DMA RX buffer if any */ 19116333a485SErwan Le Ray size = stm32_usart_receive_chars(port, true); 19126333a485SErwan Le Ray dmaengine_terminate_async(stm32_port->rx_ch); 19136333a485SErwan Le Ray uart_unlock_and_check_sysrq_irqrestore(port, flags); 19146333a485SErwan Le Ray if (size) 19156333a485SErwan Le Ray tty_flip_buffer_push(tport); 19166eeb348cSErwan Le Ray } 19176eeb348cSErwan Le Ray 19186eeb348cSErwan Le Ray /* Poll data from RX FIFO if any */ 19196eeb348cSErwan Le Ray stm32_usart_receive_chars(port, false); 1920270e5a74SFabrice Gasnier } else { 19216eeb348cSErwan Le Ray if (stm32_port->rx_ch) { 19226eeb348cSErwan Le Ray ret = stm32_usart_start_rx_dma_cyclic(port); 19236eeb348cSErwan Le Ray if (ret) 19246eeb348cSErwan Le Ray return ret; 19256eeb348cSErwan Le Ray } 19267547d9abSErwan Le Ray mctrl_gpio_disable_irq_wake(stm32_port->gpios); 192756f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_UESM); 192812761869SErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE); 1929270e5a74SFabrice Gasnier } 19306eeb348cSErwan Le Ray 19316eeb348cSErwan Le Ray return 0; 1932270e5a74SFabrice Gasnier } 1933270e5a74SFabrice Gasnier 193456f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_suspend(struct device *dev) 1935270e5a74SFabrice Gasnier { 1936270e5a74SFabrice Gasnier struct uart_port *port = dev_get_drvdata(dev); 19376eeb348cSErwan Le Ray int ret; 1938270e5a74SFabrice Gasnier 1939270e5a74SFabrice Gasnier uart_suspend_port(&stm32_usart_driver, port); 1940270e5a74SFabrice Gasnier 19416eeb348cSErwan Le Ray if (device_may_wakeup(dev) || device_wakeup_path(dev)) { 19426eeb348cSErwan Le Ray ret = stm32_usart_serial_en_wakeup(port, true); 19436eeb348cSErwan Le Ray if (ret) 19446eeb348cSErwan Le Ray return ret; 19456eeb348cSErwan Le Ray } 1946270e5a74SFabrice Gasnier 194755484fccSErwan Le Ray /* 194855484fccSErwan Le Ray * When "no_console_suspend" is enabled, keep the pinctrl default state 194955484fccSErwan Le Ray * and rely on bootloader stage to restore this state upon resume. 195055484fccSErwan Le Ray * Otherwise, apply the idle or sleep states depending on wakeup 195155484fccSErwan Le Ray * capabilities. 195255484fccSErwan Le Ray */ 195355484fccSErwan Le Ray if (console_suspend_enabled || !uart_console(port)) { 19541631eeeaSErwan Le Ray if (device_may_wakeup(dev) || device_wakeup_path(dev)) 195555484fccSErwan Le Ray pinctrl_pm_select_idle_state(dev); 195655484fccSErwan Le Ray else 195794616d9aSErwan Le Ray pinctrl_pm_select_sleep_state(dev); 195855484fccSErwan Le Ray } 195994616d9aSErwan Le Ray 1960270e5a74SFabrice Gasnier return 0; 1961270e5a74SFabrice Gasnier } 1962270e5a74SFabrice Gasnier 196356f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_resume(struct device *dev) 1964270e5a74SFabrice Gasnier { 1965270e5a74SFabrice Gasnier struct uart_port *port = dev_get_drvdata(dev); 19666eeb348cSErwan Le Ray int ret; 1967270e5a74SFabrice Gasnier 196894616d9aSErwan Le Ray pinctrl_pm_select_default_state(dev); 196994616d9aSErwan Le Ray 19706eeb348cSErwan Le Ray if (device_may_wakeup(dev) || device_wakeup_path(dev)) { 19716eeb348cSErwan Le Ray ret = stm32_usart_serial_en_wakeup(port, false); 19726eeb348cSErwan Le Ray if (ret) 19736eeb348cSErwan Le Ray return ret; 19746eeb348cSErwan Le Ray } 1975270e5a74SFabrice Gasnier 1976270e5a74SFabrice Gasnier return uart_resume_port(&stm32_usart_driver, port); 1977270e5a74SFabrice Gasnier } 1978270e5a74SFabrice Gasnier 197956f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_suspend(struct device *dev) 1980fb6dcef6SErwan Le Ray { 1981fb6dcef6SErwan Le Ray struct uart_port *port = dev_get_drvdata(dev); 1982fb6dcef6SErwan Le Ray struct stm32_port *stm32port = container_of(port, 1983fb6dcef6SErwan Le Ray struct stm32_port, port); 1984fb6dcef6SErwan Le Ray 1985fb6dcef6SErwan Le Ray clk_disable_unprepare(stm32port->clk); 1986fb6dcef6SErwan Le Ray 1987fb6dcef6SErwan Le Ray return 0; 1988fb6dcef6SErwan Le Ray } 1989fb6dcef6SErwan Le Ray 199056f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_resume(struct device *dev) 1991fb6dcef6SErwan Le Ray { 1992fb6dcef6SErwan Le Ray struct uart_port *port = dev_get_drvdata(dev); 1993fb6dcef6SErwan Le Ray struct stm32_port *stm32port = container_of(port, 1994fb6dcef6SErwan Le Ray struct stm32_port, port); 1995fb6dcef6SErwan Le Ray 1996fb6dcef6SErwan Le Ray return clk_prepare_enable(stm32port->clk); 1997fb6dcef6SErwan Le Ray } 1998fb6dcef6SErwan Le Ray 1999270e5a74SFabrice Gasnier static const struct dev_pm_ops stm32_serial_pm_ops = { 200056f9a76cSErwan Le Ray SET_RUNTIME_PM_OPS(stm32_usart_runtime_suspend, 200156f9a76cSErwan Le Ray stm32_usart_runtime_resume, NULL) 200256f9a76cSErwan Le Ray SET_SYSTEM_SLEEP_PM_OPS(stm32_usart_serial_suspend, 200356f9a76cSErwan Le Ray stm32_usart_serial_resume) 2004270e5a74SFabrice Gasnier }; 2005270e5a74SFabrice Gasnier 200648a6092fSMaxime Coquelin static struct platform_driver stm32_serial_driver = { 200756f9a76cSErwan Le Ray .probe = stm32_usart_serial_probe, 200856f9a76cSErwan Le Ray .remove = stm32_usart_serial_remove, 200948a6092fSMaxime Coquelin .driver = { 201048a6092fSMaxime Coquelin .name = DRIVER_NAME, 2011270e5a74SFabrice Gasnier .pm = &stm32_serial_pm_ops, 201248a6092fSMaxime Coquelin .of_match_table = of_match_ptr(stm32_match), 201348a6092fSMaxime Coquelin }, 201448a6092fSMaxime Coquelin }; 201548a6092fSMaxime Coquelin 201656f9a76cSErwan Le Ray static int __init stm32_usart_init(void) 201748a6092fSMaxime Coquelin { 201848a6092fSMaxime Coquelin static char banner[] __initdata = "STM32 USART driver initialized"; 201948a6092fSMaxime Coquelin int ret; 202048a6092fSMaxime Coquelin 202148a6092fSMaxime Coquelin pr_info("%s\n", banner); 202248a6092fSMaxime Coquelin 202348a6092fSMaxime Coquelin ret = uart_register_driver(&stm32_usart_driver); 202448a6092fSMaxime Coquelin if (ret) 202548a6092fSMaxime Coquelin return ret; 202648a6092fSMaxime Coquelin 202748a6092fSMaxime Coquelin ret = platform_driver_register(&stm32_serial_driver); 202848a6092fSMaxime Coquelin if (ret) 202948a6092fSMaxime Coquelin uart_unregister_driver(&stm32_usart_driver); 203048a6092fSMaxime Coquelin 203148a6092fSMaxime Coquelin return ret; 203248a6092fSMaxime Coquelin } 203348a6092fSMaxime Coquelin 203456f9a76cSErwan Le Ray static void __exit stm32_usart_exit(void) 203548a6092fSMaxime Coquelin { 203648a6092fSMaxime Coquelin platform_driver_unregister(&stm32_serial_driver); 203748a6092fSMaxime Coquelin uart_unregister_driver(&stm32_usart_driver); 203848a6092fSMaxime Coquelin } 203948a6092fSMaxime Coquelin 204056f9a76cSErwan Le Ray module_init(stm32_usart_init); 204156f9a76cSErwan Le Ray module_exit(stm32_usart_exit); 204248a6092fSMaxime Coquelin 204348a6092fSMaxime Coquelin MODULE_ALIAS("platform:" DRIVER_NAME); 204448a6092fSMaxime Coquelin MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver"); 204548a6092fSMaxime Coquelin MODULE_LICENSE("GPL v2"); 2046