xref: /openbmc/linux/drivers/tty/serial/stm32-usart.c (revision d1ec8a2eabe969b333031e8fb36fe7fc61a5f0ac)
1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
248a6092fSMaxime Coquelin /*
348a6092fSMaxime Coquelin  * Copyright (C) Maxime Coquelin 2015
43e5fcbacSBich HEMON  * Copyright (C) STMicroelectronics SA 2017
5ada8618fSAlexandre TORGUE  * Authors:  Maxime Coquelin <mcoquelin.stm32@gmail.com>
68ebd9665SErwan Le Ray  *	     Gerald Baeza <gerald.baeza@foss.st.com>
78ebd9665SErwan Le Ray  *	     Erwan Le Ray <erwan.leray@foss.st.com>
848a6092fSMaxime Coquelin  *
948a6092fSMaxime Coquelin  * Inspired by st-asc.c from STMicroelectronics (c)
1048a6092fSMaxime Coquelin  */
1148a6092fSMaxime Coquelin 
1234891872SAlexandre TORGUE #include <linux/clk.h>
1348a6092fSMaxime Coquelin #include <linux/console.h>
1448a6092fSMaxime Coquelin #include <linux/delay.h>
1534891872SAlexandre TORGUE #include <linux/dma-direction.h>
1634891872SAlexandre TORGUE #include <linux/dmaengine.h>
1734891872SAlexandre TORGUE #include <linux/dma-mapping.h>
1834891872SAlexandre TORGUE #include <linux/io.h>
1934891872SAlexandre TORGUE #include <linux/iopoll.h>
2034891872SAlexandre TORGUE #include <linux/irq.h>
2134891872SAlexandre TORGUE #include <linux/module.h>
2248a6092fSMaxime Coquelin #include <linux/of.h>
2348a6092fSMaxime Coquelin #include <linux/of_platform.h>
2494616d9aSErwan Le Ray #include <linux/pinctrl/consumer.h>
2534891872SAlexandre TORGUE #include <linux/platform_device.h>
2634891872SAlexandre TORGUE #include <linux/pm_runtime.h>
27270e5a74SFabrice Gasnier #include <linux/pm_wakeirq.h>
2848a6092fSMaxime Coquelin #include <linux/serial_core.h>
2934891872SAlexandre TORGUE #include <linux/serial.h>
3034891872SAlexandre TORGUE #include <linux/spinlock.h>
3134891872SAlexandre TORGUE #include <linux/sysrq.h>
3234891872SAlexandre TORGUE #include <linux/tty_flip.h>
3334891872SAlexandre TORGUE #include <linux/tty.h>
3448a6092fSMaxime Coquelin 
356cf61b9bSManivannan Sadhasivam #include "serial_mctrl_gpio.h"
36bc5a0b55SAlexandre TORGUE #include "stm32-usart.h"
3748a6092fSMaxime Coquelin 
3856f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port);
3956f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port);
4048a6092fSMaxime Coquelin 
4148a6092fSMaxime Coquelin static inline struct stm32_port *to_stm32_port(struct uart_port *port)
4248a6092fSMaxime Coquelin {
4348a6092fSMaxime Coquelin 	return container_of(port, struct stm32_port, port);
4448a6092fSMaxime Coquelin }
4548a6092fSMaxime Coquelin 
4656f9a76cSErwan Le Ray static void stm32_usart_set_bits(struct uart_port *port, u32 reg, u32 bits)
4748a6092fSMaxime Coquelin {
4848a6092fSMaxime Coquelin 	u32 val;
4948a6092fSMaxime Coquelin 
5048a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
5148a6092fSMaxime Coquelin 	val |= bits;
5248a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
5348a6092fSMaxime Coquelin }
5448a6092fSMaxime Coquelin 
5556f9a76cSErwan Le Ray static void stm32_usart_clr_bits(struct uart_port *port, u32 reg, u32 bits)
5648a6092fSMaxime Coquelin {
5748a6092fSMaxime Coquelin 	u32 val;
5848a6092fSMaxime Coquelin 
5948a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
6048a6092fSMaxime Coquelin 	val &= ~bits;
6148a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
6248a6092fSMaxime Coquelin }
6348a6092fSMaxime Coquelin 
6456f9a76cSErwan Le Ray static void stm32_usart_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE,
651bcda09dSBich HEMON 					 u32 delay_DDE, u32 baud)
661bcda09dSBich HEMON {
671bcda09dSBich HEMON 	u32 rs485_deat_dedt;
681bcda09dSBich HEMON 	u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT);
691bcda09dSBich HEMON 	bool over8;
701bcda09dSBich HEMON 
711bcda09dSBich HEMON 	*cr3 |= USART_CR3_DEM;
721bcda09dSBich HEMON 	over8 = *cr1 & USART_CR1_OVER8;
731bcda09dSBich HEMON 
741bcda09dSBich HEMON 	if (over8)
751bcda09dSBich HEMON 		rs485_deat_dedt = delay_ADE * baud * 8;
761bcda09dSBich HEMON 	else
771bcda09dSBich HEMON 		rs485_deat_dedt = delay_ADE * baud * 16;
781bcda09dSBich HEMON 
791bcda09dSBich HEMON 	rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
801bcda09dSBich HEMON 	rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
811bcda09dSBich HEMON 			  rs485_deat_dedt_max : rs485_deat_dedt;
821bcda09dSBich HEMON 	rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) &
831bcda09dSBich HEMON 			   USART_CR1_DEAT_MASK;
841bcda09dSBich HEMON 	*cr1 |= rs485_deat_dedt;
851bcda09dSBich HEMON 
861bcda09dSBich HEMON 	if (over8)
871bcda09dSBich HEMON 		rs485_deat_dedt = delay_DDE * baud * 8;
881bcda09dSBich HEMON 	else
891bcda09dSBich HEMON 		rs485_deat_dedt = delay_DDE * baud * 16;
901bcda09dSBich HEMON 
911bcda09dSBich HEMON 	rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
921bcda09dSBich HEMON 	rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
931bcda09dSBich HEMON 			  rs485_deat_dedt_max : rs485_deat_dedt;
941bcda09dSBich HEMON 	rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) &
951bcda09dSBich HEMON 			   USART_CR1_DEDT_MASK;
961bcda09dSBich HEMON 	*cr1 |= rs485_deat_dedt;
971bcda09dSBich HEMON }
981bcda09dSBich HEMON 
9956f9a76cSErwan Le Ray static int stm32_usart_config_rs485(struct uart_port *port,
1001bcda09dSBich HEMON 				    struct serial_rs485 *rs485conf)
1011bcda09dSBich HEMON {
1021bcda09dSBich HEMON 	struct stm32_port *stm32_port = to_stm32_port(port);
103d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
104d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
1051bcda09dSBich HEMON 	u32 usartdiv, baud, cr1, cr3;
1061bcda09dSBich HEMON 	bool over8;
1071bcda09dSBich HEMON 
10856f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1091bcda09dSBich HEMON 
1101bcda09dSBich HEMON 	port->rs485 = *rs485conf;
1111bcda09dSBich HEMON 
1121bcda09dSBich HEMON 	rs485conf->flags |= SER_RS485_RX_DURING_TX;
1131bcda09dSBich HEMON 
1141bcda09dSBich HEMON 	if (rs485conf->flags & SER_RS485_ENABLED) {
1151bcda09dSBich HEMON 		cr1 = readl_relaxed(port->membase + ofs->cr1);
1161bcda09dSBich HEMON 		cr3 = readl_relaxed(port->membase + ofs->cr3);
1171bcda09dSBich HEMON 		usartdiv = readl_relaxed(port->membase + ofs->brr);
1181bcda09dSBich HEMON 		usartdiv = usartdiv & GENMASK(15, 0);
1191bcda09dSBich HEMON 		over8 = cr1 & USART_CR1_OVER8;
1201bcda09dSBich HEMON 
1211bcda09dSBich HEMON 		if (over8)
1221bcda09dSBich HEMON 			usartdiv = usartdiv | (usartdiv & GENMASK(4, 0))
1231bcda09dSBich HEMON 				   << USART_BRR_04_R_SHIFT;
1241bcda09dSBich HEMON 
1251bcda09dSBich HEMON 		baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv);
12656f9a76cSErwan Le Ray 		stm32_usart_config_reg_rs485(&cr1, &cr3,
1271bcda09dSBich HEMON 					     rs485conf->delay_rts_before_send,
12856f9a76cSErwan Le Ray 					     rs485conf->delay_rts_after_send,
12956f9a76cSErwan Le Ray 					     baud);
1301bcda09dSBich HEMON 
1311bcda09dSBich HEMON 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
1321bcda09dSBich HEMON 			cr3 &= ~USART_CR3_DEP;
1331bcda09dSBich HEMON 			rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
1341bcda09dSBich HEMON 		} else {
1351bcda09dSBich HEMON 			cr3 |= USART_CR3_DEP;
1361bcda09dSBich HEMON 			rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
1371bcda09dSBich HEMON 		}
1381bcda09dSBich HEMON 
1391bcda09dSBich HEMON 		writel_relaxed(cr3, port->membase + ofs->cr3);
1401bcda09dSBich HEMON 		writel_relaxed(cr1, port->membase + ofs->cr1);
1411bcda09dSBich HEMON 	} else {
14256f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3,
14356f9a76cSErwan Le Ray 				     USART_CR3_DEM | USART_CR3_DEP);
14456f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1,
1451bcda09dSBich HEMON 				     USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
1461bcda09dSBich HEMON 	}
1471bcda09dSBich HEMON 
14856f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1491bcda09dSBich HEMON 
1501bcda09dSBich HEMON 	return 0;
1511bcda09dSBich HEMON }
1521bcda09dSBich HEMON 
15356f9a76cSErwan Le Ray static int stm32_usart_init_rs485(struct uart_port *port,
1541bcda09dSBich HEMON 				  struct platform_device *pdev)
1551bcda09dSBich HEMON {
1561bcda09dSBich HEMON 	struct serial_rs485 *rs485conf = &port->rs485;
1571bcda09dSBich HEMON 
1581bcda09dSBich HEMON 	rs485conf->flags = 0;
1591bcda09dSBich HEMON 	rs485conf->delay_rts_before_send = 0;
1601bcda09dSBich HEMON 	rs485conf->delay_rts_after_send = 0;
1611bcda09dSBich HEMON 
1621bcda09dSBich HEMON 	if (!pdev->dev.of_node)
1631bcda09dSBich HEMON 		return -ENODEV;
1641bcda09dSBich HEMON 
165c150c0f3SLukas Wunner 	return uart_get_rs485_mode(port);
1661bcda09dSBich HEMON }
1671bcda09dSBich HEMON 
16833bb2f6aSErwan Le Ray static bool stm32_usart_rx_dma_enabled(struct uart_port *port)
16934891872SAlexandre TORGUE {
17034891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
171d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
17233bb2f6aSErwan Le Ray 
17333bb2f6aSErwan Le Ray 	if (!stm32_port->rx_ch)
17433bb2f6aSErwan Le Ray 		return false;
17533bb2f6aSErwan Le Ray 
17633bb2f6aSErwan Le Ray 	return !!(readl_relaxed(port->membase + ofs->cr3) & USART_CR3_DMAR);
17733bb2f6aSErwan Le Ray }
17833bb2f6aSErwan Le Ray 
17933bb2f6aSErwan Le Ray /* Return true when data is pending (in pio mode), and false when no data is pending. */
18033bb2f6aSErwan Le Ray static bool stm32_usart_pending_rx_pio(struct uart_port *port, u32 *sr)
18133bb2f6aSErwan Le Ray {
18233bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
18333bb2f6aSErwan Le Ray 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
18434891872SAlexandre TORGUE 
18534891872SAlexandre TORGUE 	*sr = readl_relaxed(port->membase + ofs->isr);
18633bb2f6aSErwan Le Ray 	/* Get pending characters in RDR or FIFO */
18733bb2f6aSErwan Le Ray 	if (*sr & USART_SR_RXNE) {
18833bb2f6aSErwan Le Ray 		/* Get all pending characters from the RDR or the FIFO when using interrupts */
18933bb2f6aSErwan Le Ray 		if (!stm32_usart_rx_dma_enabled(port))
19033bb2f6aSErwan Le Ray 			return true;
19134891872SAlexandre TORGUE 
19233bb2f6aSErwan Le Ray 		/* Handle only RX data errors when using DMA */
19333bb2f6aSErwan Le Ray 		if (*sr & USART_SR_ERR_MASK)
19433bb2f6aSErwan Le Ray 			return true;
19534891872SAlexandre TORGUE 	}
19634891872SAlexandre TORGUE 
19733bb2f6aSErwan Le Ray 	return false;
19833bb2f6aSErwan Le Ray }
19933bb2f6aSErwan Le Ray 
20033bb2f6aSErwan Le Ray static unsigned long stm32_usart_get_char_pio(struct uart_port *port)
20134891872SAlexandre TORGUE {
20234891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
203d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
20434891872SAlexandre TORGUE 	unsigned long c;
20534891872SAlexandre TORGUE 
2066c5962f3SErwan Le Ray 	c = readl_relaxed(port->membase + ofs->rdr);
20733bb2f6aSErwan Le Ray 	/* Apply RDR data mask */
2086c5962f3SErwan Le Ray 	c &= stm32_port->rdr_mask;
2096c5962f3SErwan Le Ray 
2106c5962f3SErwan Le Ray 	return c;
21134891872SAlexandre TORGUE }
21234891872SAlexandre TORGUE 
21333bb2f6aSErwan Le Ray static void stm32_usart_receive_chars_pio(struct uart_port *port)
21448a6092fSMaxime Coquelin {
215ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
216d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
21733bb2f6aSErwan Le Ray 	unsigned long c;
21848a6092fSMaxime Coquelin 	u32 sr;
21948a6092fSMaxime Coquelin 	char flag;
22048a6092fSMaxime Coquelin 
22133bb2f6aSErwan Le Ray 	while (stm32_usart_pending_rx_pio(port, &sr)) {
22248a6092fSMaxime Coquelin 		sr |= USART_SR_DUMMY_RX;
22348a6092fSMaxime Coquelin 		flag = TTY_NORMAL;
22448a6092fSMaxime Coquelin 
2254f01d833SErwan Le Ray 		/*
2264f01d833SErwan Le Ray 		 * Status bits has to be cleared before reading the RDR:
2274f01d833SErwan Le Ray 		 * In FIFO mode, reading the RDR will pop the next data
2284f01d833SErwan Le Ray 		 * (if any) along with its status bits into the SR.
2294f01d833SErwan Le Ray 		 * Not doing so leads to misalignement between RDR and SR,
2304f01d833SErwan Le Ray 		 * and clear status bits of the next rx data.
2314f01d833SErwan Le Ray 		 *
2324f01d833SErwan Le Ray 		 * Clear errors flags for stm32f7 and stm32h7 compatible
2334f01d833SErwan Le Ray 		 * devices. On stm32f4 compatible devices, the error bit is
2344f01d833SErwan Le Ray 		 * cleared by the sequence [read SR - read DR].
2354f01d833SErwan Le Ray 		 */
2364f01d833SErwan Le Ray 		if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG)
2371250ed71SFabrice Gasnier 			writel_relaxed(sr & USART_SR_ERR_MASK,
2381250ed71SFabrice Gasnier 				       port->membase + ofs->icr);
2394f01d833SErwan Le Ray 
24033bb2f6aSErwan Le Ray 		c = stm32_usart_get_char_pio(port);
2414f01d833SErwan Le Ray 		port->icount.rx++;
24248a6092fSMaxime Coquelin 		if (sr & USART_SR_ERR_MASK) {
2434f01d833SErwan Le Ray 			if (sr & USART_SR_ORE) {
24448a6092fSMaxime Coquelin 				port->icount.overrun++;
24548a6092fSMaxime Coquelin 			} else if (sr & USART_SR_PE) {
24648a6092fSMaxime Coquelin 				port->icount.parity++;
24748a6092fSMaxime Coquelin 			} else if (sr & USART_SR_FE) {
2484f01d833SErwan Le Ray 				/* Break detection if character is null */
2494f01d833SErwan Le Ray 				if (!c) {
2504f01d833SErwan Le Ray 					port->icount.brk++;
2514f01d833SErwan Le Ray 					if (uart_handle_break(port))
2524f01d833SErwan Le Ray 						continue;
2534f01d833SErwan Le Ray 				} else {
25448a6092fSMaxime Coquelin 					port->icount.frame++;
25548a6092fSMaxime Coquelin 				}
2564f01d833SErwan Le Ray 			}
25748a6092fSMaxime Coquelin 
25848a6092fSMaxime Coquelin 			sr &= port->read_status_mask;
25948a6092fSMaxime Coquelin 
2604f01d833SErwan Le Ray 			if (sr & USART_SR_PE) {
26148a6092fSMaxime Coquelin 				flag = TTY_PARITY;
2624f01d833SErwan Le Ray 			} else if (sr & USART_SR_FE) {
2634f01d833SErwan Le Ray 				if (!c)
2644f01d833SErwan Le Ray 					flag = TTY_BREAK;
2654f01d833SErwan Le Ray 				else
26648a6092fSMaxime Coquelin 					flag = TTY_FRAME;
26748a6092fSMaxime Coquelin 			}
2684f01d833SErwan Le Ray 		}
26948a6092fSMaxime Coquelin 
270cea37afdSJohan Hovold 		if (uart_prepare_sysrq_char(port, c))
27148a6092fSMaxime Coquelin 			continue;
27248a6092fSMaxime Coquelin 		uart_insert_char(port, sr, USART_SR_ORE, c, flag);
27348a6092fSMaxime Coquelin 	}
27433bb2f6aSErwan Le Ray }
27533bb2f6aSErwan Le Ray 
27633bb2f6aSErwan Le Ray static void stm32_usart_push_buffer_dma(struct uart_port *port, unsigned int dma_size)
27733bb2f6aSErwan Le Ray {
27833bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
27933bb2f6aSErwan Le Ray 	struct tty_port *ttyport = &stm32_port->port.state->port;
28033bb2f6aSErwan Le Ray 	unsigned char *dma_start;
28133bb2f6aSErwan Le Ray 	int dma_count, i;
28233bb2f6aSErwan Le Ray 
28333bb2f6aSErwan Le Ray 	dma_start = stm32_port->rx_buf + (RX_BUF_L - stm32_port->last_res);
28433bb2f6aSErwan Le Ray 
28533bb2f6aSErwan Le Ray 	/*
28633bb2f6aSErwan Le Ray 	 * Apply rdr_mask on buffer in order to mask parity bit.
28733bb2f6aSErwan Le Ray 	 * This loop is useless in cs8 mode because DMA copies only
28833bb2f6aSErwan Le Ray 	 * 8 bits and already ignores parity bit.
28933bb2f6aSErwan Le Ray 	 */
29033bb2f6aSErwan Le Ray 	if (!(stm32_port->rdr_mask == (BIT(8) - 1)))
29133bb2f6aSErwan Le Ray 		for (i = 0; i < dma_size; i++)
29233bb2f6aSErwan Le Ray 			*(dma_start + i) &= stm32_port->rdr_mask;
29333bb2f6aSErwan Le Ray 
29433bb2f6aSErwan Le Ray 	dma_count = tty_insert_flip_string(ttyport, dma_start, dma_size);
29533bb2f6aSErwan Le Ray 	port->icount.rx += dma_count;
29633bb2f6aSErwan Le Ray 	if (dma_count != dma_size)
29733bb2f6aSErwan Le Ray 		port->icount.buf_overrun++;
29833bb2f6aSErwan Le Ray 	stm32_port->last_res -= dma_count;
29933bb2f6aSErwan Le Ray 	if (stm32_port->last_res == 0)
30033bb2f6aSErwan Le Ray 		stm32_port->last_res = RX_BUF_L;
30133bb2f6aSErwan Le Ray }
30233bb2f6aSErwan Le Ray 
30333bb2f6aSErwan Le Ray static void stm32_usart_receive_chars_dma(struct uart_port *port)
30433bb2f6aSErwan Le Ray {
30533bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
30633bb2f6aSErwan Le Ray 	unsigned int dma_size;
30733bb2f6aSErwan Le Ray 
30833bb2f6aSErwan Le Ray 	/* DMA buffer is configured in cyclic mode and handles the rollback of the buffer. */
30933bb2f6aSErwan Le Ray 	if (stm32_port->rx_dma_state.residue > stm32_port->last_res) {
31033bb2f6aSErwan Le Ray 		/* Conditional first part: from last_res to end of DMA buffer */
31133bb2f6aSErwan Le Ray 		dma_size = stm32_port->last_res;
31233bb2f6aSErwan Le Ray 		stm32_usart_push_buffer_dma(port, dma_size);
31333bb2f6aSErwan Le Ray 	}
31433bb2f6aSErwan Le Ray 
31533bb2f6aSErwan Le Ray 	dma_size = stm32_port->last_res - stm32_port->rx_dma_state.residue;
31633bb2f6aSErwan Le Ray 	stm32_usart_push_buffer_dma(port, dma_size);
31733bb2f6aSErwan Le Ray }
31833bb2f6aSErwan Le Ray 
31933bb2f6aSErwan Le Ray static void stm32_usart_receive_chars(struct uart_port *port, bool irqflag)
32033bb2f6aSErwan Le Ray {
32133bb2f6aSErwan Le Ray 	struct tty_port *tport = &port->state->port;
32233bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
32333bb2f6aSErwan Le Ray 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
32433bb2f6aSErwan Le Ray 	enum dma_status rx_dma_status;
32533bb2f6aSErwan Le Ray 	unsigned long flags;
32633bb2f6aSErwan Le Ray 	u32 sr;
32733bb2f6aSErwan Le Ray 
32833bb2f6aSErwan Le Ray 	if (irqflag)
32933bb2f6aSErwan Le Ray 		spin_lock_irqsave(&port->lock, flags);
33033bb2f6aSErwan Le Ray 	else
33133bb2f6aSErwan Le Ray 		spin_lock(&port->lock);
33233bb2f6aSErwan Le Ray 
33333bb2f6aSErwan Le Ray 	if (stm32_usart_rx_dma_enabled(port)) {
33433bb2f6aSErwan Le Ray 		rx_dma_status = dmaengine_tx_status(stm32_port->rx_ch,
33533bb2f6aSErwan Le Ray 						    stm32_port->rx_ch->cookie,
33633bb2f6aSErwan Le Ray 						    &stm32_port->rx_dma_state);
33733bb2f6aSErwan Le Ray 		if (rx_dma_status == DMA_IN_PROGRESS) {
33833bb2f6aSErwan Le Ray 			/* Empty DMA buffer */
33933bb2f6aSErwan Le Ray 			stm32_usart_receive_chars_dma(port);
34033bb2f6aSErwan Le Ray 			sr = readl_relaxed(port->membase + ofs->isr);
34133bb2f6aSErwan Le Ray 			if (sr & USART_SR_ERR_MASK) {
34233bb2f6aSErwan Le Ray 				/* Disable DMA request line */
34333bb2f6aSErwan Le Ray 				stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
34433bb2f6aSErwan Le Ray 
34533bb2f6aSErwan Le Ray 				/* Switch to PIO mode to handle the errors */
34633bb2f6aSErwan Le Ray 				stm32_usart_receive_chars_pio(port);
34733bb2f6aSErwan Le Ray 
34833bb2f6aSErwan Le Ray 				/* Switch back to DMA mode */
34933bb2f6aSErwan Le Ray 				stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR);
35033bb2f6aSErwan Le Ray 			}
35133bb2f6aSErwan Le Ray 		} else {
35233bb2f6aSErwan Le Ray 			/* Disable RX DMA */
35333bb2f6aSErwan Le Ray 			dmaengine_terminate_async(stm32_port->rx_ch);
35433bb2f6aSErwan Le Ray 			stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
35533bb2f6aSErwan Le Ray 			/* Fall back to interrupt mode */
35633bb2f6aSErwan Le Ray 			dev_dbg(port->dev, "DMA error, fallback to irq mode\n");
35733bb2f6aSErwan Le Ray 			stm32_usart_receive_chars_pio(port);
35833bb2f6aSErwan Le Ray 		}
35933bb2f6aSErwan Le Ray 	} else {
36033bb2f6aSErwan Le Ray 		stm32_usart_receive_chars_pio(port);
36133bb2f6aSErwan Le Ray 	}
36248a6092fSMaxime Coquelin 
363cc58d0a3SErwan Le Ray 	if (irqflag)
364cc58d0a3SErwan Le Ray 		uart_unlock_and_check_sysrq_irqrestore(port, irqflag);
365cc58d0a3SErwan Le Ray 	else
366cea37afdSJohan Hovold 		uart_unlock_and_check_sysrq(port);
367ad767681SErwan Le Ray 
36848a6092fSMaxime Coquelin 	tty_flip_buffer_push(tport);
36948a6092fSMaxime Coquelin }
37048a6092fSMaxime Coquelin 
37156f9a76cSErwan Le Ray static void stm32_usart_tx_dma_complete(void *arg)
37234891872SAlexandre TORGUE {
37334891872SAlexandre TORGUE 	struct uart_port *port = arg;
37434891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
375d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
376f16b90c2SErwan Le Ray 	unsigned long flags;
37734891872SAlexandre TORGUE 
378fb4f2e04SErwan Le Ray 	dmaengine_terminate_async(stm32port->tx_ch);
37956f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
38034891872SAlexandre TORGUE 	stm32port->tx_dma_busy = false;
38134891872SAlexandre TORGUE 
38234891872SAlexandre TORGUE 	/* Let's see if we have pending data to send */
383f16b90c2SErwan Le Ray 	spin_lock_irqsave(&port->lock, flags);
38456f9a76cSErwan Le Ray 	stm32_usart_transmit_chars(port);
385f16b90c2SErwan Le Ray 	spin_unlock_irqrestore(&port->lock, flags);
38634891872SAlexandre TORGUE }
38734891872SAlexandre TORGUE 
38856f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_enable(struct uart_port *port)
389d075719eSErwan Le Ray {
390d075719eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
391d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
392d075719eSErwan Le Ray 
393d075719eSErwan Le Ray 	/*
394d075719eSErwan Le Ray 	 * Enables TX FIFO threashold irq when FIFO is enabled,
395d075719eSErwan Le Ray 	 * or TX empty irq when FIFO is disabled
396d075719eSErwan Le Ray 	 */
3972aa1bbb2SFabrice Gasnier 	if (stm32_port->fifoen && stm32_port->txftcfg >= 0)
39856f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_TXFTIE);
399d075719eSErwan Le Ray 	else
40056f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TXEIE);
401d075719eSErwan Le Ray }
402d075719eSErwan Le Ray 
40333bb2f6aSErwan Le Ray static void stm32_usart_rx_dma_complete(void *arg)
40433bb2f6aSErwan Le Ray {
40533bb2f6aSErwan Le Ray 	struct uart_port *port = arg;
40633bb2f6aSErwan Le Ray 
40733bb2f6aSErwan Le Ray 	stm32_usart_receive_chars(port, true);
40833bb2f6aSErwan Le Ray }
40933bb2f6aSErwan Le Ray 
41056f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_disable(struct uart_port *port)
411d075719eSErwan Le Ray {
412d075719eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
413d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
414d075719eSErwan Le Ray 
4152aa1bbb2SFabrice Gasnier 	if (stm32_port->fifoen && stm32_port->txftcfg >= 0)
41656f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE);
417d075719eSErwan Le Ray 	else
41856f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TXEIE);
419d075719eSErwan Le Ray }
420d075719eSErwan Le Ray 
42156f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_pio(struct uart_port *port)
42234891872SAlexandre TORGUE {
42334891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
424d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
42534891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
42634891872SAlexandre TORGUE 
42734891872SAlexandre TORGUE 	if (stm32_port->tx_dma_busy) {
42856f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
42934891872SAlexandre TORGUE 		stm32_port->tx_dma_busy = false;
43034891872SAlexandre TORGUE 	}
43134891872SAlexandre TORGUE 
4325d9176edSErwan Le Ray 	while (!uart_circ_empty(xmit)) {
4335d9176edSErwan Le Ray 		/* Check that TDR is empty before filling FIFO */
4345d9176edSErwan Le Ray 		if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
4355d9176edSErwan Le Ray 			break;
43634891872SAlexandre TORGUE 		writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr);
43734891872SAlexandre TORGUE 		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
43834891872SAlexandre TORGUE 		port->icount.tx++;
43934891872SAlexandre TORGUE 	}
44034891872SAlexandre TORGUE 
4415d9176edSErwan Le Ray 	/* rely on TXE irq (mask or unmask) for sending remaining data */
4425d9176edSErwan Le Ray 	if (uart_circ_empty(xmit))
44356f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
4445d9176edSErwan Le Ray 	else
44556f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_enable(port);
4465d9176edSErwan Le Ray }
4475d9176edSErwan Le Ray 
44856f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_dma(struct uart_port *port)
44934891872SAlexandre TORGUE {
45034891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
451d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
45234891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
45334891872SAlexandre TORGUE 	struct dma_async_tx_descriptor *desc = NULL;
45434891872SAlexandre TORGUE 	unsigned int count, i;
45534891872SAlexandre TORGUE 
45634891872SAlexandre TORGUE 	if (stm32port->tx_dma_busy)
45734891872SAlexandre TORGUE 		return;
45834891872SAlexandre TORGUE 
45934891872SAlexandre TORGUE 	stm32port->tx_dma_busy = true;
46034891872SAlexandre TORGUE 
46134891872SAlexandre TORGUE 	count = uart_circ_chars_pending(xmit);
46234891872SAlexandre TORGUE 
46334891872SAlexandre TORGUE 	if (count > TX_BUF_L)
46434891872SAlexandre TORGUE 		count = TX_BUF_L;
46534891872SAlexandre TORGUE 
46634891872SAlexandre TORGUE 	if (xmit->tail < xmit->head) {
46734891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count);
46834891872SAlexandre TORGUE 	} else {
46934891872SAlexandre TORGUE 		size_t one = UART_XMIT_SIZE - xmit->tail;
47034891872SAlexandre TORGUE 		size_t two;
47134891872SAlexandre TORGUE 
47234891872SAlexandre TORGUE 		if (one > count)
47334891872SAlexandre TORGUE 			one = count;
47434891872SAlexandre TORGUE 		two = count - one;
47534891872SAlexandre TORGUE 
47634891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one);
47734891872SAlexandre TORGUE 		if (two)
47834891872SAlexandre TORGUE 			memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two);
47934891872SAlexandre TORGUE 	}
48034891872SAlexandre TORGUE 
48134891872SAlexandre TORGUE 	desc = dmaengine_prep_slave_single(stm32port->tx_ch,
48234891872SAlexandre TORGUE 					   stm32port->tx_dma_buf,
48334891872SAlexandre TORGUE 					   count,
48434891872SAlexandre TORGUE 					   DMA_MEM_TO_DEV,
48534891872SAlexandre TORGUE 					   DMA_PREP_INTERRUPT);
48634891872SAlexandre TORGUE 
487e7997f7fSErwan Le Ray 	if (!desc)
488e7997f7fSErwan Le Ray 		goto fallback_err;
48934891872SAlexandre TORGUE 
49056f9a76cSErwan Le Ray 	desc->callback = stm32_usart_tx_dma_complete;
49134891872SAlexandre TORGUE 	desc->callback_param = port;
49234891872SAlexandre TORGUE 
49334891872SAlexandre TORGUE 	/* Push current DMA TX transaction in the pending queue */
494e7997f7fSErwan Le Ray 	if (dma_submit_error(dmaengine_submit(desc))) {
495e7997f7fSErwan Le Ray 		/* dma no yet started, safe to free resources */
496e7997f7fSErwan Le Ray 		dmaengine_terminate_async(stm32port->tx_ch);
497e7997f7fSErwan Le Ray 		goto fallback_err;
498e7997f7fSErwan Le Ray 	}
49934891872SAlexandre TORGUE 
50034891872SAlexandre TORGUE 	/* Issue pending DMA TX requests */
50134891872SAlexandre TORGUE 	dma_async_issue_pending(stm32port->tx_ch);
50234891872SAlexandre TORGUE 
50356f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
50434891872SAlexandre TORGUE 
50534891872SAlexandre TORGUE 	xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
50634891872SAlexandre TORGUE 	port->icount.tx += count;
507e7997f7fSErwan Le Ray 	return;
508e7997f7fSErwan Le Ray 
509e7997f7fSErwan Le Ray fallback_err:
510e7997f7fSErwan Le Ray 	for (i = count; i > 0; i--)
51156f9a76cSErwan Le Ray 		stm32_usart_transmit_chars_pio(port);
51234891872SAlexandre TORGUE }
51334891872SAlexandre TORGUE 
51456f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port)
51548a6092fSMaxime Coquelin {
516ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
517d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
51848a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
51948a6092fSMaxime Coquelin 
52048a6092fSMaxime Coquelin 	if (port->x_char) {
52134891872SAlexandre TORGUE 		if (stm32_port->tx_dma_busy)
52256f9a76cSErwan Le Ray 			stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
523ada8618fSAlexandre TORGUE 		writel_relaxed(port->x_char, port->membase + ofs->tdr);
52448a6092fSMaxime Coquelin 		port->x_char = 0;
52548a6092fSMaxime Coquelin 		port->icount.tx++;
52634891872SAlexandre TORGUE 		if (stm32_port->tx_dma_busy)
52756f9a76cSErwan Le Ray 			stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
52848a6092fSMaxime Coquelin 		return;
52948a6092fSMaxime Coquelin 	}
53048a6092fSMaxime Coquelin 
531b83b957cSErwan Le Ray 	if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
53256f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
53348a6092fSMaxime Coquelin 		return;
53448a6092fSMaxime Coquelin 	}
53548a6092fSMaxime Coquelin 
53664c32eabSErwan Le Ray 	if (ofs->icr == UNDEF_REG)
53756f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->isr, USART_SR_TC);
53864c32eabSErwan Le Ray 	else
5391250ed71SFabrice Gasnier 		writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr);
54064c32eabSErwan Le Ray 
54134891872SAlexandre TORGUE 	if (stm32_port->tx_ch)
54256f9a76cSErwan Le Ray 		stm32_usart_transmit_chars_dma(port);
54334891872SAlexandre TORGUE 	else
54456f9a76cSErwan Le Ray 		stm32_usart_transmit_chars_pio(port);
54548a6092fSMaxime Coquelin 
54648a6092fSMaxime Coquelin 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
54748a6092fSMaxime Coquelin 		uart_write_wakeup(port);
54848a6092fSMaxime Coquelin 
54948a6092fSMaxime Coquelin 	if (uart_circ_empty(xmit))
55056f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
55148a6092fSMaxime Coquelin }
55248a6092fSMaxime Coquelin 
55356f9a76cSErwan Le Ray static irqreturn_t stm32_usart_interrupt(int irq, void *ptr)
55448a6092fSMaxime Coquelin {
55548a6092fSMaxime Coquelin 	struct uart_port *port = ptr;
55612761869SErwan Le Ray 	struct tty_port *tport = &port->state->port;
557ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
558d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
55948a6092fSMaxime Coquelin 	u32 sr;
56048a6092fSMaxime Coquelin 
561ada8618fSAlexandre TORGUE 	sr = readl_relaxed(port->membase + ofs->isr);
56248a6092fSMaxime Coquelin 
5634cc0ed62SErwan Le Ray 	if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG)
5644cc0ed62SErwan Le Ray 		writel_relaxed(USART_ICR_RTOCF,
5654cc0ed62SErwan Le Ray 			       port->membase + ofs->icr);
5664cc0ed62SErwan Le Ray 
56712761869SErwan Le Ray 	if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG) {
56812761869SErwan Le Ray 		/* Clear wake up flag and disable wake up interrupt */
569270e5a74SFabrice Gasnier 		writel_relaxed(USART_ICR_WUCF,
570270e5a74SFabrice Gasnier 			       port->membase + ofs->icr);
57112761869SErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE);
57212761869SErwan Le Ray 		if (irqd_is_wakeup_set(irq_get_irq_data(port->irq)))
57312761869SErwan Le Ray 			pm_wakeup_event(tport->tty->dev, 0);
57412761869SErwan Le Ray 	}
575270e5a74SFabrice Gasnier 
57633bb2f6aSErwan Le Ray 	/*
57733bb2f6aSErwan Le Ray 	 * rx errors in dma mode has to be handled ASAP to avoid overrun as the DMA request
57833bb2f6aSErwan Le Ray 	 * line has been masked by HW and rx data are stacking in FIFO.
57933bb2f6aSErwan Le Ray 	 */
580*d1ec8a2eSErwan Le Ray 	if (!stm32_port->throttled) {
58133bb2f6aSErwan Le Ray 		if (((sr & USART_SR_RXNE) && !stm32_usart_rx_dma_enabled(port)) ||
582*d1ec8a2eSErwan Le Ray 		    ((sr & USART_SR_ERR_MASK) && stm32_usart_rx_dma_enabled(port))) {
58356f9a76cSErwan Le Ray 			stm32_usart_receive_chars(port, false);
584*d1ec8a2eSErwan Le Ray 		}
585*d1ec8a2eSErwan Le Ray 	}
58648a6092fSMaxime Coquelin 
587ad767681SErwan Le Ray 	if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch)) {
588ad767681SErwan Le Ray 		spin_lock(&port->lock);
58956f9a76cSErwan Le Ray 		stm32_usart_transmit_chars(port);
59001d32d71SAlexandre TORGUE 		spin_unlock(&port->lock);
591ad767681SErwan Le Ray 	}
59201d32d71SAlexandre TORGUE 
59333bb2f6aSErwan Le Ray 	if (stm32_usart_rx_dma_enabled(port))
59434891872SAlexandre TORGUE 		return IRQ_WAKE_THREAD;
59534891872SAlexandre TORGUE 	else
59634891872SAlexandre TORGUE 		return IRQ_HANDLED;
59734891872SAlexandre TORGUE }
59834891872SAlexandre TORGUE 
59956f9a76cSErwan Le Ray static irqreturn_t stm32_usart_threaded_interrupt(int irq, void *ptr)
60034891872SAlexandre TORGUE {
60134891872SAlexandre TORGUE 	struct uart_port *port = ptr;
602*d1ec8a2eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
60334891872SAlexandre TORGUE 
604cc58d0a3SErwan Le Ray 	/* Receiver timeout irq for DMA RX */
605*d1ec8a2eSErwan Le Ray 	if (!stm32_port->throttled)
606cc58d0a3SErwan Le Ray 		stm32_usart_receive_chars(port, false);
60734891872SAlexandre TORGUE 
60848a6092fSMaxime Coquelin 	return IRQ_HANDLED;
60948a6092fSMaxime Coquelin }
61048a6092fSMaxime Coquelin 
61156f9a76cSErwan Le Ray static unsigned int stm32_usart_tx_empty(struct uart_port *port)
61248a6092fSMaxime Coquelin {
613ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
614d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
615ada8618fSAlexandre TORGUE 
6163db1d524SErwan Le Ray 	if (readl_relaxed(port->membase + ofs->isr) & USART_SR_TC)
6173db1d524SErwan Le Ray 		return TIOCSER_TEMT;
6183db1d524SErwan Le Ray 
6193db1d524SErwan Le Ray 	return 0;
62048a6092fSMaxime Coquelin }
62148a6092fSMaxime Coquelin 
62256f9a76cSErwan Le Ray static void stm32_usart_set_mctrl(struct uart_port *port, unsigned int mctrl)
62348a6092fSMaxime Coquelin {
624ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
625d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
626ada8618fSAlexandre TORGUE 
62748a6092fSMaxime Coquelin 	if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
62856f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_RTSE);
62948a6092fSMaxime Coquelin 	else
63056f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_RTSE);
6316cf61b9bSManivannan Sadhasivam 
6326cf61b9bSManivannan Sadhasivam 	mctrl_gpio_set(stm32_port->gpios, mctrl);
63348a6092fSMaxime Coquelin }
63448a6092fSMaxime Coquelin 
63556f9a76cSErwan Le Ray static unsigned int stm32_usart_get_mctrl(struct uart_port *port)
63648a6092fSMaxime Coquelin {
6376cf61b9bSManivannan Sadhasivam 	struct stm32_port *stm32_port = to_stm32_port(port);
6386cf61b9bSManivannan Sadhasivam 	unsigned int ret;
6396cf61b9bSManivannan Sadhasivam 
64048a6092fSMaxime Coquelin 	/* This routine is used to get signals of: DCD, DSR, RI, and CTS */
6416cf61b9bSManivannan Sadhasivam 	ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
6426cf61b9bSManivannan Sadhasivam 
6436cf61b9bSManivannan Sadhasivam 	return mctrl_gpio_get(stm32_port->gpios, &ret);
6446cf61b9bSManivannan Sadhasivam }
6456cf61b9bSManivannan Sadhasivam 
64656f9a76cSErwan Le Ray static void stm32_usart_enable_ms(struct uart_port *port)
6476cf61b9bSManivannan Sadhasivam {
6486cf61b9bSManivannan Sadhasivam 	mctrl_gpio_enable_ms(to_stm32_port(port)->gpios);
6496cf61b9bSManivannan Sadhasivam }
6506cf61b9bSManivannan Sadhasivam 
65156f9a76cSErwan Le Ray static void stm32_usart_disable_ms(struct uart_port *port)
6526cf61b9bSManivannan Sadhasivam {
6536cf61b9bSManivannan Sadhasivam 	mctrl_gpio_disable_ms(to_stm32_port(port)->gpios);
65448a6092fSMaxime Coquelin }
65548a6092fSMaxime Coquelin 
65648a6092fSMaxime Coquelin /* Transmit stop */
65756f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port)
65848a6092fSMaxime Coquelin {
659ad0c2748SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
660ad0c2748SMarek Vasut 	struct serial_rs485 *rs485conf = &port->rs485;
661ad0c2748SMarek Vasut 
66256f9a76cSErwan Le Ray 	stm32_usart_tx_interrupt_disable(port);
663ad0c2748SMarek Vasut 
664ad0c2748SMarek Vasut 	if (rs485conf->flags & SER_RS485_ENABLED) {
665ad0c2748SMarek Vasut 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
666ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
667ad0c2748SMarek Vasut 					stm32_port->port.mctrl & ~TIOCM_RTS);
668ad0c2748SMarek Vasut 		} else {
669ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
670ad0c2748SMarek Vasut 					stm32_port->port.mctrl | TIOCM_RTS);
671ad0c2748SMarek Vasut 		}
672ad0c2748SMarek Vasut 	}
67348a6092fSMaxime Coquelin }
67448a6092fSMaxime Coquelin 
67548a6092fSMaxime Coquelin /* There are probably characters waiting to be transmitted. */
67656f9a76cSErwan Le Ray static void stm32_usart_start_tx(struct uart_port *port)
67748a6092fSMaxime Coquelin {
678ad0c2748SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
679ad0c2748SMarek Vasut 	struct serial_rs485 *rs485conf = &port->rs485;
68048a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
68148a6092fSMaxime Coquelin 
68248a6092fSMaxime Coquelin 	if (uart_circ_empty(xmit))
68348a6092fSMaxime Coquelin 		return;
68448a6092fSMaxime Coquelin 
685ad0c2748SMarek Vasut 	if (rs485conf->flags & SER_RS485_ENABLED) {
686ad0c2748SMarek Vasut 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
687ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
688ad0c2748SMarek Vasut 					stm32_port->port.mctrl | TIOCM_RTS);
689ad0c2748SMarek Vasut 		} else {
690ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
691ad0c2748SMarek Vasut 					stm32_port->port.mctrl & ~TIOCM_RTS);
692ad0c2748SMarek Vasut 		}
693ad0c2748SMarek Vasut 	}
694ad0c2748SMarek Vasut 
69556f9a76cSErwan Le Ray 	stm32_usart_transmit_chars(port);
69648a6092fSMaxime Coquelin }
69748a6092fSMaxime Coquelin 
6983d82be8bSErwan Le Ray /* Flush the transmit buffer. */
6993d82be8bSErwan Le Ray static void stm32_usart_flush_buffer(struct uart_port *port)
7003d82be8bSErwan Le Ray {
7013d82be8bSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
7023d82be8bSErwan Le Ray 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
7033d82be8bSErwan Le Ray 
7043d82be8bSErwan Le Ray 	if (stm32_port->tx_ch) {
7053d82be8bSErwan Le Ray 		dmaengine_terminate_async(stm32_port->tx_ch);
7063d82be8bSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
7073d82be8bSErwan Le Ray 		stm32_port->tx_dma_busy = false;
7083d82be8bSErwan Le Ray 	}
7093d82be8bSErwan Le Ray }
7103d82be8bSErwan Le Ray 
71148a6092fSMaxime Coquelin /* Throttle the remote when input buffer is about to overflow. */
71256f9a76cSErwan Le Ray static void stm32_usart_throttle(struct uart_port *port)
71348a6092fSMaxime Coquelin {
714ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
715d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
71648a6092fSMaxime Coquelin 	unsigned long flags;
71748a6092fSMaxime Coquelin 
71848a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
719*d1ec8a2eSErwan Le Ray 
720*d1ec8a2eSErwan Le Ray 	/*
721*d1ec8a2eSErwan Le Ray 	 * Disable DMA request line if enabled, so the RX data gets queued into the FIFO.
722*d1ec8a2eSErwan Le Ray 	 * Hardware flow control is triggered when RX FIFO is full.
723*d1ec8a2eSErwan Le Ray 	 */
724*d1ec8a2eSErwan Le Ray 	if (stm32_usart_rx_dma_enabled(port))
725*d1ec8a2eSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
726*d1ec8a2eSErwan Le Ray 
72756f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
728d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
72956f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
730d0a6a7bcSErwan Le Ray 
731*d1ec8a2eSErwan Le Ray 	stm32_port->throttled = true;
73248a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
73348a6092fSMaxime Coquelin }
73448a6092fSMaxime Coquelin 
73548a6092fSMaxime Coquelin /* Unthrottle the remote, the input buffer can now accept data. */
73656f9a76cSErwan Le Ray static void stm32_usart_unthrottle(struct uart_port *port)
73748a6092fSMaxime Coquelin {
738ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
739d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
74048a6092fSMaxime Coquelin 	unsigned long flags;
74148a6092fSMaxime Coquelin 
74248a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
74356f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, stm32_port->cr1_irq);
744d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
74556f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, stm32_port->cr3_irq);
746d0a6a7bcSErwan Le Ray 
747*d1ec8a2eSErwan Le Ray 	/*
748*d1ec8a2eSErwan Le Ray 	 * Switch back to DMA mode (re-enable DMA request line).
749*d1ec8a2eSErwan Le Ray 	 * Hardware flow control is stopped when FIFO is not full any more.
750*d1ec8a2eSErwan Le Ray 	 */
751*d1ec8a2eSErwan Le Ray 	if (stm32_port->rx_ch)
752*d1ec8a2eSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR);
753*d1ec8a2eSErwan Le Ray 
754*d1ec8a2eSErwan Le Ray 	stm32_port->throttled = false;
75548a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
75648a6092fSMaxime Coquelin }
75748a6092fSMaxime Coquelin 
75848a6092fSMaxime Coquelin /* Receive stop */
75956f9a76cSErwan Le Ray static void stm32_usart_stop_rx(struct uart_port *port)
76048a6092fSMaxime Coquelin {
761ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
762d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
763ada8618fSAlexandre TORGUE 
76456f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
765d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
76656f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
76748a6092fSMaxime Coquelin }
76848a6092fSMaxime Coquelin 
76948a6092fSMaxime Coquelin /* Handle breaks - ignored by us */
77056f9a76cSErwan Le Ray static void stm32_usart_break_ctl(struct uart_port *port, int break_state)
77148a6092fSMaxime Coquelin {
77248a6092fSMaxime Coquelin }
77348a6092fSMaxime Coquelin 
77456f9a76cSErwan Le Ray static int stm32_usart_startup(struct uart_port *port)
77548a6092fSMaxime Coquelin {
776ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
777d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
778f4518a8aSErwan Le Ray 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
77948a6092fSMaxime Coquelin 	const char *name = to_platform_device(port->dev)->name;
78048a6092fSMaxime Coquelin 	u32 val;
78148a6092fSMaxime Coquelin 	int ret;
78248a6092fSMaxime Coquelin 
78356f9a76cSErwan Le Ray 	ret = request_threaded_irq(port->irq, stm32_usart_interrupt,
78456f9a76cSErwan Le Ray 				   stm32_usart_threaded_interrupt,
785e359b441SJohan Hovold 				   IRQF_ONESHOT | IRQF_NO_SUSPEND,
786e359b441SJohan Hovold 				   name, port);
78748a6092fSMaxime Coquelin 	if (ret)
78848a6092fSMaxime Coquelin 		return ret;
78948a6092fSMaxime Coquelin 
7903cd66593SMartin Devera 	if (stm32_port->swap) {
7913cd66593SMartin Devera 		val = readl_relaxed(port->membase + ofs->cr2);
7923cd66593SMartin Devera 		val |= USART_CR2_SWAP;
7933cd66593SMartin Devera 		writel_relaxed(val, port->membase + ofs->cr2);
7943cd66593SMartin Devera 	}
7953cd66593SMartin Devera 
79684872dc4SErwan Le Ray 	/* RX FIFO Flush */
79784872dc4SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
798315e2d8aSErwan Le Ray 		writel_relaxed(USART_RQR_RXFRQ, port->membase + ofs->rqr);
79948a6092fSMaxime Coquelin 
800*d1ec8a2eSErwan Le Ray 	/*
801*d1ec8a2eSErwan Le Ray 	 * DMA request line not re-enabled at resume when port is throttled.
802*d1ec8a2eSErwan Le Ray 	 * It will be re-enabled by unthrottle ops.
803*d1ec8a2eSErwan Le Ray 	 */
804*d1ec8a2eSErwan Le Ray 	if (!stm32_port->throttled)
805*d1ec8a2eSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR);
806*d1ec8a2eSErwan Le Ray 
80725a8e761SErwan Le Ray 	/* RX enabling */
808f4518a8aSErwan Le Ray 	val = stm32_port->cr1_irq | USART_CR1_RE | BIT(cfg->uart_enable_bit);
80956f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, val);
81084872dc4SErwan Le Ray 
81148a6092fSMaxime Coquelin 	return 0;
81248a6092fSMaxime Coquelin }
81348a6092fSMaxime Coquelin 
81456f9a76cSErwan Le Ray static void stm32_usart_shutdown(struct uart_port *port)
81548a6092fSMaxime Coquelin {
816ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
817d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
818d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
81964c32eabSErwan Le Ray 	u32 val, isr;
82064c32eabSErwan Le Ray 	int ret;
82148a6092fSMaxime Coquelin 
8226cf61b9bSManivannan Sadhasivam 	/* Disable modem control interrupts */
82356f9a76cSErwan Le Ray 	stm32_usart_disable_ms(port);
8246cf61b9bSManivannan Sadhasivam 
8254cc0ed62SErwan Le Ray 	val = USART_CR1_TXEIE | USART_CR1_TE;
8264cc0ed62SErwan Le Ray 	val |= stm32_port->cr1_irq | USART_CR1_RE;
82787f1f809SAlexandre TORGUE 	val |= BIT(cfg->uart_enable_bit);
828351a762aSGerald Baeza 	if (stm32_port->fifoen)
829351a762aSGerald Baeza 		val |= USART_CR1_FIFOEN;
83064c32eabSErwan Le Ray 
83164c32eabSErwan Le Ray 	ret = readl_relaxed_poll_timeout(port->membase + ofs->isr,
83264c32eabSErwan Le Ray 					 isr, (isr & USART_SR_TC),
83364c32eabSErwan Le Ray 					 10, 100000);
83464c32eabSErwan Le Ray 
835c31c3ea0SErwan Le Ray 	/* Send the TC error message only when ISR_TC is not set */
83664c32eabSErwan Le Ray 	if (ret)
837c31c3ea0SErwan Le Ray 		dev_err(port->dev, "Transmission is not complete\n");
83864c32eabSErwan Le Ray 
8399f77d192SErwan Le Ray 	/* flush RX & TX FIFO */
8409f77d192SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
8419f77d192SErwan Le Ray 		writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ,
8429f77d192SErwan Le Ray 			       port->membase + ofs->rqr);
8439f77d192SErwan Le Ray 
84456f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, val);
84548a6092fSMaxime Coquelin 
84648a6092fSMaxime Coquelin 	free_irq(port->irq, port);
84748a6092fSMaxime Coquelin }
84848a6092fSMaxime Coquelin 
84956f9a76cSErwan Le Ray static void stm32_usart_set_termios(struct uart_port *port,
85056f9a76cSErwan Le Ray 				    struct ktermios *termios,
85148a6092fSMaxime Coquelin 				    struct ktermios *old)
85248a6092fSMaxime Coquelin {
85348a6092fSMaxime Coquelin 	struct stm32_port *stm32_port = to_stm32_port(port);
854d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
855d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
8561bcda09dSBich HEMON 	struct serial_rs485 *rs485conf = &port->rs485;
857c8a9d043SErwan Le Ray 	unsigned int baud, bits;
85848a6092fSMaxime Coquelin 	u32 usartdiv, mantissa, fraction, oversampling;
85948a6092fSMaxime Coquelin 	tcflag_t cflag = termios->c_cflag;
860f264c6f6SErwan Le Ray 	u32 cr1, cr2, cr3, isr;
86148a6092fSMaxime Coquelin 	unsigned long flags;
862f264c6f6SErwan Le Ray 	int ret;
86348a6092fSMaxime Coquelin 
86448a6092fSMaxime Coquelin 	if (!stm32_port->hw_flow_control)
86548a6092fSMaxime Coquelin 		cflag &= ~CRTSCTS;
86648a6092fSMaxime Coquelin 
86748a6092fSMaxime Coquelin 	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8);
86848a6092fSMaxime Coquelin 
86948a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
87048a6092fSMaxime Coquelin 
871f264c6f6SErwan Le Ray 	ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr,
872f264c6f6SErwan Le Ray 						isr,
873f264c6f6SErwan Le Ray 						(isr & USART_SR_TC),
874f264c6f6SErwan Le Ray 						10, 100000);
875f264c6f6SErwan Le Ray 
876f264c6f6SErwan Le Ray 	/* Send the TC error message only when ISR_TC is not set. */
877f264c6f6SErwan Le Ray 	if (ret)
878f264c6f6SErwan Le Ray 		dev_err(port->dev, "Transmission is not complete\n");
879f264c6f6SErwan Le Ray 
88048a6092fSMaxime Coquelin 	/* Stop serial port and reset value */
881ada8618fSAlexandre TORGUE 	writel_relaxed(0, port->membase + ofs->cr1);
88248a6092fSMaxime Coquelin 
88384872dc4SErwan Le Ray 	/* flush RX & TX FIFO */
88484872dc4SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
885315e2d8aSErwan Le Ray 		writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ,
886315e2d8aSErwan Le Ray 			       port->membase + ofs->rqr);
8871bcda09dSBich HEMON 
88884872dc4SErwan Le Ray 	cr1 = USART_CR1_TE | USART_CR1_RE;
889351a762aSGerald Baeza 	if (stm32_port->fifoen)
890351a762aSGerald Baeza 		cr1 |= USART_CR1_FIFOEN;
8913cd66593SMartin Devera 	cr2 = stm32_port->swap ? USART_CR2_SWAP : 0;
89225a8e761SErwan Le Ray 
89325a8e761SErwan Le Ray 	/* Tx and RX FIFO configuration */
894d075719eSErwan Le Ray 	cr3 = readl_relaxed(port->membase + ofs->cr3);
89525a8e761SErwan Le Ray 	cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTIE;
89625a8e761SErwan Le Ray 	if (stm32_port->fifoen) {
8972aa1bbb2SFabrice Gasnier 		if (stm32_port->txftcfg >= 0)
8982aa1bbb2SFabrice Gasnier 			cr3 |= stm32_port->txftcfg << USART_CR3_TXFTCFG_SHIFT;
8992aa1bbb2SFabrice Gasnier 		if (stm32_port->rxftcfg >= 0)
9002aa1bbb2SFabrice Gasnier 			cr3 |= stm32_port->rxftcfg << USART_CR3_RXFTCFG_SHIFT;
90125a8e761SErwan Le Ray 	}
90248a6092fSMaxime Coquelin 
90348a6092fSMaxime Coquelin 	if (cflag & CSTOPB)
90448a6092fSMaxime Coquelin 		cr2 |= USART_CR2_STOP_2B;
90548a6092fSMaxime Coquelin 
9063ec2ff37SJiri Slaby 	bits = tty_get_char_size(cflag);
9076c5962f3SErwan Le Ray 	stm32_port->rdr_mask = (BIT(bits) - 1);
908c8a9d043SErwan Le Ray 
90948a6092fSMaxime Coquelin 	if (cflag & PARENB) {
910c8a9d043SErwan Le Ray 		bits++;
91148a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PCE;
912c8a9d043SErwan Le Ray 	}
913c8a9d043SErwan Le Ray 
914c8a9d043SErwan Le Ray 	/*
915c8a9d043SErwan Le Ray 	 * Word length configuration:
916c8a9d043SErwan Le Ray 	 * CS8 + parity, 9 bits word aka [M1:M0] = 0b01
917c8a9d043SErwan Le Ray 	 * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10
918c8a9d043SErwan Le Ray 	 * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00
919c8a9d043SErwan Le Ray 	 * M0 and M1 already cleared by cr1 initialization.
920c8a9d043SErwan Le Ray 	 */
921c8a9d043SErwan Le Ray 	if (bits == 9)
922ada8618fSAlexandre TORGUE 		cr1 |= USART_CR1_M0;
923c8a9d043SErwan Le Ray 	else if ((bits == 7) && cfg->has_7bits_data)
924c8a9d043SErwan Le Ray 		cr1 |= USART_CR1_M1;
925c8a9d043SErwan Le Ray 	else if (bits != 8)
926c8a9d043SErwan Le Ray 		dev_dbg(port->dev, "Unsupported data bits config: %u bits\n"
927c8a9d043SErwan Le Ray 			, bits);
92848a6092fSMaxime Coquelin 
9294cc0ed62SErwan Le Ray 	if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch ||
9302aa1bbb2SFabrice Gasnier 				       (stm32_port->fifoen &&
9312aa1bbb2SFabrice Gasnier 					stm32_port->rxftcfg >= 0))) {
9324cc0ed62SErwan Le Ray 		if (cflag & CSTOPB)
9334cc0ed62SErwan Le Ray 			bits = bits + 3; /* 1 start bit + 2 stop bits */
9344cc0ed62SErwan Le Ray 		else
9354cc0ed62SErwan Le Ray 			bits = bits + 2; /* 1 start bit + 1 stop bit */
9364cc0ed62SErwan Le Ray 
9374cc0ed62SErwan Le Ray 		/* RX timeout irq to occur after last stop bit + bits */
9384cc0ed62SErwan Le Ray 		stm32_port->cr1_irq = USART_CR1_RTOIE;
9394cc0ed62SErwan Le Ray 		writel_relaxed(bits, port->membase + ofs->rtor);
9404cc0ed62SErwan Le Ray 		cr2 |= USART_CR2_RTOEN;
94133bb2f6aSErwan Le Ray 		/*
94233bb2f6aSErwan Le Ray 		 * Enable fifo threshold irq in two cases, either when there is no DMA, or when
94333bb2f6aSErwan Le Ray 		 * wake up over usart, from low power until the DMA gets re-enabled by resume.
94433bb2f6aSErwan Le Ray 		 */
945d0a6a7bcSErwan Le Ray 		stm32_port->cr3_irq =  USART_CR3_RXFTIE;
9464cc0ed62SErwan Le Ray 	}
9474cc0ed62SErwan Le Ray 
948d0a6a7bcSErwan Le Ray 	cr1 |= stm32_port->cr1_irq;
949d0a6a7bcSErwan Le Ray 	cr3 |= stm32_port->cr3_irq;
950d0a6a7bcSErwan Le Ray 
95148a6092fSMaxime Coquelin 	if (cflag & PARODD)
95248a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PS;
95348a6092fSMaxime Coquelin 
95448a6092fSMaxime Coquelin 	port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
95548a6092fSMaxime Coquelin 	if (cflag & CRTSCTS) {
95648a6092fSMaxime Coquelin 		port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
95735abe98fSBich HEMON 		cr3 |= USART_CR3_CTSE | USART_CR3_RTSE;
95848a6092fSMaxime Coquelin 	}
95948a6092fSMaxime Coquelin 
96048a6092fSMaxime Coquelin 	usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud);
96148a6092fSMaxime Coquelin 
96248a6092fSMaxime Coquelin 	/*
96348a6092fSMaxime Coquelin 	 * The USART supports 16 or 8 times oversampling.
96448a6092fSMaxime Coquelin 	 * By default we prefer 16 times oversampling, so that the receiver
96548a6092fSMaxime Coquelin 	 * has a better tolerance to clock deviations.
96648a6092fSMaxime Coquelin 	 * 8 times oversampling is only used to achieve higher speeds.
96748a6092fSMaxime Coquelin 	 */
96848a6092fSMaxime Coquelin 	if (usartdiv < 16) {
96948a6092fSMaxime Coquelin 		oversampling = 8;
9701bcda09dSBich HEMON 		cr1 |= USART_CR1_OVER8;
97156f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_OVER8);
97248a6092fSMaxime Coquelin 	} else {
97348a6092fSMaxime Coquelin 		oversampling = 16;
9741bcda09dSBich HEMON 		cr1 &= ~USART_CR1_OVER8;
97556f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_OVER8);
97648a6092fSMaxime Coquelin 	}
97748a6092fSMaxime Coquelin 
97848a6092fSMaxime Coquelin 	mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT;
97948a6092fSMaxime Coquelin 	fraction = usartdiv % oversampling;
980ada8618fSAlexandre TORGUE 	writel_relaxed(mantissa | fraction, port->membase + ofs->brr);
98148a6092fSMaxime Coquelin 
98248a6092fSMaxime Coquelin 	uart_update_timeout(port, cflag, baud);
98348a6092fSMaxime Coquelin 
98448a6092fSMaxime Coquelin 	port->read_status_mask = USART_SR_ORE;
98548a6092fSMaxime Coquelin 	if (termios->c_iflag & INPCK)
98648a6092fSMaxime Coquelin 		port->read_status_mask |= USART_SR_PE | USART_SR_FE;
98748a6092fSMaxime Coquelin 	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
9884f01d833SErwan Le Ray 		port->read_status_mask |= USART_SR_FE;
98948a6092fSMaxime Coquelin 
99048a6092fSMaxime Coquelin 	/* Characters to ignore */
99148a6092fSMaxime Coquelin 	port->ignore_status_mask = 0;
99248a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNPAR)
99348a6092fSMaxime Coquelin 		port->ignore_status_mask = USART_SR_PE | USART_SR_FE;
99448a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNBRK) {
9954f01d833SErwan Le Ray 		port->ignore_status_mask |= USART_SR_FE;
99648a6092fSMaxime Coquelin 		/*
99748a6092fSMaxime Coquelin 		 * If we're ignoring parity and break indicators,
99848a6092fSMaxime Coquelin 		 * ignore overruns too (for real raw support).
99948a6092fSMaxime Coquelin 		 */
100048a6092fSMaxime Coquelin 		if (termios->c_iflag & IGNPAR)
100148a6092fSMaxime Coquelin 			port->ignore_status_mask |= USART_SR_ORE;
100248a6092fSMaxime Coquelin 	}
100348a6092fSMaxime Coquelin 
100448a6092fSMaxime Coquelin 	/* Ignore all characters if CREAD is not set */
100548a6092fSMaxime Coquelin 	if ((termios->c_cflag & CREAD) == 0)
100648a6092fSMaxime Coquelin 		port->ignore_status_mask |= USART_SR_DUMMY_RX;
100748a6092fSMaxime Coquelin 
100833bb2f6aSErwan Le Ray 	if (stm32_port->rx_ch) {
100933bb2f6aSErwan Le Ray 		/*
101033bb2f6aSErwan Le Ray 		 * Setup DMA to collect only valid data and enable error irqs.
101133bb2f6aSErwan Le Ray 		 * This also enables break reception when using DMA.
101233bb2f6aSErwan Le Ray 		 */
101333bb2f6aSErwan Le Ray 		cr1 |= USART_CR1_PEIE;
101433bb2f6aSErwan Le Ray 		cr3 |= USART_CR3_EIE;
101534891872SAlexandre TORGUE 		cr3 |= USART_CR3_DMAR;
101633bb2f6aSErwan Le Ray 		cr3 |= USART_CR3_DDRE;
101733bb2f6aSErwan Le Ray 	}
101834891872SAlexandre TORGUE 
10191bcda09dSBich HEMON 	if (rs485conf->flags & SER_RS485_ENABLED) {
102056f9a76cSErwan Le Ray 		stm32_usart_config_reg_rs485(&cr1, &cr3,
10211bcda09dSBich HEMON 					     rs485conf->delay_rts_before_send,
102256f9a76cSErwan Le Ray 					     rs485conf->delay_rts_after_send,
102356f9a76cSErwan Le Ray 					     baud);
10241bcda09dSBich HEMON 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
10251bcda09dSBich HEMON 			cr3 &= ~USART_CR3_DEP;
10261bcda09dSBich HEMON 			rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
10271bcda09dSBich HEMON 		} else {
10281bcda09dSBich HEMON 			cr3 |= USART_CR3_DEP;
10291bcda09dSBich HEMON 			rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
10301bcda09dSBich HEMON 		}
10311bcda09dSBich HEMON 
10321bcda09dSBich HEMON 	} else {
10331bcda09dSBich HEMON 		cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP);
10341bcda09dSBich HEMON 		cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
10351bcda09dSBich HEMON 	}
10361bcda09dSBich HEMON 
103712761869SErwan Le Ray 	/* Configure wake up from low power on start bit detection */
10383d530017SAlexandre Torgue 	if (stm32_port->wakeup_src) {
103912761869SErwan Le Ray 		cr3 &= ~USART_CR3_WUS_MASK;
104012761869SErwan Le Ray 		cr3 |= USART_CR3_WUS_START_BIT;
104112761869SErwan Le Ray 	}
104212761869SErwan Le Ray 
1043ada8618fSAlexandre TORGUE 	writel_relaxed(cr3, port->membase + ofs->cr3);
1044ada8618fSAlexandre TORGUE 	writel_relaxed(cr2, port->membase + ofs->cr2);
1045ada8618fSAlexandre TORGUE 	writel_relaxed(cr1, port->membase + ofs->cr1);
104648a6092fSMaxime Coquelin 
104756f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
104848a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
1049436c9793SErwan Le Ray 
1050436c9793SErwan Le Ray 	/* Handle modem control interrupts */
1051436c9793SErwan Le Ray 	if (UART_ENABLE_MS(port, termios->c_cflag))
1052436c9793SErwan Le Ray 		stm32_usart_enable_ms(port);
1053436c9793SErwan Le Ray 	else
1054436c9793SErwan Le Ray 		stm32_usart_disable_ms(port);
105548a6092fSMaxime Coquelin }
105648a6092fSMaxime Coquelin 
105756f9a76cSErwan Le Ray static const char *stm32_usart_type(struct uart_port *port)
105848a6092fSMaxime Coquelin {
105948a6092fSMaxime Coquelin 	return (port->type == PORT_STM32) ? DRIVER_NAME : NULL;
106048a6092fSMaxime Coquelin }
106148a6092fSMaxime Coquelin 
106256f9a76cSErwan Le Ray static void stm32_usart_release_port(struct uart_port *port)
106348a6092fSMaxime Coquelin {
106448a6092fSMaxime Coquelin }
106548a6092fSMaxime Coquelin 
106656f9a76cSErwan Le Ray static int stm32_usart_request_port(struct uart_port *port)
106748a6092fSMaxime Coquelin {
106848a6092fSMaxime Coquelin 	return 0;
106948a6092fSMaxime Coquelin }
107048a6092fSMaxime Coquelin 
107156f9a76cSErwan Le Ray static void stm32_usart_config_port(struct uart_port *port, int flags)
107248a6092fSMaxime Coquelin {
107348a6092fSMaxime Coquelin 	if (flags & UART_CONFIG_TYPE)
107448a6092fSMaxime Coquelin 		port->type = PORT_STM32;
107548a6092fSMaxime Coquelin }
107648a6092fSMaxime Coquelin 
107748a6092fSMaxime Coquelin static int
107856f9a76cSErwan Le Ray stm32_usart_verify_port(struct uart_port *port, struct serial_struct *ser)
107948a6092fSMaxime Coquelin {
108048a6092fSMaxime Coquelin 	/* No user changeable parameters */
108148a6092fSMaxime Coquelin 	return -EINVAL;
108248a6092fSMaxime Coquelin }
108348a6092fSMaxime Coquelin 
108456f9a76cSErwan Le Ray static void stm32_usart_pm(struct uart_port *port, unsigned int state,
108548a6092fSMaxime Coquelin 			   unsigned int oldstate)
108648a6092fSMaxime Coquelin {
108748a6092fSMaxime Coquelin 	struct stm32_port *stm32port = container_of(port,
108848a6092fSMaxime Coquelin 			struct stm32_port, port);
1089d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
1090d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32port->info->cfg;
109118ee37e1SJohan Hovold 	unsigned long flags;
109248a6092fSMaxime Coquelin 
109348a6092fSMaxime Coquelin 	switch (state) {
109448a6092fSMaxime Coquelin 	case UART_PM_STATE_ON:
1095fb6dcef6SErwan Le Ray 		pm_runtime_get_sync(port->dev);
109648a6092fSMaxime Coquelin 		break;
109748a6092fSMaxime Coquelin 	case UART_PM_STATE_OFF:
109848a6092fSMaxime Coquelin 		spin_lock_irqsave(&port->lock, flags);
109956f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
110048a6092fSMaxime Coquelin 		spin_unlock_irqrestore(&port->lock, flags);
1101fb6dcef6SErwan Le Ray 		pm_runtime_put_sync(port->dev);
110248a6092fSMaxime Coquelin 		break;
110348a6092fSMaxime Coquelin 	}
110448a6092fSMaxime Coquelin }
110548a6092fSMaxime Coquelin 
110648a6092fSMaxime Coquelin static const struct uart_ops stm32_uart_ops = {
110756f9a76cSErwan Le Ray 	.tx_empty	= stm32_usart_tx_empty,
110856f9a76cSErwan Le Ray 	.set_mctrl	= stm32_usart_set_mctrl,
110956f9a76cSErwan Le Ray 	.get_mctrl	= stm32_usart_get_mctrl,
111056f9a76cSErwan Le Ray 	.stop_tx	= stm32_usart_stop_tx,
111156f9a76cSErwan Le Ray 	.start_tx	= stm32_usart_start_tx,
111256f9a76cSErwan Le Ray 	.throttle	= stm32_usart_throttle,
111356f9a76cSErwan Le Ray 	.unthrottle	= stm32_usart_unthrottle,
111456f9a76cSErwan Le Ray 	.stop_rx	= stm32_usart_stop_rx,
111556f9a76cSErwan Le Ray 	.enable_ms	= stm32_usart_enable_ms,
111656f9a76cSErwan Le Ray 	.break_ctl	= stm32_usart_break_ctl,
111756f9a76cSErwan Le Ray 	.startup	= stm32_usart_startup,
111856f9a76cSErwan Le Ray 	.shutdown	= stm32_usart_shutdown,
11193d82be8bSErwan Le Ray 	.flush_buffer	= stm32_usart_flush_buffer,
112056f9a76cSErwan Le Ray 	.set_termios	= stm32_usart_set_termios,
112156f9a76cSErwan Le Ray 	.pm		= stm32_usart_pm,
112256f9a76cSErwan Le Ray 	.type		= stm32_usart_type,
112356f9a76cSErwan Le Ray 	.release_port	= stm32_usart_release_port,
112456f9a76cSErwan Le Ray 	.request_port	= stm32_usart_request_port,
112556f9a76cSErwan Le Ray 	.config_port	= stm32_usart_config_port,
112656f9a76cSErwan Le Ray 	.verify_port	= stm32_usart_verify_port,
112748a6092fSMaxime Coquelin };
112848a6092fSMaxime Coquelin 
11292aa1bbb2SFabrice Gasnier /*
11302aa1bbb2SFabrice Gasnier  * STM32H7 RX & TX FIFO threshold configuration (CR3 RXFTCFG / TXFTCFG)
11312aa1bbb2SFabrice Gasnier  * Note: 1 isn't a valid value in RXFTCFG / TXFTCFG. In this case,
11322aa1bbb2SFabrice Gasnier  * RXNEIE / TXEIE can be used instead of threshold irqs: RXFTIE / TXFTIE.
11332aa1bbb2SFabrice Gasnier  * So, RXFTCFG / TXFTCFG bitfields values are encoded as array index + 1.
11342aa1bbb2SFabrice Gasnier  */
11352aa1bbb2SFabrice Gasnier static const u32 stm32h7_usart_fifo_thresh_cfg[] = { 1, 2, 4, 8, 12, 14, 16 };
11362aa1bbb2SFabrice Gasnier 
11372aa1bbb2SFabrice Gasnier static void stm32_usart_get_ftcfg(struct platform_device *pdev, const char *p,
11382aa1bbb2SFabrice Gasnier 				  int *ftcfg)
11392aa1bbb2SFabrice Gasnier {
11402aa1bbb2SFabrice Gasnier 	u32 bytes, i;
11412aa1bbb2SFabrice Gasnier 
11422aa1bbb2SFabrice Gasnier 	/* DT option to get RX & TX FIFO threshold (default to 8 bytes) */
11432aa1bbb2SFabrice Gasnier 	if (of_property_read_u32(pdev->dev.of_node, p, &bytes))
11442aa1bbb2SFabrice Gasnier 		bytes = 8;
11452aa1bbb2SFabrice Gasnier 
11462aa1bbb2SFabrice Gasnier 	for (i = 0; i < ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg); i++)
11472aa1bbb2SFabrice Gasnier 		if (stm32h7_usart_fifo_thresh_cfg[i] >= bytes)
11482aa1bbb2SFabrice Gasnier 			break;
11492aa1bbb2SFabrice Gasnier 	if (i >= ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg))
11502aa1bbb2SFabrice Gasnier 		i = ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg) - 1;
11512aa1bbb2SFabrice Gasnier 
11522aa1bbb2SFabrice Gasnier 	dev_dbg(&pdev->dev, "%s set to %d bytes\n", p,
11532aa1bbb2SFabrice Gasnier 		stm32h7_usart_fifo_thresh_cfg[i]);
11542aa1bbb2SFabrice Gasnier 
11552aa1bbb2SFabrice Gasnier 	/* Provide FIFO threshold ftcfg (1 is invalid: threshold irq unused) */
11562aa1bbb2SFabrice Gasnier 	if (i)
11572aa1bbb2SFabrice Gasnier 		*ftcfg = i - 1;
11582aa1bbb2SFabrice Gasnier 	else
11592aa1bbb2SFabrice Gasnier 		*ftcfg = -EINVAL;
11602aa1bbb2SFabrice Gasnier }
11612aa1bbb2SFabrice Gasnier 
116297f3a085SErwan Le Ray static void stm32_usart_deinit_port(struct stm32_port *stm32port)
116397f3a085SErwan Le Ray {
116497f3a085SErwan Le Ray 	clk_disable_unprepare(stm32port->clk);
116597f3a085SErwan Le Ray }
116697f3a085SErwan Le Ray 
116756f9a76cSErwan Le Ray static int stm32_usart_init_port(struct stm32_port *stm32port,
116848a6092fSMaxime Coquelin 				 struct platform_device *pdev)
116948a6092fSMaxime Coquelin {
117048a6092fSMaxime Coquelin 	struct uart_port *port = &stm32port->port;
117148a6092fSMaxime Coquelin 	struct resource *res;
1172e0f2a902SErwan Le Ray 	int ret, irq;
117348a6092fSMaxime Coquelin 
1174e0f2a902SErwan Le Ray 	irq = platform_get_irq(pdev, 0);
1175217b04c6STang Bin 	if (irq < 0)
1176217b04c6STang Bin 		return irq;
117792fc0023SErwan Le Ray 
117848a6092fSMaxime Coquelin 	port->iotype	= UPIO_MEM;
117948a6092fSMaxime Coquelin 	port->flags	= UPF_BOOT_AUTOCONF;
118048a6092fSMaxime Coquelin 	port->ops	= &stm32_uart_ops;
118148a6092fSMaxime Coquelin 	port->dev	= &pdev->dev;
1182d075719eSErwan Le Ray 	port->fifosize	= stm32port->info->cfg.fifosize;
11839feedaa7SDmitry Safonov 	port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE);
1184e0f2a902SErwan Le Ray 	port->irq = irq;
118556f9a76cSErwan Le Ray 	port->rs485_config = stm32_usart_config_rs485;
11867d8f6861SBich HEMON 
118756f9a76cSErwan Le Ray 	ret = stm32_usart_init_rs485(port, pdev);
1188c150c0f3SLukas Wunner 	if (ret)
1189c150c0f3SLukas Wunner 		return ret;
11907d8f6861SBich HEMON 
11913d530017SAlexandre Torgue 	stm32port->wakeup_src = stm32port->info->cfg.has_wakeup &&
11923d530017SAlexandre Torgue 		of_property_read_bool(pdev->dev.of_node, "wakeup-source");
11932c58e560SErwan Le Ray 
11943cd66593SMartin Devera 	stm32port->swap = stm32port->info->cfg.has_swap &&
11953cd66593SMartin Devera 		of_property_read_bool(pdev->dev.of_node, "rx-tx-swap");
11963cd66593SMartin Devera 
1197351a762aSGerald Baeza 	stm32port->fifoen = stm32port->info->cfg.has_fifo;
11982aa1bbb2SFabrice Gasnier 	if (stm32port->fifoen) {
11992aa1bbb2SFabrice Gasnier 		stm32_usart_get_ftcfg(pdev, "rx-threshold",
12002aa1bbb2SFabrice Gasnier 				      &stm32port->rxftcfg);
12012aa1bbb2SFabrice Gasnier 		stm32_usart_get_ftcfg(pdev, "tx-threshold",
12022aa1bbb2SFabrice Gasnier 				      &stm32port->txftcfg);
12032aa1bbb2SFabrice Gasnier 	}
120448a6092fSMaxime Coquelin 
12053d881e32STang Bin 	port->membase = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
120648a6092fSMaxime Coquelin 	if (IS_ERR(port->membase))
120748a6092fSMaxime Coquelin 		return PTR_ERR(port->membase);
120848a6092fSMaxime Coquelin 	port->mapbase = res->start;
120948a6092fSMaxime Coquelin 
121048a6092fSMaxime Coquelin 	spin_lock_init(&port->lock);
121148a6092fSMaxime Coquelin 
121248a6092fSMaxime Coquelin 	stm32port->clk = devm_clk_get(&pdev->dev, NULL);
121348a6092fSMaxime Coquelin 	if (IS_ERR(stm32port->clk))
121448a6092fSMaxime Coquelin 		return PTR_ERR(stm32port->clk);
121548a6092fSMaxime Coquelin 
121648a6092fSMaxime Coquelin 	/* Ensure that clk rate is correct by enabling the clk */
121748a6092fSMaxime Coquelin 	ret = clk_prepare_enable(stm32port->clk);
121848a6092fSMaxime Coquelin 	if (ret)
121948a6092fSMaxime Coquelin 		return ret;
122048a6092fSMaxime Coquelin 
122148a6092fSMaxime Coquelin 	stm32port->port.uartclk = clk_get_rate(stm32port->clk);
1222ada80043SFabrice Gasnier 	if (!stm32port->port.uartclk) {
122348a6092fSMaxime Coquelin 		ret = -EINVAL;
12246cf61b9bSManivannan Sadhasivam 		goto err_clk;
1225ada80043SFabrice Gasnier 	}
122648a6092fSMaxime Coquelin 
12276cf61b9bSManivannan Sadhasivam 	stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0);
12286cf61b9bSManivannan Sadhasivam 	if (IS_ERR(stm32port->gpios)) {
12296cf61b9bSManivannan Sadhasivam 		ret = PTR_ERR(stm32port->gpios);
12306cf61b9bSManivannan Sadhasivam 		goto err_clk;
12316cf61b9bSManivannan Sadhasivam 	}
12326cf61b9bSManivannan Sadhasivam 
12339359369aSErwan Le Ray 	/*
12349359369aSErwan Le Ray 	 * Both CTS/RTS gpios and "st,hw-flow-ctrl" (deprecated) or "uart-has-rtscts"
12359359369aSErwan Le Ray 	 * properties should not be specified.
12369359369aSErwan Le Ray 	 */
12376cf61b9bSManivannan Sadhasivam 	if (stm32port->hw_flow_control) {
12386cf61b9bSManivannan Sadhasivam 		if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) ||
12396cf61b9bSManivannan Sadhasivam 		    mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) {
12406cf61b9bSManivannan Sadhasivam 			dev_err(&pdev->dev, "Conflicting RTS/CTS config\n");
12416cf61b9bSManivannan Sadhasivam 			ret = -EINVAL;
12426cf61b9bSManivannan Sadhasivam 			goto err_clk;
12436cf61b9bSManivannan Sadhasivam 		}
12446cf61b9bSManivannan Sadhasivam 	}
12456cf61b9bSManivannan Sadhasivam 
12466cf61b9bSManivannan Sadhasivam 	return ret;
12476cf61b9bSManivannan Sadhasivam 
12486cf61b9bSManivannan Sadhasivam err_clk:
12496cf61b9bSManivannan Sadhasivam 	clk_disable_unprepare(stm32port->clk);
12506cf61b9bSManivannan Sadhasivam 
125148a6092fSMaxime Coquelin 	return ret;
125248a6092fSMaxime Coquelin }
125348a6092fSMaxime Coquelin 
125456f9a76cSErwan Le Ray static struct stm32_port *stm32_usart_of_get_port(struct platform_device *pdev)
125548a6092fSMaxime Coquelin {
125648a6092fSMaxime Coquelin 	struct device_node *np = pdev->dev.of_node;
125748a6092fSMaxime Coquelin 	int id;
125848a6092fSMaxime Coquelin 
125948a6092fSMaxime Coquelin 	if (!np)
126048a6092fSMaxime Coquelin 		return NULL;
126148a6092fSMaxime Coquelin 
126248a6092fSMaxime Coquelin 	id = of_alias_get_id(np, "serial");
1263e5707915SGerald Baeza 	if (id < 0) {
1264e5707915SGerald Baeza 		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id);
1265e5707915SGerald Baeza 		return NULL;
1266e5707915SGerald Baeza 	}
126748a6092fSMaxime Coquelin 
126848a6092fSMaxime Coquelin 	if (WARN_ON(id >= STM32_MAX_PORTS))
126948a6092fSMaxime Coquelin 		return NULL;
127048a6092fSMaxime Coquelin 
12716fd9fffbSErwan Le Ray 	stm32_ports[id].hw_flow_control =
12726fd9fffbSErwan Le Ray 		of_property_read_bool (np, "st,hw-flow-ctrl") /*deprecated*/ ||
12736fd9fffbSErwan Le Ray 		of_property_read_bool (np, "uart-has-rtscts");
127448a6092fSMaxime Coquelin 	stm32_ports[id].port.line = id;
12754cc0ed62SErwan Le Ray 	stm32_ports[id].cr1_irq = USART_CR1_RXNEIE;
1276d0a6a7bcSErwan Le Ray 	stm32_ports[id].cr3_irq = 0;
1277e5707915SGerald Baeza 	stm32_ports[id].last_res = RX_BUF_L;
127848a6092fSMaxime Coquelin 	return &stm32_ports[id];
127948a6092fSMaxime Coquelin }
128048a6092fSMaxime Coquelin 
128148a6092fSMaxime Coquelin #ifdef CONFIG_OF
128248a6092fSMaxime Coquelin static const struct of_device_id stm32_match[] = {
1283ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32-uart", .data = &stm32f4_info},
1284ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32f7-uart", .data = &stm32f7_info},
1285270e5a74SFabrice Gasnier 	{ .compatible = "st,stm32h7-uart", .data = &stm32h7_info},
128648a6092fSMaxime Coquelin 	{},
128748a6092fSMaxime Coquelin };
128848a6092fSMaxime Coquelin 
128948a6092fSMaxime Coquelin MODULE_DEVICE_TABLE(of, stm32_match);
129048a6092fSMaxime Coquelin #endif
129148a6092fSMaxime Coquelin 
1292a7770a4bSErwan Le Ray static void stm32_usart_of_dma_rx_remove(struct stm32_port *stm32port,
1293a7770a4bSErwan Le Ray 					 struct platform_device *pdev)
1294a7770a4bSErwan Le Ray {
1295a7770a4bSErwan Le Ray 	if (stm32port->rx_buf)
1296a7770a4bSErwan Le Ray 		dma_free_coherent(&pdev->dev, RX_BUF_L, stm32port->rx_buf,
1297a7770a4bSErwan Le Ray 				  stm32port->rx_dma_buf);
1298a7770a4bSErwan Le Ray }
1299a7770a4bSErwan Le Ray 
130056f9a76cSErwan Le Ray static int stm32_usart_of_dma_rx_probe(struct stm32_port *stm32port,
130134891872SAlexandre TORGUE 				       struct platform_device *pdev)
130234891872SAlexandre TORGUE {
1303d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
130434891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
130534891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
130634891872SAlexandre TORGUE 	struct dma_slave_config config;
130734891872SAlexandre TORGUE 	struct dma_async_tx_descriptor *desc = NULL;
130834891872SAlexandre TORGUE 	int ret;
130934891872SAlexandre TORGUE 
1310e359b441SJohan Hovold 	/*
1311e359b441SJohan Hovold 	 * Using DMA and threaded handler for the console could lead to
1312e359b441SJohan Hovold 	 * deadlocks.
1313e359b441SJohan Hovold 	 */
1314e359b441SJohan Hovold 	if (uart_console(port))
1315e359b441SJohan Hovold 		return -ENODEV;
1316e359b441SJohan Hovold 
131759bd4eedSTang Bin 	stm32port->rx_buf = dma_alloc_coherent(dev, RX_BUF_L,
131834891872SAlexandre TORGUE 					       &stm32port->rx_dma_buf,
131934891872SAlexandre TORGUE 					       GFP_KERNEL);
1320a7770a4bSErwan Le Ray 	if (!stm32port->rx_buf)
1321a7770a4bSErwan Le Ray 		return -ENOMEM;
132234891872SAlexandre TORGUE 
132334891872SAlexandre TORGUE 	/* Configure DMA channel */
132434891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
13258e5481d9SArnd Bergmann 	config.src_addr = port->mapbase + ofs->rdr;
132634891872SAlexandre TORGUE 	config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
132734891872SAlexandre TORGUE 
132834891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->rx_ch, &config);
132934891872SAlexandre TORGUE 	if (ret < 0) {
133034891872SAlexandre TORGUE 		dev_err(dev, "rx dma channel config failed\n");
1331a7770a4bSErwan Le Ray 		stm32_usart_of_dma_rx_remove(stm32port, pdev);
1332a7770a4bSErwan Le Ray 		return ret;
133334891872SAlexandre TORGUE 	}
133434891872SAlexandre TORGUE 
133534891872SAlexandre TORGUE 	/* Prepare a DMA cyclic transaction */
133634891872SAlexandre TORGUE 	desc = dmaengine_prep_dma_cyclic(stm32port->rx_ch,
133734891872SAlexandre TORGUE 					 stm32port->rx_dma_buf,
133834891872SAlexandre TORGUE 					 RX_BUF_L, RX_BUF_P, DMA_DEV_TO_MEM,
133934891872SAlexandre TORGUE 					 DMA_PREP_INTERRUPT);
134034891872SAlexandre TORGUE 	if (!desc) {
134134891872SAlexandre TORGUE 		dev_err(dev, "rx dma prep cyclic failed\n");
1342a7770a4bSErwan Le Ray 		stm32_usart_of_dma_rx_remove(stm32port, pdev);
1343a7770a4bSErwan Le Ray 		return -ENODEV;
134434891872SAlexandre TORGUE 	}
134534891872SAlexandre TORGUE 
134633bb2f6aSErwan Le Ray 	/* Set DMA callback */
134733bb2f6aSErwan Le Ray 	desc->callback = stm32_usart_rx_dma_complete;
134833bb2f6aSErwan Le Ray 	desc->callback_param = port;
134934891872SAlexandre TORGUE 
135034891872SAlexandre TORGUE 	/* Push current DMA transaction in the pending queue */
1351e7997f7fSErwan Le Ray 	ret = dma_submit_error(dmaengine_submit(desc));
1352e7997f7fSErwan Le Ray 	if (ret) {
1353e7997f7fSErwan Le Ray 		dmaengine_terminate_sync(stm32port->rx_ch);
1354a7770a4bSErwan Le Ray 		stm32_usart_of_dma_rx_remove(stm32port, pdev);
1355a7770a4bSErwan Le Ray 		return ret;
1356e7997f7fSErwan Le Ray 	}
135734891872SAlexandre TORGUE 
135834891872SAlexandre TORGUE 	/* Issue pending DMA requests */
135934891872SAlexandre TORGUE 	dma_async_issue_pending(stm32port->rx_ch);
136034891872SAlexandre TORGUE 
136134891872SAlexandre TORGUE 	return 0;
1362a7770a4bSErwan Le Ray }
136334891872SAlexandre TORGUE 
1364a7770a4bSErwan Le Ray static void stm32_usart_of_dma_tx_remove(struct stm32_port *stm32port,
1365a7770a4bSErwan Le Ray 					 struct platform_device *pdev)
1366a7770a4bSErwan Le Ray {
1367a7770a4bSErwan Le Ray 	if (stm32port->tx_buf)
1368a7770a4bSErwan Le Ray 		dma_free_coherent(&pdev->dev, TX_BUF_L, stm32port->tx_buf,
1369a7770a4bSErwan Le Ray 				  stm32port->tx_dma_buf);
137034891872SAlexandre TORGUE }
137134891872SAlexandre TORGUE 
137256f9a76cSErwan Le Ray static int stm32_usart_of_dma_tx_probe(struct stm32_port *stm32port,
137334891872SAlexandre TORGUE 				       struct platform_device *pdev)
137434891872SAlexandre TORGUE {
1375d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
137634891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
137734891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
137834891872SAlexandre TORGUE 	struct dma_slave_config config;
137934891872SAlexandre TORGUE 	int ret;
138034891872SAlexandre TORGUE 
138134891872SAlexandre TORGUE 	stm32port->tx_dma_busy = false;
138234891872SAlexandre TORGUE 
138359bd4eedSTang Bin 	stm32port->tx_buf = dma_alloc_coherent(dev, TX_BUF_L,
138434891872SAlexandre TORGUE 					       &stm32port->tx_dma_buf,
138534891872SAlexandre TORGUE 					       GFP_KERNEL);
1386a7770a4bSErwan Le Ray 	if (!stm32port->tx_buf)
1387a7770a4bSErwan Le Ray 		return -ENOMEM;
138834891872SAlexandre TORGUE 
138934891872SAlexandre TORGUE 	/* Configure DMA channel */
139034891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
13918e5481d9SArnd Bergmann 	config.dst_addr = port->mapbase + ofs->tdr;
139234891872SAlexandre TORGUE 	config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
139334891872SAlexandre TORGUE 
139434891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->tx_ch, &config);
139534891872SAlexandre TORGUE 	if (ret < 0) {
139634891872SAlexandre TORGUE 		dev_err(dev, "tx dma channel config failed\n");
1397a7770a4bSErwan Le Ray 		stm32_usart_of_dma_tx_remove(stm32port, pdev);
1398a7770a4bSErwan Le Ray 		return ret;
139934891872SAlexandre TORGUE 	}
140034891872SAlexandre TORGUE 
140134891872SAlexandre TORGUE 	return 0;
140234891872SAlexandre TORGUE }
140334891872SAlexandre TORGUE 
140456f9a76cSErwan Le Ray static int stm32_usart_serial_probe(struct platform_device *pdev)
140548a6092fSMaxime Coquelin {
140648a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
1407ada8618fSAlexandre TORGUE 	int ret;
140848a6092fSMaxime Coquelin 
140956f9a76cSErwan Le Ray 	stm32port = stm32_usart_of_get_port(pdev);
141048a6092fSMaxime Coquelin 	if (!stm32port)
141148a6092fSMaxime Coquelin 		return -ENODEV;
141248a6092fSMaxime Coquelin 
1413d825f0beSStephen Boyd 	stm32port->info = of_device_get_match_data(&pdev->dev);
1414d825f0beSStephen Boyd 	if (!stm32port->info)
1415ada8618fSAlexandre TORGUE 		return -EINVAL;
1416ada8618fSAlexandre TORGUE 
141756f9a76cSErwan Le Ray 	ret = stm32_usart_init_port(stm32port, pdev);
141848a6092fSMaxime Coquelin 	if (ret)
141948a6092fSMaxime Coquelin 		return ret;
142048a6092fSMaxime Coquelin 
14213d530017SAlexandre Torgue 	if (stm32port->wakeup_src) {
14223d530017SAlexandre Torgue 		device_set_wakeup_capable(&pdev->dev, true);
14233d530017SAlexandre Torgue 		ret = dev_pm_set_wake_irq(&pdev->dev, stm32port->port.irq);
14245297f274SErwan Le Ray 		if (ret)
1425a7770a4bSErwan Le Ray 			goto err_deinit_port;
1426270e5a74SFabrice Gasnier 	}
1427270e5a74SFabrice Gasnier 
1428a7770a4bSErwan Le Ray 	stm32port->rx_ch = dma_request_chan(&pdev->dev, "rx");
1429a7770a4bSErwan Le Ray 	if (PTR_ERR(stm32port->rx_ch) == -EPROBE_DEFER) {
1430a7770a4bSErwan Le Ray 		ret = -EPROBE_DEFER;
1431a7770a4bSErwan Le Ray 		goto err_wakeirq;
1432a7770a4bSErwan Le Ray 	}
1433a7770a4bSErwan Le Ray 	/* Fall back in interrupt mode for any non-deferral error */
1434a7770a4bSErwan Le Ray 	if (IS_ERR(stm32port->rx_ch))
1435a7770a4bSErwan Le Ray 		stm32port->rx_ch = NULL;
143634891872SAlexandre TORGUE 
1437a7770a4bSErwan Le Ray 	stm32port->tx_ch = dma_request_chan(&pdev->dev, "tx");
1438a7770a4bSErwan Le Ray 	if (PTR_ERR(stm32port->tx_ch) == -EPROBE_DEFER) {
1439a7770a4bSErwan Le Ray 		ret = -EPROBE_DEFER;
1440a7770a4bSErwan Le Ray 		goto err_dma_rx;
1441a7770a4bSErwan Le Ray 	}
1442a7770a4bSErwan Le Ray 	/* Fall back in interrupt mode for any non-deferral error */
1443a7770a4bSErwan Le Ray 	if (IS_ERR(stm32port->tx_ch))
1444a7770a4bSErwan Le Ray 		stm32port->tx_ch = NULL;
1445a7770a4bSErwan Le Ray 
1446a7770a4bSErwan Le Ray 	if (stm32port->rx_ch && stm32_usart_of_dma_rx_probe(stm32port, pdev)) {
1447a7770a4bSErwan Le Ray 		/* Fall back in interrupt mode */
1448a7770a4bSErwan Le Ray 		dma_release_channel(stm32port->rx_ch);
1449a7770a4bSErwan Le Ray 		stm32port->rx_ch = NULL;
1450a7770a4bSErwan Le Ray 	}
1451a7770a4bSErwan Le Ray 
1452a7770a4bSErwan Le Ray 	if (stm32port->tx_ch && stm32_usart_of_dma_tx_probe(stm32port, pdev)) {
1453a7770a4bSErwan Le Ray 		/* Fall back in interrupt mode */
1454a7770a4bSErwan Le Ray 		dma_release_channel(stm32port->tx_ch);
1455a7770a4bSErwan Le Ray 		stm32port->tx_ch = NULL;
1456a7770a4bSErwan Le Ray 	}
1457a7770a4bSErwan Le Ray 
1458a7770a4bSErwan Le Ray 	if (!stm32port->rx_ch)
1459a7770a4bSErwan Le Ray 		dev_info(&pdev->dev, "interrupt mode for rx (no dma)\n");
1460a7770a4bSErwan Le Ray 	if (!stm32port->tx_ch)
1461a7770a4bSErwan Le Ray 		dev_info(&pdev->dev, "interrupt mode for tx (no dma)\n");
146234891872SAlexandre TORGUE 
146348a6092fSMaxime Coquelin 	platform_set_drvdata(pdev, &stm32port->port);
146448a6092fSMaxime Coquelin 
1465fb6dcef6SErwan Le Ray 	pm_runtime_get_noresume(&pdev->dev);
1466fb6dcef6SErwan Le Ray 	pm_runtime_set_active(&pdev->dev);
1467fb6dcef6SErwan Le Ray 	pm_runtime_enable(&pdev->dev);
146887fd0741SErwan Le Ray 
146987fd0741SErwan Le Ray 	ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port);
147087fd0741SErwan Le Ray 	if (ret)
147187fd0741SErwan Le Ray 		goto err_port;
147287fd0741SErwan Le Ray 
1473fb6dcef6SErwan Le Ray 	pm_runtime_put_sync(&pdev->dev);
1474fb6dcef6SErwan Le Ray 
147548a6092fSMaxime Coquelin 	return 0;
1476ada80043SFabrice Gasnier 
147787fd0741SErwan Le Ray err_port:
147887fd0741SErwan Le Ray 	pm_runtime_disable(&pdev->dev);
147987fd0741SErwan Le Ray 	pm_runtime_set_suspended(&pdev->dev);
148087fd0741SErwan Le Ray 	pm_runtime_put_noidle(&pdev->dev);
148187fd0741SErwan Le Ray 
148287fd0741SErwan Le Ray 	if (stm32port->tx_ch) {
1483a7770a4bSErwan Le Ray 		stm32_usart_of_dma_tx_remove(stm32port, pdev);
148487fd0741SErwan Le Ray 		dma_release_channel(stm32port->tx_ch);
148587fd0741SErwan Le Ray 	}
148687fd0741SErwan Le Ray 
1487a7770a4bSErwan Le Ray 	if (stm32port->rx_ch)
1488a7770a4bSErwan Le Ray 		stm32_usart_of_dma_rx_remove(stm32port, pdev);
148987fd0741SErwan Le Ray 
1490a7770a4bSErwan Le Ray err_dma_rx:
1491a7770a4bSErwan Le Ray 	if (stm32port->rx_ch)
1492a7770a4bSErwan Le Ray 		dma_release_channel(stm32port->rx_ch);
1493a7770a4bSErwan Le Ray 
1494a7770a4bSErwan Le Ray err_wakeirq:
14953d530017SAlexandre Torgue 	if (stm32port->wakeup_src)
14965297f274SErwan Le Ray 		dev_pm_clear_wake_irq(&pdev->dev);
14975297f274SErwan Le Ray 
1498a7770a4bSErwan Le Ray err_deinit_port:
14993d530017SAlexandre Torgue 	if (stm32port->wakeup_src)
15003d530017SAlexandre Torgue 		device_set_wakeup_capable(&pdev->dev, false);
1501270e5a74SFabrice Gasnier 
150297f3a085SErwan Le Ray 	stm32_usart_deinit_port(stm32port);
1503ada80043SFabrice Gasnier 
1504ada80043SFabrice Gasnier 	return ret;
150548a6092fSMaxime Coquelin }
150648a6092fSMaxime Coquelin 
150756f9a76cSErwan Le Ray static int stm32_usart_serial_remove(struct platform_device *pdev)
150848a6092fSMaxime Coquelin {
150948a6092fSMaxime Coquelin 	struct uart_port *port = platform_get_drvdata(pdev);
1510511c7b1bSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1511d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1512fb6dcef6SErwan Le Ray 	int err;
151333bb2f6aSErwan Le Ray 	u32 cr3;
1514fb6dcef6SErwan Le Ray 
1515fb6dcef6SErwan Le Ray 	pm_runtime_get_sync(&pdev->dev);
151687fd0741SErwan Le Ray 	err = uart_remove_one_port(&stm32_usart_driver, port);
151787fd0741SErwan Le Ray 	if (err)
151887fd0741SErwan Le Ray 		return(err);
151987fd0741SErwan Le Ray 
152087fd0741SErwan Le Ray 	pm_runtime_disable(&pdev->dev);
152187fd0741SErwan Le Ray 	pm_runtime_set_suspended(&pdev->dev);
152287fd0741SErwan Le Ray 	pm_runtime_put_noidle(&pdev->dev);
152334891872SAlexandre TORGUE 
152433bb2f6aSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_PEIE);
152533bb2f6aSErwan Le Ray 	cr3 = readl_relaxed(port->membase + ofs->cr3);
152633bb2f6aSErwan Le Ray 	cr3 &= ~USART_CR3_EIE;
152733bb2f6aSErwan Le Ray 	cr3 &= ~USART_CR3_DMAR;
152833bb2f6aSErwan Le Ray 	cr3 &= ~USART_CR3_DDRE;
152933bb2f6aSErwan Le Ray 	writel_relaxed(cr3, port->membase + ofs->cr3);
153034891872SAlexandre TORGUE 
153187fd0741SErwan Le Ray 	if (stm32_port->tx_ch) {
153287fd0741SErwan Le Ray 		dmaengine_terminate_async(stm32_port->tx_ch);
1533a7770a4bSErwan Le Ray 		stm32_usart_of_dma_tx_remove(stm32_port, pdev);
153434891872SAlexandre TORGUE 		dma_release_channel(stm32_port->tx_ch);
153587fd0741SErwan Le Ray 	}
153634891872SAlexandre TORGUE 
1537a7770a4bSErwan Le Ray 	if (stm32_port->rx_ch) {
1538a7770a4bSErwan Le Ray 		dmaengine_terminate_async(stm32_port->rx_ch);
1539a7770a4bSErwan Le Ray 		stm32_usart_of_dma_rx_remove(stm32_port, pdev);
1540a7770a4bSErwan Le Ray 		dma_release_channel(stm32_port->rx_ch);
1541a7770a4bSErwan Le Ray 	}
1542a7770a4bSErwan Le Ray 
1543a7770a4bSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
1544511c7b1bSAlexandre TORGUE 
15453d530017SAlexandre Torgue 	if (stm32_port->wakeup_src) {
15465297f274SErwan Le Ray 		dev_pm_clear_wake_irq(&pdev->dev);
1547270e5a74SFabrice Gasnier 		device_init_wakeup(&pdev->dev, false);
15485297f274SErwan Le Ray 	}
1549270e5a74SFabrice Gasnier 
155097f3a085SErwan Le Ray 	stm32_usart_deinit_port(stm32_port);
155148a6092fSMaxime Coquelin 
155287fd0741SErwan Le Ray 	return 0;
155348a6092fSMaxime Coquelin }
155448a6092fSMaxime Coquelin 
155548a6092fSMaxime Coquelin #ifdef CONFIG_SERIAL_STM32_CONSOLE
155656f9a76cSErwan Le Ray static void stm32_usart_console_putchar(struct uart_port *port, int ch)
155748a6092fSMaxime Coquelin {
1558ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1559d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1560ada8618fSAlexandre TORGUE 
1561ada8618fSAlexandre TORGUE 	while (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
156248a6092fSMaxime Coquelin 		cpu_relax();
156348a6092fSMaxime Coquelin 
1564ada8618fSAlexandre TORGUE 	writel_relaxed(ch, port->membase + ofs->tdr);
156548a6092fSMaxime Coquelin }
156648a6092fSMaxime Coquelin 
156756f9a76cSErwan Le Ray static void stm32_usart_console_write(struct console *co, const char *s,
156892fc0023SErwan Le Ray 				      unsigned int cnt)
156948a6092fSMaxime Coquelin {
157048a6092fSMaxime Coquelin 	struct uart_port *port = &stm32_ports[co->index].port;
1571ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1572d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1573d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
157448a6092fSMaxime Coquelin 	unsigned long flags;
157548a6092fSMaxime Coquelin 	u32 old_cr1, new_cr1;
157648a6092fSMaxime Coquelin 	int locked = 1;
157748a6092fSMaxime Coquelin 
1578cea37afdSJohan Hovold 	if (oops_in_progress)
1579cea37afdSJohan Hovold 		locked = spin_trylock_irqsave(&port->lock, flags);
158048a6092fSMaxime Coquelin 	else
1581cea37afdSJohan Hovold 		spin_lock_irqsave(&port->lock, flags);
158248a6092fSMaxime Coquelin 
158387f1f809SAlexandre TORGUE 	/* Save and disable interrupts, enable the transmitter */
1584ada8618fSAlexandre TORGUE 	old_cr1 = readl_relaxed(port->membase + ofs->cr1);
158548a6092fSMaxime Coquelin 	new_cr1 = old_cr1 & ~USART_CR1_IE_MASK;
158687f1f809SAlexandre TORGUE 	new_cr1 |=  USART_CR1_TE | BIT(cfg->uart_enable_bit);
1587ada8618fSAlexandre TORGUE 	writel_relaxed(new_cr1, port->membase + ofs->cr1);
158848a6092fSMaxime Coquelin 
158956f9a76cSErwan Le Ray 	uart_console_write(port, s, cnt, stm32_usart_console_putchar);
159048a6092fSMaxime Coquelin 
159148a6092fSMaxime Coquelin 	/* Restore interrupt state */
1592ada8618fSAlexandre TORGUE 	writel_relaxed(old_cr1, port->membase + ofs->cr1);
159348a6092fSMaxime Coquelin 
159448a6092fSMaxime Coquelin 	if (locked)
1595cea37afdSJohan Hovold 		spin_unlock_irqrestore(&port->lock, flags);
159648a6092fSMaxime Coquelin }
159748a6092fSMaxime Coquelin 
159856f9a76cSErwan Le Ray static int stm32_usart_console_setup(struct console *co, char *options)
159948a6092fSMaxime Coquelin {
160048a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
160148a6092fSMaxime Coquelin 	int baud = 9600;
160248a6092fSMaxime Coquelin 	int bits = 8;
160348a6092fSMaxime Coquelin 	int parity = 'n';
160448a6092fSMaxime Coquelin 	int flow = 'n';
160548a6092fSMaxime Coquelin 
160648a6092fSMaxime Coquelin 	if (co->index >= STM32_MAX_PORTS)
160748a6092fSMaxime Coquelin 		return -ENODEV;
160848a6092fSMaxime Coquelin 
160948a6092fSMaxime Coquelin 	stm32port = &stm32_ports[co->index];
161048a6092fSMaxime Coquelin 
161148a6092fSMaxime Coquelin 	/*
161248a6092fSMaxime Coquelin 	 * This driver does not support early console initialization
161348a6092fSMaxime Coquelin 	 * (use ARM early printk support instead), so we only expect
161448a6092fSMaxime Coquelin 	 * this to be called during the uart port registration when the
161548a6092fSMaxime Coquelin 	 * driver gets probed and the port should be mapped at that point.
161648a6092fSMaxime Coquelin 	 */
161792fc0023SErwan Le Ray 	if (stm32port->port.mapbase == 0 || !stm32port->port.membase)
161848a6092fSMaxime Coquelin 		return -ENXIO;
161948a6092fSMaxime Coquelin 
162048a6092fSMaxime Coquelin 	if (options)
162148a6092fSMaxime Coquelin 		uart_parse_options(options, &baud, &parity, &bits, &flow);
162248a6092fSMaxime Coquelin 
162348a6092fSMaxime Coquelin 	return uart_set_options(&stm32port->port, co, baud, parity, bits, flow);
162448a6092fSMaxime Coquelin }
162548a6092fSMaxime Coquelin 
162648a6092fSMaxime Coquelin static struct console stm32_console = {
162748a6092fSMaxime Coquelin 	.name		= STM32_SERIAL_NAME,
162848a6092fSMaxime Coquelin 	.device		= uart_console_device,
162956f9a76cSErwan Le Ray 	.write		= stm32_usart_console_write,
163056f9a76cSErwan Le Ray 	.setup		= stm32_usart_console_setup,
163148a6092fSMaxime Coquelin 	.flags		= CON_PRINTBUFFER,
163248a6092fSMaxime Coquelin 	.index		= -1,
163348a6092fSMaxime Coquelin 	.data		= &stm32_usart_driver,
163448a6092fSMaxime Coquelin };
163548a6092fSMaxime Coquelin 
163648a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE (&stm32_console)
163748a6092fSMaxime Coquelin 
163848a6092fSMaxime Coquelin #else
163948a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE NULL
164048a6092fSMaxime Coquelin #endif /* CONFIG_SERIAL_STM32_CONSOLE */
164148a6092fSMaxime Coquelin 
164248a6092fSMaxime Coquelin static struct uart_driver stm32_usart_driver = {
164348a6092fSMaxime Coquelin 	.driver_name	= DRIVER_NAME,
164448a6092fSMaxime Coquelin 	.dev_name	= STM32_SERIAL_NAME,
164548a6092fSMaxime Coquelin 	.major		= 0,
164648a6092fSMaxime Coquelin 	.minor		= 0,
164748a6092fSMaxime Coquelin 	.nr		= STM32_MAX_PORTS,
164848a6092fSMaxime Coquelin 	.cons		= STM32_SERIAL_CONSOLE,
164948a6092fSMaxime Coquelin };
165048a6092fSMaxime Coquelin 
165156f9a76cSErwan Le Ray static void __maybe_unused stm32_usart_serial_en_wakeup(struct uart_port *port,
1652fe94347dSErwan Le Ray 							bool enable)
1653270e5a74SFabrice Gasnier {
1654270e5a74SFabrice Gasnier 	struct stm32_port *stm32_port = to_stm32_port(port);
1655d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1656270e5a74SFabrice Gasnier 
16573d530017SAlexandre Torgue 	if (!stm32_port->wakeup_src)
1658270e5a74SFabrice Gasnier 		return;
1659270e5a74SFabrice Gasnier 
166012761869SErwan Le Ray 	/*
166112761869SErwan Le Ray 	 * Enable low-power wake-up and wake-up irq if argument is set to
166212761869SErwan Le Ray 	 * "enable", disable low-power wake-up and wake-up irq otherwise
166312761869SErwan Le Ray 	 */
1664270e5a74SFabrice Gasnier 	if (enable) {
166556f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_UESM);
166612761869SErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_WUFIE);
1667270e5a74SFabrice Gasnier 	} else {
166856f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_UESM);
166912761869SErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE);
1670270e5a74SFabrice Gasnier 	}
1671270e5a74SFabrice Gasnier }
1672270e5a74SFabrice Gasnier 
167356f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_suspend(struct device *dev)
1674270e5a74SFabrice Gasnier {
1675270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
1676270e5a74SFabrice Gasnier 
1677270e5a74SFabrice Gasnier 	uart_suspend_port(&stm32_usart_driver, port);
1678270e5a74SFabrice Gasnier 
16791631eeeaSErwan Le Ray 	if (device_may_wakeup(dev) || device_wakeup_path(dev))
168056f9a76cSErwan Le Ray 		stm32_usart_serial_en_wakeup(port, true);
1681270e5a74SFabrice Gasnier 
168255484fccSErwan Le Ray 	/*
168355484fccSErwan Le Ray 	 * When "no_console_suspend" is enabled, keep the pinctrl default state
168455484fccSErwan Le Ray 	 * and rely on bootloader stage to restore this state upon resume.
168555484fccSErwan Le Ray 	 * Otherwise, apply the idle or sleep states depending on wakeup
168655484fccSErwan Le Ray 	 * capabilities.
168755484fccSErwan Le Ray 	 */
168855484fccSErwan Le Ray 	if (console_suspend_enabled || !uart_console(port)) {
16891631eeeaSErwan Le Ray 		if (device_may_wakeup(dev) || device_wakeup_path(dev))
169055484fccSErwan Le Ray 			pinctrl_pm_select_idle_state(dev);
169155484fccSErwan Le Ray 		else
169294616d9aSErwan Le Ray 			pinctrl_pm_select_sleep_state(dev);
169355484fccSErwan Le Ray 	}
169494616d9aSErwan Le Ray 
1695270e5a74SFabrice Gasnier 	return 0;
1696270e5a74SFabrice Gasnier }
1697270e5a74SFabrice Gasnier 
169856f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_resume(struct device *dev)
1699270e5a74SFabrice Gasnier {
1700270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
1701270e5a74SFabrice Gasnier 
170294616d9aSErwan Le Ray 	pinctrl_pm_select_default_state(dev);
170394616d9aSErwan Le Ray 
17041631eeeaSErwan Le Ray 	if (device_may_wakeup(dev) || device_wakeup_path(dev))
170556f9a76cSErwan Le Ray 		stm32_usart_serial_en_wakeup(port, false);
1706270e5a74SFabrice Gasnier 
1707270e5a74SFabrice Gasnier 	return uart_resume_port(&stm32_usart_driver, port);
1708270e5a74SFabrice Gasnier }
1709270e5a74SFabrice Gasnier 
171056f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_suspend(struct device *dev)
1711fb6dcef6SErwan Le Ray {
1712fb6dcef6SErwan Le Ray 	struct uart_port *port = dev_get_drvdata(dev);
1713fb6dcef6SErwan Le Ray 	struct stm32_port *stm32port = container_of(port,
1714fb6dcef6SErwan Le Ray 			struct stm32_port, port);
1715fb6dcef6SErwan Le Ray 
1716fb6dcef6SErwan Le Ray 	clk_disable_unprepare(stm32port->clk);
1717fb6dcef6SErwan Le Ray 
1718fb6dcef6SErwan Le Ray 	return 0;
1719fb6dcef6SErwan Le Ray }
1720fb6dcef6SErwan Le Ray 
172156f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_resume(struct device *dev)
1722fb6dcef6SErwan Le Ray {
1723fb6dcef6SErwan Le Ray 	struct uart_port *port = dev_get_drvdata(dev);
1724fb6dcef6SErwan Le Ray 	struct stm32_port *stm32port = container_of(port,
1725fb6dcef6SErwan Le Ray 			struct stm32_port, port);
1726fb6dcef6SErwan Le Ray 
1727fb6dcef6SErwan Le Ray 	return clk_prepare_enable(stm32port->clk);
1728fb6dcef6SErwan Le Ray }
1729fb6dcef6SErwan Le Ray 
1730270e5a74SFabrice Gasnier static const struct dev_pm_ops stm32_serial_pm_ops = {
173156f9a76cSErwan Le Ray 	SET_RUNTIME_PM_OPS(stm32_usart_runtime_suspend,
173256f9a76cSErwan Le Ray 			   stm32_usart_runtime_resume, NULL)
173356f9a76cSErwan Le Ray 	SET_SYSTEM_SLEEP_PM_OPS(stm32_usart_serial_suspend,
173456f9a76cSErwan Le Ray 				stm32_usart_serial_resume)
1735270e5a74SFabrice Gasnier };
1736270e5a74SFabrice Gasnier 
173748a6092fSMaxime Coquelin static struct platform_driver stm32_serial_driver = {
173856f9a76cSErwan Le Ray 	.probe		= stm32_usart_serial_probe,
173956f9a76cSErwan Le Ray 	.remove		= stm32_usart_serial_remove,
174048a6092fSMaxime Coquelin 	.driver	= {
174148a6092fSMaxime Coquelin 		.name	= DRIVER_NAME,
1742270e5a74SFabrice Gasnier 		.pm	= &stm32_serial_pm_ops,
174348a6092fSMaxime Coquelin 		.of_match_table = of_match_ptr(stm32_match),
174448a6092fSMaxime Coquelin 	},
174548a6092fSMaxime Coquelin };
174648a6092fSMaxime Coquelin 
174756f9a76cSErwan Le Ray static int __init stm32_usart_init(void)
174848a6092fSMaxime Coquelin {
174948a6092fSMaxime Coquelin 	static char banner[] __initdata = "STM32 USART driver initialized";
175048a6092fSMaxime Coquelin 	int ret;
175148a6092fSMaxime Coquelin 
175248a6092fSMaxime Coquelin 	pr_info("%s\n", banner);
175348a6092fSMaxime Coquelin 
175448a6092fSMaxime Coquelin 	ret = uart_register_driver(&stm32_usart_driver);
175548a6092fSMaxime Coquelin 	if (ret)
175648a6092fSMaxime Coquelin 		return ret;
175748a6092fSMaxime Coquelin 
175848a6092fSMaxime Coquelin 	ret = platform_driver_register(&stm32_serial_driver);
175948a6092fSMaxime Coquelin 	if (ret)
176048a6092fSMaxime Coquelin 		uart_unregister_driver(&stm32_usart_driver);
176148a6092fSMaxime Coquelin 
176248a6092fSMaxime Coquelin 	return ret;
176348a6092fSMaxime Coquelin }
176448a6092fSMaxime Coquelin 
176556f9a76cSErwan Le Ray static void __exit stm32_usart_exit(void)
176648a6092fSMaxime Coquelin {
176748a6092fSMaxime Coquelin 	platform_driver_unregister(&stm32_serial_driver);
176848a6092fSMaxime Coquelin 	uart_unregister_driver(&stm32_usart_driver);
176948a6092fSMaxime Coquelin }
177048a6092fSMaxime Coquelin 
177156f9a76cSErwan Le Ray module_init(stm32_usart_init);
177256f9a76cSErwan Le Ray module_exit(stm32_usart_exit);
177348a6092fSMaxime Coquelin 
177448a6092fSMaxime Coquelin MODULE_ALIAS("platform:" DRIVER_NAME);
177548a6092fSMaxime Coquelin MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver");
177648a6092fSMaxime Coquelin MODULE_LICENSE("GPL v2");
1777