1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0 248a6092fSMaxime Coquelin /* 348a6092fSMaxime Coquelin * Copyright (C) Maxime Coquelin 2015 43e5fcbacSBich HEMON * Copyright (C) STMicroelectronics SA 2017 5ada8618fSAlexandre TORGUE * Authors: Maxime Coquelin <mcoquelin.stm32@gmail.com> 68ebd9665SErwan Le Ray * Gerald Baeza <gerald.baeza@foss.st.com> 78ebd9665SErwan Le Ray * Erwan Le Ray <erwan.leray@foss.st.com> 848a6092fSMaxime Coquelin * 948a6092fSMaxime Coquelin * Inspired by st-asc.c from STMicroelectronics (c) 1048a6092fSMaxime Coquelin */ 1148a6092fSMaxime Coquelin 1234891872SAlexandre TORGUE #include <linux/clk.h> 1348a6092fSMaxime Coquelin #include <linux/console.h> 1448a6092fSMaxime Coquelin #include <linux/delay.h> 1534891872SAlexandre TORGUE #include <linux/dma-direction.h> 1634891872SAlexandre TORGUE #include <linux/dmaengine.h> 1734891872SAlexandre TORGUE #include <linux/dma-mapping.h> 1834891872SAlexandre TORGUE #include <linux/io.h> 1934891872SAlexandre TORGUE #include <linux/iopoll.h> 2034891872SAlexandre TORGUE #include <linux/irq.h> 2134891872SAlexandre TORGUE #include <linux/module.h> 2248a6092fSMaxime Coquelin #include <linux/of.h> 2348a6092fSMaxime Coquelin #include <linux/of_platform.h> 2494616d9aSErwan Le Ray #include <linux/pinctrl/consumer.h> 2534891872SAlexandre TORGUE #include <linux/platform_device.h> 2634891872SAlexandre TORGUE #include <linux/pm_runtime.h> 27270e5a74SFabrice Gasnier #include <linux/pm_wakeirq.h> 2848a6092fSMaxime Coquelin #include <linux/serial_core.h> 2934891872SAlexandre TORGUE #include <linux/serial.h> 3034891872SAlexandre TORGUE #include <linux/spinlock.h> 3134891872SAlexandre TORGUE #include <linux/sysrq.h> 3234891872SAlexandre TORGUE #include <linux/tty_flip.h> 3334891872SAlexandre TORGUE #include <linux/tty.h> 3448a6092fSMaxime Coquelin 356cf61b9bSManivannan Sadhasivam #include "serial_mctrl_gpio.h" 36bc5a0b55SAlexandre TORGUE #include "stm32-usart.h" 3748a6092fSMaxime Coquelin 38c7039ce9SBen Dooks 39c7039ce9SBen Dooks /* Register offsets */ 40c7039ce9SBen Dooks static struct stm32_usart_info stm32f4_info = { 41c7039ce9SBen Dooks .ofs = { 42c7039ce9SBen Dooks .isr = 0x00, 43c7039ce9SBen Dooks .rdr = 0x04, 44c7039ce9SBen Dooks .tdr = 0x04, 45c7039ce9SBen Dooks .brr = 0x08, 46c7039ce9SBen Dooks .cr1 = 0x0c, 47c7039ce9SBen Dooks .cr2 = 0x10, 48c7039ce9SBen Dooks .cr3 = 0x14, 49c7039ce9SBen Dooks .gtpr = 0x18, 50c7039ce9SBen Dooks .rtor = UNDEF_REG, 51c7039ce9SBen Dooks .rqr = UNDEF_REG, 52c7039ce9SBen Dooks .icr = UNDEF_REG, 53c7039ce9SBen Dooks }, 54c7039ce9SBen Dooks .cfg = { 55c7039ce9SBen Dooks .uart_enable_bit = 13, 56c7039ce9SBen Dooks .has_7bits_data = false, 57c7039ce9SBen Dooks .fifosize = 1, 58c7039ce9SBen Dooks } 59c7039ce9SBen Dooks }; 60c7039ce9SBen Dooks 61c7039ce9SBen Dooks static struct stm32_usart_info stm32f7_info = { 62c7039ce9SBen Dooks .ofs = { 63c7039ce9SBen Dooks .cr1 = 0x00, 64c7039ce9SBen Dooks .cr2 = 0x04, 65c7039ce9SBen Dooks .cr3 = 0x08, 66c7039ce9SBen Dooks .brr = 0x0c, 67c7039ce9SBen Dooks .gtpr = 0x10, 68c7039ce9SBen Dooks .rtor = 0x14, 69c7039ce9SBen Dooks .rqr = 0x18, 70c7039ce9SBen Dooks .isr = 0x1c, 71c7039ce9SBen Dooks .icr = 0x20, 72c7039ce9SBen Dooks .rdr = 0x24, 73c7039ce9SBen Dooks .tdr = 0x28, 74c7039ce9SBen Dooks }, 75c7039ce9SBen Dooks .cfg = { 76c7039ce9SBen Dooks .uart_enable_bit = 0, 77c7039ce9SBen Dooks .has_7bits_data = true, 78c7039ce9SBen Dooks .has_swap = true, 79c7039ce9SBen Dooks .fifosize = 1, 80c7039ce9SBen Dooks } 81c7039ce9SBen Dooks }; 82c7039ce9SBen Dooks 83c7039ce9SBen Dooks static struct stm32_usart_info stm32h7_info = { 84c7039ce9SBen Dooks .ofs = { 85c7039ce9SBen Dooks .cr1 = 0x00, 86c7039ce9SBen Dooks .cr2 = 0x04, 87c7039ce9SBen Dooks .cr3 = 0x08, 88c7039ce9SBen Dooks .brr = 0x0c, 89c7039ce9SBen Dooks .gtpr = 0x10, 90c7039ce9SBen Dooks .rtor = 0x14, 91c7039ce9SBen Dooks .rqr = 0x18, 92c7039ce9SBen Dooks .isr = 0x1c, 93c7039ce9SBen Dooks .icr = 0x20, 94c7039ce9SBen Dooks .rdr = 0x24, 95c7039ce9SBen Dooks .tdr = 0x28, 96c7039ce9SBen Dooks }, 97c7039ce9SBen Dooks .cfg = { 98c7039ce9SBen Dooks .uart_enable_bit = 0, 99c7039ce9SBen Dooks .has_7bits_data = true, 100c7039ce9SBen Dooks .has_swap = true, 101c7039ce9SBen Dooks .has_wakeup = true, 102c7039ce9SBen Dooks .has_fifo = true, 103c7039ce9SBen Dooks .fifosize = 16, 104c7039ce9SBen Dooks } 105c7039ce9SBen Dooks }; 106c7039ce9SBen Dooks 10756f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port); 10856f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port); 1091f507b3aSValentin Caron static void __maybe_unused stm32_usart_console_putchar(struct uart_port *port, unsigned char ch); 11048a6092fSMaxime Coquelin 11148a6092fSMaxime Coquelin static inline struct stm32_port *to_stm32_port(struct uart_port *port) 11248a6092fSMaxime Coquelin { 11348a6092fSMaxime Coquelin return container_of(port, struct stm32_port, port); 11448a6092fSMaxime Coquelin } 11548a6092fSMaxime Coquelin 11656f9a76cSErwan Le Ray static void stm32_usart_set_bits(struct uart_port *port, u32 reg, u32 bits) 11748a6092fSMaxime Coquelin { 11848a6092fSMaxime Coquelin u32 val; 11948a6092fSMaxime Coquelin 12048a6092fSMaxime Coquelin val = readl_relaxed(port->membase + reg); 12148a6092fSMaxime Coquelin val |= bits; 12248a6092fSMaxime Coquelin writel_relaxed(val, port->membase + reg); 12348a6092fSMaxime Coquelin } 12448a6092fSMaxime Coquelin 12556f9a76cSErwan Le Ray static void stm32_usart_clr_bits(struct uart_port *port, u32 reg, u32 bits) 12648a6092fSMaxime Coquelin { 12748a6092fSMaxime Coquelin u32 val; 12848a6092fSMaxime Coquelin 12948a6092fSMaxime Coquelin val = readl_relaxed(port->membase + reg); 13048a6092fSMaxime Coquelin val &= ~bits; 13148a6092fSMaxime Coquelin writel_relaxed(val, port->membase + reg); 13248a6092fSMaxime Coquelin } 13348a6092fSMaxime Coquelin 13456f9a76cSErwan Le Ray static void stm32_usart_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE, 1351bcda09dSBich HEMON u32 delay_DDE, u32 baud) 1361bcda09dSBich HEMON { 1371bcda09dSBich HEMON u32 rs485_deat_dedt; 1381bcda09dSBich HEMON u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT); 1391bcda09dSBich HEMON bool over8; 1401bcda09dSBich HEMON 1411bcda09dSBich HEMON *cr3 |= USART_CR3_DEM; 1421bcda09dSBich HEMON over8 = *cr1 & USART_CR1_OVER8; 1431bcda09dSBich HEMON 1445c5f44e3SIlpo Järvinen *cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK); 1455c5f44e3SIlpo Järvinen 1461bcda09dSBich HEMON if (over8) 1471bcda09dSBich HEMON rs485_deat_dedt = delay_ADE * baud * 8; 1481bcda09dSBich HEMON else 1491bcda09dSBich HEMON rs485_deat_dedt = delay_ADE * baud * 16; 1501bcda09dSBich HEMON 1511bcda09dSBich HEMON rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000); 1521bcda09dSBich HEMON rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ? 1531bcda09dSBich HEMON rs485_deat_dedt_max : rs485_deat_dedt; 1541bcda09dSBich HEMON rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) & 1551bcda09dSBich HEMON USART_CR1_DEAT_MASK; 1561bcda09dSBich HEMON *cr1 |= rs485_deat_dedt; 1571bcda09dSBich HEMON 1581bcda09dSBich HEMON if (over8) 1591bcda09dSBich HEMON rs485_deat_dedt = delay_DDE * baud * 8; 1601bcda09dSBich HEMON else 1611bcda09dSBich HEMON rs485_deat_dedt = delay_DDE * baud * 16; 1621bcda09dSBich HEMON 1631bcda09dSBich HEMON rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000); 1641bcda09dSBich HEMON rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ? 1651bcda09dSBich HEMON rs485_deat_dedt_max : rs485_deat_dedt; 1661bcda09dSBich HEMON rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) & 1671bcda09dSBich HEMON USART_CR1_DEDT_MASK; 1681bcda09dSBich HEMON *cr1 |= rs485_deat_dedt; 1691bcda09dSBich HEMON } 1701bcda09dSBich HEMON 171ae50bb27SIlpo Järvinen static int stm32_usart_config_rs485(struct uart_port *port, struct ktermios *termios, 1721bcda09dSBich HEMON struct serial_rs485 *rs485conf) 1731bcda09dSBich HEMON { 1741bcda09dSBich HEMON struct stm32_port *stm32_port = to_stm32_port(port); 175d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 176d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 1771bcda09dSBich HEMON u32 usartdiv, baud, cr1, cr3; 1781bcda09dSBich HEMON bool over8; 1791bcda09dSBich HEMON 18056f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 1811bcda09dSBich HEMON 1821bcda09dSBich HEMON rs485conf->flags |= SER_RS485_RX_DURING_TX; 1831bcda09dSBich HEMON 1841bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_ENABLED) { 1851bcda09dSBich HEMON cr1 = readl_relaxed(port->membase + ofs->cr1); 1861bcda09dSBich HEMON cr3 = readl_relaxed(port->membase + ofs->cr3); 1871bcda09dSBich HEMON usartdiv = readl_relaxed(port->membase + ofs->brr); 1881bcda09dSBich HEMON usartdiv = usartdiv & GENMASK(15, 0); 1891bcda09dSBich HEMON over8 = cr1 & USART_CR1_OVER8; 1901bcda09dSBich HEMON 1911bcda09dSBich HEMON if (over8) 1921bcda09dSBich HEMON usartdiv = usartdiv | (usartdiv & GENMASK(4, 0)) 1931bcda09dSBich HEMON << USART_BRR_04_R_SHIFT; 1941bcda09dSBich HEMON 1951bcda09dSBich HEMON baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv); 19656f9a76cSErwan Le Ray stm32_usart_config_reg_rs485(&cr1, &cr3, 1971bcda09dSBich HEMON rs485conf->delay_rts_before_send, 19856f9a76cSErwan Le Ray rs485conf->delay_rts_after_send, 19956f9a76cSErwan Le Ray baud); 2001bcda09dSBich HEMON 201f633eb29SLino Sanfilippo if (rs485conf->flags & SER_RS485_RTS_ON_SEND) 2021bcda09dSBich HEMON cr3 &= ~USART_CR3_DEP; 203f633eb29SLino Sanfilippo else 2041bcda09dSBich HEMON cr3 |= USART_CR3_DEP; 2051bcda09dSBich HEMON 2061bcda09dSBich HEMON writel_relaxed(cr3, port->membase + ofs->cr3); 2071bcda09dSBich HEMON writel_relaxed(cr1, port->membase + ofs->cr1); 2081bcda09dSBich HEMON } else { 20956f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, 21056f9a76cSErwan Le Ray USART_CR3_DEM | USART_CR3_DEP); 21156f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, 2121bcda09dSBich HEMON USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK); 2131bcda09dSBich HEMON } 2141bcda09dSBich HEMON 21556f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 2161bcda09dSBich HEMON 2171bcda09dSBich HEMON return 0; 2181bcda09dSBich HEMON } 2191bcda09dSBich HEMON 22056f9a76cSErwan Le Ray static int stm32_usart_init_rs485(struct uart_port *port, 2211bcda09dSBich HEMON struct platform_device *pdev) 2221bcda09dSBich HEMON { 2231bcda09dSBich HEMON struct serial_rs485 *rs485conf = &port->rs485; 2241bcda09dSBich HEMON 2251bcda09dSBich HEMON rs485conf->flags = 0; 2261bcda09dSBich HEMON rs485conf->delay_rts_before_send = 0; 2271bcda09dSBich HEMON rs485conf->delay_rts_after_send = 0; 2281bcda09dSBich HEMON 2291bcda09dSBich HEMON if (!pdev->dev.of_node) 2301bcda09dSBich HEMON return -ENODEV; 2311bcda09dSBich HEMON 232c150c0f3SLukas Wunner return uart_get_rs485_mode(port); 2331bcda09dSBich HEMON } 2341bcda09dSBich HEMON 23533bb2f6aSErwan Le Ray static bool stm32_usart_rx_dma_enabled(struct uart_port *port) 23634891872SAlexandre TORGUE { 23734891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 238d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 23933bb2f6aSErwan Le Ray 24033bb2f6aSErwan Le Ray if (!stm32_port->rx_ch) 24133bb2f6aSErwan Le Ray return false; 24233bb2f6aSErwan Le Ray 24333bb2f6aSErwan Le Ray return !!(readl_relaxed(port->membase + ofs->cr3) & USART_CR3_DMAR); 24433bb2f6aSErwan Le Ray } 24533bb2f6aSErwan Le Ray 24633bb2f6aSErwan Le Ray /* Return true when data is pending (in pio mode), and false when no data is pending. */ 24733bb2f6aSErwan Le Ray static bool stm32_usart_pending_rx_pio(struct uart_port *port, u32 *sr) 24833bb2f6aSErwan Le Ray { 24933bb2f6aSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 25033bb2f6aSErwan Le Ray const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 25134891872SAlexandre TORGUE 25234891872SAlexandre TORGUE *sr = readl_relaxed(port->membase + ofs->isr); 25333bb2f6aSErwan Le Ray /* Get pending characters in RDR or FIFO */ 25433bb2f6aSErwan Le Ray if (*sr & USART_SR_RXNE) { 25533bb2f6aSErwan Le Ray /* Get all pending characters from the RDR or the FIFO when using interrupts */ 25633bb2f6aSErwan Le Ray if (!stm32_usart_rx_dma_enabled(port)) 25733bb2f6aSErwan Le Ray return true; 25834891872SAlexandre TORGUE 25933bb2f6aSErwan Le Ray /* Handle only RX data errors when using DMA */ 26033bb2f6aSErwan Le Ray if (*sr & USART_SR_ERR_MASK) 26133bb2f6aSErwan Le Ray return true; 26234891872SAlexandre TORGUE } 26334891872SAlexandre TORGUE 26433bb2f6aSErwan Le Ray return false; 26533bb2f6aSErwan Le Ray } 26633bb2f6aSErwan Le Ray 26733bb2f6aSErwan Le Ray static unsigned long stm32_usart_get_char_pio(struct uart_port *port) 26834891872SAlexandre TORGUE { 26934891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 270d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 27134891872SAlexandre TORGUE unsigned long c; 27234891872SAlexandre TORGUE 2736c5962f3SErwan Le Ray c = readl_relaxed(port->membase + ofs->rdr); 27433bb2f6aSErwan Le Ray /* Apply RDR data mask */ 2756c5962f3SErwan Le Ray c &= stm32_port->rdr_mask; 2766c5962f3SErwan Le Ray 2776c5962f3SErwan Le Ray return c; 27834891872SAlexandre TORGUE } 27934891872SAlexandre TORGUE 2806333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars_pio(struct uart_port *port) 28148a6092fSMaxime Coquelin { 282ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 283d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 28433bb2f6aSErwan Le Ray unsigned long c; 2856333a485SErwan Le Ray unsigned int size = 0; 28648a6092fSMaxime Coquelin u32 sr; 28748a6092fSMaxime Coquelin char flag; 28848a6092fSMaxime Coquelin 28933bb2f6aSErwan Le Ray while (stm32_usart_pending_rx_pio(port, &sr)) { 29048a6092fSMaxime Coquelin sr |= USART_SR_DUMMY_RX; 29148a6092fSMaxime Coquelin flag = TTY_NORMAL; 29248a6092fSMaxime Coquelin 2934f01d833SErwan Le Ray /* 2944f01d833SErwan Le Ray * Status bits has to be cleared before reading the RDR: 2954f01d833SErwan Le Ray * In FIFO mode, reading the RDR will pop the next data 2964f01d833SErwan Le Ray * (if any) along with its status bits into the SR. 2974f01d833SErwan Le Ray * Not doing so leads to misalignement between RDR and SR, 2984f01d833SErwan Le Ray * and clear status bits of the next rx data. 2994f01d833SErwan Le Ray * 3004f01d833SErwan Le Ray * Clear errors flags for stm32f7 and stm32h7 compatible 3014f01d833SErwan Le Ray * devices. On stm32f4 compatible devices, the error bit is 3024f01d833SErwan Le Ray * cleared by the sequence [read SR - read DR]. 3034f01d833SErwan Le Ray */ 3044f01d833SErwan Le Ray if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG) 3051250ed71SFabrice Gasnier writel_relaxed(sr & USART_SR_ERR_MASK, 3061250ed71SFabrice Gasnier port->membase + ofs->icr); 3074f01d833SErwan Le Ray 30833bb2f6aSErwan Le Ray c = stm32_usart_get_char_pio(port); 3094f01d833SErwan Le Ray port->icount.rx++; 3106333a485SErwan Le Ray size++; 31148a6092fSMaxime Coquelin if (sr & USART_SR_ERR_MASK) { 3124f01d833SErwan Le Ray if (sr & USART_SR_ORE) { 31348a6092fSMaxime Coquelin port->icount.overrun++; 31448a6092fSMaxime Coquelin } else if (sr & USART_SR_PE) { 31548a6092fSMaxime Coquelin port->icount.parity++; 31648a6092fSMaxime Coquelin } else if (sr & USART_SR_FE) { 3174f01d833SErwan Le Ray /* Break detection if character is null */ 3184f01d833SErwan Le Ray if (!c) { 3194f01d833SErwan Le Ray port->icount.brk++; 3204f01d833SErwan Le Ray if (uart_handle_break(port)) 3214f01d833SErwan Le Ray continue; 3224f01d833SErwan Le Ray } else { 32348a6092fSMaxime Coquelin port->icount.frame++; 32448a6092fSMaxime Coquelin } 3254f01d833SErwan Le Ray } 32648a6092fSMaxime Coquelin 32748a6092fSMaxime Coquelin sr &= port->read_status_mask; 32848a6092fSMaxime Coquelin 3294f01d833SErwan Le Ray if (sr & USART_SR_PE) { 33048a6092fSMaxime Coquelin flag = TTY_PARITY; 3314f01d833SErwan Le Ray } else if (sr & USART_SR_FE) { 3324f01d833SErwan Le Ray if (!c) 3334f01d833SErwan Le Ray flag = TTY_BREAK; 3344f01d833SErwan Le Ray else 33548a6092fSMaxime Coquelin flag = TTY_FRAME; 33648a6092fSMaxime Coquelin } 3374f01d833SErwan Le Ray } 33848a6092fSMaxime Coquelin 339cea37afdSJohan Hovold if (uart_prepare_sysrq_char(port, c)) 34048a6092fSMaxime Coquelin continue; 34148a6092fSMaxime Coquelin uart_insert_char(port, sr, USART_SR_ORE, c, flag); 34248a6092fSMaxime Coquelin } 3436333a485SErwan Le Ray 3446333a485SErwan Le Ray return size; 34533bb2f6aSErwan Le Ray } 34633bb2f6aSErwan Le Ray 34733bb2f6aSErwan Le Ray static void stm32_usart_push_buffer_dma(struct uart_port *port, unsigned int dma_size) 34833bb2f6aSErwan Le Ray { 34933bb2f6aSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 35033bb2f6aSErwan Le Ray struct tty_port *ttyport = &stm32_port->port.state->port; 35133bb2f6aSErwan Le Ray unsigned char *dma_start; 35233bb2f6aSErwan Le Ray int dma_count, i; 35333bb2f6aSErwan Le Ray 35433bb2f6aSErwan Le Ray dma_start = stm32_port->rx_buf + (RX_BUF_L - stm32_port->last_res); 35533bb2f6aSErwan Le Ray 35633bb2f6aSErwan Le Ray /* 35733bb2f6aSErwan Le Ray * Apply rdr_mask on buffer in order to mask parity bit. 35833bb2f6aSErwan Le Ray * This loop is useless in cs8 mode because DMA copies only 35933bb2f6aSErwan Le Ray * 8 bits and already ignores parity bit. 36033bb2f6aSErwan Le Ray */ 36133bb2f6aSErwan Le Ray if (!(stm32_port->rdr_mask == (BIT(8) - 1))) 36233bb2f6aSErwan Le Ray for (i = 0; i < dma_size; i++) 36333bb2f6aSErwan Le Ray *(dma_start + i) &= stm32_port->rdr_mask; 36433bb2f6aSErwan Le Ray 36533bb2f6aSErwan Le Ray dma_count = tty_insert_flip_string(ttyport, dma_start, dma_size); 36633bb2f6aSErwan Le Ray port->icount.rx += dma_count; 36733bb2f6aSErwan Le Ray if (dma_count != dma_size) 36833bb2f6aSErwan Le Ray port->icount.buf_overrun++; 36933bb2f6aSErwan Le Ray stm32_port->last_res -= dma_count; 37033bb2f6aSErwan Le Ray if (stm32_port->last_res == 0) 37133bb2f6aSErwan Le Ray stm32_port->last_res = RX_BUF_L; 37233bb2f6aSErwan Le Ray } 37333bb2f6aSErwan Le Ray 3746333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars_dma(struct uart_port *port) 37533bb2f6aSErwan Le Ray { 37633bb2f6aSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 3776333a485SErwan Le Ray unsigned int dma_size, size = 0; 37833bb2f6aSErwan Le Ray 37933bb2f6aSErwan Le Ray /* DMA buffer is configured in cyclic mode and handles the rollback of the buffer. */ 38033bb2f6aSErwan Le Ray if (stm32_port->rx_dma_state.residue > stm32_port->last_res) { 38133bb2f6aSErwan Le Ray /* Conditional first part: from last_res to end of DMA buffer */ 38233bb2f6aSErwan Le Ray dma_size = stm32_port->last_res; 38333bb2f6aSErwan Le Ray stm32_usart_push_buffer_dma(port, dma_size); 3846333a485SErwan Le Ray size = dma_size; 38533bb2f6aSErwan Le Ray } 38633bb2f6aSErwan Le Ray 38733bb2f6aSErwan Le Ray dma_size = stm32_port->last_res - stm32_port->rx_dma_state.residue; 38833bb2f6aSErwan Le Ray stm32_usart_push_buffer_dma(port, dma_size); 3896333a485SErwan Le Ray size += dma_size; 3906333a485SErwan Le Ray 3916333a485SErwan Le Ray return size; 39233bb2f6aSErwan Le Ray } 39333bb2f6aSErwan Le Ray 3946333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars(struct uart_port *port, bool force_dma_flush) 39533bb2f6aSErwan Le Ray { 39633bb2f6aSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 39733bb2f6aSErwan Le Ray const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 39833bb2f6aSErwan Le Ray enum dma_status rx_dma_status; 39933bb2f6aSErwan Le Ray u32 sr; 4006333a485SErwan Le Ray unsigned int size = 0; 40133bb2f6aSErwan Le Ray 4026333a485SErwan Le Ray if (stm32_usart_rx_dma_enabled(port) || force_dma_flush) { 40333bb2f6aSErwan Le Ray rx_dma_status = dmaengine_tx_status(stm32_port->rx_ch, 40433bb2f6aSErwan Le Ray stm32_port->rx_ch->cookie, 40533bb2f6aSErwan Le Ray &stm32_port->rx_dma_state); 40633bb2f6aSErwan Le Ray if (rx_dma_status == DMA_IN_PROGRESS) { 40733bb2f6aSErwan Le Ray /* Empty DMA buffer */ 4086333a485SErwan Le Ray size = stm32_usart_receive_chars_dma(port); 40933bb2f6aSErwan Le Ray sr = readl_relaxed(port->membase + ofs->isr); 41033bb2f6aSErwan Le Ray if (sr & USART_SR_ERR_MASK) { 41133bb2f6aSErwan Le Ray /* Disable DMA request line */ 41233bb2f6aSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR); 41333bb2f6aSErwan Le Ray 41433bb2f6aSErwan Le Ray /* Switch to PIO mode to handle the errors */ 4156333a485SErwan Le Ray size += stm32_usart_receive_chars_pio(port); 41633bb2f6aSErwan Le Ray 41733bb2f6aSErwan Le Ray /* Switch back to DMA mode */ 41833bb2f6aSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR); 41933bb2f6aSErwan Le Ray } 42033bb2f6aSErwan Le Ray } else { 42133bb2f6aSErwan Le Ray /* Disable RX DMA */ 42233bb2f6aSErwan Le Ray dmaengine_terminate_async(stm32_port->rx_ch); 42333bb2f6aSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR); 42433bb2f6aSErwan Le Ray /* Fall back to interrupt mode */ 42533bb2f6aSErwan Le Ray dev_dbg(port->dev, "DMA error, fallback to irq mode\n"); 4266333a485SErwan Le Ray size = stm32_usart_receive_chars_pio(port); 42733bb2f6aSErwan Le Ray } 42833bb2f6aSErwan Le Ray } else { 4296333a485SErwan Le Ray size = stm32_usart_receive_chars_pio(port); 43033bb2f6aSErwan Le Ray } 43148a6092fSMaxime Coquelin 4326333a485SErwan Le Ray return size; 43348a6092fSMaxime Coquelin } 43448a6092fSMaxime Coquelin 4359a135f16SValentin Caron static void stm32_usart_tx_dma_terminate(struct stm32_port *stm32_port) 4369a135f16SValentin Caron { 4379a135f16SValentin Caron dmaengine_terminate_async(stm32_port->tx_ch); 4389a135f16SValentin Caron stm32_port->tx_dma_busy = false; 4399a135f16SValentin Caron } 4409a135f16SValentin Caron 4419a135f16SValentin Caron static bool stm32_usart_tx_dma_started(struct stm32_port *stm32_port) 4429a135f16SValentin Caron { 4439a135f16SValentin Caron /* 4449a135f16SValentin Caron * We cannot use the function "dmaengine_tx_status" to know the 4459a135f16SValentin Caron * status of DMA. This function does not show if the "dma complete" 4469a135f16SValentin Caron * callback of the DMA transaction has been called. So we prefer 4479a135f16SValentin Caron * to use "tx_dma_busy" flag to prevent dual DMA transaction at the 4489a135f16SValentin Caron * same time. 4499a135f16SValentin Caron */ 4509a135f16SValentin Caron return stm32_port->tx_dma_busy; 4519a135f16SValentin Caron } 4529a135f16SValentin Caron 4539a135f16SValentin Caron static bool stm32_usart_tx_dma_enabled(struct stm32_port *stm32_port) 4549a135f16SValentin Caron { 4559a135f16SValentin Caron const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 4569a135f16SValentin Caron 4579a135f16SValentin Caron return !!(readl_relaxed(stm32_port->port.membase + ofs->cr3) & USART_CR3_DMAT); 4589a135f16SValentin Caron } 4599a135f16SValentin Caron 46056f9a76cSErwan Le Ray static void stm32_usart_tx_dma_complete(void *arg) 46134891872SAlexandre TORGUE { 46234891872SAlexandre TORGUE struct uart_port *port = arg; 46334891872SAlexandre TORGUE struct stm32_port *stm32port = to_stm32_port(port); 464d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 465f16b90c2SErwan Le Ray unsigned long flags; 46634891872SAlexandre TORGUE 46756f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 4689a135f16SValentin Caron stm32_usart_tx_dma_terminate(stm32port); 46934891872SAlexandre TORGUE 47034891872SAlexandre TORGUE /* Let's see if we have pending data to send */ 471f16b90c2SErwan Le Ray spin_lock_irqsave(&port->lock, flags); 47256f9a76cSErwan Le Ray stm32_usart_transmit_chars(port); 473f16b90c2SErwan Le Ray spin_unlock_irqrestore(&port->lock, flags); 47434891872SAlexandre TORGUE } 47534891872SAlexandre TORGUE 47656f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_enable(struct uart_port *port) 477d075719eSErwan Le Ray { 478d075719eSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 479d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 480d075719eSErwan Le Ray 481d075719eSErwan Le Ray /* 482d075719eSErwan Le Ray * Enables TX FIFO threashold irq when FIFO is enabled, 483d075719eSErwan Le Ray * or TX empty irq when FIFO is disabled 484d075719eSErwan Le Ray */ 4852aa1bbb2SFabrice Gasnier if (stm32_port->fifoen && stm32_port->txftcfg >= 0) 48656f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_TXFTIE); 487d075719eSErwan Le Ray else 48856f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TXEIE); 489d075719eSErwan Le Ray } 490d075719eSErwan Le Ray 491d7c76716SMarek Vasut static void stm32_usart_tc_interrupt_enable(struct uart_port *port) 492d7c76716SMarek Vasut { 493d7c76716SMarek Vasut struct stm32_port *stm32_port = to_stm32_port(port); 494d7c76716SMarek Vasut const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 495d7c76716SMarek Vasut 496d7c76716SMarek Vasut stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TCIE); 497d7c76716SMarek Vasut } 498d7c76716SMarek Vasut 49933bb2f6aSErwan Le Ray static void stm32_usart_rx_dma_complete(void *arg) 50033bb2f6aSErwan Le Ray { 50133bb2f6aSErwan Le Ray struct uart_port *port = arg; 5026333a485SErwan Le Ray struct tty_port *tport = &port->state->port; 5036333a485SErwan Le Ray unsigned int size; 5046333a485SErwan Le Ray unsigned long flags; 50533bb2f6aSErwan Le Ray 5066333a485SErwan Le Ray spin_lock_irqsave(&port->lock, flags); 5076333a485SErwan Le Ray size = stm32_usart_receive_chars(port, false); 5086333a485SErwan Le Ray uart_unlock_and_check_sysrq_irqrestore(port, flags); 5096333a485SErwan Le Ray if (size) 5106333a485SErwan Le Ray tty_flip_buffer_push(tport); 51133bb2f6aSErwan Le Ray } 51233bb2f6aSErwan Le Ray 51356f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_disable(struct uart_port *port) 514d075719eSErwan Le Ray { 515d075719eSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 516d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 517d075719eSErwan Le Ray 5182aa1bbb2SFabrice Gasnier if (stm32_port->fifoen && stm32_port->txftcfg >= 0) 51956f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE); 520d075719eSErwan Le Ray else 52156f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TXEIE); 522d075719eSErwan Le Ray } 523d075719eSErwan Le Ray 524d7c76716SMarek Vasut static void stm32_usart_tc_interrupt_disable(struct uart_port *port) 525d7c76716SMarek Vasut { 526d7c76716SMarek Vasut struct stm32_port *stm32_port = to_stm32_port(port); 527d7c76716SMarek Vasut const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 528d7c76716SMarek Vasut 529d7c76716SMarek Vasut stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TCIE); 530d7c76716SMarek Vasut } 531d7c76716SMarek Vasut 5323bcea529SMarek Vasut static void stm32_usart_rs485_rts_enable(struct uart_port *port) 5333bcea529SMarek Vasut { 5343bcea529SMarek Vasut struct stm32_port *stm32_port = to_stm32_port(port); 5353bcea529SMarek Vasut struct serial_rs485 *rs485conf = &port->rs485; 5363bcea529SMarek Vasut 5373bcea529SMarek Vasut if (stm32_port->hw_flow_control || 5383bcea529SMarek Vasut !(rs485conf->flags & SER_RS485_ENABLED)) 5393bcea529SMarek Vasut return; 5403bcea529SMarek Vasut 5413bcea529SMarek Vasut if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 5423bcea529SMarek Vasut mctrl_gpio_set(stm32_port->gpios, 5433bcea529SMarek Vasut stm32_port->port.mctrl | TIOCM_RTS); 5443bcea529SMarek Vasut } else { 5453bcea529SMarek Vasut mctrl_gpio_set(stm32_port->gpios, 5463bcea529SMarek Vasut stm32_port->port.mctrl & ~TIOCM_RTS); 5473bcea529SMarek Vasut } 5483bcea529SMarek Vasut } 5493bcea529SMarek Vasut 5503bcea529SMarek Vasut static void stm32_usart_rs485_rts_disable(struct uart_port *port) 5513bcea529SMarek Vasut { 5523bcea529SMarek Vasut struct stm32_port *stm32_port = to_stm32_port(port); 5533bcea529SMarek Vasut struct serial_rs485 *rs485conf = &port->rs485; 5543bcea529SMarek Vasut 5553bcea529SMarek Vasut if (stm32_port->hw_flow_control || 5563bcea529SMarek Vasut !(rs485conf->flags & SER_RS485_ENABLED)) 5573bcea529SMarek Vasut return; 5583bcea529SMarek Vasut 5593bcea529SMarek Vasut if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 5603bcea529SMarek Vasut mctrl_gpio_set(stm32_port->gpios, 5613bcea529SMarek Vasut stm32_port->port.mctrl & ~TIOCM_RTS); 5623bcea529SMarek Vasut } else { 5633bcea529SMarek Vasut mctrl_gpio_set(stm32_port->gpios, 5643bcea529SMarek Vasut stm32_port->port.mctrl | TIOCM_RTS); 5653bcea529SMarek Vasut } 5663bcea529SMarek Vasut } 5673bcea529SMarek Vasut 56856f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_pio(struct uart_port *port) 56934891872SAlexandre TORGUE { 57034891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 571d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 57234891872SAlexandre TORGUE struct circ_buf *xmit = &port->state->xmit; 57334891872SAlexandre TORGUE 5749a135f16SValentin Caron if (stm32_usart_tx_dma_enabled(stm32_port)) 57556f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 57634891872SAlexandre TORGUE 5775d9176edSErwan Le Ray while (!uart_circ_empty(xmit)) { 5785d9176edSErwan Le Ray /* Check that TDR is empty before filling FIFO */ 5795d9176edSErwan Le Ray if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE)) 5805d9176edSErwan Le Ray break; 58134891872SAlexandre TORGUE writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr); 58234891872SAlexandre TORGUE xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1); 58334891872SAlexandre TORGUE port->icount.tx++; 58434891872SAlexandre TORGUE } 58534891872SAlexandre TORGUE 5865d9176edSErwan Le Ray /* rely on TXE irq (mask or unmask) for sending remaining data */ 5875d9176edSErwan Le Ray if (uart_circ_empty(xmit)) 58856f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 5895d9176edSErwan Le Ray else 59056f9a76cSErwan Le Ray stm32_usart_tx_interrupt_enable(port); 5915d9176edSErwan Le Ray } 5925d9176edSErwan Le Ray 59356f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_dma(struct uart_port *port) 59434891872SAlexandre TORGUE { 59534891872SAlexandre TORGUE struct stm32_port *stm32port = to_stm32_port(port); 596d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 59734891872SAlexandre TORGUE struct circ_buf *xmit = &port->state->xmit; 59834891872SAlexandre TORGUE struct dma_async_tx_descriptor *desc = NULL; 599195437d1SValentin Caron unsigned int count; 60034891872SAlexandre TORGUE 6019a135f16SValentin Caron if (stm32_usart_tx_dma_started(stm32port)) { 6029a135f16SValentin Caron if (!stm32_usart_tx_dma_enabled(stm32port)) 6039a135f16SValentin Caron stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT); 60434891872SAlexandre TORGUE return; 6059a135f16SValentin Caron } 60634891872SAlexandre TORGUE 60734891872SAlexandre TORGUE count = uart_circ_chars_pending(xmit); 60834891872SAlexandre TORGUE 60934891872SAlexandre TORGUE if (count > TX_BUF_L) 61034891872SAlexandre TORGUE count = TX_BUF_L; 61134891872SAlexandre TORGUE 61234891872SAlexandre TORGUE if (xmit->tail < xmit->head) { 61334891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count); 61434891872SAlexandre TORGUE } else { 61534891872SAlexandre TORGUE size_t one = UART_XMIT_SIZE - xmit->tail; 61634891872SAlexandre TORGUE size_t two; 61734891872SAlexandre TORGUE 61834891872SAlexandre TORGUE if (one > count) 61934891872SAlexandre TORGUE one = count; 62034891872SAlexandre TORGUE two = count - one; 62134891872SAlexandre TORGUE 62234891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one); 62334891872SAlexandre TORGUE if (two) 62434891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two); 62534891872SAlexandre TORGUE } 62634891872SAlexandre TORGUE 62734891872SAlexandre TORGUE desc = dmaengine_prep_slave_single(stm32port->tx_ch, 62834891872SAlexandre TORGUE stm32port->tx_dma_buf, 62934891872SAlexandre TORGUE count, 63034891872SAlexandre TORGUE DMA_MEM_TO_DEV, 63134891872SAlexandre TORGUE DMA_PREP_INTERRUPT); 63234891872SAlexandre TORGUE 633e7997f7fSErwan Le Ray if (!desc) 634e7997f7fSErwan Le Ray goto fallback_err; 63534891872SAlexandre TORGUE 6369a135f16SValentin Caron /* 6379a135f16SValentin Caron * Set "tx_dma_busy" flag. This flag will be released when 6389a135f16SValentin Caron * dmaengine_terminate_async will be called. This flag helps 6399a135f16SValentin Caron * transmit_chars_dma not to start another DMA transaction 6409a135f16SValentin Caron * if the callback of the previous is not yet called. 6419a135f16SValentin Caron */ 6429a135f16SValentin Caron stm32port->tx_dma_busy = true; 6439a135f16SValentin Caron 64456f9a76cSErwan Le Ray desc->callback = stm32_usart_tx_dma_complete; 64534891872SAlexandre TORGUE desc->callback_param = port; 64634891872SAlexandre TORGUE 64734891872SAlexandre TORGUE /* Push current DMA TX transaction in the pending queue */ 648e7997f7fSErwan Le Ray if (dma_submit_error(dmaengine_submit(desc))) { 649e7997f7fSErwan Le Ray /* dma no yet started, safe to free resources */ 6509a135f16SValentin Caron stm32_usart_tx_dma_terminate(stm32port); 651e7997f7fSErwan Le Ray goto fallback_err; 652e7997f7fSErwan Le Ray } 65334891872SAlexandre TORGUE 65434891872SAlexandre TORGUE /* Issue pending DMA TX requests */ 65534891872SAlexandre TORGUE dma_async_issue_pending(stm32port->tx_ch); 65634891872SAlexandre TORGUE 65756f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT); 65834891872SAlexandre TORGUE 65934891872SAlexandre TORGUE xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1); 66034891872SAlexandre TORGUE port->icount.tx += count; 661e7997f7fSErwan Le Ray return; 662e7997f7fSErwan Le Ray 663e7997f7fSErwan Le Ray fallback_err: 66456f9a76cSErwan Le Ray stm32_usart_transmit_chars_pio(port); 66534891872SAlexandre TORGUE } 66634891872SAlexandre TORGUE 66756f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port) 66848a6092fSMaxime Coquelin { 669ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 670d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 67148a6092fSMaxime Coquelin struct circ_buf *xmit = &port->state->xmit; 672d3d079bdSValentin Caron u32 isr; 673d3d079bdSValentin Caron int ret; 67448a6092fSMaxime Coquelin 675d7c76716SMarek Vasut if (!stm32_port->hw_flow_control && 676d7c76716SMarek Vasut port->rs485.flags & SER_RS485_ENABLED) { 677d7c76716SMarek Vasut stm32_port->txdone = false; 678d7c76716SMarek Vasut stm32_usart_tc_interrupt_disable(port); 679d7c76716SMarek Vasut stm32_usart_rs485_rts_enable(port); 680d7c76716SMarek Vasut } 681d7c76716SMarek Vasut 68248a6092fSMaxime Coquelin if (port->x_char) { 6839a135f16SValentin Caron if (stm32_usart_tx_dma_started(stm32_port) && 6849a135f16SValentin Caron stm32_usart_tx_dma_enabled(stm32_port)) 68556f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 686d3d079bdSValentin Caron 687d3d079bdSValentin Caron /* Check that TDR is empty before filling FIFO */ 688d3d079bdSValentin Caron ret = 689d3d079bdSValentin Caron readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr, 690d3d079bdSValentin Caron isr, 691d3d079bdSValentin Caron (isr & USART_SR_TXE), 692d3d079bdSValentin Caron 10, 1000); 693d3d079bdSValentin Caron if (ret) 694d3d079bdSValentin Caron dev_warn(port->dev, "1 character may be erased\n"); 695d3d079bdSValentin Caron 696ada8618fSAlexandre TORGUE writel_relaxed(port->x_char, port->membase + ofs->tdr); 69748a6092fSMaxime Coquelin port->x_char = 0; 69848a6092fSMaxime Coquelin port->icount.tx++; 6999a135f16SValentin Caron if (stm32_usart_tx_dma_started(stm32_port)) 70056f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT); 70148a6092fSMaxime Coquelin return; 70248a6092fSMaxime Coquelin } 70348a6092fSMaxime Coquelin 704b83b957cSErwan Le Ray if (uart_circ_empty(xmit) || uart_tx_stopped(port)) { 70556f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 70648a6092fSMaxime Coquelin return; 70748a6092fSMaxime Coquelin } 70848a6092fSMaxime Coquelin 70964c32eabSErwan Le Ray if (ofs->icr == UNDEF_REG) 71056f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->isr, USART_SR_TC); 71164c32eabSErwan Le Ray else 7121250ed71SFabrice Gasnier writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr); 71364c32eabSErwan Le Ray 71434891872SAlexandre TORGUE if (stm32_port->tx_ch) 71556f9a76cSErwan Le Ray stm32_usart_transmit_chars_dma(port); 71634891872SAlexandre TORGUE else 71756f9a76cSErwan Le Ray stm32_usart_transmit_chars_pio(port); 71848a6092fSMaxime Coquelin 71948a6092fSMaxime Coquelin if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) 72048a6092fSMaxime Coquelin uart_write_wakeup(port); 72148a6092fSMaxime Coquelin 722d7c76716SMarek Vasut if (uart_circ_empty(xmit)) { 72356f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 724d7c76716SMarek Vasut if (!stm32_port->hw_flow_control && 725d7c76716SMarek Vasut port->rs485.flags & SER_RS485_ENABLED) { 726d7c76716SMarek Vasut stm32_port->txdone = true; 727d7c76716SMarek Vasut stm32_usart_tc_interrupt_enable(port); 728d7c76716SMarek Vasut } 729d7c76716SMarek Vasut } 73048a6092fSMaxime Coquelin } 73148a6092fSMaxime Coquelin 73256f9a76cSErwan Le Ray static irqreturn_t stm32_usart_interrupt(int irq, void *ptr) 73348a6092fSMaxime Coquelin { 73448a6092fSMaxime Coquelin struct uart_port *port = ptr; 73512761869SErwan Le Ray struct tty_port *tport = &port->state->port; 736ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 737d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 73848a6092fSMaxime Coquelin u32 sr; 7396333a485SErwan Le Ray unsigned int size; 74048a6092fSMaxime Coquelin 741ada8618fSAlexandre TORGUE sr = readl_relaxed(port->membase + ofs->isr); 74248a6092fSMaxime Coquelin 743d7c76716SMarek Vasut if (!stm32_port->hw_flow_control && 744d7c76716SMarek Vasut port->rs485.flags & SER_RS485_ENABLED && 745d7c76716SMarek Vasut (sr & USART_SR_TC)) { 746d7c76716SMarek Vasut stm32_usart_tc_interrupt_disable(port); 747d7c76716SMarek Vasut stm32_usart_rs485_rts_disable(port); 748d7c76716SMarek Vasut } 749d7c76716SMarek Vasut 7504cc0ed62SErwan Le Ray if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG) 7514cc0ed62SErwan Le Ray writel_relaxed(USART_ICR_RTOCF, 7524cc0ed62SErwan Le Ray port->membase + ofs->icr); 7534cc0ed62SErwan Le Ray 75412761869SErwan Le Ray if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG) { 75512761869SErwan Le Ray /* Clear wake up flag and disable wake up interrupt */ 756270e5a74SFabrice Gasnier writel_relaxed(USART_ICR_WUCF, 757270e5a74SFabrice Gasnier port->membase + ofs->icr); 75812761869SErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE); 75912761869SErwan Le Ray if (irqd_is_wakeup_set(irq_get_irq_data(port->irq))) 76012761869SErwan Le Ray pm_wakeup_event(tport->tty->dev, 0); 76112761869SErwan Le Ray } 762270e5a74SFabrice Gasnier 76333bb2f6aSErwan Le Ray /* 76433bb2f6aSErwan Le Ray * rx errors in dma mode has to be handled ASAP to avoid overrun as the DMA request 76533bb2f6aSErwan Le Ray * line has been masked by HW and rx data are stacking in FIFO. 76633bb2f6aSErwan Le Ray */ 767d1ec8a2eSErwan Le Ray if (!stm32_port->throttled) { 76833bb2f6aSErwan Le Ray if (((sr & USART_SR_RXNE) && !stm32_usart_rx_dma_enabled(port)) || 769d1ec8a2eSErwan Le Ray ((sr & USART_SR_ERR_MASK) && stm32_usart_rx_dma_enabled(port))) { 7706333a485SErwan Le Ray spin_lock(&port->lock); 7716333a485SErwan Le Ray size = stm32_usart_receive_chars(port, false); 7726333a485SErwan Le Ray uart_unlock_and_check_sysrq(port); 7736333a485SErwan Le Ray if (size) 7746333a485SErwan Le Ray tty_flip_buffer_push(tport); 775d1ec8a2eSErwan Le Ray } 776d1ec8a2eSErwan Le Ray } 77748a6092fSMaxime Coquelin 778ad767681SErwan Le Ray if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch)) { 779ad767681SErwan Le Ray spin_lock(&port->lock); 78056f9a76cSErwan Le Ray stm32_usart_transmit_chars(port); 78101d32d71SAlexandre TORGUE spin_unlock(&port->lock); 782ad767681SErwan Le Ray } 78301d32d71SAlexandre TORGUE 78433bb2f6aSErwan Le Ray if (stm32_usart_rx_dma_enabled(port)) 78534891872SAlexandre TORGUE return IRQ_WAKE_THREAD; 78634891872SAlexandre TORGUE else 78734891872SAlexandre TORGUE return IRQ_HANDLED; 78834891872SAlexandre TORGUE } 78934891872SAlexandre TORGUE 79056f9a76cSErwan Le Ray static irqreturn_t stm32_usart_threaded_interrupt(int irq, void *ptr) 79134891872SAlexandre TORGUE { 79234891872SAlexandre TORGUE struct uart_port *port = ptr; 7936333a485SErwan Le Ray struct tty_port *tport = &port->state->port; 794d1ec8a2eSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 7956333a485SErwan Le Ray unsigned int size; 7966333a485SErwan Le Ray unsigned long flags; 79734891872SAlexandre TORGUE 798cc58d0a3SErwan Le Ray /* Receiver timeout irq for DMA RX */ 7996333a485SErwan Le Ray if (!stm32_port->throttled) { 8006333a485SErwan Le Ray spin_lock_irqsave(&port->lock, flags); 8016333a485SErwan Le Ray size = stm32_usart_receive_chars(port, false); 8026333a485SErwan Le Ray uart_unlock_and_check_sysrq_irqrestore(port, flags); 8036333a485SErwan Le Ray if (size) 8046333a485SErwan Le Ray tty_flip_buffer_push(tport); 8056333a485SErwan Le Ray } 80634891872SAlexandre TORGUE 80748a6092fSMaxime Coquelin return IRQ_HANDLED; 80848a6092fSMaxime Coquelin } 80948a6092fSMaxime Coquelin 81056f9a76cSErwan Le Ray static unsigned int stm32_usart_tx_empty(struct uart_port *port) 81148a6092fSMaxime Coquelin { 812ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 813d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 814ada8618fSAlexandre TORGUE 8153db1d524SErwan Le Ray if (readl_relaxed(port->membase + ofs->isr) & USART_SR_TC) 8163db1d524SErwan Le Ray return TIOCSER_TEMT; 8173db1d524SErwan Le Ray 8183db1d524SErwan Le Ray return 0; 81948a6092fSMaxime Coquelin } 82048a6092fSMaxime Coquelin 82156f9a76cSErwan Le Ray static void stm32_usart_set_mctrl(struct uart_port *port, unsigned int mctrl) 82248a6092fSMaxime Coquelin { 823ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 824d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 825ada8618fSAlexandre TORGUE 82648a6092fSMaxime Coquelin if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS)) 82756f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_RTSE); 82848a6092fSMaxime Coquelin else 82956f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_RTSE); 8306cf61b9bSManivannan Sadhasivam 8316cf61b9bSManivannan Sadhasivam mctrl_gpio_set(stm32_port->gpios, mctrl); 83248a6092fSMaxime Coquelin } 83348a6092fSMaxime Coquelin 83456f9a76cSErwan Le Ray static unsigned int stm32_usart_get_mctrl(struct uart_port *port) 83548a6092fSMaxime Coquelin { 8366cf61b9bSManivannan Sadhasivam struct stm32_port *stm32_port = to_stm32_port(port); 8376cf61b9bSManivannan Sadhasivam unsigned int ret; 8386cf61b9bSManivannan Sadhasivam 83948a6092fSMaxime Coquelin /* This routine is used to get signals of: DCD, DSR, RI, and CTS */ 8406cf61b9bSManivannan Sadhasivam ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS; 8416cf61b9bSManivannan Sadhasivam 8426cf61b9bSManivannan Sadhasivam return mctrl_gpio_get(stm32_port->gpios, &ret); 8436cf61b9bSManivannan Sadhasivam } 8446cf61b9bSManivannan Sadhasivam 84556f9a76cSErwan Le Ray static void stm32_usart_enable_ms(struct uart_port *port) 8466cf61b9bSManivannan Sadhasivam { 8476cf61b9bSManivannan Sadhasivam mctrl_gpio_enable_ms(to_stm32_port(port)->gpios); 8486cf61b9bSManivannan Sadhasivam } 8496cf61b9bSManivannan Sadhasivam 85056f9a76cSErwan Le Ray static void stm32_usart_disable_ms(struct uart_port *port) 8516cf61b9bSManivannan Sadhasivam { 8526cf61b9bSManivannan Sadhasivam mctrl_gpio_disable_ms(to_stm32_port(port)->gpios); 85348a6092fSMaxime Coquelin } 85448a6092fSMaxime Coquelin 85548a6092fSMaxime Coquelin /* Transmit stop */ 85656f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port) 85748a6092fSMaxime Coquelin { 858ad0c2748SMarek Vasut struct stm32_port *stm32_port = to_stm32_port(port); 8592a3bcfe0SValentin Caron const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 860ad0c2748SMarek Vasut 86156f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 8622a3bcfe0SValentin Caron if (stm32_usart_tx_dma_started(stm32_port) && stm32_usart_tx_dma_enabled(stm32_port)) 8632a3bcfe0SValentin Caron stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 864ad0c2748SMarek Vasut 8653bcea529SMarek Vasut stm32_usart_rs485_rts_disable(port); 86648a6092fSMaxime Coquelin } 86748a6092fSMaxime Coquelin 86848a6092fSMaxime Coquelin /* There are probably characters waiting to be transmitted. */ 86956f9a76cSErwan Le Ray static void stm32_usart_start_tx(struct uart_port *port) 87048a6092fSMaxime Coquelin { 87148a6092fSMaxime Coquelin struct circ_buf *xmit = &port->state->xmit; 87248a6092fSMaxime Coquelin 873d7c76716SMarek Vasut if (uart_circ_empty(xmit) && !port->x_char) { 874d7c76716SMarek Vasut stm32_usart_rs485_rts_disable(port); 87548a6092fSMaxime Coquelin return; 876d7c76716SMarek Vasut } 87748a6092fSMaxime Coquelin 8783bcea529SMarek Vasut stm32_usart_rs485_rts_enable(port); 879ad0c2748SMarek Vasut 88056f9a76cSErwan Le Ray stm32_usart_transmit_chars(port); 88148a6092fSMaxime Coquelin } 88248a6092fSMaxime Coquelin 8833d82be8bSErwan Le Ray /* Flush the transmit buffer. */ 8843d82be8bSErwan Le Ray static void stm32_usart_flush_buffer(struct uart_port *port) 8853d82be8bSErwan Le Ray { 8863d82be8bSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 8873d82be8bSErwan Le Ray const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 8883d82be8bSErwan Le Ray 8893d82be8bSErwan Le Ray if (stm32_port->tx_ch) { 8909a135f16SValentin Caron stm32_usart_tx_dma_terminate(stm32_port); 8913d82be8bSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 8923d82be8bSErwan Le Ray } 8933d82be8bSErwan Le Ray } 8943d82be8bSErwan Le Ray 89548a6092fSMaxime Coquelin /* Throttle the remote when input buffer is about to overflow. */ 89656f9a76cSErwan Le Ray static void stm32_usart_throttle(struct uart_port *port) 89748a6092fSMaxime Coquelin { 898ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 899d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 90048a6092fSMaxime Coquelin unsigned long flags; 90148a6092fSMaxime Coquelin 90248a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 903d1ec8a2eSErwan Le Ray 904d1ec8a2eSErwan Le Ray /* 905d1ec8a2eSErwan Le Ray * Disable DMA request line if enabled, so the RX data gets queued into the FIFO. 906d1ec8a2eSErwan Le Ray * Hardware flow control is triggered when RX FIFO is full. 907d1ec8a2eSErwan Le Ray */ 908d1ec8a2eSErwan Le Ray if (stm32_usart_rx_dma_enabled(port)) 909d1ec8a2eSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR); 910d1ec8a2eSErwan Le Ray 91156f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq); 912d0a6a7bcSErwan Le Ray if (stm32_port->cr3_irq) 91356f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq); 914d0a6a7bcSErwan Le Ray 915d1ec8a2eSErwan Le Ray stm32_port->throttled = true; 91648a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 91748a6092fSMaxime Coquelin } 91848a6092fSMaxime Coquelin 91948a6092fSMaxime Coquelin /* Unthrottle the remote, the input buffer can now accept data. */ 92056f9a76cSErwan Le Ray static void stm32_usart_unthrottle(struct uart_port *port) 92148a6092fSMaxime Coquelin { 922ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 923d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 92448a6092fSMaxime Coquelin unsigned long flags; 92548a6092fSMaxime Coquelin 92648a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 92756f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, stm32_port->cr1_irq); 928d0a6a7bcSErwan Le Ray if (stm32_port->cr3_irq) 92956f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, stm32_port->cr3_irq); 930d0a6a7bcSErwan Le Ray 931d1ec8a2eSErwan Le Ray /* 932d1ec8a2eSErwan Le Ray * Switch back to DMA mode (re-enable DMA request line). 933d1ec8a2eSErwan Le Ray * Hardware flow control is stopped when FIFO is not full any more. 934d1ec8a2eSErwan Le Ray */ 935d1ec8a2eSErwan Le Ray if (stm32_port->rx_ch) 936d1ec8a2eSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR); 937d1ec8a2eSErwan Le Ray 938d1ec8a2eSErwan Le Ray stm32_port->throttled = false; 93948a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 94048a6092fSMaxime Coquelin } 94148a6092fSMaxime Coquelin 94248a6092fSMaxime Coquelin /* Receive stop */ 94356f9a76cSErwan Le Ray static void stm32_usart_stop_rx(struct uart_port *port) 94448a6092fSMaxime Coquelin { 945ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 946d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 947ada8618fSAlexandre TORGUE 948e0abc903SErwan Le Ray /* Disable DMA request line. */ 949e0abc903SErwan Le Ray if (stm32_port->rx_ch) 950e0abc903SErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR); 951e0abc903SErwan Le Ray 95256f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq); 953d0a6a7bcSErwan Le Ray if (stm32_port->cr3_irq) 95456f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq); 95548a6092fSMaxime Coquelin } 95648a6092fSMaxime Coquelin 95748a6092fSMaxime Coquelin /* Handle breaks - ignored by us */ 95856f9a76cSErwan Le Ray static void stm32_usart_break_ctl(struct uart_port *port, int break_state) 95948a6092fSMaxime Coquelin { 96048a6092fSMaxime Coquelin } 96148a6092fSMaxime Coquelin 9626eeb348cSErwan Le Ray static int stm32_usart_start_rx_dma_cyclic(struct uart_port *port) 9636eeb348cSErwan Le Ray { 9646eeb348cSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 9656eeb348cSErwan Le Ray const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 9666eeb348cSErwan Le Ray struct dma_async_tx_descriptor *desc; 9676eeb348cSErwan Le Ray int ret; 9686eeb348cSErwan Le Ray 9696eeb348cSErwan Le Ray stm32_port->last_res = RX_BUF_L; 9706eeb348cSErwan Le Ray /* Prepare a DMA cyclic transaction */ 9716eeb348cSErwan Le Ray desc = dmaengine_prep_dma_cyclic(stm32_port->rx_ch, 9726eeb348cSErwan Le Ray stm32_port->rx_dma_buf, 9736eeb348cSErwan Le Ray RX_BUF_L, RX_BUF_P, 9746eeb348cSErwan Le Ray DMA_DEV_TO_MEM, 9756eeb348cSErwan Le Ray DMA_PREP_INTERRUPT); 9766eeb348cSErwan Le Ray if (!desc) { 9776eeb348cSErwan Le Ray dev_err(port->dev, "rx dma prep cyclic failed\n"); 9786eeb348cSErwan Le Ray return -ENODEV; 9796eeb348cSErwan Le Ray } 9806eeb348cSErwan Le Ray 9816eeb348cSErwan Le Ray desc->callback = stm32_usart_rx_dma_complete; 9826eeb348cSErwan Le Ray desc->callback_param = port; 9836eeb348cSErwan Le Ray 9846eeb348cSErwan Le Ray /* Push current DMA transaction in the pending queue */ 9856eeb348cSErwan Le Ray ret = dma_submit_error(dmaengine_submit(desc)); 9866eeb348cSErwan Le Ray if (ret) { 9876eeb348cSErwan Le Ray dmaengine_terminate_sync(stm32_port->rx_ch); 9886eeb348cSErwan Le Ray return ret; 9896eeb348cSErwan Le Ray } 9906eeb348cSErwan Le Ray 9916eeb348cSErwan Le Ray /* Issue pending DMA requests */ 9926eeb348cSErwan Le Ray dma_async_issue_pending(stm32_port->rx_ch); 9936eeb348cSErwan Le Ray 9946eeb348cSErwan Le Ray /* 9956eeb348cSErwan Le Ray * DMA request line not re-enabled at resume when port is throttled. 9966eeb348cSErwan Le Ray * It will be re-enabled by unthrottle ops. 9976eeb348cSErwan Le Ray */ 9986eeb348cSErwan Le Ray if (!stm32_port->throttled) 9996eeb348cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR); 10006eeb348cSErwan Le Ray 10016eeb348cSErwan Le Ray return 0; 10026eeb348cSErwan Le Ray } 10036eeb348cSErwan Le Ray 100456f9a76cSErwan Le Ray static int stm32_usart_startup(struct uart_port *port) 100548a6092fSMaxime Coquelin { 1006ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1007d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1008f4518a8aSErwan Le Ray const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 100948a6092fSMaxime Coquelin const char *name = to_platform_device(port->dev)->name; 101048a6092fSMaxime Coquelin u32 val; 101148a6092fSMaxime Coquelin int ret; 101248a6092fSMaxime Coquelin 101356f9a76cSErwan Le Ray ret = request_threaded_irq(port->irq, stm32_usart_interrupt, 101456f9a76cSErwan Le Ray stm32_usart_threaded_interrupt, 1015e359b441SJohan Hovold IRQF_ONESHOT | IRQF_NO_SUSPEND, 1016e359b441SJohan Hovold name, port); 101748a6092fSMaxime Coquelin if (ret) 101848a6092fSMaxime Coquelin return ret; 101948a6092fSMaxime Coquelin 10203cd66593SMartin Devera if (stm32_port->swap) { 10213cd66593SMartin Devera val = readl_relaxed(port->membase + ofs->cr2); 10223cd66593SMartin Devera val |= USART_CR2_SWAP; 10233cd66593SMartin Devera writel_relaxed(val, port->membase + ofs->cr2); 10243cd66593SMartin Devera } 10253cd66593SMartin Devera 102684872dc4SErwan Le Ray /* RX FIFO Flush */ 102784872dc4SErwan Le Ray if (ofs->rqr != UNDEF_REG) 1028315e2d8aSErwan Le Ray writel_relaxed(USART_RQR_RXFRQ, port->membase + ofs->rqr); 102948a6092fSMaxime Coquelin 1030e0abc903SErwan Le Ray if (stm32_port->rx_ch) { 10316eeb348cSErwan Le Ray ret = stm32_usart_start_rx_dma_cyclic(port); 1032e0abc903SErwan Le Ray if (ret) { 10336eeb348cSErwan Le Ray free_irq(port->irq, port); 10346eeb348cSErwan Le Ray return ret; 1035e0abc903SErwan Le Ray } 1036e0abc903SErwan Le Ray } 1037d1ec8a2eSErwan Le Ray 103825a8e761SErwan Le Ray /* RX enabling */ 1039f4518a8aSErwan Le Ray val = stm32_port->cr1_irq | USART_CR1_RE | BIT(cfg->uart_enable_bit); 104056f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, val); 104184872dc4SErwan Le Ray 104248a6092fSMaxime Coquelin return 0; 104348a6092fSMaxime Coquelin } 104448a6092fSMaxime Coquelin 104556f9a76cSErwan Le Ray static void stm32_usart_shutdown(struct uart_port *port) 104648a6092fSMaxime Coquelin { 1047ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1048d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1049d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 105064c32eabSErwan Le Ray u32 val, isr; 105164c32eabSErwan Le Ray int ret; 105248a6092fSMaxime Coquelin 10539a135f16SValentin Caron if (stm32_usart_tx_dma_enabled(stm32_port)) 105456a23f93SValentin Caron stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 10559a135f16SValentin Caron 10569a135f16SValentin Caron if (stm32_usart_tx_dma_started(stm32_port)) 10579a135f16SValentin Caron stm32_usart_tx_dma_terminate(stm32_port); 105856a23f93SValentin Caron 10596cf61b9bSManivannan Sadhasivam /* Disable modem control interrupts */ 106056f9a76cSErwan Le Ray stm32_usart_disable_ms(port); 10616cf61b9bSManivannan Sadhasivam 10624cc0ed62SErwan Le Ray val = USART_CR1_TXEIE | USART_CR1_TE; 10634cc0ed62SErwan Le Ray val |= stm32_port->cr1_irq | USART_CR1_RE; 106487f1f809SAlexandre TORGUE val |= BIT(cfg->uart_enable_bit); 1065351a762aSGerald Baeza if (stm32_port->fifoen) 1066351a762aSGerald Baeza val |= USART_CR1_FIFOEN; 106764c32eabSErwan Le Ray 106864c32eabSErwan Le Ray ret = readl_relaxed_poll_timeout(port->membase + ofs->isr, 106964c32eabSErwan Le Ray isr, (isr & USART_SR_TC), 107064c32eabSErwan Le Ray 10, 100000); 107164c32eabSErwan Le Ray 1072c31c3ea0SErwan Le Ray /* Send the TC error message only when ISR_TC is not set */ 107364c32eabSErwan Le Ray if (ret) 1074c31c3ea0SErwan Le Ray dev_err(port->dev, "Transmission is not complete\n"); 107564c32eabSErwan Le Ray 1076e0abc903SErwan Le Ray /* Disable RX DMA. */ 1077e0abc903SErwan Le Ray if (stm32_port->rx_ch) 1078e0abc903SErwan Le Ray dmaengine_terminate_async(stm32_port->rx_ch); 1079e0abc903SErwan Le Ray 10809f77d192SErwan Le Ray /* flush RX & TX FIFO */ 10819f77d192SErwan Le Ray if (ofs->rqr != UNDEF_REG) 10829f77d192SErwan Le Ray writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ, 10839f77d192SErwan Le Ray port->membase + ofs->rqr); 10849f77d192SErwan Le Ray 108556f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, val); 108648a6092fSMaxime Coquelin 108748a6092fSMaxime Coquelin free_irq(port->irq, port); 108848a6092fSMaxime Coquelin } 108948a6092fSMaxime Coquelin 109056f9a76cSErwan Le Ray static void stm32_usart_set_termios(struct uart_port *port, 109156f9a76cSErwan Le Ray struct ktermios *termios, 1092*bec5b814SIlpo Järvinen const struct ktermios *old) 109348a6092fSMaxime Coquelin { 109448a6092fSMaxime Coquelin struct stm32_port *stm32_port = to_stm32_port(port); 1095d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1096d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 10971bcda09dSBich HEMON struct serial_rs485 *rs485conf = &port->rs485; 1098c8a9d043SErwan Le Ray unsigned int baud, bits; 109948a6092fSMaxime Coquelin u32 usartdiv, mantissa, fraction, oversampling; 110048a6092fSMaxime Coquelin tcflag_t cflag = termios->c_cflag; 1101f264c6f6SErwan Le Ray u32 cr1, cr2, cr3, isr; 110248a6092fSMaxime Coquelin unsigned long flags; 1103f264c6f6SErwan Le Ray int ret; 110448a6092fSMaxime Coquelin 110548a6092fSMaxime Coquelin if (!stm32_port->hw_flow_control) 110648a6092fSMaxime Coquelin cflag &= ~CRTSCTS; 110748a6092fSMaxime Coquelin 110848a6092fSMaxime Coquelin baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8); 110948a6092fSMaxime Coquelin 111048a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 111148a6092fSMaxime Coquelin 1112f264c6f6SErwan Le Ray ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr, 1113f264c6f6SErwan Le Ray isr, 1114f264c6f6SErwan Le Ray (isr & USART_SR_TC), 1115f264c6f6SErwan Le Ray 10, 100000); 1116f264c6f6SErwan Le Ray 1117f264c6f6SErwan Le Ray /* Send the TC error message only when ISR_TC is not set. */ 1118f264c6f6SErwan Le Ray if (ret) 1119f264c6f6SErwan Le Ray dev_err(port->dev, "Transmission is not complete\n"); 1120f264c6f6SErwan Le Ray 112148a6092fSMaxime Coquelin /* Stop serial port and reset value */ 1122ada8618fSAlexandre TORGUE writel_relaxed(0, port->membase + ofs->cr1); 112348a6092fSMaxime Coquelin 112484872dc4SErwan Le Ray /* flush RX & TX FIFO */ 112584872dc4SErwan Le Ray if (ofs->rqr != UNDEF_REG) 1126315e2d8aSErwan Le Ray writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ, 1127315e2d8aSErwan Le Ray port->membase + ofs->rqr); 11281bcda09dSBich HEMON 112984872dc4SErwan Le Ray cr1 = USART_CR1_TE | USART_CR1_RE; 1130351a762aSGerald Baeza if (stm32_port->fifoen) 1131351a762aSGerald Baeza cr1 |= USART_CR1_FIFOEN; 11323cd66593SMartin Devera cr2 = stm32_port->swap ? USART_CR2_SWAP : 0; 113325a8e761SErwan Le Ray 113425a8e761SErwan Le Ray /* Tx and RX FIFO configuration */ 1135d075719eSErwan Le Ray cr3 = readl_relaxed(port->membase + ofs->cr3); 113625a8e761SErwan Le Ray cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTIE; 113725a8e761SErwan Le Ray if (stm32_port->fifoen) { 11382aa1bbb2SFabrice Gasnier if (stm32_port->txftcfg >= 0) 11392aa1bbb2SFabrice Gasnier cr3 |= stm32_port->txftcfg << USART_CR3_TXFTCFG_SHIFT; 11402aa1bbb2SFabrice Gasnier if (stm32_port->rxftcfg >= 0) 11412aa1bbb2SFabrice Gasnier cr3 |= stm32_port->rxftcfg << USART_CR3_RXFTCFG_SHIFT; 114225a8e761SErwan Le Ray } 114348a6092fSMaxime Coquelin 114448a6092fSMaxime Coquelin if (cflag & CSTOPB) 114548a6092fSMaxime Coquelin cr2 |= USART_CR2_STOP_2B; 114648a6092fSMaxime Coquelin 11473ec2ff37SJiri Slaby bits = tty_get_char_size(cflag); 11486c5962f3SErwan Le Ray stm32_port->rdr_mask = (BIT(bits) - 1); 1149c8a9d043SErwan Le Ray 115048a6092fSMaxime Coquelin if (cflag & PARENB) { 1151c8a9d043SErwan Le Ray bits++; 115248a6092fSMaxime Coquelin cr1 |= USART_CR1_PCE; 1153c8a9d043SErwan Le Ray } 1154c8a9d043SErwan Le Ray 1155c8a9d043SErwan Le Ray /* 1156c8a9d043SErwan Le Ray * Word length configuration: 1157c8a9d043SErwan Le Ray * CS8 + parity, 9 bits word aka [M1:M0] = 0b01 1158c8a9d043SErwan Le Ray * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10 1159c8a9d043SErwan Le Ray * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00 1160c8a9d043SErwan Le Ray * M0 and M1 already cleared by cr1 initialization. 1161c8a9d043SErwan Le Ray */ 11621deeda8dSIlpo Järvinen if (bits == 9) { 1163ada8618fSAlexandre TORGUE cr1 |= USART_CR1_M0; 11641deeda8dSIlpo Järvinen } else if ((bits == 7) && cfg->has_7bits_data) { 1165c8a9d043SErwan Le Ray cr1 |= USART_CR1_M1; 11661deeda8dSIlpo Järvinen } else if (bits != 8) { 1167c8a9d043SErwan Le Ray dev_dbg(port->dev, "Unsupported data bits config: %u bits\n" 1168c8a9d043SErwan Le Ray , bits); 11691deeda8dSIlpo Järvinen cflag &= ~CSIZE; 11701deeda8dSIlpo Järvinen cflag |= CS8; 11711deeda8dSIlpo Järvinen termios->c_cflag = cflag; 11721deeda8dSIlpo Järvinen bits = 8; 11731deeda8dSIlpo Järvinen if (cflag & PARENB) { 11741deeda8dSIlpo Järvinen bits++; 11751deeda8dSIlpo Järvinen cr1 |= USART_CR1_M0; 11761deeda8dSIlpo Järvinen } 11771deeda8dSIlpo Järvinen } 117848a6092fSMaxime Coquelin 11794cc0ed62SErwan Le Ray if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch || 11802aa1bbb2SFabrice Gasnier (stm32_port->fifoen && 11812aa1bbb2SFabrice Gasnier stm32_port->rxftcfg >= 0))) { 11824cc0ed62SErwan Le Ray if (cflag & CSTOPB) 11834cc0ed62SErwan Le Ray bits = bits + 3; /* 1 start bit + 2 stop bits */ 11844cc0ed62SErwan Le Ray else 11854cc0ed62SErwan Le Ray bits = bits + 2; /* 1 start bit + 1 stop bit */ 11864cc0ed62SErwan Le Ray 11874cc0ed62SErwan Le Ray /* RX timeout irq to occur after last stop bit + bits */ 11884cc0ed62SErwan Le Ray stm32_port->cr1_irq = USART_CR1_RTOIE; 11894cc0ed62SErwan Le Ray writel_relaxed(bits, port->membase + ofs->rtor); 11904cc0ed62SErwan Le Ray cr2 |= USART_CR2_RTOEN; 119133bb2f6aSErwan Le Ray /* 119233bb2f6aSErwan Le Ray * Enable fifo threshold irq in two cases, either when there is no DMA, or when 119333bb2f6aSErwan Le Ray * wake up over usart, from low power until the DMA gets re-enabled by resume. 119433bb2f6aSErwan Le Ray */ 1195d0a6a7bcSErwan Le Ray stm32_port->cr3_irq = USART_CR3_RXFTIE; 11964cc0ed62SErwan Le Ray } 11974cc0ed62SErwan Le Ray 1198d0a6a7bcSErwan Le Ray cr1 |= stm32_port->cr1_irq; 1199d0a6a7bcSErwan Le Ray cr3 |= stm32_port->cr3_irq; 1200d0a6a7bcSErwan Le Ray 120148a6092fSMaxime Coquelin if (cflag & PARODD) 120248a6092fSMaxime Coquelin cr1 |= USART_CR1_PS; 120348a6092fSMaxime Coquelin 120448a6092fSMaxime Coquelin port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS); 120548a6092fSMaxime Coquelin if (cflag & CRTSCTS) { 120648a6092fSMaxime Coquelin port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS; 120735abe98fSBich HEMON cr3 |= USART_CR3_CTSE | USART_CR3_RTSE; 120848a6092fSMaxime Coquelin } 120948a6092fSMaxime Coquelin 121048a6092fSMaxime Coquelin usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud); 121148a6092fSMaxime Coquelin 121248a6092fSMaxime Coquelin /* 121348a6092fSMaxime Coquelin * The USART supports 16 or 8 times oversampling. 121448a6092fSMaxime Coquelin * By default we prefer 16 times oversampling, so that the receiver 121548a6092fSMaxime Coquelin * has a better tolerance to clock deviations. 121648a6092fSMaxime Coquelin * 8 times oversampling is only used to achieve higher speeds. 121748a6092fSMaxime Coquelin */ 121848a6092fSMaxime Coquelin if (usartdiv < 16) { 121948a6092fSMaxime Coquelin oversampling = 8; 12201bcda09dSBich HEMON cr1 |= USART_CR1_OVER8; 122156f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, USART_CR1_OVER8); 122248a6092fSMaxime Coquelin } else { 122348a6092fSMaxime Coquelin oversampling = 16; 12241bcda09dSBich HEMON cr1 &= ~USART_CR1_OVER8; 122556f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_OVER8); 122648a6092fSMaxime Coquelin } 122748a6092fSMaxime Coquelin 122848a6092fSMaxime Coquelin mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT; 122948a6092fSMaxime Coquelin fraction = usartdiv % oversampling; 1230ada8618fSAlexandre TORGUE writel_relaxed(mantissa | fraction, port->membase + ofs->brr); 123148a6092fSMaxime Coquelin 123248a6092fSMaxime Coquelin uart_update_timeout(port, cflag, baud); 123348a6092fSMaxime Coquelin 123448a6092fSMaxime Coquelin port->read_status_mask = USART_SR_ORE; 123548a6092fSMaxime Coquelin if (termios->c_iflag & INPCK) 123648a6092fSMaxime Coquelin port->read_status_mask |= USART_SR_PE | USART_SR_FE; 123748a6092fSMaxime Coquelin if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK)) 12384f01d833SErwan Le Ray port->read_status_mask |= USART_SR_FE; 123948a6092fSMaxime Coquelin 124048a6092fSMaxime Coquelin /* Characters to ignore */ 124148a6092fSMaxime Coquelin port->ignore_status_mask = 0; 124248a6092fSMaxime Coquelin if (termios->c_iflag & IGNPAR) 124348a6092fSMaxime Coquelin port->ignore_status_mask = USART_SR_PE | USART_SR_FE; 124448a6092fSMaxime Coquelin if (termios->c_iflag & IGNBRK) { 12454f01d833SErwan Le Ray port->ignore_status_mask |= USART_SR_FE; 124648a6092fSMaxime Coquelin /* 124748a6092fSMaxime Coquelin * If we're ignoring parity and break indicators, 124848a6092fSMaxime Coquelin * ignore overruns too (for real raw support). 124948a6092fSMaxime Coquelin */ 125048a6092fSMaxime Coquelin if (termios->c_iflag & IGNPAR) 125148a6092fSMaxime Coquelin port->ignore_status_mask |= USART_SR_ORE; 125248a6092fSMaxime Coquelin } 125348a6092fSMaxime Coquelin 125448a6092fSMaxime Coquelin /* Ignore all characters if CREAD is not set */ 125548a6092fSMaxime Coquelin if ((termios->c_cflag & CREAD) == 0) 125648a6092fSMaxime Coquelin port->ignore_status_mask |= USART_SR_DUMMY_RX; 125748a6092fSMaxime Coquelin 125833bb2f6aSErwan Le Ray if (stm32_port->rx_ch) { 125933bb2f6aSErwan Le Ray /* 126033bb2f6aSErwan Le Ray * Setup DMA to collect only valid data and enable error irqs. 126133bb2f6aSErwan Le Ray * This also enables break reception when using DMA. 126233bb2f6aSErwan Le Ray */ 126333bb2f6aSErwan Le Ray cr1 |= USART_CR1_PEIE; 126433bb2f6aSErwan Le Ray cr3 |= USART_CR3_EIE; 126534891872SAlexandre TORGUE cr3 |= USART_CR3_DMAR; 126633bb2f6aSErwan Le Ray cr3 |= USART_CR3_DDRE; 126733bb2f6aSErwan Le Ray } 126834891872SAlexandre TORGUE 12691bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_ENABLED) { 127056f9a76cSErwan Le Ray stm32_usart_config_reg_rs485(&cr1, &cr3, 12711bcda09dSBich HEMON rs485conf->delay_rts_before_send, 127256f9a76cSErwan Le Ray rs485conf->delay_rts_after_send, 127356f9a76cSErwan Le Ray baud); 12741bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 12751bcda09dSBich HEMON cr3 &= ~USART_CR3_DEP; 12761bcda09dSBich HEMON rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND; 12771bcda09dSBich HEMON } else { 12781bcda09dSBich HEMON cr3 |= USART_CR3_DEP; 12791bcda09dSBich HEMON rs485conf->flags |= SER_RS485_RTS_AFTER_SEND; 12801bcda09dSBich HEMON } 12811bcda09dSBich HEMON 12821bcda09dSBich HEMON } else { 12831bcda09dSBich HEMON cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP); 12841bcda09dSBich HEMON cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK); 12851bcda09dSBich HEMON } 12861bcda09dSBich HEMON 128712761869SErwan Le Ray /* Configure wake up from low power on start bit detection */ 12883d530017SAlexandre Torgue if (stm32_port->wakeup_src) { 128912761869SErwan Le Ray cr3 &= ~USART_CR3_WUS_MASK; 129012761869SErwan Le Ray cr3 |= USART_CR3_WUS_START_BIT; 129112761869SErwan Le Ray } 129212761869SErwan Le Ray 1293ada8618fSAlexandre TORGUE writel_relaxed(cr3, port->membase + ofs->cr3); 1294ada8618fSAlexandre TORGUE writel_relaxed(cr2, port->membase + ofs->cr2); 1295ada8618fSAlexandre TORGUE writel_relaxed(cr1, port->membase + ofs->cr1); 129648a6092fSMaxime Coquelin 129756f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 129848a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 1299436c9793SErwan Le Ray 1300436c9793SErwan Le Ray /* Handle modem control interrupts */ 1301436c9793SErwan Le Ray if (UART_ENABLE_MS(port, termios->c_cflag)) 1302436c9793SErwan Le Ray stm32_usart_enable_ms(port); 1303436c9793SErwan Le Ray else 1304436c9793SErwan Le Ray stm32_usart_disable_ms(port); 130548a6092fSMaxime Coquelin } 130648a6092fSMaxime Coquelin 130756f9a76cSErwan Le Ray static const char *stm32_usart_type(struct uart_port *port) 130848a6092fSMaxime Coquelin { 130948a6092fSMaxime Coquelin return (port->type == PORT_STM32) ? DRIVER_NAME : NULL; 131048a6092fSMaxime Coquelin } 131148a6092fSMaxime Coquelin 131256f9a76cSErwan Le Ray static void stm32_usart_release_port(struct uart_port *port) 131348a6092fSMaxime Coquelin { 131448a6092fSMaxime Coquelin } 131548a6092fSMaxime Coquelin 131656f9a76cSErwan Le Ray static int stm32_usart_request_port(struct uart_port *port) 131748a6092fSMaxime Coquelin { 131848a6092fSMaxime Coquelin return 0; 131948a6092fSMaxime Coquelin } 132048a6092fSMaxime Coquelin 132156f9a76cSErwan Le Ray static void stm32_usart_config_port(struct uart_port *port, int flags) 132248a6092fSMaxime Coquelin { 132348a6092fSMaxime Coquelin if (flags & UART_CONFIG_TYPE) 132448a6092fSMaxime Coquelin port->type = PORT_STM32; 132548a6092fSMaxime Coquelin } 132648a6092fSMaxime Coquelin 132748a6092fSMaxime Coquelin static int 132856f9a76cSErwan Le Ray stm32_usart_verify_port(struct uart_port *port, struct serial_struct *ser) 132948a6092fSMaxime Coquelin { 133048a6092fSMaxime Coquelin /* No user changeable parameters */ 133148a6092fSMaxime Coquelin return -EINVAL; 133248a6092fSMaxime Coquelin } 133348a6092fSMaxime Coquelin 133456f9a76cSErwan Le Ray static void stm32_usart_pm(struct uart_port *port, unsigned int state, 133548a6092fSMaxime Coquelin unsigned int oldstate) 133648a6092fSMaxime Coquelin { 133748a6092fSMaxime Coquelin struct stm32_port *stm32port = container_of(port, 133848a6092fSMaxime Coquelin struct stm32_port, port); 1339d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 1340d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32port->info->cfg; 134118ee37e1SJohan Hovold unsigned long flags; 134248a6092fSMaxime Coquelin 134348a6092fSMaxime Coquelin switch (state) { 134448a6092fSMaxime Coquelin case UART_PM_STATE_ON: 1345fb6dcef6SErwan Le Ray pm_runtime_get_sync(port->dev); 134648a6092fSMaxime Coquelin break; 134748a6092fSMaxime Coquelin case UART_PM_STATE_OFF: 134848a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 134956f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 135048a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 1351fb6dcef6SErwan Le Ray pm_runtime_put_sync(port->dev); 135248a6092fSMaxime Coquelin break; 135348a6092fSMaxime Coquelin } 135448a6092fSMaxime Coquelin } 135548a6092fSMaxime Coquelin 13561f507b3aSValentin Caron #if defined(CONFIG_CONSOLE_POLL) 13571f507b3aSValentin Caron 13581f507b3aSValentin Caron /* Callbacks for characters polling in debug context (i.e. KGDB). */ 13591f507b3aSValentin Caron static int stm32_usart_poll_init(struct uart_port *port) 13601f507b3aSValentin Caron { 13611f507b3aSValentin Caron struct stm32_port *stm32_port = to_stm32_port(port); 13621f507b3aSValentin Caron 13631f507b3aSValentin Caron return clk_prepare_enable(stm32_port->clk); 13641f507b3aSValentin Caron } 13651f507b3aSValentin Caron 13661f507b3aSValentin Caron static int stm32_usart_poll_get_char(struct uart_port *port) 13671f507b3aSValentin Caron { 13681f507b3aSValentin Caron struct stm32_port *stm32_port = to_stm32_port(port); 13691f507b3aSValentin Caron const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 13701f507b3aSValentin Caron 13711f507b3aSValentin Caron if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_RXNE)) 13721f507b3aSValentin Caron return NO_POLL_CHAR; 13731f507b3aSValentin Caron 13741f507b3aSValentin Caron return readl_relaxed(port->membase + ofs->rdr) & stm32_port->rdr_mask; 13751f507b3aSValentin Caron } 13761f507b3aSValentin Caron 13771f507b3aSValentin Caron static void stm32_usart_poll_put_char(struct uart_port *port, unsigned char ch) 13781f507b3aSValentin Caron { 13791f507b3aSValentin Caron stm32_usart_console_putchar(port, ch); 13801f507b3aSValentin Caron } 13811f507b3aSValentin Caron #endif /* CONFIG_CONSOLE_POLL */ 13821f507b3aSValentin Caron 138348a6092fSMaxime Coquelin static const struct uart_ops stm32_uart_ops = { 138456f9a76cSErwan Le Ray .tx_empty = stm32_usart_tx_empty, 138556f9a76cSErwan Le Ray .set_mctrl = stm32_usart_set_mctrl, 138656f9a76cSErwan Le Ray .get_mctrl = stm32_usart_get_mctrl, 138756f9a76cSErwan Le Ray .stop_tx = stm32_usart_stop_tx, 138856f9a76cSErwan Le Ray .start_tx = stm32_usart_start_tx, 138956f9a76cSErwan Le Ray .throttle = stm32_usart_throttle, 139056f9a76cSErwan Le Ray .unthrottle = stm32_usart_unthrottle, 139156f9a76cSErwan Le Ray .stop_rx = stm32_usart_stop_rx, 139256f9a76cSErwan Le Ray .enable_ms = stm32_usart_enable_ms, 139356f9a76cSErwan Le Ray .break_ctl = stm32_usart_break_ctl, 139456f9a76cSErwan Le Ray .startup = stm32_usart_startup, 139556f9a76cSErwan Le Ray .shutdown = stm32_usart_shutdown, 13963d82be8bSErwan Le Ray .flush_buffer = stm32_usart_flush_buffer, 139756f9a76cSErwan Le Ray .set_termios = stm32_usart_set_termios, 139856f9a76cSErwan Le Ray .pm = stm32_usart_pm, 139956f9a76cSErwan Le Ray .type = stm32_usart_type, 140056f9a76cSErwan Le Ray .release_port = stm32_usart_release_port, 140156f9a76cSErwan Le Ray .request_port = stm32_usart_request_port, 140256f9a76cSErwan Le Ray .config_port = stm32_usart_config_port, 140356f9a76cSErwan Le Ray .verify_port = stm32_usart_verify_port, 14041f507b3aSValentin Caron #if defined(CONFIG_CONSOLE_POLL) 14051f507b3aSValentin Caron .poll_init = stm32_usart_poll_init, 14061f507b3aSValentin Caron .poll_get_char = stm32_usart_poll_get_char, 14071f507b3aSValentin Caron .poll_put_char = stm32_usart_poll_put_char, 14081f507b3aSValentin Caron #endif /* CONFIG_CONSOLE_POLL */ 140948a6092fSMaxime Coquelin }; 141048a6092fSMaxime Coquelin 14112aa1bbb2SFabrice Gasnier /* 14122aa1bbb2SFabrice Gasnier * STM32H7 RX & TX FIFO threshold configuration (CR3 RXFTCFG / TXFTCFG) 14132aa1bbb2SFabrice Gasnier * Note: 1 isn't a valid value in RXFTCFG / TXFTCFG. In this case, 14142aa1bbb2SFabrice Gasnier * RXNEIE / TXEIE can be used instead of threshold irqs: RXFTIE / TXFTIE. 14152aa1bbb2SFabrice Gasnier * So, RXFTCFG / TXFTCFG bitfields values are encoded as array index + 1. 14162aa1bbb2SFabrice Gasnier */ 14172aa1bbb2SFabrice Gasnier static const u32 stm32h7_usart_fifo_thresh_cfg[] = { 1, 2, 4, 8, 12, 14, 16 }; 14182aa1bbb2SFabrice Gasnier 14192aa1bbb2SFabrice Gasnier static void stm32_usart_get_ftcfg(struct platform_device *pdev, const char *p, 14202aa1bbb2SFabrice Gasnier int *ftcfg) 14212aa1bbb2SFabrice Gasnier { 14222aa1bbb2SFabrice Gasnier u32 bytes, i; 14232aa1bbb2SFabrice Gasnier 14242aa1bbb2SFabrice Gasnier /* DT option to get RX & TX FIFO threshold (default to 8 bytes) */ 14252aa1bbb2SFabrice Gasnier if (of_property_read_u32(pdev->dev.of_node, p, &bytes)) 14262aa1bbb2SFabrice Gasnier bytes = 8; 14272aa1bbb2SFabrice Gasnier 14282aa1bbb2SFabrice Gasnier for (i = 0; i < ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg); i++) 14292aa1bbb2SFabrice Gasnier if (stm32h7_usart_fifo_thresh_cfg[i] >= bytes) 14302aa1bbb2SFabrice Gasnier break; 14312aa1bbb2SFabrice Gasnier if (i >= ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg)) 14322aa1bbb2SFabrice Gasnier i = ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg) - 1; 14332aa1bbb2SFabrice Gasnier 14342aa1bbb2SFabrice Gasnier dev_dbg(&pdev->dev, "%s set to %d bytes\n", p, 14352aa1bbb2SFabrice Gasnier stm32h7_usart_fifo_thresh_cfg[i]); 14362aa1bbb2SFabrice Gasnier 14372aa1bbb2SFabrice Gasnier /* Provide FIFO threshold ftcfg (1 is invalid: threshold irq unused) */ 14382aa1bbb2SFabrice Gasnier if (i) 14392aa1bbb2SFabrice Gasnier *ftcfg = i - 1; 14402aa1bbb2SFabrice Gasnier else 14412aa1bbb2SFabrice Gasnier *ftcfg = -EINVAL; 14422aa1bbb2SFabrice Gasnier } 14432aa1bbb2SFabrice Gasnier 144497f3a085SErwan Le Ray static void stm32_usart_deinit_port(struct stm32_port *stm32port) 144597f3a085SErwan Le Ray { 144697f3a085SErwan Le Ray clk_disable_unprepare(stm32port->clk); 144797f3a085SErwan Le Ray } 144897f3a085SErwan Le Ray 1449aeae8f22SIlpo Järvinen static const struct serial_rs485 stm32_rs485_supported = { 1450aeae8f22SIlpo Järvinen .flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND | SER_RS485_RTS_AFTER_SEND | 1451aeae8f22SIlpo Järvinen SER_RS485_RX_DURING_TX, 1452aeae8f22SIlpo Järvinen .delay_rts_before_send = 1, 1453aeae8f22SIlpo Järvinen .delay_rts_after_send = 1, 1454aeae8f22SIlpo Järvinen }; 1455aeae8f22SIlpo Järvinen 145656f9a76cSErwan Le Ray static int stm32_usart_init_port(struct stm32_port *stm32port, 145748a6092fSMaxime Coquelin struct platform_device *pdev) 145848a6092fSMaxime Coquelin { 145948a6092fSMaxime Coquelin struct uart_port *port = &stm32port->port; 146048a6092fSMaxime Coquelin struct resource *res; 1461e0f2a902SErwan Le Ray int ret, irq; 146248a6092fSMaxime Coquelin 1463e0f2a902SErwan Le Ray irq = platform_get_irq(pdev, 0); 1464217b04c6STang Bin if (irq < 0) 1465217b04c6STang Bin return irq; 146692fc0023SErwan Le Ray 146748a6092fSMaxime Coquelin port->iotype = UPIO_MEM; 146848a6092fSMaxime Coquelin port->flags = UPF_BOOT_AUTOCONF; 146948a6092fSMaxime Coquelin port->ops = &stm32_uart_ops; 147048a6092fSMaxime Coquelin port->dev = &pdev->dev; 1471d075719eSErwan Le Ray port->fifosize = stm32port->info->cfg.fifosize; 14729feedaa7SDmitry Safonov port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE); 1473e0f2a902SErwan Le Ray port->irq = irq; 147456f9a76cSErwan Le Ray port->rs485_config = stm32_usart_config_rs485; 14750139da50SIlpo Järvinen port->rs485_supported = stm32_rs485_supported; 14767d8f6861SBich HEMON 147756f9a76cSErwan Le Ray ret = stm32_usart_init_rs485(port, pdev); 1478c150c0f3SLukas Wunner if (ret) 1479c150c0f3SLukas Wunner return ret; 14807d8f6861SBich HEMON 14813d530017SAlexandre Torgue stm32port->wakeup_src = stm32port->info->cfg.has_wakeup && 14823d530017SAlexandre Torgue of_property_read_bool(pdev->dev.of_node, "wakeup-source"); 14832c58e560SErwan Le Ray 14843cd66593SMartin Devera stm32port->swap = stm32port->info->cfg.has_swap && 14853cd66593SMartin Devera of_property_read_bool(pdev->dev.of_node, "rx-tx-swap"); 14863cd66593SMartin Devera 1487351a762aSGerald Baeza stm32port->fifoen = stm32port->info->cfg.has_fifo; 14882aa1bbb2SFabrice Gasnier if (stm32port->fifoen) { 14892aa1bbb2SFabrice Gasnier stm32_usart_get_ftcfg(pdev, "rx-threshold", 14902aa1bbb2SFabrice Gasnier &stm32port->rxftcfg); 14912aa1bbb2SFabrice Gasnier stm32_usart_get_ftcfg(pdev, "tx-threshold", 14922aa1bbb2SFabrice Gasnier &stm32port->txftcfg); 14932aa1bbb2SFabrice Gasnier } 149448a6092fSMaxime Coquelin 14953d881e32STang Bin port->membase = devm_platform_get_and_ioremap_resource(pdev, 0, &res); 149648a6092fSMaxime Coquelin if (IS_ERR(port->membase)) 149748a6092fSMaxime Coquelin return PTR_ERR(port->membase); 149848a6092fSMaxime Coquelin port->mapbase = res->start; 149948a6092fSMaxime Coquelin 150048a6092fSMaxime Coquelin spin_lock_init(&port->lock); 150148a6092fSMaxime Coquelin 150248a6092fSMaxime Coquelin stm32port->clk = devm_clk_get(&pdev->dev, NULL); 150348a6092fSMaxime Coquelin if (IS_ERR(stm32port->clk)) 150448a6092fSMaxime Coquelin return PTR_ERR(stm32port->clk); 150548a6092fSMaxime Coquelin 150648a6092fSMaxime Coquelin /* Ensure that clk rate is correct by enabling the clk */ 150748a6092fSMaxime Coquelin ret = clk_prepare_enable(stm32port->clk); 150848a6092fSMaxime Coquelin if (ret) 150948a6092fSMaxime Coquelin return ret; 151048a6092fSMaxime Coquelin 151148a6092fSMaxime Coquelin stm32port->port.uartclk = clk_get_rate(stm32port->clk); 1512ada80043SFabrice Gasnier if (!stm32port->port.uartclk) { 151348a6092fSMaxime Coquelin ret = -EINVAL; 15146cf61b9bSManivannan Sadhasivam goto err_clk; 1515ada80043SFabrice Gasnier } 151648a6092fSMaxime Coquelin 15176cf61b9bSManivannan Sadhasivam stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0); 15186cf61b9bSManivannan Sadhasivam if (IS_ERR(stm32port->gpios)) { 15196cf61b9bSManivannan Sadhasivam ret = PTR_ERR(stm32port->gpios); 15206cf61b9bSManivannan Sadhasivam goto err_clk; 15216cf61b9bSManivannan Sadhasivam } 15226cf61b9bSManivannan Sadhasivam 15239359369aSErwan Le Ray /* 15249359369aSErwan Le Ray * Both CTS/RTS gpios and "st,hw-flow-ctrl" (deprecated) or "uart-has-rtscts" 15259359369aSErwan Le Ray * properties should not be specified. 15269359369aSErwan Le Ray */ 15276cf61b9bSManivannan Sadhasivam if (stm32port->hw_flow_control) { 15286cf61b9bSManivannan Sadhasivam if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) || 15296cf61b9bSManivannan Sadhasivam mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) { 15306cf61b9bSManivannan Sadhasivam dev_err(&pdev->dev, "Conflicting RTS/CTS config\n"); 15316cf61b9bSManivannan Sadhasivam ret = -EINVAL; 15326cf61b9bSManivannan Sadhasivam goto err_clk; 15336cf61b9bSManivannan Sadhasivam } 15346cf61b9bSManivannan Sadhasivam } 15356cf61b9bSManivannan Sadhasivam 15366cf61b9bSManivannan Sadhasivam return ret; 15376cf61b9bSManivannan Sadhasivam 15386cf61b9bSManivannan Sadhasivam err_clk: 15396cf61b9bSManivannan Sadhasivam clk_disable_unprepare(stm32port->clk); 15406cf61b9bSManivannan Sadhasivam 154148a6092fSMaxime Coquelin return ret; 154248a6092fSMaxime Coquelin } 154348a6092fSMaxime Coquelin 154456f9a76cSErwan Le Ray static struct stm32_port *stm32_usart_of_get_port(struct platform_device *pdev) 154548a6092fSMaxime Coquelin { 154648a6092fSMaxime Coquelin struct device_node *np = pdev->dev.of_node; 154748a6092fSMaxime Coquelin int id; 154848a6092fSMaxime Coquelin 154948a6092fSMaxime Coquelin if (!np) 155048a6092fSMaxime Coquelin return NULL; 155148a6092fSMaxime Coquelin 155248a6092fSMaxime Coquelin id = of_alias_get_id(np, "serial"); 1553e5707915SGerald Baeza if (id < 0) { 1554e5707915SGerald Baeza dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id); 1555e5707915SGerald Baeza return NULL; 1556e5707915SGerald Baeza } 155748a6092fSMaxime Coquelin 155848a6092fSMaxime Coquelin if (WARN_ON(id >= STM32_MAX_PORTS)) 155948a6092fSMaxime Coquelin return NULL; 156048a6092fSMaxime Coquelin 15616fd9fffbSErwan Le Ray stm32_ports[id].hw_flow_control = 15626fd9fffbSErwan Le Ray of_property_read_bool (np, "st,hw-flow-ctrl") /*deprecated*/ || 15636fd9fffbSErwan Le Ray of_property_read_bool (np, "uart-has-rtscts"); 156448a6092fSMaxime Coquelin stm32_ports[id].port.line = id; 15654cc0ed62SErwan Le Ray stm32_ports[id].cr1_irq = USART_CR1_RXNEIE; 1566d0a6a7bcSErwan Le Ray stm32_ports[id].cr3_irq = 0; 1567e5707915SGerald Baeza stm32_ports[id].last_res = RX_BUF_L; 156848a6092fSMaxime Coquelin return &stm32_ports[id]; 156948a6092fSMaxime Coquelin } 157048a6092fSMaxime Coquelin 157148a6092fSMaxime Coquelin #ifdef CONFIG_OF 157248a6092fSMaxime Coquelin static const struct of_device_id stm32_match[] = { 1573ada8618fSAlexandre TORGUE { .compatible = "st,stm32-uart", .data = &stm32f4_info}, 1574ada8618fSAlexandre TORGUE { .compatible = "st,stm32f7-uart", .data = &stm32f7_info}, 1575270e5a74SFabrice Gasnier { .compatible = "st,stm32h7-uart", .data = &stm32h7_info}, 157648a6092fSMaxime Coquelin {}, 157748a6092fSMaxime Coquelin }; 157848a6092fSMaxime Coquelin 157948a6092fSMaxime Coquelin MODULE_DEVICE_TABLE(of, stm32_match); 158048a6092fSMaxime Coquelin #endif 158148a6092fSMaxime Coquelin 1582a7770a4bSErwan Le Ray static void stm32_usart_of_dma_rx_remove(struct stm32_port *stm32port, 1583a7770a4bSErwan Le Ray struct platform_device *pdev) 1584a7770a4bSErwan Le Ray { 1585a7770a4bSErwan Le Ray if (stm32port->rx_buf) 1586a7770a4bSErwan Le Ray dma_free_coherent(&pdev->dev, RX_BUF_L, stm32port->rx_buf, 1587a7770a4bSErwan Le Ray stm32port->rx_dma_buf); 1588a7770a4bSErwan Le Ray } 1589a7770a4bSErwan Le Ray 159056f9a76cSErwan Le Ray static int stm32_usart_of_dma_rx_probe(struct stm32_port *stm32port, 159134891872SAlexandre TORGUE struct platform_device *pdev) 159234891872SAlexandre TORGUE { 1593d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 159434891872SAlexandre TORGUE struct uart_port *port = &stm32port->port; 159534891872SAlexandre TORGUE struct device *dev = &pdev->dev; 159634891872SAlexandre TORGUE struct dma_slave_config config; 159734891872SAlexandre TORGUE int ret; 159834891872SAlexandre TORGUE 1599e359b441SJohan Hovold /* 1600e359b441SJohan Hovold * Using DMA and threaded handler for the console could lead to 1601e359b441SJohan Hovold * deadlocks. 1602e359b441SJohan Hovold */ 1603e359b441SJohan Hovold if (uart_console(port)) 1604e359b441SJohan Hovold return -ENODEV; 1605e359b441SJohan Hovold 160659bd4eedSTang Bin stm32port->rx_buf = dma_alloc_coherent(dev, RX_BUF_L, 160734891872SAlexandre TORGUE &stm32port->rx_dma_buf, 160834891872SAlexandre TORGUE GFP_KERNEL); 1609a7770a4bSErwan Le Ray if (!stm32port->rx_buf) 1610a7770a4bSErwan Le Ray return -ENOMEM; 161134891872SAlexandre TORGUE 161234891872SAlexandre TORGUE /* Configure DMA channel */ 161334891872SAlexandre TORGUE memset(&config, 0, sizeof(config)); 16148e5481d9SArnd Bergmann config.src_addr = port->mapbase + ofs->rdr; 161534891872SAlexandre TORGUE config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; 161634891872SAlexandre TORGUE 161734891872SAlexandre TORGUE ret = dmaengine_slave_config(stm32port->rx_ch, &config); 161834891872SAlexandre TORGUE if (ret < 0) { 161934891872SAlexandre TORGUE dev_err(dev, "rx dma channel config failed\n"); 1620a7770a4bSErwan Le Ray stm32_usart_of_dma_rx_remove(stm32port, pdev); 1621a7770a4bSErwan Le Ray return ret; 162234891872SAlexandre TORGUE } 162334891872SAlexandre TORGUE 162434891872SAlexandre TORGUE return 0; 1625a7770a4bSErwan Le Ray } 162634891872SAlexandre TORGUE 1627a7770a4bSErwan Le Ray static void stm32_usart_of_dma_tx_remove(struct stm32_port *stm32port, 1628a7770a4bSErwan Le Ray struct platform_device *pdev) 1629a7770a4bSErwan Le Ray { 1630a7770a4bSErwan Le Ray if (stm32port->tx_buf) 1631a7770a4bSErwan Le Ray dma_free_coherent(&pdev->dev, TX_BUF_L, stm32port->tx_buf, 1632a7770a4bSErwan Le Ray stm32port->tx_dma_buf); 163334891872SAlexandre TORGUE } 163434891872SAlexandre TORGUE 163556f9a76cSErwan Le Ray static int stm32_usart_of_dma_tx_probe(struct stm32_port *stm32port, 163634891872SAlexandre TORGUE struct platform_device *pdev) 163734891872SAlexandre TORGUE { 1638d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 163934891872SAlexandre TORGUE struct uart_port *port = &stm32port->port; 164034891872SAlexandre TORGUE struct device *dev = &pdev->dev; 164134891872SAlexandre TORGUE struct dma_slave_config config; 164234891872SAlexandre TORGUE int ret; 164334891872SAlexandre TORGUE 164459bd4eedSTang Bin stm32port->tx_buf = dma_alloc_coherent(dev, TX_BUF_L, 164534891872SAlexandre TORGUE &stm32port->tx_dma_buf, 164634891872SAlexandre TORGUE GFP_KERNEL); 1647a7770a4bSErwan Le Ray if (!stm32port->tx_buf) 1648a7770a4bSErwan Le Ray return -ENOMEM; 164934891872SAlexandre TORGUE 165034891872SAlexandre TORGUE /* Configure DMA channel */ 165134891872SAlexandre TORGUE memset(&config, 0, sizeof(config)); 16528e5481d9SArnd Bergmann config.dst_addr = port->mapbase + ofs->tdr; 165334891872SAlexandre TORGUE config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; 165434891872SAlexandre TORGUE 165534891872SAlexandre TORGUE ret = dmaengine_slave_config(stm32port->tx_ch, &config); 165634891872SAlexandre TORGUE if (ret < 0) { 165734891872SAlexandre TORGUE dev_err(dev, "tx dma channel config failed\n"); 1658a7770a4bSErwan Le Ray stm32_usart_of_dma_tx_remove(stm32port, pdev); 1659a7770a4bSErwan Le Ray return ret; 166034891872SAlexandre TORGUE } 166134891872SAlexandre TORGUE 166234891872SAlexandre TORGUE return 0; 166334891872SAlexandre TORGUE } 166434891872SAlexandre TORGUE 166556f9a76cSErwan Le Ray static int stm32_usart_serial_probe(struct platform_device *pdev) 166648a6092fSMaxime Coquelin { 166748a6092fSMaxime Coquelin struct stm32_port *stm32port; 1668ada8618fSAlexandre TORGUE int ret; 166948a6092fSMaxime Coquelin 167056f9a76cSErwan Le Ray stm32port = stm32_usart_of_get_port(pdev); 167148a6092fSMaxime Coquelin if (!stm32port) 167248a6092fSMaxime Coquelin return -ENODEV; 167348a6092fSMaxime Coquelin 1674d825f0beSStephen Boyd stm32port->info = of_device_get_match_data(&pdev->dev); 1675d825f0beSStephen Boyd if (!stm32port->info) 1676ada8618fSAlexandre TORGUE return -EINVAL; 1677ada8618fSAlexandre TORGUE 167856f9a76cSErwan Le Ray ret = stm32_usart_init_port(stm32port, pdev); 167948a6092fSMaxime Coquelin if (ret) 168048a6092fSMaxime Coquelin return ret; 168148a6092fSMaxime Coquelin 16823d530017SAlexandre Torgue if (stm32port->wakeup_src) { 16833d530017SAlexandre Torgue device_set_wakeup_capable(&pdev->dev, true); 16843d530017SAlexandre Torgue ret = dev_pm_set_wake_irq(&pdev->dev, stm32port->port.irq); 16855297f274SErwan Le Ray if (ret) 1686a7770a4bSErwan Le Ray goto err_deinit_port; 1687270e5a74SFabrice Gasnier } 1688270e5a74SFabrice Gasnier 1689a7770a4bSErwan Le Ray stm32port->rx_ch = dma_request_chan(&pdev->dev, "rx"); 1690a7770a4bSErwan Le Ray if (PTR_ERR(stm32port->rx_ch) == -EPROBE_DEFER) { 1691a7770a4bSErwan Le Ray ret = -EPROBE_DEFER; 1692a7770a4bSErwan Le Ray goto err_wakeirq; 1693a7770a4bSErwan Le Ray } 1694a7770a4bSErwan Le Ray /* Fall back in interrupt mode for any non-deferral error */ 1695a7770a4bSErwan Le Ray if (IS_ERR(stm32port->rx_ch)) 1696a7770a4bSErwan Le Ray stm32port->rx_ch = NULL; 169734891872SAlexandre TORGUE 1698a7770a4bSErwan Le Ray stm32port->tx_ch = dma_request_chan(&pdev->dev, "tx"); 1699a7770a4bSErwan Le Ray if (PTR_ERR(stm32port->tx_ch) == -EPROBE_DEFER) { 1700a7770a4bSErwan Le Ray ret = -EPROBE_DEFER; 1701a7770a4bSErwan Le Ray goto err_dma_rx; 1702a7770a4bSErwan Le Ray } 1703a7770a4bSErwan Le Ray /* Fall back in interrupt mode for any non-deferral error */ 1704a7770a4bSErwan Le Ray if (IS_ERR(stm32port->tx_ch)) 1705a7770a4bSErwan Le Ray stm32port->tx_ch = NULL; 1706a7770a4bSErwan Le Ray 1707a7770a4bSErwan Le Ray if (stm32port->rx_ch && stm32_usart_of_dma_rx_probe(stm32port, pdev)) { 1708a7770a4bSErwan Le Ray /* Fall back in interrupt mode */ 1709a7770a4bSErwan Le Ray dma_release_channel(stm32port->rx_ch); 1710a7770a4bSErwan Le Ray stm32port->rx_ch = NULL; 1711a7770a4bSErwan Le Ray } 1712a7770a4bSErwan Le Ray 1713a7770a4bSErwan Le Ray if (stm32port->tx_ch && stm32_usart_of_dma_tx_probe(stm32port, pdev)) { 1714a7770a4bSErwan Le Ray /* Fall back in interrupt mode */ 1715a7770a4bSErwan Le Ray dma_release_channel(stm32port->tx_ch); 1716a7770a4bSErwan Le Ray stm32port->tx_ch = NULL; 1717a7770a4bSErwan Le Ray } 1718a7770a4bSErwan Le Ray 1719a7770a4bSErwan Le Ray if (!stm32port->rx_ch) 1720a7770a4bSErwan Le Ray dev_info(&pdev->dev, "interrupt mode for rx (no dma)\n"); 1721a7770a4bSErwan Le Ray if (!stm32port->tx_ch) 1722a7770a4bSErwan Le Ray dev_info(&pdev->dev, "interrupt mode for tx (no dma)\n"); 172334891872SAlexandre TORGUE 172448a6092fSMaxime Coquelin platform_set_drvdata(pdev, &stm32port->port); 172548a6092fSMaxime Coquelin 1726fb6dcef6SErwan Le Ray pm_runtime_get_noresume(&pdev->dev); 1727fb6dcef6SErwan Le Ray pm_runtime_set_active(&pdev->dev); 1728fb6dcef6SErwan Le Ray pm_runtime_enable(&pdev->dev); 172987fd0741SErwan Le Ray 173087fd0741SErwan Le Ray ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port); 173187fd0741SErwan Le Ray if (ret) 173287fd0741SErwan Le Ray goto err_port; 173387fd0741SErwan Le Ray 1734fb6dcef6SErwan Le Ray pm_runtime_put_sync(&pdev->dev); 1735fb6dcef6SErwan Le Ray 173648a6092fSMaxime Coquelin return 0; 1737ada80043SFabrice Gasnier 173887fd0741SErwan Le Ray err_port: 173987fd0741SErwan Le Ray pm_runtime_disable(&pdev->dev); 174087fd0741SErwan Le Ray pm_runtime_set_suspended(&pdev->dev); 174187fd0741SErwan Le Ray pm_runtime_put_noidle(&pdev->dev); 174287fd0741SErwan Le Ray 174387fd0741SErwan Le Ray if (stm32port->tx_ch) { 1744a7770a4bSErwan Le Ray stm32_usart_of_dma_tx_remove(stm32port, pdev); 174587fd0741SErwan Le Ray dma_release_channel(stm32port->tx_ch); 174687fd0741SErwan Le Ray } 174787fd0741SErwan Le Ray 1748a7770a4bSErwan Le Ray if (stm32port->rx_ch) 1749a7770a4bSErwan Le Ray stm32_usart_of_dma_rx_remove(stm32port, pdev); 175087fd0741SErwan Le Ray 1751a7770a4bSErwan Le Ray err_dma_rx: 1752a7770a4bSErwan Le Ray if (stm32port->rx_ch) 1753a7770a4bSErwan Le Ray dma_release_channel(stm32port->rx_ch); 1754a7770a4bSErwan Le Ray 1755a7770a4bSErwan Le Ray err_wakeirq: 17563d530017SAlexandre Torgue if (stm32port->wakeup_src) 17575297f274SErwan Le Ray dev_pm_clear_wake_irq(&pdev->dev); 17585297f274SErwan Le Ray 1759a7770a4bSErwan Le Ray err_deinit_port: 17603d530017SAlexandre Torgue if (stm32port->wakeup_src) 17613d530017SAlexandre Torgue device_set_wakeup_capable(&pdev->dev, false); 1762270e5a74SFabrice Gasnier 176397f3a085SErwan Le Ray stm32_usart_deinit_port(stm32port); 1764ada80043SFabrice Gasnier 1765ada80043SFabrice Gasnier return ret; 176648a6092fSMaxime Coquelin } 176748a6092fSMaxime Coquelin 176856f9a76cSErwan Le Ray static int stm32_usart_serial_remove(struct platform_device *pdev) 176948a6092fSMaxime Coquelin { 177048a6092fSMaxime Coquelin struct uart_port *port = platform_get_drvdata(pdev); 1771511c7b1bSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1772d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1773fb6dcef6SErwan Le Ray int err; 177433bb2f6aSErwan Le Ray u32 cr3; 1775fb6dcef6SErwan Le Ray 1776fb6dcef6SErwan Le Ray pm_runtime_get_sync(&pdev->dev); 177787fd0741SErwan Le Ray err = uart_remove_one_port(&stm32_usart_driver, port); 177887fd0741SErwan Le Ray if (err) 177987fd0741SErwan Le Ray return(err); 178087fd0741SErwan Le Ray 178187fd0741SErwan Le Ray pm_runtime_disable(&pdev->dev); 178287fd0741SErwan Le Ray pm_runtime_set_suspended(&pdev->dev); 178387fd0741SErwan Le Ray pm_runtime_put_noidle(&pdev->dev); 178434891872SAlexandre TORGUE 178533bb2f6aSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_PEIE); 178633bb2f6aSErwan Le Ray cr3 = readl_relaxed(port->membase + ofs->cr3); 178733bb2f6aSErwan Le Ray cr3 &= ~USART_CR3_EIE; 178833bb2f6aSErwan Le Ray cr3 &= ~USART_CR3_DMAR; 178933bb2f6aSErwan Le Ray cr3 &= ~USART_CR3_DDRE; 179033bb2f6aSErwan Le Ray writel_relaxed(cr3, port->membase + ofs->cr3); 179134891872SAlexandre TORGUE 179287fd0741SErwan Le Ray if (stm32_port->tx_ch) { 1793a7770a4bSErwan Le Ray stm32_usart_of_dma_tx_remove(stm32_port, pdev); 179434891872SAlexandre TORGUE dma_release_channel(stm32_port->tx_ch); 179587fd0741SErwan Le Ray } 179634891872SAlexandre TORGUE 1797a7770a4bSErwan Le Ray if (stm32_port->rx_ch) { 1798a7770a4bSErwan Le Ray stm32_usart_of_dma_rx_remove(stm32_port, pdev); 1799a7770a4bSErwan Le Ray dma_release_channel(stm32_port->rx_ch); 1800a7770a4bSErwan Le Ray } 1801a7770a4bSErwan Le Ray 1802a7770a4bSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 1803511c7b1bSAlexandre TORGUE 18043d530017SAlexandre Torgue if (stm32_port->wakeup_src) { 18055297f274SErwan Le Ray dev_pm_clear_wake_irq(&pdev->dev); 1806270e5a74SFabrice Gasnier device_init_wakeup(&pdev->dev, false); 18075297f274SErwan Le Ray } 1808270e5a74SFabrice Gasnier 180997f3a085SErwan Le Ray stm32_usart_deinit_port(stm32_port); 181048a6092fSMaxime Coquelin 181187fd0741SErwan Le Ray return 0; 181248a6092fSMaxime Coquelin } 181348a6092fSMaxime Coquelin 18141f507b3aSValentin Caron static void __maybe_unused stm32_usart_console_putchar(struct uart_port *port, unsigned char ch) 181548a6092fSMaxime Coquelin { 1816ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1817d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 181828fb1a92SValentin Caron u32 isr; 181928fb1a92SValentin Caron int ret; 1820ada8618fSAlexandre TORGUE 182128fb1a92SValentin Caron ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr, isr, 182228fb1a92SValentin Caron (isr & USART_SR_TXE), 100, 182328fb1a92SValentin Caron STM32_USART_TIMEOUT_USEC); 182428fb1a92SValentin Caron if (ret != 0) { 182528fb1a92SValentin Caron dev_err(port->dev, "Error while sending data in UART TX : %d\n", ret); 182628fb1a92SValentin Caron return; 182728fb1a92SValentin Caron } 1828ada8618fSAlexandre TORGUE writel_relaxed(ch, port->membase + ofs->tdr); 182948a6092fSMaxime Coquelin } 183048a6092fSMaxime Coquelin 18311f507b3aSValentin Caron #ifdef CONFIG_SERIAL_STM32_CONSOLE 183256f9a76cSErwan Le Ray static void stm32_usart_console_write(struct console *co, const char *s, 183392fc0023SErwan Le Ray unsigned int cnt) 183448a6092fSMaxime Coquelin { 183548a6092fSMaxime Coquelin struct uart_port *port = &stm32_ports[co->index].port; 1836ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1837d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1838d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 183948a6092fSMaxime Coquelin unsigned long flags; 184048a6092fSMaxime Coquelin u32 old_cr1, new_cr1; 184148a6092fSMaxime Coquelin int locked = 1; 184248a6092fSMaxime Coquelin 1843cea37afdSJohan Hovold if (oops_in_progress) 1844cea37afdSJohan Hovold locked = spin_trylock_irqsave(&port->lock, flags); 184548a6092fSMaxime Coquelin else 1846cea37afdSJohan Hovold spin_lock_irqsave(&port->lock, flags); 184748a6092fSMaxime Coquelin 184887f1f809SAlexandre TORGUE /* Save and disable interrupts, enable the transmitter */ 1849ada8618fSAlexandre TORGUE old_cr1 = readl_relaxed(port->membase + ofs->cr1); 185048a6092fSMaxime Coquelin new_cr1 = old_cr1 & ~USART_CR1_IE_MASK; 185187f1f809SAlexandre TORGUE new_cr1 |= USART_CR1_TE | BIT(cfg->uart_enable_bit); 1852ada8618fSAlexandre TORGUE writel_relaxed(new_cr1, port->membase + ofs->cr1); 185348a6092fSMaxime Coquelin 185456f9a76cSErwan Le Ray uart_console_write(port, s, cnt, stm32_usart_console_putchar); 185548a6092fSMaxime Coquelin 185648a6092fSMaxime Coquelin /* Restore interrupt state */ 1857ada8618fSAlexandre TORGUE writel_relaxed(old_cr1, port->membase + ofs->cr1); 185848a6092fSMaxime Coquelin 185948a6092fSMaxime Coquelin if (locked) 1860cea37afdSJohan Hovold spin_unlock_irqrestore(&port->lock, flags); 186148a6092fSMaxime Coquelin } 186248a6092fSMaxime Coquelin 186356f9a76cSErwan Le Ray static int stm32_usart_console_setup(struct console *co, char *options) 186448a6092fSMaxime Coquelin { 186548a6092fSMaxime Coquelin struct stm32_port *stm32port; 186648a6092fSMaxime Coquelin int baud = 9600; 186748a6092fSMaxime Coquelin int bits = 8; 186848a6092fSMaxime Coquelin int parity = 'n'; 186948a6092fSMaxime Coquelin int flow = 'n'; 187048a6092fSMaxime Coquelin 187148a6092fSMaxime Coquelin if (co->index >= STM32_MAX_PORTS) 187248a6092fSMaxime Coquelin return -ENODEV; 187348a6092fSMaxime Coquelin 187448a6092fSMaxime Coquelin stm32port = &stm32_ports[co->index]; 187548a6092fSMaxime Coquelin 187648a6092fSMaxime Coquelin /* 187748a6092fSMaxime Coquelin * This driver does not support early console initialization 187848a6092fSMaxime Coquelin * (use ARM early printk support instead), so we only expect 187948a6092fSMaxime Coquelin * this to be called during the uart port registration when the 188048a6092fSMaxime Coquelin * driver gets probed and the port should be mapped at that point. 188148a6092fSMaxime Coquelin */ 188292fc0023SErwan Le Ray if (stm32port->port.mapbase == 0 || !stm32port->port.membase) 188348a6092fSMaxime Coquelin return -ENXIO; 188448a6092fSMaxime Coquelin 188548a6092fSMaxime Coquelin if (options) 188648a6092fSMaxime Coquelin uart_parse_options(options, &baud, &parity, &bits, &flow); 188748a6092fSMaxime Coquelin 188848a6092fSMaxime Coquelin return uart_set_options(&stm32port->port, co, baud, parity, bits, flow); 188948a6092fSMaxime Coquelin } 189048a6092fSMaxime Coquelin 189148a6092fSMaxime Coquelin static struct console stm32_console = { 189248a6092fSMaxime Coquelin .name = STM32_SERIAL_NAME, 189348a6092fSMaxime Coquelin .device = uart_console_device, 189456f9a76cSErwan Le Ray .write = stm32_usart_console_write, 189556f9a76cSErwan Le Ray .setup = stm32_usart_console_setup, 189648a6092fSMaxime Coquelin .flags = CON_PRINTBUFFER, 189748a6092fSMaxime Coquelin .index = -1, 189848a6092fSMaxime Coquelin .data = &stm32_usart_driver, 189948a6092fSMaxime Coquelin }; 190048a6092fSMaxime Coquelin 190148a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE (&stm32_console) 190248a6092fSMaxime Coquelin 190348a6092fSMaxime Coquelin #else 190448a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE NULL 190548a6092fSMaxime Coquelin #endif /* CONFIG_SERIAL_STM32_CONSOLE */ 190648a6092fSMaxime Coquelin 19078043b16fSValentin Caron #ifdef CONFIG_SERIAL_EARLYCON 19088043b16fSValentin Caron static void early_stm32_usart_console_putchar(struct uart_port *port, unsigned char ch) 19098043b16fSValentin Caron { 19108043b16fSValentin Caron struct stm32_usart_info *info = port->private_data; 19118043b16fSValentin Caron 19128043b16fSValentin Caron while (!(readl_relaxed(port->membase + info->ofs.isr) & USART_SR_TXE)) 19138043b16fSValentin Caron cpu_relax(); 19148043b16fSValentin Caron 19158043b16fSValentin Caron writel_relaxed(ch, port->membase + info->ofs.tdr); 19168043b16fSValentin Caron } 19178043b16fSValentin Caron 19188043b16fSValentin Caron static void early_stm32_serial_write(struct console *console, const char *s, unsigned int count) 19198043b16fSValentin Caron { 19208043b16fSValentin Caron struct earlycon_device *device = console->data; 19218043b16fSValentin Caron struct uart_port *port = &device->port; 19228043b16fSValentin Caron 19238043b16fSValentin Caron uart_console_write(port, s, count, early_stm32_usart_console_putchar); 19248043b16fSValentin Caron } 19258043b16fSValentin Caron 19268043b16fSValentin Caron static int __init early_stm32_h7_serial_setup(struct earlycon_device *device, const char *options) 19278043b16fSValentin Caron { 19288043b16fSValentin Caron if (!(device->port.membase || device->port.iobase)) 19298043b16fSValentin Caron return -ENODEV; 19308043b16fSValentin Caron device->port.private_data = &stm32h7_info; 19318043b16fSValentin Caron device->con->write = early_stm32_serial_write; 19328043b16fSValentin Caron return 0; 19338043b16fSValentin Caron } 19348043b16fSValentin Caron 19358043b16fSValentin Caron static int __init early_stm32_f7_serial_setup(struct earlycon_device *device, const char *options) 19368043b16fSValentin Caron { 19378043b16fSValentin Caron if (!(device->port.membase || device->port.iobase)) 19388043b16fSValentin Caron return -ENODEV; 19398043b16fSValentin Caron device->port.private_data = &stm32f7_info; 19408043b16fSValentin Caron device->con->write = early_stm32_serial_write; 19418043b16fSValentin Caron return 0; 19428043b16fSValentin Caron } 19438043b16fSValentin Caron 19448043b16fSValentin Caron static int __init early_stm32_f4_serial_setup(struct earlycon_device *device, const char *options) 19458043b16fSValentin Caron { 19468043b16fSValentin Caron if (!(device->port.membase || device->port.iobase)) 19478043b16fSValentin Caron return -ENODEV; 19488043b16fSValentin Caron device->port.private_data = &stm32f4_info; 19498043b16fSValentin Caron device->con->write = early_stm32_serial_write; 19508043b16fSValentin Caron return 0; 19518043b16fSValentin Caron } 19528043b16fSValentin Caron 19538043b16fSValentin Caron OF_EARLYCON_DECLARE(stm32, "st,stm32h7-uart", early_stm32_h7_serial_setup); 19548043b16fSValentin Caron OF_EARLYCON_DECLARE(stm32, "st,stm32f7-uart", early_stm32_f7_serial_setup); 19558043b16fSValentin Caron OF_EARLYCON_DECLARE(stm32, "st,stm32-uart", early_stm32_f4_serial_setup); 19568043b16fSValentin Caron #endif /* CONFIG_SERIAL_EARLYCON */ 19578043b16fSValentin Caron 195848a6092fSMaxime Coquelin static struct uart_driver stm32_usart_driver = { 195948a6092fSMaxime Coquelin .driver_name = DRIVER_NAME, 196048a6092fSMaxime Coquelin .dev_name = STM32_SERIAL_NAME, 196148a6092fSMaxime Coquelin .major = 0, 196248a6092fSMaxime Coquelin .minor = 0, 196348a6092fSMaxime Coquelin .nr = STM32_MAX_PORTS, 196448a6092fSMaxime Coquelin .cons = STM32_SERIAL_CONSOLE, 196548a6092fSMaxime Coquelin }; 196648a6092fSMaxime Coquelin 19676eeb348cSErwan Le Ray static int __maybe_unused stm32_usart_serial_en_wakeup(struct uart_port *port, 1968fe94347dSErwan Le Ray bool enable) 1969270e5a74SFabrice Gasnier { 1970270e5a74SFabrice Gasnier struct stm32_port *stm32_port = to_stm32_port(port); 1971d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 19726eeb348cSErwan Le Ray struct tty_port *tport = &port->state->port; 19736eeb348cSErwan Le Ray int ret; 19746333a485SErwan Le Ray unsigned int size; 19756333a485SErwan Le Ray unsigned long flags; 1976270e5a74SFabrice Gasnier 19776eeb348cSErwan Le Ray if (!stm32_port->wakeup_src || !tty_port_initialized(tport)) 19786eeb348cSErwan Le Ray return 0; 1979270e5a74SFabrice Gasnier 198012761869SErwan Le Ray /* 198112761869SErwan Le Ray * Enable low-power wake-up and wake-up irq if argument is set to 198212761869SErwan Le Ray * "enable", disable low-power wake-up and wake-up irq otherwise 198312761869SErwan Le Ray */ 1984270e5a74SFabrice Gasnier if (enable) { 198556f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, USART_CR1_UESM); 198612761869SErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_WUFIE); 19877547d9abSErwan Le Ray mctrl_gpio_enable_irq_wake(stm32_port->gpios); 19886eeb348cSErwan Le Ray 19896eeb348cSErwan Le Ray /* 19906eeb348cSErwan Le Ray * When DMA is used for reception, it must be disabled before 19916eeb348cSErwan Le Ray * entering low-power mode and re-enabled when exiting from 19926eeb348cSErwan Le Ray * low-power mode. 19936eeb348cSErwan Le Ray */ 19946eeb348cSErwan Le Ray if (stm32_port->rx_ch) { 19956333a485SErwan Le Ray spin_lock_irqsave(&port->lock, flags); 19966333a485SErwan Le Ray /* Avoid race with RX IRQ when DMAR is cleared */ 19976eeb348cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR); 19986333a485SErwan Le Ray /* Poll data from DMA RX buffer if any */ 19996333a485SErwan Le Ray size = stm32_usart_receive_chars(port, true); 20006333a485SErwan Le Ray dmaengine_terminate_async(stm32_port->rx_ch); 20016333a485SErwan Le Ray uart_unlock_and_check_sysrq_irqrestore(port, flags); 20026333a485SErwan Le Ray if (size) 20036333a485SErwan Le Ray tty_flip_buffer_push(tport); 20046eeb348cSErwan Le Ray } 20056eeb348cSErwan Le Ray 20066eeb348cSErwan Le Ray /* Poll data from RX FIFO if any */ 20076eeb348cSErwan Le Ray stm32_usart_receive_chars(port, false); 2008270e5a74SFabrice Gasnier } else { 20096eeb348cSErwan Le Ray if (stm32_port->rx_ch) { 20106eeb348cSErwan Le Ray ret = stm32_usart_start_rx_dma_cyclic(port); 20116eeb348cSErwan Le Ray if (ret) 20126eeb348cSErwan Le Ray return ret; 20136eeb348cSErwan Le Ray } 20147547d9abSErwan Le Ray mctrl_gpio_disable_irq_wake(stm32_port->gpios); 201556f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_UESM); 201612761869SErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE); 2017270e5a74SFabrice Gasnier } 20186eeb348cSErwan Le Ray 20196eeb348cSErwan Le Ray return 0; 2020270e5a74SFabrice Gasnier } 2021270e5a74SFabrice Gasnier 202256f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_suspend(struct device *dev) 2023270e5a74SFabrice Gasnier { 2024270e5a74SFabrice Gasnier struct uart_port *port = dev_get_drvdata(dev); 20256eeb348cSErwan Le Ray int ret; 2026270e5a74SFabrice Gasnier 2027270e5a74SFabrice Gasnier uart_suspend_port(&stm32_usart_driver, port); 2028270e5a74SFabrice Gasnier 20296eeb348cSErwan Le Ray if (device_may_wakeup(dev) || device_wakeup_path(dev)) { 20306eeb348cSErwan Le Ray ret = stm32_usart_serial_en_wakeup(port, true); 20316eeb348cSErwan Le Ray if (ret) 20326eeb348cSErwan Le Ray return ret; 20336eeb348cSErwan Le Ray } 2034270e5a74SFabrice Gasnier 203555484fccSErwan Le Ray /* 203655484fccSErwan Le Ray * When "no_console_suspend" is enabled, keep the pinctrl default state 203755484fccSErwan Le Ray * and rely on bootloader stage to restore this state upon resume. 203855484fccSErwan Le Ray * Otherwise, apply the idle or sleep states depending on wakeup 203955484fccSErwan Le Ray * capabilities. 204055484fccSErwan Le Ray */ 204155484fccSErwan Le Ray if (console_suspend_enabled || !uart_console(port)) { 20421631eeeaSErwan Le Ray if (device_may_wakeup(dev) || device_wakeup_path(dev)) 204355484fccSErwan Le Ray pinctrl_pm_select_idle_state(dev); 204455484fccSErwan Le Ray else 204594616d9aSErwan Le Ray pinctrl_pm_select_sleep_state(dev); 204655484fccSErwan Le Ray } 204794616d9aSErwan Le Ray 2048270e5a74SFabrice Gasnier return 0; 2049270e5a74SFabrice Gasnier } 2050270e5a74SFabrice Gasnier 205156f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_resume(struct device *dev) 2052270e5a74SFabrice Gasnier { 2053270e5a74SFabrice Gasnier struct uart_port *port = dev_get_drvdata(dev); 20546eeb348cSErwan Le Ray int ret; 2055270e5a74SFabrice Gasnier 205694616d9aSErwan Le Ray pinctrl_pm_select_default_state(dev); 205794616d9aSErwan Le Ray 20586eeb348cSErwan Le Ray if (device_may_wakeup(dev) || device_wakeup_path(dev)) { 20596eeb348cSErwan Le Ray ret = stm32_usart_serial_en_wakeup(port, false); 20606eeb348cSErwan Le Ray if (ret) 20616eeb348cSErwan Le Ray return ret; 20626eeb348cSErwan Le Ray } 2063270e5a74SFabrice Gasnier 2064270e5a74SFabrice Gasnier return uart_resume_port(&stm32_usart_driver, port); 2065270e5a74SFabrice Gasnier } 2066270e5a74SFabrice Gasnier 206756f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_suspend(struct device *dev) 2068fb6dcef6SErwan Le Ray { 2069fb6dcef6SErwan Le Ray struct uart_port *port = dev_get_drvdata(dev); 2070fb6dcef6SErwan Le Ray struct stm32_port *stm32port = container_of(port, 2071fb6dcef6SErwan Le Ray struct stm32_port, port); 2072fb6dcef6SErwan Le Ray 2073fb6dcef6SErwan Le Ray clk_disable_unprepare(stm32port->clk); 2074fb6dcef6SErwan Le Ray 2075fb6dcef6SErwan Le Ray return 0; 2076fb6dcef6SErwan Le Ray } 2077fb6dcef6SErwan Le Ray 207856f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_resume(struct device *dev) 2079fb6dcef6SErwan Le Ray { 2080fb6dcef6SErwan Le Ray struct uart_port *port = dev_get_drvdata(dev); 2081fb6dcef6SErwan Le Ray struct stm32_port *stm32port = container_of(port, 2082fb6dcef6SErwan Le Ray struct stm32_port, port); 2083fb6dcef6SErwan Le Ray 2084fb6dcef6SErwan Le Ray return clk_prepare_enable(stm32port->clk); 2085fb6dcef6SErwan Le Ray } 2086fb6dcef6SErwan Le Ray 2087270e5a74SFabrice Gasnier static const struct dev_pm_ops stm32_serial_pm_ops = { 208856f9a76cSErwan Le Ray SET_RUNTIME_PM_OPS(stm32_usart_runtime_suspend, 208956f9a76cSErwan Le Ray stm32_usart_runtime_resume, NULL) 209056f9a76cSErwan Le Ray SET_SYSTEM_SLEEP_PM_OPS(stm32_usart_serial_suspend, 209156f9a76cSErwan Le Ray stm32_usart_serial_resume) 2092270e5a74SFabrice Gasnier }; 2093270e5a74SFabrice Gasnier 209448a6092fSMaxime Coquelin static struct platform_driver stm32_serial_driver = { 209556f9a76cSErwan Le Ray .probe = stm32_usart_serial_probe, 209656f9a76cSErwan Le Ray .remove = stm32_usart_serial_remove, 209748a6092fSMaxime Coquelin .driver = { 209848a6092fSMaxime Coquelin .name = DRIVER_NAME, 2099270e5a74SFabrice Gasnier .pm = &stm32_serial_pm_ops, 210048a6092fSMaxime Coquelin .of_match_table = of_match_ptr(stm32_match), 210148a6092fSMaxime Coquelin }, 210248a6092fSMaxime Coquelin }; 210348a6092fSMaxime Coquelin 210456f9a76cSErwan Le Ray static int __init stm32_usart_init(void) 210548a6092fSMaxime Coquelin { 210648a6092fSMaxime Coquelin static char banner[] __initdata = "STM32 USART driver initialized"; 210748a6092fSMaxime Coquelin int ret; 210848a6092fSMaxime Coquelin 210948a6092fSMaxime Coquelin pr_info("%s\n", banner); 211048a6092fSMaxime Coquelin 211148a6092fSMaxime Coquelin ret = uart_register_driver(&stm32_usart_driver); 211248a6092fSMaxime Coquelin if (ret) 211348a6092fSMaxime Coquelin return ret; 211448a6092fSMaxime Coquelin 211548a6092fSMaxime Coquelin ret = platform_driver_register(&stm32_serial_driver); 211648a6092fSMaxime Coquelin if (ret) 211748a6092fSMaxime Coquelin uart_unregister_driver(&stm32_usart_driver); 211848a6092fSMaxime Coquelin 211948a6092fSMaxime Coquelin return ret; 212048a6092fSMaxime Coquelin } 212148a6092fSMaxime Coquelin 212256f9a76cSErwan Le Ray static void __exit stm32_usart_exit(void) 212348a6092fSMaxime Coquelin { 212448a6092fSMaxime Coquelin platform_driver_unregister(&stm32_serial_driver); 212548a6092fSMaxime Coquelin uart_unregister_driver(&stm32_usart_driver); 212648a6092fSMaxime Coquelin } 212748a6092fSMaxime Coquelin 212856f9a76cSErwan Le Ray module_init(stm32_usart_init); 212956f9a76cSErwan Le Ray module_exit(stm32_usart_exit); 213048a6092fSMaxime Coquelin 213148a6092fSMaxime Coquelin MODULE_ALIAS("platform:" DRIVER_NAME); 213248a6092fSMaxime Coquelin MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver"); 213348a6092fSMaxime Coquelin MODULE_LICENSE("GPL v2"); 2134