1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0 248a6092fSMaxime Coquelin /* 348a6092fSMaxime Coquelin * Copyright (C) Maxime Coquelin 2015 43e5fcbacSBich HEMON * Copyright (C) STMicroelectronics SA 2017 5ada8618fSAlexandre TORGUE * Authors: Maxime Coquelin <mcoquelin.stm32@gmail.com> 68ebd9665SErwan Le Ray * Gerald Baeza <gerald.baeza@foss.st.com> 78ebd9665SErwan Le Ray * Erwan Le Ray <erwan.leray@foss.st.com> 848a6092fSMaxime Coquelin * 948a6092fSMaxime Coquelin * Inspired by st-asc.c from STMicroelectronics (c) 1048a6092fSMaxime Coquelin */ 1148a6092fSMaxime Coquelin 1234891872SAlexandre TORGUE #include <linux/clk.h> 1348a6092fSMaxime Coquelin #include <linux/console.h> 1448a6092fSMaxime Coquelin #include <linux/delay.h> 1534891872SAlexandre TORGUE #include <linux/dma-direction.h> 1634891872SAlexandre TORGUE #include <linux/dmaengine.h> 1734891872SAlexandre TORGUE #include <linux/dma-mapping.h> 1834891872SAlexandre TORGUE #include <linux/io.h> 1934891872SAlexandre TORGUE #include <linux/iopoll.h> 2034891872SAlexandre TORGUE #include <linux/irq.h> 2134891872SAlexandre TORGUE #include <linux/module.h> 2248a6092fSMaxime Coquelin #include <linux/of.h> 2348a6092fSMaxime Coquelin #include <linux/of_platform.h> 2494616d9aSErwan Le Ray #include <linux/pinctrl/consumer.h> 2534891872SAlexandre TORGUE #include <linux/platform_device.h> 2634891872SAlexandre TORGUE #include <linux/pm_runtime.h> 27270e5a74SFabrice Gasnier #include <linux/pm_wakeirq.h> 2848a6092fSMaxime Coquelin #include <linux/serial_core.h> 2934891872SAlexandre TORGUE #include <linux/serial.h> 3034891872SAlexandre TORGUE #include <linux/spinlock.h> 3134891872SAlexandre TORGUE #include <linux/sysrq.h> 3234891872SAlexandre TORGUE #include <linux/tty_flip.h> 3334891872SAlexandre TORGUE #include <linux/tty.h> 3448a6092fSMaxime Coquelin 356cf61b9bSManivannan Sadhasivam #include "serial_mctrl_gpio.h" 36bc5a0b55SAlexandre TORGUE #include "stm32-usart.h" 3748a6092fSMaxime Coquelin 3856f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port); 3956f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port); 4048a6092fSMaxime Coquelin 4148a6092fSMaxime Coquelin static inline struct stm32_port *to_stm32_port(struct uart_port *port) 4248a6092fSMaxime Coquelin { 4348a6092fSMaxime Coquelin return container_of(port, struct stm32_port, port); 4448a6092fSMaxime Coquelin } 4548a6092fSMaxime Coquelin 4656f9a76cSErwan Le Ray static void stm32_usart_set_bits(struct uart_port *port, u32 reg, u32 bits) 4748a6092fSMaxime Coquelin { 4848a6092fSMaxime Coquelin u32 val; 4948a6092fSMaxime Coquelin 5048a6092fSMaxime Coquelin val = readl_relaxed(port->membase + reg); 5148a6092fSMaxime Coquelin val |= bits; 5248a6092fSMaxime Coquelin writel_relaxed(val, port->membase + reg); 5348a6092fSMaxime Coquelin } 5448a6092fSMaxime Coquelin 5556f9a76cSErwan Le Ray static void stm32_usart_clr_bits(struct uart_port *port, u32 reg, u32 bits) 5648a6092fSMaxime Coquelin { 5748a6092fSMaxime Coquelin u32 val; 5848a6092fSMaxime Coquelin 5948a6092fSMaxime Coquelin val = readl_relaxed(port->membase + reg); 6048a6092fSMaxime Coquelin val &= ~bits; 6148a6092fSMaxime Coquelin writel_relaxed(val, port->membase + reg); 6248a6092fSMaxime Coquelin } 6348a6092fSMaxime Coquelin 6456f9a76cSErwan Le Ray static void stm32_usart_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE, 651bcda09dSBich HEMON u32 delay_DDE, u32 baud) 661bcda09dSBich HEMON { 671bcda09dSBich HEMON u32 rs485_deat_dedt; 681bcda09dSBich HEMON u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT); 691bcda09dSBich HEMON bool over8; 701bcda09dSBich HEMON 711bcda09dSBich HEMON *cr3 |= USART_CR3_DEM; 721bcda09dSBich HEMON over8 = *cr1 & USART_CR1_OVER8; 731bcda09dSBich HEMON 741bcda09dSBich HEMON if (over8) 751bcda09dSBich HEMON rs485_deat_dedt = delay_ADE * baud * 8; 761bcda09dSBich HEMON else 771bcda09dSBich HEMON rs485_deat_dedt = delay_ADE * baud * 16; 781bcda09dSBich HEMON 791bcda09dSBich HEMON rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000); 801bcda09dSBich HEMON rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ? 811bcda09dSBich HEMON rs485_deat_dedt_max : rs485_deat_dedt; 821bcda09dSBich HEMON rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) & 831bcda09dSBich HEMON USART_CR1_DEAT_MASK; 841bcda09dSBich HEMON *cr1 |= rs485_deat_dedt; 851bcda09dSBich HEMON 861bcda09dSBich HEMON if (over8) 871bcda09dSBich HEMON rs485_deat_dedt = delay_DDE * baud * 8; 881bcda09dSBich HEMON else 891bcda09dSBich HEMON rs485_deat_dedt = delay_DDE * baud * 16; 901bcda09dSBich HEMON 911bcda09dSBich HEMON rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000); 921bcda09dSBich HEMON rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ? 931bcda09dSBich HEMON rs485_deat_dedt_max : rs485_deat_dedt; 941bcda09dSBich HEMON rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) & 951bcda09dSBich HEMON USART_CR1_DEDT_MASK; 961bcda09dSBich HEMON *cr1 |= rs485_deat_dedt; 971bcda09dSBich HEMON } 981bcda09dSBich HEMON 9956f9a76cSErwan Le Ray static int stm32_usart_config_rs485(struct uart_port *port, 1001bcda09dSBich HEMON struct serial_rs485 *rs485conf) 1011bcda09dSBich HEMON { 1021bcda09dSBich HEMON struct stm32_port *stm32_port = to_stm32_port(port); 103d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 104d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 1051bcda09dSBich HEMON u32 usartdiv, baud, cr1, cr3; 1061bcda09dSBich HEMON bool over8; 1071bcda09dSBich HEMON 10856f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 1091bcda09dSBich HEMON 1101bcda09dSBich HEMON port->rs485 = *rs485conf; 1111bcda09dSBich HEMON 1121bcda09dSBich HEMON rs485conf->flags |= SER_RS485_RX_DURING_TX; 1131bcda09dSBich HEMON 1141bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_ENABLED) { 1151bcda09dSBich HEMON cr1 = readl_relaxed(port->membase + ofs->cr1); 1161bcda09dSBich HEMON cr3 = readl_relaxed(port->membase + ofs->cr3); 1171bcda09dSBich HEMON usartdiv = readl_relaxed(port->membase + ofs->brr); 1181bcda09dSBich HEMON usartdiv = usartdiv & GENMASK(15, 0); 1191bcda09dSBich HEMON over8 = cr1 & USART_CR1_OVER8; 1201bcda09dSBich HEMON 1211bcda09dSBich HEMON if (over8) 1221bcda09dSBich HEMON usartdiv = usartdiv | (usartdiv & GENMASK(4, 0)) 1231bcda09dSBich HEMON << USART_BRR_04_R_SHIFT; 1241bcda09dSBich HEMON 1251bcda09dSBich HEMON baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv); 12656f9a76cSErwan Le Ray stm32_usart_config_reg_rs485(&cr1, &cr3, 1271bcda09dSBich HEMON rs485conf->delay_rts_before_send, 12856f9a76cSErwan Le Ray rs485conf->delay_rts_after_send, 12956f9a76cSErwan Le Ray baud); 1301bcda09dSBich HEMON 1311bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 1321bcda09dSBich HEMON cr3 &= ~USART_CR3_DEP; 1331bcda09dSBich HEMON rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND; 1341bcda09dSBich HEMON } else { 1351bcda09dSBich HEMON cr3 |= USART_CR3_DEP; 1361bcda09dSBich HEMON rs485conf->flags |= SER_RS485_RTS_AFTER_SEND; 1371bcda09dSBich HEMON } 1381bcda09dSBich HEMON 1391bcda09dSBich HEMON writel_relaxed(cr3, port->membase + ofs->cr3); 1401bcda09dSBich HEMON writel_relaxed(cr1, port->membase + ofs->cr1); 1411bcda09dSBich HEMON } else { 14256f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, 14356f9a76cSErwan Le Ray USART_CR3_DEM | USART_CR3_DEP); 14456f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, 1451bcda09dSBich HEMON USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK); 1461bcda09dSBich HEMON } 1471bcda09dSBich HEMON 14856f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 1491bcda09dSBich HEMON 1501bcda09dSBich HEMON return 0; 1511bcda09dSBich HEMON } 1521bcda09dSBich HEMON 15356f9a76cSErwan Le Ray static int stm32_usart_init_rs485(struct uart_port *port, 1541bcda09dSBich HEMON struct platform_device *pdev) 1551bcda09dSBich HEMON { 1561bcda09dSBich HEMON struct serial_rs485 *rs485conf = &port->rs485; 1571bcda09dSBich HEMON 1581bcda09dSBich HEMON rs485conf->flags = 0; 1591bcda09dSBich HEMON rs485conf->delay_rts_before_send = 0; 1601bcda09dSBich HEMON rs485conf->delay_rts_after_send = 0; 1611bcda09dSBich HEMON 1621bcda09dSBich HEMON if (!pdev->dev.of_node) 1631bcda09dSBich HEMON return -ENODEV; 1641bcda09dSBich HEMON 165c150c0f3SLukas Wunner return uart_get_rs485_mode(port); 1661bcda09dSBich HEMON } 1671bcda09dSBich HEMON 16856f9a76cSErwan Le Ray static int stm32_usart_pending_rx(struct uart_port *port, u32 *sr, 16956f9a76cSErwan Le Ray int *last_res, bool threaded) 17034891872SAlexandre TORGUE { 17134891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 172d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 17334891872SAlexandre TORGUE enum dma_status status; 17434891872SAlexandre TORGUE struct dma_tx_state state; 17534891872SAlexandre TORGUE 17634891872SAlexandre TORGUE *sr = readl_relaxed(port->membase + ofs->isr); 17734891872SAlexandre TORGUE 17834891872SAlexandre TORGUE if (threaded && stm32_port->rx_ch) { 17934891872SAlexandre TORGUE status = dmaengine_tx_status(stm32_port->rx_ch, 18034891872SAlexandre TORGUE stm32_port->rx_ch->cookie, 18134891872SAlexandre TORGUE &state); 18292fc0023SErwan Le Ray if (status == DMA_IN_PROGRESS && (*last_res != state.residue)) 18334891872SAlexandre TORGUE return 1; 18434891872SAlexandre TORGUE else 18534891872SAlexandre TORGUE return 0; 18634891872SAlexandre TORGUE } else if (*sr & USART_SR_RXNE) { 18734891872SAlexandre TORGUE return 1; 18834891872SAlexandre TORGUE } 18934891872SAlexandre TORGUE return 0; 19034891872SAlexandre TORGUE } 19134891872SAlexandre TORGUE 19256f9a76cSErwan Le Ray static unsigned long stm32_usart_get_char(struct uart_port *port, u32 *sr, 1936c5962f3SErwan Le Ray int *last_res) 19434891872SAlexandre TORGUE { 19534891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 196d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 19734891872SAlexandre TORGUE unsigned long c; 19834891872SAlexandre TORGUE 19934891872SAlexandre TORGUE if (stm32_port->rx_ch) { 20034891872SAlexandre TORGUE c = stm32_port->rx_buf[RX_BUF_L - (*last_res)--]; 20134891872SAlexandre TORGUE if ((*last_res) == 0) 20234891872SAlexandre TORGUE *last_res = RX_BUF_L; 20334891872SAlexandre TORGUE } else { 2046c5962f3SErwan Le Ray c = readl_relaxed(port->membase + ofs->rdr); 2056c5962f3SErwan Le Ray /* apply RDR data mask */ 2066c5962f3SErwan Le Ray c &= stm32_port->rdr_mask; 20734891872SAlexandre TORGUE } 2086c5962f3SErwan Le Ray 2096c5962f3SErwan Le Ray return c; 21034891872SAlexandre TORGUE } 21134891872SAlexandre TORGUE 21256f9a76cSErwan Le Ray static void stm32_usart_receive_chars(struct uart_port *port, bool threaded) 21348a6092fSMaxime Coquelin { 21448a6092fSMaxime Coquelin struct tty_port *tport = &port->state->port; 215ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 216d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 217*ad767681SErwan Le Ray unsigned long c, flags; 21848a6092fSMaxime Coquelin u32 sr; 21948a6092fSMaxime Coquelin char flag; 22048a6092fSMaxime Coquelin 22129d60981SAndy Shevchenko if (irqd_is_wakeup_set(irq_get_irq_data(port->irq))) 22248a6092fSMaxime Coquelin pm_wakeup_event(tport->tty->dev, 0); 22348a6092fSMaxime Coquelin 224*ad767681SErwan Le Ray if (threaded) 225*ad767681SErwan Le Ray spin_lock_irqsave(&port->lock, flags); 226*ad767681SErwan Le Ray else 227*ad767681SErwan Le Ray spin_lock(&port->lock); 228*ad767681SErwan Le Ray 22956f9a76cSErwan Le Ray while (stm32_usart_pending_rx(port, &sr, &stm32_port->last_res, 23056f9a76cSErwan Le Ray threaded)) { 23148a6092fSMaxime Coquelin sr |= USART_SR_DUMMY_RX; 23248a6092fSMaxime Coquelin flag = TTY_NORMAL; 23348a6092fSMaxime Coquelin 2344f01d833SErwan Le Ray /* 2354f01d833SErwan Le Ray * Status bits has to be cleared before reading the RDR: 2364f01d833SErwan Le Ray * In FIFO mode, reading the RDR will pop the next data 2374f01d833SErwan Le Ray * (if any) along with its status bits into the SR. 2384f01d833SErwan Le Ray * Not doing so leads to misalignement between RDR and SR, 2394f01d833SErwan Le Ray * and clear status bits of the next rx data. 2404f01d833SErwan Le Ray * 2414f01d833SErwan Le Ray * Clear errors flags for stm32f7 and stm32h7 compatible 2424f01d833SErwan Le Ray * devices. On stm32f4 compatible devices, the error bit is 2434f01d833SErwan Le Ray * cleared by the sequence [read SR - read DR]. 2444f01d833SErwan Le Ray */ 2454f01d833SErwan Le Ray if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG) 2461250ed71SFabrice Gasnier writel_relaxed(sr & USART_SR_ERR_MASK, 2471250ed71SFabrice Gasnier port->membase + ofs->icr); 2484f01d833SErwan Le Ray 24956f9a76cSErwan Le Ray c = stm32_usart_get_char(port, &sr, &stm32_port->last_res); 2504f01d833SErwan Le Ray port->icount.rx++; 25148a6092fSMaxime Coquelin if (sr & USART_SR_ERR_MASK) { 2524f01d833SErwan Le Ray if (sr & USART_SR_ORE) { 25348a6092fSMaxime Coquelin port->icount.overrun++; 25448a6092fSMaxime Coquelin } else if (sr & USART_SR_PE) { 25548a6092fSMaxime Coquelin port->icount.parity++; 25648a6092fSMaxime Coquelin } else if (sr & USART_SR_FE) { 2574f01d833SErwan Le Ray /* Break detection if character is null */ 2584f01d833SErwan Le Ray if (!c) { 2594f01d833SErwan Le Ray port->icount.brk++; 2604f01d833SErwan Le Ray if (uart_handle_break(port)) 2614f01d833SErwan Le Ray continue; 2624f01d833SErwan Le Ray } else { 26348a6092fSMaxime Coquelin port->icount.frame++; 26448a6092fSMaxime Coquelin } 2654f01d833SErwan Le Ray } 26648a6092fSMaxime Coquelin 26748a6092fSMaxime Coquelin sr &= port->read_status_mask; 26848a6092fSMaxime Coquelin 2694f01d833SErwan Le Ray if (sr & USART_SR_PE) { 27048a6092fSMaxime Coquelin flag = TTY_PARITY; 2714f01d833SErwan Le Ray } else if (sr & USART_SR_FE) { 2724f01d833SErwan Le Ray if (!c) 2734f01d833SErwan Le Ray flag = TTY_BREAK; 2744f01d833SErwan Le Ray else 27548a6092fSMaxime Coquelin flag = TTY_FRAME; 27648a6092fSMaxime Coquelin } 2774f01d833SErwan Le Ray } 27848a6092fSMaxime Coquelin 27948a6092fSMaxime Coquelin if (uart_handle_sysrq_char(port, c)) 28048a6092fSMaxime Coquelin continue; 28148a6092fSMaxime Coquelin uart_insert_char(port, sr, USART_SR_ORE, c, flag); 28248a6092fSMaxime Coquelin } 28348a6092fSMaxime Coquelin 284*ad767681SErwan Le Ray if (threaded) 285*ad767681SErwan Le Ray spin_unlock_irqrestore(&port->lock, flags); 286*ad767681SErwan Le Ray else 28748a6092fSMaxime Coquelin spin_unlock(&port->lock); 288*ad767681SErwan Le Ray 28948a6092fSMaxime Coquelin tty_flip_buffer_push(tport); 29048a6092fSMaxime Coquelin } 29148a6092fSMaxime Coquelin 29256f9a76cSErwan Le Ray static void stm32_usart_tx_dma_complete(void *arg) 29334891872SAlexandre TORGUE { 29434891872SAlexandre TORGUE struct uart_port *port = arg; 29534891872SAlexandre TORGUE struct stm32_port *stm32port = to_stm32_port(port); 296d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 29734891872SAlexandre TORGUE 29856f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 29934891872SAlexandre TORGUE stm32port->tx_dma_busy = false; 30034891872SAlexandre TORGUE 30134891872SAlexandre TORGUE /* Let's see if we have pending data to send */ 30256f9a76cSErwan Le Ray stm32_usart_transmit_chars(port); 30334891872SAlexandre TORGUE } 30434891872SAlexandre TORGUE 30556f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_enable(struct uart_port *port) 306d075719eSErwan Le Ray { 307d075719eSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 308d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 309d075719eSErwan Le Ray 310d075719eSErwan Le Ray /* 311d075719eSErwan Le Ray * Enables TX FIFO threashold irq when FIFO is enabled, 312d075719eSErwan Le Ray * or TX empty irq when FIFO is disabled 313d075719eSErwan Le Ray */ 314d075719eSErwan Le Ray if (stm32_port->fifoen) 31556f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_TXFTIE); 316d075719eSErwan Le Ray else 31756f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TXEIE); 318d075719eSErwan Le Ray } 319d075719eSErwan Le Ray 32056f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_disable(struct uart_port *port) 321d075719eSErwan Le Ray { 322d075719eSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 323d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 324d075719eSErwan Le Ray 325d075719eSErwan Le Ray if (stm32_port->fifoen) 32656f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE); 327d075719eSErwan Le Ray else 32856f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TXEIE); 329d075719eSErwan Le Ray } 330d075719eSErwan Le Ray 33156f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_pio(struct uart_port *port) 33234891872SAlexandre TORGUE { 33334891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 334d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 33534891872SAlexandre TORGUE struct circ_buf *xmit = &port->state->xmit; 33634891872SAlexandre TORGUE 33734891872SAlexandre TORGUE if (stm32_port->tx_dma_busy) { 33856f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 33934891872SAlexandre TORGUE stm32_port->tx_dma_busy = false; 34034891872SAlexandre TORGUE } 34134891872SAlexandre TORGUE 3425d9176edSErwan Le Ray while (!uart_circ_empty(xmit)) { 3435d9176edSErwan Le Ray /* Check that TDR is empty before filling FIFO */ 3445d9176edSErwan Le Ray if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE)) 3455d9176edSErwan Le Ray break; 34634891872SAlexandre TORGUE writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr); 34734891872SAlexandre TORGUE xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1); 34834891872SAlexandre TORGUE port->icount.tx++; 34934891872SAlexandre TORGUE } 35034891872SAlexandre TORGUE 3515d9176edSErwan Le Ray /* rely on TXE irq (mask or unmask) for sending remaining data */ 3525d9176edSErwan Le Ray if (uart_circ_empty(xmit)) 35356f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 3545d9176edSErwan Le Ray else 35556f9a76cSErwan Le Ray stm32_usart_tx_interrupt_enable(port); 3565d9176edSErwan Le Ray } 3575d9176edSErwan Le Ray 35856f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_dma(struct uart_port *port) 35934891872SAlexandre TORGUE { 36034891872SAlexandre TORGUE struct stm32_port *stm32port = to_stm32_port(port); 361d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 36234891872SAlexandre TORGUE struct circ_buf *xmit = &port->state->xmit; 36334891872SAlexandre TORGUE struct dma_async_tx_descriptor *desc = NULL; 36434891872SAlexandre TORGUE unsigned int count, i; 36534891872SAlexandre TORGUE 36634891872SAlexandre TORGUE if (stm32port->tx_dma_busy) 36734891872SAlexandre TORGUE return; 36834891872SAlexandre TORGUE 36934891872SAlexandre TORGUE stm32port->tx_dma_busy = true; 37034891872SAlexandre TORGUE 37134891872SAlexandre TORGUE count = uart_circ_chars_pending(xmit); 37234891872SAlexandre TORGUE 37334891872SAlexandre TORGUE if (count > TX_BUF_L) 37434891872SAlexandre TORGUE count = TX_BUF_L; 37534891872SAlexandre TORGUE 37634891872SAlexandre TORGUE if (xmit->tail < xmit->head) { 37734891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count); 37834891872SAlexandre TORGUE } else { 37934891872SAlexandre TORGUE size_t one = UART_XMIT_SIZE - xmit->tail; 38034891872SAlexandre TORGUE size_t two; 38134891872SAlexandre TORGUE 38234891872SAlexandre TORGUE if (one > count) 38334891872SAlexandre TORGUE one = count; 38434891872SAlexandre TORGUE two = count - one; 38534891872SAlexandre TORGUE 38634891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one); 38734891872SAlexandre TORGUE if (two) 38834891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two); 38934891872SAlexandre TORGUE } 39034891872SAlexandre TORGUE 39134891872SAlexandre TORGUE desc = dmaengine_prep_slave_single(stm32port->tx_ch, 39234891872SAlexandre TORGUE stm32port->tx_dma_buf, 39334891872SAlexandre TORGUE count, 39434891872SAlexandre TORGUE DMA_MEM_TO_DEV, 39534891872SAlexandre TORGUE DMA_PREP_INTERRUPT); 39634891872SAlexandre TORGUE 397e7997f7fSErwan Le Ray if (!desc) 398e7997f7fSErwan Le Ray goto fallback_err; 39934891872SAlexandre TORGUE 40056f9a76cSErwan Le Ray desc->callback = stm32_usart_tx_dma_complete; 40134891872SAlexandre TORGUE desc->callback_param = port; 40234891872SAlexandre TORGUE 40334891872SAlexandre TORGUE /* Push current DMA TX transaction in the pending queue */ 404e7997f7fSErwan Le Ray if (dma_submit_error(dmaengine_submit(desc))) { 405e7997f7fSErwan Le Ray /* dma no yet started, safe to free resources */ 406e7997f7fSErwan Le Ray dmaengine_terminate_async(stm32port->tx_ch); 407e7997f7fSErwan Le Ray goto fallback_err; 408e7997f7fSErwan Le Ray } 40934891872SAlexandre TORGUE 41034891872SAlexandre TORGUE /* Issue pending DMA TX requests */ 41134891872SAlexandre TORGUE dma_async_issue_pending(stm32port->tx_ch); 41234891872SAlexandre TORGUE 41356f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT); 41434891872SAlexandre TORGUE 41534891872SAlexandre TORGUE xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1); 41634891872SAlexandre TORGUE port->icount.tx += count; 417e7997f7fSErwan Le Ray return; 418e7997f7fSErwan Le Ray 419e7997f7fSErwan Le Ray fallback_err: 420e7997f7fSErwan Le Ray for (i = count; i > 0; i--) 42156f9a76cSErwan Le Ray stm32_usart_transmit_chars_pio(port); 42234891872SAlexandre TORGUE } 42334891872SAlexandre TORGUE 42456f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port) 42548a6092fSMaxime Coquelin { 426ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 427d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 42848a6092fSMaxime Coquelin struct circ_buf *xmit = &port->state->xmit; 42948a6092fSMaxime Coquelin 43048a6092fSMaxime Coquelin if (port->x_char) { 43134891872SAlexandre TORGUE if (stm32_port->tx_dma_busy) 43256f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 433ada8618fSAlexandre TORGUE writel_relaxed(port->x_char, port->membase + ofs->tdr); 43448a6092fSMaxime Coquelin port->x_char = 0; 43548a6092fSMaxime Coquelin port->icount.tx++; 43634891872SAlexandre TORGUE if (stm32_port->tx_dma_busy) 43756f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT); 43848a6092fSMaxime Coquelin return; 43948a6092fSMaxime Coquelin } 44048a6092fSMaxime Coquelin 441b83b957cSErwan Le Ray if (uart_circ_empty(xmit) || uart_tx_stopped(port)) { 44256f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 44348a6092fSMaxime Coquelin return; 44448a6092fSMaxime Coquelin } 44548a6092fSMaxime Coquelin 44664c32eabSErwan Le Ray if (ofs->icr == UNDEF_REG) 44756f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->isr, USART_SR_TC); 44864c32eabSErwan Le Ray else 4491250ed71SFabrice Gasnier writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr); 45064c32eabSErwan Le Ray 45134891872SAlexandre TORGUE if (stm32_port->tx_ch) 45256f9a76cSErwan Le Ray stm32_usart_transmit_chars_dma(port); 45334891872SAlexandre TORGUE else 45456f9a76cSErwan Le Ray stm32_usart_transmit_chars_pio(port); 45548a6092fSMaxime Coquelin 45648a6092fSMaxime Coquelin if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) 45748a6092fSMaxime Coquelin uart_write_wakeup(port); 45848a6092fSMaxime Coquelin 45948a6092fSMaxime Coquelin if (uart_circ_empty(xmit)) 46056f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 46148a6092fSMaxime Coquelin } 46248a6092fSMaxime Coquelin 46356f9a76cSErwan Le Ray static irqreturn_t stm32_usart_interrupt(int irq, void *ptr) 46448a6092fSMaxime Coquelin { 46548a6092fSMaxime Coquelin struct uart_port *port = ptr; 466ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 467d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 46848a6092fSMaxime Coquelin u32 sr; 46948a6092fSMaxime Coquelin 470ada8618fSAlexandre TORGUE sr = readl_relaxed(port->membase + ofs->isr); 47148a6092fSMaxime Coquelin 4724cc0ed62SErwan Le Ray if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG) 4734cc0ed62SErwan Le Ray writel_relaxed(USART_ICR_RTOCF, 4744cc0ed62SErwan Le Ray port->membase + ofs->icr); 4754cc0ed62SErwan Le Ray 47692fc0023SErwan Le Ray if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG) 477270e5a74SFabrice Gasnier writel_relaxed(USART_ICR_WUCF, 478270e5a74SFabrice Gasnier port->membase + ofs->icr); 479270e5a74SFabrice Gasnier 48034891872SAlexandre TORGUE if ((sr & USART_SR_RXNE) && !(stm32_port->rx_ch)) 48156f9a76cSErwan Le Ray stm32_usart_receive_chars(port, false); 48248a6092fSMaxime Coquelin 483*ad767681SErwan Le Ray if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch)) { 484*ad767681SErwan Le Ray spin_lock(&port->lock); 48556f9a76cSErwan Le Ray stm32_usart_transmit_chars(port); 48601d32d71SAlexandre TORGUE spin_unlock(&port->lock); 487*ad767681SErwan Le Ray } 48801d32d71SAlexandre TORGUE 48934891872SAlexandre TORGUE if (stm32_port->rx_ch) 49034891872SAlexandre TORGUE return IRQ_WAKE_THREAD; 49134891872SAlexandre TORGUE else 49234891872SAlexandre TORGUE return IRQ_HANDLED; 49334891872SAlexandre TORGUE } 49434891872SAlexandre TORGUE 49556f9a76cSErwan Le Ray static irqreturn_t stm32_usart_threaded_interrupt(int irq, void *ptr) 49634891872SAlexandre TORGUE { 49734891872SAlexandre TORGUE struct uart_port *port = ptr; 49834891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 49934891872SAlexandre TORGUE 50034891872SAlexandre TORGUE if (stm32_port->rx_ch) 50156f9a76cSErwan Le Ray stm32_usart_receive_chars(port, true); 50234891872SAlexandre TORGUE 50348a6092fSMaxime Coquelin return IRQ_HANDLED; 50448a6092fSMaxime Coquelin } 50548a6092fSMaxime Coquelin 50656f9a76cSErwan Le Ray static unsigned int stm32_usart_tx_empty(struct uart_port *port) 50748a6092fSMaxime Coquelin { 508ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 509d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 510ada8618fSAlexandre TORGUE 511ada8618fSAlexandre TORGUE return readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE; 51248a6092fSMaxime Coquelin } 51348a6092fSMaxime Coquelin 51456f9a76cSErwan Le Ray static void stm32_usart_set_mctrl(struct uart_port *port, unsigned int mctrl) 51548a6092fSMaxime Coquelin { 516ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 517d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 518ada8618fSAlexandre TORGUE 51948a6092fSMaxime Coquelin if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS)) 52056f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_RTSE); 52148a6092fSMaxime Coquelin else 52256f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_RTSE); 5236cf61b9bSManivannan Sadhasivam 5246cf61b9bSManivannan Sadhasivam mctrl_gpio_set(stm32_port->gpios, mctrl); 52548a6092fSMaxime Coquelin } 52648a6092fSMaxime Coquelin 52756f9a76cSErwan Le Ray static unsigned int stm32_usart_get_mctrl(struct uart_port *port) 52848a6092fSMaxime Coquelin { 5296cf61b9bSManivannan Sadhasivam struct stm32_port *stm32_port = to_stm32_port(port); 5306cf61b9bSManivannan Sadhasivam unsigned int ret; 5316cf61b9bSManivannan Sadhasivam 53248a6092fSMaxime Coquelin /* This routine is used to get signals of: DCD, DSR, RI, and CTS */ 5336cf61b9bSManivannan Sadhasivam ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS; 5346cf61b9bSManivannan Sadhasivam 5356cf61b9bSManivannan Sadhasivam return mctrl_gpio_get(stm32_port->gpios, &ret); 5366cf61b9bSManivannan Sadhasivam } 5376cf61b9bSManivannan Sadhasivam 53856f9a76cSErwan Le Ray static void stm32_usart_enable_ms(struct uart_port *port) 5396cf61b9bSManivannan Sadhasivam { 5406cf61b9bSManivannan Sadhasivam mctrl_gpio_enable_ms(to_stm32_port(port)->gpios); 5416cf61b9bSManivannan Sadhasivam } 5426cf61b9bSManivannan Sadhasivam 54356f9a76cSErwan Le Ray static void stm32_usart_disable_ms(struct uart_port *port) 5446cf61b9bSManivannan Sadhasivam { 5456cf61b9bSManivannan Sadhasivam mctrl_gpio_disable_ms(to_stm32_port(port)->gpios); 54648a6092fSMaxime Coquelin } 54748a6092fSMaxime Coquelin 54848a6092fSMaxime Coquelin /* Transmit stop */ 54956f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port) 55048a6092fSMaxime Coquelin { 551ad0c2748SMarek Vasut struct stm32_port *stm32_port = to_stm32_port(port); 552ad0c2748SMarek Vasut struct serial_rs485 *rs485conf = &port->rs485; 553ad0c2748SMarek Vasut 55456f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 555ad0c2748SMarek Vasut 556ad0c2748SMarek Vasut if (rs485conf->flags & SER_RS485_ENABLED) { 557ad0c2748SMarek Vasut if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 558ad0c2748SMarek Vasut mctrl_gpio_set(stm32_port->gpios, 559ad0c2748SMarek Vasut stm32_port->port.mctrl & ~TIOCM_RTS); 560ad0c2748SMarek Vasut } else { 561ad0c2748SMarek Vasut mctrl_gpio_set(stm32_port->gpios, 562ad0c2748SMarek Vasut stm32_port->port.mctrl | TIOCM_RTS); 563ad0c2748SMarek Vasut } 564ad0c2748SMarek Vasut } 56548a6092fSMaxime Coquelin } 56648a6092fSMaxime Coquelin 56748a6092fSMaxime Coquelin /* There are probably characters waiting to be transmitted. */ 56856f9a76cSErwan Le Ray static void stm32_usart_start_tx(struct uart_port *port) 56948a6092fSMaxime Coquelin { 570ad0c2748SMarek Vasut struct stm32_port *stm32_port = to_stm32_port(port); 571ad0c2748SMarek Vasut struct serial_rs485 *rs485conf = &port->rs485; 57248a6092fSMaxime Coquelin struct circ_buf *xmit = &port->state->xmit; 57348a6092fSMaxime Coquelin 57448a6092fSMaxime Coquelin if (uart_circ_empty(xmit)) 57548a6092fSMaxime Coquelin return; 57648a6092fSMaxime Coquelin 577ad0c2748SMarek Vasut if (rs485conf->flags & SER_RS485_ENABLED) { 578ad0c2748SMarek Vasut if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 579ad0c2748SMarek Vasut mctrl_gpio_set(stm32_port->gpios, 580ad0c2748SMarek Vasut stm32_port->port.mctrl | TIOCM_RTS); 581ad0c2748SMarek Vasut } else { 582ad0c2748SMarek Vasut mctrl_gpio_set(stm32_port->gpios, 583ad0c2748SMarek Vasut stm32_port->port.mctrl & ~TIOCM_RTS); 584ad0c2748SMarek Vasut } 585ad0c2748SMarek Vasut } 586ad0c2748SMarek Vasut 58756f9a76cSErwan Le Ray stm32_usart_transmit_chars(port); 58848a6092fSMaxime Coquelin } 58948a6092fSMaxime Coquelin 59048a6092fSMaxime Coquelin /* Throttle the remote when input buffer is about to overflow. */ 59156f9a76cSErwan Le Ray static void stm32_usart_throttle(struct uart_port *port) 59248a6092fSMaxime Coquelin { 593ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 594d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 59548a6092fSMaxime Coquelin unsigned long flags; 59648a6092fSMaxime Coquelin 59748a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 59856f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq); 599d0a6a7bcSErwan Le Ray if (stm32_port->cr3_irq) 60056f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq); 601d0a6a7bcSErwan Le Ray 60248a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 60348a6092fSMaxime Coquelin } 60448a6092fSMaxime Coquelin 60548a6092fSMaxime Coquelin /* Unthrottle the remote, the input buffer can now accept data. */ 60656f9a76cSErwan Le Ray static void stm32_usart_unthrottle(struct uart_port *port) 60748a6092fSMaxime Coquelin { 608ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 609d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 61048a6092fSMaxime Coquelin unsigned long flags; 61148a6092fSMaxime Coquelin 61248a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 61356f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, stm32_port->cr1_irq); 614d0a6a7bcSErwan Le Ray if (stm32_port->cr3_irq) 61556f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, stm32_port->cr3_irq); 616d0a6a7bcSErwan Le Ray 61748a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 61848a6092fSMaxime Coquelin } 61948a6092fSMaxime Coquelin 62048a6092fSMaxime Coquelin /* Receive stop */ 62156f9a76cSErwan Le Ray static void stm32_usart_stop_rx(struct uart_port *port) 62248a6092fSMaxime Coquelin { 623ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 624d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 625ada8618fSAlexandre TORGUE 62656f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq); 627d0a6a7bcSErwan Le Ray if (stm32_port->cr3_irq) 62856f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq); 62948a6092fSMaxime Coquelin } 63048a6092fSMaxime Coquelin 63148a6092fSMaxime Coquelin /* Handle breaks - ignored by us */ 63256f9a76cSErwan Le Ray static void stm32_usart_break_ctl(struct uart_port *port, int break_state) 63348a6092fSMaxime Coquelin { 63448a6092fSMaxime Coquelin } 63548a6092fSMaxime Coquelin 63656f9a76cSErwan Le Ray static int stm32_usart_startup(struct uart_port *port) 63748a6092fSMaxime Coquelin { 638ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 639d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 640f4518a8aSErwan Le Ray const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 64148a6092fSMaxime Coquelin const char *name = to_platform_device(port->dev)->name; 64248a6092fSMaxime Coquelin u32 val; 64348a6092fSMaxime Coquelin int ret; 64448a6092fSMaxime Coquelin 64556f9a76cSErwan Le Ray ret = request_threaded_irq(port->irq, stm32_usart_interrupt, 64656f9a76cSErwan Le Ray stm32_usart_threaded_interrupt, 64734891872SAlexandre TORGUE IRQF_NO_SUSPEND, name, port); 64848a6092fSMaxime Coquelin if (ret) 64948a6092fSMaxime Coquelin return ret; 65048a6092fSMaxime Coquelin 65184872dc4SErwan Le Ray /* RX FIFO Flush */ 65284872dc4SErwan Le Ray if (ofs->rqr != UNDEF_REG) 65356f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->rqr, USART_RQR_RXFRQ); 65448a6092fSMaxime Coquelin 65525a8e761SErwan Le Ray /* RX enabling */ 656f4518a8aSErwan Le Ray val = stm32_port->cr1_irq | USART_CR1_RE | BIT(cfg->uart_enable_bit); 65756f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, val); 65884872dc4SErwan Le Ray 65948a6092fSMaxime Coquelin return 0; 66048a6092fSMaxime Coquelin } 66148a6092fSMaxime Coquelin 66256f9a76cSErwan Le Ray static void stm32_usart_shutdown(struct uart_port *port) 66348a6092fSMaxime Coquelin { 664ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 665d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 666d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 66764c32eabSErwan Le Ray u32 val, isr; 66864c32eabSErwan Le Ray int ret; 66948a6092fSMaxime Coquelin 6706cf61b9bSManivannan Sadhasivam /* Disable modem control interrupts */ 67156f9a76cSErwan Le Ray stm32_usart_disable_ms(port); 6726cf61b9bSManivannan Sadhasivam 6734cc0ed62SErwan Le Ray val = USART_CR1_TXEIE | USART_CR1_TE; 6744cc0ed62SErwan Le Ray val |= stm32_port->cr1_irq | USART_CR1_RE; 67587f1f809SAlexandre TORGUE val |= BIT(cfg->uart_enable_bit); 676351a762aSGerald Baeza if (stm32_port->fifoen) 677351a762aSGerald Baeza val |= USART_CR1_FIFOEN; 67864c32eabSErwan Le Ray 67964c32eabSErwan Le Ray ret = readl_relaxed_poll_timeout(port->membase + ofs->isr, 68064c32eabSErwan Le Ray isr, (isr & USART_SR_TC), 68164c32eabSErwan Le Ray 10, 100000); 68264c32eabSErwan Le Ray 683c31c3ea0SErwan Le Ray /* Send the TC error message only when ISR_TC is not set */ 68464c32eabSErwan Le Ray if (ret) 685c31c3ea0SErwan Le Ray dev_err(port->dev, "Transmission is not complete\n"); 68664c32eabSErwan Le Ray 68756f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, val); 68848a6092fSMaxime Coquelin 68948a6092fSMaxime Coquelin free_irq(port->irq, port); 69048a6092fSMaxime Coquelin } 69148a6092fSMaxime Coquelin 69256f9a76cSErwan Le Ray static unsigned int stm32_usart_get_databits(struct ktermios *termios) 693c8a9d043SErwan Le Ray { 694c8a9d043SErwan Le Ray unsigned int bits; 695c8a9d043SErwan Le Ray 696c8a9d043SErwan Le Ray tcflag_t cflag = termios->c_cflag; 697c8a9d043SErwan Le Ray 698c8a9d043SErwan Le Ray switch (cflag & CSIZE) { 699c8a9d043SErwan Le Ray /* 700c8a9d043SErwan Le Ray * CSIZE settings are not necessarily supported in hardware. 701c8a9d043SErwan Le Ray * CSIZE unsupported configurations are handled here to set word length 702c8a9d043SErwan Le Ray * to 8 bits word as default configuration and to print debug message. 703c8a9d043SErwan Le Ray */ 704c8a9d043SErwan Le Ray case CS5: 705c8a9d043SErwan Le Ray bits = 5; 706c8a9d043SErwan Le Ray break; 707c8a9d043SErwan Le Ray case CS6: 708c8a9d043SErwan Le Ray bits = 6; 709c8a9d043SErwan Le Ray break; 710c8a9d043SErwan Le Ray case CS7: 711c8a9d043SErwan Le Ray bits = 7; 712c8a9d043SErwan Le Ray break; 713c8a9d043SErwan Le Ray /* default including CS8 */ 714c8a9d043SErwan Le Ray default: 715c8a9d043SErwan Le Ray bits = 8; 716c8a9d043SErwan Le Ray break; 717c8a9d043SErwan Le Ray } 718c8a9d043SErwan Le Ray 719c8a9d043SErwan Le Ray return bits; 720c8a9d043SErwan Le Ray } 721c8a9d043SErwan Le Ray 72256f9a76cSErwan Le Ray static void stm32_usart_set_termios(struct uart_port *port, 72356f9a76cSErwan Le Ray struct ktermios *termios, 72448a6092fSMaxime Coquelin struct ktermios *old) 72548a6092fSMaxime Coquelin { 72648a6092fSMaxime Coquelin struct stm32_port *stm32_port = to_stm32_port(port); 727d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 728d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 7291bcda09dSBich HEMON struct serial_rs485 *rs485conf = &port->rs485; 730c8a9d043SErwan Le Ray unsigned int baud, bits; 73148a6092fSMaxime Coquelin u32 usartdiv, mantissa, fraction, oversampling; 73248a6092fSMaxime Coquelin tcflag_t cflag = termios->c_cflag; 733f264c6f6SErwan Le Ray u32 cr1, cr2, cr3, isr; 73448a6092fSMaxime Coquelin unsigned long flags; 735f264c6f6SErwan Le Ray int ret; 73648a6092fSMaxime Coquelin 73748a6092fSMaxime Coquelin if (!stm32_port->hw_flow_control) 73848a6092fSMaxime Coquelin cflag &= ~CRTSCTS; 73948a6092fSMaxime Coquelin 74048a6092fSMaxime Coquelin baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8); 74148a6092fSMaxime Coquelin 74248a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 74348a6092fSMaxime Coquelin 744f264c6f6SErwan Le Ray ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr, 745f264c6f6SErwan Le Ray isr, 746f264c6f6SErwan Le Ray (isr & USART_SR_TC), 747f264c6f6SErwan Le Ray 10, 100000); 748f264c6f6SErwan Le Ray 749f264c6f6SErwan Le Ray /* Send the TC error message only when ISR_TC is not set. */ 750f264c6f6SErwan Le Ray if (ret) 751f264c6f6SErwan Le Ray dev_err(port->dev, "Transmission is not complete\n"); 752f264c6f6SErwan Le Ray 75348a6092fSMaxime Coquelin /* Stop serial port and reset value */ 754ada8618fSAlexandre TORGUE writel_relaxed(0, port->membase + ofs->cr1); 75548a6092fSMaxime Coquelin 75684872dc4SErwan Le Ray /* flush RX & TX FIFO */ 75784872dc4SErwan Le Ray if (ofs->rqr != UNDEF_REG) 75856f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->rqr, 75984872dc4SErwan Le Ray USART_RQR_TXFRQ | USART_RQR_RXFRQ); 7601bcda09dSBich HEMON 76184872dc4SErwan Le Ray cr1 = USART_CR1_TE | USART_CR1_RE; 762351a762aSGerald Baeza if (stm32_port->fifoen) 763351a762aSGerald Baeza cr1 |= USART_CR1_FIFOEN; 76448a6092fSMaxime Coquelin cr2 = 0; 76525a8e761SErwan Le Ray 76625a8e761SErwan Le Ray /* Tx and RX FIFO configuration */ 767d075719eSErwan Le Ray cr3 = readl_relaxed(port->membase + ofs->cr3); 76825a8e761SErwan Le Ray cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTIE; 76925a8e761SErwan Le Ray if (stm32_port->fifoen) { 77025a8e761SErwan Le Ray cr3 &= ~(USART_CR3_TXFTCFG_MASK | USART_CR3_RXFTCFG_MASK); 77125a8e761SErwan Le Ray cr3 |= USART_CR3_TXFTCFG_HALF << USART_CR3_TXFTCFG_SHIFT; 77225a8e761SErwan Le Ray cr3 |= USART_CR3_RXFTCFG_HALF << USART_CR3_RXFTCFG_SHIFT; 77325a8e761SErwan Le Ray } 77448a6092fSMaxime Coquelin 77548a6092fSMaxime Coquelin if (cflag & CSTOPB) 77648a6092fSMaxime Coquelin cr2 |= USART_CR2_STOP_2B; 77748a6092fSMaxime Coquelin 77856f9a76cSErwan Le Ray bits = stm32_usart_get_databits(termios); 7796c5962f3SErwan Le Ray stm32_port->rdr_mask = (BIT(bits) - 1); 780c8a9d043SErwan Le Ray 78148a6092fSMaxime Coquelin if (cflag & PARENB) { 782c8a9d043SErwan Le Ray bits++; 78348a6092fSMaxime Coquelin cr1 |= USART_CR1_PCE; 784c8a9d043SErwan Le Ray } 785c8a9d043SErwan Le Ray 786c8a9d043SErwan Le Ray /* 787c8a9d043SErwan Le Ray * Word length configuration: 788c8a9d043SErwan Le Ray * CS8 + parity, 9 bits word aka [M1:M0] = 0b01 789c8a9d043SErwan Le Ray * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10 790c8a9d043SErwan Le Ray * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00 791c8a9d043SErwan Le Ray * M0 and M1 already cleared by cr1 initialization. 792c8a9d043SErwan Le Ray */ 793c8a9d043SErwan Le Ray if (bits == 9) 794ada8618fSAlexandre TORGUE cr1 |= USART_CR1_M0; 795c8a9d043SErwan Le Ray else if ((bits == 7) && cfg->has_7bits_data) 796c8a9d043SErwan Le Ray cr1 |= USART_CR1_M1; 797c8a9d043SErwan Le Ray else if (bits != 8) 798c8a9d043SErwan Le Ray dev_dbg(port->dev, "Unsupported data bits config: %u bits\n" 799c8a9d043SErwan Le Ray , bits); 80048a6092fSMaxime Coquelin 8014cc0ed62SErwan Le Ray if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch || 8024cc0ed62SErwan Le Ray stm32_port->fifoen)) { 8034cc0ed62SErwan Le Ray if (cflag & CSTOPB) 8044cc0ed62SErwan Le Ray bits = bits + 3; /* 1 start bit + 2 stop bits */ 8054cc0ed62SErwan Le Ray else 8064cc0ed62SErwan Le Ray bits = bits + 2; /* 1 start bit + 1 stop bit */ 8074cc0ed62SErwan Le Ray 8084cc0ed62SErwan Le Ray /* RX timeout irq to occur after last stop bit + bits */ 8094cc0ed62SErwan Le Ray stm32_port->cr1_irq = USART_CR1_RTOIE; 8104cc0ed62SErwan Le Ray writel_relaxed(bits, port->membase + ofs->rtor); 8114cc0ed62SErwan Le Ray cr2 |= USART_CR2_RTOEN; 812d0a6a7bcSErwan Le Ray /* Not using dma, enable fifo threshold irq */ 813d0a6a7bcSErwan Le Ray if (!stm32_port->rx_ch) 814d0a6a7bcSErwan Le Ray stm32_port->cr3_irq = USART_CR3_RXFTIE; 8154cc0ed62SErwan Le Ray } 8164cc0ed62SErwan Le Ray 817d0a6a7bcSErwan Le Ray cr1 |= stm32_port->cr1_irq; 818d0a6a7bcSErwan Le Ray cr3 |= stm32_port->cr3_irq; 819d0a6a7bcSErwan Le Ray 82048a6092fSMaxime Coquelin if (cflag & PARODD) 82148a6092fSMaxime Coquelin cr1 |= USART_CR1_PS; 82248a6092fSMaxime Coquelin 82348a6092fSMaxime Coquelin port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS); 82448a6092fSMaxime Coquelin if (cflag & CRTSCTS) { 82548a6092fSMaxime Coquelin port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS; 82635abe98fSBich HEMON cr3 |= USART_CR3_CTSE | USART_CR3_RTSE; 82748a6092fSMaxime Coquelin } 82848a6092fSMaxime Coquelin 8296cf61b9bSManivannan Sadhasivam /* Handle modem control interrupts */ 8306cf61b9bSManivannan Sadhasivam if (UART_ENABLE_MS(port, termios->c_cflag)) 83156f9a76cSErwan Le Ray stm32_usart_enable_ms(port); 8326cf61b9bSManivannan Sadhasivam else 83356f9a76cSErwan Le Ray stm32_usart_disable_ms(port); 8346cf61b9bSManivannan Sadhasivam 83548a6092fSMaxime Coquelin usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud); 83648a6092fSMaxime Coquelin 83748a6092fSMaxime Coquelin /* 83848a6092fSMaxime Coquelin * The USART supports 16 or 8 times oversampling. 83948a6092fSMaxime Coquelin * By default we prefer 16 times oversampling, so that the receiver 84048a6092fSMaxime Coquelin * has a better tolerance to clock deviations. 84148a6092fSMaxime Coquelin * 8 times oversampling is only used to achieve higher speeds. 84248a6092fSMaxime Coquelin */ 84348a6092fSMaxime Coquelin if (usartdiv < 16) { 84448a6092fSMaxime Coquelin oversampling = 8; 8451bcda09dSBich HEMON cr1 |= USART_CR1_OVER8; 84656f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, USART_CR1_OVER8); 84748a6092fSMaxime Coquelin } else { 84848a6092fSMaxime Coquelin oversampling = 16; 8491bcda09dSBich HEMON cr1 &= ~USART_CR1_OVER8; 85056f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_OVER8); 85148a6092fSMaxime Coquelin } 85248a6092fSMaxime Coquelin 85348a6092fSMaxime Coquelin mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT; 85448a6092fSMaxime Coquelin fraction = usartdiv % oversampling; 855ada8618fSAlexandre TORGUE writel_relaxed(mantissa | fraction, port->membase + ofs->brr); 85648a6092fSMaxime Coquelin 85748a6092fSMaxime Coquelin uart_update_timeout(port, cflag, baud); 85848a6092fSMaxime Coquelin 85948a6092fSMaxime Coquelin port->read_status_mask = USART_SR_ORE; 86048a6092fSMaxime Coquelin if (termios->c_iflag & INPCK) 86148a6092fSMaxime Coquelin port->read_status_mask |= USART_SR_PE | USART_SR_FE; 86248a6092fSMaxime Coquelin if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK)) 8634f01d833SErwan Le Ray port->read_status_mask |= USART_SR_FE; 86448a6092fSMaxime Coquelin 86548a6092fSMaxime Coquelin /* Characters to ignore */ 86648a6092fSMaxime Coquelin port->ignore_status_mask = 0; 86748a6092fSMaxime Coquelin if (termios->c_iflag & IGNPAR) 86848a6092fSMaxime Coquelin port->ignore_status_mask = USART_SR_PE | USART_SR_FE; 86948a6092fSMaxime Coquelin if (termios->c_iflag & IGNBRK) { 8704f01d833SErwan Le Ray port->ignore_status_mask |= USART_SR_FE; 87148a6092fSMaxime Coquelin /* 87248a6092fSMaxime Coquelin * If we're ignoring parity and break indicators, 87348a6092fSMaxime Coquelin * ignore overruns too (for real raw support). 87448a6092fSMaxime Coquelin */ 87548a6092fSMaxime Coquelin if (termios->c_iflag & IGNPAR) 87648a6092fSMaxime Coquelin port->ignore_status_mask |= USART_SR_ORE; 87748a6092fSMaxime Coquelin } 87848a6092fSMaxime Coquelin 87948a6092fSMaxime Coquelin /* Ignore all characters if CREAD is not set */ 88048a6092fSMaxime Coquelin if ((termios->c_cflag & CREAD) == 0) 88148a6092fSMaxime Coquelin port->ignore_status_mask |= USART_SR_DUMMY_RX; 88248a6092fSMaxime Coquelin 88334891872SAlexandre TORGUE if (stm32_port->rx_ch) 88434891872SAlexandre TORGUE cr3 |= USART_CR3_DMAR; 88534891872SAlexandre TORGUE 8861bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_ENABLED) { 88756f9a76cSErwan Le Ray stm32_usart_config_reg_rs485(&cr1, &cr3, 8881bcda09dSBich HEMON rs485conf->delay_rts_before_send, 88956f9a76cSErwan Le Ray rs485conf->delay_rts_after_send, 89056f9a76cSErwan Le Ray baud); 8911bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 8921bcda09dSBich HEMON cr3 &= ~USART_CR3_DEP; 8931bcda09dSBich HEMON rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND; 8941bcda09dSBich HEMON } else { 8951bcda09dSBich HEMON cr3 |= USART_CR3_DEP; 8961bcda09dSBich HEMON rs485conf->flags |= SER_RS485_RTS_AFTER_SEND; 8971bcda09dSBich HEMON } 8981bcda09dSBich HEMON 8991bcda09dSBich HEMON } else { 9001bcda09dSBich HEMON cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP); 9011bcda09dSBich HEMON cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK); 9021bcda09dSBich HEMON } 9031bcda09dSBich HEMON 904ada8618fSAlexandre TORGUE writel_relaxed(cr3, port->membase + ofs->cr3); 905ada8618fSAlexandre TORGUE writel_relaxed(cr2, port->membase + ofs->cr2); 906ada8618fSAlexandre TORGUE writel_relaxed(cr1, port->membase + ofs->cr1); 90748a6092fSMaxime Coquelin 90856f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 90948a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 91048a6092fSMaxime Coquelin } 91148a6092fSMaxime Coquelin 91256f9a76cSErwan Le Ray static const char *stm32_usart_type(struct uart_port *port) 91348a6092fSMaxime Coquelin { 91448a6092fSMaxime Coquelin return (port->type == PORT_STM32) ? DRIVER_NAME : NULL; 91548a6092fSMaxime Coquelin } 91648a6092fSMaxime Coquelin 91756f9a76cSErwan Le Ray static void stm32_usart_release_port(struct uart_port *port) 91848a6092fSMaxime Coquelin { 91948a6092fSMaxime Coquelin } 92048a6092fSMaxime Coquelin 92156f9a76cSErwan Le Ray static int stm32_usart_request_port(struct uart_port *port) 92248a6092fSMaxime Coquelin { 92348a6092fSMaxime Coquelin return 0; 92448a6092fSMaxime Coquelin } 92548a6092fSMaxime Coquelin 92656f9a76cSErwan Le Ray static void stm32_usart_config_port(struct uart_port *port, int flags) 92748a6092fSMaxime Coquelin { 92848a6092fSMaxime Coquelin if (flags & UART_CONFIG_TYPE) 92948a6092fSMaxime Coquelin port->type = PORT_STM32; 93048a6092fSMaxime Coquelin } 93148a6092fSMaxime Coquelin 93248a6092fSMaxime Coquelin static int 93356f9a76cSErwan Le Ray stm32_usart_verify_port(struct uart_port *port, struct serial_struct *ser) 93448a6092fSMaxime Coquelin { 93548a6092fSMaxime Coquelin /* No user changeable parameters */ 93648a6092fSMaxime Coquelin return -EINVAL; 93748a6092fSMaxime Coquelin } 93848a6092fSMaxime Coquelin 93956f9a76cSErwan Le Ray static void stm32_usart_pm(struct uart_port *port, unsigned int state, 94048a6092fSMaxime Coquelin unsigned int oldstate) 94148a6092fSMaxime Coquelin { 94248a6092fSMaxime Coquelin struct stm32_port *stm32port = container_of(port, 94348a6092fSMaxime Coquelin struct stm32_port, port); 944d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 945d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32port->info->cfg; 94648a6092fSMaxime Coquelin unsigned long flags = 0; 94748a6092fSMaxime Coquelin 94848a6092fSMaxime Coquelin switch (state) { 94948a6092fSMaxime Coquelin case UART_PM_STATE_ON: 950fb6dcef6SErwan Le Ray pm_runtime_get_sync(port->dev); 95148a6092fSMaxime Coquelin break; 95248a6092fSMaxime Coquelin case UART_PM_STATE_OFF: 95348a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 95456f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 95548a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 956fb6dcef6SErwan Le Ray pm_runtime_put_sync(port->dev); 95748a6092fSMaxime Coquelin break; 95848a6092fSMaxime Coquelin } 95948a6092fSMaxime Coquelin } 96048a6092fSMaxime Coquelin 96148a6092fSMaxime Coquelin static const struct uart_ops stm32_uart_ops = { 96256f9a76cSErwan Le Ray .tx_empty = stm32_usart_tx_empty, 96356f9a76cSErwan Le Ray .set_mctrl = stm32_usart_set_mctrl, 96456f9a76cSErwan Le Ray .get_mctrl = stm32_usart_get_mctrl, 96556f9a76cSErwan Le Ray .stop_tx = stm32_usart_stop_tx, 96656f9a76cSErwan Le Ray .start_tx = stm32_usart_start_tx, 96756f9a76cSErwan Le Ray .throttle = stm32_usart_throttle, 96856f9a76cSErwan Le Ray .unthrottle = stm32_usart_unthrottle, 96956f9a76cSErwan Le Ray .stop_rx = stm32_usart_stop_rx, 97056f9a76cSErwan Le Ray .enable_ms = stm32_usart_enable_ms, 97156f9a76cSErwan Le Ray .break_ctl = stm32_usart_break_ctl, 97256f9a76cSErwan Le Ray .startup = stm32_usart_startup, 97356f9a76cSErwan Le Ray .shutdown = stm32_usart_shutdown, 97456f9a76cSErwan Le Ray .set_termios = stm32_usart_set_termios, 97556f9a76cSErwan Le Ray .pm = stm32_usart_pm, 97656f9a76cSErwan Le Ray .type = stm32_usart_type, 97756f9a76cSErwan Le Ray .release_port = stm32_usart_release_port, 97856f9a76cSErwan Le Ray .request_port = stm32_usart_request_port, 97956f9a76cSErwan Le Ray .config_port = stm32_usart_config_port, 98056f9a76cSErwan Le Ray .verify_port = stm32_usart_verify_port, 98148a6092fSMaxime Coquelin }; 98248a6092fSMaxime Coquelin 98397f3a085SErwan Le Ray static void stm32_usart_deinit_port(struct stm32_port *stm32port) 98497f3a085SErwan Le Ray { 98597f3a085SErwan Le Ray clk_disable_unprepare(stm32port->clk); 98697f3a085SErwan Le Ray } 98797f3a085SErwan Le Ray 98856f9a76cSErwan Le Ray static int stm32_usart_init_port(struct stm32_port *stm32port, 98948a6092fSMaxime Coquelin struct platform_device *pdev) 99048a6092fSMaxime Coquelin { 99148a6092fSMaxime Coquelin struct uart_port *port = &stm32port->port; 99248a6092fSMaxime Coquelin struct resource *res; 993e0f2a902SErwan Le Ray int ret, irq; 99448a6092fSMaxime Coquelin 995e0f2a902SErwan Le Ray irq = platform_get_irq(pdev, 0); 996e0f2a902SErwan Le Ray if (irq <= 0) 997e0f2a902SErwan Le Ray return irq ? : -ENODEV; 99892fc0023SErwan Le Ray 99948a6092fSMaxime Coquelin port->iotype = UPIO_MEM; 100048a6092fSMaxime Coquelin port->flags = UPF_BOOT_AUTOCONF; 100148a6092fSMaxime Coquelin port->ops = &stm32_uart_ops; 100248a6092fSMaxime Coquelin port->dev = &pdev->dev; 1003d075719eSErwan Le Ray port->fifosize = stm32port->info->cfg.fifosize; 10049feedaa7SDmitry Safonov port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE); 1005e0f2a902SErwan Le Ray port->irq = irq; 100656f9a76cSErwan Le Ray port->rs485_config = stm32_usart_config_rs485; 10077d8f6861SBich HEMON 100856f9a76cSErwan Le Ray ret = stm32_usart_init_rs485(port, pdev); 1009c150c0f3SLukas Wunner if (ret) 1010c150c0f3SLukas Wunner return ret; 10117d8f6861SBich HEMON 10122c58e560SErwan Le Ray if (stm32port->info->cfg.has_wakeup) { 1013fdf16d78SHolger Assmann stm32port->wakeirq = platform_get_irq_optional(pdev, 1); 10141df21786SStephen Boyd if (stm32port->wakeirq <= 0 && stm32port->wakeirq != -ENXIO) 10151df21786SStephen Boyd return stm32port->wakeirq ? : -ENODEV; 10162c58e560SErwan Le Ray } 10172c58e560SErwan Le Ray 1018351a762aSGerald Baeza stm32port->fifoen = stm32port->info->cfg.has_fifo; 101948a6092fSMaxime Coquelin 102048a6092fSMaxime Coquelin res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 102148a6092fSMaxime Coquelin port->membase = devm_ioremap_resource(&pdev->dev, res); 102248a6092fSMaxime Coquelin if (IS_ERR(port->membase)) 102348a6092fSMaxime Coquelin return PTR_ERR(port->membase); 102448a6092fSMaxime Coquelin port->mapbase = res->start; 102548a6092fSMaxime Coquelin 102648a6092fSMaxime Coquelin spin_lock_init(&port->lock); 102748a6092fSMaxime Coquelin 102848a6092fSMaxime Coquelin stm32port->clk = devm_clk_get(&pdev->dev, NULL); 102948a6092fSMaxime Coquelin if (IS_ERR(stm32port->clk)) 103048a6092fSMaxime Coquelin return PTR_ERR(stm32port->clk); 103148a6092fSMaxime Coquelin 103248a6092fSMaxime Coquelin /* Ensure that clk rate is correct by enabling the clk */ 103348a6092fSMaxime Coquelin ret = clk_prepare_enable(stm32port->clk); 103448a6092fSMaxime Coquelin if (ret) 103548a6092fSMaxime Coquelin return ret; 103648a6092fSMaxime Coquelin 103748a6092fSMaxime Coquelin stm32port->port.uartclk = clk_get_rate(stm32port->clk); 1038ada80043SFabrice Gasnier if (!stm32port->port.uartclk) { 103948a6092fSMaxime Coquelin ret = -EINVAL; 10406cf61b9bSManivannan Sadhasivam goto err_clk; 1041ada80043SFabrice Gasnier } 104248a6092fSMaxime Coquelin 10436cf61b9bSManivannan Sadhasivam stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0); 10446cf61b9bSManivannan Sadhasivam if (IS_ERR(stm32port->gpios)) { 10456cf61b9bSManivannan Sadhasivam ret = PTR_ERR(stm32port->gpios); 10466cf61b9bSManivannan Sadhasivam goto err_clk; 10476cf61b9bSManivannan Sadhasivam } 10486cf61b9bSManivannan Sadhasivam 10499359369aSErwan Le Ray /* 10509359369aSErwan Le Ray * Both CTS/RTS gpios and "st,hw-flow-ctrl" (deprecated) or "uart-has-rtscts" 10519359369aSErwan Le Ray * properties should not be specified. 10529359369aSErwan Le Ray */ 10536cf61b9bSManivannan Sadhasivam if (stm32port->hw_flow_control) { 10546cf61b9bSManivannan Sadhasivam if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) || 10556cf61b9bSManivannan Sadhasivam mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) { 10566cf61b9bSManivannan Sadhasivam dev_err(&pdev->dev, "Conflicting RTS/CTS config\n"); 10576cf61b9bSManivannan Sadhasivam ret = -EINVAL; 10586cf61b9bSManivannan Sadhasivam goto err_clk; 10596cf61b9bSManivannan Sadhasivam } 10606cf61b9bSManivannan Sadhasivam } 10616cf61b9bSManivannan Sadhasivam 10626cf61b9bSManivannan Sadhasivam return ret; 10636cf61b9bSManivannan Sadhasivam 10646cf61b9bSManivannan Sadhasivam err_clk: 10656cf61b9bSManivannan Sadhasivam clk_disable_unprepare(stm32port->clk); 10666cf61b9bSManivannan Sadhasivam 106748a6092fSMaxime Coquelin return ret; 106848a6092fSMaxime Coquelin } 106948a6092fSMaxime Coquelin 107056f9a76cSErwan Le Ray static struct stm32_port *stm32_usart_of_get_port(struct platform_device *pdev) 107148a6092fSMaxime Coquelin { 107248a6092fSMaxime Coquelin struct device_node *np = pdev->dev.of_node; 107348a6092fSMaxime Coquelin int id; 107448a6092fSMaxime Coquelin 107548a6092fSMaxime Coquelin if (!np) 107648a6092fSMaxime Coquelin return NULL; 107748a6092fSMaxime Coquelin 107848a6092fSMaxime Coquelin id = of_alias_get_id(np, "serial"); 1079e5707915SGerald Baeza if (id < 0) { 1080e5707915SGerald Baeza dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id); 1081e5707915SGerald Baeza return NULL; 1082e5707915SGerald Baeza } 108348a6092fSMaxime Coquelin 108448a6092fSMaxime Coquelin if (WARN_ON(id >= STM32_MAX_PORTS)) 108548a6092fSMaxime Coquelin return NULL; 108648a6092fSMaxime Coquelin 10876fd9fffbSErwan Le Ray stm32_ports[id].hw_flow_control = 10886fd9fffbSErwan Le Ray of_property_read_bool (np, "st,hw-flow-ctrl") /*deprecated*/ || 10896fd9fffbSErwan Le Ray of_property_read_bool (np, "uart-has-rtscts"); 109048a6092fSMaxime Coquelin stm32_ports[id].port.line = id; 10914cc0ed62SErwan Le Ray stm32_ports[id].cr1_irq = USART_CR1_RXNEIE; 1092d0a6a7bcSErwan Le Ray stm32_ports[id].cr3_irq = 0; 1093e5707915SGerald Baeza stm32_ports[id].last_res = RX_BUF_L; 109448a6092fSMaxime Coquelin return &stm32_ports[id]; 109548a6092fSMaxime Coquelin } 109648a6092fSMaxime Coquelin 109748a6092fSMaxime Coquelin #ifdef CONFIG_OF 109848a6092fSMaxime Coquelin static const struct of_device_id stm32_match[] = { 1099ada8618fSAlexandre TORGUE { .compatible = "st,stm32-uart", .data = &stm32f4_info}, 1100ada8618fSAlexandre TORGUE { .compatible = "st,stm32f7-uart", .data = &stm32f7_info}, 1101270e5a74SFabrice Gasnier { .compatible = "st,stm32h7-uart", .data = &stm32h7_info}, 110248a6092fSMaxime Coquelin {}, 110348a6092fSMaxime Coquelin }; 110448a6092fSMaxime Coquelin 110548a6092fSMaxime Coquelin MODULE_DEVICE_TABLE(of, stm32_match); 110648a6092fSMaxime Coquelin #endif 110748a6092fSMaxime Coquelin 110856f9a76cSErwan Le Ray static int stm32_usart_of_dma_rx_probe(struct stm32_port *stm32port, 110934891872SAlexandre TORGUE struct platform_device *pdev) 111034891872SAlexandre TORGUE { 1111d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 111234891872SAlexandre TORGUE struct uart_port *port = &stm32port->port; 111334891872SAlexandre TORGUE struct device *dev = &pdev->dev; 111434891872SAlexandre TORGUE struct dma_slave_config config; 111534891872SAlexandre TORGUE struct dma_async_tx_descriptor *desc = NULL; 111634891872SAlexandre TORGUE int ret; 111734891872SAlexandre TORGUE 111834891872SAlexandre TORGUE /* Request DMA RX channel */ 111934891872SAlexandre TORGUE stm32port->rx_ch = dma_request_slave_channel(dev, "rx"); 112034891872SAlexandre TORGUE if (!stm32port->rx_ch) { 112134891872SAlexandre TORGUE dev_info(dev, "rx dma alloc failed\n"); 112234891872SAlexandre TORGUE return -ENODEV; 112334891872SAlexandre TORGUE } 112434891872SAlexandre TORGUE stm32port->rx_buf = dma_alloc_coherent(&pdev->dev, RX_BUF_L, 112534891872SAlexandre TORGUE &stm32port->rx_dma_buf, 112634891872SAlexandre TORGUE GFP_KERNEL); 112734891872SAlexandre TORGUE if (!stm32port->rx_buf) { 112834891872SAlexandre TORGUE ret = -ENOMEM; 112934891872SAlexandre TORGUE goto alloc_err; 113034891872SAlexandre TORGUE } 113134891872SAlexandre TORGUE 113234891872SAlexandre TORGUE /* Configure DMA channel */ 113334891872SAlexandre TORGUE memset(&config, 0, sizeof(config)); 11348e5481d9SArnd Bergmann config.src_addr = port->mapbase + ofs->rdr; 113534891872SAlexandre TORGUE config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; 113634891872SAlexandre TORGUE 113734891872SAlexandre TORGUE ret = dmaengine_slave_config(stm32port->rx_ch, &config); 113834891872SAlexandre TORGUE if (ret < 0) { 113934891872SAlexandre TORGUE dev_err(dev, "rx dma channel config failed\n"); 114034891872SAlexandre TORGUE ret = -ENODEV; 114134891872SAlexandre TORGUE goto config_err; 114234891872SAlexandre TORGUE } 114334891872SAlexandre TORGUE 114434891872SAlexandre TORGUE /* Prepare a DMA cyclic transaction */ 114534891872SAlexandre TORGUE desc = dmaengine_prep_dma_cyclic(stm32port->rx_ch, 114634891872SAlexandre TORGUE stm32port->rx_dma_buf, 114734891872SAlexandre TORGUE RX_BUF_L, RX_BUF_P, DMA_DEV_TO_MEM, 114834891872SAlexandre TORGUE DMA_PREP_INTERRUPT); 114934891872SAlexandre TORGUE if (!desc) { 115034891872SAlexandre TORGUE dev_err(dev, "rx dma prep cyclic failed\n"); 115134891872SAlexandre TORGUE ret = -ENODEV; 115234891872SAlexandre TORGUE goto config_err; 115334891872SAlexandre TORGUE } 115434891872SAlexandre TORGUE 115534891872SAlexandre TORGUE /* No callback as dma buffer is drained on usart interrupt */ 115634891872SAlexandre TORGUE desc->callback = NULL; 115734891872SAlexandre TORGUE desc->callback_param = NULL; 115834891872SAlexandre TORGUE 115934891872SAlexandre TORGUE /* Push current DMA transaction in the pending queue */ 1160e7997f7fSErwan Le Ray ret = dma_submit_error(dmaengine_submit(desc)); 1161e7997f7fSErwan Le Ray if (ret) { 1162e7997f7fSErwan Le Ray dmaengine_terminate_sync(stm32port->rx_ch); 1163e7997f7fSErwan Le Ray goto config_err; 1164e7997f7fSErwan Le Ray } 116534891872SAlexandre TORGUE 116634891872SAlexandre TORGUE /* Issue pending DMA requests */ 116734891872SAlexandre TORGUE dma_async_issue_pending(stm32port->rx_ch); 116834891872SAlexandre TORGUE 116934891872SAlexandre TORGUE return 0; 117034891872SAlexandre TORGUE 117134891872SAlexandre TORGUE config_err: 117234891872SAlexandre TORGUE dma_free_coherent(&pdev->dev, 117334891872SAlexandre TORGUE RX_BUF_L, stm32port->rx_buf, 117434891872SAlexandre TORGUE stm32port->rx_dma_buf); 117534891872SAlexandre TORGUE 117634891872SAlexandre TORGUE alloc_err: 117734891872SAlexandre TORGUE dma_release_channel(stm32port->rx_ch); 117834891872SAlexandre TORGUE stm32port->rx_ch = NULL; 117934891872SAlexandre TORGUE 118034891872SAlexandre TORGUE return ret; 118134891872SAlexandre TORGUE } 118234891872SAlexandre TORGUE 118356f9a76cSErwan Le Ray static int stm32_usart_of_dma_tx_probe(struct stm32_port *stm32port, 118434891872SAlexandre TORGUE struct platform_device *pdev) 118534891872SAlexandre TORGUE { 1186d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 118734891872SAlexandre TORGUE struct uart_port *port = &stm32port->port; 118834891872SAlexandre TORGUE struct device *dev = &pdev->dev; 118934891872SAlexandre TORGUE struct dma_slave_config config; 119034891872SAlexandre TORGUE int ret; 119134891872SAlexandre TORGUE 119234891872SAlexandre TORGUE stm32port->tx_dma_busy = false; 119334891872SAlexandre TORGUE 119434891872SAlexandre TORGUE /* Request DMA TX channel */ 119534891872SAlexandre TORGUE stm32port->tx_ch = dma_request_slave_channel(dev, "tx"); 119634891872SAlexandre TORGUE if (!stm32port->tx_ch) { 119734891872SAlexandre TORGUE dev_info(dev, "tx dma alloc failed\n"); 119834891872SAlexandre TORGUE return -ENODEV; 119934891872SAlexandre TORGUE } 120034891872SAlexandre TORGUE stm32port->tx_buf = dma_alloc_coherent(&pdev->dev, TX_BUF_L, 120134891872SAlexandre TORGUE &stm32port->tx_dma_buf, 120234891872SAlexandre TORGUE GFP_KERNEL); 120334891872SAlexandre TORGUE if (!stm32port->tx_buf) { 120434891872SAlexandre TORGUE ret = -ENOMEM; 120534891872SAlexandre TORGUE goto alloc_err; 120634891872SAlexandre TORGUE } 120734891872SAlexandre TORGUE 120834891872SAlexandre TORGUE /* Configure DMA channel */ 120934891872SAlexandre TORGUE memset(&config, 0, sizeof(config)); 12108e5481d9SArnd Bergmann config.dst_addr = port->mapbase + ofs->tdr; 121134891872SAlexandre TORGUE config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; 121234891872SAlexandre TORGUE 121334891872SAlexandre TORGUE ret = dmaengine_slave_config(stm32port->tx_ch, &config); 121434891872SAlexandre TORGUE if (ret < 0) { 121534891872SAlexandre TORGUE dev_err(dev, "tx dma channel config failed\n"); 121634891872SAlexandre TORGUE ret = -ENODEV; 121734891872SAlexandre TORGUE goto config_err; 121834891872SAlexandre TORGUE } 121934891872SAlexandre TORGUE 122034891872SAlexandre TORGUE return 0; 122134891872SAlexandre TORGUE 122234891872SAlexandre TORGUE config_err: 122334891872SAlexandre TORGUE dma_free_coherent(&pdev->dev, 122434891872SAlexandre TORGUE TX_BUF_L, stm32port->tx_buf, 122534891872SAlexandre TORGUE stm32port->tx_dma_buf); 122634891872SAlexandre TORGUE 122734891872SAlexandre TORGUE alloc_err: 122834891872SAlexandre TORGUE dma_release_channel(stm32port->tx_ch); 122934891872SAlexandre TORGUE stm32port->tx_ch = NULL; 123034891872SAlexandre TORGUE 123134891872SAlexandre TORGUE return ret; 123234891872SAlexandre TORGUE } 123334891872SAlexandre TORGUE 123456f9a76cSErwan Le Ray static int stm32_usart_serial_probe(struct platform_device *pdev) 123548a6092fSMaxime Coquelin { 123648a6092fSMaxime Coquelin struct stm32_port *stm32port; 1237ada8618fSAlexandre TORGUE int ret; 123848a6092fSMaxime Coquelin 123956f9a76cSErwan Le Ray stm32port = stm32_usart_of_get_port(pdev); 124048a6092fSMaxime Coquelin if (!stm32port) 124148a6092fSMaxime Coquelin return -ENODEV; 124248a6092fSMaxime Coquelin 1243d825f0beSStephen Boyd stm32port->info = of_device_get_match_data(&pdev->dev); 1244d825f0beSStephen Boyd if (!stm32port->info) 1245ada8618fSAlexandre TORGUE return -EINVAL; 1246ada8618fSAlexandre TORGUE 124756f9a76cSErwan Le Ray ret = stm32_usart_init_port(stm32port, pdev); 124848a6092fSMaxime Coquelin if (ret) 124948a6092fSMaxime Coquelin return ret; 125048a6092fSMaxime Coquelin 12512c58e560SErwan Le Ray if (stm32port->wakeirq > 0) { 1252270e5a74SFabrice Gasnier ret = device_init_wakeup(&pdev->dev, true); 125348a6092fSMaxime Coquelin if (ret) 1254ada80043SFabrice Gasnier goto err_uninit; 12555297f274SErwan Le Ray 12565297f274SErwan Le Ray ret = dev_pm_set_dedicated_wake_irq(&pdev->dev, 12575297f274SErwan Le Ray stm32port->wakeirq); 12585297f274SErwan Le Ray if (ret) 12595297f274SErwan Le Ray goto err_nowup; 12605297f274SErwan Le Ray 12615297f274SErwan Le Ray device_set_wakeup_enable(&pdev->dev, false); 1262270e5a74SFabrice Gasnier } 1263270e5a74SFabrice Gasnier 126456f9a76cSErwan Le Ray ret = stm32_usart_of_dma_rx_probe(stm32port, pdev); 126534891872SAlexandre TORGUE if (ret) 126634891872SAlexandre TORGUE dev_info(&pdev->dev, "interrupt mode used for rx (no dma)\n"); 126734891872SAlexandre TORGUE 126856f9a76cSErwan Le Ray ret = stm32_usart_of_dma_tx_probe(stm32port, pdev); 126934891872SAlexandre TORGUE if (ret) 127034891872SAlexandre TORGUE dev_info(&pdev->dev, "interrupt mode used for tx (no dma)\n"); 127134891872SAlexandre TORGUE 127248a6092fSMaxime Coquelin platform_set_drvdata(pdev, &stm32port->port); 127348a6092fSMaxime Coquelin 1274fb6dcef6SErwan Le Ray pm_runtime_get_noresume(&pdev->dev); 1275fb6dcef6SErwan Le Ray pm_runtime_set_active(&pdev->dev); 1276fb6dcef6SErwan Le Ray pm_runtime_enable(&pdev->dev); 127787fd0741SErwan Le Ray 127887fd0741SErwan Le Ray ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port); 127987fd0741SErwan Le Ray if (ret) 128087fd0741SErwan Le Ray goto err_port; 128187fd0741SErwan Le Ray 1282fb6dcef6SErwan Le Ray pm_runtime_put_sync(&pdev->dev); 1283fb6dcef6SErwan Le Ray 128448a6092fSMaxime Coquelin return 0; 1285ada80043SFabrice Gasnier 128687fd0741SErwan Le Ray err_port: 128787fd0741SErwan Le Ray pm_runtime_disable(&pdev->dev); 128887fd0741SErwan Le Ray pm_runtime_set_suspended(&pdev->dev); 128987fd0741SErwan Le Ray pm_runtime_put_noidle(&pdev->dev); 129087fd0741SErwan Le Ray 129187fd0741SErwan Le Ray if (stm32port->rx_ch) { 129287fd0741SErwan Le Ray dmaengine_terminate_async(stm32port->rx_ch); 129387fd0741SErwan Le Ray dma_release_channel(stm32port->rx_ch); 129487fd0741SErwan Le Ray } 129587fd0741SErwan Le Ray 129687fd0741SErwan Le Ray if (stm32port->rx_dma_buf) 129787fd0741SErwan Le Ray dma_free_coherent(&pdev->dev, 129887fd0741SErwan Le Ray RX_BUF_L, stm32port->rx_buf, 129987fd0741SErwan Le Ray stm32port->rx_dma_buf); 130087fd0741SErwan Le Ray 130187fd0741SErwan Le Ray if (stm32port->tx_ch) { 130287fd0741SErwan Le Ray dmaengine_terminate_async(stm32port->tx_ch); 130387fd0741SErwan Le Ray dma_release_channel(stm32port->tx_ch); 130487fd0741SErwan Le Ray } 130587fd0741SErwan Le Ray 130687fd0741SErwan Le Ray if (stm32port->tx_dma_buf) 130787fd0741SErwan Le Ray dma_free_coherent(&pdev->dev, 130887fd0741SErwan Le Ray TX_BUF_L, stm32port->tx_buf, 130987fd0741SErwan Le Ray stm32port->tx_dma_buf); 131087fd0741SErwan Le Ray 13112c58e560SErwan Le Ray if (stm32port->wakeirq > 0) 13125297f274SErwan Le Ray dev_pm_clear_wake_irq(&pdev->dev); 13135297f274SErwan Le Ray 1314270e5a74SFabrice Gasnier err_nowup: 13152c58e560SErwan Le Ray if (stm32port->wakeirq > 0) 1316270e5a74SFabrice Gasnier device_init_wakeup(&pdev->dev, false); 1317270e5a74SFabrice Gasnier 1318ada80043SFabrice Gasnier err_uninit: 131997f3a085SErwan Le Ray stm32_usart_deinit_port(stm32port); 1320ada80043SFabrice Gasnier 1321ada80043SFabrice Gasnier return ret; 132248a6092fSMaxime Coquelin } 132348a6092fSMaxime Coquelin 132456f9a76cSErwan Le Ray static int stm32_usart_serial_remove(struct platform_device *pdev) 132548a6092fSMaxime Coquelin { 132648a6092fSMaxime Coquelin struct uart_port *port = platform_get_drvdata(pdev); 1327511c7b1bSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1328d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1329fb6dcef6SErwan Le Ray int err; 1330fb6dcef6SErwan Le Ray 1331fb6dcef6SErwan Le Ray pm_runtime_get_sync(&pdev->dev); 133287fd0741SErwan Le Ray err = uart_remove_one_port(&stm32_usart_driver, port); 133387fd0741SErwan Le Ray if (err) 133487fd0741SErwan Le Ray return(err); 133587fd0741SErwan Le Ray 133687fd0741SErwan Le Ray pm_runtime_disable(&pdev->dev); 133787fd0741SErwan Le Ray pm_runtime_set_suspended(&pdev->dev); 133887fd0741SErwan Le Ray pm_runtime_put_noidle(&pdev->dev); 133934891872SAlexandre TORGUE 134056f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR); 134134891872SAlexandre TORGUE 134287fd0741SErwan Le Ray if (stm32_port->rx_ch) { 134387fd0741SErwan Le Ray dmaengine_terminate_async(stm32_port->rx_ch); 134434891872SAlexandre TORGUE dma_release_channel(stm32_port->rx_ch); 134587fd0741SErwan Le Ray } 134634891872SAlexandre TORGUE 134734891872SAlexandre TORGUE if (stm32_port->rx_dma_buf) 134834891872SAlexandre TORGUE dma_free_coherent(&pdev->dev, 134934891872SAlexandre TORGUE RX_BUF_L, stm32_port->rx_buf, 135034891872SAlexandre TORGUE stm32_port->rx_dma_buf); 135134891872SAlexandre TORGUE 135256f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 135334891872SAlexandre TORGUE 135487fd0741SErwan Le Ray if (stm32_port->tx_ch) { 135587fd0741SErwan Le Ray dmaengine_terminate_async(stm32_port->tx_ch); 135634891872SAlexandre TORGUE dma_release_channel(stm32_port->tx_ch); 135787fd0741SErwan Le Ray } 135834891872SAlexandre TORGUE 135934891872SAlexandre TORGUE if (stm32_port->tx_dma_buf) 136034891872SAlexandre TORGUE dma_free_coherent(&pdev->dev, 136134891872SAlexandre TORGUE TX_BUF_L, stm32_port->tx_buf, 136234891872SAlexandre TORGUE stm32_port->tx_dma_buf); 1363511c7b1bSAlexandre TORGUE 13642c58e560SErwan Le Ray if (stm32_port->wakeirq > 0) { 13655297f274SErwan Le Ray dev_pm_clear_wake_irq(&pdev->dev); 1366270e5a74SFabrice Gasnier device_init_wakeup(&pdev->dev, false); 13675297f274SErwan Le Ray } 1368270e5a74SFabrice Gasnier 136997f3a085SErwan Le Ray stm32_usart_deinit_port(stm32_port); 137048a6092fSMaxime Coquelin 137187fd0741SErwan Le Ray return 0; 137248a6092fSMaxime Coquelin } 137348a6092fSMaxime Coquelin 137448a6092fSMaxime Coquelin #ifdef CONFIG_SERIAL_STM32_CONSOLE 137556f9a76cSErwan Le Ray static void stm32_usart_console_putchar(struct uart_port *port, int ch) 137648a6092fSMaxime Coquelin { 1377ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1378d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1379ada8618fSAlexandre TORGUE 1380ada8618fSAlexandre TORGUE while (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE)) 138148a6092fSMaxime Coquelin cpu_relax(); 138248a6092fSMaxime Coquelin 1383ada8618fSAlexandre TORGUE writel_relaxed(ch, port->membase + ofs->tdr); 138448a6092fSMaxime Coquelin } 138548a6092fSMaxime Coquelin 138656f9a76cSErwan Le Ray static void stm32_usart_console_write(struct console *co, const char *s, 138792fc0023SErwan Le Ray unsigned int cnt) 138848a6092fSMaxime Coquelin { 138948a6092fSMaxime Coquelin struct uart_port *port = &stm32_ports[co->index].port; 1390ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1391d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1392d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 139348a6092fSMaxime Coquelin unsigned long flags; 139448a6092fSMaxime Coquelin u32 old_cr1, new_cr1; 139548a6092fSMaxime Coquelin int locked = 1; 139648a6092fSMaxime Coquelin 139748a6092fSMaxime Coquelin local_irq_save(flags); 139848a6092fSMaxime Coquelin if (port->sysrq) 139948a6092fSMaxime Coquelin locked = 0; 140048a6092fSMaxime Coquelin else if (oops_in_progress) 140148a6092fSMaxime Coquelin locked = spin_trylock(&port->lock); 140248a6092fSMaxime Coquelin else 140348a6092fSMaxime Coquelin spin_lock(&port->lock); 140448a6092fSMaxime Coquelin 140587f1f809SAlexandre TORGUE /* Save and disable interrupts, enable the transmitter */ 1406ada8618fSAlexandre TORGUE old_cr1 = readl_relaxed(port->membase + ofs->cr1); 140748a6092fSMaxime Coquelin new_cr1 = old_cr1 & ~USART_CR1_IE_MASK; 140887f1f809SAlexandre TORGUE new_cr1 |= USART_CR1_TE | BIT(cfg->uart_enable_bit); 1409ada8618fSAlexandre TORGUE writel_relaxed(new_cr1, port->membase + ofs->cr1); 141048a6092fSMaxime Coquelin 141156f9a76cSErwan Le Ray uart_console_write(port, s, cnt, stm32_usart_console_putchar); 141248a6092fSMaxime Coquelin 141348a6092fSMaxime Coquelin /* Restore interrupt state */ 1414ada8618fSAlexandre TORGUE writel_relaxed(old_cr1, port->membase + ofs->cr1); 141548a6092fSMaxime Coquelin 141648a6092fSMaxime Coquelin if (locked) 141748a6092fSMaxime Coquelin spin_unlock(&port->lock); 141848a6092fSMaxime Coquelin local_irq_restore(flags); 141948a6092fSMaxime Coquelin } 142048a6092fSMaxime Coquelin 142156f9a76cSErwan Le Ray static int stm32_usart_console_setup(struct console *co, char *options) 142248a6092fSMaxime Coquelin { 142348a6092fSMaxime Coquelin struct stm32_port *stm32port; 142448a6092fSMaxime Coquelin int baud = 9600; 142548a6092fSMaxime Coquelin int bits = 8; 142648a6092fSMaxime Coquelin int parity = 'n'; 142748a6092fSMaxime Coquelin int flow = 'n'; 142848a6092fSMaxime Coquelin 142948a6092fSMaxime Coquelin if (co->index >= STM32_MAX_PORTS) 143048a6092fSMaxime Coquelin return -ENODEV; 143148a6092fSMaxime Coquelin 143248a6092fSMaxime Coquelin stm32port = &stm32_ports[co->index]; 143348a6092fSMaxime Coquelin 143448a6092fSMaxime Coquelin /* 143548a6092fSMaxime Coquelin * This driver does not support early console initialization 143648a6092fSMaxime Coquelin * (use ARM early printk support instead), so we only expect 143748a6092fSMaxime Coquelin * this to be called during the uart port registration when the 143848a6092fSMaxime Coquelin * driver gets probed and the port should be mapped at that point. 143948a6092fSMaxime Coquelin */ 144092fc0023SErwan Le Ray if (stm32port->port.mapbase == 0 || !stm32port->port.membase) 144148a6092fSMaxime Coquelin return -ENXIO; 144248a6092fSMaxime Coquelin 144348a6092fSMaxime Coquelin if (options) 144448a6092fSMaxime Coquelin uart_parse_options(options, &baud, &parity, &bits, &flow); 144548a6092fSMaxime Coquelin 144648a6092fSMaxime Coquelin return uart_set_options(&stm32port->port, co, baud, parity, bits, flow); 144748a6092fSMaxime Coquelin } 144848a6092fSMaxime Coquelin 144948a6092fSMaxime Coquelin static struct console stm32_console = { 145048a6092fSMaxime Coquelin .name = STM32_SERIAL_NAME, 145148a6092fSMaxime Coquelin .device = uart_console_device, 145256f9a76cSErwan Le Ray .write = stm32_usart_console_write, 145356f9a76cSErwan Le Ray .setup = stm32_usart_console_setup, 145448a6092fSMaxime Coquelin .flags = CON_PRINTBUFFER, 145548a6092fSMaxime Coquelin .index = -1, 145648a6092fSMaxime Coquelin .data = &stm32_usart_driver, 145748a6092fSMaxime Coquelin }; 145848a6092fSMaxime Coquelin 145948a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE (&stm32_console) 146048a6092fSMaxime Coquelin 146148a6092fSMaxime Coquelin #else 146248a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE NULL 146348a6092fSMaxime Coquelin #endif /* CONFIG_SERIAL_STM32_CONSOLE */ 146448a6092fSMaxime Coquelin 146548a6092fSMaxime Coquelin static struct uart_driver stm32_usart_driver = { 146648a6092fSMaxime Coquelin .driver_name = DRIVER_NAME, 146748a6092fSMaxime Coquelin .dev_name = STM32_SERIAL_NAME, 146848a6092fSMaxime Coquelin .major = 0, 146948a6092fSMaxime Coquelin .minor = 0, 147048a6092fSMaxime Coquelin .nr = STM32_MAX_PORTS, 147148a6092fSMaxime Coquelin .cons = STM32_SERIAL_CONSOLE, 147248a6092fSMaxime Coquelin }; 147348a6092fSMaxime Coquelin 147456f9a76cSErwan Le Ray static void __maybe_unused stm32_usart_serial_en_wakeup(struct uart_port *port, 1475fe94347dSErwan Le Ray bool enable) 1476270e5a74SFabrice Gasnier { 1477270e5a74SFabrice Gasnier struct stm32_port *stm32_port = to_stm32_port(port); 1478d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1479d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 1480270e5a74SFabrice Gasnier u32 val; 1481270e5a74SFabrice Gasnier 14822c58e560SErwan Le Ray if (stm32_port->wakeirq <= 0) 1483270e5a74SFabrice Gasnier return; 1484270e5a74SFabrice Gasnier 1485270e5a74SFabrice Gasnier if (enable) { 148656f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 148756f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, USART_CR1_UESM); 1488270e5a74SFabrice Gasnier val = readl_relaxed(port->membase + ofs->cr3); 1489270e5a74SFabrice Gasnier val &= ~USART_CR3_WUS_MASK; 1490270e5a74SFabrice Gasnier /* Enable Wake up interrupt from low power on start bit */ 1491270e5a74SFabrice Gasnier val |= USART_CR3_WUS_START_BIT | USART_CR3_WUFIE; 1492270e5a74SFabrice Gasnier writel_relaxed(val, port->membase + ofs->cr3); 149356f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 1494270e5a74SFabrice Gasnier } else { 149556f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_UESM); 1496270e5a74SFabrice Gasnier } 1497270e5a74SFabrice Gasnier } 1498270e5a74SFabrice Gasnier 149956f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_suspend(struct device *dev) 1500270e5a74SFabrice Gasnier { 1501270e5a74SFabrice Gasnier struct uart_port *port = dev_get_drvdata(dev); 1502270e5a74SFabrice Gasnier 1503270e5a74SFabrice Gasnier uart_suspend_port(&stm32_usart_driver, port); 1504270e5a74SFabrice Gasnier 1505270e5a74SFabrice Gasnier if (device_may_wakeup(dev)) 150656f9a76cSErwan Le Ray stm32_usart_serial_en_wakeup(port, true); 1507270e5a74SFabrice Gasnier else 150856f9a76cSErwan Le Ray stm32_usart_serial_en_wakeup(port, false); 1509270e5a74SFabrice Gasnier 151055484fccSErwan Le Ray /* 151155484fccSErwan Le Ray * When "no_console_suspend" is enabled, keep the pinctrl default state 151255484fccSErwan Le Ray * and rely on bootloader stage to restore this state upon resume. 151355484fccSErwan Le Ray * Otherwise, apply the idle or sleep states depending on wakeup 151455484fccSErwan Le Ray * capabilities. 151555484fccSErwan Le Ray */ 151655484fccSErwan Le Ray if (console_suspend_enabled || !uart_console(port)) { 151755484fccSErwan Le Ray if (device_may_wakeup(dev)) 151855484fccSErwan Le Ray pinctrl_pm_select_idle_state(dev); 151955484fccSErwan Le Ray else 152094616d9aSErwan Le Ray pinctrl_pm_select_sleep_state(dev); 152155484fccSErwan Le Ray } 152294616d9aSErwan Le Ray 1523270e5a74SFabrice Gasnier return 0; 1524270e5a74SFabrice Gasnier } 1525270e5a74SFabrice Gasnier 152656f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_resume(struct device *dev) 1527270e5a74SFabrice Gasnier { 1528270e5a74SFabrice Gasnier struct uart_port *port = dev_get_drvdata(dev); 1529270e5a74SFabrice Gasnier 153094616d9aSErwan Le Ray pinctrl_pm_select_default_state(dev); 153194616d9aSErwan Le Ray 1532270e5a74SFabrice Gasnier if (device_may_wakeup(dev)) 153356f9a76cSErwan Le Ray stm32_usart_serial_en_wakeup(port, false); 1534270e5a74SFabrice Gasnier 1535270e5a74SFabrice Gasnier return uart_resume_port(&stm32_usart_driver, port); 1536270e5a74SFabrice Gasnier } 1537270e5a74SFabrice Gasnier 153856f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_suspend(struct device *dev) 1539fb6dcef6SErwan Le Ray { 1540fb6dcef6SErwan Le Ray struct uart_port *port = dev_get_drvdata(dev); 1541fb6dcef6SErwan Le Ray struct stm32_port *stm32port = container_of(port, 1542fb6dcef6SErwan Le Ray struct stm32_port, port); 1543fb6dcef6SErwan Le Ray 1544fb6dcef6SErwan Le Ray clk_disable_unprepare(stm32port->clk); 1545fb6dcef6SErwan Le Ray 1546fb6dcef6SErwan Le Ray return 0; 1547fb6dcef6SErwan Le Ray } 1548fb6dcef6SErwan Le Ray 154956f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_resume(struct device *dev) 1550fb6dcef6SErwan Le Ray { 1551fb6dcef6SErwan Le Ray struct uart_port *port = dev_get_drvdata(dev); 1552fb6dcef6SErwan Le Ray struct stm32_port *stm32port = container_of(port, 1553fb6dcef6SErwan Le Ray struct stm32_port, port); 1554fb6dcef6SErwan Le Ray 1555fb6dcef6SErwan Le Ray return clk_prepare_enable(stm32port->clk); 1556fb6dcef6SErwan Le Ray } 1557fb6dcef6SErwan Le Ray 1558270e5a74SFabrice Gasnier static const struct dev_pm_ops stm32_serial_pm_ops = { 155956f9a76cSErwan Le Ray SET_RUNTIME_PM_OPS(stm32_usart_runtime_suspend, 156056f9a76cSErwan Le Ray stm32_usart_runtime_resume, NULL) 156156f9a76cSErwan Le Ray SET_SYSTEM_SLEEP_PM_OPS(stm32_usart_serial_suspend, 156256f9a76cSErwan Le Ray stm32_usart_serial_resume) 1563270e5a74SFabrice Gasnier }; 1564270e5a74SFabrice Gasnier 156548a6092fSMaxime Coquelin static struct platform_driver stm32_serial_driver = { 156656f9a76cSErwan Le Ray .probe = stm32_usart_serial_probe, 156756f9a76cSErwan Le Ray .remove = stm32_usart_serial_remove, 156848a6092fSMaxime Coquelin .driver = { 156948a6092fSMaxime Coquelin .name = DRIVER_NAME, 1570270e5a74SFabrice Gasnier .pm = &stm32_serial_pm_ops, 157148a6092fSMaxime Coquelin .of_match_table = of_match_ptr(stm32_match), 157248a6092fSMaxime Coquelin }, 157348a6092fSMaxime Coquelin }; 157448a6092fSMaxime Coquelin 157556f9a76cSErwan Le Ray static int __init stm32_usart_init(void) 157648a6092fSMaxime Coquelin { 157748a6092fSMaxime Coquelin static char banner[] __initdata = "STM32 USART driver initialized"; 157848a6092fSMaxime Coquelin int ret; 157948a6092fSMaxime Coquelin 158048a6092fSMaxime Coquelin pr_info("%s\n", banner); 158148a6092fSMaxime Coquelin 158248a6092fSMaxime Coquelin ret = uart_register_driver(&stm32_usart_driver); 158348a6092fSMaxime Coquelin if (ret) 158448a6092fSMaxime Coquelin return ret; 158548a6092fSMaxime Coquelin 158648a6092fSMaxime Coquelin ret = platform_driver_register(&stm32_serial_driver); 158748a6092fSMaxime Coquelin if (ret) 158848a6092fSMaxime Coquelin uart_unregister_driver(&stm32_usart_driver); 158948a6092fSMaxime Coquelin 159048a6092fSMaxime Coquelin return ret; 159148a6092fSMaxime Coquelin } 159248a6092fSMaxime Coquelin 159356f9a76cSErwan Le Ray static void __exit stm32_usart_exit(void) 159448a6092fSMaxime Coquelin { 159548a6092fSMaxime Coquelin platform_driver_unregister(&stm32_serial_driver); 159648a6092fSMaxime Coquelin uart_unregister_driver(&stm32_usart_driver); 159748a6092fSMaxime Coquelin } 159848a6092fSMaxime Coquelin 159956f9a76cSErwan Le Ray module_init(stm32_usart_init); 160056f9a76cSErwan Le Ray module_exit(stm32_usart_exit); 160148a6092fSMaxime Coquelin 160248a6092fSMaxime Coquelin MODULE_ALIAS("platform:" DRIVER_NAME); 160348a6092fSMaxime Coquelin MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver"); 160448a6092fSMaxime Coquelin MODULE_LICENSE("GPL v2"); 1605