1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0 248a6092fSMaxime Coquelin /* 348a6092fSMaxime Coquelin * Copyright (C) Maxime Coquelin 2015 43e5fcbacSBich HEMON * Copyright (C) STMicroelectronics SA 2017 5ada8618fSAlexandre TORGUE * Authors: Maxime Coquelin <mcoquelin.stm32@gmail.com> 68ebd9665SErwan Le Ray * Gerald Baeza <gerald.baeza@foss.st.com> 78ebd9665SErwan Le Ray * Erwan Le Ray <erwan.leray@foss.st.com> 848a6092fSMaxime Coquelin * 948a6092fSMaxime Coquelin * Inspired by st-asc.c from STMicroelectronics (c) 1048a6092fSMaxime Coquelin */ 1148a6092fSMaxime Coquelin 1234891872SAlexandre TORGUE #include <linux/clk.h> 1348a6092fSMaxime Coquelin #include <linux/console.h> 1448a6092fSMaxime Coquelin #include <linux/delay.h> 1534891872SAlexandre TORGUE #include <linux/dma-direction.h> 1634891872SAlexandre TORGUE #include <linux/dmaengine.h> 1734891872SAlexandre TORGUE #include <linux/dma-mapping.h> 1834891872SAlexandre TORGUE #include <linux/io.h> 1934891872SAlexandre TORGUE #include <linux/iopoll.h> 2034891872SAlexandre TORGUE #include <linux/irq.h> 2134891872SAlexandre TORGUE #include <linux/module.h> 2248a6092fSMaxime Coquelin #include <linux/of.h> 2348a6092fSMaxime Coquelin #include <linux/of_platform.h> 2494616d9aSErwan Le Ray #include <linux/pinctrl/consumer.h> 2534891872SAlexandre TORGUE #include <linux/platform_device.h> 2634891872SAlexandre TORGUE #include <linux/pm_runtime.h> 27270e5a74SFabrice Gasnier #include <linux/pm_wakeirq.h> 2848a6092fSMaxime Coquelin #include <linux/serial_core.h> 2934891872SAlexandre TORGUE #include <linux/serial.h> 3034891872SAlexandre TORGUE #include <linux/spinlock.h> 3134891872SAlexandre TORGUE #include <linux/sysrq.h> 3234891872SAlexandre TORGUE #include <linux/tty_flip.h> 3334891872SAlexandre TORGUE #include <linux/tty.h> 3448a6092fSMaxime Coquelin 356cf61b9bSManivannan Sadhasivam #include "serial_mctrl_gpio.h" 36bc5a0b55SAlexandre TORGUE #include "stm32-usart.h" 3748a6092fSMaxime Coquelin 38c7039ce9SBen Dooks 39c7039ce9SBen Dooks /* Register offsets */ 40dfdabd38SRen Zhijie static struct stm32_usart_info __maybe_unused stm32f4_info = { 41c7039ce9SBen Dooks .ofs = { 42c7039ce9SBen Dooks .isr = 0x00, 43c7039ce9SBen Dooks .rdr = 0x04, 44c7039ce9SBen Dooks .tdr = 0x04, 45c7039ce9SBen Dooks .brr = 0x08, 46c7039ce9SBen Dooks .cr1 = 0x0c, 47c7039ce9SBen Dooks .cr2 = 0x10, 48c7039ce9SBen Dooks .cr3 = 0x14, 49c7039ce9SBen Dooks .gtpr = 0x18, 50c7039ce9SBen Dooks .rtor = UNDEF_REG, 51c7039ce9SBen Dooks .rqr = UNDEF_REG, 52c7039ce9SBen Dooks .icr = UNDEF_REG, 53c7039ce9SBen Dooks }, 54c7039ce9SBen Dooks .cfg = { 55c7039ce9SBen Dooks .uart_enable_bit = 13, 56c7039ce9SBen Dooks .has_7bits_data = false, 57c7039ce9SBen Dooks .fifosize = 1, 58c7039ce9SBen Dooks } 59c7039ce9SBen Dooks }; 60c7039ce9SBen Dooks 61dfdabd38SRen Zhijie static struct stm32_usart_info __maybe_unused stm32f7_info = { 62c7039ce9SBen Dooks .ofs = { 63c7039ce9SBen Dooks .cr1 = 0x00, 64c7039ce9SBen Dooks .cr2 = 0x04, 65c7039ce9SBen Dooks .cr3 = 0x08, 66c7039ce9SBen Dooks .brr = 0x0c, 67c7039ce9SBen Dooks .gtpr = 0x10, 68c7039ce9SBen Dooks .rtor = 0x14, 69c7039ce9SBen Dooks .rqr = 0x18, 70c7039ce9SBen Dooks .isr = 0x1c, 71c7039ce9SBen Dooks .icr = 0x20, 72c7039ce9SBen Dooks .rdr = 0x24, 73c7039ce9SBen Dooks .tdr = 0x28, 74c7039ce9SBen Dooks }, 75c7039ce9SBen Dooks .cfg = { 76c7039ce9SBen Dooks .uart_enable_bit = 0, 77c7039ce9SBen Dooks .has_7bits_data = true, 78c7039ce9SBen Dooks .has_swap = true, 79c7039ce9SBen Dooks .fifosize = 1, 80c7039ce9SBen Dooks } 81c7039ce9SBen Dooks }; 82c7039ce9SBen Dooks 83dfdabd38SRen Zhijie static struct stm32_usart_info __maybe_unused stm32h7_info = { 84c7039ce9SBen Dooks .ofs = { 85c7039ce9SBen Dooks .cr1 = 0x00, 86c7039ce9SBen Dooks .cr2 = 0x04, 87c7039ce9SBen Dooks .cr3 = 0x08, 88c7039ce9SBen Dooks .brr = 0x0c, 89c7039ce9SBen Dooks .gtpr = 0x10, 90c7039ce9SBen Dooks .rtor = 0x14, 91c7039ce9SBen Dooks .rqr = 0x18, 92c7039ce9SBen Dooks .isr = 0x1c, 93c7039ce9SBen Dooks .icr = 0x20, 94c7039ce9SBen Dooks .rdr = 0x24, 95c7039ce9SBen Dooks .tdr = 0x28, 96c7039ce9SBen Dooks }, 97c7039ce9SBen Dooks .cfg = { 98c7039ce9SBen Dooks .uart_enable_bit = 0, 99c7039ce9SBen Dooks .has_7bits_data = true, 100c7039ce9SBen Dooks .has_swap = true, 101c7039ce9SBen Dooks .has_wakeup = true, 102c7039ce9SBen Dooks .has_fifo = true, 103c7039ce9SBen Dooks .fifosize = 16, 104c7039ce9SBen Dooks } 105c7039ce9SBen Dooks }; 106c7039ce9SBen Dooks 10756f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port); 10856f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port); 1091f507b3aSValentin Caron static void __maybe_unused stm32_usart_console_putchar(struct uart_port *port, unsigned char ch); 11048a6092fSMaxime Coquelin 11148a6092fSMaxime Coquelin static inline struct stm32_port *to_stm32_port(struct uart_port *port) 11248a6092fSMaxime Coquelin { 11348a6092fSMaxime Coquelin return container_of(port, struct stm32_port, port); 11448a6092fSMaxime Coquelin } 11548a6092fSMaxime Coquelin 11656f9a76cSErwan Le Ray static void stm32_usart_set_bits(struct uart_port *port, u32 reg, u32 bits) 11748a6092fSMaxime Coquelin { 11848a6092fSMaxime Coquelin u32 val; 11948a6092fSMaxime Coquelin 12048a6092fSMaxime Coquelin val = readl_relaxed(port->membase + reg); 12148a6092fSMaxime Coquelin val |= bits; 12248a6092fSMaxime Coquelin writel_relaxed(val, port->membase + reg); 12348a6092fSMaxime Coquelin } 12448a6092fSMaxime Coquelin 12556f9a76cSErwan Le Ray static void stm32_usart_clr_bits(struct uart_port *port, u32 reg, u32 bits) 12648a6092fSMaxime Coquelin { 12748a6092fSMaxime Coquelin u32 val; 12848a6092fSMaxime Coquelin 12948a6092fSMaxime Coquelin val = readl_relaxed(port->membase + reg); 13048a6092fSMaxime Coquelin val &= ~bits; 13148a6092fSMaxime Coquelin writel_relaxed(val, port->membase + reg); 13248a6092fSMaxime Coquelin } 13348a6092fSMaxime Coquelin 134adafbbf6SLukas Wunner static unsigned int stm32_usart_tx_empty(struct uart_port *port) 135adafbbf6SLukas Wunner { 136adafbbf6SLukas Wunner struct stm32_port *stm32_port = to_stm32_port(port); 137adafbbf6SLukas Wunner const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 138adafbbf6SLukas Wunner 139adafbbf6SLukas Wunner if (readl_relaxed(port->membase + ofs->isr) & USART_SR_TC) 140adafbbf6SLukas Wunner return TIOCSER_TEMT; 141adafbbf6SLukas Wunner 142adafbbf6SLukas Wunner return 0; 143adafbbf6SLukas Wunner } 144adafbbf6SLukas Wunner 145adafbbf6SLukas Wunner static void stm32_usart_rs485_rts_enable(struct uart_port *port) 146adafbbf6SLukas Wunner { 147adafbbf6SLukas Wunner struct stm32_port *stm32_port = to_stm32_port(port); 148adafbbf6SLukas Wunner struct serial_rs485 *rs485conf = &port->rs485; 149adafbbf6SLukas Wunner 150adafbbf6SLukas Wunner if (stm32_port->hw_flow_control || 151adafbbf6SLukas Wunner !(rs485conf->flags & SER_RS485_ENABLED)) 152adafbbf6SLukas Wunner return; 153adafbbf6SLukas Wunner 154adafbbf6SLukas Wunner if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 155adafbbf6SLukas Wunner mctrl_gpio_set(stm32_port->gpios, 156adafbbf6SLukas Wunner stm32_port->port.mctrl | TIOCM_RTS); 157adafbbf6SLukas Wunner } else { 158adafbbf6SLukas Wunner mctrl_gpio_set(stm32_port->gpios, 159adafbbf6SLukas Wunner stm32_port->port.mctrl & ~TIOCM_RTS); 160adafbbf6SLukas Wunner } 161adafbbf6SLukas Wunner } 162adafbbf6SLukas Wunner 163adafbbf6SLukas Wunner static void stm32_usart_rs485_rts_disable(struct uart_port *port) 164adafbbf6SLukas Wunner { 165adafbbf6SLukas Wunner struct stm32_port *stm32_port = to_stm32_port(port); 166adafbbf6SLukas Wunner struct serial_rs485 *rs485conf = &port->rs485; 167adafbbf6SLukas Wunner 168adafbbf6SLukas Wunner if (stm32_port->hw_flow_control || 169adafbbf6SLukas Wunner !(rs485conf->flags & SER_RS485_ENABLED)) 170adafbbf6SLukas Wunner return; 171adafbbf6SLukas Wunner 172adafbbf6SLukas Wunner if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 173adafbbf6SLukas Wunner mctrl_gpio_set(stm32_port->gpios, 174adafbbf6SLukas Wunner stm32_port->port.mctrl & ~TIOCM_RTS); 175adafbbf6SLukas Wunner } else { 176adafbbf6SLukas Wunner mctrl_gpio_set(stm32_port->gpios, 177adafbbf6SLukas Wunner stm32_port->port.mctrl | TIOCM_RTS); 178adafbbf6SLukas Wunner } 179adafbbf6SLukas Wunner } 180adafbbf6SLukas Wunner 18156f9a76cSErwan Le Ray static void stm32_usart_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE, 1821bcda09dSBich HEMON u32 delay_DDE, u32 baud) 1831bcda09dSBich HEMON { 1841bcda09dSBich HEMON u32 rs485_deat_dedt; 1851bcda09dSBich HEMON u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT); 1861bcda09dSBich HEMON bool over8; 1871bcda09dSBich HEMON 1881bcda09dSBich HEMON *cr3 |= USART_CR3_DEM; 1891bcda09dSBich HEMON over8 = *cr1 & USART_CR1_OVER8; 1901bcda09dSBich HEMON 1915c5f44e3SIlpo Järvinen *cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK); 1925c5f44e3SIlpo Järvinen 1931bcda09dSBich HEMON if (over8) 1941bcda09dSBich HEMON rs485_deat_dedt = delay_ADE * baud * 8; 1951bcda09dSBich HEMON else 1961bcda09dSBich HEMON rs485_deat_dedt = delay_ADE * baud * 16; 1971bcda09dSBich HEMON 1981bcda09dSBich HEMON rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000); 1991bcda09dSBich HEMON rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ? 2001bcda09dSBich HEMON rs485_deat_dedt_max : rs485_deat_dedt; 2011bcda09dSBich HEMON rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) & 2021bcda09dSBich HEMON USART_CR1_DEAT_MASK; 2031bcda09dSBich HEMON *cr1 |= rs485_deat_dedt; 2041bcda09dSBich HEMON 2051bcda09dSBich HEMON if (over8) 2061bcda09dSBich HEMON rs485_deat_dedt = delay_DDE * baud * 8; 2071bcda09dSBich HEMON else 2081bcda09dSBich HEMON rs485_deat_dedt = delay_DDE * baud * 16; 2091bcda09dSBich HEMON 2101bcda09dSBich HEMON rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000); 2111bcda09dSBich HEMON rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ? 2121bcda09dSBich HEMON rs485_deat_dedt_max : rs485_deat_dedt; 2131bcda09dSBich HEMON rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) & 2141bcda09dSBich HEMON USART_CR1_DEDT_MASK; 2151bcda09dSBich HEMON *cr1 |= rs485_deat_dedt; 2161bcda09dSBich HEMON } 2171bcda09dSBich HEMON 218ae50bb27SIlpo Järvinen static int stm32_usart_config_rs485(struct uart_port *port, struct ktermios *termios, 2191bcda09dSBich HEMON struct serial_rs485 *rs485conf) 2201bcda09dSBich HEMON { 2211bcda09dSBich HEMON struct stm32_port *stm32_port = to_stm32_port(port); 222d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 223d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 2241bcda09dSBich HEMON u32 usartdiv, baud, cr1, cr3; 2251bcda09dSBich HEMON bool over8; 2261bcda09dSBich HEMON 22756f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 2281bcda09dSBich HEMON 229c54d4854SChristoph Niedermaier if (port->rs485_rx_during_tx_gpio) 230c54d4854SChristoph Niedermaier gpiod_set_value_cansleep(port->rs485_rx_during_tx_gpio, 231c54d4854SChristoph Niedermaier !!(rs485conf->flags & SER_RS485_RX_DURING_TX)); 232c54d4854SChristoph Niedermaier else 2331bcda09dSBich HEMON rs485conf->flags |= SER_RS485_RX_DURING_TX; 2341bcda09dSBich HEMON 2351bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_ENABLED) { 2361bcda09dSBich HEMON cr1 = readl_relaxed(port->membase + ofs->cr1); 2371bcda09dSBich HEMON cr3 = readl_relaxed(port->membase + ofs->cr3); 2381bcda09dSBich HEMON usartdiv = readl_relaxed(port->membase + ofs->brr); 2391bcda09dSBich HEMON usartdiv = usartdiv & GENMASK(15, 0); 2401bcda09dSBich HEMON over8 = cr1 & USART_CR1_OVER8; 2411bcda09dSBich HEMON 2421bcda09dSBich HEMON if (over8) 2431bcda09dSBich HEMON usartdiv = usartdiv | (usartdiv & GENMASK(4, 0)) 2441bcda09dSBich HEMON << USART_BRR_04_R_SHIFT; 2451bcda09dSBich HEMON 2461bcda09dSBich HEMON baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv); 24756f9a76cSErwan Le Ray stm32_usart_config_reg_rs485(&cr1, &cr3, 2481bcda09dSBich HEMON rs485conf->delay_rts_before_send, 24956f9a76cSErwan Le Ray rs485conf->delay_rts_after_send, 25056f9a76cSErwan Le Ray baud); 2511bcda09dSBich HEMON 252f633eb29SLino Sanfilippo if (rs485conf->flags & SER_RS485_RTS_ON_SEND) 2531bcda09dSBich HEMON cr3 &= ~USART_CR3_DEP; 254f633eb29SLino Sanfilippo else 2551bcda09dSBich HEMON cr3 |= USART_CR3_DEP; 2561bcda09dSBich HEMON 2571bcda09dSBich HEMON writel_relaxed(cr3, port->membase + ofs->cr3); 2581bcda09dSBich HEMON writel_relaxed(cr1, port->membase + ofs->cr1); 2591bcda09dSBich HEMON } else { 26056f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, 26156f9a76cSErwan Le Ray USART_CR3_DEM | USART_CR3_DEP); 26256f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, 2631bcda09dSBich HEMON USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK); 2641bcda09dSBich HEMON } 2651bcda09dSBich HEMON 26656f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 2671bcda09dSBich HEMON 268adafbbf6SLukas Wunner /* Adjust RTS polarity in case it's driven in software */ 269adafbbf6SLukas Wunner if (stm32_usart_tx_empty(port)) 270adafbbf6SLukas Wunner stm32_usart_rs485_rts_disable(port); 271adafbbf6SLukas Wunner else 272adafbbf6SLukas Wunner stm32_usart_rs485_rts_enable(port); 273adafbbf6SLukas Wunner 2741bcda09dSBich HEMON return 0; 2751bcda09dSBich HEMON } 2761bcda09dSBich HEMON 27756f9a76cSErwan Le Ray static int stm32_usart_init_rs485(struct uart_port *port, 2781bcda09dSBich HEMON struct platform_device *pdev) 2791bcda09dSBich HEMON { 2801bcda09dSBich HEMON struct serial_rs485 *rs485conf = &port->rs485; 2811bcda09dSBich HEMON 2821bcda09dSBich HEMON rs485conf->flags = 0; 2831bcda09dSBich HEMON rs485conf->delay_rts_before_send = 0; 2841bcda09dSBich HEMON rs485conf->delay_rts_after_send = 0; 2851bcda09dSBich HEMON 2861bcda09dSBich HEMON if (!pdev->dev.of_node) 2871bcda09dSBich HEMON return -ENODEV; 2881bcda09dSBich HEMON 289c150c0f3SLukas Wunner return uart_get_rs485_mode(port); 2901bcda09dSBich HEMON } 2911bcda09dSBich HEMON 29200d1f9c6SValentin Caron static bool stm32_usart_rx_dma_started(struct stm32_port *stm32_port) 29334891872SAlexandre TORGUE { 2947f28bceaSValentin Caron return stm32_port->rx_ch ? stm32_port->rx_dma_busy : false; 2957f28bceaSValentin Caron } 2967f28bceaSValentin Caron 2977f28bceaSValentin Caron static void stm32_usart_rx_dma_terminate(struct stm32_port *stm32_port) 2987f28bceaSValentin Caron { 2997f28bceaSValentin Caron dmaengine_terminate_async(stm32_port->rx_ch); 3007f28bceaSValentin Caron stm32_port->rx_dma_busy = false; 3017f28bceaSValentin Caron } 3027f28bceaSValentin Caron 3037f28bceaSValentin Caron static int stm32_usart_dma_pause_resume(struct stm32_port *stm32_port, 3047f28bceaSValentin Caron struct dma_chan *chan, 3057f28bceaSValentin Caron enum dma_status expected_status, 3067f28bceaSValentin Caron int dmaengine_pause_or_resume(struct dma_chan *), 3077f28bceaSValentin Caron bool stm32_usart_xx_dma_started(struct stm32_port *), 3087f28bceaSValentin Caron void stm32_usart_xx_dma_terminate(struct stm32_port *)) 3097f28bceaSValentin Caron { 31000d1f9c6SValentin Caron struct uart_port *port = &stm32_port->port; 3117f28bceaSValentin Caron enum dma_status dma_status; 3127f28bceaSValentin Caron int ret; 31333bb2f6aSErwan Le Ray 3147f28bceaSValentin Caron if (!stm32_usart_xx_dma_started(stm32_port)) 3157f28bceaSValentin Caron return -EPERM; 31633bb2f6aSErwan Le Ray 3177f28bceaSValentin Caron dma_status = dmaengine_tx_status(chan, chan->cookie, NULL); 3187f28bceaSValentin Caron if (dma_status != expected_status) 3197f28bceaSValentin Caron return -EAGAIN; 3207f28bceaSValentin Caron 3217f28bceaSValentin Caron ret = dmaengine_pause_or_resume(chan); 3227f28bceaSValentin Caron if (ret) { 3237f28bceaSValentin Caron dev_err(port->dev, "DMA failed with error code: %d\n", ret); 3247f28bceaSValentin Caron stm32_usart_xx_dma_terminate(stm32_port); 3257f28bceaSValentin Caron } 3267f28bceaSValentin Caron return ret; 32733bb2f6aSErwan Le Ray } 32833bb2f6aSErwan Le Ray 329*a01ae50dSValentin Caron static int stm32_usart_rx_dma_pause(struct stm32_port *stm32_port) 330*a01ae50dSValentin Caron { 331*a01ae50dSValentin Caron return stm32_usart_dma_pause_resume(stm32_port, stm32_port->rx_ch, 332*a01ae50dSValentin Caron DMA_IN_PROGRESS, dmaengine_pause, 333*a01ae50dSValentin Caron stm32_usart_rx_dma_started, 334*a01ae50dSValentin Caron stm32_usart_rx_dma_terminate); 335*a01ae50dSValentin Caron } 336*a01ae50dSValentin Caron 337*a01ae50dSValentin Caron static int stm32_usart_rx_dma_resume(struct stm32_port *stm32_port) 338*a01ae50dSValentin Caron { 339*a01ae50dSValentin Caron return stm32_usart_dma_pause_resume(stm32_port, stm32_port->rx_ch, 340*a01ae50dSValentin Caron DMA_PAUSED, dmaengine_resume, 341*a01ae50dSValentin Caron stm32_usart_rx_dma_started, 342*a01ae50dSValentin Caron stm32_usart_rx_dma_terminate); 343*a01ae50dSValentin Caron } 344*a01ae50dSValentin Caron 34533bb2f6aSErwan Le Ray /* Return true when data is pending (in pio mode), and false when no data is pending. */ 34633bb2f6aSErwan Le Ray static bool stm32_usart_pending_rx_pio(struct uart_port *port, u32 *sr) 34733bb2f6aSErwan Le Ray { 34833bb2f6aSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 34933bb2f6aSErwan Le Ray const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 35034891872SAlexandre TORGUE 35134891872SAlexandre TORGUE *sr = readl_relaxed(port->membase + ofs->isr); 35233bb2f6aSErwan Le Ray /* Get pending characters in RDR or FIFO */ 35333bb2f6aSErwan Le Ray if (*sr & USART_SR_RXNE) { 35433bb2f6aSErwan Le Ray /* Get all pending characters from the RDR or the FIFO when using interrupts */ 35500d1f9c6SValentin Caron if (!stm32_usart_rx_dma_started(stm32_port)) 35633bb2f6aSErwan Le Ray return true; 35734891872SAlexandre TORGUE 35833bb2f6aSErwan Le Ray /* Handle only RX data errors when using DMA */ 35933bb2f6aSErwan Le Ray if (*sr & USART_SR_ERR_MASK) 36033bb2f6aSErwan Le Ray return true; 36134891872SAlexandre TORGUE } 36234891872SAlexandre TORGUE 36333bb2f6aSErwan Le Ray return false; 36433bb2f6aSErwan Le Ray } 36533bb2f6aSErwan Le Ray 366fd2b55f8SJiri Slaby static u8 stm32_usart_get_char_pio(struct uart_port *port) 36734891872SAlexandre TORGUE { 36834891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 369d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 37034891872SAlexandre TORGUE unsigned long c; 37134891872SAlexandre TORGUE 3726c5962f3SErwan Le Ray c = readl_relaxed(port->membase + ofs->rdr); 37333bb2f6aSErwan Le Ray /* Apply RDR data mask */ 3746c5962f3SErwan Le Ray c &= stm32_port->rdr_mask; 3756c5962f3SErwan Le Ray 3766c5962f3SErwan Le Ray return c; 37734891872SAlexandre TORGUE } 37834891872SAlexandre TORGUE 3796333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars_pio(struct uart_port *port) 38048a6092fSMaxime Coquelin { 381ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 382d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 3836333a485SErwan Le Ray unsigned int size = 0; 38448a6092fSMaxime Coquelin u32 sr; 385fd2b55f8SJiri Slaby u8 c, flag; 38648a6092fSMaxime Coquelin 38733bb2f6aSErwan Le Ray while (stm32_usart_pending_rx_pio(port, &sr)) { 38848a6092fSMaxime Coquelin sr |= USART_SR_DUMMY_RX; 38948a6092fSMaxime Coquelin flag = TTY_NORMAL; 39048a6092fSMaxime Coquelin 3914f01d833SErwan Le Ray /* 3924f01d833SErwan Le Ray * Status bits has to be cleared before reading the RDR: 3934f01d833SErwan Le Ray * In FIFO mode, reading the RDR will pop the next data 3944f01d833SErwan Le Ray * (if any) along with its status bits into the SR. 3954f01d833SErwan Le Ray * Not doing so leads to misalignement between RDR and SR, 3964f01d833SErwan Le Ray * and clear status bits of the next rx data. 3974f01d833SErwan Le Ray * 3984f01d833SErwan Le Ray * Clear errors flags for stm32f7 and stm32h7 compatible 3994f01d833SErwan Le Ray * devices. On stm32f4 compatible devices, the error bit is 4004f01d833SErwan Le Ray * cleared by the sequence [read SR - read DR]. 4014f01d833SErwan Le Ray */ 4024f01d833SErwan Le Ray if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG) 4031250ed71SFabrice Gasnier writel_relaxed(sr & USART_SR_ERR_MASK, 4041250ed71SFabrice Gasnier port->membase + ofs->icr); 4054f01d833SErwan Le Ray 40633bb2f6aSErwan Le Ray c = stm32_usart_get_char_pio(port); 4074f01d833SErwan Le Ray port->icount.rx++; 4086333a485SErwan Le Ray size++; 40948a6092fSMaxime Coquelin if (sr & USART_SR_ERR_MASK) { 4104f01d833SErwan Le Ray if (sr & USART_SR_ORE) { 41148a6092fSMaxime Coquelin port->icount.overrun++; 41248a6092fSMaxime Coquelin } else if (sr & USART_SR_PE) { 41348a6092fSMaxime Coquelin port->icount.parity++; 41448a6092fSMaxime Coquelin } else if (sr & USART_SR_FE) { 4154f01d833SErwan Le Ray /* Break detection if character is null */ 4164f01d833SErwan Le Ray if (!c) { 4174f01d833SErwan Le Ray port->icount.brk++; 4184f01d833SErwan Le Ray if (uart_handle_break(port)) 4194f01d833SErwan Le Ray continue; 4204f01d833SErwan Le Ray } else { 42148a6092fSMaxime Coquelin port->icount.frame++; 42248a6092fSMaxime Coquelin } 4234f01d833SErwan Le Ray } 42448a6092fSMaxime Coquelin 42548a6092fSMaxime Coquelin sr &= port->read_status_mask; 42648a6092fSMaxime Coquelin 4274f01d833SErwan Le Ray if (sr & USART_SR_PE) { 42848a6092fSMaxime Coquelin flag = TTY_PARITY; 4294f01d833SErwan Le Ray } else if (sr & USART_SR_FE) { 4304f01d833SErwan Le Ray if (!c) 4314f01d833SErwan Le Ray flag = TTY_BREAK; 4324f01d833SErwan Le Ray else 43348a6092fSMaxime Coquelin flag = TTY_FRAME; 43448a6092fSMaxime Coquelin } 4354f01d833SErwan Le Ray } 43648a6092fSMaxime Coquelin 437cea37afdSJohan Hovold if (uart_prepare_sysrq_char(port, c)) 43848a6092fSMaxime Coquelin continue; 43948a6092fSMaxime Coquelin uart_insert_char(port, sr, USART_SR_ORE, c, flag); 44048a6092fSMaxime Coquelin } 4416333a485SErwan Le Ray 4426333a485SErwan Le Ray return size; 44333bb2f6aSErwan Le Ray } 44433bb2f6aSErwan Le Ray 44533bb2f6aSErwan Le Ray static void stm32_usart_push_buffer_dma(struct uart_port *port, unsigned int dma_size) 44633bb2f6aSErwan Le Ray { 44733bb2f6aSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 44833bb2f6aSErwan Le Ray struct tty_port *ttyport = &stm32_port->port.state->port; 44933bb2f6aSErwan Le Ray unsigned char *dma_start; 45033bb2f6aSErwan Le Ray int dma_count, i; 45133bb2f6aSErwan Le Ray 45233bb2f6aSErwan Le Ray dma_start = stm32_port->rx_buf + (RX_BUF_L - stm32_port->last_res); 45333bb2f6aSErwan Le Ray 45433bb2f6aSErwan Le Ray /* 45533bb2f6aSErwan Le Ray * Apply rdr_mask on buffer in order to mask parity bit. 45633bb2f6aSErwan Le Ray * This loop is useless in cs8 mode because DMA copies only 45733bb2f6aSErwan Le Ray * 8 bits and already ignores parity bit. 45833bb2f6aSErwan Le Ray */ 45933bb2f6aSErwan Le Ray if (!(stm32_port->rdr_mask == (BIT(8) - 1))) 46033bb2f6aSErwan Le Ray for (i = 0; i < dma_size; i++) 46133bb2f6aSErwan Le Ray *(dma_start + i) &= stm32_port->rdr_mask; 46233bb2f6aSErwan Le Ray 46333bb2f6aSErwan Le Ray dma_count = tty_insert_flip_string(ttyport, dma_start, dma_size); 46433bb2f6aSErwan Le Ray port->icount.rx += dma_count; 46533bb2f6aSErwan Le Ray if (dma_count != dma_size) 46633bb2f6aSErwan Le Ray port->icount.buf_overrun++; 46733bb2f6aSErwan Le Ray stm32_port->last_res -= dma_count; 46833bb2f6aSErwan Le Ray if (stm32_port->last_res == 0) 46933bb2f6aSErwan Le Ray stm32_port->last_res = RX_BUF_L; 47033bb2f6aSErwan Le Ray } 47133bb2f6aSErwan Le Ray 4726333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars_dma(struct uart_port *port) 47333bb2f6aSErwan Le Ray { 47433bb2f6aSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 4756333a485SErwan Le Ray unsigned int dma_size, size = 0; 47633bb2f6aSErwan Le Ray 47733bb2f6aSErwan Le Ray /* DMA buffer is configured in cyclic mode and handles the rollback of the buffer. */ 47833bb2f6aSErwan Le Ray if (stm32_port->rx_dma_state.residue > stm32_port->last_res) { 47933bb2f6aSErwan Le Ray /* Conditional first part: from last_res to end of DMA buffer */ 48033bb2f6aSErwan Le Ray dma_size = stm32_port->last_res; 48133bb2f6aSErwan Le Ray stm32_usart_push_buffer_dma(port, dma_size); 4826333a485SErwan Le Ray size = dma_size; 48333bb2f6aSErwan Le Ray } 48433bb2f6aSErwan Le Ray 48533bb2f6aSErwan Le Ray dma_size = stm32_port->last_res - stm32_port->rx_dma_state.residue; 48633bb2f6aSErwan Le Ray stm32_usart_push_buffer_dma(port, dma_size); 4876333a485SErwan Le Ray size += dma_size; 4886333a485SErwan Le Ray 4896333a485SErwan Le Ray return size; 49033bb2f6aSErwan Le Ray } 49133bb2f6aSErwan Le Ray 4926333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars(struct uart_port *port, bool force_dma_flush) 49333bb2f6aSErwan Le Ray { 49433bb2f6aSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 49533bb2f6aSErwan Le Ray const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 49633bb2f6aSErwan Le Ray enum dma_status rx_dma_status; 49733bb2f6aSErwan Le Ray u32 sr; 4986333a485SErwan Le Ray unsigned int size = 0; 49933bb2f6aSErwan Le Ray 50000d1f9c6SValentin Caron if (stm32_usart_rx_dma_started(stm32_port) || force_dma_flush) { 50133bb2f6aSErwan Le Ray rx_dma_status = dmaengine_tx_status(stm32_port->rx_ch, 50233bb2f6aSErwan Le Ray stm32_port->rx_ch->cookie, 50333bb2f6aSErwan Le Ray &stm32_port->rx_dma_state); 504*a01ae50dSValentin Caron if (rx_dma_status == DMA_IN_PROGRESS || 505*a01ae50dSValentin Caron rx_dma_status == DMA_PAUSED) { 50633bb2f6aSErwan Le Ray /* Empty DMA buffer */ 5076333a485SErwan Le Ray size = stm32_usart_receive_chars_dma(port); 50833bb2f6aSErwan Le Ray sr = readl_relaxed(port->membase + ofs->isr); 50933bb2f6aSErwan Le Ray if (sr & USART_SR_ERR_MASK) { 51033bb2f6aSErwan Le Ray /* Disable DMA request line */ 51133bb2f6aSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR); 51233bb2f6aSErwan Le Ray 51333bb2f6aSErwan Le Ray /* Switch to PIO mode to handle the errors */ 5146333a485SErwan Le Ray size += stm32_usart_receive_chars_pio(port); 51533bb2f6aSErwan Le Ray 51633bb2f6aSErwan Le Ray /* Switch back to DMA mode */ 51733bb2f6aSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR); 51833bb2f6aSErwan Le Ray } 51933bb2f6aSErwan Le Ray } else { 52033bb2f6aSErwan Le Ray /* Disable RX DMA */ 5217f28bceaSValentin Caron stm32_usart_rx_dma_terminate(stm32_port); 52233bb2f6aSErwan Le Ray /* Fall back to interrupt mode */ 52333bb2f6aSErwan Le Ray dev_dbg(port->dev, "DMA error, fallback to irq mode\n"); 5246333a485SErwan Le Ray size = stm32_usart_receive_chars_pio(port); 52533bb2f6aSErwan Le Ray } 52633bb2f6aSErwan Le Ray } else { 5276333a485SErwan Le Ray size = stm32_usart_receive_chars_pio(port); 52833bb2f6aSErwan Le Ray } 52948a6092fSMaxime Coquelin 5306333a485SErwan Le Ray return size; 53148a6092fSMaxime Coquelin } 53248a6092fSMaxime Coquelin 533*a01ae50dSValentin Caron static void stm32_usart_rx_dma_complete(void *arg) 534*a01ae50dSValentin Caron { 535*a01ae50dSValentin Caron struct uart_port *port = arg; 536*a01ae50dSValentin Caron struct tty_port *tport = &port->state->port; 537*a01ae50dSValentin Caron unsigned int size; 538*a01ae50dSValentin Caron unsigned long flags; 539*a01ae50dSValentin Caron 540*a01ae50dSValentin Caron spin_lock_irqsave(&port->lock, flags); 541*a01ae50dSValentin Caron size = stm32_usart_receive_chars(port, false); 542*a01ae50dSValentin Caron uart_unlock_and_check_sysrq_irqrestore(port, flags); 543*a01ae50dSValentin Caron if (size) 544*a01ae50dSValentin Caron tty_flip_buffer_push(tport); 545*a01ae50dSValentin Caron } 546*a01ae50dSValentin Caron 547*a01ae50dSValentin Caron static int stm32_usart_rx_dma_start_or_resume(struct uart_port *port) 548*a01ae50dSValentin Caron { 549*a01ae50dSValentin Caron struct stm32_port *stm32_port = to_stm32_port(port); 550*a01ae50dSValentin Caron struct dma_async_tx_descriptor *desc; 551*a01ae50dSValentin Caron enum dma_status rx_dma_status; 552*a01ae50dSValentin Caron int ret; 553*a01ae50dSValentin Caron 554*a01ae50dSValentin Caron if (stm32_port->throttled) 555*a01ae50dSValentin Caron return 0; 556*a01ae50dSValentin Caron 557*a01ae50dSValentin Caron if (stm32_port->rx_dma_busy) { 558*a01ae50dSValentin Caron rx_dma_status = dmaengine_tx_status(stm32_port->rx_ch, 559*a01ae50dSValentin Caron stm32_port->rx_ch->cookie, 560*a01ae50dSValentin Caron NULL); 561*a01ae50dSValentin Caron if (rx_dma_status == DMA_IN_PROGRESS) 562*a01ae50dSValentin Caron return 0; 563*a01ae50dSValentin Caron 564*a01ae50dSValentin Caron if (rx_dma_status == DMA_PAUSED && !stm32_usart_rx_dma_resume(stm32_port)) 565*a01ae50dSValentin Caron return 0; 566*a01ae50dSValentin Caron 567*a01ae50dSValentin Caron dev_err(port->dev, "DMA failed : status error.\n"); 568*a01ae50dSValentin Caron stm32_usart_rx_dma_terminate(stm32_port); 569*a01ae50dSValentin Caron } 570*a01ae50dSValentin Caron 571*a01ae50dSValentin Caron stm32_port->rx_dma_busy = true; 572*a01ae50dSValentin Caron 573*a01ae50dSValentin Caron stm32_port->last_res = RX_BUF_L; 574*a01ae50dSValentin Caron /* Prepare a DMA cyclic transaction */ 575*a01ae50dSValentin Caron desc = dmaengine_prep_dma_cyclic(stm32_port->rx_ch, 576*a01ae50dSValentin Caron stm32_port->rx_dma_buf, 577*a01ae50dSValentin Caron RX_BUF_L, RX_BUF_P, 578*a01ae50dSValentin Caron DMA_DEV_TO_MEM, 579*a01ae50dSValentin Caron DMA_PREP_INTERRUPT); 580*a01ae50dSValentin Caron if (!desc) { 581*a01ae50dSValentin Caron dev_err(port->dev, "rx dma prep cyclic failed\n"); 582*a01ae50dSValentin Caron stm32_port->rx_dma_busy = false; 583*a01ae50dSValentin Caron return -ENODEV; 584*a01ae50dSValentin Caron } 585*a01ae50dSValentin Caron 586*a01ae50dSValentin Caron desc->callback = stm32_usart_rx_dma_complete; 587*a01ae50dSValentin Caron desc->callback_param = port; 588*a01ae50dSValentin Caron 589*a01ae50dSValentin Caron /* Push current DMA transaction in the pending queue */ 590*a01ae50dSValentin Caron ret = dma_submit_error(dmaengine_submit(desc)); 591*a01ae50dSValentin Caron if (ret) { 592*a01ae50dSValentin Caron dmaengine_terminate_sync(stm32_port->rx_ch); 593*a01ae50dSValentin Caron stm32_port->rx_dma_busy = false; 594*a01ae50dSValentin Caron return ret; 595*a01ae50dSValentin Caron } 596*a01ae50dSValentin Caron 597*a01ae50dSValentin Caron /* Issue pending DMA requests */ 598*a01ae50dSValentin Caron dma_async_issue_pending(stm32_port->rx_ch); 599*a01ae50dSValentin Caron 600*a01ae50dSValentin Caron return 0; 601*a01ae50dSValentin Caron } 602*a01ae50dSValentin Caron 6039a135f16SValentin Caron static void stm32_usart_tx_dma_terminate(struct stm32_port *stm32_port) 6049a135f16SValentin Caron { 6059a135f16SValentin Caron dmaengine_terminate_async(stm32_port->tx_ch); 6069a135f16SValentin Caron stm32_port->tx_dma_busy = false; 6079a135f16SValentin Caron } 6089a135f16SValentin Caron 6099a135f16SValentin Caron static bool stm32_usart_tx_dma_started(struct stm32_port *stm32_port) 6109a135f16SValentin Caron { 6119a135f16SValentin Caron /* 6129a135f16SValentin Caron * We cannot use the function "dmaengine_tx_status" to know the 6139a135f16SValentin Caron * status of DMA. This function does not show if the "dma complete" 6149a135f16SValentin Caron * callback of the DMA transaction has been called. So we prefer 6159a135f16SValentin Caron * to use "tx_dma_busy" flag to prevent dual DMA transaction at the 6169a135f16SValentin Caron * same time. 6179a135f16SValentin Caron */ 6189a135f16SValentin Caron return stm32_port->tx_dma_busy; 6199a135f16SValentin Caron } 6209a135f16SValentin Caron 6217f28bceaSValentin Caron static int stm32_usart_tx_dma_pause(struct stm32_port *stm32_port) 6227f28bceaSValentin Caron { 6237f28bceaSValentin Caron return stm32_usart_dma_pause_resume(stm32_port, stm32_port->tx_ch, 6247f28bceaSValentin Caron DMA_IN_PROGRESS, dmaengine_pause, 6257f28bceaSValentin Caron stm32_usart_tx_dma_started, 6267f28bceaSValentin Caron stm32_usart_tx_dma_terminate); 6277f28bceaSValentin Caron } 6287f28bceaSValentin Caron 6297f28bceaSValentin Caron static int stm32_usart_tx_dma_resume(struct stm32_port *stm32_port) 6307f28bceaSValentin Caron { 6317f28bceaSValentin Caron return stm32_usart_dma_pause_resume(stm32_port, stm32_port->tx_ch, 6327f28bceaSValentin Caron DMA_PAUSED, dmaengine_resume, 6337f28bceaSValentin Caron stm32_usart_tx_dma_started, 6347f28bceaSValentin Caron stm32_usart_tx_dma_terminate); 6357f28bceaSValentin Caron } 6367f28bceaSValentin Caron 63756f9a76cSErwan Le Ray static void stm32_usart_tx_dma_complete(void *arg) 63834891872SAlexandre TORGUE { 63934891872SAlexandre TORGUE struct uart_port *port = arg; 64034891872SAlexandre TORGUE struct stm32_port *stm32port = to_stm32_port(port); 641f16b90c2SErwan Le Ray unsigned long flags; 64234891872SAlexandre TORGUE 6439a135f16SValentin Caron stm32_usart_tx_dma_terminate(stm32port); 64434891872SAlexandre TORGUE 64534891872SAlexandre TORGUE /* Let's see if we have pending data to send */ 646f16b90c2SErwan Le Ray spin_lock_irqsave(&port->lock, flags); 64756f9a76cSErwan Le Ray stm32_usart_transmit_chars(port); 648f16b90c2SErwan Le Ray spin_unlock_irqrestore(&port->lock, flags); 64934891872SAlexandre TORGUE } 65034891872SAlexandre TORGUE 65156f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_enable(struct uart_port *port) 652d075719eSErwan Le Ray { 653d075719eSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 654d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 655d075719eSErwan Le Ray 656d075719eSErwan Le Ray /* 657d075719eSErwan Le Ray * Enables TX FIFO threashold irq when FIFO is enabled, 658d075719eSErwan Le Ray * or TX empty irq when FIFO is disabled 659d075719eSErwan Le Ray */ 6602aa1bbb2SFabrice Gasnier if (stm32_port->fifoen && stm32_port->txftcfg >= 0) 66156f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_TXFTIE); 662d075719eSErwan Le Ray else 66356f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TXEIE); 664d075719eSErwan Le Ray } 665d075719eSErwan Le Ray 666d7c76716SMarek Vasut static void stm32_usart_tc_interrupt_enable(struct uart_port *port) 667d7c76716SMarek Vasut { 668d7c76716SMarek Vasut struct stm32_port *stm32_port = to_stm32_port(port); 669d7c76716SMarek Vasut const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 670d7c76716SMarek Vasut 671d7c76716SMarek Vasut stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TCIE); 672d7c76716SMarek Vasut } 673d7c76716SMarek Vasut 67456f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_disable(struct uart_port *port) 675d075719eSErwan Le Ray { 676d075719eSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 677d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 678d075719eSErwan Le Ray 6792aa1bbb2SFabrice Gasnier if (stm32_port->fifoen && stm32_port->txftcfg >= 0) 68056f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE); 681d075719eSErwan Le Ray else 68256f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TXEIE); 683d075719eSErwan Le Ray } 684d075719eSErwan Le Ray 685d7c76716SMarek Vasut static void stm32_usart_tc_interrupt_disable(struct uart_port *port) 686d7c76716SMarek Vasut { 687d7c76716SMarek Vasut struct stm32_port *stm32_port = to_stm32_port(port); 688d7c76716SMarek Vasut const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 689d7c76716SMarek Vasut 690d7c76716SMarek Vasut stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TCIE); 691d7c76716SMarek Vasut } 692d7c76716SMarek Vasut 69356f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_pio(struct uart_port *port) 69434891872SAlexandre TORGUE { 69534891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 696d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 69734891872SAlexandre TORGUE struct circ_buf *xmit = &port->state->xmit; 69834891872SAlexandre TORGUE 6995d9176edSErwan Le Ray while (!uart_circ_empty(xmit)) { 7005d9176edSErwan Le Ray /* Check that TDR is empty before filling FIFO */ 7015d9176edSErwan Le Ray if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE)) 7025d9176edSErwan Le Ray break; 70334891872SAlexandre TORGUE writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr); 70429d8c07bSIlpo Järvinen uart_xmit_advance(port, 1); 70534891872SAlexandre TORGUE } 70634891872SAlexandre TORGUE 7075d9176edSErwan Le Ray /* rely on TXE irq (mask or unmask) for sending remaining data */ 7085d9176edSErwan Le Ray if (uart_circ_empty(xmit)) 70956f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 7105d9176edSErwan Le Ray else 71156f9a76cSErwan Le Ray stm32_usart_tx_interrupt_enable(port); 7125d9176edSErwan Le Ray } 7135d9176edSErwan Le Ray 71456f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_dma(struct uart_port *port) 71534891872SAlexandre TORGUE { 71634891872SAlexandre TORGUE struct stm32_port *stm32port = to_stm32_port(port); 71734891872SAlexandre TORGUE struct circ_buf *xmit = &port->state->xmit; 71834891872SAlexandre TORGUE struct dma_async_tx_descriptor *desc = NULL; 719195437d1SValentin Caron unsigned int count; 720db89728aSValentin Caron int ret; 72134891872SAlexandre TORGUE 7229a135f16SValentin Caron if (stm32_usart_tx_dma_started(stm32port)) { 7237f28bceaSValentin Caron ret = stm32_usart_tx_dma_resume(stm32port); 7247f28bceaSValentin Caron if (ret < 0 && ret != -EAGAIN) 7257f28bceaSValentin Caron goto fallback_err; 72634891872SAlexandre TORGUE return; 7279a135f16SValentin Caron } 72834891872SAlexandre TORGUE 72934891872SAlexandre TORGUE count = uart_circ_chars_pending(xmit); 73034891872SAlexandre TORGUE 73134891872SAlexandre TORGUE if (count > TX_BUF_L) 73234891872SAlexandre TORGUE count = TX_BUF_L; 73334891872SAlexandre TORGUE 73434891872SAlexandre TORGUE if (xmit->tail < xmit->head) { 73534891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count); 73634891872SAlexandre TORGUE } else { 73734891872SAlexandre TORGUE size_t one = UART_XMIT_SIZE - xmit->tail; 73834891872SAlexandre TORGUE size_t two; 73934891872SAlexandre TORGUE 74034891872SAlexandre TORGUE if (one > count) 74134891872SAlexandre TORGUE one = count; 74234891872SAlexandre TORGUE two = count - one; 74334891872SAlexandre TORGUE 74434891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one); 74534891872SAlexandre TORGUE if (two) 74634891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two); 74734891872SAlexandre TORGUE } 74834891872SAlexandre TORGUE 74934891872SAlexandre TORGUE desc = dmaengine_prep_slave_single(stm32port->tx_ch, 75034891872SAlexandre TORGUE stm32port->tx_dma_buf, 75134891872SAlexandre TORGUE count, 75234891872SAlexandre TORGUE DMA_MEM_TO_DEV, 75334891872SAlexandre TORGUE DMA_PREP_INTERRUPT); 75434891872SAlexandre TORGUE 755e7997f7fSErwan Le Ray if (!desc) 756e7997f7fSErwan Le Ray goto fallback_err; 75734891872SAlexandre TORGUE 7589a135f16SValentin Caron /* 7599a135f16SValentin Caron * Set "tx_dma_busy" flag. This flag will be released when 7609a135f16SValentin Caron * dmaengine_terminate_async will be called. This flag helps 7619a135f16SValentin Caron * transmit_chars_dma not to start another DMA transaction 7629a135f16SValentin Caron * if the callback of the previous is not yet called. 7639a135f16SValentin Caron */ 7649a135f16SValentin Caron stm32port->tx_dma_busy = true; 7659a135f16SValentin Caron 76656f9a76cSErwan Le Ray desc->callback = stm32_usart_tx_dma_complete; 76734891872SAlexandre TORGUE desc->callback_param = port; 76834891872SAlexandre TORGUE 76934891872SAlexandre TORGUE /* Push current DMA TX transaction in the pending queue */ 770db89728aSValentin Caron /* DMA no yet started, safe to free resources */ 7717f28bceaSValentin Caron ret = dma_submit_error(dmaengine_submit(desc)); 7727f28bceaSValentin Caron if (ret) { 7737f28bceaSValentin Caron dev_err(port->dev, "DMA failed with error code: %d\n", ret); 7747f28bceaSValentin Caron stm32_usart_tx_dma_terminate(stm32port); 7757f28bceaSValentin Caron goto fallback_err; 7767f28bceaSValentin Caron } 77734891872SAlexandre TORGUE 77834891872SAlexandre TORGUE /* Issue pending DMA TX requests */ 77934891872SAlexandre TORGUE dma_async_issue_pending(stm32port->tx_ch); 78034891872SAlexandre TORGUE 78129d8c07bSIlpo Järvinen uart_xmit_advance(port, count); 78229d8c07bSIlpo Järvinen 783e7997f7fSErwan Le Ray return; 784e7997f7fSErwan Le Ray 785e7997f7fSErwan Le Ray fallback_err: 78656f9a76cSErwan Le Ray stm32_usart_transmit_chars_pio(port); 78734891872SAlexandre TORGUE } 78834891872SAlexandre TORGUE 78956f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port) 79048a6092fSMaxime Coquelin { 791ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 792d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 79348a6092fSMaxime Coquelin struct circ_buf *xmit = &port->state->xmit; 794d3d079bdSValentin Caron u32 isr; 795d3d079bdSValentin Caron int ret; 79648a6092fSMaxime Coquelin 797d7c76716SMarek Vasut if (!stm32_port->hw_flow_control && 798c47527cbSMarek Vasut port->rs485.flags & SER_RS485_ENABLED && 799c47527cbSMarek Vasut (port->x_char || 800c47527cbSMarek Vasut !(uart_circ_empty(xmit) || uart_tx_stopped(port)))) { 801d7c76716SMarek Vasut stm32_usart_tc_interrupt_disable(port); 802d7c76716SMarek Vasut stm32_usart_rs485_rts_enable(port); 803d7c76716SMarek Vasut } 804d7c76716SMarek Vasut 80548a6092fSMaxime Coquelin if (port->x_char) { 8067f28bceaSValentin Caron /* dma terminate may have been called in case of dma pause failure */ 8077f28bceaSValentin Caron stm32_usart_tx_dma_pause(stm32_port); 8087f28bceaSValentin Caron 809d3d079bdSValentin Caron /* Check that TDR is empty before filling FIFO */ 810d3d079bdSValentin Caron ret = 811d3d079bdSValentin Caron readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr, 812d3d079bdSValentin Caron isr, 813d3d079bdSValentin Caron (isr & USART_SR_TXE), 814d3d079bdSValentin Caron 10, 1000); 815d3d079bdSValentin Caron if (ret) 816d3d079bdSValentin Caron dev_warn(port->dev, "1 character may be erased\n"); 817d3d079bdSValentin Caron 818ada8618fSAlexandre TORGUE writel_relaxed(port->x_char, port->membase + ofs->tdr); 81948a6092fSMaxime Coquelin port->x_char = 0; 82048a6092fSMaxime Coquelin port->icount.tx++; 821db89728aSValentin Caron 8227f28bceaSValentin Caron /* dma terminate may have been called in case of dma resume failure */ 8237f28bceaSValentin Caron stm32_usart_tx_dma_resume(stm32_port); 82448a6092fSMaxime Coquelin return; 82548a6092fSMaxime Coquelin } 82648a6092fSMaxime Coquelin 827b83b957cSErwan Le Ray if (uart_circ_empty(xmit) || uart_tx_stopped(port)) { 82856f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 82948a6092fSMaxime Coquelin return; 83048a6092fSMaxime Coquelin } 83148a6092fSMaxime Coquelin 83264c32eabSErwan Le Ray if (ofs->icr == UNDEF_REG) 83356f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->isr, USART_SR_TC); 83464c32eabSErwan Le Ray else 8351250ed71SFabrice Gasnier writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr); 83664c32eabSErwan Le Ray 83734891872SAlexandre TORGUE if (stm32_port->tx_ch) 83856f9a76cSErwan Le Ray stm32_usart_transmit_chars_dma(port); 83934891872SAlexandre TORGUE else 84056f9a76cSErwan Le Ray stm32_usart_transmit_chars_pio(port); 84148a6092fSMaxime Coquelin 84248a6092fSMaxime Coquelin if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) 84348a6092fSMaxime Coquelin uart_write_wakeup(port); 84448a6092fSMaxime Coquelin 845d7c76716SMarek Vasut if (uart_circ_empty(xmit)) { 84656f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 847d7c76716SMarek Vasut if (!stm32_port->hw_flow_control && 848d7c76716SMarek Vasut port->rs485.flags & SER_RS485_ENABLED) { 849d7c76716SMarek Vasut stm32_usart_tc_interrupt_enable(port); 850d7c76716SMarek Vasut } 851d7c76716SMarek Vasut } 85248a6092fSMaxime Coquelin } 85348a6092fSMaxime Coquelin 85456f9a76cSErwan Le Ray static irqreturn_t stm32_usart_interrupt(int irq, void *ptr) 85548a6092fSMaxime Coquelin { 85648a6092fSMaxime Coquelin struct uart_port *port = ptr; 85712761869SErwan Le Ray struct tty_port *tport = &port->state->port; 858ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 859d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 86048a6092fSMaxime Coquelin u32 sr; 8616333a485SErwan Le Ray unsigned int size; 86248a6092fSMaxime Coquelin 863ada8618fSAlexandre TORGUE sr = readl_relaxed(port->membase + ofs->isr); 86448a6092fSMaxime Coquelin 865d7c76716SMarek Vasut if (!stm32_port->hw_flow_control && 866d7c76716SMarek Vasut port->rs485.flags & SER_RS485_ENABLED && 867d7c76716SMarek Vasut (sr & USART_SR_TC)) { 868d7c76716SMarek Vasut stm32_usart_tc_interrupt_disable(port); 869d7c76716SMarek Vasut stm32_usart_rs485_rts_disable(port); 870d7c76716SMarek Vasut } 871d7c76716SMarek Vasut 8724cc0ed62SErwan Le Ray if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG) 8734cc0ed62SErwan Le Ray writel_relaxed(USART_ICR_RTOCF, 8744cc0ed62SErwan Le Ray port->membase + ofs->icr); 8754cc0ed62SErwan Le Ray 87612761869SErwan Le Ray if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG) { 87712761869SErwan Le Ray /* Clear wake up flag and disable wake up interrupt */ 878270e5a74SFabrice Gasnier writel_relaxed(USART_ICR_WUCF, 879270e5a74SFabrice Gasnier port->membase + ofs->icr); 88012761869SErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE); 88112761869SErwan Le Ray if (irqd_is_wakeup_set(irq_get_irq_data(port->irq))) 88212761869SErwan Le Ray pm_wakeup_event(tport->tty->dev, 0); 88312761869SErwan Le Ray } 884270e5a74SFabrice Gasnier 88533bb2f6aSErwan Le Ray /* 88633bb2f6aSErwan Le Ray * rx errors in dma mode has to be handled ASAP to avoid overrun as the DMA request 88733bb2f6aSErwan Le Ray * line has been masked by HW and rx data are stacking in FIFO. 88833bb2f6aSErwan Le Ray */ 889d1ec8a2eSErwan Le Ray if (!stm32_port->throttled) { 89000d1f9c6SValentin Caron if (((sr & USART_SR_RXNE) && !stm32_usart_rx_dma_started(stm32_port)) || 89100d1f9c6SValentin Caron ((sr & USART_SR_ERR_MASK) && stm32_usart_rx_dma_started(stm32_port))) { 8926333a485SErwan Le Ray spin_lock(&port->lock); 8936333a485SErwan Le Ray size = stm32_usart_receive_chars(port, false); 8946333a485SErwan Le Ray uart_unlock_and_check_sysrq(port); 8956333a485SErwan Le Ray if (size) 8966333a485SErwan Le Ray tty_flip_buffer_push(tport); 897d1ec8a2eSErwan Le Ray } 898d1ec8a2eSErwan Le Ray } 89948a6092fSMaxime Coquelin 900ad767681SErwan Le Ray if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch)) { 901ad767681SErwan Le Ray spin_lock(&port->lock); 90256f9a76cSErwan Le Ray stm32_usart_transmit_chars(port); 90301d32d71SAlexandre TORGUE spin_unlock(&port->lock); 904ad767681SErwan Le Ray } 90501d32d71SAlexandre TORGUE 906cc58d0a3SErwan Le Ray /* Receiver timeout irq for DMA RX */ 90700d1f9c6SValentin Caron if (stm32_usart_rx_dma_started(stm32_port) && !stm32_port->throttled) { 9083f6c02faSMarek Vasut spin_lock(&port->lock); 9096333a485SErwan Le Ray size = stm32_usart_receive_chars(port, false); 9103f6c02faSMarek Vasut uart_unlock_and_check_sysrq(port); 9116333a485SErwan Le Ray if (size) 9126333a485SErwan Le Ray tty_flip_buffer_push(tport); 9136333a485SErwan Le Ray } 91434891872SAlexandre TORGUE 91548a6092fSMaxime Coquelin return IRQ_HANDLED; 91648a6092fSMaxime Coquelin } 91748a6092fSMaxime Coquelin 91856f9a76cSErwan Le Ray static void stm32_usart_set_mctrl(struct uart_port *port, unsigned int mctrl) 91948a6092fSMaxime Coquelin { 920ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 921d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 922ada8618fSAlexandre TORGUE 92348a6092fSMaxime Coquelin if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS)) 92456f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_RTSE); 92548a6092fSMaxime Coquelin else 92656f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_RTSE); 9276cf61b9bSManivannan Sadhasivam 9286cf61b9bSManivannan Sadhasivam mctrl_gpio_set(stm32_port->gpios, mctrl); 92948a6092fSMaxime Coquelin } 93048a6092fSMaxime Coquelin 93156f9a76cSErwan Le Ray static unsigned int stm32_usart_get_mctrl(struct uart_port *port) 93248a6092fSMaxime Coquelin { 9336cf61b9bSManivannan Sadhasivam struct stm32_port *stm32_port = to_stm32_port(port); 9346cf61b9bSManivannan Sadhasivam unsigned int ret; 9356cf61b9bSManivannan Sadhasivam 93648a6092fSMaxime Coquelin /* This routine is used to get signals of: DCD, DSR, RI, and CTS */ 9376cf61b9bSManivannan Sadhasivam ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS; 9386cf61b9bSManivannan Sadhasivam 9396cf61b9bSManivannan Sadhasivam return mctrl_gpio_get(stm32_port->gpios, &ret); 9406cf61b9bSManivannan Sadhasivam } 9416cf61b9bSManivannan Sadhasivam 94256f9a76cSErwan Le Ray static void stm32_usart_enable_ms(struct uart_port *port) 9436cf61b9bSManivannan Sadhasivam { 9446cf61b9bSManivannan Sadhasivam mctrl_gpio_enable_ms(to_stm32_port(port)->gpios); 9456cf61b9bSManivannan Sadhasivam } 9466cf61b9bSManivannan Sadhasivam 94756f9a76cSErwan Le Ray static void stm32_usart_disable_ms(struct uart_port *port) 9486cf61b9bSManivannan Sadhasivam { 9496cf61b9bSManivannan Sadhasivam mctrl_gpio_disable_ms(to_stm32_port(port)->gpios); 95048a6092fSMaxime Coquelin } 95148a6092fSMaxime Coquelin 95248a6092fSMaxime Coquelin /* Transmit stop */ 95356f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port) 95448a6092fSMaxime Coquelin { 955ad0c2748SMarek Vasut struct stm32_port *stm32_port = to_stm32_port(port); 956ad0c2748SMarek Vasut 95756f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 9587f28bceaSValentin Caron 9597f28bceaSValentin Caron /* dma terminate may have been called in case of dma pause failure */ 9607f28bceaSValentin Caron stm32_usart_tx_dma_pause(stm32_port); 961ad0c2748SMarek Vasut 9623bcea529SMarek Vasut stm32_usart_rs485_rts_disable(port); 96348a6092fSMaxime Coquelin } 96448a6092fSMaxime Coquelin 96548a6092fSMaxime Coquelin /* There are probably characters waiting to be transmitted. */ 96656f9a76cSErwan Le Ray static void stm32_usart_start_tx(struct uart_port *port) 96748a6092fSMaxime Coquelin { 96848a6092fSMaxime Coquelin struct circ_buf *xmit = &port->state->xmit; 96948a6092fSMaxime Coquelin 970d7c76716SMarek Vasut if (uart_circ_empty(xmit) && !port->x_char) { 971d7c76716SMarek Vasut stm32_usart_rs485_rts_disable(port); 97248a6092fSMaxime Coquelin return; 973d7c76716SMarek Vasut } 97448a6092fSMaxime Coquelin 9753bcea529SMarek Vasut stm32_usart_rs485_rts_enable(port); 976ad0c2748SMarek Vasut 97756f9a76cSErwan Le Ray stm32_usart_transmit_chars(port); 97848a6092fSMaxime Coquelin } 97948a6092fSMaxime Coquelin 9803d82be8bSErwan Le Ray /* Flush the transmit buffer. */ 9813d82be8bSErwan Le Ray static void stm32_usart_flush_buffer(struct uart_port *port) 9823d82be8bSErwan Le Ray { 9833d82be8bSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 9843d82be8bSErwan Le Ray 985db89728aSValentin Caron if (stm32_port->tx_ch) 9869a135f16SValentin Caron stm32_usart_tx_dma_terminate(stm32_port); 9873d82be8bSErwan Le Ray } 9883d82be8bSErwan Le Ray 98948a6092fSMaxime Coquelin /* Throttle the remote when input buffer is about to overflow. */ 99056f9a76cSErwan Le Ray static void stm32_usart_throttle(struct uart_port *port) 99148a6092fSMaxime Coquelin { 992ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 993d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 99448a6092fSMaxime Coquelin unsigned long flags; 99548a6092fSMaxime Coquelin 99648a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 997d1ec8a2eSErwan Le Ray 998d1ec8a2eSErwan Le Ray /* 999*a01ae50dSValentin Caron * Pause DMA transfer, so the RX data gets queued into the FIFO. 1000d1ec8a2eSErwan Le Ray * Hardware flow control is triggered when RX FIFO is full. 1001d1ec8a2eSErwan Le Ray */ 1002*a01ae50dSValentin Caron stm32_usart_rx_dma_pause(stm32_port); 1003d1ec8a2eSErwan Le Ray 100456f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq); 1005d0a6a7bcSErwan Le Ray if (stm32_port->cr3_irq) 100656f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq); 1007d0a6a7bcSErwan Le Ray 1008d1ec8a2eSErwan Le Ray stm32_port->throttled = true; 100948a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 101048a6092fSMaxime Coquelin } 101148a6092fSMaxime Coquelin 101248a6092fSMaxime Coquelin /* Unthrottle the remote, the input buffer can now accept data. */ 101356f9a76cSErwan Le Ray static void stm32_usart_unthrottle(struct uart_port *port) 101448a6092fSMaxime Coquelin { 1015ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1016d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 101748a6092fSMaxime Coquelin unsigned long flags; 101848a6092fSMaxime Coquelin 101948a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 102056f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, stm32_port->cr1_irq); 1021d0a6a7bcSErwan Le Ray if (stm32_port->cr3_irq) 102256f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, stm32_port->cr3_irq); 1023d0a6a7bcSErwan Le Ray 1024*a01ae50dSValentin Caron stm32_port->throttled = false; 1025*a01ae50dSValentin Caron 1026d1ec8a2eSErwan Le Ray /* 1027*a01ae50dSValentin Caron * Switch back to DMA mode (resume DMA). 1028d1ec8a2eSErwan Le Ray * Hardware flow control is stopped when FIFO is not full any more. 1029d1ec8a2eSErwan Le Ray */ 1030d1ec8a2eSErwan Le Ray if (stm32_port->rx_ch) 1031*a01ae50dSValentin Caron stm32_usart_rx_dma_start_or_resume(port); 1032d1ec8a2eSErwan Le Ray 103348a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 103448a6092fSMaxime Coquelin } 103548a6092fSMaxime Coquelin 103648a6092fSMaxime Coquelin /* Receive stop */ 103756f9a76cSErwan Le Ray static void stm32_usart_stop_rx(struct uart_port *port) 103848a6092fSMaxime Coquelin { 1039ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1040d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1041ada8618fSAlexandre TORGUE 1042e0abc903SErwan Le Ray /* Disable DMA request line. */ 1043*a01ae50dSValentin Caron stm32_usart_rx_dma_pause(stm32_port); 1044e0abc903SErwan Le Ray 104556f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq); 1046d0a6a7bcSErwan Le Ray if (stm32_port->cr3_irq) 104756f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq); 104848a6092fSMaxime Coquelin } 104948a6092fSMaxime Coquelin 105048a6092fSMaxime Coquelin /* Handle breaks - ignored by us */ 105156f9a76cSErwan Le Ray static void stm32_usart_break_ctl(struct uart_port *port, int break_state) 105248a6092fSMaxime Coquelin { 105348a6092fSMaxime Coquelin } 105448a6092fSMaxime Coquelin 105556f9a76cSErwan Le Ray static int stm32_usart_startup(struct uart_port *port) 105648a6092fSMaxime Coquelin { 1057ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1058d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1059f4518a8aSErwan Le Ray const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 106048a6092fSMaxime Coquelin const char *name = to_platform_device(port->dev)->name; 106148a6092fSMaxime Coquelin u32 val; 106248a6092fSMaxime Coquelin int ret; 106348a6092fSMaxime Coquelin 10643f6c02faSMarek Vasut ret = request_irq(port->irq, stm32_usart_interrupt, 10653f6c02faSMarek Vasut IRQF_NO_SUSPEND, name, port); 106648a6092fSMaxime Coquelin if (ret) 106748a6092fSMaxime Coquelin return ret; 106848a6092fSMaxime Coquelin 10693cd66593SMartin Devera if (stm32_port->swap) { 10703cd66593SMartin Devera val = readl_relaxed(port->membase + ofs->cr2); 10713cd66593SMartin Devera val |= USART_CR2_SWAP; 10723cd66593SMartin Devera writel_relaxed(val, port->membase + ofs->cr2); 10733cd66593SMartin Devera } 10743cd66593SMartin Devera 107584872dc4SErwan Le Ray /* RX FIFO Flush */ 107684872dc4SErwan Le Ray if (ofs->rqr != UNDEF_REG) 1077315e2d8aSErwan Le Ray writel_relaxed(USART_RQR_RXFRQ, port->membase + ofs->rqr); 107848a6092fSMaxime Coquelin 1079e0abc903SErwan Le Ray if (stm32_port->rx_ch) { 1080*a01ae50dSValentin Caron ret = stm32_usart_rx_dma_start_or_resume(port); 1081e0abc903SErwan Le Ray if (ret) { 10826eeb348cSErwan Le Ray free_irq(port->irq, port); 10836eeb348cSErwan Le Ray return ret; 1084e0abc903SErwan Le Ray } 1085e0abc903SErwan Le Ray } 1086d1ec8a2eSErwan Le Ray 108725a8e761SErwan Le Ray /* RX enabling */ 1088f4518a8aSErwan Le Ray val = stm32_port->cr1_irq | USART_CR1_RE | BIT(cfg->uart_enable_bit); 108956f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, val); 109084872dc4SErwan Le Ray 109148a6092fSMaxime Coquelin return 0; 109248a6092fSMaxime Coquelin } 109348a6092fSMaxime Coquelin 109456f9a76cSErwan Le Ray static void stm32_usart_shutdown(struct uart_port *port) 109548a6092fSMaxime Coquelin { 1096ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1097d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1098d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 109964c32eabSErwan Le Ray u32 val, isr; 110064c32eabSErwan Le Ray int ret; 110148a6092fSMaxime Coquelin 11029a135f16SValentin Caron if (stm32_usart_tx_dma_started(stm32_port)) 11039a135f16SValentin Caron stm32_usart_tx_dma_terminate(stm32_port); 110456a23f93SValentin Caron 1105db89728aSValentin Caron if (stm32_port->tx_ch) 1106db89728aSValentin Caron stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 1107db89728aSValentin Caron 11086cf61b9bSManivannan Sadhasivam /* Disable modem control interrupts */ 110956f9a76cSErwan Le Ray stm32_usart_disable_ms(port); 11106cf61b9bSManivannan Sadhasivam 11114cc0ed62SErwan Le Ray val = USART_CR1_TXEIE | USART_CR1_TE; 11124cc0ed62SErwan Le Ray val |= stm32_port->cr1_irq | USART_CR1_RE; 111387f1f809SAlexandre TORGUE val |= BIT(cfg->uart_enable_bit); 1114351a762aSGerald Baeza if (stm32_port->fifoen) 1115351a762aSGerald Baeza val |= USART_CR1_FIFOEN; 111664c32eabSErwan Le Ray 111764c32eabSErwan Le Ray ret = readl_relaxed_poll_timeout(port->membase + ofs->isr, 111864c32eabSErwan Le Ray isr, (isr & USART_SR_TC), 111964c32eabSErwan Le Ray 10, 100000); 112064c32eabSErwan Le Ray 1121c31c3ea0SErwan Le Ray /* Send the TC error message only when ISR_TC is not set */ 112264c32eabSErwan Le Ray if (ret) 1123c31c3ea0SErwan Le Ray dev_err(port->dev, "Transmission is not complete\n"); 112464c32eabSErwan Le Ray 1125e0abc903SErwan Le Ray /* Disable RX DMA. */ 1126e0abc903SErwan Le Ray if (stm32_port->rx_ch) 11277f28bceaSValentin Caron stm32_usart_rx_dma_terminate(stm32_port); 1128e0abc903SErwan Le Ray 11299f77d192SErwan Le Ray /* flush RX & TX FIFO */ 11309f77d192SErwan Le Ray if (ofs->rqr != UNDEF_REG) 11319f77d192SErwan Le Ray writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ, 11329f77d192SErwan Le Ray port->membase + ofs->rqr); 11339f77d192SErwan Le Ray 113456f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, val); 113548a6092fSMaxime Coquelin 113648a6092fSMaxime Coquelin free_irq(port->irq, port); 113748a6092fSMaxime Coquelin } 113848a6092fSMaxime Coquelin 113956f9a76cSErwan Le Ray static void stm32_usart_set_termios(struct uart_port *port, 114056f9a76cSErwan Le Ray struct ktermios *termios, 1141bec5b814SIlpo Järvinen const struct ktermios *old) 114248a6092fSMaxime Coquelin { 114348a6092fSMaxime Coquelin struct stm32_port *stm32_port = to_stm32_port(port); 1144d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1145d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 11461bcda09dSBich HEMON struct serial_rs485 *rs485conf = &port->rs485; 1147c8a9d043SErwan Le Ray unsigned int baud, bits; 114848a6092fSMaxime Coquelin u32 usartdiv, mantissa, fraction, oversampling; 114948a6092fSMaxime Coquelin tcflag_t cflag = termios->c_cflag; 1150f264c6f6SErwan Le Ray u32 cr1, cr2, cr3, isr; 115148a6092fSMaxime Coquelin unsigned long flags; 1152f264c6f6SErwan Le Ray int ret; 115348a6092fSMaxime Coquelin 115448a6092fSMaxime Coquelin if (!stm32_port->hw_flow_control) 115548a6092fSMaxime Coquelin cflag &= ~CRTSCTS; 115648a6092fSMaxime Coquelin 115748a6092fSMaxime Coquelin baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8); 115848a6092fSMaxime Coquelin 115948a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 116048a6092fSMaxime Coquelin 1161f264c6f6SErwan Le Ray ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr, 1162f264c6f6SErwan Le Ray isr, 1163f264c6f6SErwan Le Ray (isr & USART_SR_TC), 1164f264c6f6SErwan Le Ray 10, 100000); 1165f264c6f6SErwan Le Ray 1166f264c6f6SErwan Le Ray /* Send the TC error message only when ISR_TC is not set. */ 1167f264c6f6SErwan Le Ray if (ret) 1168f264c6f6SErwan Le Ray dev_err(port->dev, "Transmission is not complete\n"); 1169f264c6f6SErwan Le Ray 117048a6092fSMaxime Coquelin /* Stop serial port and reset value */ 1171ada8618fSAlexandre TORGUE writel_relaxed(0, port->membase + ofs->cr1); 117248a6092fSMaxime Coquelin 117384872dc4SErwan Le Ray /* flush RX & TX FIFO */ 117484872dc4SErwan Le Ray if (ofs->rqr != UNDEF_REG) 1175315e2d8aSErwan Le Ray writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ, 1176315e2d8aSErwan Le Ray port->membase + ofs->rqr); 11771bcda09dSBich HEMON 117884872dc4SErwan Le Ray cr1 = USART_CR1_TE | USART_CR1_RE; 1179351a762aSGerald Baeza if (stm32_port->fifoen) 1180351a762aSGerald Baeza cr1 |= USART_CR1_FIFOEN; 11813cd66593SMartin Devera cr2 = stm32_port->swap ? USART_CR2_SWAP : 0; 118225a8e761SErwan Le Ray 118325a8e761SErwan Le Ray /* Tx and RX FIFO configuration */ 1184d075719eSErwan Le Ray cr3 = readl_relaxed(port->membase + ofs->cr3); 118525a8e761SErwan Le Ray cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTIE; 118625a8e761SErwan Le Ray if (stm32_port->fifoen) { 11872aa1bbb2SFabrice Gasnier if (stm32_port->txftcfg >= 0) 11882aa1bbb2SFabrice Gasnier cr3 |= stm32_port->txftcfg << USART_CR3_TXFTCFG_SHIFT; 11892aa1bbb2SFabrice Gasnier if (stm32_port->rxftcfg >= 0) 11902aa1bbb2SFabrice Gasnier cr3 |= stm32_port->rxftcfg << USART_CR3_RXFTCFG_SHIFT; 119125a8e761SErwan Le Ray } 119248a6092fSMaxime Coquelin 119348a6092fSMaxime Coquelin if (cflag & CSTOPB) 119448a6092fSMaxime Coquelin cr2 |= USART_CR2_STOP_2B; 119548a6092fSMaxime Coquelin 11963ec2ff37SJiri Slaby bits = tty_get_char_size(cflag); 11976c5962f3SErwan Le Ray stm32_port->rdr_mask = (BIT(bits) - 1); 1198c8a9d043SErwan Le Ray 119948a6092fSMaxime Coquelin if (cflag & PARENB) { 1200c8a9d043SErwan Le Ray bits++; 120148a6092fSMaxime Coquelin cr1 |= USART_CR1_PCE; 1202c8a9d043SErwan Le Ray } 1203c8a9d043SErwan Le Ray 1204c8a9d043SErwan Le Ray /* 1205c8a9d043SErwan Le Ray * Word length configuration: 1206c8a9d043SErwan Le Ray * CS8 + parity, 9 bits word aka [M1:M0] = 0b01 1207c8a9d043SErwan Le Ray * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10 1208c8a9d043SErwan Le Ray * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00 1209c8a9d043SErwan Le Ray * M0 and M1 already cleared by cr1 initialization. 1210c8a9d043SErwan Le Ray */ 12111deeda8dSIlpo Järvinen if (bits == 9) { 1212ada8618fSAlexandre TORGUE cr1 |= USART_CR1_M0; 12131deeda8dSIlpo Järvinen } else if ((bits == 7) && cfg->has_7bits_data) { 1214c8a9d043SErwan Le Ray cr1 |= USART_CR1_M1; 12151deeda8dSIlpo Järvinen } else if (bits != 8) { 1216c8a9d043SErwan Le Ray dev_dbg(port->dev, "Unsupported data bits config: %u bits\n" 1217c8a9d043SErwan Le Ray , bits); 12181deeda8dSIlpo Järvinen cflag &= ~CSIZE; 12191deeda8dSIlpo Järvinen cflag |= CS8; 12201deeda8dSIlpo Järvinen termios->c_cflag = cflag; 12211deeda8dSIlpo Järvinen bits = 8; 12221deeda8dSIlpo Järvinen if (cflag & PARENB) { 12231deeda8dSIlpo Järvinen bits++; 12241deeda8dSIlpo Järvinen cr1 |= USART_CR1_M0; 12251deeda8dSIlpo Järvinen } 12261deeda8dSIlpo Järvinen } 122748a6092fSMaxime Coquelin 12284cc0ed62SErwan Le Ray if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch || 12292aa1bbb2SFabrice Gasnier (stm32_port->fifoen && 12302aa1bbb2SFabrice Gasnier stm32_port->rxftcfg >= 0))) { 12314cc0ed62SErwan Le Ray if (cflag & CSTOPB) 12324cc0ed62SErwan Le Ray bits = bits + 3; /* 1 start bit + 2 stop bits */ 12334cc0ed62SErwan Le Ray else 12344cc0ed62SErwan Le Ray bits = bits + 2; /* 1 start bit + 1 stop bit */ 12354cc0ed62SErwan Le Ray 12364cc0ed62SErwan Le Ray /* RX timeout irq to occur after last stop bit + bits */ 12374cc0ed62SErwan Le Ray stm32_port->cr1_irq = USART_CR1_RTOIE; 12384cc0ed62SErwan Le Ray writel_relaxed(bits, port->membase + ofs->rtor); 12394cc0ed62SErwan Le Ray cr2 |= USART_CR2_RTOEN; 124033bb2f6aSErwan Le Ray /* 124133bb2f6aSErwan Le Ray * Enable fifo threshold irq in two cases, either when there is no DMA, or when 124233bb2f6aSErwan Le Ray * wake up over usart, from low power until the DMA gets re-enabled by resume. 124333bb2f6aSErwan Le Ray */ 1244d0a6a7bcSErwan Le Ray stm32_port->cr3_irq = USART_CR3_RXFTIE; 12454cc0ed62SErwan Le Ray } 12464cc0ed62SErwan Le Ray 1247d0a6a7bcSErwan Le Ray cr1 |= stm32_port->cr1_irq; 1248d0a6a7bcSErwan Le Ray cr3 |= stm32_port->cr3_irq; 1249d0a6a7bcSErwan Le Ray 125048a6092fSMaxime Coquelin if (cflag & PARODD) 125148a6092fSMaxime Coquelin cr1 |= USART_CR1_PS; 125248a6092fSMaxime Coquelin 125348a6092fSMaxime Coquelin port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS); 125448a6092fSMaxime Coquelin if (cflag & CRTSCTS) { 125548a6092fSMaxime Coquelin port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS; 125635abe98fSBich HEMON cr3 |= USART_CR3_CTSE | USART_CR3_RTSE; 125748a6092fSMaxime Coquelin } 125848a6092fSMaxime Coquelin 125948a6092fSMaxime Coquelin usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud); 126048a6092fSMaxime Coquelin 126148a6092fSMaxime Coquelin /* 126248a6092fSMaxime Coquelin * The USART supports 16 or 8 times oversampling. 126348a6092fSMaxime Coquelin * By default we prefer 16 times oversampling, so that the receiver 126448a6092fSMaxime Coquelin * has a better tolerance to clock deviations. 126548a6092fSMaxime Coquelin * 8 times oversampling is only used to achieve higher speeds. 126648a6092fSMaxime Coquelin */ 126748a6092fSMaxime Coquelin if (usartdiv < 16) { 126848a6092fSMaxime Coquelin oversampling = 8; 12691bcda09dSBich HEMON cr1 |= USART_CR1_OVER8; 127056f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, USART_CR1_OVER8); 127148a6092fSMaxime Coquelin } else { 127248a6092fSMaxime Coquelin oversampling = 16; 12731bcda09dSBich HEMON cr1 &= ~USART_CR1_OVER8; 127456f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_OVER8); 127548a6092fSMaxime Coquelin } 127648a6092fSMaxime Coquelin 127748a6092fSMaxime Coquelin mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT; 127848a6092fSMaxime Coquelin fraction = usartdiv % oversampling; 1279ada8618fSAlexandre TORGUE writel_relaxed(mantissa | fraction, port->membase + ofs->brr); 128048a6092fSMaxime Coquelin 128148a6092fSMaxime Coquelin uart_update_timeout(port, cflag, baud); 128248a6092fSMaxime Coquelin 128348a6092fSMaxime Coquelin port->read_status_mask = USART_SR_ORE; 128448a6092fSMaxime Coquelin if (termios->c_iflag & INPCK) 128548a6092fSMaxime Coquelin port->read_status_mask |= USART_SR_PE | USART_SR_FE; 128648a6092fSMaxime Coquelin if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK)) 12874f01d833SErwan Le Ray port->read_status_mask |= USART_SR_FE; 128848a6092fSMaxime Coquelin 128948a6092fSMaxime Coquelin /* Characters to ignore */ 129048a6092fSMaxime Coquelin port->ignore_status_mask = 0; 129148a6092fSMaxime Coquelin if (termios->c_iflag & IGNPAR) 129248a6092fSMaxime Coquelin port->ignore_status_mask = USART_SR_PE | USART_SR_FE; 129348a6092fSMaxime Coquelin if (termios->c_iflag & IGNBRK) { 12944f01d833SErwan Le Ray port->ignore_status_mask |= USART_SR_FE; 129548a6092fSMaxime Coquelin /* 129648a6092fSMaxime Coquelin * If we're ignoring parity and break indicators, 129748a6092fSMaxime Coquelin * ignore overruns too (for real raw support). 129848a6092fSMaxime Coquelin */ 129948a6092fSMaxime Coquelin if (termios->c_iflag & IGNPAR) 130048a6092fSMaxime Coquelin port->ignore_status_mask |= USART_SR_ORE; 130148a6092fSMaxime Coquelin } 130248a6092fSMaxime Coquelin 130348a6092fSMaxime Coquelin /* Ignore all characters if CREAD is not set */ 130448a6092fSMaxime Coquelin if ((termios->c_cflag & CREAD) == 0) 130548a6092fSMaxime Coquelin port->ignore_status_mask |= USART_SR_DUMMY_RX; 130648a6092fSMaxime Coquelin 130733bb2f6aSErwan Le Ray if (stm32_port->rx_ch) { 130833bb2f6aSErwan Le Ray /* 130933bb2f6aSErwan Le Ray * Setup DMA to collect only valid data and enable error irqs. 131033bb2f6aSErwan Le Ray * This also enables break reception when using DMA. 131133bb2f6aSErwan Le Ray */ 131233bb2f6aSErwan Le Ray cr1 |= USART_CR1_PEIE; 131333bb2f6aSErwan Le Ray cr3 |= USART_CR3_EIE; 131434891872SAlexandre TORGUE cr3 |= USART_CR3_DMAR; 131533bb2f6aSErwan Le Ray cr3 |= USART_CR3_DDRE; 131633bb2f6aSErwan Le Ray } 131734891872SAlexandre TORGUE 131800bc5e8fSValentin Caron if (stm32_port->tx_ch) 131900bc5e8fSValentin Caron cr3 |= USART_CR3_DMAT; 132000bc5e8fSValentin Caron 13211bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_ENABLED) { 132256f9a76cSErwan Le Ray stm32_usart_config_reg_rs485(&cr1, &cr3, 13231bcda09dSBich HEMON rs485conf->delay_rts_before_send, 132456f9a76cSErwan Le Ray rs485conf->delay_rts_after_send, 132556f9a76cSErwan Le Ray baud); 13261bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 13271bcda09dSBich HEMON cr3 &= ~USART_CR3_DEP; 13281bcda09dSBich HEMON rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND; 13291bcda09dSBich HEMON } else { 13301bcda09dSBich HEMON cr3 |= USART_CR3_DEP; 13311bcda09dSBich HEMON rs485conf->flags |= SER_RS485_RTS_AFTER_SEND; 13321bcda09dSBich HEMON } 13331bcda09dSBich HEMON 13341bcda09dSBich HEMON } else { 13351bcda09dSBich HEMON cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP); 13361bcda09dSBich HEMON cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK); 13371bcda09dSBich HEMON } 13381bcda09dSBich HEMON 133912761869SErwan Le Ray /* Configure wake up from low power on start bit detection */ 13403d530017SAlexandre Torgue if (stm32_port->wakeup_src) { 134112761869SErwan Le Ray cr3 &= ~USART_CR3_WUS_MASK; 134212761869SErwan Le Ray cr3 |= USART_CR3_WUS_START_BIT; 134312761869SErwan Le Ray } 134412761869SErwan Le Ray 1345ada8618fSAlexandre TORGUE writel_relaxed(cr3, port->membase + ofs->cr3); 1346ada8618fSAlexandre TORGUE writel_relaxed(cr2, port->membase + ofs->cr2); 1347ada8618fSAlexandre TORGUE writel_relaxed(cr1, port->membase + ofs->cr1); 134848a6092fSMaxime Coquelin 134956f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 135048a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 1351436c9793SErwan Le Ray 1352436c9793SErwan Le Ray /* Handle modem control interrupts */ 1353436c9793SErwan Le Ray if (UART_ENABLE_MS(port, termios->c_cflag)) 1354436c9793SErwan Le Ray stm32_usart_enable_ms(port); 1355436c9793SErwan Le Ray else 1356436c9793SErwan Le Ray stm32_usart_disable_ms(port); 135748a6092fSMaxime Coquelin } 135848a6092fSMaxime Coquelin 135956f9a76cSErwan Le Ray static const char *stm32_usart_type(struct uart_port *port) 136048a6092fSMaxime Coquelin { 136148a6092fSMaxime Coquelin return (port->type == PORT_STM32) ? DRIVER_NAME : NULL; 136248a6092fSMaxime Coquelin } 136348a6092fSMaxime Coquelin 136456f9a76cSErwan Le Ray static void stm32_usart_release_port(struct uart_port *port) 136548a6092fSMaxime Coquelin { 136648a6092fSMaxime Coquelin } 136748a6092fSMaxime Coquelin 136856f9a76cSErwan Le Ray static int stm32_usart_request_port(struct uart_port *port) 136948a6092fSMaxime Coquelin { 137048a6092fSMaxime Coquelin return 0; 137148a6092fSMaxime Coquelin } 137248a6092fSMaxime Coquelin 137356f9a76cSErwan Le Ray static void stm32_usart_config_port(struct uart_port *port, int flags) 137448a6092fSMaxime Coquelin { 137548a6092fSMaxime Coquelin if (flags & UART_CONFIG_TYPE) 137648a6092fSMaxime Coquelin port->type = PORT_STM32; 137748a6092fSMaxime Coquelin } 137848a6092fSMaxime Coquelin 137948a6092fSMaxime Coquelin static int 138056f9a76cSErwan Le Ray stm32_usart_verify_port(struct uart_port *port, struct serial_struct *ser) 138148a6092fSMaxime Coquelin { 138248a6092fSMaxime Coquelin /* No user changeable parameters */ 138348a6092fSMaxime Coquelin return -EINVAL; 138448a6092fSMaxime Coquelin } 138548a6092fSMaxime Coquelin 138656f9a76cSErwan Le Ray static void stm32_usart_pm(struct uart_port *port, unsigned int state, 138748a6092fSMaxime Coquelin unsigned int oldstate) 138848a6092fSMaxime Coquelin { 138948a6092fSMaxime Coquelin struct stm32_port *stm32port = container_of(port, 139048a6092fSMaxime Coquelin struct stm32_port, port); 1391d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 1392d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32port->info->cfg; 139318ee37e1SJohan Hovold unsigned long flags; 139448a6092fSMaxime Coquelin 139548a6092fSMaxime Coquelin switch (state) { 139648a6092fSMaxime Coquelin case UART_PM_STATE_ON: 1397fb6dcef6SErwan Le Ray pm_runtime_get_sync(port->dev); 139848a6092fSMaxime Coquelin break; 139948a6092fSMaxime Coquelin case UART_PM_STATE_OFF: 140048a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 140156f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 140248a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 1403fb6dcef6SErwan Le Ray pm_runtime_put_sync(port->dev); 140448a6092fSMaxime Coquelin break; 140548a6092fSMaxime Coquelin } 140648a6092fSMaxime Coquelin } 140748a6092fSMaxime Coquelin 14081f507b3aSValentin Caron #if defined(CONFIG_CONSOLE_POLL) 14091f507b3aSValentin Caron 14101f507b3aSValentin Caron /* Callbacks for characters polling in debug context (i.e. KGDB). */ 14111f507b3aSValentin Caron static int stm32_usart_poll_init(struct uart_port *port) 14121f507b3aSValentin Caron { 14131f507b3aSValentin Caron struct stm32_port *stm32_port = to_stm32_port(port); 14141f507b3aSValentin Caron 14151f507b3aSValentin Caron return clk_prepare_enable(stm32_port->clk); 14161f507b3aSValentin Caron } 14171f507b3aSValentin Caron 14181f507b3aSValentin Caron static int stm32_usart_poll_get_char(struct uart_port *port) 14191f507b3aSValentin Caron { 14201f507b3aSValentin Caron struct stm32_port *stm32_port = to_stm32_port(port); 14211f507b3aSValentin Caron const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 14221f507b3aSValentin Caron 14231f507b3aSValentin Caron if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_RXNE)) 14241f507b3aSValentin Caron return NO_POLL_CHAR; 14251f507b3aSValentin Caron 14261f507b3aSValentin Caron return readl_relaxed(port->membase + ofs->rdr) & stm32_port->rdr_mask; 14271f507b3aSValentin Caron } 14281f507b3aSValentin Caron 14291f507b3aSValentin Caron static void stm32_usart_poll_put_char(struct uart_port *port, unsigned char ch) 14301f507b3aSValentin Caron { 14311f507b3aSValentin Caron stm32_usart_console_putchar(port, ch); 14321f507b3aSValentin Caron } 14331f507b3aSValentin Caron #endif /* CONFIG_CONSOLE_POLL */ 14341f507b3aSValentin Caron 143548a6092fSMaxime Coquelin static const struct uart_ops stm32_uart_ops = { 143656f9a76cSErwan Le Ray .tx_empty = stm32_usart_tx_empty, 143756f9a76cSErwan Le Ray .set_mctrl = stm32_usart_set_mctrl, 143856f9a76cSErwan Le Ray .get_mctrl = stm32_usart_get_mctrl, 143956f9a76cSErwan Le Ray .stop_tx = stm32_usart_stop_tx, 144056f9a76cSErwan Le Ray .start_tx = stm32_usart_start_tx, 144156f9a76cSErwan Le Ray .throttle = stm32_usart_throttle, 144256f9a76cSErwan Le Ray .unthrottle = stm32_usart_unthrottle, 144356f9a76cSErwan Le Ray .stop_rx = stm32_usart_stop_rx, 144456f9a76cSErwan Le Ray .enable_ms = stm32_usart_enable_ms, 144556f9a76cSErwan Le Ray .break_ctl = stm32_usart_break_ctl, 144656f9a76cSErwan Le Ray .startup = stm32_usart_startup, 144756f9a76cSErwan Le Ray .shutdown = stm32_usart_shutdown, 14483d82be8bSErwan Le Ray .flush_buffer = stm32_usart_flush_buffer, 144956f9a76cSErwan Le Ray .set_termios = stm32_usart_set_termios, 145056f9a76cSErwan Le Ray .pm = stm32_usart_pm, 145156f9a76cSErwan Le Ray .type = stm32_usart_type, 145256f9a76cSErwan Le Ray .release_port = stm32_usart_release_port, 145356f9a76cSErwan Le Ray .request_port = stm32_usart_request_port, 145456f9a76cSErwan Le Ray .config_port = stm32_usart_config_port, 145556f9a76cSErwan Le Ray .verify_port = stm32_usart_verify_port, 14561f507b3aSValentin Caron #if defined(CONFIG_CONSOLE_POLL) 14571f507b3aSValentin Caron .poll_init = stm32_usart_poll_init, 14581f507b3aSValentin Caron .poll_get_char = stm32_usart_poll_get_char, 14591f507b3aSValentin Caron .poll_put_char = stm32_usart_poll_put_char, 14601f507b3aSValentin Caron #endif /* CONFIG_CONSOLE_POLL */ 146148a6092fSMaxime Coquelin }; 146248a6092fSMaxime Coquelin 14632aa1bbb2SFabrice Gasnier /* 14642aa1bbb2SFabrice Gasnier * STM32H7 RX & TX FIFO threshold configuration (CR3 RXFTCFG / TXFTCFG) 14652aa1bbb2SFabrice Gasnier * Note: 1 isn't a valid value in RXFTCFG / TXFTCFG. In this case, 14662aa1bbb2SFabrice Gasnier * RXNEIE / TXEIE can be used instead of threshold irqs: RXFTIE / TXFTIE. 14672aa1bbb2SFabrice Gasnier * So, RXFTCFG / TXFTCFG bitfields values are encoded as array index + 1. 14682aa1bbb2SFabrice Gasnier */ 14692aa1bbb2SFabrice Gasnier static const u32 stm32h7_usart_fifo_thresh_cfg[] = { 1, 2, 4, 8, 12, 14, 16 }; 14702aa1bbb2SFabrice Gasnier 14712aa1bbb2SFabrice Gasnier static void stm32_usart_get_ftcfg(struct platform_device *pdev, const char *p, 14722aa1bbb2SFabrice Gasnier int *ftcfg) 14732aa1bbb2SFabrice Gasnier { 14742aa1bbb2SFabrice Gasnier u32 bytes, i; 14752aa1bbb2SFabrice Gasnier 14762aa1bbb2SFabrice Gasnier /* DT option to get RX & TX FIFO threshold (default to 8 bytes) */ 14772aa1bbb2SFabrice Gasnier if (of_property_read_u32(pdev->dev.of_node, p, &bytes)) 14782aa1bbb2SFabrice Gasnier bytes = 8; 14792aa1bbb2SFabrice Gasnier 14802aa1bbb2SFabrice Gasnier for (i = 0; i < ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg); i++) 14812aa1bbb2SFabrice Gasnier if (stm32h7_usart_fifo_thresh_cfg[i] >= bytes) 14822aa1bbb2SFabrice Gasnier break; 14832aa1bbb2SFabrice Gasnier if (i >= ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg)) 14842aa1bbb2SFabrice Gasnier i = ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg) - 1; 14852aa1bbb2SFabrice Gasnier 14862aa1bbb2SFabrice Gasnier dev_dbg(&pdev->dev, "%s set to %d bytes\n", p, 14872aa1bbb2SFabrice Gasnier stm32h7_usart_fifo_thresh_cfg[i]); 14882aa1bbb2SFabrice Gasnier 14892aa1bbb2SFabrice Gasnier /* Provide FIFO threshold ftcfg (1 is invalid: threshold irq unused) */ 14902aa1bbb2SFabrice Gasnier if (i) 14912aa1bbb2SFabrice Gasnier *ftcfg = i - 1; 14922aa1bbb2SFabrice Gasnier else 14932aa1bbb2SFabrice Gasnier *ftcfg = -EINVAL; 14942aa1bbb2SFabrice Gasnier } 14952aa1bbb2SFabrice Gasnier 149697f3a085SErwan Le Ray static void stm32_usart_deinit_port(struct stm32_port *stm32port) 149797f3a085SErwan Le Ray { 149897f3a085SErwan Le Ray clk_disable_unprepare(stm32port->clk); 149997f3a085SErwan Le Ray } 150097f3a085SErwan Le Ray 1501aeae8f22SIlpo Järvinen static const struct serial_rs485 stm32_rs485_supported = { 1502aeae8f22SIlpo Järvinen .flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND | SER_RS485_RTS_AFTER_SEND | 1503aeae8f22SIlpo Järvinen SER_RS485_RX_DURING_TX, 1504aeae8f22SIlpo Järvinen .delay_rts_before_send = 1, 1505aeae8f22SIlpo Järvinen .delay_rts_after_send = 1, 1506aeae8f22SIlpo Järvinen }; 1507aeae8f22SIlpo Järvinen 150856f9a76cSErwan Le Ray static int stm32_usart_init_port(struct stm32_port *stm32port, 150948a6092fSMaxime Coquelin struct platform_device *pdev) 151048a6092fSMaxime Coquelin { 151148a6092fSMaxime Coquelin struct uart_port *port = &stm32port->port; 151248a6092fSMaxime Coquelin struct resource *res; 1513e0f2a902SErwan Le Ray int ret, irq; 151448a6092fSMaxime Coquelin 1515e0f2a902SErwan Le Ray irq = platform_get_irq(pdev, 0); 1516217b04c6STang Bin if (irq < 0) 1517217b04c6STang Bin return irq; 151892fc0023SErwan Le Ray 151948a6092fSMaxime Coquelin port->iotype = UPIO_MEM; 152048a6092fSMaxime Coquelin port->flags = UPF_BOOT_AUTOCONF; 152148a6092fSMaxime Coquelin port->ops = &stm32_uart_ops; 152248a6092fSMaxime Coquelin port->dev = &pdev->dev; 1523d075719eSErwan Le Ray port->fifosize = stm32port->info->cfg.fifosize; 15249feedaa7SDmitry Safonov port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE); 1525e0f2a902SErwan Le Ray port->irq = irq; 152656f9a76cSErwan Le Ray port->rs485_config = stm32_usart_config_rs485; 15270139da50SIlpo Järvinen port->rs485_supported = stm32_rs485_supported; 15287d8f6861SBich HEMON 152956f9a76cSErwan Le Ray ret = stm32_usart_init_rs485(port, pdev); 1530c150c0f3SLukas Wunner if (ret) 1531c150c0f3SLukas Wunner return ret; 15327d8f6861SBich HEMON 15333d530017SAlexandre Torgue stm32port->wakeup_src = stm32port->info->cfg.has_wakeup && 15343d530017SAlexandre Torgue of_property_read_bool(pdev->dev.of_node, "wakeup-source"); 15352c58e560SErwan Le Ray 15363cd66593SMartin Devera stm32port->swap = stm32port->info->cfg.has_swap && 15373cd66593SMartin Devera of_property_read_bool(pdev->dev.of_node, "rx-tx-swap"); 15383cd66593SMartin Devera 1539351a762aSGerald Baeza stm32port->fifoen = stm32port->info->cfg.has_fifo; 15402aa1bbb2SFabrice Gasnier if (stm32port->fifoen) { 15412aa1bbb2SFabrice Gasnier stm32_usart_get_ftcfg(pdev, "rx-threshold", 15422aa1bbb2SFabrice Gasnier &stm32port->rxftcfg); 15432aa1bbb2SFabrice Gasnier stm32_usart_get_ftcfg(pdev, "tx-threshold", 15442aa1bbb2SFabrice Gasnier &stm32port->txftcfg); 15452aa1bbb2SFabrice Gasnier } 154648a6092fSMaxime Coquelin 15473d881e32STang Bin port->membase = devm_platform_get_and_ioremap_resource(pdev, 0, &res); 154848a6092fSMaxime Coquelin if (IS_ERR(port->membase)) 154948a6092fSMaxime Coquelin return PTR_ERR(port->membase); 155048a6092fSMaxime Coquelin port->mapbase = res->start; 155148a6092fSMaxime Coquelin 155248a6092fSMaxime Coquelin spin_lock_init(&port->lock); 155348a6092fSMaxime Coquelin 155448a6092fSMaxime Coquelin stm32port->clk = devm_clk_get(&pdev->dev, NULL); 155548a6092fSMaxime Coquelin if (IS_ERR(stm32port->clk)) 155648a6092fSMaxime Coquelin return PTR_ERR(stm32port->clk); 155748a6092fSMaxime Coquelin 155848a6092fSMaxime Coquelin /* Ensure that clk rate is correct by enabling the clk */ 155948a6092fSMaxime Coquelin ret = clk_prepare_enable(stm32port->clk); 156048a6092fSMaxime Coquelin if (ret) 156148a6092fSMaxime Coquelin return ret; 156248a6092fSMaxime Coquelin 156348a6092fSMaxime Coquelin stm32port->port.uartclk = clk_get_rate(stm32port->clk); 1564ada80043SFabrice Gasnier if (!stm32port->port.uartclk) { 156548a6092fSMaxime Coquelin ret = -EINVAL; 15666cf61b9bSManivannan Sadhasivam goto err_clk; 1567ada80043SFabrice Gasnier } 156848a6092fSMaxime Coquelin 15696cf61b9bSManivannan Sadhasivam stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0); 15706cf61b9bSManivannan Sadhasivam if (IS_ERR(stm32port->gpios)) { 15716cf61b9bSManivannan Sadhasivam ret = PTR_ERR(stm32port->gpios); 15726cf61b9bSManivannan Sadhasivam goto err_clk; 15736cf61b9bSManivannan Sadhasivam } 15746cf61b9bSManivannan Sadhasivam 15759359369aSErwan Le Ray /* 15769359369aSErwan Le Ray * Both CTS/RTS gpios and "st,hw-flow-ctrl" (deprecated) or "uart-has-rtscts" 15779359369aSErwan Le Ray * properties should not be specified. 15789359369aSErwan Le Ray */ 15796cf61b9bSManivannan Sadhasivam if (stm32port->hw_flow_control) { 15806cf61b9bSManivannan Sadhasivam if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) || 15816cf61b9bSManivannan Sadhasivam mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) { 15826cf61b9bSManivannan Sadhasivam dev_err(&pdev->dev, "Conflicting RTS/CTS config\n"); 15836cf61b9bSManivannan Sadhasivam ret = -EINVAL; 15846cf61b9bSManivannan Sadhasivam goto err_clk; 15856cf61b9bSManivannan Sadhasivam } 15866cf61b9bSManivannan Sadhasivam } 15876cf61b9bSManivannan Sadhasivam 15886cf61b9bSManivannan Sadhasivam return ret; 15896cf61b9bSManivannan Sadhasivam 15906cf61b9bSManivannan Sadhasivam err_clk: 15916cf61b9bSManivannan Sadhasivam clk_disable_unprepare(stm32port->clk); 15926cf61b9bSManivannan Sadhasivam 159348a6092fSMaxime Coquelin return ret; 159448a6092fSMaxime Coquelin } 159548a6092fSMaxime Coquelin 159656f9a76cSErwan Le Ray static struct stm32_port *stm32_usart_of_get_port(struct platform_device *pdev) 159748a6092fSMaxime Coquelin { 159848a6092fSMaxime Coquelin struct device_node *np = pdev->dev.of_node; 159948a6092fSMaxime Coquelin int id; 160048a6092fSMaxime Coquelin 160148a6092fSMaxime Coquelin if (!np) 160248a6092fSMaxime Coquelin return NULL; 160348a6092fSMaxime Coquelin 160448a6092fSMaxime Coquelin id = of_alias_get_id(np, "serial"); 1605e5707915SGerald Baeza if (id < 0) { 1606e5707915SGerald Baeza dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id); 1607e5707915SGerald Baeza return NULL; 1608e5707915SGerald Baeza } 160948a6092fSMaxime Coquelin 161048a6092fSMaxime Coquelin if (WARN_ON(id >= STM32_MAX_PORTS)) 161148a6092fSMaxime Coquelin return NULL; 161248a6092fSMaxime Coquelin 16136fd9fffbSErwan Le Ray stm32_ports[id].hw_flow_control = 16146fd9fffbSErwan Le Ray of_property_read_bool (np, "st,hw-flow-ctrl") /*deprecated*/ || 16156fd9fffbSErwan Le Ray of_property_read_bool (np, "uart-has-rtscts"); 161648a6092fSMaxime Coquelin stm32_ports[id].port.line = id; 16174cc0ed62SErwan Le Ray stm32_ports[id].cr1_irq = USART_CR1_RXNEIE; 1618d0a6a7bcSErwan Le Ray stm32_ports[id].cr3_irq = 0; 1619e5707915SGerald Baeza stm32_ports[id].last_res = RX_BUF_L; 162048a6092fSMaxime Coquelin return &stm32_ports[id]; 162148a6092fSMaxime Coquelin } 162248a6092fSMaxime Coquelin 162348a6092fSMaxime Coquelin #ifdef CONFIG_OF 162448a6092fSMaxime Coquelin static const struct of_device_id stm32_match[] = { 1625ada8618fSAlexandre TORGUE { .compatible = "st,stm32-uart", .data = &stm32f4_info}, 1626ada8618fSAlexandre TORGUE { .compatible = "st,stm32f7-uart", .data = &stm32f7_info}, 1627270e5a74SFabrice Gasnier { .compatible = "st,stm32h7-uart", .data = &stm32h7_info}, 162848a6092fSMaxime Coquelin {}, 162948a6092fSMaxime Coquelin }; 163048a6092fSMaxime Coquelin 163148a6092fSMaxime Coquelin MODULE_DEVICE_TABLE(of, stm32_match); 163248a6092fSMaxime Coquelin #endif 163348a6092fSMaxime Coquelin 1634a7770a4bSErwan Le Ray static void stm32_usart_of_dma_rx_remove(struct stm32_port *stm32port, 1635a7770a4bSErwan Le Ray struct platform_device *pdev) 1636a7770a4bSErwan Le Ray { 1637a7770a4bSErwan Le Ray if (stm32port->rx_buf) 1638a7770a4bSErwan Le Ray dma_free_coherent(&pdev->dev, RX_BUF_L, stm32port->rx_buf, 1639a7770a4bSErwan Le Ray stm32port->rx_dma_buf); 1640a7770a4bSErwan Le Ray } 1641a7770a4bSErwan Le Ray 164256f9a76cSErwan Le Ray static int stm32_usart_of_dma_rx_probe(struct stm32_port *stm32port, 164334891872SAlexandre TORGUE struct platform_device *pdev) 164434891872SAlexandre TORGUE { 1645d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 164634891872SAlexandre TORGUE struct uart_port *port = &stm32port->port; 164734891872SAlexandre TORGUE struct device *dev = &pdev->dev; 164834891872SAlexandre TORGUE struct dma_slave_config config; 164934891872SAlexandre TORGUE int ret; 165034891872SAlexandre TORGUE 165159bd4eedSTang Bin stm32port->rx_buf = dma_alloc_coherent(dev, RX_BUF_L, 165234891872SAlexandre TORGUE &stm32port->rx_dma_buf, 165334891872SAlexandre TORGUE GFP_KERNEL); 1654a7770a4bSErwan Le Ray if (!stm32port->rx_buf) 1655a7770a4bSErwan Le Ray return -ENOMEM; 165634891872SAlexandre TORGUE 165734891872SAlexandre TORGUE /* Configure DMA channel */ 165834891872SAlexandre TORGUE memset(&config, 0, sizeof(config)); 16598e5481d9SArnd Bergmann config.src_addr = port->mapbase + ofs->rdr; 166034891872SAlexandre TORGUE config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; 166134891872SAlexandre TORGUE 166234891872SAlexandre TORGUE ret = dmaengine_slave_config(stm32port->rx_ch, &config); 166334891872SAlexandre TORGUE if (ret < 0) { 166434891872SAlexandre TORGUE dev_err(dev, "rx dma channel config failed\n"); 1665a7770a4bSErwan Le Ray stm32_usart_of_dma_rx_remove(stm32port, pdev); 1666a7770a4bSErwan Le Ray return ret; 166734891872SAlexandre TORGUE } 166834891872SAlexandre TORGUE 166934891872SAlexandre TORGUE return 0; 1670a7770a4bSErwan Le Ray } 167134891872SAlexandre TORGUE 1672a7770a4bSErwan Le Ray static void stm32_usart_of_dma_tx_remove(struct stm32_port *stm32port, 1673a7770a4bSErwan Le Ray struct platform_device *pdev) 1674a7770a4bSErwan Le Ray { 1675a7770a4bSErwan Le Ray if (stm32port->tx_buf) 1676a7770a4bSErwan Le Ray dma_free_coherent(&pdev->dev, TX_BUF_L, stm32port->tx_buf, 1677a7770a4bSErwan Le Ray stm32port->tx_dma_buf); 167834891872SAlexandre TORGUE } 167934891872SAlexandre TORGUE 168056f9a76cSErwan Le Ray static int stm32_usart_of_dma_tx_probe(struct stm32_port *stm32port, 168134891872SAlexandre TORGUE struct platform_device *pdev) 168234891872SAlexandre TORGUE { 1683d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 168434891872SAlexandre TORGUE struct uart_port *port = &stm32port->port; 168534891872SAlexandre TORGUE struct device *dev = &pdev->dev; 168634891872SAlexandre TORGUE struct dma_slave_config config; 168734891872SAlexandre TORGUE int ret; 168834891872SAlexandre TORGUE 168959bd4eedSTang Bin stm32port->tx_buf = dma_alloc_coherent(dev, TX_BUF_L, 169034891872SAlexandre TORGUE &stm32port->tx_dma_buf, 169134891872SAlexandre TORGUE GFP_KERNEL); 1692a7770a4bSErwan Le Ray if (!stm32port->tx_buf) 1693a7770a4bSErwan Le Ray return -ENOMEM; 169434891872SAlexandre TORGUE 169534891872SAlexandre TORGUE /* Configure DMA channel */ 169634891872SAlexandre TORGUE memset(&config, 0, sizeof(config)); 16978e5481d9SArnd Bergmann config.dst_addr = port->mapbase + ofs->tdr; 169834891872SAlexandre TORGUE config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; 169934891872SAlexandre TORGUE 170034891872SAlexandre TORGUE ret = dmaengine_slave_config(stm32port->tx_ch, &config); 170134891872SAlexandre TORGUE if (ret < 0) { 170234891872SAlexandre TORGUE dev_err(dev, "tx dma channel config failed\n"); 1703a7770a4bSErwan Le Ray stm32_usart_of_dma_tx_remove(stm32port, pdev); 1704a7770a4bSErwan Le Ray return ret; 170534891872SAlexandre TORGUE } 170634891872SAlexandre TORGUE 170734891872SAlexandre TORGUE return 0; 170834891872SAlexandre TORGUE } 170934891872SAlexandre TORGUE 171056f9a76cSErwan Le Ray static int stm32_usart_serial_probe(struct platform_device *pdev) 171148a6092fSMaxime Coquelin { 171248a6092fSMaxime Coquelin struct stm32_port *stm32port; 1713ada8618fSAlexandre TORGUE int ret; 171448a6092fSMaxime Coquelin 171556f9a76cSErwan Le Ray stm32port = stm32_usart_of_get_port(pdev); 171648a6092fSMaxime Coquelin if (!stm32port) 171748a6092fSMaxime Coquelin return -ENODEV; 171848a6092fSMaxime Coquelin 1719d825f0beSStephen Boyd stm32port->info = of_device_get_match_data(&pdev->dev); 1720d825f0beSStephen Boyd if (!stm32port->info) 1721ada8618fSAlexandre TORGUE return -EINVAL; 1722ada8618fSAlexandre TORGUE 1723a7770a4bSErwan Le Ray stm32port->rx_ch = dma_request_chan(&pdev->dev, "rx"); 17240d114e9fSValentin Caron if (PTR_ERR(stm32port->rx_ch) == -EPROBE_DEFER) 17250d114e9fSValentin Caron return -EPROBE_DEFER; 17260d114e9fSValentin Caron 1727a7770a4bSErwan Le Ray /* Fall back in interrupt mode for any non-deferral error */ 1728a7770a4bSErwan Le Ray if (IS_ERR(stm32port->rx_ch)) 1729a7770a4bSErwan Le Ray stm32port->rx_ch = NULL; 173034891872SAlexandre TORGUE 1731a7770a4bSErwan Le Ray stm32port->tx_ch = dma_request_chan(&pdev->dev, "tx"); 1732a7770a4bSErwan Le Ray if (PTR_ERR(stm32port->tx_ch) == -EPROBE_DEFER) { 1733a7770a4bSErwan Le Ray ret = -EPROBE_DEFER; 1734a7770a4bSErwan Le Ray goto err_dma_rx; 1735a7770a4bSErwan Le Ray } 1736a7770a4bSErwan Le Ray /* Fall back in interrupt mode for any non-deferral error */ 1737a7770a4bSErwan Le Ray if (IS_ERR(stm32port->tx_ch)) 1738a7770a4bSErwan Le Ray stm32port->tx_ch = NULL; 1739a7770a4bSErwan Le Ray 17400d114e9fSValentin Caron ret = stm32_usart_init_port(stm32port, pdev); 17410d114e9fSValentin Caron if (ret) 17420d114e9fSValentin Caron goto err_dma_tx; 17430d114e9fSValentin Caron 17440d114e9fSValentin Caron if (stm32port->wakeup_src) { 17450d114e9fSValentin Caron device_set_wakeup_capable(&pdev->dev, true); 17460d114e9fSValentin Caron ret = dev_pm_set_wake_irq(&pdev->dev, stm32port->port.irq); 17470d114e9fSValentin Caron if (ret) 17480d114e9fSValentin Caron goto err_deinit_port; 17490d114e9fSValentin Caron } 17500d114e9fSValentin Caron 1751a7770a4bSErwan Le Ray if (stm32port->rx_ch && stm32_usart_of_dma_rx_probe(stm32port, pdev)) { 1752a7770a4bSErwan Le Ray /* Fall back in interrupt mode */ 1753a7770a4bSErwan Le Ray dma_release_channel(stm32port->rx_ch); 1754a7770a4bSErwan Le Ray stm32port->rx_ch = NULL; 1755a7770a4bSErwan Le Ray } 1756a7770a4bSErwan Le Ray 1757a7770a4bSErwan Le Ray if (stm32port->tx_ch && stm32_usart_of_dma_tx_probe(stm32port, pdev)) { 1758a7770a4bSErwan Le Ray /* Fall back in interrupt mode */ 1759a7770a4bSErwan Le Ray dma_release_channel(stm32port->tx_ch); 1760a7770a4bSErwan Le Ray stm32port->tx_ch = NULL; 1761a7770a4bSErwan Le Ray } 1762a7770a4bSErwan Le Ray 1763a7770a4bSErwan Le Ray if (!stm32port->rx_ch) 1764a7770a4bSErwan Le Ray dev_info(&pdev->dev, "interrupt mode for rx (no dma)\n"); 1765a7770a4bSErwan Le Ray if (!stm32port->tx_ch) 1766a7770a4bSErwan Le Ray dev_info(&pdev->dev, "interrupt mode for tx (no dma)\n"); 176734891872SAlexandre TORGUE 176848a6092fSMaxime Coquelin platform_set_drvdata(pdev, &stm32port->port); 176948a6092fSMaxime Coquelin 1770fb6dcef6SErwan Le Ray pm_runtime_get_noresume(&pdev->dev); 1771fb6dcef6SErwan Le Ray pm_runtime_set_active(&pdev->dev); 1772fb6dcef6SErwan Le Ray pm_runtime_enable(&pdev->dev); 177387fd0741SErwan Le Ray 177487fd0741SErwan Le Ray ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port); 177587fd0741SErwan Le Ray if (ret) 177687fd0741SErwan Le Ray goto err_port; 177787fd0741SErwan Le Ray 1778fb6dcef6SErwan Le Ray pm_runtime_put_sync(&pdev->dev); 1779fb6dcef6SErwan Le Ray 178048a6092fSMaxime Coquelin return 0; 1781ada80043SFabrice Gasnier 178287fd0741SErwan Le Ray err_port: 178387fd0741SErwan Le Ray pm_runtime_disable(&pdev->dev); 178487fd0741SErwan Le Ray pm_runtime_set_suspended(&pdev->dev); 178587fd0741SErwan Le Ray pm_runtime_put_noidle(&pdev->dev); 178687fd0741SErwan Le Ray 17870d114e9fSValentin Caron if (stm32port->tx_ch) 1788a7770a4bSErwan Le Ray stm32_usart_of_dma_tx_remove(stm32port, pdev); 1789a7770a4bSErwan Le Ray if (stm32port->rx_ch) 1790a7770a4bSErwan Le Ray stm32_usart_of_dma_rx_remove(stm32port, pdev); 179187fd0741SErwan Le Ray 17923d530017SAlexandre Torgue if (stm32port->wakeup_src) 17935297f274SErwan Le Ray dev_pm_clear_wake_irq(&pdev->dev); 17945297f274SErwan Le Ray 1795a7770a4bSErwan Le Ray err_deinit_port: 17963d530017SAlexandre Torgue if (stm32port->wakeup_src) 17973d530017SAlexandre Torgue device_set_wakeup_capable(&pdev->dev, false); 1798270e5a74SFabrice Gasnier 179997f3a085SErwan Le Ray stm32_usart_deinit_port(stm32port); 1800ada80043SFabrice Gasnier 18010d114e9fSValentin Caron err_dma_tx: 18020d114e9fSValentin Caron if (stm32port->tx_ch) 18030d114e9fSValentin Caron dma_release_channel(stm32port->tx_ch); 18040d114e9fSValentin Caron 18050d114e9fSValentin Caron err_dma_rx: 18060d114e9fSValentin Caron if (stm32port->rx_ch) 18070d114e9fSValentin Caron dma_release_channel(stm32port->rx_ch); 18080d114e9fSValentin Caron 1809ada80043SFabrice Gasnier return ret; 181048a6092fSMaxime Coquelin } 181148a6092fSMaxime Coquelin 181256f9a76cSErwan Le Ray static int stm32_usart_serial_remove(struct platform_device *pdev) 181348a6092fSMaxime Coquelin { 181448a6092fSMaxime Coquelin struct uart_port *port = platform_get_drvdata(pdev); 1815511c7b1bSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1816d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 181733bb2f6aSErwan Le Ray u32 cr3; 1818fb6dcef6SErwan Le Ray 1819fb6dcef6SErwan Le Ray pm_runtime_get_sync(&pdev->dev); 18206bd6cd29SUwe Kleine-König uart_remove_one_port(&stm32_usart_driver, port); 182187fd0741SErwan Le Ray 182287fd0741SErwan Le Ray pm_runtime_disable(&pdev->dev); 182387fd0741SErwan Le Ray pm_runtime_set_suspended(&pdev->dev); 182487fd0741SErwan Le Ray pm_runtime_put_noidle(&pdev->dev); 182534891872SAlexandre TORGUE 182633bb2f6aSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_PEIE); 182734891872SAlexandre TORGUE 182887fd0741SErwan Le Ray if (stm32_port->tx_ch) { 1829a7770a4bSErwan Le Ray stm32_usart_of_dma_tx_remove(stm32_port, pdev); 183034891872SAlexandre TORGUE dma_release_channel(stm32_port->tx_ch); 183187fd0741SErwan Le Ray } 183234891872SAlexandre TORGUE 1833a7770a4bSErwan Le Ray if (stm32_port->rx_ch) { 1834a7770a4bSErwan Le Ray stm32_usart_of_dma_rx_remove(stm32_port, pdev); 1835a7770a4bSErwan Le Ray dma_release_channel(stm32_port->rx_ch); 1836a7770a4bSErwan Le Ray } 1837a7770a4bSErwan Le Ray 1838*a01ae50dSValentin Caron cr3 = readl_relaxed(port->membase + ofs->cr3); 1839*a01ae50dSValentin Caron cr3 &= ~USART_CR3_EIE; 1840*a01ae50dSValentin Caron cr3 &= ~USART_CR3_DMAR; 1841*a01ae50dSValentin Caron cr3 &= ~USART_CR3_DMAT; 1842*a01ae50dSValentin Caron cr3 &= ~USART_CR3_DDRE; 1843*a01ae50dSValentin Caron writel_relaxed(cr3, port->membase + ofs->cr3); 1844511c7b1bSAlexandre TORGUE 18453d530017SAlexandre Torgue if (stm32_port->wakeup_src) { 18465297f274SErwan Le Ray dev_pm_clear_wake_irq(&pdev->dev); 1847270e5a74SFabrice Gasnier device_init_wakeup(&pdev->dev, false); 18485297f274SErwan Le Ray } 1849270e5a74SFabrice Gasnier 185097f3a085SErwan Le Ray stm32_usart_deinit_port(stm32_port); 185148a6092fSMaxime Coquelin 185287fd0741SErwan Le Ray return 0; 185348a6092fSMaxime Coquelin } 185448a6092fSMaxime Coquelin 18551f507b3aSValentin Caron static void __maybe_unused stm32_usart_console_putchar(struct uart_port *port, unsigned char ch) 185648a6092fSMaxime Coquelin { 1857ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1858d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 185928fb1a92SValentin Caron u32 isr; 186028fb1a92SValentin Caron int ret; 1861ada8618fSAlexandre TORGUE 186228fb1a92SValentin Caron ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr, isr, 186328fb1a92SValentin Caron (isr & USART_SR_TXE), 100, 186428fb1a92SValentin Caron STM32_USART_TIMEOUT_USEC); 186528fb1a92SValentin Caron if (ret != 0) { 186628fb1a92SValentin Caron dev_err(port->dev, "Error while sending data in UART TX : %d\n", ret); 186728fb1a92SValentin Caron return; 186828fb1a92SValentin Caron } 1869ada8618fSAlexandre TORGUE writel_relaxed(ch, port->membase + ofs->tdr); 187048a6092fSMaxime Coquelin } 187148a6092fSMaxime Coquelin 18721f507b3aSValentin Caron #ifdef CONFIG_SERIAL_STM32_CONSOLE 187356f9a76cSErwan Le Ray static void stm32_usart_console_write(struct console *co, const char *s, 187492fc0023SErwan Le Ray unsigned int cnt) 187548a6092fSMaxime Coquelin { 187648a6092fSMaxime Coquelin struct uart_port *port = &stm32_ports[co->index].port; 1877ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1878d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1879d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 188048a6092fSMaxime Coquelin unsigned long flags; 188148a6092fSMaxime Coquelin u32 old_cr1, new_cr1; 188248a6092fSMaxime Coquelin int locked = 1; 188348a6092fSMaxime Coquelin 1884cea37afdSJohan Hovold if (oops_in_progress) 1885cea37afdSJohan Hovold locked = spin_trylock_irqsave(&port->lock, flags); 188648a6092fSMaxime Coquelin else 1887cea37afdSJohan Hovold spin_lock_irqsave(&port->lock, flags); 188848a6092fSMaxime Coquelin 188987f1f809SAlexandre TORGUE /* Save and disable interrupts, enable the transmitter */ 1890ada8618fSAlexandre TORGUE old_cr1 = readl_relaxed(port->membase + ofs->cr1); 189148a6092fSMaxime Coquelin new_cr1 = old_cr1 & ~USART_CR1_IE_MASK; 189287f1f809SAlexandre TORGUE new_cr1 |= USART_CR1_TE | BIT(cfg->uart_enable_bit); 1893ada8618fSAlexandre TORGUE writel_relaxed(new_cr1, port->membase + ofs->cr1); 189448a6092fSMaxime Coquelin 189556f9a76cSErwan Le Ray uart_console_write(port, s, cnt, stm32_usart_console_putchar); 189648a6092fSMaxime Coquelin 189748a6092fSMaxime Coquelin /* Restore interrupt state */ 1898ada8618fSAlexandre TORGUE writel_relaxed(old_cr1, port->membase + ofs->cr1); 189948a6092fSMaxime Coquelin 190048a6092fSMaxime Coquelin if (locked) 1901cea37afdSJohan Hovold spin_unlock_irqrestore(&port->lock, flags); 190248a6092fSMaxime Coquelin } 190348a6092fSMaxime Coquelin 190456f9a76cSErwan Le Ray static int stm32_usart_console_setup(struct console *co, char *options) 190548a6092fSMaxime Coquelin { 190648a6092fSMaxime Coquelin struct stm32_port *stm32port; 190748a6092fSMaxime Coquelin int baud = 9600; 190848a6092fSMaxime Coquelin int bits = 8; 190948a6092fSMaxime Coquelin int parity = 'n'; 191048a6092fSMaxime Coquelin int flow = 'n'; 191148a6092fSMaxime Coquelin 191248a6092fSMaxime Coquelin if (co->index >= STM32_MAX_PORTS) 191348a6092fSMaxime Coquelin return -ENODEV; 191448a6092fSMaxime Coquelin 191548a6092fSMaxime Coquelin stm32port = &stm32_ports[co->index]; 191648a6092fSMaxime Coquelin 191748a6092fSMaxime Coquelin /* 191848a6092fSMaxime Coquelin * This driver does not support early console initialization 191948a6092fSMaxime Coquelin * (use ARM early printk support instead), so we only expect 192048a6092fSMaxime Coquelin * this to be called during the uart port registration when the 192148a6092fSMaxime Coquelin * driver gets probed and the port should be mapped at that point. 192248a6092fSMaxime Coquelin */ 192392fc0023SErwan Le Ray if (stm32port->port.mapbase == 0 || !stm32port->port.membase) 192448a6092fSMaxime Coquelin return -ENXIO; 192548a6092fSMaxime Coquelin 192648a6092fSMaxime Coquelin if (options) 192748a6092fSMaxime Coquelin uart_parse_options(options, &baud, &parity, &bits, &flow); 192848a6092fSMaxime Coquelin 192948a6092fSMaxime Coquelin return uart_set_options(&stm32port->port, co, baud, parity, bits, flow); 193048a6092fSMaxime Coquelin } 193148a6092fSMaxime Coquelin 193248a6092fSMaxime Coquelin static struct console stm32_console = { 193348a6092fSMaxime Coquelin .name = STM32_SERIAL_NAME, 193448a6092fSMaxime Coquelin .device = uart_console_device, 193556f9a76cSErwan Le Ray .write = stm32_usart_console_write, 193656f9a76cSErwan Le Ray .setup = stm32_usart_console_setup, 193748a6092fSMaxime Coquelin .flags = CON_PRINTBUFFER, 193848a6092fSMaxime Coquelin .index = -1, 193948a6092fSMaxime Coquelin .data = &stm32_usart_driver, 194048a6092fSMaxime Coquelin }; 194148a6092fSMaxime Coquelin 194248a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE (&stm32_console) 194348a6092fSMaxime Coquelin 194448a6092fSMaxime Coquelin #else 194548a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE NULL 194648a6092fSMaxime Coquelin #endif /* CONFIG_SERIAL_STM32_CONSOLE */ 194748a6092fSMaxime Coquelin 19488043b16fSValentin Caron #ifdef CONFIG_SERIAL_EARLYCON 19498043b16fSValentin Caron static void early_stm32_usart_console_putchar(struct uart_port *port, unsigned char ch) 19508043b16fSValentin Caron { 19518043b16fSValentin Caron struct stm32_usart_info *info = port->private_data; 19528043b16fSValentin Caron 19538043b16fSValentin Caron while (!(readl_relaxed(port->membase + info->ofs.isr) & USART_SR_TXE)) 19548043b16fSValentin Caron cpu_relax(); 19558043b16fSValentin Caron 19568043b16fSValentin Caron writel_relaxed(ch, port->membase + info->ofs.tdr); 19578043b16fSValentin Caron } 19588043b16fSValentin Caron 19598043b16fSValentin Caron static void early_stm32_serial_write(struct console *console, const char *s, unsigned int count) 19608043b16fSValentin Caron { 19618043b16fSValentin Caron struct earlycon_device *device = console->data; 19628043b16fSValentin Caron struct uart_port *port = &device->port; 19638043b16fSValentin Caron 19648043b16fSValentin Caron uart_console_write(port, s, count, early_stm32_usart_console_putchar); 19658043b16fSValentin Caron } 19668043b16fSValentin Caron 19678043b16fSValentin Caron static int __init early_stm32_h7_serial_setup(struct earlycon_device *device, const char *options) 19688043b16fSValentin Caron { 19698043b16fSValentin Caron if (!(device->port.membase || device->port.iobase)) 19708043b16fSValentin Caron return -ENODEV; 19718043b16fSValentin Caron device->port.private_data = &stm32h7_info; 19728043b16fSValentin Caron device->con->write = early_stm32_serial_write; 19738043b16fSValentin Caron return 0; 19748043b16fSValentin Caron } 19758043b16fSValentin Caron 19768043b16fSValentin Caron static int __init early_stm32_f7_serial_setup(struct earlycon_device *device, const char *options) 19778043b16fSValentin Caron { 19788043b16fSValentin Caron if (!(device->port.membase || device->port.iobase)) 19798043b16fSValentin Caron return -ENODEV; 19808043b16fSValentin Caron device->port.private_data = &stm32f7_info; 19818043b16fSValentin Caron device->con->write = early_stm32_serial_write; 19828043b16fSValentin Caron return 0; 19838043b16fSValentin Caron } 19848043b16fSValentin Caron 19858043b16fSValentin Caron static int __init early_stm32_f4_serial_setup(struct earlycon_device *device, const char *options) 19868043b16fSValentin Caron { 19878043b16fSValentin Caron if (!(device->port.membase || device->port.iobase)) 19888043b16fSValentin Caron return -ENODEV; 19898043b16fSValentin Caron device->port.private_data = &stm32f4_info; 19908043b16fSValentin Caron device->con->write = early_stm32_serial_write; 19918043b16fSValentin Caron return 0; 19928043b16fSValentin Caron } 19938043b16fSValentin Caron 19948043b16fSValentin Caron OF_EARLYCON_DECLARE(stm32, "st,stm32h7-uart", early_stm32_h7_serial_setup); 19958043b16fSValentin Caron OF_EARLYCON_DECLARE(stm32, "st,stm32f7-uart", early_stm32_f7_serial_setup); 19968043b16fSValentin Caron OF_EARLYCON_DECLARE(stm32, "st,stm32-uart", early_stm32_f4_serial_setup); 19978043b16fSValentin Caron #endif /* CONFIG_SERIAL_EARLYCON */ 19988043b16fSValentin Caron 199948a6092fSMaxime Coquelin static struct uart_driver stm32_usart_driver = { 200048a6092fSMaxime Coquelin .driver_name = DRIVER_NAME, 200148a6092fSMaxime Coquelin .dev_name = STM32_SERIAL_NAME, 200248a6092fSMaxime Coquelin .major = 0, 200348a6092fSMaxime Coquelin .minor = 0, 200448a6092fSMaxime Coquelin .nr = STM32_MAX_PORTS, 200548a6092fSMaxime Coquelin .cons = STM32_SERIAL_CONSOLE, 200648a6092fSMaxime Coquelin }; 200748a6092fSMaxime Coquelin 20086eeb348cSErwan Le Ray static int __maybe_unused stm32_usart_serial_en_wakeup(struct uart_port *port, 2009fe94347dSErwan Le Ray bool enable) 2010270e5a74SFabrice Gasnier { 2011270e5a74SFabrice Gasnier struct stm32_port *stm32_port = to_stm32_port(port); 2012d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 20136eeb348cSErwan Le Ray struct tty_port *tport = &port->state->port; 20146eeb348cSErwan Le Ray int ret; 2015*a01ae50dSValentin Caron unsigned int size = 0; 20166333a485SErwan Le Ray unsigned long flags; 2017270e5a74SFabrice Gasnier 20186eeb348cSErwan Le Ray if (!stm32_port->wakeup_src || !tty_port_initialized(tport)) 20196eeb348cSErwan Le Ray return 0; 2020270e5a74SFabrice Gasnier 202112761869SErwan Le Ray /* 202212761869SErwan Le Ray * Enable low-power wake-up and wake-up irq if argument is set to 202312761869SErwan Le Ray * "enable", disable low-power wake-up and wake-up irq otherwise 202412761869SErwan Le Ray */ 2025270e5a74SFabrice Gasnier if (enable) { 202656f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, USART_CR1_UESM); 202712761869SErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_WUFIE); 20287547d9abSErwan Le Ray mctrl_gpio_enable_irq_wake(stm32_port->gpios); 20296eeb348cSErwan Le Ray 20306eeb348cSErwan Le Ray /* 20316eeb348cSErwan Le Ray * When DMA is used for reception, it must be disabled before 20326eeb348cSErwan Le Ray * entering low-power mode and re-enabled when exiting from 20336eeb348cSErwan Le Ray * low-power mode. 20346eeb348cSErwan Le Ray */ 20356eeb348cSErwan Le Ray if (stm32_port->rx_ch) { 20366333a485SErwan Le Ray spin_lock_irqsave(&port->lock, flags); 20376333a485SErwan Le Ray /* Poll data from DMA RX buffer if any */ 2038*a01ae50dSValentin Caron if (!stm32_usart_rx_dma_pause(stm32_port)) 2039*a01ae50dSValentin Caron size += stm32_usart_receive_chars(port, true); 20407f28bceaSValentin Caron stm32_usart_rx_dma_terminate(stm32_port); 20416333a485SErwan Le Ray uart_unlock_and_check_sysrq_irqrestore(port, flags); 20426333a485SErwan Le Ray if (size) 20436333a485SErwan Le Ray tty_flip_buffer_push(tport); 20446eeb348cSErwan Le Ray } 20456eeb348cSErwan Le Ray 20466eeb348cSErwan Le Ray /* Poll data from RX FIFO if any */ 20476eeb348cSErwan Le Ray stm32_usart_receive_chars(port, false); 2048270e5a74SFabrice Gasnier } else { 20496eeb348cSErwan Le Ray if (stm32_port->rx_ch) { 2050*a01ae50dSValentin Caron ret = stm32_usart_rx_dma_start_or_resume(port); 20516eeb348cSErwan Le Ray if (ret) 20526eeb348cSErwan Le Ray return ret; 20536eeb348cSErwan Le Ray } 20547547d9abSErwan Le Ray mctrl_gpio_disable_irq_wake(stm32_port->gpios); 205556f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_UESM); 205612761869SErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE); 2057270e5a74SFabrice Gasnier } 20586eeb348cSErwan Le Ray 20596eeb348cSErwan Le Ray return 0; 2060270e5a74SFabrice Gasnier } 2061270e5a74SFabrice Gasnier 206256f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_suspend(struct device *dev) 2063270e5a74SFabrice Gasnier { 2064270e5a74SFabrice Gasnier struct uart_port *port = dev_get_drvdata(dev); 20656eeb348cSErwan Le Ray int ret; 2066270e5a74SFabrice Gasnier 2067270e5a74SFabrice Gasnier uart_suspend_port(&stm32_usart_driver, port); 2068270e5a74SFabrice Gasnier 20696eeb348cSErwan Le Ray if (device_may_wakeup(dev) || device_wakeup_path(dev)) { 20706eeb348cSErwan Le Ray ret = stm32_usart_serial_en_wakeup(port, true); 20716eeb348cSErwan Le Ray if (ret) 20726eeb348cSErwan Le Ray return ret; 20736eeb348cSErwan Le Ray } 2074270e5a74SFabrice Gasnier 207555484fccSErwan Le Ray /* 207655484fccSErwan Le Ray * When "no_console_suspend" is enabled, keep the pinctrl default state 207755484fccSErwan Le Ray * and rely on bootloader stage to restore this state upon resume. 207855484fccSErwan Le Ray * Otherwise, apply the idle or sleep states depending on wakeup 207955484fccSErwan Le Ray * capabilities. 208055484fccSErwan Le Ray */ 208155484fccSErwan Le Ray if (console_suspend_enabled || !uart_console(port)) { 20821631eeeaSErwan Le Ray if (device_may_wakeup(dev) || device_wakeup_path(dev)) 208355484fccSErwan Le Ray pinctrl_pm_select_idle_state(dev); 208455484fccSErwan Le Ray else 208594616d9aSErwan Le Ray pinctrl_pm_select_sleep_state(dev); 208655484fccSErwan Le Ray } 208794616d9aSErwan Le Ray 2088270e5a74SFabrice Gasnier return 0; 2089270e5a74SFabrice Gasnier } 2090270e5a74SFabrice Gasnier 209156f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_resume(struct device *dev) 2092270e5a74SFabrice Gasnier { 2093270e5a74SFabrice Gasnier struct uart_port *port = dev_get_drvdata(dev); 20946eeb348cSErwan Le Ray int ret; 2095270e5a74SFabrice Gasnier 209694616d9aSErwan Le Ray pinctrl_pm_select_default_state(dev); 209794616d9aSErwan Le Ray 20986eeb348cSErwan Le Ray if (device_may_wakeup(dev) || device_wakeup_path(dev)) { 20996eeb348cSErwan Le Ray ret = stm32_usart_serial_en_wakeup(port, false); 21006eeb348cSErwan Le Ray if (ret) 21016eeb348cSErwan Le Ray return ret; 21026eeb348cSErwan Le Ray } 2103270e5a74SFabrice Gasnier 2104270e5a74SFabrice Gasnier return uart_resume_port(&stm32_usart_driver, port); 2105270e5a74SFabrice Gasnier } 2106270e5a74SFabrice Gasnier 210756f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_suspend(struct device *dev) 2108fb6dcef6SErwan Le Ray { 2109fb6dcef6SErwan Le Ray struct uart_port *port = dev_get_drvdata(dev); 2110fb6dcef6SErwan Le Ray struct stm32_port *stm32port = container_of(port, 2111fb6dcef6SErwan Le Ray struct stm32_port, port); 2112fb6dcef6SErwan Le Ray 2113fb6dcef6SErwan Le Ray clk_disable_unprepare(stm32port->clk); 2114fb6dcef6SErwan Le Ray 2115fb6dcef6SErwan Le Ray return 0; 2116fb6dcef6SErwan Le Ray } 2117fb6dcef6SErwan Le Ray 211856f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_resume(struct device *dev) 2119fb6dcef6SErwan Le Ray { 2120fb6dcef6SErwan Le Ray struct uart_port *port = dev_get_drvdata(dev); 2121fb6dcef6SErwan Le Ray struct stm32_port *stm32port = container_of(port, 2122fb6dcef6SErwan Le Ray struct stm32_port, port); 2123fb6dcef6SErwan Le Ray 2124fb6dcef6SErwan Le Ray return clk_prepare_enable(stm32port->clk); 2125fb6dcef6SErwan Le Ray } 2126fb6dcef6SErwan Le Ray 2127270e5a74SFabrice Gasnier static const struct dev_pm_ops stm32_serial_pm_ops = { 212856f9a76cSErwan Le Ray SET_RUNTIME_PM_OPS(stm32_usart_runtime_suspend, 212956f9a76cSErwan Le Ray stm32_usart_runtime_resume, NULL) 213056f9a76cSErwan Le Ray SET_SYSTEM_SLEEP_PM_OPS(stm32_usart_serial_suspend, 213156f9a76cSErwan Le Ray stm32_usart_serial_resume) 2132270e5a74SFabrice Gasnier }; 2133270e5a74SFabrice Gasnier 213448a6092fSMaxime Coquelin static struct platform_driver stm32_serial_driver = { 213556f9a76cSErwan Le Ray .probe = stm32_usart_serial_probe, 213656f9a76cSErwan Le Ray .remove = stm32_usart_serial_remove, 213748a6092fSMaxime Coquelin .driver = { 213848a6092fSMaxime Coquelin .name = DRIVER_NAME, 2139270e5a74SFabrice Gasnier .pm = &stm32_serial_pm_ops, 214048a6092fSMaxime Coquelin .of_match_table = of_match_ptr(stm32_match), 214148a6092fSMaxime Coquelin }, 214248a6092fSMaxime Coquelin }; 214348a6092fSMaxime Coquelin 214456f9a76cSErwan Le Ray static int __init stm32_usart_init(void) 214548a6092fSMaxime Coquelin { 214648a6092fSMaxime Coquelin static char banner[] __initdata = "STM32 USART driver initialized"; 214748a6092fSMaxime Coquelin int ret; 214848a6092fSMaxime Coquelin 214948a6092fSMaxime Coquelin pr_info("%s\n", banner); 215048a6092fSMaxime Coquelin 215148a6092fSMaxime Coquelin ret = uart_register_driver(&stm32_usart_driver); 215248a6092fSMaxime Coquelin if (ret) 215348a6092fSMaxime Coquelin return ret; 215448a6092fSMaxime Coquelin 215548a6092fSMaxime Coquelin ret = platform_driver_register(&stm32_serial_driver); 215648a6092fSMaxime Coquelin if (ret) 215748a6092fSMaxime Coquelin uart_unregister_driver(&stm32_usart_driver); 215848a6092fSMaxime Coquelin 215948a6092fSMaxime Coquelin return ret; 216048a6092fSMaxime Coquelin } 216148a6092fSMaxime Coquelin 216256f9a76cSErwan Le Ray static void __exit stm32_usart_exit(void) 216348a6092fSMaxime Coquelin { 216448a6092fSMaxime Coquelin platform_driver_unregister(&stm32_serial_driver); 216548a6092fSMaxime Coquelin uart_unregister_driver(&stm32_usart_driver); 216648a6092fSMaxime Coquelin } 216748a6092fSMaxime Coquelin 216856f9a76cSErwan Le Ray module_init(stm32_usart_init); 216956f9a76cSErwan Le Ray module_exit(stm32_usart_exit); 217048a6092fSMaxime Coquelin 217148a6092fSMaxime Coquelin MODULE_ALIAS("platform:" DRIVER_NAME); 217248a6092fSMaxime Coquelin MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver"); 217348a6092fSMaxime Coquelin MODULE_LICENSE("GPL v2"); 2174