xref: /openbmc/linux/drivers/tty/serial/stm32-usart.c (revision 92fc00238675a15cc48f09694949f0c0012e0ff4)
1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
248a6092fSMaxime Coquelin /*
348a6092fSMaxime Coquelin  * Copyright (C) Maxime Coquelin 2015
43e5fcbacSBich HEMON  * Copyright (C) STMicroelectronics SA 2017
5ada8618fSAlexandre TORGUE  * Authors:  Maxime Coquelin <mcoquelin.stm32@gmail.com>
6ada8618fSAlexandre TORGUE  *	     Gerald Baeza <gerald.baeza@st.com>
748a6092fSMaxime Coquelin  *
848a6092fSMaxime Coquelin  * Inspired by st-asc.c from STMicroelectronics (c)
948a6092fSMaxime Coquelin  */
1048a6092fSMaxime Coquelin 
1134891872SAlexandre TORGUE #include <linux/clk.h>
1248a6092fSMaxime Coquelin #include <linux/console.h>
1348a6092fSMaxime Coquelin #include <linux/delay.h>
1434891872SAlexandre TORGUE #include <linux/dma-direction.h>
1534891872SAlexandre TORGUE #include <linux/dmaengine.h>
1634891872SAlexandre TORGUE #include <linux/dma-mapping.h>
1734891872SAlexandre TORGUE #include <linux/io.h>
1834891872SAlexandre TORGUE #include <linux/iopoll.h>
1934891872SAlexandre TORGUE #include <linux/irq.h>
2034891872SAlexandre TORGUE #include <linux/module.h>
2148a6092fSMaxime Coquelin #include <linux/of.h>
2248a6092fSMaxime Coquelin #include <linux/of_platform.h>
2394616d9aSErwan Le Ray #include <linux/pinctrl/consumer.h>
2434891872SAlexandre TORGUE #include <linux/platform_device.h>
2534891872SAlexandre TORGUE #include <linux/pm_runtime.h>
26270e5a74SFabrice Gasnier #include <linux/pm_wakeirq.h>
2748a6092fSMaxime Coquelin #include <linux/serial_core.h>
2834891872SAlexandre TORGUE #include <linux/serial.h>
2934891872SAlexandre TORGUE #include <linux/spinlock.h>
3034891872SAlexandre TORGUE #include <linux/sysrq.h>
3134891872SAlexandre TORGUE #include <linux/tty_flip.h>
3234891872SAlexandre TORGUE #include <linux/tty.h>
3348a6092fSMaxime Coquelin 
346cf61b9bSManivannan Sadhasivam #include "serial_mctrl_gpio.h"
35bc5a0b55SAlexandre TORGUE #include "stm32-usart.h"
3648a6092fSMaxime Coquelin 
3748a6092fSMaxime Coquelin static void stm32_stop_tx(struct uart_port *port);
3834891872SAlexandre TORGUE static void stm32_transmit_chars(struct uart_port *port);
3948a6092fSMaxime Coquelin 
4048a6092fSMaxime Coquelin static inline struct stm32_port *to_stm32_port(struct uart_port *port)
4148a6092fSMaxime Coquelin {
4248a6092fSMaxime Coquelin 	return container_of(port, struct stm32_port, port);
4348a6092fSMaxime Coquelin }
4448a6092fSMaxime Coquelin 
4548a6092fSMaxime Coquelin static void stm32_set_bits(struct uart_port *port, u32 reg, u32 bits)
4648a6092fSMaxime Coquelin {
4748a6092fSMaxime Coquelin 	u32 val;
4848a6092fSMaxime Coquelin 
4948a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
5048a6092fSMaxime Coquelin 	val |= bits;
5148a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
5248a6092fSMaxime Coquelin }
5348a6092fSMaxime Coquelin 
5448a6092fSMaxime Coquelin static void stm32_clr_bits(struct uart_port *port, u32 reg, u32 bits)
5548a6092fSMaxime Coquelin {
5648a6092fSMaxime Coquelin 	u32 val;
5748a6092fSMaxime Coquelin 
5848a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
5948a6092fSMaxime Coquelin 	val &= ~bits;
6048a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
6148a6092fSMaxime Coquelin }
6248a6092fSMaxime Coquelin 
631bcda09dSBich HEMON static void stm32_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE,
641bcda09dSBich HEMON 				   u32 delay_DDE, u32 baud)
651bcda09dSBich HEMON {
661bcda09dSBich HEMON 	u32 rs485_deat_dedt;
671bcda09dSBich HEMON 	u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT);
681bcda09dSBich HEMON 	bool over8;
691bcda09dSBich HEMON 
701bcda09dSBich HEMON 	*cr3 |= USART_CR3_DEM;
711bcda09dSBich HEMON 	over8 = *cr1 & USART_CR1_OVER8;
721bcda09dSBich HEMON 
731bcda09dSBich HEMON 	if (over8)
741bcda09dSBich HEMON 		rs485_deat_dedt = delay_ADE * baud * 8;
751bcda09dSBich HEMON 	else
761bcda09dSBich HEMON 		rs485_deat_dedt = delay_ADE * baud * 16;
771bcda09dSBich HEMON 
781bcda09dSBich HEMON 	rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
791bcda09dSBich HEMON 	rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
801bcda09dSBich HEMON 			  rs485_deat_dedt_max : rs485_deat_dedt;
811bcda09dSBich HEMON 	rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) &
821bcda09dSBich HEMON 			   USART_CR1_DEAT_MASK;
831bcda09dSBich HEMON 	*cr1 |= rs485_deat_dedt;
841bcda09dSBich HEMON 
851bcda09dSBich HEMON 	if (over8)
861bcda09dSBich HEMON 		rs485_deat_dedt = delay_DDE * baud * 8;
871bcda09dSBich HEMON 	else
881bcda09dSBich HEMON 		rs485_deat_dedt = delay_DDE * baud * 16;
891bcda09dSBich HEMON 
901bcda09dSBich HEMON 	rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
911bcda09dSBich HEMON 	rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
921bcda09dSBich HEMON 			  rs485_deat_dedt_max : rs485_deat_dedt;
931bcda09dSBich HEMON 	rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) &
941bcda09dSBich HEMON 			   USART_CR1_DEDT_MASK;
951bcda09dSBich HEMON 	*cr1 |= rs485_deat_dedt;
961bcda09dSBich HEMON }
971bcda09dSBich HEMON 
981bcda09dSBich HEMON static int stm32_config_rs485(struct uart_port *port,
991bcda09dSBich HEMON 			      struct serial_rs485 *rs485conf)
1001bcda09dSBich HEMON {
1011bcda09dSBich HEMON 	struct stm32_port *stm32_port = to_stm32_port(port);
1021bcda09dSBich HEMON 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1031bcda09dSBich HEMON 	struct stm32_usart_config *cfg = &stm32_port->info->cfg;
1041bcda09dSBich HEMON 	u32 usartdiv, baud, cr1, cr3;
1051bcda09dSBich HEMON 	bool over8;
1061bcda09dSBich HEMON 
1071bcda09dSBich HEMON 	stm32_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1081bcda09dSBich HEMON 
1091bcda09dSBich HEMON 	port->rs485 = *rs485conf;
1101bcda09dSBich HEMON 
1111bcda09dSBich HEMON 	rs485conf->flags |= SER_RS485_RX_DURING_TX;
1121bcda09dSBich HEMON 
1131bcda09dSBich HEMON 	if (rs485conf->flags & SER_RS485_ENABLED) {
1141bcda09dSBich HEMON 		cr1 = readl_relaxed(port->membase + ofs->cr1);
1151bcda09dSBich HEMON 		cr3 = readl_relaxed(port->membase + ofs->cr3);
1161bcda09dSBich HEMON 		usartdiv = readl_relaxed(port->membase + ofs->brr);
1171bcda09dSBich HEMON 		usartdiv = usartdiv & GENMASK(15, 0);
1181bcda09dSBich HEMON 		over8 = cr1 & USART_CR1_OVER8;
1191bcda09dSBich HEMON 
1201bcda09dSBich HEMON 		if (over8)
1211bcda09dSBich HEMON 			usartdiv = usartdiv | (usartdiv & GENMASK(4, 0))
1221bcda09dSBich HEMON 				   << USART_BRR_04_R_SHIFT;
1231bcda09dSBich HEMON 
1241bcda09dSBich HEMON 		baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv);
1251bcda09dSBich HEMON 		stm32_config_reg_rs485(&cr1, &cr3,
1261bcda09dSBich HEMON 				       rs485conf->delay_rts_before_send,
1271bcda09dSBich HEMON 				       rs485conf->delay_rts_after_send, baud);
1281bcda09dSBich HEMON 
1291bcda09dSBich HEMON 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
1301bcda09dSBich HEMON 			cr3 &= ~USART_CR3_DEP;
1311bcda09dSBich HEMON 			rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
1321bcda09dSBich HEMON 		} else {
1331bcda09dSBich HEMON 			cr3 |= USART_CR3_DEP;
1341bcda09dSBich HEMON 			rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
1351bcda09dSBich HEMON 		}
1361bcda09dSBich HEMON 
1371bcda09dSBich HEMON 		writel_relaxed(cr3, port->membase + ofs->cr3);
1381bcda09dSBich HEMON 		writel_relaxed(cr1, port->membase + ofs->cr1);
1391bcda09dSBich HEMON 	} else {
1401bcda09dSBich HEMON 		stm32_clr_bits(port, ofs->cr3, USART_CR3_DEM | USART_CR3_DEP);
1411bcda09dSBich HEMON 		stm32_clr_bits(port, ofs->cr1,
1421bcda09dSBich HEMON 			       USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
1431bcda09dSBich HEMON 	}
1441bcda09dSBich HEMON 
1451bcda09dSBich HEMON 	stm32_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1461bcda09dSBich HEMON 
1471bcda09dSBich HEMON 	return 0;
1481bcda09dSBich HEMON }
1491bcda09dSBich HEMON 
1501bcda09dSBich HEMON static int stm32_init_rs485(struct uart_port *port,
1511bcda09dSBich HEMON 			    struct platform_device *pdev)
1521bcda09dSBich HEMON {
1531bcda09dSBich HEMON 	struct serial_rs485 *rs485conf = &port->rs485;
1541bcda09dSBich HEMON 
1551bcda09dSBich HEMON 	rs485conf->flags = 0;
1561bcda09dSBich HEMON 	rs485conf->delay_rts_before_send = 0;
1571bcda09dSBich HEMON 	rs485conf->delay_rts_after_send = 0;
1581bcda09dSBich HEMON 
1591bcda09dSBich HEMON 	if (!pdev->dev.of_node)
1601bcda09dSBich HEMON 		return -ENODEV;
1611bcda09dSBich HEMON 
162c150c0f3SLukas Wunner 	return uart_get_rs485_mode(port);
1631bcda09dSBich HEMON }
1641bcda09dSBich HEMON 
165b97055bcSBaoyou Xie static int stm32_pending_rx(struct uart_port *port, u32 *sr, int *last_res,
16634891872SAlexandre TORGUE 			    bool threaded)
16734891872SAlexandre TORGUE {
16834891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
16934891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
17034891872SAlexandre TORGUE 	enum dma_status status;
17134891872SAlexandre TORGUE 	struct dma_tx_state state;
17234891872SAlexandre TORGUE 
17334891872SAlexandre TORGUE 	*sr = readl_relaxed(port->membase + ofs->isr);
17434891872SAlexandre TORGUE 
17534891872SAlexandre TORGUE 	if (threaded && stm32_port->rx_ch) {
17634891872SAlexandre TORGUE 		status = dmaengine_tx_status(stm32_port->rx_ch,
17734891872SAlexandre TORGUE 					     stm32_port->rx_ch->cookie,
17834891872SAlexandre TORGUE 					     &state);
179*92fc0023SErwan Le Ray 		if (status == DMA_IN_PROGRESS && (*last_res != state.residue))
18034891872SAlexandre TORGUE 			return 1;
18134891872SAlexandre TORGUE 		else
18234891872SAlexandre TORGUE 			return 0;
18334891872SAlexandre TORGUE 	} else if (*sr & USART_SR_RXNE) {
18434891872SAlexandre TORGUE 		return 1;
18534891872SAlexandre TORGUE 	}
18634891872SAlexandre TORGUE 	return 0;
18734891872SAlexandre TORGUE }
18834891872SAlexandre TORGUE 
1896c5962f3SErwan Le Ray static unsigned long stm32_get_char(struct uart_port *port, u32 *sr,
1906c5962f3SErwan Le Ray 				    int *last_res)
19134891872SAlexandre TORGUE {
19234891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
19334891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
19434891872SAlexandre TORGUE 	unsigned long c;
19534891872SAlexandre TORGUE 
19634891872SAlexandre TORGUE 	if (stm32_port->rx_ch) {
19734891872SAlexandre TORGUE 		c = stm32_port->rx_buf[RX_BUF_L - (*last_res)--];
19834891872SAlexandre TORGUE 		if ((*last_res) == 0)
19934891872SAlexandre TORGUE 			*last_res = RX_BUF_L;
20034891872SAlexandre TORGUE 	} else {
2016c5962f3SErwan Le Ray 		c = readl_relaxed(port->membase + ofs->rdr);
2026c5962f3SErwan Le Ray 		/* apply RDR data mask */
2036c5962f3SErwan Le Ray 		c &= stm32_port->rdr_mask;
20434891872SAlexandre TORGUE 	}
2056c5962f3SErwan Le Ray 
2066c5962f3SErwan Le Ray 	return c;
20734891872SAlexandre TORGUE }
20834891872SAlexandre TORGUE 
20934891872SAlexandre TORGUE static void stm32_receive_chars(struct uart_port *port, bool threaded)
21048a6092fSMaxime Coquelin {
21148a6092fSMaxime Coquelin 	struct tty_port *tport = &port->state->port;
212ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
213ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
21448a6092fSMaxime Coquelin 	unsigned long c;
21548a6092fSMaxime Coquelin 	u32 sr;
21648a6092fSMaxime Coquelin 	char flag;
21748a6092fSMaxime Coquelin 
21829d60981SAndy Shevchenko 	if (irqd_is_wakeup_set(irq_get_irq_data(port->irq)))
21948a6092fSMaxime Coquelin 		pm_wakeup_event(tport->tty->dev, 0);
22048a6092fSMaxime Coquelin 
221e5707915SGerald Baeza 	while (stm32_pending_rx(port, &sr, &stm32_port->last_res, threaded)) {
22248a6092fSMaxime Coquelin 		sr |= USART_SR_DUMMY_RX;
22348a6092fSMaxime Coquelin 		flag = TTY_NORMAL;
22448a6092fSMaxime Coquelin 
2254f01d833SErwan Le Ray 		/*
2264f01d833SErwan Le Ray 		 * Status bits has to be cleared before reading the RDR:
2274f01d833SErwan Le Ray 		 * In FIFO mode, reading the RDR will pop the next data
2284f01d833SErwan Le Ray 		 * (if any) along with its status bits into the SR.
2294f01d833SErwan Le Ray 		 * Not doing so leads to misalignement between RDR and SR,
2304f01d833SErwan Le Ray 		 * and clear status bits of the next rx data.
2314f01d833SErwan Le Ray 		 *
2324f01d833SErwan Le Ray 		 * Clear errors flags for stm32f7 and stm32h7 compatible
2334f01d833SErwan Le Ray 		 * devices. On stm32f4 compatible devices, the error bit is
2344f01d833SErwan Le Ray 		 * cleared by the sequence [read SR - read DR].
2354f01d833SErwan Le Ray 		 */
2364f01d833SErwan Le Ray 		if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG)
2371250ed71SFabrice Gasnier 			writel_relaxed(sr & USART_SR_ERR_MASK,
2381250ed71SFabrice Gasnier 				       port->membase + ofs->icr);
2394f01d833SErwan Le Ray 
2404f01d833SErwan Le Ray 		c = stm32_get_char(port, &sr, &stm32_port->last_res);
2414f01d833SErwan Le Ray 		port->icount.rx++;
24248a6092fSMaxime Coquelin 		if (sr & USART_SR_ERR_MASK) {
2434f01d833SErwan Le Ray 			if (sr & USART_SR_ORE) {
24448a6092fSMaxime Coquelin 				port->icount.overrun++;
24548a6092fSMaxime Coquelin 			} else if (sr & USART_SR_PE) {
24648a6092fSMaxime Coquelin 				port->icount.parity++;
24748a6092fSMaxime Coquelin 			} else if (sr & USART_SR_FE) {
2484f01d833SErwan Le Ray 				/* Break detection if character is null */
2494f01d833SErwan Le Ray 				if (!c) {
2504f01d833SErwan Le Ray 					port->icount.brk++;
2514f01d833SErwan Le Ray 					if (uart_handle_break(port))
2524f01d833SErwan Le Ray 						continue;
2534f01d833SErwan Le Ray 				} else {
25448a6092fSMaxime Coquelin 					port->icount.frame++;
25548a6092fSMaxime Coquelin 				}
2564f01d833SErwan Le Ray 			}
25748a6092fSMaxime Coquelin 
25848a6092fSMaxime Coquelin 			sr &= port->read_status_mask;
25948a6092fSMaxime Coquelin 
2604f01d833SErwan Le Ray 			if (sr & USART_SR_PE) {
26148a6092fSMaxime Coquelin 				flag = TTY_PARITY;
2624f01d833SErwan Le Ray 			} else if (sr & USART_SR_FE) {
2634f01d833SErwan Le Ray 				if (!c)
2644f01d833SErwan Le Ray 					flag = TTY_BREAK;
2654f01d833SErwan Le Ray 				else
26648a6092fSMaxime Coquelin 					flag = TTY_FRAME;
26748a6092fSMaxime Coquelin 			}
2684f01d833SErwan Le Ray 		}
26948a6092fSMaxime Coquelin 
27048a6092fSMaxime Coquelin 		if (uart_handle_sysrq_char(port, c))
27148a6092fSMaxime Coquelin 			continue;
27248a6092fSMaxime Coquelin 		uart_insert_char(port, sr, USART_SR_ORE, c, flag);
27348a6092fSMaxime Coquelin 	}
27448a6092fSMaxime Coquelin 
27548a6092fSMaxime Coquelin 	spin_unlock(&port->lock);
27648a6092fSMaxime Coquelin 	tty_flip_buffer_push(tport);
27748a6092fSMaxime Coquelin 	spin_lock(&port->lock);
27848a6092fSMaxime Coquelin }
27948a6092fSMaxime Coquelin 
28034891872SAlexandre TORGUE static void stm32_tx_dma_complete(void *arg)
28134891872SAlexandre TORGUE {
28234891872SAlexandre TORGUE 	struct uart_port *port = arg;
28334891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
28434891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
28534891872SAlexandre TORGUE 
28634891872SAlexandre TORGUE 	stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
28734891872SAlexandre TORGUE 	stm32port->tx_dma_busy = false;
28834891872SAlexandre TORGUE 
28934891872SAlexandre TORGUE 	/* Let's see if we have pending data to send */
29034891872SAlexandre TORGUE 	stm32_transmit_chars(port);
29134891872SAlexandre TORGUE }
29234891872SAlexandre TORGUE 
293d075719eSErwan Le Ray static void stm32_tx_interrupt_enable(struct uart_port *port)
294d075719eSErwan Le Ray {
295d075719eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
296d075719eSErwan Le Ray 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
297d075719eSErwan Le Ray 
298d075719eSErwan Le Ray 	/*
299d075719eSErwan Le Ray 	 * Enables TX FIFO threashold irq when FIFO is enabled,
300d075719eSErwan Le Ray 	 * or TX empty irq when FIFO is disabled
301d075719eSErwan Le Ray 	 */
302d075719eSErwan Le Ray 	if (stm32_port->fifoen)
303d075719eSErwan Le Ray 		stm32_set_bits(port, ofs->cr3, USART_CR3_TXFTIE);
304d075719eSErwan Le Ray 	else
305d075719eSErwan Le Ray 		stm32_set_bits(port, ofs->cr1, USART_CR1_TXEIE);
306d075719eSErwan Le Ray }
307d075719eSErwan Le Ray 
308d075719eSErwan Le Ray static void stm32_tx_interrupt_disable(struct uart_port *port)
309d075719eSErwan Le Ray {
310d075719eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
311d075719eSErwan Le Ray 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
312d075719eSErwan Le Ray 
313d075719eSErwan Le Ray 	if (stm32_port->fifoen)
314d075719eSErwan Le Ray 		stm32_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE);
315d075719eSErwan Le Ray 	else
316d075719eSErwan Le Ray 		stm32_clr_bits(port, ofs->cr1, USART_CR1_TXEIE);
317d075719eSErwan Le Ray }
318d075719eSErwan Le Ray 
31934891872SAlexandre TORGUE static void stm32_transmit_chars_pio(struct uart_port *port)
32034891872SAlexandre TORGUE {
32134891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
32234891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
32334891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
32434891872SAlexandre TORGUE 
32534891872SAlexandre TORGUE 	if (stm32_port->tx_dma_busy) {
32634891872SAlexandre TORGUE 		stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
32734891872SAlexandre TORGUE 		stm32_port->tx_dma_busy = false;
32834891872SAlexandre TORGUE 	}
32934891872SAlexandre TORGUE 
3305d9176edSErwan Le Ray 	while (!uart_circ_empty(xmit)) {
3315d9176edSErwan Le Ray 		/* Check that TDR is empty before filling FIFO */
3325d9176edSErwan Le Ray 		if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
3335d9176edSErwan Le Ray 			break;
33434891872SAlexandre TORGUE 		writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr);
33534891872SAlexandre TORGUE 		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
33634891872SAlexandre TORGUE 		port->icount.tx++;
33734891872SAlexandre TORGUE 	}
33834891872SAlexandre TORGUE 
3395d9176edSErwan Le Ray 	/* rely on TXE irq (mask or unmask) for sending remaining data */
3405d9176edSErwan Le Ray 	if (uart_circ_empty(xmit))
341d075719eSErwan Le Ray 		stm32_tx_interrupt_disable(port);
3425d9176edSErwan Le Ray 	else
343d075719eSErwan Le Ray 		stm32_tx_interrupt_enable(port);
3445d9176edSErwan Le Ray }
3455d9176edSErwan Le Ray 
34634891872SAlexandre TORGUE static void stm32_transmit_chars_dma(struct uart_port *port)
34734891872SAlexandre TORGUE {
34834891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
34934891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
35034891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
35134891872SAlexandre TORGUE 	struct dma_async_tx_descriptor *desc = NULL;
35234891872SAlexandre TORGUE 	unsigned int count, i;
35334891872SAlexandre TORGUE 
35434891872SAlexandre TORGUE 	if (stm32port->tx_dma_busy)
35534891872SAlexandre TORGUE 		return;
35634891872SAlexandre TORGUE 
35734891872SAlexandre TORGUE 	stm32port->tx_dma_busy = true;
35834891872SAlexandre TORGUE 
35934891872SAlexandre TORGUE 	count = uart_circ_chars_pending(xmit);
36034891872SAlexandre TORGUE 
36134891872SAlexandre TORGUE 	if (count > TX_BUF_L)
36234891872SAlexandre TORGUE 		count = TX_BUF_L;
36334891872SAlexandre TORGUE 
36434891872SAlexandre TORGUE 	if (xmit->tail < xmit->head) {
36534891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count);
36634891872SAlexandre TORGUE 	} else {
36734891872SAlexandre TORGUE 		size_t one = UART_XMIT_SIZE - xmit->tail;
36834891872SAlexandre TORGUE 		size_t two;
36934891872SAlexandre TORGUE 
37034891872SAlexandre TORGUE 		if (one > count)
37134891872SAlexandre TORGUE 			one = count;
37234891872SAlexandre TORGUE 		two = count - one;
37334891872SAlexandre TORGUE 
37434891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one);
37534891872SAlexandre TORGUE 		if (two)
37634891872SAlexandre TORGUE 			memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two);
37734891872SAlexandre TORGUE 	}
37834891872SAlexandre TORGUE 
37934891872SAlexandre TORGUE 	desc = dmaengine_prep_slave_single(stm32port->tx_ch,
38034891872SAlexandre TORGUE 					   stm32port->tx_dma_buf,
38134891872SAlexandre TORGUE 					   count,
38234891872SAlexandre TORGUE 					   DMA_MEM_TO_DEV,
38334891872SAlexandre TORGUE 					   DMA_PREP_INTERRUPT);
38434891872SAlexandre TORGUE 
385e7997f7fSErwan Le Ray 	if (!desc)
386e7997f7fSErwan Le Ray 		goto fallback_err;
38734891872SAlexandre TORGUE 
38834891872SAlexandre TORGUE 	desc->callback = stm32_tx_dma_complete;
38934891872SAlexandre TORGUE 	desc->callback_param = port;
39034891872SAlexandre TORGUE 
39134891872SAlexandre TORGUE 	/* Push current DMA TX transaction in the pending queue */
392e7997f7fSErwan Le Ray 	if (dma_submit_error(dmaengine_submit(desc))) {
393e7997f7fSErwan Le Ray 		/* dma no yet started, safe to free resources */
394e7997f7fSErwan Le Ray 		dmaengine_terminate_async(stm32port->tx_ch);
395e7997f7fSErwan Le Ray 		goto fallback_err;
396e7997f7fSErwan Le Ray 	}
39734891872SAlexandre TORGUE 
39834891872SAlexandre TORGUE 	/* Issue pending DMA TX requests */
39934891872SAlexandre TORGUE 	dma_async_issue_pending(stm32port->tx_ch);
40034891872SAlexandre TORGUE 
40134891872SAlexandre TORGUE 	stm32_set_bits(port, ofs->cr3, USART_CR3_DMAT);
40234891872SAlexandre TORGUE 
40334891872SAlexandre TORGUE 	xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
40434891872SAlexandre TORGUE 	port->icount.tx += count;
405e7997f7fSErwan Le Ray 	return;
406e7997f7fSErwan Le Ray 
407e7997f7fSErwan Le Ray fallback_err:
408e7997f7fSErwan Le Ray 	for (i = count; i > 0; i--)
409e7997f7fSErwan Le Ray 		stm32_transmit_chars_pio(port);
41034891872SAlexandre TORGUE }
41134891872SAlexandre TORGUE 
41248a6092fSMaxime Coquelin static void stm32_transmit_chars(struct uart_port *port)
41348a6092fSMaxime Coquelin {
414ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
415ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
41648a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
41748a6092fSMaxime Coquelin 
41848a6092fSMaxime Coquelin 	if (port->x_char) {
41934891872SAlexandre TORGUE 		if (stm32_port->tx_dma_busy)
42034891872SAlexandre TORGUE 			stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
421ada8618fSAlexandre TORGUE 		writel_relaxed(port->x_char, port->membase + ofs->tdr);
42248a6092fSMaxime Coquelin 		port->x_char = 0;
42348a6092fSMaxime Coquelin 		port->icount.tx++;
42434891872SAlexandre TORGUE 		if (stm32_port->tx_dma_busy)
42534891872SAlexandre TORGUE 			stm32_set_bits(port, ofs->cr3, USART_CR3_DMAT);
42648a6092fSMaxime Coquelin 		return;
42748a6092fSMaxime Coquelin 	}
42848a6092fSMaxime Coquelin 
429b83b957cSErwan Le Ray 	if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
430d075719eSErwan Le Ray 		stm32_tx_interrupt_disable(port);
43148a6092fSMaxime Coquelin 		return;
43248a6092fSMaxime Coquelin 	}
43348a6092fSMaxime Coquelin 
43464c32eabSErwan Le Ray 	if (ofs->icr == UNDEF_REG)
43564c32eabSErwan Le Ray 		stm32_clr_bits(port, ofs->isr, USART_SR_TC);
43664c32eabSErwan Le Ray 	else
4371250ed71SFabrice Gasnier 		writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr);
43864c32eabSErwan Le Ray 
43934891872SAlexandre TORGUE 	if (stm32_port->tx_ch)
44034891872SAlexandre TORGUE 		stm32_transmit_chars_dma(port);
44134891872SAlexandre TORGUE 	else
44234891872SAlexandre TORGUE 		stm32_transmit_chars_pio(port);
44348a6092fSMaxime Coquelin 
44448a6092fSMaxime Coquelin 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
44548a6092fSMaxime Coquelin 		uart_write_wakeup(port);
44648a6092fSMaxime Coquelin 
44748a6092fSMaxime Coquelin 	if (uart_circ_empty(xmit))
448d075719eSErwan Le Ray 		stm32_tx_interrupt_disable(port);
44948a6092fSMaxime Coquelin }
45048a6092fSMaxime Coquelin 
45148a6092fSMaxime Coquelin static irqreturn_t stm32_interrupt(int irq, void *ptr)
45248a6092fSMaxime Coquelin {
45348a6092fSMaxime Coquelin 	struct uart_port *port = ptr;
454ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
455ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
45648a6092fSMaxime Coquelin 	u32 sr;
45748a6092fSMaxime Coquelin 
45801d32d71SAlexandre TORGUE 	spin_lock(&port->lock);
45901d32d71SAlexandre TORGUE 
460ada8618fSAlexandre TORGUE 	sr = readl_relaxed(port->membase + ofs->isr);
46148a6092fSMaxime Coquelin 
4624cc0ed62SErwan Le Ray 	if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG)
4634cc0ed62SErwan Le Ray 		writel_relaxed(USART_ICR_RTOCF,
4644cc0ed62SErwan Le Ray 			       port->membase + ofs->icr);
4654cc0ed62SErwan Le Ray 
466*92fc0023SErwan Le Ray 	if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG)
467270e5a74SFabrice Gasnier 		writel_relaxed(USART_ICR_WUCF,
468270e5a74SFabrice Gasnier 			       port->membase + ofs->icr);
469270e5a74SFabrice Gasnier 
47034891872SAlexandre TORGUE 	if ((sr & USART_SR_RXNE) && !(stm32_port->rx_ch))
47134891872SAlexandre TORGUE 		stm32_receive_chars(port, false);
47248a6092fSMaxime Coquelin 
47334891872SAlexandre TORGUE 	if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch))
47448a6092fSMaxime Coquelin 		stm32_transmit_chars(port);
47548a6092fSMaxime Coquelin 
47601d32d71SAlexandre TORGUE 	spin_unlock(&port->lock);
47701d32d71SAlexandre TORGUE 
47834891872SAlexandre TORGUE 	if (stm32_port->rx_ch)
47934891872SAlexandre TORGUE 		return IRQ_WAKE_THREAD;
48034891872SAlexandre TORGUE 	else
48134891872SAlexandre TORGUE 		return IRQ_HANDLED;
48234891872SAlexandre TORGUE }
48334891872SAlexandre TORGUE 
48434891872SAlexandre TORGUE static irqreturn_t stm32_threaded_interrupt(int irq, void *ptr)
48534891872SAlexandre TORGUE {
48634891872SAlexandre TORGUE 	struct uart_port *port = ptr;
48734891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
48834891872SAlexandre TORGUE 
48934891872SAlexandre TORGUE 	spin_lock(&port->lock);
49034891872SAlexandre TORGUE 
49134891872SAlexandre TORGUE 	if (stm32_port->rx_ch)
49234891872SAlexandre TORGUE 		stm32_receive_chars(port, true);
49334891872SAlexandre TORGUE 
49448a6092fSMaxime Coquelin 	spin_unlock(&port->lock);
49548a6092fSMaxime Coquelin 
49648a6092fSMaxime Coquelin 	return IRQ_HANDLED;
49748a6092fSMaxime Coquelin }
49848a6092fSMaxime Coquelin 
49948a6092fSMaxime Coquelin static unsigned int stm32_tx_empty(struct uart_port *port)
50048a6092fSMaxime Coquelin {
501ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
502ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
503ada8618fSAlexandre TORGUE 
504ada8618fSAlexandre TORGUE 	return readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE;
50548a6092fSMaxime Coquelin }
50648a6092fSMaxime Coquelin 
50748a6092fSMaxime Coquelin static void stm32_set_mctrl(struct uart_port *port, unsigned int mctrl)
50848a6092fSMaxime Coquelin {
509ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
510ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
511ada8618fSAlexandre TORGUE 
51248a6092fSMaxime Coquelin 	if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
513ada8618fSAlexandre TORGUE 		stm32_set_bits(port, ofs->cr3, USART_CR3_RTSE);
51448a6092fSMaxime Coquelin 	else
515ada8618fSAlexandre TORGUE 		stm32_clr_bits(port, ofs->cr3, USART_CR3_RTSE);
5166cf61b9bSManivannan Sadhasivam 
5176cf61b9bSManivannan Sadhasivam 	mctrl_gpio_set(stm32_port->gpios, mctrl);
51848a6092fSMaxime Coquelin }
51948a6092fSMaxime Coquelin 
52048a6092fSMaxime Coquelin static unsigned int stm32_get_mctrl(struct uart_port *port)
52148a6092fSMaxime Coquelin {
5226cf61b9bSManivannan Sadhasivam 	struct stm32_port *stm32_port = to_stm32_port(port);
5236cf61b9bSManivannan Sadhasivam 	unsigned int ret;
5246cf61b9bSManivannan Sadhasivam 
52548a6092fSMaxime Coquelin 	/* This routine is used to get signals of: DCD, DSR, RI, and CTS */
5266cf61b9bSManivannan Sadhasivam 	ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
5276cf61b9bSManivannan Sadhasivam 
5286cf61b9bSManivannan Sadhasivam 	return mctrl_gpio_get(stm32_port->gpios, &ret);
5296cf61b9bSManivannan Sadhasivam }
5306cf61b9bSManivannan Sadhasivam 
5316cf61b9bSManivannan Sadhasivam static void stm32_enable_ms(struct uart_port *port)
5326cf61b9bSManivannan Sadhasivam {
5336cf61b9bSManivannan Sadhasivam 	mctrl_gpio_enable_ms(to_stm32_port(port)->gpios);
5346cf61b9bSManivannan Sadhasivam }
5356cf61b9bSManivannan Sadhasivam 
5366cf61b9bSManivannan Sadhasivam static void stm32_disable_ms(struct uart_port *port)
5376cf61b9bSManivannan Sadhasivam {
5386cf61b9bSManivannan Sadhasivam 	mctrl_gpio_disable_ms(to_stm32_port(port)->gpios);
53948a6092fSMaxime Coquelin }
54048a6092fSMaxime Coquelin 
54148a6092fSMaxime Coquelin /* Transmit stop */
54248a6092fSMaxime Coquelin static void stm32_stop_tx(struct uart_port *port)
54348a6092fSMaxime Coquelin {
544ad0c2748SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
545ad0c2748SMarek Vasut 	struct serial_rs485 *rs485conf = &port->rs485;
546ad0c2748SMarek Vasut 
547d075719eSErwan Le Ray 	stm32_tx_interrupt_disable(port);
548ad0c2748SMarek Vasut 
549ad0c2748SMarek Vasut 	if (rs485conf->flags & SER_RS485_ENABLED) {
550ad0c2748SMarek Vasut 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
551ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
552ad0c2748SMarek Vasut 					stm32_port->port.mctrl & ~TIOCM_RTS);
553ad0c2748SMarek Vasut 		} else {
554ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
555ad0c2748SMarek Vasut 					stm32_port->port.mctrl | TIOCM_RTS);
556ad0c2748SMarek Vasut 		}
557ad0c2748SMarek Vasut 	}
55848a6092fSMaxime Coquelin }
55948a6092fSMaxime Coquelin 
56048a6092fSMaxime Coquelin /* There are probably characters waiting to be transmitted. */
56148a6092fSMaxime Coquelin static void stm32_start_tx(struct uart_port *port)
56248a6092fSMaxime Coquelin {
563ad0c2748SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
564ad0c2748SMarek Vasut 	struct serial_rs485 *rs485conf = &port->rs485;
56548a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
56648a6092fSMaxime Coquelin 
56748a6092fSMaxime Coquelin 	if (uart_circ_empty(xmit))
56848a6092fSMaxime Coquelin 		return;
56948a6092fSMaxime Coquelin 
570ad0c2748SMarek Vasut 	if (rs485conf->flags & SER_RS485_ENABLED) {
571ad0c2748SMarek Vasut 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
572ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
573ad0c2748SMarek Vasut 					stm32_port->port.mctrl | TIOCM_RTS);
574ad0c2748SMarek Vasut 		} else {
575ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
576ad0c2748SMarek Vasut 					stm32_port->port.mctrl & ~TIOCM_RTS);
577ad0c2748SMarek Vasut 		}
578ad0c2748SMarek Vasut 	}
579ad0c2748SMarek Vasut 
58034891872SAlexandre TORGUE 	stm32_transmit_chars(port);
58148a6092fSMaxime Coquelin }
58248a6092fSMaxime Coquelin 
58348a6092fSMaxime Coquelin /* Throttle the remote when input buffer is about to overflow. */
58448a6092fSMaxime Coquelin static void stm32_throttle(struct uart_port *port)
58548a6092fSMaxime Coquelin {
586ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
587ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
58848a6092fSMaxime Coquelin 	unsigned long flags;
58948a6092fSMaxime Coquelin 
59048a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
5914cc0ed62SErwan Le Ray 	stm32_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
592d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
593d0a6a7bcSErwan Le Ray 		stm32_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
594d0a6a7bcSErwan Le Ray 
59548a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
59648a6092fSMaxime Coquelin }
59748a6092fSMaxime Coquelin 
59848a6092fSMaxime Coquelin /* Unthrottle the remote, the input buffer can now accept data. */
59948a6092fSMaxime Coquelin static void stm32_unthrottle(struct uart_port *port)
60048a6092fSMaxime Coquelin {
601ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
602ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
60348a6092fSMaxime Coquelin 	unsigned long flags;
60448a6092fSMaxime Coquelin 
60548a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
6064cc0ed62SErwan Le Ray 	stm32_set_bits(port, ofs->cr1, stm32_port->cr1_irq);
607d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
608d0a6a7bcSErwan Le Ray 		stm32_set_bits(port, ofs->cr3, stm32_port->cr3_irq);
609d0a6a7bcSErwan Le Ray 
61048a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
61148a6092fSMaxime Coquelin }
61248a6092fSMaxime Coquelin 
61348a6092fSMaxime Coquelin /* Receive stop */
61448a6092fSMaxime Coquelin static void stm32_stop_rx(struct uart_port *port)
61548a6092fSMaxime Coquelin {
616ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
617ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
618ada8618fSAlexandre TORGUE 
6194cc0ed62SErwan Le Ray 	stm32_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
620d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
621d0a6a7bcSErwan Le Ray 		stm32_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
62248a6092fSMaxime Coquelin }
62348a6092fSMaxime Coquelin 
62448a6092fSMaxime Coquelin /* Handle breaks - ignored by us */
62548a6092fSMaxime Coquelin static void stm32_break_ctl(struct uart_port *port, int break_state)
62648a6092fSMaxime Coquelin {
62748a6092fSMaxime Coquelin }
62848a6092fSMaxime Coquelin 
62948a6092fSMaxime Coquelin static int stm32_startup(struct uart_port *port)
63048a6092fSMaxime Coquelin {
631ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
632ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
63348a6092fSMaxime Coquelin 	const char *name = to_platform_device(port->dev)->name;
63448a6092fSMaxime Coquelin 	u32 val;
63548a6092fSMaxime Coquelin 	int ret;
63648a6092fSMaxime Coquelin 
63734891872SAlexandre TORGUE 	ret = request_threaded_irq(port->irq, stm32_interrupt,
63834891872SAlexandre TORGUE 				   stm32_threaded_interrupt,
63934891872SAlexandre TORGUE 				   IRQF_NO_SUSPEND, name, port);
64048a6092fSMaxime Coquelin 	if (ret)
64148a6092fSMaxime Coquelin 		return ret;
64248a6092fSMaxime Coquelin 
64384872dc4SErwan Le Ray 	/* RX FIFO Flush */
64484872dc4SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
64584872dc4SErwan Le Ray 		stm32_set_bits(port, ofs->rqr, USART_RQR_RXFRQ);
64648a6092fSMaxime Coquelin 
64784872dc4SErwan Le Ray 	/* Tx and RX FIFO configuration */
648d075719eSErwan Le Ray 	if (stm32_port->fifoen) {
649d075719eSErwan Le Ray 		val = readl_relaxed(port->membase + ofs->cr3);
650d0a6a7bcSErwan Le Ray 		val &= ~(USART_CR3_TXFTCFG_MASK | USART_CR3_RXFTCFG_MASK);
651d075719eSErwan Le Ray 		val |= USART_CR3_TXFTCFG_HALF << USART_CR3_TXFTCFG_SHIFT;
652d0a6a7bcSErwan Le Ray 		val |= USART_CR3_RXFTCFG_HALF << USART_CR3_RXFTCFG_SHIFT;
653d075719eSErwan Le Ray 		writel_relaxed(val, port->membase + ofs->cr3);
654d075719eSErwan Le Ray 	}
655d075719eSErwan Le Ray 
65684872dc4SErwan Le Ray 	/* RX FIFO enabling */
65784872dc4SErwan Le Ray 	val = stm32_port->cr1_irq | USART_CR1_RE;
65884872dc4SErwan Le Ray 	if (stm32_port->fifoen)
65984872dc4SErwan Le Ray 		val |= USART_CR1_FIFOEN;
66084872dc4SErwan Le Ray 	stm32_set_bits(port, ofs->cr1, val);
66184872dc4SErwan Le Ray 
66248a6092fSMaxime Coquelin 	return 0;
66348a6092fSMaxime Coquelin }
66448a6092fSMaxime Coquelin 
66548a6092fSMaxime Coquelin static void stm32_shutdown(struct uart_port *port)
66648a6092fSMaxime Coquelin {
667ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
668ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
66987f1f809SAlexandre TORGUE 	struct stm32_usart_config *cfg = &stm32_port->info->cfg;
67064c32eabSErwan Le Ray 	u32 val, isr;
67164c32eabSErwan Le Ray 	int ret;
67248a6092fSMaxime Coquelin 
6736cf61b9bSManivannan Sadhasivam 	/* Disable modem control interrupts */
6746cf61b9bSManivannan Sadhasivam 	stm32_disable_ms(port);
6756cf61b9bSManivannan Sadhasivam 
6764cc0ed62SErwan Le Ray 	val = USART_CR1_TXEIE | USART_CR1_TE;
6774cc0ed62SErwan Le Ray 	val |= stm32_port->cr1_irq | USART_CR1_RE;
67887f1f809SAlexandre TORGUE 	val |= BIT(cfg->uart_enable_bit);
679351a762aSGerald Baeza 	if (stm32_port->fifoen)
680351a762aSGerald Baeza 		val |= USART_CR1_FIFOEN;
68164c32eabSErwan Le Ray 
68264c32eabSErwan Le Ray 	ret = readl_relaxed_poll_timeout(port->membase + ofs->isr,
68364c32eabSErwan Le Ray 					 isr, (isr & USART_SR_TC),
68464c32eabSErwan Le Ray 					 10, 100000);
68564c32eabSErwan Le Ray 
68664c32eabSErwan Le Ray 	if (ret)
68764c32eabSErwan Le Ray 		dev_err(port->dev, "transmission complete not set\n");
68864c32eabSErwan Le Ray 
689a14f66a4SAlexandre TORGUE 	stm32_clr_bits(port, ofs->cr1, val);
69048a6092fSMaxime Coquelin 
69148a6092fSMaxime Coquelin 	free_irq(port->irq, port);
69248a6092fSMaxime Coquelin }
69348a6092fSMaxime Coquelin 
694929ffa4aSYueHaibing static unsigned int stm32_get_databits(struct ktermios *termios)
695c8a9d043SErwan Le Ray {
696c8a9d043SErwan Le Ray 	unsigned int bits;
697c8a9d043SErwan Le Ray 
698c8a9d043SErwan Le Ray 	tcflag_t cflag = termios->c_cflag;
699c8a9d043SErwan Le Ray 
700c8a9d043SErwan Le Ray 	switch (cflag & CSIZE) {
701c8a9d043SErwan Le Ray 	/*
702c8a9d043SErwan Le Ray 	 * CSIZE settings are not necessarily supported in hardware.
703c8a9d043SErwan Le Ray 	 * CSIZE unsupported configurations are handled here to set word length
704c8a9d043SErwan Le Ray 	 * to 8 bits word as default configuration and to print debug message.
705c8a9d043SErwan Le Ray 	 */
706c8a9d043SErwan Le Ray 	case CS5:
707c8a9d043SErwan Le Ray 		bits = 5;
708c8a9d043SErwan Le Ray 		break;
709c8a9d043SErwan Le Ray 	case CS6:
710c8a9d043SErwan Le Ray 		bits = 6;
711c8a9d043SErwan Le Ray 		break;
712c8a9d043SErwan Le Ray 	case CS7:
713c8a9d043SErwan Le Ray 		bits = 7;
714c8a9d043SErwan Le Ray 		break;
715c8a9d043SErwan Le Ray 	/* default including CS8 */
716c8a9d043SErwan Le Ray 	default:
717c8a9d043SErwan Le Ray 		bits = 8;
718c8a9d043SErwan Le Ray 		break;
719c8a9d043SErwan Le Ray 	}
720c8a9d043SErwan Le Ray 
721c8a9d043SErwan Le Ray 	return bits;
722c8a9d043SErwan Le Ray }
723c8a9d043SErwan Le Ray 
72448a6092fSMaxime Coquelin static void stm32_set_termios(struct uart_port *port, struct ktermios *termios,
72548a6092fSMaxime Coquelin 			      struct ktermios *old)
72648a6092fSMaxime Coquelin {
72748a6092fSMaxime Coquelin 	struct stm32_port *stm32_port = to_stm32_port(port);
728ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
729ada8618fSAlexandre TORGUE 	struct stm32_usart_config *cfg = &stm32_port->info->cfg;
7301bcda09dSBich HEMON 	struct serial_rs485 *rs485conf = &port->rs485;
731c8a9d043SErwan Le Ray 	unsigned int baud, bits;
73248a6092fSMaxime Coquelin 	u32 usartdiv, mantissa, fraction, oversampling;
73348a6092fSMaxime Coquelin 	tcflag_t cflag = termios->c_cflag;
73448a6092fSMaxime Coquelin 	u32 cr1, cr2, cr3;
73548a6092fSMaxime Coquelin 	unsigned long flags;
73648a6092fSMaxime Coquelin 
73748a6092fSMaxime Coquelin 	if (!stm32_port->hw_flow_control)
73848a6092fSMaxime Coquelin 		cflag &= ~CRTSCTS;
73948a6092fSMaxime Coquelin 
74048a6092fSMaxime Coquelin 	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8);
74148a6092fSMaxime Coquelin 
74248a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
74348a6092fSMaxime Coquelin 
74448a6092fSMaxime Coquelin 	/* Stop serial port and reset value */
745ada8618fSAlexandre TORGUE 	writel_relaxed(0, port->membase + ofs->cr1);
74648a6092fSMaxime Coquelin 
74784872dc4SErwan Le Ray 	/* flush RX & TX FIFO */
74884872dc4SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
74984872dc4SErwan Le Ray 		stm32_set_bits(port, ofs->rqr,
75084872dc4SErwan Le Ray 			       USART_RQR_TXFRQ | USART_RQR_RXFRQ);
7511bcda09dSBich HEMON 
75284872dc4SErwan Le Ray 	cr1 = USART_CR1_TE | USART_CR1_RE;
753351a762aSGerald Baeza 	if (stm32_port->fifoen)
754351a762aSGerald Baeza 		cr1 |= USART_CR1_FIFOEN;
75548a6092fSMaxime Coquelin 	cr2 = 0;
756d075719eSErwan Le Ray 	cr3 = readl_relaxed(port->membase + ofs->cr3);
757d0a6a7bcSErwan Le Ray 	cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTCFG_MASK | USART_CR3_RXFTIE
758d075719eSErwan Le Ray 		| USART_CR3_TXFTCFG_MASK;
75948a6092fSMaxime Coquelin 
76048a6092fSMaxime Coquelin 	if (cflag & CSTOPB)
76148a6092fSMaxime Coquelin 		cr2 |= USART_CR2_STOP_2B;
76248a6092fSMaxime Coquelin 
763c8a9d043SErwan Le Ray 	bits = stm32_get_databits(termios);
7646c5962f3SErwan Le Ray 	stm32_port->rdr_mask = (BIT(bits) - 1);
765c8a9d043SErwan Le Ray 
76648a6092fSMaxime Coquelin 	if (cflag & PARENB) {
767c8a9d043SErwan Le Ray 		bits++;
76848a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PCE;
769c8a9d043SErwan Le Ray 	}
770c8a9d043SErwan Le Ray 
771c8a9d043SErwan Le Ray 	/*
772c8a9d043SErwan Le Ray 	 * Word length configuration:
773c8a9d043SErwan Le Ray 	 * CS8 + parity, 9 bits word aka [M1:M0] = 0b01
774c8a9d043SErwan Le Ray 	 * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10
775c8a9d043SErwan Le Ray 	 * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00
776c8a9d043SErwan Le Ray 	 * M0 and M1 already cleared by cr1 initialization.
777c8a9d043SErwan Le Ray 	 */
778c8a9d043SErwan Le Ray 	if (bits == 9)
779ada8618fSAlexandre TORGUE 		cr1 |= USART_CR1_M0;
780c8a9d043SErwan Le Ray 	else if ((bits == 7) && cfg->has_7bits_data)
781c8a9d043SErwan Le Ray 		cr1 |= USART_CR1_M1;
782c8a9d043SErwan Le Ray 	else if (bits != 8)
783c8a9d043SErwan Le Ray 		dev_dbg(port->dev, "Unsupported data bits config: %u bits\n"
784c8a9d043SErwan Le Ray 			, bits);
78548a6092fSMaxime Coquelin 
7864cc0ed62SErwan Le Ray 	if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch ||
7874cc0ed62SErwan Le Ray 				       stm32_port->fifoen)) {
7884cc0ed62SErwan Le Ray 		if (cflag & CSTOPB)
7894cc0ed62SErwan Le Ray 			bits = bits + 3; /* 1 start bit + 2 stop bits */
7904cc0ed62SErwan Le Ray 		else
7914cc0ed62SErwan Le Ray 			bits = bits + 2; /* 1 start bit + 1 stop bit */
7924cc0ed62SErwan Le Ray 
7934cc0ed62SErwan Le Ray 		/* RX timeout irq to occur after last stop bit + bits */
7944cc0ed62SErwan Le Ray 		stm32_port->cr1_irq = USART_CR1_RTOIE;
7954cc0ed62SErwan Le Ray 		writel_relaxed(bits, port->membase + ofs->rtor);
7964cc0ed62SErwan Le Ray 		cr2 |= USART_CR2_RTOEN;
797d0a6a7bcSErwan Le Ray 		/* Not using dma, enable fifo threshold irq */
798d0a6a7bcSErwan Le Ray 		if (!stm32_port->rx_ch)
799d0a6a7bcSErwan Le Ray 			stm32_port->cr3_irq =  USART_CR3_RXFTIE;
8004cc0ed62SErwan Le Ray 	}
8014cc0ed62SErwan Le Ray 
802d0a6a7bcSErwan Le Ray 	cr1 |= stm32_port->cr1_irq;
803d0a6a7bcSErwan Le Ray 	cr3 |= stm32_port->cr3_irq;
804d0a6a7bcSErwan Le Ray 
80548a6092fSMaxime Coquelin 	if (cflag & PARODD)
80648a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PS;
80748a6092fSMaxime Coquelin 
80848a6092fSMaxime Coquelin 	port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
80948a6092fSMaxime Coquelin 	if (cflag & CRTSCTS) {
81048a6092fSMaxime Coquelin 		port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
81135abe98fSBich HEMON 		cr3 |= USART_CR3_CTSE | USART_CR3_RTSE;
81248a6092fSMaxime Coquelin 	}
81348a6092fSMaxime Coquelin 
8146cf61b9bSManivannan Sadhasivam 	/* Handle modem control interrupts */
8156cf61b9bSManivannan Sadhasivam 	if (UART_ENABLE_MS(port, termios->c_cflag))
8166cf61b9bSManivannan Sadhasivam 		stm32_enable_ms(port);
8176cf61b9bSManivannan Sadhasivam 	else
8186cf61b9bSManivannan Sadhasivam 		stm32_disable_ms(port);
8196cf61b9bSManivannan Sadhasivam 
82048a6092fSMaxime Coquelin 	usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud);
82148a6092fSMaxime Coquelin 
82248a6092fSMaxime Coquelin 	/*
82348a6092fSMaxime Coquelin 	 * The USART supports 16 or 8 times oversampling.
82448a6092fSMaxime Coquelin 	 * By default we prefer 16 times oversampling, so that the receiver
82548a6092fSMaxime Coquelin 	 * has a better tolerance to clock deviations.
82648a6092fSMaxime Coquelin 	 * 8 times oversampling is only used to achieve higher speeds.
82748a6092fSMaxime Coquelin 	 */
82848a6092fSMaxime Coquelin 	if (usartdiv < 16) {
82948a6092fSMaxime Coquelin 		oversampling = 8;
8301bcda09dSBich HEMON 		cr1 |= USART_CR1_OVER8;
831ada8618fSAlexandre TORGUE 		stm32_set_bits(port, ofs->cr1, USART_CR1_OVER8);
83248a6092fSMaxime Coquelin 	} else {
83348a6092fSMaxime Coquelin 		oversampling = 16;
8341bcda09dSBich HEMON 		cr1 &= ~USART_CR1_OVER8;
835ada8618fSAlexandre TORGUE 		stm32_clr_bits(port, ofs->cr1, USART_CR1_OVER8);
83648a6092fSMaxime Coquelin 	}
83748a6092fSMaxime Coquelin 
83848a6092fSMaxime Coquelin 	mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT;
83948a6092fSMaxime Coquelin 	fraction = usartdiv % oversampling;
840ada8618fSAlexandre TORGUE 	writel_relaxed(mantissa | fraction, port->membase + ofs->brr);
84148a6092fSMaxime Coquelin 
84248a6092fSMaxime Coquelin 	uart_update_timeout(port, cflag, baud);
84348a6092fSMaxime Coquelin 
84448a6092fSMaxime Coquelin 	port->read_status_mask = USART_SR_ORE;
84548a6092fSMaxime Coquelin 	if (termios->c_iflag & INPCK)
84648a6092fSMaxime Coquelin 		port->read_status_mask |= USART_SR_PE | USART_SR_FE;
84748a6092fSMaxime Coquelin 	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
8484f01d833SErwan Le Ray 		port->read_status_mask |= USART_SR_FE;
84948a6092fSMaxime Coquelin 
85048a6092fSMaxime Coquelin 	/* Characters to ignore */
85148a6092fSMaxime Coquelin 	port->ignore_status_mask = 0;
85248a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNPAR)
85348a6092fSMaxime Coquelin 		port->ignore_status_mask = USART_SR_PE | USART_SR_FE;
85448a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNBRK) {
8554f01d833SErwan Le Ray 		port->ignore_status_mask |= USART_SR_FE;
85648a6092fSMaxime Coquelin 		/*
85748a6092fSMaxime Coquelin 		 * If we're ignoring parity and break indicators,
85848a6092fSMaxime Coquelin 		 * ignore overruns too (for real raw support).
85948a6092fSMaxime Coquelin 		 */
86048a6092fSMaxime Coquelin 		if (termios->c_iflag & IGNPAR)
86148a6092fSMaxime Coquelin 			port->ignore_status_mask |= USART_SR_ORE;
86248a6092fSMaxime Coquelin 	}
86348a6092fSMaxime Coquelin 
86448a6092fSMaxime Coquelin 	/* Ignore all characters if CREAD is not set */
86548a6092fSMaxime Coquelin 	if ((termios->c_cflag & CREAD) == 0)
86648a6092fSMaxime Coquelin 		port->ignore_status_mask |= USART_SR_DUMMY_RX;
86748a6092fSMaxime Coquelin 
86834891872SAlexandre TORGUE 	if (stm32_port->rx_ch)
86934891872SAlexandre TORGUE 		cr3 |= USART_CR3_DMAR;
87034891872SAlexandre TORGUE 
8711bcda09dSBich HEMON 	if (rs485conf->flags & SER_RS485_ENABLED) {
8721bcda09dSBich HEMON 		stm32_config_reg_rs485(&cr1, &cr3,
8731bcda09dSBich HEMON 				       rs485conf->delay_rts_before_send,
8741bcda09dSBich HEMON 				       rs485conf->delay_rts_after_send, baud);
8751bcda09dSBich HEMON 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
8761bcda09dSBich HEMON 			cr3 &= ~USART_CR3_DEP;
8771bcda09dSBich HEMON 			rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
8781bcda09dSBich HEMON 		} else {
8791bcda09dSBich HEMON 			cr3 |= USART_CR3_DEP;
8801bcda09dSBich HEMON 			rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
8811bcda09dSBich HEMON 		}
8821bcda09dSBich HEMON 
8831bcda09dSBich HEMON 	} else {
8841bcda09dSBich HEMON 		cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP);
8851bcda09dSBich HEMON 		cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
8861bcda09dSBich HEMON 	}
8871bcda09dSBich HEMON 
888ada8618fSAlexandre TORGUE 	writel_relaxed(cr3, port->membase + ofs->cr3);
889ada8618fSAlexandre TORGUE 	writel_relaxed(cr2, port->membase + ofs->cr2);
890ada8618fSAlexandre TORGUE 	writel_relaxed(cr1, port->membase + ofs->cr1);
89148a6092fSMaxime Coquelin 
8921bcda09dSBich HEMON 	stm32_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
89348a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
89448a6092fSMaxime Coquelin }
89548a6092fSMaxime Coquelin 
89648a6092fSMaxime Coquelin static const char *stm32_type(struct uart_port *port)
89748a6092fSMaxime Coquelin {
89848a6092fSMaxime Coquelin 	return (port->type == PORT_STM32) ? DRIVER_NAME : NULL;
89948a6092fSMaxime Coquelin }
90048a6092fSMaxime Coquelin 
90148a6092fSMaxime Coquelin static void stm32_release_port(struct uart_port *port)
90248a6092fSMaxime Coquelin {
90348a6092fSMaxime Coquelin }
90448a6092fSMaxime Coquelin 
90548a6092fSMaxime Coquelin static int stm32_request_port(struct uart_port *port)
90648a6092fSMaxime Coquelin {
90748a6092fSMaxime Coquelin 	return 0;
90848a6092fSMaxime Coquelin }
90948a6092fSMaxime Coquelin 
91048a6092fSMaxime Coquelin static void stm32_config_port(struct uart_port *port, int flags)
91148a6092fSMaxime Coquelin {
91248a6092fSMaxime Coquelin 	if (flags & UART_CONFIG_TYPE)
91348a6092fSMaxime Coquelin 		port->type = PORT_STM32;
91448a6092fSMaxime Coquelin }
91548a6092fSMaxime Coquelin 
91648a6092fSMaxime Coquelin static int
91748a6092fSMaxime Coquelin stm32_verify_port(struct uart_port *port, struct serial_struct *ser)
91848a6092fSMaxime Coquelin {
91948a6092fSMaxime Coquelin 	/* No user changeable parameters */
92048a6092fSMaxime Coquelin 	return -EINVAL;
92148a6092fSMaxime Coquelin }
92248a6092fSMaxime Coquelin 
92348a6092fSMaxime Coquelin static void stm32_pm(struct uart_port *port, unsigned int state,
92448a6092fSMaxime Coquelin 		     unsigned int oldstate)
92548a6092fSMaxime Coquelin {
92648a6092fSMaxime Coquelin 	struct stm32_port *stm32port = container_of(port,
92748a6092fSMaxime Coquelin 			struct stm32_port, port);
928ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
929ada8618fSAlexandre TORGUE 	struct stm32_usart_config *cfg = &stm32port->info->cfg;
93048a6092fSMaxime Coquelin 	unsigned long flags = 0;
93148a6092fSMaxime Coquelin 
93248a6092fSMaxime Coquelin 	switch (state) {
93348a6092fSMaxime Coquelin 	case UART_PM_STATE_ON:
934fb6dcef6SErwan Le Ray 		pm_runtime_get_sync(port->dev);
93548a6092fSMaxime Coquelin 		break;
93648a6092fSMaxime Coquelin 	case UART_PM_STATE_OFF:
93748a6092fSMaxime Coquelin 		spin_lock_irqsave(&port->lock, flags);
938ada8618fSAlexandre TORGUE 		stm32_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
93948a6092fSMaxime Coquelin 		spin_unlock_irqrestore(&port->lock, flags);
940fb6dcef6SErwan Le Ray 		pm_runtime_put_sync(port->dev);
94148a6092fSMaxime Coquelin 		break;
94248a6092fSMaxime Coquelin 	}
94348a6092fSMaxime Coquelin }
94448a6092fSMaxime Coquelin 
94548a6092fSMaxime Coquelin static const struct uart_ops stm32_uart_ops = {
94648a6092fSMaxime Coquelin 	.tx_empty	= stm32_tx_empty,
94748a6092fSMaxime Coquelin 	.set_mctrl	= stm32_set_mctrl,
94848a6092fSMaxime Coquelin 	.get_mctrl	= stm32_get_mctrl,
94948a6092fSMaxime Coquelin 	.stop_tx	= stm32_stop_tx,
95048a6092fSMaxime Coquelin 	.start_tx	= stm32_start_tx,
95148a6092fSMaxime Coquelin 	.throttle	= stm32_throttle,
95248a6092fSMaxime Coquelin 	.unthrottle	= stm32_unthrottle,
95348a6092fSMaxime Coquelin 	.stop_rx	= stm32_stop_rx,
9546cf61b9bSManivannan Sadhasivam 	.enable_ms	= stm32_enable_ms,
95548a6092fSMaxime Coquelin 	.break_ctl	= stm32_break_ctl,
95648a6092fSMaxime Coquelin 	.startup	= stm32_startup,
95748a6092fSMaxime Coquelin 	.shutdown	= stm32_shutdown,
95848a6092fSMaxime Coquelin 	.set_termios	= stm32_set_termios,
95948a6092fSMaxime Coquelin 	.pm		= stm32_pm,
96048a6092fSMaxime Coquelin 	.type		= stm32_type,
96148a6092fSMaxime Coquelin 	.release_port	= stm32_release_port,
96248a6092fSMaxime Coquelin 	.request_port	= stm32_request_port,
96348a6092fSMaxime Coquelin 	.config_port	= stm32_config_port,
96448a6092fSMaxime Coquelin 	.verify_port	= stm32_verify_port,
96548a6092fSMaxime Coquelin };
96648a6092fSMaxime Coquelin 
96748a6092fSMaxime Coquelin static int stm32_init_port(struct stm32_port *stm32port,
96848a6092fSMaxime Coquelin 			  struct platform_device *pdev)
96948a6092fSMaxime Coquelin {
97048a6092fSMaxime Coquelin 	struct uart_port *port = &stm32port->port;
97148a6092fSMaxime Coquelin 	struct resource *res;
97248a6092fSMaxime Coquelin 	int ret;
97348a6092fSMaxime Coquelin 
974*92fc0023SErwan Le Ray 	ret = platform_get_irq(pdev, 0);
975*92fc0023SErwan Le Ray 	if (ret <= 0)
976*92fc0023SErwan Le Ray 		return ret ? : -ENODEV;
977*92fc0023SErwan Le Ray 
97848a6092fSMaxime Coquelin 	port->iotype	= UPIO_MEM;
97948a6092fSMaxime Coquelin 	port->flags	= UPF_BOOT_AUTOCONF;
98048a6092fSMaxime Coquelin 	port->ops	= &stm32_uart_ops;
98148a6092fSMaxime Coquelin 	port->dev	= &pdev->dev;
982d075719eSErwan Le Ray 	port->fifosize	= stm32port->info->cfg.fifosize;
9839feedaa7SDmitry Safonov 	port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE);
9842c58e560SErwan Le Ray 	port->irq = ret;
9857d8f6861SBich HEMON 	port->rs485_config = stm32_config_rs485;
9867d8f6861SBich HEMON 
987c150c0f3SLukas Wunner 	ret = stm32_init_rs485(port, pdev);
988c150c0f3SLukas Wunner 	if (ret)
989c150c0f3SLukas Wunner 		return ret;
9907d8f6861SBich HEMON 
9912c58e560SErwan Le Ray 	if (stm32port->info->cfg.has_wakeup) {
992fdf16d78SHolger Assmann 		stm32port->wakeirq = platform_get_irq_optional(pdev, 1);
9931df21786SStephen Boyd 		if (stm32port->wakeirq <= 0 && stm32port->wakeirq != -ENXIO)
9941df21786SStephen Boyd 			return stm32port->wakeirq ? : -ENODEV;
9952c58e560SErwan Le Ray 	}
9962c58e560SErwan Le Ray 
997351a762aSGerald Baeza 	stm32port->fifoen = stm32port->info->cfg.has_fifo;
99848a6092fSMaxime Coquelin 
99948a6092fSMaxime Coquelin 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
100048a6092fSMaxime Coquelin 	port->membase = devm_ioremap_resource(&pdev->dev, res);
100148a6092fSMaxime Coquelin 	if (IS_ERR(port->membase))
100248a6092fSMaxime Coquelin 		return PTR_ERR(port->membase);
100348a6092fSMaxime Coquelin 	port->mapbase = res->start;
100448a6092fSMaxime Coquelin 
100548a6092fSMaxime Coquelin 	spin_lock_init(&port->lock);
100648a6092fSMaxime Coquelin 
100748a6092fSMaxime Coquelin 	stm32port->clk = devm_clk_get(&pdev->dev, NULL);
100848a6092fSMaxime Coquelin 	if (IS_ERR(stm32port->clk))
100948a6092fSMaxime Coquelin 		return PTR_ERR(stm32port->clk);
101048a6092fSMaxime Coquelin 
101148a6092fSMaxime Coquelin 	/* Ensure that clk rate is correct by enabling the clk */
101248a6092fSMaxime Coquelin 	ret = clk_prepare_enable(stm32port->clk);
101348a6092fSMaxime Coquelin 	if (ret)
101448a6092fSMaxime Coquelin 		return ret;
101548a6092fSMaxime Coquelin 
101648a6092fSMaxime Coquelin 	stm32port->port.uartclk = clk_get_rate(stm32port->clk);
1017ada80043SFabrice Gasnier 	if (!stm32port->port.uartclk) {
101848a6092fSMaxime Coquelin 		ret = -EINVAL;
10196cf61b9bSManivannan Sadhasivam 		goto err_clk;
1020ada80043SFabrice Gasnier 	}
102148a6092fSMaxime Coquelin 
10226cf61b9bSManivannan Sadhasivam 	stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0);
10236cf61b9bSManivannan Sadhasivam 	if (IS_ERR(stm32port->gpios)) {
10246cf61b9bSManivannan Sadhasivam 		ret = PTR_ERR(stm32port->gpios);
10256cf61b9bSManivannan Sadhasivam 		goto err_clk;
10266cf61b9bSManivannan Sadhasivam 	}
10276cf61b9bSManivannan Sadhasivam 
10286cf61b9bSManivannan Sadhasivam 	/* Both CTS/RTS gpios and "st,hw-flow-ctrl" should not be specified */
10296cf61b9bSManivannan Sadhasivam 	if (stm32port->hw_flow_control) {
10306cf61b9bSManivannan Sadhasivam 		if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) ||
10316cf61b9bSManivannan Sadhasivam 		    mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) {
10326cf61b9bSManivannan Sadhasivam 			dev_err(&pdev->dev, "Conflicting RTS/CTS config\n");
10336cf61b9bSManivannan Sadhasivam 			ret = -EINVAL;
10346cf61b9bSManivannan Sadhasivam 			goto err_clk;
10356cf61b9bSManivannan Sadhasivam 		}
10366cf61b9bSManivannan Sadhasivam 	}
10376cf61b9bSManivannan Sadhasivam 
10386cf61b9bSManivannan Sadhasivam 	return ret;
10396cf61b9bSManivannan Sadhasivam 
10406cf61b9bSManivannan Sadhasivam err_clk:
10416cf61b9bSManivannan Sadhasivam 	clk_disable_unprepare(stm32port->clk);
10426cf61b9bSManivannan Sadhasivam 
104348a6092fSMaxime Coquelin 	return ret;
104448a6092fSMaxime Coquelin }
104548a6092fSMaxime Coquelin 
104648a6092fSMaxime Coquelin static struct stm32_port *stm32_of_get_stm32_port(struct platform_device *pdev)
104748a6092fSMaxime Coquelin {
104848a6092fSMaxime Coquelin 	struct device_node *np = pdev->dev.of_node;
104948a6092fSMaxime Coquelin 	int id;
105048a6092fSMaxime Coquelin 
105148a6092fSMaxime Coquelin 	if (!np)
105248a6092fSMaxime Coquelin 		return NULL;
105348a6092fSMaxime Coquelin 
105448a6092fSMaxime Coquelin 	id = of_alias_get_id(np, "serial");
1055e5707915SGerald Baeza 	if (id < 0) {
1056e5707915SGerald Baeza 		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id);
1057e5707915SGerald Baeza 		return NULL;
1058e5707915SGerald Baeza 	}
105948a6092fSMaxime Coquelin 
106048a6092fSMaxime Coquelin 	if (WARN_ON(id >= STM32_MAX_PORTS))
106148a6092fSMaxime Coquelin 		return NULL;
106248a6092fSMaxime Coquelin 
10636fd9fffbSErwan Le Ray 	stm32_ports[id].hw_flow_control =
10646fd9fffbSErwan Le Ray 		of_property_read_bool (np, "st,hw-flow-ctrl") /*deprecated*/ ||
10656fd9fffbSErwan Le Ray 		of_property_read_bool (np, "uart-has-rtscts");
106648a6092fSMaxime Coquelin 	stm32_ports[id].port.line = id;
10674cc0ed62SErwan Le Ray 	stm32_ports[id].cr1_irq = USART_CR1_RXNEIE;
1068d0a6a7bcSErwan Le Ray 	stm32_ports[id].cr3_irq = 0;
1069e5707915SGerald Baeza 	stm32_ports[id].last_res = RX_BUF_L;
107048a6092fSMaxime Coquelin 	return &stm32_ports[id];
107148a6092fSMaxime Coquelin }
107248a6092fSMaxime Coquelin 
107348a6092fSMaxime Coquelin #ifdef CONFIG_OF
107448a6092fSMaxime Coquelin static const struct of_device_id stm32_match[] = {
1075ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32-uart", .data = &stm32f4_info},
1076ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32f7-uart", .data = &stm32f7_info},
1077270e5a74SFabrice Gasnier 	{ .compatible = "st,stm32h7-uart", .data = &stm32h7_info},
107848a6092fSMaxime Coquelin 	{},
107948a6092fSMaxime Coquelin };
108048a6092fSMaxime Coquelin 
108148a6092fSMaxime Coquelin MODULE_DEVICE_TABLE(of, stm32_match);
108248a6092fSMaxime Coquelin #endif
108348a6092fSMaxime Coquelin 
108434891872SAlexandre TORGUE static int stm32_of_dma_rx_probe(struct stm32_port *stm32port,
108534891872SAlexandre TORGUE 				 struct platform_device *pdev)
108634891872SAlexandre TORGUE {
108734891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
108834891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
108934891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
109034891872SAlexandre TORGUE 	struct dma_slave_config config;
109134891872SAlexandre TORGUE 	struct dma_async_tx_descriptor *desc = NULL;
109234891872SAlexandre TORGUE 	int ret;
109334891872SAlexandre TORGUE 
109434891872SAlexandre TORGUE 	/* Request DMA RX channel */
109534891872SAlexandre TORGUE 	stm32port->rx_ch = dma_request_slave_channel(dev, "rx");
109634891872SAlexandre TORGUE 	if (!stm32port->rx_ch) {
109734891872SAlexandre TORGUE 		dev_info(dev, "rx dma alloc failed\n");
109834891872SAlexandre TORGUE 		return -ENODEV;
109934891872SAlexandre TORGUE 	}
110034891872SAlexandre TORGUE 	stm32port->rx_buf = dma_alloc_coherent(&pdev->dev, RX_BUF_L,
110134891872SAlexandre TORGUE 					       &stm32port->rx_dma_buf,
110234891872SAlexandre TORGUE 					       GFP_KERNEL);
110334891872SAlexandre TORGUE 	if (!stm32port->rx_buf) {
110434891872SAlexandre TORGUE 		ret = -ENOMEM;
110534891872SAlexandre TORGUE 		goto alloc_err;
110634891872SAlexandre TORGUE 	}
110734891872SAlexandre TORGUE 
110834891872SAlexandre TORGUE 	/* Configure DMA channel */
110934891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
11108e5481d9SArnd Bergmann 	config.src_addr = port->mapbase + ofs->rdr;
111134891872SAlexandre TORGUE 	config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
111234891872SAlexandre TORGUE 
111334891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->rx_ch, &config);
111434891872SAlexandre TORGUE 	if (ret < 0) {
111534891872SAlexandre TORGUE 		dev_err(dev, "rx dma channel config failed\n");
111634891872SAlexandre TORGUE 		ret = -ENODEV;
111734891872SAlexandre TORGUE 		goto config_err;
111834891872SAlexandre TORGUE 	}
111934891872SAlexandre TORGUE 
112034891872SAlexandre TORGUE 	/* Prepare a DMA cyclic transaction */
112134891872SAlexandre TORGUE 	desc = dmaengine_prep_dma_cyclic(stm32port->rx_ch,
112234891872SAlexandre TORGUE 					 stm32port->rx_dma_buf,
112334891872SAlexandre TORGUE 					 RX_BUF_L, RX_BUF_P, DMA_DEV_TO_MEM,
112434891872SAlexandre TORGUE 					 DMA_PREP_INTERRUPT);
112534891872SAlexandre TORGUE 	if (!desc) {
112634891872SAlexandre TORGUE 		dev_err(dev, "rx dma prep cyclic failed\n");
112734891872SAlexandre TORGUE 		ret = -ENODEV;
112834891872SAlexandre TORGUE 		goto config_err;
112934891872SAlexandre TORGUE 	}
113034891872SAlexandre TORGUE 
113134891872SAlexandre TORGUE 	/* No callback as dma buffer is drained on usart interrupt */
113234891872SAlexandre TORGUE 	desc->callback = NULL;
113334891872SAlexandre TORGUE 	desc->callback_param = NULL;
113434891872SAlexandre TORGUE 
113534891872SAlexandre TORGUE 	/* Push current DMA transaction in the pending queue */
1136e7997f7fSErwan Le Ray 	ret = dma_submit_error(dmaengine_submit(desc));
1137e7997f7fSErwan Le Ray 	if (ret) {
1138e7997f7fSErwan Le Ray 		dmaengine_terminate_sync(stm32port->rx_ch);
1139e7997f7fSErwan Le Ray 		goto config_err;
1140e7997f7fSErwan Le Ray 	}
114134891872SAlexandre TORGUE 
114234891872SAlexandre TORGUE 	/* Issue pending DMA requests */
114334891872SAlexandre TORGUE 	dma_async_issue_pending(stm32port->rx_ch);
114434891872SAlexandre TORGUE 
114534891872SAlexandre TORGUE 	return 0;
114634891872SAlexandre TORGUE 
114734891872SAlexandre TORGUE config_err:
114834891872SAlexandre TORGUE 	dma_free_coherent(&pdev->dev,
114934891872SAlexandre TORGUE 			  RX_BUF_L, stm32port->rx_buf,
115034891872SAlexandre TORGUE 			  stm32port->rx_dma_buf);
115134891872SAlexandre TORGUE 
115234891872SAlexandre TORGUE alloc_err:
115334891872SAlexandre TORGUE 	dma_release_channel(stm32port->rx_ch);
115434891872SAlexandre TORGUE 	stm32port->rx_ch = NULL;
115534891872SAlexandre TORGUE 
115634891872SAlexandre TORGUE 	return ret;
115734891872SAlexandre TORGUE }
115834891872SAlexandre TORGUE 
115934891872SAlexandre TORGUE static int stm32_of_dma_tx_probe(struct stm32_port *stm32port,
116034891872SAlexandre TORGUE 				 struct platform_device *pdev)
116134891872SAlexandre TORGUE {
116234891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
116334891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
116434891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
116534891872SAlexandre TORGUE 	struct dma_slave_config config;
116634891872SAlexandre TORGUE 	int ret;
116734891872SAlexandre TORGUE 
116834891872SAlexandre TORGUE 	stm32port->tx_dma_busy = false;
116934891872SAlexandre TORGUE 
117034891872SAlexandre TORGUE 	/* Request DMA TX channel */
117134891872SAlexandre TORGUE 	stm32port->tx_ch = dma_request_slave_channel(dev, "tx");
117234891872SAlexandre TORGUE 	if (!stm32port->tx_ch) {
117334891872SAlexandre TORGUE 		dev_info(dev, "tx dma alloc failed\n");
117434891872SAlexandre TORGUE 		return -ENODEV;
117534891872SAlexandre TORGUE 	}
117634891872SAlexandre TORGUE 	stm32port->tx_buf = dma_alloc_coherent(&pdev->dev, TX_BUF_L,
117734891872SAlexandre TORGUE 					       &stm32port->tx_dma_buf,
117834891872SAlexandre TORGUE 					       GFP_KERNEL);
117934891872SAlexandre TORGUE 	if (!stm32port->tx_buf) {
118034891872SAlexandre TORGUE 		ret = -ENOMEM;
118134891872SAlexandre TORGUE 		goto alloc_err;
118234891872SAlexandre TORGUE 	}
118334891872SAlexandre TORGUE 
118434891872SAlexandre TORGUE 	/* Configure DMA channel */
118534891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
11868e5481d9SArnd Bergmann 	config.dst_addr = port->mapbase + ofs->tdr;
118734891872SAlexandre TORGUE 	config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
118834891872SAlexandre TORGUE 
118934891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->tx_ch, &config);
119034891872SAlexandre TORGUE 	if (ret < 0) {
119134891872SAlexandre TORGUE 		dev_err(dev, "tx dma channel config failed\n");
119234891872SAlexandre TORGUE 		ret = -ENODEV;
119334891872SAlexandre TORGUE 		goto config_err;
119434891872SAlexandre TORGUE 	}
119534891872SAlexandre TORGUE 
119634891872SAlexandre TORGUE 	return 0;
119734891872SAlexandre TORGUE 
119834891872SAlexandre TORGUE config_err:
119934891872SAlexandre TORGUE 	dma_free_coherent(&pdev->dev,
120034891872SAlexandre TORGUE 			  TX_BUF_L, stm32port->tx_buf,
120134891872SAlexandre TORGUE 			  stm32port->tx_dma_buf);
120234891872SAlexandre TORGUE 
120334891872SAlexandre TORGUE alloc_err:
120434891872SAlexandre TORGUE 	dma_release_channel(stm32port->tx_ch);
120534891872SAlexandre TORGUE 	stm32port->tx_ch = NULL;
120634891872SAlexandre TORGUE 
120734891872SAlexandre TORGUE 	return ret;
120834891872SAlexandre TORGUE }
120934891872SAlexandre TORGUE 
121048a6092fSMaxime Coquelin static int stm32_serial_probe(struct platform_device *pdev)
121148a6092fSMaxime Coquelin {
1212ada8618fSAlexandre TORGUE 	const struct of_device_id *match;
121348a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
1214ada8618fSAlexandre TORGUE 	int ret;
121548a6092fSMaxime Coquelin 
121648a6092fSMaxime Coquelin 	stm32port = stm32_of_get_stm32_port(pdev);
121748a6092fSMaxime Coquelin 	if (!stm32port)
121848a6092fSMaxime Coquelin 		return -ENODEV;
121948a6092fSMaxime Coquelin 
1220ada8618fSAlexandre TORGUE 	match = of_match_device(stm32_match, &pdev->dev);
1221ada8618fSAlexandre TORGUE 	if (match && match->data)
1222ada8618fSAlexandre TORGUE 		stm32port->info = (struct stm32_usart_info *)match->data;
1223ada8618fSAlexandre TORGUE 	else
1224ada8618fSAlexandre TORGUE 		return -EINVAL;
1225ada8618fSAlexandre TORGUE 
122648a6092fSMaxime Coquelin 	ret = stm32_init_port(stm32port, pdev);
122748a6092fSMaxime Coquelin 	if (ret)
122848a6092fSMaxime Coquelin 		return ret;
122948a6092fSMaxime Coquelin 
12302c58e560SErwan Le Ray 	if (stm32port->wakeirq > 0) {
1231270e5a74SFabrice Gasnier 		ret = device_init_wakeup(&pdev->dev, true);
123248a6092fSMaxime Coquelin 		if (ret)
1233ada80043SFabrice Gasnier 			goto err_uninit;
12345297f274SErwan Le Ray 
12355297f274SErwan Le Ray 		ret = dev_pm_set_dedicated_wake_irq(&pdev->dev,
12365297f274SErwan Le Ray 						    stm32port->wakeirq);
12375297f274SErwan Le Ray 		if (ret)
12385297f274SErwan Le Ray 			goto err_nowup;
12395297f274SErwan Le Ray 
12405297f274SErwan Le Ray 		device_set_wakeup_enable(&pdev->dev, false);
1241270e5a74SFabrice Gasnier 	}
1242270e5a74SFabrice Gasnier 
1243270e5a74SFabrice Gasnier 	ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port);
1244270e5a74SFabrice Gasnier 	if (ret)
12455297f274SErwan Le Ray 		goto err_wirq;
124648a6092fSMaxime Coquelin 
124734891872SAlexandre TORGUE 	ret = stm32_of_dma_rx_probe(stm32port, pdev);
124834891872SAlexandre TORGUE 	if (ret)
124934891872SAlexandre TORGUE 		dev_info(&pdev->dev, "interrupt mode used for rx (no dma)\n");
125034891872SAlexandre TORGUE 
125134891872SAlexandre TORGUE 	ret = stm32_of_dma_tx_probe(stm32port, pdev);
125234891872SAlexandre TORGUE 	if (ret)
125334891872SAlexandre TORGUE 		dev_info(&pdev->dev, "interrupt mode used for tx (no dma)\n");
125434891872SAlexandre TORGUE 
125548a6092fSMaxime Coquelin 	platform_set_drvdata(pdev, &stm32port->port);
125648a6092fSMaxime Coquelin 
1257fb6dcef6SErwan Le Ray 	pm_runtime_get_noresume(&pdev->dev);
1258fb6dcef6SErwan Le Ray 	pm_runtime_set_active(&pdev->dev);
1259fb6dcef6SErwan Le Ray 	pm_runtime_enable(&pdev->dev);
1260fb6dcef6SErwan Le Ray 	pm_runtime_put_sync(&pdev->dev);
1261fb6dcef6SErwan Le Ray 
126248a6092fSMaxime Coquelin 	return 0;
1263ada80043SFabrice Gasnier 
12645297f274SErwan Le Ray err_wirq:
12652c58e560SErwan Le Ray 	if (stm32port->wakeirq > 0)
12665297f274SErwan Le Ray 		dev_pm_clear_wake_irq(&pdev->dev);
12675297f274SErwan Le Ray 
1268270e5a74SFabrice Gasnier err_nowup:
12692c58e560SErwan Le Ray 	if (stm32port->wakeirq > 0)
1270270e5a74SFabrice Gasnier 		device_init_wakeup(&pdev->dev, false);
1271270e5a74SFabrice Gasnier 
1272ada80043SFabrice Gasnier err_uninit:
1273ada80043SFabrice Gasnier 	clk_disable_unprepare(stm32port->clk);
1274ada80043SFabrice Gasnier 
1275ada80043SFabrice Gasnier 	return ret;
127648a6092fSMaxime Coquelin }
127748a6092fSMaxime Coquelin 
127848a6092fSMaxime Coquelin static int stm32_serial_remove(struct platform_device *pdev)
127948a6092fSMaxime Coquelin {
128048a6092fSMaxime Coquelin 	struct uart_port *port = platform_get_drvdata(pdev);
1281511c7b1bSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
128234891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1283fb6dcef6SErwan Le Ray 	int err;
1284fb6dcef6SErwan Le Ray 
1285fb6dcef6SErwan Le Ray 	pm_runtime_get_sync(&pdev->dev);
128634891872SAlexandre TORGUE 
128734891872SAlexandre TORGUE 	stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
128834891872SAlexandre TORGUE 
128934891872SAlexandre TORGUE 	if (stm32_port->rx_ch)
129034891872SAlexandre TORGUE 		dma_release_channel(stm32_port->rx_ch);
129134891872SAlexandre TORGUE 
129234891872SAlexandre TORGUE 	if (stm32_port->rx_dma_buf)
129334891872SAlexandre TORGUE 		dma_free_coherent(&pdev->dev,
129434891872SAlexandre TORGUE 				  RX_BUF_L, stm32_port->rx_buf,
129534891872SAlexandre TORGUE 				  stm32_port->rx_dma_buf);
129634891872SAlexandre TORGUE 
129734891872SAlexandre TORGUE 	stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
129834891872SAlexandre TORGUE 
129934891872SAlexandre TORGUE 	if (stm32_port->tx_ch)
130034891872SAlexandre TORGUE 		dma_release_channel(stm32_port->tx_ch);
130134891872SAlexandre TORGUE 
130234891872SAlexandre TORGUE 	if (stm32_port->tx_dma_buf)
130334891872SAlexandre TORGUE 		dma_free_coherent(&pdev->dev,
130434891872SAlexandre TORGUE 				  TX_BUF_L, stm32_port->tx_buf,
130534891872SAlexandre TORGUE 				  stm32_port->tx_dma_buf);
1306511c7b1bSAlexandre TORGUE 
13072c58e560SErwan Le Ray 	if (stm32_port->wakeirq > 0) {
13085297f274SErwan Le Ray 		dev_pm_clear_wake_irq(&pdev->dev);
1309270e5a74SFabrice Gasnier 		device_init_wakeup(&pdev->dev, false);
13105297f274SErwan Le Ray 	}
1311270e5a74SFabrice Gasnier 
1312511c7b1bSAlexandre TORGUE 	clk_disable_unprepare(stm32_port->clk);
131348a6092fSMaxime Coquelin 
1314fb6dcef6SErwan Le Ray 	err = uart_remove_one_port(&stm32_usart_driver, port);
1315fb6dcef6SErwan Le Ray 
1316fb6dcef6SErwan Le Ray 	pm_runtime_disable(&pdev->dev);
1317fb6dcef6SErwan Le Ray 	pm_runtime_put_noidle(&pdev->dev);
1318fb6dcef6SErwan Le Ray 
1319fb6dcef6SErwan Le Ray 	return err;
132048a6092fSMaxime Coquelin }
132148a6092fSMaxime Coquelin 
132248a6092fSMaxime Coquelin #ifdef CONFIG_SERIAL_STM32_CONSOLE
132348a6092fSMaxime Coquelin static void stm32_console_putchar(struct uart_port *port, int ch)
132448a6092fSMaxime Coquelin {
1325ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1326ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1327ada8618fSAlexandre TORGUE 
1328ada8618fSAlexandre TORGUE 	while (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
132948a6092fSMaxime Coquelin 		cpu_relax();
133048a6092fSMaxime Coquelin 
1331ada8618fSAlexandre TORGUE 	writel_relaxed(ch, port->membase + ofs->tdr);
133248a6092fSMaxime Coquelin }
133348a6092fSMaxime Coquelin 
1334*92fc0023SErwan Le Ray static void stm32_console_write(struct console *co, const char *s,
1335*92fc0023SErwan Le Ray 				unsigned int cnt)
133648a6092fSMaxime Coquelin {
133748a6092fSMaxime Coquelin 	struct uart_port *port = &stm32_ports[co->index].port;
1338ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1339ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
134087f1f809SAlexandre TORGUE 	struct stm32_usart_config *cfg = &stm32_port->info->cfg;
134148a6092fSMaxime Coquelin 	unsigned long flags;
134248a6092fSMaxime Coquelin 	u32 old_cr1, new_cr1;
134348a6092fSMaxime Coquelin 	int locked = 1;
134448a6092fSMaxime Coquelin 
134548a6092fSMaxime Coquelin 	local_irq_save(flags);
134648a6092fSMaxime Coquelin 	if (port->sysrq)
134748a6092fSMaxime Coquelin 		locked = 0;
134848a6092fSMaxime Coquelin 	else if (oops_in_progress)
134948a6092fSMaxime Coquelin 		locked = spin_trylock(&port->lock);
135048a6092fSMaxime Coquelin 	else
135148a6092fSMaxime Coquelin 		spin_lock(&port->lock);
135248a6092fSMaxime Coquelin 
135387f1f809SAlexandre TORGUE 	/* Save and disable interrupts, enable the transmitter */
1354ada8618fSAlexandre TORGUE 	old_cr1 = readl_relaxed(port->membase + ofs->cr1);
135548a6092fSMaxime Coquelin 	new_cr1 = old_cr1 & ~USART_CR1_IE_MASK;
135687f1f809SAlexandre TORGUE 	new_cr1 |=  USART_CR1_TE | BIT(cfg->uart_enable_bit);
1357ada8618fSAlexandre TORGUE 	writel_relaxed(new_cr1, port->membase + ofs->cr1);
135848a6092fSMaxime Coquelin 
135948a6092fSMaxime Coquelin 	uart_console_write(port, s, cnt, stm32_console_putchar);
136048a6092fSMaxime Coquelin 
136148a6092fSMaxime Coquelin 	/* Restore interrupt state */
1362ada8618fSAlexandre TORGUE 	writel_relaxed(old_cr1, port->membase + ofs->cr1);
136348a6092fSMaxime Coquelin 
136448a6092fSMaxime Coquelin 	if (locked)
136548a6092fSMaxime Coquelin 		spin_unlock(&port->lock);
136648a6092fSMaxime Coquelin 	local_irq_restore(flags);
136748a6092fSMaxime Coquelin }
136848a6092fSMaxime Coquelin 
136948a6092fSMaxime Coquelin static int stm32_console_setup(struct console *co, char *options)
137048a6092fSMaxime Coquelin {
137148a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
137248a6092fSMaxime Coquelin 	int baud = 9600;
137348a6092fSMaxime Coquelin 	int bits = 8;
137448a6092fSMaxime Coquelin 	int parity = 'n';
137548a6092fSMaxime Coquelin 	int flow = 'n';
137648a6092fSMaxime Coquelin 
137748a6092fSMaxime Coquelin 	if (co->index >= STM32_MAX_PORTS)
137848a6092fSMaxime Coquelin 		return -ENODEV;
137948a6092fSMaxime Coquelin 
138048a6092fSMaxime Coquelin 	stm32port = &stm32_ports[co->index];
138148a6092fSMaxime Coquelin 
138248a6092fSMaxime Coquelin 	/*
138348a6092fSMaxime Coquelin 	 * This driver does not support early console initialization
138448a6092fSMaxime Coquelin 	 * (use ARM early printk support instead), so we only expect
138548a6092fSMaxime Coquelin 	 * this to be called during the uart port registration when the
138648a6092fSMaxime Coquelin 	 * driver gets probed and the port should be mapped at that point.
138748a6092fSMaxime Coquelin 	 */
1388*92fc0023SErwan Le Ray 	if (stm32port->port.mapbase == 0 || !stm32port->port.membase)
138948a6092fSMaxime Coquelin 		return -ENXIO;
139048a6092fSMaxime Coquelin 
139148a6092fSMaxime Coquelin 	if (options)
139248a6092fSMaxime Coquelin 		uart_parse_options(options, &baud, &parity, &bits, &flow);
139348a6092fSMaxime Coquelin 
139448a6092fSMaxime Coquelin 	return uart_set_options(&stm32port->port, co, baud, parity, bits, flow);
139548a6092fSMaxime Coquelin }
139648a6092fSMaxime Coquelin 
139748a6092fSMaxime Coquelin static struct console stm32_console = {
139848a6092fSMaxime Coquelin 	.name		= STM32_SERIAL_NAME,
139948a6092fSMaxime Coquelin 	.device		= uart_console_device,
140048a6092fSMaxime Coquelin 	.write		= stm32_console_write,
140148a6092fSMaxime Coquelin 	.setup		= stm32_console_setup,
140248a6092fSMaxime Coquelin 	.flags		= CON_PRINTBUFFER,
140348a6092fSMaxime Coquelin 	.index		= -1,
140448a6092fSMaxime Coquelin 	.data		= &stm32_usart_driver,
140548a6092fSMaxime Coquelin };
140648a6092fSMaxime Coquelin 
140748a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE (&stm32_console)
140848a6092fSMaxime Coquelin 
140948a6092fSMaxime Coquelin #else
141048a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE NULL
141148a6092fSMaxime Coquelin #endif /* CONFIG_SERIAL_STM32_CONSOLE */
141248a6092fSMaxime Coquelin 
141348a6092fSMaxime Coquelin static struct uart_driver stm32_usart_driver = {
141448a6092fSMaxime Coquelin 	.driver_name	= DRIVER_NAME,
141548a6092fSMaxime Coquelin 	.dev_name	= STM32_SERIAL_NAME,
141648a6092fSMaxime Coquelin 	.major		= 0,
141748a6092fSMaxime Coquelin 	.minor		= 0,
141848a6092fSMaxime Coquelin 	.nr		= STM32_MAX_PORTS,
141948a6092fSMaxime Coquelin 	.cons		= STM32_SERIAL_CONSOLE,
142048a6092fSMaxime Coquelin };
142148a6092fSMaxime Coquelin 
1422fe94347dSErwan Le Ray static void __maybe_unused stm32_serial_enable_wakeup(struct uart_port *port,
1423fe94347dSErwan Le Ray 						      bool enable)
1424270e5a74SFabrice Gasnier {
1425270e5a74SFabrice Gasnier 	struct stm32_port *stm32_port = to_stm32_port(port);
1426270e5a74SFabrice Gasnier 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1427270e5a74SFabrice Gasnier 	struct stm32_usart_config *cfg = &stm32_port->info->cfg;
1428270e5a74SFabrice Gasnier 	u32 val;
1429270e5a74SFabrice Gasnier 
14302c58e560SErwan Le Ray 	if (stm32_port->wakeirq <= 0)
1431270e5a74SFabrice Gasnier 		return;
1432270e5a74SFabrice Gasnier 
1433270e5a74SFabrice Gasnier 	if (enable) {
1434270e5a74SFabrice Gasnier 		stm32_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1435270e5a74SFabrice Gasnier 		stm32_set_bits(port, ofs->cr1, USART_CR1_UESM);
1436270e5a74SFabrice Gasnier 		val = readl_relaxed(port->membase + ofs->cr3);
1437270e5a74SFabrice Gasnier 		val &= ~USART_CR3_WUS_MASK;
1438270e5a74SFabrice Gasnier 		/* Enable Wake up interrupt from low power on start bit */
1439270e5a74SFabrice Gasnier 		val |= USART_CR3_WUS_START_BIT | USART_CR3_WUFIE;
1440270e5a74SFabrice Gasnier 		writel_relaxed(val, port->membase + ofs->cr3);
1441270e5a74SFabrice Gasnier 		stm32_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1442270e5a74SFabrice Gasnier 	} else {
1443270e5a74SFabrice Gasnier 		stm32_clr_bits(port, ofs->cr1, USART_CR1_UESM);
1444270e5a74SFabrice Gasnier 	}
1445270e5a74SFabrice Gasnier }
1446270e5a74SFabrice Gasnier 
1447fe94347dSErwan Le Ray static int __maybe_unused stm32_serial_suspend(struct device *dev)
1448270e5a74SFabrice Gasnier {
1449270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
1450270e5a74SFabrice Gasnier 
1451270e5a74SFabrice Gasnier 	uart_suspend_port(&stm32_usart_driver, port);
1452270e5a74SFabrice Gasnier 
1453270e5a74SFabrice Gasnier 	if (device_may_wakeup(dev))
1454270e5a74SFabrice Gasnier 		stm32_serial_enable_wakeup(port, true);
1455270e5a74SFabrice Gasnier 	else
1456270e5a74SFabrice Gasnier 		stm32_serial_enable_wakeup(port, false);
1457270e5a74SFabrice Gasnier 
145855484fccSErwan Le Ray 	/*
145955484fccSErwan Le Ray 	 * When "no_console_suspend" is enabled, keep the pinctrl default state
146055484fccSErwan Le Ray 	 * and rely on bootloader stage to restore this state upon resume.
146155484fccSErwan Le Ray 	 * Otherwise, apply the idle or sleep states depending on wakeup
146255484fccSErwan Le Ray 	 * capabilities.
146355484fccSErwan Le Ray 	 */
146455484fccSErwan Le Ray 	if (console_suspend_enabled || !uart_console(port)) {
146555484fccSErwan Le Ray 		if (device_may_wakeup(dev))
146655484fccSErwan Le Ray 			pinctrl_pm_select_idle_state(dev);
146755484fccSErwan Le Ray 		else
146894616d9aSErwan Le Ray 			pinctrl_pm_select_sleep_state(dev);
146955484fccSErwan Le Ray 	}
147094616d9aSErwan Le Ray 
1471270e5a74SFabrice Gasnier 	return 0;
1472270e5a74SFabrice Gasnier }
1473270e5a74SFabrice Gasnier 
1474fe94347dSErwan Le Ray static int __maybe_unused stm32_serial_resume(struct device *dev)
1475270e5a74SFabrice Gasnier {
1476270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
1477270e5a74SFabrice Gasnier 
147894616d9aSErwan Le Ray 	pinctrl_pm_select_default_state(dev);
147994616d9aSErwan Le Ray 
1480270e5a74SFabrice Gasnier 	if (device_may_wakeup(dev))
1481270e5a74SFabrice Gasnier 		stm32_serial_enable_wakeup(port, false);
1482270e5a74SFabrice Gasnier 
1483270e5a74SFabrice Gasnier 	return uart_resume_port(&stm32_usart_driver, port);
1484270e5a74SFabrice Gasnier }
1485270e5a74SFabrice Gasnier 
1486fb6dcef6SErwan Le Ray static int __maybe_unused stm32_serial_runtime_suspend(struct device *dev)
1487fb6dcef6SErwan Le Ray {
1488fb6dcef6SErwan Le Ray 	struct uart_port *port = dev_get_drvdata(dev);
1489fb6dcef6SErwan Le Ray 	struct stm32_port *stm32port = container_of(port,
1490fb6dcef6SErwan Le Ray 			struct stm32_port, port);
1491fb6dcef6SErwan Le Ray 
1492fb6dcef6SErwan Le Ray 	clk_disable_unprepare(stm32port->clk);
1493fb6dcef6SErwan Le Ray 
1494fb6dcef6SErwan Le Ray 	return 0;
1495fb6dcef6SErwan Le Ray }
1496fb6dcef6SErwan Le Ray 
1497fb6dcef6SErwan Le Ray static int __maybe_unused stm32_serial_runtime_resume(struct device *dev)
1498fb6dcef6SErwan Le Ray {
1499fb6dcef6SErwan Le Ray 	struct uart_port *port = dev_get_drvdata(dev);
1500fb6dcef6SErwan Le Ray 	struct stm32_port *stm32port = container_of(port,
1501fb6dcef6SErwan Le Ray 			struct stm32_port, port);
1502fb6dcef6SErwan Le Ray 
1503fb6dcef6SErwan Le Ray 	return clk_prepare_enable(stm32port->clk);
1504fb6dcef6SErwan Le Ray }
1505fb6dcef6SErwan Le Ray 
1506270e5a74SFabrice Gasnier static const struct dev_pm_ops stm32_serial_pm_ops = {
1507fb6dcef6SErwan Le Ray 	SET_RUNTIME_PM_OPS(stm32_serial_runtime_suspend,
1508fb6dcef6SErwan Le Ray 			   stm32_serial_runtime_resume, NULL)
1509270e5a74SFabrice Gasnier 	SET_SYSTEM_SLEEP_PM_OPS(stm32_serial_suspend, stm32_serial_resume)
1510270e5a74SFabrice Gasnier };
1511270e5a74SFabrice Gasnier 
151248a6092fSMaxime Coquelin static struct platform_driver stm32_serial_driver = {
151348a6092fSMaxime Coquelin 	.probe		= stm32_serial_probe,
151448a6092fSMaxime Coquelin 	.remove		= stm32_serial_remove,
151548a6092fSMaxime Coquelin 	.driver	= {
151648a6092fSMaxime Coquelin 		.name	= DRIVER_NAME,
1517270e5a74SFabrice Gasnier 		.pm	= &stm32_serial_pm_ops,
151848a6092fSMaxime Coquelin 		.of_match_table = of_match_ptr(stm32_match),
151948a6092fSMaxime Coquelin 	},
152048a6092fSMaxime Coquelin };
152148a6092fSMaxime Coquelin 
152248a6092fSMaxime Coquelin static int __init usart_init(void)
152348a6092fSMaxime Coquelin {
152448a6092fSMaxime Coquelin 	static char banner[] __initdata = "STM32 USART driver initialized";
152548a6092fSMaxime Coquelin 	int ret;
152648a6092fSMaxime Coquelin 
152748a6092fSMaxime Coquelin 	pr_info("%s\n", banner);
152848a6092fSMaxime Coquelin 
152948a6092fSMaxime Coquelin 	ret = uart_register_driver(&stm32_usart_driver);
153048a6092fSMaxime Coquelin 	if (ret)
153148a6092fSMaxime Coquelin 		return ret;
153248a6092fSMaxime Coquelin 
153348a6092fSMaxime Coquelin 	ret = platform_driver_register(&stm32_serial_driver);
153448a6092fSMaxime Coquelin 	if (ret)
153548a6092fSMaxime Coquelin 		uart_unregister_driver(&stm32_usart_driver);
153648a6092fSMaxime Coquelin 
153748a6092fSMaxime Coquelin 	return ret;
153848a6092fSMaxime Coquelin }
153948a6092fSMaxime Coquelin 
154048a6092fSMaxime Coquelin static void __exit usart_exit(void)
154148a6092fSMaxime Coquelin {
154248a6092fSMaxime Coquelin 	platform_driver_unregister(&stm32_serial_driver);
154348a6092fSMaxime Coquelin 	uart_unregister_driver(&stm32_usart_driver);
154448a6092fSMaxime Coquelin }
154548a6092fSMaxime Coquelin 
154648a6092fSMaxime Coquelin module_init(usart_init);
154748a6092fSMaxime Coquelin module_exit(usart_exit);
154848a6092fSMaxime Coquelin 
154948a6092fSMaxime Coquelin MODULE_ALIAS("platform:" DRIVER_NAME);
155048a6092fSMaxime Coquelin MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver");
155148a6092fSMaxime Coquelin MODULE_LICENSE("GPL v2");
1552