1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0 248a6092fSMaxime Coquelin /* 348a6092fSMaxime Coquelin * Copyright (C) Maxime Coquelin 2015 43e5fcbacSBich HEMON * Copyright (C) STMicroelectronics SA 2017 5ada8618fSAlexandre TORGUE * Authors: Maxime Coquelin <mcoquelin.stm32@gmail.com> 6ada8618fSAlexandre TORGUE * Gerald Baeza <gerald.baeza@st.com> 748a6092fSMaxime Coquelin * 848a6092fSMaxime Coquelin * Inspired by st-asc.c from STMicroelectronics (c) 948a6092fSMaxime Coquelin */ 1048a6092fSMaxime Coquelin 1134891872SAlexandre TORGUE #include <linux/clk.h> 1248a6092fSMaxime Coquelin #include <linux/console.h> 1348a6092fSMaxime Coquelin #include <linux/delay.h> 1434891872SAlexandre TORGUE #include <linux/dma-direction.h> 1534891872SAlexandre TORGUE #include <linux/dmaengine.h> 1634891872SAlexandre TORGUE #include <linux/dma-mapping.h> 1734891872SAlexandre TORGUE #include <linux/io.h> 1834891872SAlexandre TORGUE #include <linux/iopoll.h> 1934891872SAlexandre TORGUE #include <linux/irq.h> 2034891872SAlexandre TORGUE #include <linux/module.h> 2148a6092fSMaxime Coquelin #include <linux/of.h> 2248a6092fSMaxime Coquelin #include <linux/of_platform.h> 2394616d9aSErwan Le Ray #include <linux/pinctrl/consumer.h> 2434891872SAlexandre TORGUE #include <linux/platform_device.h> 2534891872SAlexandre TORGUE #include <linux/pm_runtime.h> 26270e5a74SFabrice Gasnier #include <linux/pm_wakeirq.h> 2748a6092fSMaxime Coquelin #include <linux/serial_core.h> 2834891872SAlexandre TORGUE #include <linux/serial.h> 2934891872SAlexandre TORGUE #include <linux/spinlock.h> 3034891872SAlexandre TORGUE #include <linux/sysrq.h> 3134891872SAlexandre TORGUE #include <linux/tty_flip.h> 3234891872SAlexandre TORGUE #include <linux/tty.h> 3348a6092fSMaxime Coquelin 34*6cf61b9bSManivannan Sadhasivam #include "serial_mctrl_gpio.h" 35bc5a0b55SAlexandre TORGUE #include "stm32-usart.h" 3648a6092fSMaxime Coquelin 3748a6092fSMaxime Coquelin static void stm32_stop_tx(struct uart_port *port); 3834891872SAlexandre TORGUE static void stm32_transmit_chars(struct uart_port *port); 3948a6092fSMaxime Coquelin 4048a6092fSMaxime Coquelin static inline struct stm32_port *to_stm32_port(struct uart_port *port) 4148a6092fSMaxime Coquelin { 4248a6092fSMaxime Coquelin return container_of(port, struct stm32_port, port); 4348a6092fSMaxime Coquelin } 4448a6092fSMaxime Coquelin 4548a6092fSMaxime Coquelin static void stm32_set_bits(struct uart_port *port, u32 reg, u32 bits) 4648a6092fSMaxime Coquelin { 4748a6092fSMaxime Coquelin u32 val; 4848a6092fSMaxime Coquelin 4948a6092fSMaxime Coquelin val = readl_relaxed(port->membase + reg); 5048a6092fSMaxime Coquelin val |= bits; 5148a6092fSMaxime Coquelin writel_relaxed(val, port->membase + reg); 5248a6092fSMaxime Coquelin } 5348a6092fSMaxime Coquelin 5448a6092fSMaxime Coquelin static void stm32_clr_bits(struct uart_port *port, u32 reg, u32 bits) 5548a6092fSMaxime Coquelin { 5648a6092fSMaxime Coquelin u32 val; 5748a6092fSMaxime Coquelin 5848a6092fSMaxime Coquelin val = readl_relaxed(port->membase + reg); 5948a6092fSMaxime Coquelin val &= ~bits; 6048a6092fSMaxime Coquelin writel_relaxed(val, port->membase + reg); 6148a6092fSMaxime Coquelin } 6248a6092fSMaxime Coquelin 631bcda09dSBich HEMON static void stm32_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE, 641bcda09dSBich HEMON u32 delay_DDE, u32 baud) 651bcda09dSBich HEMON { 661bcda09dSBich HEMON u32 rs485_deat_dedt; 671bcda09dSBich HEMON u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT); 681bcda09dSBich HEMON bool over8; 691bcda09dSBich HEMON 701bcda09dSBich HEMON *cr3 |= USART_CR3_DEM; 711bcda09dSBich HEMON over8 = *cr1 & USART_CR1_OVER8; 721bcda09dSBich HEMON 731bcda09dSBich HEMON if (over8) 741bcda09dSBich HEMON rs485_deat_dedt = delay_ADE * baud * 8; 751bcda09dSBich HEMON else 761bcda09dSBich HEMON rs485_deat_dedt = delay_ADE * baud * 16; 771bcda09dSBich HEMON 781bcda09dSBich HEMON rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000); 791bcda09dSBich HEMON rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ? 801bcda09dSBich HEMON rs485_deat_dedt_max : rs485_deat_dedt; 811bcda09dSBich HEMON rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) & 821bcda09dSBich HEMON USART_CR1_DEAT_MASK; 831bcda09dSBich HEMON *cr1 |= rs485_deat_dedt; 841bcda09dSBich HEMON 851bcda09dSBich HEMON if (over8) 861bcda09dSBich HEMON rs485_deat_dedt = delay_DDE * baud * 8; 871bcda09dSBich HEMON else 881bcda09dSBich HEMON rs485_deat_dedt = delay_DDE * baud * 16; 891bcda09dSBich HEMON 901bcda09dSBich HEMON rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000); 911bcda09dSBich HEMON rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ? 921bcda09dSBich HEMON rs485_deat_dedt_max : rs485_deat_dedt; 931bcda09dSBich HEMON rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) & 941bcda09dSBich HEMON USART_CR1_DEDT_MASK; 951bcda09dSBich HEMON *cr1 |= rs485_deat_dedt; 961bcda09dSBich HEMON } 971bcda09dSBich HEMON 981bcda09dSBich HEMON static int stm32_config_rs485(struct uart_port *port, 991bcda09dSBich HEMON struct serial_rs485 *rs485conf) 1001bcda09dSBich HEMON { 1011bcda09dSBich HEMON struct stm32_port *stm32_port = to_stm32_port(port); 1021bcda09dSBich HEMON struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1031bcda09dSBich HEMON struct stm32_usart_config *cfg = &stm32_port->info->cfg; 1041bcda09dSBich HEMON u32 usartdiv, baud, cr1, cr3; 1051bcda09dSBich HEMON bool over8; 1061bcda09dSBich HEMON 1071bcda09dSBich HEMON stm32_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 1081bcda09dSBich HEMON 1091bcda09dSBich HEMON port->rs485 = *rs485conf; 1101bcda09dSBich HEMON 1111bcda09dSBich HEMON rs485conf->flags |= SER_RS485_RX_DURING_TX; 1121bcda09dSBich HEMON 1131bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_ENABLED) { 1141bcda09dSBich HEMON cr1 = readl_relaxed(port->membase + ofs->cr1); 1151bcda09dSBich HEMON cr3 = readl_relaxed(port->membase + ofs->cr3); 1161bcda09dSBich HEMON usartdiv = readl_relaxed(port->membase + ofs->brr); 1171bcda09dSBich HEMON usartdiv = usartdiv & GENMASK(15, 0); 1181bcda09dSBich HEMON over8 = cr1 & USART_CR1_OVER8; 1191bcda09dSBich HEMON 1201bcda09dSBich HEMON if (over8) 1211bcda09dSBich HEMON usartdiv = usartdiv | (usartdiv & GENMASK(4, 0)) 1221bcda09dSBich HEMON << USART_BRR_04_R_SHIFT; 1231bcda09dSBich HEMON 1241bcda09dSBich HEMON baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv); 1251bcda09dSBich HEMON stm32_config_reg_rs485(&cr1, &cr3, 1261bcda09dSBich HEMON rs485conf->delay_rts_before_send, 1271bcda09dSBich HEMON rs485conf->delay_rts_after_send, baud); 1281bcda09dSBich HEMON 1291bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 1301bcda09dSBich HEMON cr3 &= ~USART_CR3_DEP; 1311bcda09dSBich HEMON rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND; 1321bcda09dSBich HEMON } else { 1331bcda09dSBich HEMON cr3 |= USART_CR3_DEP; 1341bcda09dSBich HEMON rs485conf->flags |= SER_RS485_RTS_AFTER_SEND; 1351bcda09dSBich HEMON } 1361bcda09dSBich HEMON 1371bcda09dSBich HEMON writel_relaxed(cr3, port->membase + ofs->cr3); 1381bcda09dSBich HEMON writel_relaxed(cr1, port->membase + ofs->cr1); 1391bcda09dSBich HEMON } else { 1401bcda09dSBich HEMON stm32_clr_bits(port, ofs->cr3, USART_CR3_DEM | USART_CR3_DEP); 1411bcda09dSBich HEMON stm32_clr_bits(port, ofs->cr1, 1421bcda09dSBich HEMON USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK); 1431bcda09dSBich HEMON } 1441bcda09dSBich HEMON 1451bcda09dSBich HEMON stm32_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 1461bcda09dSBich HEMON 1471bcda09dSBich HEMON return 0; 1481bcda09dSBich HEMON } 1491bcda09dSBich HEMON 1501bcda09dSBich HEMON static int stm32_init_rs485(struct uart_port *port, 1511bcda09dSBich HEMON struct platform_device *pdev) 1521bcda09dSBich HEMON { 1531bcda09dSBich HEMON struct serial_rs485 *rs485conf = &port->rs485; 1541bcda09dSBich HEMON 1551bcda09dSBich HEMON rs485conf->flags = 0; 1561bcda09dSBich HEMON rs485conf->delay_rts_before_send = 0; 1571bcda09dSBich HEMON rs485conf->delay_rts_after_send = 0; 1581bcda09dSBich HEMON 1591bcda09dSBich HEMON if (!pdev->dev.of_node) 1601bcda09dSBich HEMON return -ENODEV; 1611bcda09dSBich HEMON 1621bcda09dSBich HEMON uart_get_rs485_mode(&pdev->dev, rs485conf); 1631bcda09dSBich HEMON 1641bcda09dSBich HEMON return 0; 1651bcda09dSBich HEMON } 1661bcda09dSBich HEMON 167b97055bcSBaoyou Xie static int stm32_pending_rx(struct uart_port *port, u32 *sr, int *last_res, 16834891872SAlexandre TORGUE bool threaded) 16934891872SAlexandre TORGUE { 17034891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 17134891872SAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 17234891872SAlexandre TORGUE enum dma_status status; 17334891872SAlexandre TORGUE struct dma_tx_state state; 17434891872SAlexandre TORGUE 17534891872SAlexandre TORGUE *sr = readl_relaxed(port->membase + ofs->isr); 17634891872SAlexandre TORGUE 17734891872SAlexandre TORGUE if (threaded && stm32_port->rx_ch) { 17834891872SAlexandre TORGUE status = dmaengine_tx_status(stm32_port->rx_ch, 17934891872SAlexandre TORGUE stm32_port->rx_ch->cookie, 18034891872SAlexandre TORGUE &state); 18134891872SAlexandre TORGUE if ((status == DMA_IN_PROGRESS) && 18234891872SAlexandre TORGUE (*last_res != state.residue)) 18334891872SAlexandre TORGUE return 1; 18434891872SAlexandre TORGUE else 18534891872SAlexandre TORGUE return 0; 18634891872SAlexandre TORGUE } else if (*sr & USART_SR_RXNE) { 18734891872SAlexandre TORGUE return 1; 18834891872SAlexandre TORGUE } 18934891872SAlexandre TORGUE return 0; 19034891872SAlexandre TORGUE } 19134891872SAlexandre TORGUE 1926c5962f3SErwan Le Ray static unsigned long stm32_get_char(struct uart_port *port, u32 *sr, 1936c5962f3SErwan Le Ray int *last_res) 19434891872SAlexandre TORGUE { 19534891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 19634891872SAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 19734891872SAlexandre TORGUE unsigned long c; 19834891872SAlexandre TORGUE 19934891872SAlexandre TORGUE if (stm32_port->rx_ch) { 20034891872SAlexandre TORGUE c = stm32_port->rx_buf[RX_BUF_L - (*last_res)--]; 20134891872SAlexandre TORGUE if ((*last_res) == 0) 20234891872SAlexandre TORGUE *last_res = RX_BUF_L; 20334891872SAlexandre TORGUE } else { 2046c5962f3SErwan Le Ray c = readl_relaxed(port->membase + ofs->rdr); 2056c5962f3SErwan Le Ray /* apply RDR data mask */ 2066c5962f3SErwan Le Ray c &= stm32_port->rdr_mask; 20734891872SAlexandre TORGUE } 2086c5962f3SErwan Le Ray 2096c5962f3SErwan Le Ray return c; 21034891872SAlexandre TORGUE } 21134891872SAlexandre TORGUE 21234891872SAlexandre TORGUE static void stm32_receive_chars(struct uart_port *port, bool threaded) 21348a6092fSMaxime Coquelin { 21448a6092fSMaxime Coquelin struct tty_port *tport = &port->state->port; 215ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 216ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 21748a6092fSMaxime Coquelin unsigned long c; 21848a6092fSMaxime Coquelin u32 sr; 21948a6092fSMaxime Coquelin char flag; 22048a6092fSMaxime Coquelin 22129d60981SAndy Shevchenko if (irqd_is_wakeup_set(irq_get_irq_data(port->irq))) 22248a6092fSMaxime Coquelin pm_wakeup_event(tport->tty->dev, 0); 22348a6092fSMaxime Coquelin 224e5707915SGerald Baeza while (stm32_pending_rx(port, &sr, &stm32_port->last_res, threaded)) { 22548a6092fSMaxime Coquelin sr |= USART_SR_DUMMY_RX; 22648a6092fSMaxime Coquelin flag = TTY_NORMAL; 22748a6092fSMaxime Coquelin 2284f01d833SErwan Le Ray /* 2294f01d833SErwan Le Ray * Status bits has to be cleared before reading the RDR: 2304f01d833SErwan Le Ray * In FIFO mode, reading the RDR will pop the next data 2314f01d833SErwan Le Ray * (if any) along with its status bits into the SR. 2324f01d833SErwan Le Ray * Not doing so leads to misalignement between RDR and SR, 2334f01d833SErwan Le Ray * and clear status bits of the next rx data. 2344f01d833SErwan Le Ray * 2354f01d833SErwan Le Ray * Clear errors flags for stm32f7 and stm32h7 compatible 2364f01d833SErwan Le Ray * devices. On stm32f4 compatible devices, the error bit is 2374f01d833SErwan Le Ray * cleared by the sequence [read SR - read DR]. 2384f01d833SErwan Le Ray */ 2394f01d833SErwan Le Ray if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG) 2401250ed71SFabrice Gasnier writel_relaxed(sr & USART_SR_ERR_MASK, 2411250ed71SFabrice Gasnier port->membase + ofs->icr); 2424f01d833SErwan Le Ray 2434f01d833SErwan Le Ray c = stm32_get_char(port, &sr, &stm32_port->last_res); 2444f01d833SErwan Le Ray port->icount.rx++; 24548a6092fSMaxime Coquelin if (sr & USART_SR_ERR_MASK) { 2464f01d833SErwan Le Ray if (sr & USART_SR_ORE) { 24748a6092fSMaxime Coquelin port->icount.overrun++; 24848a6092fSMaxime Coquelin } else if (sr & USART_SR_PE) { 24948a6092fSMaxime Coquelin port->icount.parity++; 25048a6092fSMaxime Coquelin } else if (sr & USART_SR_FE) { 2514f01d833SErwan Le Ray /* Break detection if character is null */ 2524f01d833SErwan Le Ray if (!c) { 2534f01d833SErwan Le Ray port->icount.brk++; 2544f01d833SErwan Le Ray if (uart_handle_break(port)) 2554f01d833SErwan Le Ray continue; 2564f01d833SErwan Le Ray } else { 25748a6092fSMaxime Coquelin port->icount.frame++; 25848a6092fSMaxime Coquelin } 2594f01d833SErwan Le Ray } 26048a6092fSMaxime Coquelin 26148a6092fSMaxime Coquelin sr &= port->read_status_mask; 26248a6092fSMaxime Coquelin 2634f01d833SErwan Le Ray if (sr & USART_SR_PE) { 26448a6092fSMaxime Coquelin flag = TTY_PARITY; 2654f01d833SErwan Le Ray } else if (sr & USART_SR_FE) { 2664f01d833SErwan Le Ray if (!c) 2674f01d833SErwan Le Ray flag = TTY_BREAK; 2684f01d833SErwan Le Ray else 26948a6092fSMaxime Coquelin flag = TTY_FRAME; 27048a6092fSMaxime Coquelin } 2714f01d833SErwan Le Ray } 27248a6092fSMaxime Coquelin 27348a6092fSMaxime Coquelin if (uart_handle_sysrq_char(port, c)) 27448a6092fSMaxime Coquelin continue; 27548a6092fSMaxime Coquelin uart_insert_char(port, sr, USART_SR_ORE, c, flag); 27648a6092fSMaxime Coquelin } 27748a6092fSMaxime Coquelin 27848a6092fSMaxime Coquelin spin_unlock(&port->lock); 27948a6092fSMaxime Coquelin tty_flip_buffer_push(tport); 28048a6092fSMaxime Coquelin spin_lock(&port->lock); 28148a6092fSMaxime Coquelin } 28248a6092fSMaxime Coquelin 28334891872SAlexandre TORGUE static void stm32_tx_dma_complete(void *arg) 28434891872SAlexandre TORGUE { 28534891872SAlexandre TORGUE struct uart_port *port = arg; 28634891872SAlexandre TORGUE struct stm32_port *stm32port = to_stm32_port(port); 28734891872SAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 28834891872SAlexandre TORGUE 28934891872SAlexandre TORGUE stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 29034891872SAlexandre TORGUE stm32port->tx_dma_busy = false; 29134891872SAlexandre TORGUE 29234891872SAlexandre TORGUE /* Let's see if we have pending data to send */ 29334891872SAlexandre TORGUE stm32_transmit_chars(port); 29434891872SAlexandre TORGUE } 29534891872SAlexandre TORGUE 296d075719eSErwan Le Ray static void stm32_tx_interrupt_enable(struct uart_port *port) 297d075719eSErwan Le Ray { 298d075719eSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 299d075719eSErwan Le Ray struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 300d075719eSErwan Le Ray 301d075719eSErwan Le Ray /* 302d075719eSErwan Le Ray * Enables TX FIFO threashold irq when FIFO is enabled, 303d075719eSErwan Le Ray * or TX empty irq when FIFO is disabled 304d075719eSErwan Le Ray */ 305d075719eSErwan Le Ray if (stm32_port->fifoen) 306d075719eSErwan Le Ray stm32_set_bits(port, ofs->cr3, USART_CR3_TXFTIE); 307d075719eSErwan Le Ray else 308d075719eSErwan Le Ray stm32_set_bits(port, ofs->cr1, USART_CR1_TXEIE); 309d075719eSErwan Le Ray } 310d075719eSErwan Le Ray 311d075719eSErwan Le Ray static void stm32_tx_interrupt_disable(struct uart_port *port) 312d075719eSErwan Le Ray { 313d075719eSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 314d075719eSErwan Le Ray struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 315d075719eSErwan Le Ray 316d075719eSErwan Le Ray if (stm32_port->fifoen) 317d075719eSErwan Le Ray stm32_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE); 318d075719eSErwan Le Ray else 319d075719eSErwan Le Ray stm32_clr_bits(port, ofs->cr1, USART_CR1_TXEIE); 320d075719eSErwan Le Ray } 321d075719eSErwan Le Ray 32234891872SAlexandre TORGUE static void stm32_transmit_chars_pio(struct uart_port *port) 32334891872SAlexandre TORGUE { 32434891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 32534891872SAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 32634891872SAlexandre TORGUE struct circ_buf *xmit = &port->state->xmit; 32734891872SAlexandre TORGUE 32834891872SAlexandre TORGUE if (stm32_port->tx_dma_busy) { 32934891872SAlexandre TORGUE stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 33034891872SAlexandre TORGUE stm32_port->tx_dma_busy = false; 33134891872SAlexandre TORGUE } 33234891872SAlexandre TORGUE 3335d9176edSErwan Le Ray while (!uart_circ_empty(xmit)) { 3345d9176edSErwan Le Ray /* Check that TDR is empty before filling FIFO */ 3355d9176edSErwan Le Ray if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE)) 3365d9176edSErwan Le Ray break; 33734891872SAlexandre TORGUE writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr); 33834891872SAlexandre TORGUE xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1); 33934891872SAlexandre TORGUE port->icount.tx++; 34034891872SAlexandre TORGUE } 34134891872SAlexandre TORGUE 3425d9176edSErwan Le Ray /* rely on TXE irq (mask or unmask) for sending remaining data */ 3435d9176edSErwan Le Ray if (uart_circ_empty(xmit)) 344d075719eSErwan Le Ray stm32_tx_interrupt_disable(port); 3455d9176edSErwan Le Ray else 346d075719eSErwan Le Ray stm32_tx_interrupt_enable(port); 3475d9176edSErwan Le Ray } 3485d9176edSErwan Le Ray 34934891872SAlexandre TORGUE static void stm32_transmit_chars_dma(struct uart_port *port) 35034891872SAlexandre TORGUE { 35134891872SAlexandre TORGUE struct stm32_port *stm32port = to_stm32_port(port); 35234891872SAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 35334891872SAlexandre TORGUE struct circ_buf *xmit = &port->state->xmit; 35434891872SAlexandre TORGUE struct dma_async_tx_descriptor *desc = NULL; 35534891872SAlexandre TORGUE dma_cookie_t cookie; 35634891872SAlexandre TORGUE unsigned int count, i; 35734891872SAlexandre TORGUE 35834891872SAlexandre TORGUE if (stm32port->tx_dma_busy) 35934891872SAlexandre TORGUE return; 36034891872SAlexandre TORGUE 36134891872SAlexandre TORGUE stm32port->tx_dma_busy = true; 36234891872SAlexandre TORGUE 36334891872SAlexandre TORGUE count = uart_circ_chars_pending(xmit); 36434891872SAlexandre TORGUE 36534891872SAlexandre TORGUE if (count > TX_BUF_L) 36634891872SAlexandre TORGUE count = TX_BUF_L; 36734891872SAlexandre TORGUE 36834891872SAlexandre TORGUE if (xmit->tail < xmit->head) { 36934891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count); 37034891872SAlexandre TORGUE } else { 37134891872SAlexandre TORGUE size_t one = UART_XMIT_SIZE - xmit->tail; 37234891872SAlexandre TORGUE size_t two; 37334891872SAlexandre TORGUE 37434891872SAlexandre TORGUE if (one > count) 37534891872SAlexandre TORGUE one = count; 37634891872SAlexandre TORGUE two = count - one; 37734891872SAlexandre TORGUE 37834891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one); 37934891872SAlexandre TORGUE if (two) 38034891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two); 38134891872SAlexandre TORGUE } 38234891872SAlexandre TORGUE 38334891872SAlexandre TORGUE desc = dmaengine_prep_slave_single(stm32port->tx_ch, 38434891872SAlexandre TORGUE stm32port->tx_dma_buf, 38534891872SAlexandre TORGUE count, 38634891872SAlexandre TORGUE DMA_MEM_TO_DEV, 38734891872SAlexandre TORGUE DMA_PREP_INTERRUPT); 38834891872SAlexandre TORGUE 38934891872SAlexandre TORGUE if (!desc) { 39034891872SAlexandre TORGUE for (i = count; i > 0; i--) 39134891872SAlexandre TORGUE stm32_transmit_chars_pio(port); 39234891872SAlexandre TORGUE return; 39334891872SAlexandre TORGUE } 39434891872SAlexandre TORGUE 39534891872SAlexandre TORGUE desc->callback = stm32_tx_dma_complete; 39634891872SAlexandre TORGUE desc->callback_param = port; 39734891872SAlexandre TORGUE 39834891872SAlexandre TORGUE /* Push current DMA TX transaction in the pending queue */ 39934891872SAlexandre TORGUE cookie = dmaengine_submit(desc); 40034891872SAlexandre TORGUE 40134891872SAlexandre TORGUE /* Issue pending DMA TX requests */ 40234891872SAlexandre TORGUE dma_async_issue_pending(stm32port->tx_ch); 40334891872SAlexandre TORGUE 40434891872SAlexandre TORGUE stm32_set_bits(port, ofs->cr3, USART_CR3_DMAT); 40534891872SAlexandre TORGUE 40634891872SAlexandre TORGUE xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1); 40734891872SAlexandre TORGUE port->icount.tx += count; 40834891872SAlexandre TORGUE } 40934891872SAlexandre TORGUE 41048a6092fSMaxime Coquelin static void stm32_transmit_chars(struct uart_port *port) 41148a6092fSMaxime Coquelin { 412ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 413ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 41448a6092fSMaxime Coquelin struct circ_buf *xmit = &port->state->xmit; 41548a6092fSMaxime Coquelin 41648a6092fSMaxime Coquelin if (port->x_char) { 41734891872SAlexandre TORGUE if (stm32_port->tx_dma_busy) 41834891872SAlexandre TORGUE stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 419ada8618fSAlexandre TORGUE writel_relaxed(port->x_char, port->membase + ofs->tdr); 42048a6092fSMaxime Coquelin port->x_char = 0; 42148a6092fSMaxime Coquelin port->icount.tx++; 42234891872SAlexandre TORGUE if (stm32_port->tx_dma_busy) 42334891872SAlexandre TORGUE stm32_set_bits(port, ofs->cr3, USART_CR3_DMAT); 42448a6092fSMaxime Coquelin return; 42548a6092fSMaxime Coquelin } 42648a6092fSMaxime Coquelin 427b83b957cSErwan Le Ray if (uart_circ_empty(xmit) || uart_tx_stopped(port)) { 428d075719eSErwan Le Ray stm32_tx_interrupt_disable(port); 42948a6092fSMaxime Coquelin return; 43048a6092fSMaxime Coquelin } 43148a6092fSMaxime Coquelin 43264c32eabSErwan Le Ray if (ofs->icr == UNDEF_REG) 43364c32eabSErwan Le Ray stm32_clr_bits(port, ofs->isr, USART_SR_TC); 43464c32eabSErwan Le Ray else 4351250ed71SFabrice Gasnier writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr); 43664c32eabSErwan Le Ray 43734891872SAlexandre TORGUE if (stm32_port->tx_ch) 43834891872SAlexandre TORGUE stm32_transmit_chars_dma(port); 43934891872SAlexandre TORGUE else 44034891872SAlexandre TORGUE stm32_transmit_chars_pio(port); 44148a6092fSMaxime Coquelin 44248a6092fSMaxime Coquelin if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) 44348a6092fSMaxime Coquelin uart_write_wakeup(port); 44448a6092fSMaxime Coquelin 44548a6092fSMaxime Coquelin if (uart_circ_empty(xmit)) 446d075719eSErwan Le Ray stm32_tx_interrupt_disable(port); 44748a6092fSMaxime Coquelin } 44848a6092fSMaxime Coquelin 44948a6092fSMaxime Coquelin static irqreturn_t stm32_interrupt(int irq, void *ptr) 45048a6092fSMaxime Coquelin { 45148a6092fSMaxime Coquelin struct uart_port *port = ptr; 452ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 453ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 45448a6092fSMaxime Coquelin u32 sr; 45548a6092fSMaxime Coquelin 45601d32d71SAlexandre TORGUE spin_lock(&port->lock); 45701d32d71SAlexandre TORGUE 458ada8618fSAlexandre TORGUE sr = readl_relaxed(port->membase + ofs->isr); 45948a6092fSMaxime Coquelin 4604cc0ed62SErwan Le Ray if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG) 4614cc0ed62SErwan Le Ray writel_relaxed(USART_ICR_RTOCF, 4624cc0ed62SErwan Le Ray port->membase + ofs->icr); 4634cc0ed62SErwan Le Ray 464270e5a74SFabrice Gasnier if ((sr & USART_SR_WUF) && (ofs->icr != UNDEF_REG)) 465270e5a74SFabrice Gasnier writel_relaxed(USART_ICR_WUCF, 466270e5a74SFabrice Gasnier port->membase + ofs->icr); 467270e5a74SFabrice Gasnier 46834891872SAlexandre TORGUE if ((sr & USART_SR_RXNE) && !(stm32_port->rx_ch)) 46934891872SAlexandre TORGUE stm32_receive_chars(port, false); 47048a6092fSMaxime Coquelin 47134891872SAlexandre TORGUE if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch)) 47248a6092fSMaxime Coquelin stm32_transmit_chars(port); 47348a6092fSMaxime Coquelin 47401d32d71SAlexandre TORGUE spin_unlock(&port->lock); 47501d32d71SAlexandre TORGUE 47634891872SAlexandre TORGUE if (stm32_port->rx_ch) 47734891872SAlexandre TORGUE return IRQ_WAKE_THREAD; 47834891872SAlexandre TORGUE else 47934891872SAlexandre TORGUE return IRQ_HANDLED; 48034891872SAlexandre TORGUE } 48134891872SAlexandre TORGUE 48234891872SAlexandre TORGUE static irqreturn_t stm32_threaded_interrupt(int irq, void *ptr) 48334891872SAlexandre TORGUE { 48434891872SAlexandre TORGUE struct uart_port *port = ptr; 48534891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 48634891872SAlexandre TORGUE 48734891872SAlexandre TORGUE spin_lock(&port->lock); 48834891872SAlexandre TORGUE 48934891872SAlexandre TORGUE if (stm32_port->rx_ch) 49034891872SAlexandre TORGUE stm32_receive_chars(port, true); 49134891872SAlexandre TORGUE 49248a6092fSMaxime Coquelin spin_unlock(&port->lock); 49348a6092fSMaxime Coquelin 49448a6092fSMaxime Coquelin return IRQ_HANDLED; 49548a6092fSMaxime Coquelin } 49648a6092fSMaxime Coquelin 49748a6092fSMaxime Coquelin static unsigned int stm32_tx_empty(struct uart_port *port) 49848a6092fSMaxime Coquelin { 499ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 500ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 501ada8618fSAlexandre TORGUE 502ada8618fSAlexandre TORGUE return readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE; 50348a6092fSMaxime Coquelin } 50448a6092fSMaxime Coquelin 50548a6092fSMaxime Coquelin static void stm32_set_mctrl(struct uart_port *port, unsigned int mctrl) 50648a6092fSMaxime Coquelin { 507ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 508ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 509ada8618fSAlexandre TORGUE 51048a6092fSMaxime Coquelin if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS)) 511ada8618fSAlexandre TORGUE stm32_set_bits(port, ofs->cr3, USART_CR3_RTSE); 51248a6092fSMaxime Coquelin else 513ada8618fSAlexandre TORGUE stm32_clr_bits(port, ofs->cr3, USART_CR3_RTSE); 514*6cf61b9bSManivannan Sadhasivam 515*6cf61b9bSManivannan Sadhasivam mctrl_gpio_set(stm32_port->gpios, mctrl); 51648a6092fSMaxime Coquelin } 51748a6092fSMaxime Coquelin 51848a6092fSMaxime Coquelin static unsigned int stm32_get_mctrl(struct uart_port *port) 51948a6092fSMaxime Coquelin { 520*6cf61b9bSManivannan Sadhasivam struct stm32_port *stm32_port = to_stm32_port(port); 521*6cf61b9bSManivannan Sadhasivam unsigned int ret; 522*6cf61b9bSManivannan Sadhasivam 52348a6092fSMaxime Coquelin /* This routine is used to get signals of: DCD, DSR, RI, and CTS */ 524*6cf61b9bSManivannan Sadhasivam ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS; 525*6cf61b9bSManivannan Sadhasivam 526*6cf61b9bSManivannan Sadhasivam return mctrl_gpio_get(stm32_port->gpios, &ret); 527*6cf61b9bSManivannan Sadhasivam } 528*6cf61b9bSManivannan Sadhasivam 529*6cf61b9bSManivannan Sadhasivam static void stm32_enable_ms(struct uart_port *port) 530*6cf61b9bSManivannan Sadhasivam { 531*6cf61b9bSManivannan Sadhasivam mctrl_gpio_enable_ms(to_stm32_port(port)->gpios); 532*6cf61b9bSManivannan Sadhasivam } 533*6cf61b9bSManivannan Sadhasivam 534*6cf61b9bSManivannan Sadhasivam static void stm32_disable_ms(struct uart_port *port) 535*6cf61b9bSManivannan Sadhasivam { 536*6cf61b9bSManivannan Sadhasivam mctrl_gpio_disable_ms(to_stm32_port(port)->gpios); 53748a6092fSMaxime Coquelin } 53848a6092fSMaxime Coquelin 53948a6092fSMaxime Coquelin /* Transmit stop */ 54048a6092fSMaxime Coquelin static void stm32_stop_tx(struct uart_port *port) 54148a6092fSMaxime Coquelin { 542d075719eSErwan Le Ray stm32_tx_interrupt_disable(port); 54348a6092fSMaxime Coquelin } 54448a6092fSMaxime Coquelin 54548a6092fSMaxime Coquelin /* There are probably characters waiting to be transmitted. */ 54648a6092fSMaxime Coquelin static void stm32_start_tx(struct uart_port *port) 54748a6092fSMaxime Coquelin { 54848a6092fSMaxime Coquelin struct circ_buf *xmit = &port->state->xmit; 54948a6092fSMaxime Coquelin 55048a6092fSMaxime Coquelin if (uart_circ_empty(xmit)) 55148a6092fSMaxime Coquelin return; 55248a6092fSMaxime Coquelin 55334891872SAlexandre TORGUE stm32_transmit_chars(port); 55448a6092fSMaxime Coquelin } 55548a6092fSMaxime Coquelin 55648a6092fSMaxime Coquelin /* Throttle the remote when input buffer is about to overflow. */ 55748a6092fSMaxime Coquelin static void stm32_throttle(struct uart_port *port) 55848a6092fSMaxime Coquelin { 559ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 560ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 56148a6092fSMaxime Coquelin unsigned long flags; 56248a6092fSMaxime Coquelin 56348a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 5644cc0ed62SErwan Le Ray stm32_clr_bits(port, ofs->cr1, stm32_port->cr1_irq); 565d0a6a7bcSErwan Le Ray if (stm32_port->cr3_irq) 566d0a6a7bcSErwan Le Ray stm32_clr_bits(port, ofs->cr3, stm32_port->cr3_irq); 567d0a6a7bcSErwan Le Ray 56848a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 56948a6092fSMaxime Coquelin } 57048a6092fSMaxime Coquelin 57148a6092fSMaxime Coquelin /* Unthrottle the remote, the input buffer can now accept data. */ 57248a6092fSMaxime Coquelin static void stm32_unthrottle(struct uart_port *port) 57348a6092fSMaxime Coquelin { 574ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 575ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 57648a6092fSMaxime Coquelin unsigned long flags; 57748a6092fSMaxime Coquelin 57848a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 5794cc0ed62SErwan Le Ray stm32_set_bits(port, ofs->cr1, stm32_port->cr1_irq); 580d0a6a7bcSErwan Le Ray if (stm32_port->cr3_irq) 581d0a6a7bcSErwan Le Ray stm32_set_bits(port, ofs->cr3, stm32_port->cr3_irq); 582d0a6a7bcSErwan Le Ray 58348a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 58448a6092fSMaxime Coquelin } 58548a6092fSMaxime Coquelin 58648a6092fSMaxime Coquelin /* Receive stop */ 58748a6092fSMaxime Coquelin static void stm32_stop_rx(struct uart_port *port) 58848a6092fSMaxime Coquelin { 589ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 590ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 591ada8618fSAlexandre TORGUE 5924cc0ed62SErwan Le Ray stm32_clr_bits(port, ofs->cr1, stm32_port->cr1_irq); 593d0a6a7bcSErwan Le Ray if (stm32_port->cr3_irq) 594d0a6a7bcSErwan Le Ray stm32_clr_bits(port, ofs->cr3, stm32_port->cr3_irq); 595d0a6a7bcSErwan Le Ray 59648a6092fSMaxime Coquelin } 59748a6092fSMaxime Coquelin 59848a6092fSMaxime Coquelin /* Handle breaks - ignored by us */ 59948a6092fSMaxime Coquelin static void stm32_break_ctl(struct uart_port *port, int break_state) 60048a6092fSMaxime Coquelin { 60148a6092fSMaxime Coquelin } 60248a6092fSMaxime Coquelin 60348a6092fSMaxime Coquelin static int stm32_startup(struct uart_port *port) 60448a6092fSMaxime Coquelin { 605ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 606ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 60748a6092fSMaxime Coquelin const char *name = to_platform_device(port->dev)->name; 60848a6092fSMaxime Coquelin u32 val; 60948a6092fSMaxime Coquelin int ret; 61048a6092fSMaxime Coquelin 61134891872SAlexandre TORGUE ret = request_threaded_irq(port->irq, stm32_interrupt, 61234891872SAlexandre TORGUE stm32_threaded_interrupt, 61334891872SAlexandre TORGUE IRQF_NO_SUSPEND, name, port); 61448a6092fSMaxime Coquelin if (ret) 61548a6092fSMaxime Coquelin return ret; 61648a6092fSMaxime Coquelin 61784872dc4SErwan Le Ray /* RX FIFO Flush */ 61884872dc4SErwan Le Ray if (ofs->rqr != UNDEF_REG) 61984872dc4SErwan Le Ray stm32_set_bits(port, ofs->rqr, USART_RQR_RXFRQ); 62048a6092fSMaxime Coquelin 62184872dc4SErwan Le Ray /* Tx and RX FIFO configuration */ 622d075719eSErwan Le Ray if (stm32_port->fifoen) { 623d075719eSErwan Le Ray val = readl_relaxed(port->membase + ofs->cr3); 624d0a6a7bcSErwan Le Ray val &= ~(USART_CR3_TXFTCFG_MASK | USART_CR3_RXFTCFG_MASK); 625d075719eSErwan Le Ray val |= USART_CR3_TXFTCFG_HALF << USART_CR3_TXFTCFG_SHIFT; 626d0a6a7bcSErwan Le Ray val |= USART_CR3_RXFTCFG_HALF << USART_CR3_RXFTCFG_SHIFT; 627d075719eSErwan Le Ray writel_relaxed(val, port->membase + ofs->cr3); 628d075719eSErwan Le Ray } 629d075719eSErwan Le Ray 63084872dc4SErwan Le Ray /* RX FIFO enabling */ 63184872dc4SErwan Le Ray val = stm32_port->cr1_irq | USART_CR1_RE; 63284872dc4SErwan Le Ray if (stm32_port->fifoen) 63384872dc4SErwan Le Ray val |= USART_CR1_FIFOEN; 63484872dc4SErwan Le Ray stm32_set_bits(port, ofs->cr1, val); 63584872dc4SErwan Le Ray 63648a6092fSMaxime Coquelin return 0; 63748a6092fSMaxime Coquelin } 63848a6092fSMaxime Coquelin 63948a6092fSMaxime Coquelin static void stm32_shutdown(struct uart_port *port) 64048a6092fSMaxime Coquelin { 641ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 642ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 64387f1f809SAlexandre TORGUE struct stm32_usart_config *cfg = &stm32_port->info->cfg; 64464c32eabSErwan Le Ray u32 val, isr; 64564c32eabSErwan Le Ray int ret; 64648a6092fSMaxime Coquelin 647*6cf61b9bSManivannan Sadhasivam /* Disable modem control interrupts */ 648*6cf61b9bSManivannan Sadhasivam stm32_disable_ms(port); 649*6cf61b9bSManivannan Sadhasivam 6504cc0ed62SErwan Le Ray val = USART_CR1_TXEIE | USART_CR1_TE; 6514cc0ed62SErwan Le Ray val |= stm32_port->cr1_irq | USART_CR1_RE; 65287f1f809SAlexandre TORGUE val |= BIT(cfg->uart_enable_bit); 653351a762aSGerald Baeza if (stm32_port->fifoen) 654351a762aSGerald Baeza val |= USART_CR1_FIFOEN; 65564c32eabSErwan Le Ray 65664c32eabSErwan Le Ray ret = readl_relaxed_poll_timeout(port->membase + ofs->isr, 65764c32eabSErwan Le Ray isr, (isr & USART_SR_TC), 65864c32eabSErwan Le Ray 10, 100000); 65964c32eabSErwan Le Ray 66064c32eabSErwan Le Ray if (ret) 66164c32eabSErwan Le Ray dev_err(port->dev, "transmission complete not set\n"); 66264c32eabSErwan Le Ray 663a14f66a4SAlexandre TORGUE stm32_clr_bits(port, ofs->cr1, val); 66448a6092fSMaxime Coquelin 66548a6092fSMaxime Coquelin free_irq(port->irq, port); 66648a6092fSMaxime Coquelin } 66748a6092fSMaxime Coquelin 668929ffa4aSYueHaibing static unsigned int stm32_get_databits(struct ktermios *termios) 669c8a9d043SErwan Le Ray { 670c8a9d043SErwan Le Ray unsigned int bits; 671c8a9d043SErwan Le Ray 672c8a9d043SErwan Le Ray tcflag_t cflag = termios->c_cflag; 673c8a9d043SErwan Le Ray 674c8a9d043SErwan Le Ray switch (cflag & CSIZE) { 675c8a9d043SErwan Le Ray /* 676c8a9d043SErwan Le Ray * CSIZE settings are not necessarily supported in hardware. 677c8a9d043SErwan Le Ray * CSIZE unsupported configurations are handled here to set word length 678c8a9d043SErwan Le Ray * to 8 bits word as default configuration and to print debug message. 679c8a9d043SErwan Le Ray */ 680c8a9d043SErwan Le Ray case CS5: 681c8a9d043SErwan Le Ray bits = 5; 682c8a9d043SErwan Le Ray break; 683c8a9d043SErwan Le Ray case CS6: 684c8a9d043SErwan Le Ray bits = 6; 685c8a9d043SErwan Le Ray break; 686c8a9d043SErwan Le Ray case CS7: 687c8a9d043SErwan Le Ray bits = 7; 688c8a9d043SErwan Le Ray break; 689c8a9d043SErwan Le Ray /* default including CS8 */ 690c8a9d043SErwan Le Ray default: 691c8a9d043SErwan Le Ray bits = 8; 692c8a9d043SErwan Le Ray break; 693c8a9d043SErwan Le Ray } 694c8a9d043SErwan Le Ray 695c8a9d043SErwan Le Ray return bits; 696c8a9d043SErwan Le Ray } 697c8a9d043SErwan Le Ray 69848a6092fSMaxime Coquelin static void stm32_set_termios(struct uart_port *port, struct ktermios *termios, 69948a6092fSMaxime Coquelin struct ktermios *old) 70048a6092fSMaxime Coquelin { 70148a6092fSMaxime Coquelin struct stm32_port *stm32_port = to_stm32_port(port); 702ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 703ada8618fSAlexandre TORGUE struct stm32_usart_config *cfg = &stm32_port->info->cfg; 7041bcda09dSBich HEMON struct serial_rs485 *rs485conf = &port->rs485; 705c8a9d043SErwan Le Ray unsigned int baud, bits; 70648a6092fSMaxime Coquelin u32 usartdiv, mantissa, fraction, oversampling; 70748a6092fSMaxime Coquelin tcflag_t cflag = termios->c_cflag; 70848a6092fSMaxime Coquelin u32 cr1, cr2, cr3; 70948a6092fSMaxime Coquelin unsigned long flags; 71048a6092fSMaxime Coquelin 71148a6092fSMaxime Coquelin if (!stm32_port->hw_flow_control) 71248a6092fSMaxime Coquelin cflag &= ~CRTSCTS; 71348a6092fSMaxime Coquelin 71448a6092fSMaxime Coquelin baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8); 71548a6092fSMaxime Coquelin 71648a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 71748a6092fSMaxime Coquelin 71848a6092fSMaxime Coquelin /* Stop serial port and reset value */ 719ada8618fSAlexandre TORGUE writel_relaxed(0, port->membase + ofs->cr1); 72048a6092fSMaxime Coquelin 72184872dc4SErwan Le Ray /* flush RX & TX FIFO */ 72284872dc4SErwan Le Ray if (ofs->rqr != UNDEF_REG) 72384872dc4SErwan Le Ray stm32_set_bits(port, ofs->rqr, 72484872dc4SErwan Le Ray USART_RQR_TXFRQ | USART_RQR_RXFRQ); 7251bcda09dSBich HEMON 72684872dc4SErwan Le Ray cr1 = USART_CR1_TE | USART_CR1_RE; 727351a762aSGerald Baeza if (stm32_port->fifoen) 728351a762aSGerald Baeza cr1 |= USART_CR1_FIFOEN; 72948a6092fSMaxime Coquelin cr2 = 0; 730d075719eSErwan Le Ray cr3 = readl_relaxed(port->membase + ofs->cr3); 731d0a6a7bcSErwan Le Ray cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTCFG_MASK | USART_CR3_RXFTIE 732d075719eSErwan Le Ray | USART_CR3_TXFTCFG_MASK; 73348a6092fSMaxime Coquelin 73448a6092fSMaxime Coquelin if (cflag & CSTOPB) 73548a6092fSMaxime Coquelin cr2 |= USART_CR2_STOP_2B; 73648a6092fSMaxime Coquelin 737c8a9d043SErwan Le Ray bits = stm32_get_databits(termios); 7386c5962f3SErwan Le Ray stm32_port->rdr_mask = (BIT(bits) - 1); 739c8a9d043SErwan Le Ray 74048a6092fSMaxime Coquelin if (cflag & PARENB) { 741c8a9d043SErwan Le Ray bits++; 74248a6092fSMaxime Coquelin cr1 |= USART_CR1_PCE; 743c8a9d043SErwan Le Ray } 744c8a9d043SErwan Le Ray 745c8a9d043SErwan Le Ray /* 746c8a9d043SErwan Le Ray * Word length configuration: 747c8a9d043SErwan Le Ray * CS8 + parity, 9 bits word aka [M1:M0] = 0b01 748c8a9d043SErwan Le Ray * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10 749c8a9d043SErwan Le Ray * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00 750c8a9d043SErwan Le Ray * M0 and M1 already cleared by cr1 initialization. 751c8a9d043SErwan Le Ray */ 752c8a9d043SErwan Le Ray if (bits == 9) 753ada8618fSAlexandre TORGUE cr1 |= USART_CR1_M0; 754c8a9d043SErwan Le Ray else if ((bits == 7) && cfg->has_7bits_data) 755c8a9d043SErwan Le Ray cr1 |= USART_CR1_M1; 756c8a9d043SErwan Le Ray else if (bits != 8) 757c8a9d043SErwan Le Ray dev_dbg(port->dev, "Unsupported data bits config: %u bits\n" 758c8a9d043SErwan Le Ray , bits); 75948a6092fSMaxime Coquelin 7604cc0ed62SErwan Le Ray if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch || 7614cc0ed62SErwan Le Ray stm32_port->fifoen)) { 7624cc0ed62SErwan Le Ray if (cflag & CSTOPB) 7634cc0ed62SErwan Le Ray bits = bits + 3; /* 1 start bit + 2 stop bits */ 7644cc0ed62SErwan Le Ray else 7654cc0ed62SErwan Le Ray bits = bits + 2; /* 1 start bit + 1 stop bit */ 7664cc0ed62SErwan Le Ray 7674cc0ed62SErwan Le Ray /* RX timeout irq to occur after last stop bit + bits */ 7684cc0ed62SErwan Le Ray stm32_port->cr1_irq = USART_CR1_RTOIE; 7694cc0ed62SErwan Le Ray writel_relaxed(bits, port->membase + ofs->rtor); 7704cc0ed62SErwan Le Ray cr2 |= USART_CR2_RTOEN; 771d0a6a7bcSErwan Le Ray /* Not using dma, enable fifo threshold irq */ 772d0a6a7bcSErwan Le Ray if (!stm32_port->rx_ch) 773d0a6a7bcSErwan Le Ray stm32_port->cr3_irq = USART_CR3_RXFTIE; 7744cc0ed62SErwan Le Ray } 7754cc0ed62SErwan Le Ray 776d0a6a7bcSErwan Le Ray cr1 |= stm32_port->cr1_irq; 777d0a6a7bcSErwan Le Ray cr3 |= stm32_port->cr3_irq; 778d0a6a7bcSErwan Le Ray 77948a6092fSMaxime Coquelin if (cflag & PARODD) 78048a6092fSMaxime Coquelin cr1 |= USART_CR1_PS; 78148a6092fSMaxime Coquelin 78248a6092fSMaxime Coquelin port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS); 78348a6092fSMaxime Coquelin if (cflag & CRTSCTS) { 78448a6092fSMaxime Coquelin port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS; 78535abe98fSBich HEMON cr3 |= USART_CR3_CTSE | USART_CR3_RTSE; 78648a6092fSMaxime Coquelin } 78748a6092fSMaxime Coquelin 788*6cf61b9bSManivannan Sadhasivam /* Handle modem control interrupts */ 789*6cf61b9bSManivannan Sadhasivam if (UART_ENABLE_MS(port, termios->c_cflag)) 790*6cf61b9bSManivannan Sadhasivam stm32_enable_ms(port); 791*6cf61b9bSManivannan Sadhasivam else 792*6cf61b9bSManivannan Sadhasivam stm32_disable_ms(port); 793*6cf61b9bSManivannan Sadhasivam 79448a6092fSMaxime Coquelin usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud); 79548a6092fSMaxime Coquelin 79648a6092fSMaxime Coquelin /* 79748a6092fSMaxime Coquelin * The USART supports 16 or 8 times oversampling. 79848a6092fSMaxime Coquelin * By default we prefer 16 times oversampling, so that the receiver 79948a6092fSMaxime Coquelin * has a better tolerance to clock deviations. 80048a6092fSMaxime Coquelin * 8 times oversampling is only used to achieve higher speeds. 80148a6092fSMaxime Coquelin */ 80248a6092fSMaxime Coquelin if (usartdiv < 16) { 80348a6092fSMaxime Coquelin oversampling = 8; 8041bcda09dSBich HEMON cr1 |= USART_CR1_OVER8; 805ada8618fSAlexandre TORGUE stm32_set_bits(port, ofs->cr1, USART_CR1_OVER8); 80648a6092fSMaxime Coquelin } else { 80748a6092fSMaxime Coquelin oversampling = 16; 8081bcda09dSBich HEMON cr1 &= ~USART_CR1_OVER8; 809ada8618fSAlexandre TORGUE stm32_clr_bits(port, ofs->cr1, USART_CR1_OVER8); 81048a6092fSMaxime Coquelin } 81148a6092fSMaxime Coquelin 81248a6092fSMaxime Coquelin mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT; 81348a6092fSMaxime Coquelin fraction = usartdiv % oversampling; 814ada8618fSAlexandre TORGUE writel_relaxed(mantissa | fraction, port->membase + ofs->brr); 81548a6092fSMaxime Coquelin 81648a6092fSMaxime Coquelin uart_update_timeout(port, cflag, baud); 81748a6092fSMaxime Coquelin 81848a6092fSMaxime Coquelin port->read_status_mask = USART_SR_ORE; 81948a6092fSMaxime Coquelin if (termios->c_iflag & INPCK) 82048a6092fSMaxime Coquelin port->read_status_mask |= USART_SR_PE | USART_SR_FE; 82148a6092fSMaxime Coquelin if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK)) 8224f01d833SErwan Le Ray port->read_status_mask |= USART_SR_FE; 82348a6092fSMaxime Coquelin 82448a6092fSMaxime Coquelin /* Characters to ignore */ 82548a6092fSMaxime Coquelin port->ignore_status_mask = 0; 82648a6092fSMaxime Coquelin if (termios->c_iflag & IGNPAR) 82748a6092fSMaxime Coquelin port->ignore_status_mask = USART_SR_PE | USART_SR_FE; 82848a6092fSMaxime Coquelin if (termios->c_iflag & IGNBRK) { 8294f01d833SErwan Le Ray port->ignore_status_mask |= USART_SR_FE; 83048a6092fSMaxime Coquelin /* 83148a6092fSMaxime Coquelin * If we're ignoring parity and break indicators, 83248a6092fSMaxime Coquelin * ignore overruns too (for real raw support). 83348a6092fSMaxime Coquelin */ 83448a6092fSMaxime Coquelin if (termios->c_iflag & IGNPAR) 83548a6092fSMaxime Coquelin port->ignore_status_mask |= USART_SR_ORE; 83648a6092fSMaxime Coquelin } 83748a6092fSMaxime Coquelin 83848a6092fSMaxime Coquelin /* Ignore all characters if CREAD is not set */ 83948a6092fSMaxime Coquelin if ((termios->c_cflag & CREAD) == 0) 84048a6092fSMaxime Coquelin port->ignore_status_mask |= USART_SR_DUMMY_RX; 84148a6092fSMaxime Coquelin 84234891872SAlexandre TORGUE if (stm32_port->rx_ch) 84334891872SAlexandre TORGUE cr3 |= USART_CR3_DMAR; 84434891872SAlexandre TORGUE 8451bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_ENABLED) { 8461bcda09dSBich HEMON stm32_config_reg_rs485(&cr1, &cr3, 8471bcda09dSBich HEMON rs485conf->delay_rts_before_send, 8481bcda09dSBich HEMON rs485conf->delay_rts_after_send, baud); 8491bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 8501bcda09dSBich HEMON cr3 &= ~USART_CR3_DEP; 8511bcda09dSBich HEMON rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND; 8521bcda09dSBich HEMON } else { 8531bcda09dSBich HEMON cr3 |= USART_CR3_DEP; 8541bcda09dSBich HEMON rs485conf->flags |= SER_RS485_RTS_AFTER_SEND; 8551bcda09dSBich HEMON } 8561bcda09dSBich HEMON 8571bcda09dSBich HEMON } else { 8581bcda09dSBich HEMON cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP); 8591bcda09dSBich HEMON cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK); 8601bcda09dSBich HEMON } 8611bcda09dSBich HEMON 862ada8618fSAlexandre TORGUE writel_relaxed(cr3, port->membase + ofs->cr3); 863ada8618fSAlexandre TORGUE writel_relaxed(cr2, port->membase + ofs->cr2); 864ada8618fSAlexandre TORGUE writel_relaxed(cr1, port->membase + ofs->cr1); 86548a6092fSMaxime Coquelin 8661bcda09dSBich HEMON stm32_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 86748a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 86848a6092fSMaxime Coquelin } 86948a6092fSMaxime Coquelin 87048a6092fSMaxime Coquelin static const char *stm32_type(struct uart_port *port) 87148a6092fSMaxime Coquelin { 87248a6092fSMaxime Coquelin return (port->type == PORT_STM32) ? DRIVER_NAME : NULL; 87348a6092fSMaxime Coquelin } 87448a6092fSMaxime Coquelin 87548a6092fSMaxime Coquelin static void stm32_release_port(struct uart_port *port) 87648a6092fSMaxime Coquelin { 87748a6092fSMaxime Coquelin } 87848a6092fSMaxime Coquelin 87948a6092fSMaxime Coquelin static int stm32_request_port(struct uart_port *port) 88048a6092fSMaxime Coquelin { 88148a6092fSMaxime Coquelin return 0; 88248a6092fSMaxime Coquelin } 88348a6092fSMaxime Coquelin 88448a6092fSMaxime Coquelin static void stm32_config_port(struct uart_port *port, int flags) 88548a6092fSMaxime Coquelin { 88648a6092fSMaxime Coquelin if (flags & UART_CONFIG_TYPE) 88748a6092fSMaxime Coquelin port->type = PORT_STM32; 88848a6092fSMaxime Coquelin } 88948a6092fSMaxime Coquelin 89048a6092fSMaxime Coquelin static int 89148a6092fSMaxime Coquelin stm32_verify_port(struct uart_port *port, struct serial_struct *ser) 89248a6092fSMaxime Coquelin { 89348a6092fSMaxime Coquelin /* No user changeable parameters */ 89448a6092fSMaxime Coquelin return -EINVAL; 89548a6092fSMaxime Coquelin } 89648a6092fSMaxime Coquelin 89748a6092fSMaxime Coquelin static void stm32_pm(struct uart_port *port, unsigned int state, 89848a6092fSMaxime Coquelin unsigned int oldstate) 89948a6092fSMaxime Coquelin { 90048a6092fSMaxime Coquelin struct stm32_port *stm32port = container_of(port, 90148a6092fSMaxime Coquelin struct stm32_port, port); 902ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 903ada8618fSAlexandre TORGUE struct stm32_usart_config *cfg = &stm32port->info->cfg; 90448a6092fSMaxime Coquelin unsigned long flags = 0; 90548a6092fSMaxime Coquelin 90648a6092fSMaxime Coquelin switch (state) { 90748a6092fSMaxime Coquelin case UART_PM_STATE_ON: 908fb6dcef6SErwan Le Ray pm_runtime_get_sync(port->dev); 90948a6092fSMaxime Coquelin break; 91048a6092fSMaxime Coquelin case UART_PM_STATE_OFF: 91148a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 912ada8618fSAlexandre TORGUE stm32_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 91348a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 914fb6dcef6SErwan Le Ray pm_runtime_put_sync(port->dev); 91548a6092fSMaxime Coquelin break; 91648a6092fSMaxime Coquelin } 91748a6092fSMaxime Coquelin } 91848a6092fSMaxime Coquelin 91948a6092fSMaxime Coquelin static const struct uart_ops stm32_uart_ops = { 92048a6092fSMaxime Coquelin .tx_empty = stm32_tx_empty, 92148a6092fSMaxime Coquelin .set_mctrl = stm32_set_mctrl, 92248a6092fSMaxime Coquelin .get_mctrl = stm32_get_mctrl, 92348a6092fSMaxime Coquelin .stop_tx = stm32_stop_tx, 92448a6092fSMaxime Coquelin .start_tx = stm32_start_tx, 92548a6092fSMaxime Coquelin .throttle = stm32_throttle, 92648a6092fSMaxime Coquelin .unthrottle = stm32_unthrottle, 92748a6092fSMaxime Coquelin .stop_rx = stm32_stop_rx, 928*6cf61b9bSManivannan Sadhasivam .enable_ms = stm32_enable_ms, 92948a6092fSMaxime Coquelin .break_ctl = stm32_break_ctl, 93048a6092fSMaxime Coquelin .startup = stm32_startup, 93148a6092fSMaxime Coquelin .shutdown = stm32_shutdown, 93248a6092fSMaxime Coquelin .set_termios = stm32_set_termios, 93348a6092fSMaxime Coquelin .pm = stm32_pm, 93448a6092fSMaxime Coquelin .type = stm32_type, 93548a6092fSMaxime Coquelin .release_port = stm32_release_port, 93648a6092fSMaxime Coquelin .request_port = stm32_request_port, 93748a6092fSMaxime Coquelin .config_port = stm32_config_port, 93848a6092fSMaxime Coquelin .verify_port = stm32_verify_port, 93948a6092fSMaxime Coquelin }; 94048a6092fSMaxime Coquelin 94148a6092fSMaxime Coquelin static int stm32_init_port(struct stm32_port *stm32port, 94248a6092fSMaxime Coquelin struct platform_device *pdev) 94348a6092fSMaxime Coquelin { 94448a6092fSMaxime Coquelin struct uart_port *port = &stm32port->port; 94548a6092fSMaxime Coquelin struct resource *res; 94648a6092fSMaxime Coquelin int ret; 94748a6092fSMaxime Coquelin 94848a6092fSMaxime Coquelin port->iotype = UPIO_MEM; 94948a6092fSMaxime Coquelin port->flags = UPF_BOOT_AUTOCONF; 95048a6092fSMaxime Coquelin port->ops = &stm32_uart_ops; 95148a6092fSMaxime Coquelin port->dev = &pdev->dev; 952d075719eSErwan Le Ray port->fifosize = stm32port->info->cfg.fifosize; 9539feedaa7SDmitry Safonov port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE); 9542c58e560SErwan Le Ray 9552c58e560SErwan Le Ray ret = platform_get_irq(pdev, 0); 9561df21786SStephen Boyd if (ret <= 0) 9571df21786SStephen Boyd return ret ? : -ENODEV; 9582c58e560SErwan Le Ray port->irq = ret; 9592c58e560SErwan Le Ray 9607d8f6861SBich HEMON port->rs485_config = stm32_config_rs485; 9617d8f6861SBich HEMON 9627d8f6861SBich HEMON stm32_init_rs485(port, pdev); 9637d8f6861SBich HEMON 9642c58e560SErwan Le Ray if (stm32port->info->cfg.has_wakeup) { 965270e5a74SFabrice Gasnier stm32port->wakeirq = platform_get_irq(pdev, 1); 9661df21786SStephen Boyd if (stm32port->wakeirq <= 0 && stm32port->wakeirq != -ENXIO) 9671df21786SStephen Boyd return stm32port->wakeirq ? : -ENODEV; 9682c58e560SErwan Le Ray } 9692c58e560SErwan Le Ray 970351a762aSGerald Baeza stm32port->fifoen = stm32port->info->cfg.has_fifo; 97148a6092fSMaxime Coquelin 97248a6092fSMaxime Coquelin res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 97348a6092fSMaxime Coquelin port->membase = devm_ioremap_resource(&pdev->dev, res); 97448a6092fSMaxime Coquelin if (IS_ERR(port->membase)) 97548a6092fSMaxime Coquelin return PTR_ERR(port->membase); 97648a6092fSMaxime Coquelin port->mapbase = res->start; 97748a6092fSMaxime Coquelin 97848a6092fSMaxime Coquelin spin_lock_init(&port->lock); 97948a6092fSMaxime Coquelin 98048a6092fSMaxime Coquelin stm32port->clk = devm_clk_get(&pdev->dev, NULL); 98148a6092fSMaxime Coquelin if (IS_ERR(stm32port->clk)) 98248a6092fSMaxime Coquelin return PTR_ERR(stm32port->clk); 98348a6092fSMaxime Coquelin 98448a6092fSMaxime Coquelin /* Ensure that clk rate is correct by enabling the clk */ 98548a6092fSMaxime Coquelin ret = clk_prepare_enable(stm32port->clk); 98648a6092fSMaxime Coquelin if (ret) 98748a6092fSMaxime Coquelin return ret; 98848a6092fSMaxime Coquelin 98948a6092fSMaxime Coquelin stm32port->port.uartclk = clk_get_rate(stm32port->clk); 990ada80043SFabrice Gasnier if (!stm32port->port.uartclk) { 99148a6092fSMaxime Coquelin ret = -EINVAL; 992*6cf61b9bSManivannan Sadhasivam goto err_clk; 993ada80043SFabrice Gasnier } 99448a6092fSMaxime Coquelin 995*6cf61b9bSManivannan Sadhasivam stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0); 996*6cf61b9bSManivannan Sadhasivam if (IS_ERR(stm32port->gpios)) { 997*6cf61b9bSManivannan Sadhasivam ret = PTR_ERR(stm32port->gpios); 998*6cf61b9bSManivannan Sadhasivam goto err_clk; 999*6cf61b9bSManivannan Sadhasivam } 1000*6cf61b9bSManivannan Sadhasivam 1001*6cf61b9bSManivannan Sadhasivam /* Both CTS/RTS gpios and "st,hw-flow-ctrl" should not be specified */ 1002*6cf61b9bSManivannan Sadhasivam if (stm32port->hw_flow_control) { 1003*6cf61b9bSManivannan Sadhasivam if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) || 1004*6cf61b9bSManivannan Sadhasivam mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) { 1005*6cf61b9bSManivannan Sadhasivam dev_err(&pdev->dev, "Conflicting RTS/CTS config\n"); 1006*6cf61b9bSManivannan Sadhasivam ret = -EINVAL; 1007*6cf61b9bSManivannan Sadhasivam goto err_clk; 1008*6cf61b9bSManivannan Sadhasivam } 1009*6cf61b9bSManivannan Sadhasivam } 1010*6cf61b9bSManivannan Sadhasivam 1011*6cf61b9bSManivannan Sadhasivam return ret; 1012*6cf61b9bSManivannan Sadhasivam 1013*6cf61b9bSManivannan Sadhasivam err_clk: 1014*6cf61b9bSManivannan Sadhasivam clk_disable_unprepare(stm32port->clk); 1015*6cf61b9bSManivannan Sadhasivam 101648a6092fSMaxime Coquelin return ret; 101748a6092fSMaxime Coquelin } 101848a6092fSMaxime Coquelin 101948a6092fSMaxime Coquelin static struct stm32_port *stm32_of_get_stm32_port(struct platform_device *pdev) 102048a6092fSMaxime Coquelin { 102148a6092fSMaxime Coquelin struct device_node *np = pdev->dev.of_node; 102248a6092fSMaxime Coquelin int id; 102348a6092fSMaxime Coquelin 102448a6092fSMaxime Coquelin if (!np) 102548a6092fSMaxime Coquelin return NULL; 102648a6092fSMaxime Coquelin 102748a6092fSMaxime Coquelin id = of_alias_get_id(np, "serial"); 1028e5707915SGerald Baeza if (id < 0) { 1029e5707915SGerald Baeza dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id); 1030e5707915SGerald Baeza return NULL; 1031e5707915SGerald Baeza } 103248a6092fSMaxime Coquelin 103348a6092fSMaxime Coquelin if (WARN_ON(id >= STM32_MAX_PORTS)) 103448a6092fSMaxime Coquelin return NULL; 103548a6092fSMaxime Coquelin 103648a6092fSMaxime Coquelin stm32_ports[id].hw_flow_control = of_property_read_bool(np, 103759bed2dfSAlexandre TORGUE "st,hw-flow-ctrl"); 103848a6092fSMaxime Coquelin stm32_ports[id].port.line = id; 10394cc0ed62SErwan Le Ray stm32_ports[id].cr1_irq = USART_CR1_RXNEIE; 1040d0a6a7bcSErwan Le Ray stm32_ports[id].cr3_irq = 0; 1041e5707915SGerald Baeza stm32_ports[id].last_res = RX_BUF_L; 104248a6092fSMaxime Coquelin return &stm32_ports[id]; 104348a6092fSMaxime Coquelin } 104448a6092fSMaxime Coquelin 104548a6092fSMaxime Coquelin #ifdef CONFIG_OF 104648a6092fSMaxime Coquelin static const struct of_device_id stm32_match[] = { 1047ada8618fSAlexandre TORGUE { .compatible = "st,stm32-uart", .data = &stm32f4_info}, 1048ada8618fSAlexandre TORGUE { .compatible = "st,stm32f7-uart", .data = &stm32f7_info}, 1049270e5a74SFabrice Gasnier { .compatible = "st,stm32h7-uart", .data = &stm32h7_info}, 105048a6092fSMaxime Coquelin {}, 105148a6092fSMaxime Coquelin }; 105248a6092fSMaxime Coquelin 105348a6092fSMaxime Coquelin MODULE_DEVICE_TABLE(of, stm32_match); 105448a6092fSMaxime Coquelin #endif 105548a6092fSMaxime Coquelin 105634891872SAlexandre TORGUE static int stm32_of_dma_rx_probe(struct stm32_port *stm32port, 105734891872SAlexandre TORGUE struct platform_device *pdev) 105834891872SAlexandre TORGUE { 105934891872SAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 106034891872SAlexandre TORGUE struct uart_port *port = &stm32port->port; 106134891872SAlexandre TORGUE struct device *dev = &pdev->dev; 106234891872SAlexandre TORGUE struct dma_slave_config config; 106334891872SAlexandre TORGUE struct dma_async_tx_descriptor *desc = NULL; 106434891872SAlexandre TORGUE dma_cookie_t cookie; 106534891872SAlexandre TORGUE int ret; 106634891872SAlexandre TORGUE 106734891872SAlexandre TORGUE /* Request DMA RX channel */ 106834891872SAlexandre TORGUE stm32port->rx_ch = dma_request_slave_channel(dev, "rx"); 106934891872SAlexandre TORGUE if (!stm32port->rx_ch) { 107034891872SAlexandre TORGUE dev_info(dev, "rx dma alloc failed\n"); 107134891872SAlexandre TORGUE return -ENODEV; 107234891872SAlexandre TORGUE } 107334891872SAlexandre TORGUE stm32port->rx_buf = dma_alloc_coherent(&pdev->dev, RX_BUF_L, 107434891872SAlexandre TORGUE &stm32port->rx_dma_buf, 107534891872SAlexandre TORGUE GFP_KERNEL); 107634891872SAlexandre TORGUE if (!stm32port->rx_buf) { 107734891872SAlexandre TORGUE ret = -ENOMEM; 107834891872SAlexandre TORGUE goto alloc_err; 107934891872SAlexandre TORGUE } 108034891872SAlexandre TORGUE 108134891872SAlexandre TORGUE /* Configure DMA channel */ 108234891872SAlexandre TORGUE memset(&config, 0, sizeof(config)); 10838e5481d9SArnd Bergmann config.src_addr = port->mapbase + ofs->rdr; 108434891872SAlexandre TORGUE config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; 108534891872SAlexandre TORGUE 108634891872SAlexandre TORGUE ret = dmaengine_slave_config(stm32port->rx_ch, &config); 108734891872SAlexandre TORGUE if (ret < 0) { 108834891872SAlexandre TORGUE dev_err(dev, "rx dma channel config failed\n"); 108934891872SAlexandre TORGUE ret = -ENODEV; 109034891872SAlexandre TORGUE goto config_err; 109134891872SAlexandre TORGUE } 109234891872SAlexandre TORGUE 109334891872SAlexandre TORGUE /* Prepare a DMA cyclic transaction */ 109434891872SAlexandre TORGUE desc = dmaengine_prep_dma_cyclic(stm32port->rx_ch, 109534891872SAlexandre TORGUE stm32port->rx_dma_buf, 109634891872SAlexandre TORGUE RX_BUF_L, RX_BUF_P, DMA_DEV_TO_MEM, 109734891872SAlexandre TORGUE DMA_PREP_INTERRUPT); 109834891872SAlexandre TORGUE if (!desc) { 109934891872SAlexandre TORGUE dev_err(dev, "rx dma prep cyclic failed\n"); 110034891872SAlexandre TORGUE ret = -ENODEV; 110134891872SAlexandre TORGUE goto config_err; 110234891872SAlexandre TORGUE } 110334891872SAlexandre TORGUE 110434891872SAlexandre TORGUE /* No callback as dma buffer is drained on usart interrupt */ 110534891872SAlexandre TORGUE desc->callback = NULL; 110634891872SAlexandre TORGUE desc->callback_param = NULL; 110734891872SAlexandre TORGUE 110834891872SAlexandre TORGUE /* Push current DMA transaction in the pending queue */ 110934891872SAlexandre TORGUE cookie = dmaengine_submit(desc); 111034891872SAlexandre TORGUE 111134891872SAlexandre TORGUE /* Issue pending DMA requests */ 111234891872SAlexandre TORGUE dma_async_issue_pending(stm32port->rx_ch); 111334891872SAlexandre TORGUE 111434891872SAlexandre TORGUE return 0; 111534891872SAlexandre TORGUE 111634891872SAlexandre TORGUE config_err: 111734891872SAlexandre TORGUE dma_free_coherent(&pdev->dev, 111834891872SAlexandre TORGUE RX_BUF_L, stm32port->rx_buf, 111934891872SAlexandre TORGUE stm32port->rx_dma_buf); 112034891872SAlexandre TORGUE 112134891872SAlexandre TORGUE alloc_err: 112234891872SAlexandre TORGUE dma_release_channel(stm32port->rx_ch); 112334891872SAlexandre TORGUE stm32port->rx_ch = NULL; 112434891872SAlexandre TORGUE 112534891872SAlexandre TORGUE return ret; 112634891872SAlexandre TORGUE } 112734891872SAlexandre TORGUE 112834891872SAlexandre TORGUE static int stm32_of_dma_tx_probe(struct stm32_port *stm32port, 112934891872SAlexandre TORGUE struct platform_device *pdev) 113034891872SAlexandre TORGUE { 113134891872SAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 113234891872SAlexandre TORGUE struct uart_port *port = &stm32port->port; 113334891872SAlexandre TORGUE struct device *dev = &pdev->dev; 113434891872SAlexandre TORGUE struct dma_slave_config config; 113534891872SAlexandre TORGUE int ret; 113634891872SAlexandre TORGUE 113734891872SAlexandre TORGUE stm32port->tx_dma_busy = false; 113834891872SAlexandre TORGUE 113934891872SAlexandre TORGUE /* Request DMA TX channel */ 114034891872SAlexandre TORGUE stm32port->tx_ch = dma_request_slave_channel(dev, "tx"); 114134891872SAlexandre TORGUE if (!stm32port->tx_ch) { 114234891872SAlexandre TORGUE dev_info(dev, "tx dma alloc failed\n"); 114334891872SAlexandre TORGUE return -ENODEV; 114434891872SAlexandre TORGUE } 114534891872SAlexandre TORGUE stm32port->tx_buf = dma_alloc_coherent(&pdev->dev, TX_BUF_L, 114634891872SAlexandre TORGUE &stm32port->tx_dma_buf, 114734891872SAlexandre TORGUE GFP_KERNEL); 114834891872SAlexandre TORGUE if (!stm32port->tx_buf) { 114934891872SAlexandre TORGUE ret = -ENOMEM; 115034891872SAlexandre TORGUE goto alloc_err; 115134891872SAlexandre TORGUE } 115234891872SAlexandre TORGUE 115334891872SAlexandre TORGUE /* Configure DMA channel */ 115434891872SAlexandre TORGUE memset(&config, 0, sizeof(config)); 11558e5481d9SArnd Bergmann config.dst_addr = port->mapbase + ofs->tdr; 115634891872SAlexandre TORGUE config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; 115734891872SAlexandre TORGUE 115834891872SAlexandre TORGUE ret = dmaengine_slave_config(stm32port->tx_ch, &config); 115934891872SAlexandre TORGUE if (ret < 0) { 116034891872SAlexandre TORGUE dev_err(dev, "tx dma channel config failed\n"); 116134891872SAlexandre TORGUE ret = -ENODEV; 116234891872SAlexandre TORGUE goto config_err; 116334891872SAlexandre TORGUE } 116434891872SAlexandre TORGUE 116534891872SAlexandre TORGUE return 0; 116634891872SAlexandre TORGUE 116734891872SAlexandre TORGUE config_err: 116834891872SAlexandre TORGUE dma_free_coherent(&pdev->dev, 116934891872SAlexandre TORGUE TX_BUF_L, stm32port->tx_buf, 117034891872SAlexandre TORGUE stm32port->tx_dma_buf); 117134891872SAlexandre TORGUE 117234891872SAlexandre TORGUE alloc_err: 117334891872SAlexandre TORGUE dma_release_channel(stm32port->tx_ch); 117434891872SAlexandre TORGUE stm32port->tx_ch = NULL; 117534891872SAlexandre TORGUE 117634891872SAlexandre TORGUE return ret; 117734891872SAlexandre TORGUE } 117834891872SAlexandre TORGUE 117948a6092fSMaxime Coquelin static int stm32_serial_probe(struct platform_device *pdev) 118048a6092fSMaxime Coquelin { 1181ada8618fSAlexandre TORGUE const struct of_device_id *match; 118248a6092fSMaxime Coquelin struct stm32_port *stm32port; 1183ada8618fSAlexandre TORGUE int ret; 118448a6092fSMaxime Coquelin 118548a6092fSMaxime Coquelin stm32port = stm32_of_get_stm32_port(pdev); 118648a6092fSMaxime Coquelin if (!stm32port) 118748a6092fSMaxime Coquelin return -ENODEV; 118848a6092fSMaxime Coquelin 1189ada8618fSAlexandre TORGUE match = of_match_device(stm32_match, &pdev->dev); 1190ada8618fSAlexandre TORGUE if (match && match->data) 1191ada8618fSAlexandre TORGUE stm32port->info = (struct stm32_usart_info *)match->data; 1192ada8618fSAlexandre TORGUE else 1193ada8618fSAlexandre TORGUE return -EINVAL; 1194ada8618fSAlexandre TORGUE 119548a6092fSMaxime Coquelin ret = stm32_init_port(stm32port, pdev); 119648a6092fSMaxime Coquelin if (ret) 119748a6092fSMaxime Coquelin return ret; 119848a6092fSMaxime Coquelin 11992c58e560SErwan Le Ray if (stm32port->wakeirq > 0) { 1200270e5a74SFabrice Gasnier ret = device_init_wakeup(&pdev->dev, true); 120148a6092fSMaxime Coquelin if (ret) 1202ada80043SFabrice Gasnier goto err_uninit; 12035297f274SErwan Le Ray 12045297f274SErwan Le Ray ret = dev_pm_set_dedicated_wake_irq(&pdev->dev, 12055297f274SErwan Le Ray stm32port->wakeirq); 12065297f274SErwan Le Ray if (ret) 12075297f274SErwan Le Ray goto err_nowup; 12085297f274SErwan Le Ray 12095297f274SErwan Le Ray device_set_wakeup_enable(&pdev->dev, false); 1210270e5a74SFabrice Gasnier } 1211270e5a74SFabrice Gasnier 1212270e5a74SFabrice Gasnier ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port); 1213270e5a74SFabrice Gasnier if (ret) 12145297f274SErwan Le Ray goto err_wirq; 121548a6092fSMaxime Coquelin 121634891872SAlexandre TORGUE ret = stm32_of_dma_rx_probe(stm32port, pdev); 121734891872SAlexandre TORGUE if (ret) 121834891872SAlexandre TORGUE dev_info(&pdev->dev, "interrupt mode used for rx (no dma)\n"); 121934891872SAlexandre TORGUE 122034891872SAlexandre TORGUE ret = stm32_of_dma_tx_probe(stm32port, pdev); 122134891872SAlexandre TORGUE if (ret) 122234891872SAlexandre TORGUE dev_info(&pdev->dev, "interrupt mode used for tx (no dma)\n"); 122334891872SAlexandre TORGUE 122448a6092fSMaxime Coquelin platform_set_drvdata(pdev, &stm32port->port); 122548a6092fSMaxime Coquelin 1226fb6dcef6SErwan Le Ray pm_runtime_get_noresume(&pdev->dev); 1227fb6dcef6SErwan Le Ray pm_runtime_set_active(&pdev->dev); 1228fb6dcef6SErwan Le Ray pm_runtime_enable(&pdev->dev); 1229fb6dcef6SErwan Le Ray pm_runtime_put_sync(&pdev->dev); 1230fb6dcef6SErwan Le Ray 123148a6092fSMaxime Coquelin return 0; 1232ada80043SFabrice Gasnier 12335297f274SErwan Le Ray err_wirq: 12342c58e560SErwan Le Ray if (stm32port->wakeirq > 0) 12355297f274SErwan Le Ray dev_pm_clear_wake_irq(&pdev->dev); 12365297f274SErwan Le Ray 1237270e5a74SFabrice Gasnier err_nowup: 12382c58e560SErwan Le Ray if (stm32port->wakeirq > 0) 1239270e5a74SFabrice Gasnier device_init_wakeup(&pdev->dev, false); 1240270e5a74SFabrice Gasnier 1241ada80043SFabrice Gasnier err_uninit: 1242ada80043SFabrice Gasnier clk_disable_unprepare(stm32port->clk); 1243ada80043SFabrice Gasnier 1244ada80043SFabrice Gasnier return ret; 124548a6092fSMaxime Coquelin } 124648a6092fSMaxime Coquelin 124748a6092fSMaxime Coquelin static int stm32_serial_remove(struct platform_device *pdev) 124848a6092fSMaxime Coquelin { 124948a6092fSMaxime Coquelin struct uart_port *port = platform_get_drvdata(pdev); 1250511c7b1bSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 125134891872SAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1252fb6dcef6SErwan Le Ray int err; 1253fb6dcef6SErwan Le Ray 1254fb6dcef6SErwan Le Ray pm_runtime_get_sync(&pdev->dev); 125534891872SAlexandre TORGUE 125634891872SAlexandre TORGUE stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAR); 125734891872SAlexandre TORGUE 125834891872SAlexandre TORGUE if (stm32_port->rx_ch) 125934891872SAlexandre TORGUE dma_release_channel(stm32_port->rx_ch); 126034891872SAlexandre TORGUE 126134891872SAlexandre TORGUE if (stm32_port->rx_dma_buf) 126234891872SAlexandre TORGUE dma_free_coherent(&pdev->dev, 126334891872SAlexandre TORGUE RX_BUF_L, stm32_port->rx_buf, 126434891872SAlexandre TORGUE stm32_port->rx_dma_buf); 126534891872SAlexandre TORGUE 126634891872SAlexandre TORGUE stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 126734891872SAlexandre TORGUE 126834891872SAlexandre TORGUE if (stm32_port->tx_ch) 126934891872SAlexandre TORGUE dma_release_channel(stm32_port->tx_ch); 127034891872SAlexandre TORGUE 127134891872SAlexandre TORGUE if (stm32_port->tx_dma_buf) 127234891872SAlexandre TORGUE dma_free_coherent(&pdev->dev, 127334891872SAlexandre TORGUE TX_BUF_L, stm32_port->tx_buf, 127434891872SAlexandre TORGUE stm32_port->tx_dma_buf); 1275511c7b1bSAlexandre TORGUE 12762c58e560SErwan Le Ray if (stm32_port->wakeirq > 0) { 12775297f274SErwan Le Ray dev_pm_clear_wake_irq(&pdev->dev); 1278270e5a74SFabrice Gasnier device_init_wakeup(&pdev->dev, false); 12795297f274SErwan Le Ray } 1280270e5a74SFabrice Gasnier 1281511c7b1bSAlexandre TORGUE clk_disable_unprepare(stm32_port->clk); 128248a6092fSMaxime Coquelin 1283fb6dcef6SErwan Le Ray err = uart_remove_one_port(&stm32_usart_driver, port); 1284fb6dcef6SErwan Le Ray 1285fb6dcef6SErwan Le Ray pm_runtime_disable(&pdev->dev); 1286fb6dcef6SErwan Le Ray pm_runtime_put_noidle(&pdev->dev); 1287fb6dcef6SErwan Le Ray 1288fb6dcef6SErwan Le Ray return err; 128948a6092fSMaxime Coquelin } 129048a6092fSMaxime Coquelin 129148a6092fSMaxime Coquelin 129248a6092fSMaxime Coquelin #ifdef CONFIG_SERIAL_STM32_CONSOLE 129348a6092fSMaxime Coquelin static void stm32_console_putchar(struct uart_port *port, int ch) 129448a6092fSMaxime Coquelin { 1295ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1296ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1297ada8618fSAlexandre TORGUE 1298ada8618fSAlexandre TORGUE while (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE)) 129948a6092fSMaxime Coquelin cpu_relax(); 130048a6092fSMaxime Coquelin 1301ada8618fSAlexandre TORGUE writel_relaxed(ch, port->membase + ofs->tdr); 130248a6092fSMaxime Coquelin } 130348a6092fSMaxime Coquelin 130448a6092fSMaxime Coquelin static void stm32_console_write(struct console *co, const char *s, unsigned cnt) 130548a6092fSMaxime Coquelin { 130648a6092fSMaxime Coquelin struct uart_port *port = &stm32_ports[co->index].port; 1307ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1308ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 130987f1f809SAlexandre TORGUE struct stm32_usart_config *cfg = &stm32_port->info->cfg; 131048a6092fSMaxime Coquelin unsigned long flags; 131148a6092fSMaxime Coquelin u32 old_cr1, new_cr1; 131248a6092fSMaxime Coquelin int locked = 1; 131348a6092fSMaxime Coquelin 131448a6092fSMaxime Coquelin local_irq_save(flags); 131548a6092fSMaxime Coquelin if (port->sysrq) 131648a6092fSMaxime Coquelin locked = 0; 131748a6092fSMaxime Coquelin else if (oops_in_progress) 131848a6092fSMaxime Coquelin locked = spin_trylock(&port->lock); 131948a6092fSMaxime Coquelin else 132048a6092fSMaxime Coquelin spin_lock(&port->lock); 132148a6092fSMaxime Coquelin 132287f1f809SAlexandre TORGUE /* Save and disable interrupts, enable the transmitter */ 1323ada8618fSAlexandre TORGUE old_cr1 = readl_relaxed(port->membase + ofs->cr1); 132448a6092fSMaxime Coquelin new_cr1 = old_cr1 & ~USART_CR1_IE_MASK; 132587f1f809SAlexandre TORGUE new_cr1 |= USART_CR1_TE | BIT(cfg->uart_enable_bit); 1326ada8618fSAlexandre TORGUE writel_relaxed(new_cr1, port->membase + ofs->cr1); 132748a6092fSMaxime Coquelin 132848a6092fSMaxime Coquelin uart_console_write(port, s, cnt, stm32_console_putchar); 132948a6092fSMaxime Coquelin 133048a6092fSMaxime Coquelin /* Restore interrupt state */ 1331ada8618fSAlexandre TORGUE writel_relaxed(old_cr1, port->membase + ofs->cr1); 133248a6092fSMaxime Coquelin 133348a6092fSMaxime Coquelin if (locked) 133448a6092fSMaxime Coquelin spin_unlock(&port->lock); 133548a6092fSMaxime Coquelin local_irq_restore(flags); 133648a6092fSMaxime Coquelin } 133748a6092fSMaxime Coquelin 133848a6092fSMaxime Coquelin static int stm32_console_setup(struct console *co, char *options) 133948a6092fSMaxime Coquelin { 134048a6092fSMaxime Coquelin struct stm32_port *stm32port; 134148a6092fSMaxime Coquelin int baud = 9600; 134248a6092fSMaxime Coquelin int bits = 8; 134348a6092fSMaxime Coquelin int parity = 'n'; 134448a6092fSMaxime Coquelin int flow = 'n'; 134548a6092fSMaxime Coquelin 134648a6092fSMaxime Coquelin if (co->index >= STM32_MAX_PORTS) 134748a6092fSMaxime Coquelin return -ENODEV; 134848a6092fSMaxime Coquelin 134948a6092fSMaxime Coquelin stm32port = &stm32_ports[co->index]; 135048a6092fSMaxime Coquelin 135148a6092fSMaxime Coquelin /* 135248a6092fSMaxime Coquelin * This driver does not support early console initialization 135348a6092fSMaxime Coquelin * (use ARM early printk support instead), so we only expect 135448a6092fSMaxime Coquelin * this to be called during the uart port registration when the 135548a6092fSMaxime Coquelin * driver gets probed and the port should be mapped at that point. 135648a6092fSMaxime Coquelin */ 135748a6092fSMaxime Coquelin if (stm32port->port.mapbase == 0 || stm32port->port.membase == NULL) 135848a6092fSMaxime Coquelin return -ENXIO; 135948a6092fSMaxime Coquelin 136048a6092fSMaxime Coquelin if (options) 136148a6092fSMaxime Coquelin uart_parse_options(options, &baud, &parity, &bits, &flow); 136248a6092fSMaxime Coquelin 136348a6092fSMaxime Coquelin return uart_set_options(&stm32port->port, co, baud, parity, bits, flow); 136448a6092fSMaxime Coquelin } 136548a6092fSMaxime Coquelin 136648a6092fSMaxime Coquelin static struct console stm32_console = { 136748a6092fSMaxime Coquelin .name = STM32_SERIAL_NAME, 136848a6092fSMaxime Coquelin .device = uart_console_device, 136948a6092fSMaxime Coquelin .write = stm32_console_write, 137048a6092fSMaxime Coquelin .setup = stm32_console_setup, 137148a6092fSMaxime Coquelin .flags = CON_PRINTBUFFER, 137248a6092fSMaxime Coquelin .index = -1, 137348a6092fSMaxime Coquelin .data = &stm32_usart_driver, 137448a6092fSMaxime Coquelin }; 137548a6092fSMaxime Coquelin 137648a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE (&stm32_console) 137748a6092fSMaxime Coquelin 137848a6092fSMaxime Coquelin #else 137948a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE NULL 138048a6092fSMaxime Coquelin #endif /* CONFIG_SERIAL_STM32_CONSOLE */ 138148a6092fSMaxime Coquelin 138248a6092fSMaxime Coquelin static struct uart_driver stm32_usart_driver = { 138348a6092fSMaxime Coquelin .driver_name = DRIVER_NAME, 138448a6092fSMaxime Coquelin .dev_name = STM32_SERIAL_NAME, 138548a6092fSMaxime Coquelin .major = 0, 138648a6092fSMaxime Coquelin .minor = 0, 138748a6092fSMaxime Coquelin .nr = STM32_MAX_PORTS, 138848a6092fSMaxime Coquelin .cons = STM32_SERIAL_CONSOLE, 138948a6092fSMaxime Coquelin }; 139048a6092fSMaxime Coquelin 1391fe94347dSErwan Le Ray static void __maybe_unused stm32_serial_enable_wakeup(struct uart_port *port, 1392fe94347dSErwan Le Ray bool enable) 1393270e5a74SFabrice Gasnier { 1394270e5a74SFabrice Gasnier struct stm32_port *stm32_port = to_stm32_port(port); 1395270e5a74SFabrice Gasnier struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1396270e5a74SFabrice Gasnier struct stm32_usart_config *cfg = &stm32_port->info->cfg; 1397270e5a74SFabrice Gasnier u32 val; 1398270e5a74SFabrice Gasnier 13992c58e560SErwan Le Ray if (stm32_port->wakeirq <= 0) 1400270e5a74SFabrice Gasnier return; 1401270e5a74SFabrice Gasnier 1402270e5a74SFabrice Gasnier if (enable) { 1403270e5a74SFabrice Gasnier stm32_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 1404270e5a74SFabrice Gasnier stm32_set_bits(port, ofs->cr1, USART_CR1_UESM); 1405270e5a74SFabrice Gasnier val = readl_relaxed(port->membase + ofs->cr3); 1406270e5a74SFabrice Gasnier val &= ~USART_CR3_WUS_MASK; 1407270e5a74SFabrice Gasnier /* Enable Wake up interrupt from low power on start bit */ 1408270e5a74SFabrice Gasnier val |= USART_CR3_WUS_START_BIT | USART_CR3_WUFIE; 1409270e5a74SFabrice Gasnier writel_relaxed(val, port->membase + ofs->cr3); 1410270e5a74SFabrice Gasnier stm32_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 1411270e5a74SFabrice Gasnier } else { 1412270e5a74SFabrice Gasnier stm32_clr_bits(port, ofs->cr1, USART_CR1_UESM); 1413270e5a74SFabrice Gasnier } 1414270e5a74SFabrice Gasnier } 1415270e5a74SFabrice Gasnier 1416fe94347dSErwan Le Ray static int __maybe_unused stm32_serial_suspend(struct device *dev) 1417270e5a74SFabrice Gasnier { 1418270e5a74SFabrice Gasnier struct uart_port *port = dev_get_drvdata(dev); 1419270e5a74SFabrice Gasnier 1420270e5a74SFabrice Gasnier uart_suspend_port(&stm32_usart_driver, port); 1421270e5a74SFabrice Gasnier 1422270e5a74SFabrice Gasnier if (device_may_wakeup(dev)) 1423270e5a74SFabrice Gasnier stm32_serial_enable_wakeup(port, true); 1424270e5a74SFabrice Gasnier else 1425270e5a74SFabrice Gasnier stm32_serial_enable_wakeup(port, false); 1426270e5a74SFabrice Gasnier 142794616d9aSErwan Le Ray pinctrl_pm_select_sleep_state(dev); 142894616d9aSErwan Le Ray 1429270e5a74SFabrice Gasnier return 0; 1430270e5a74SFabrice Gasnier } 1431270e5a74SFabrice Gasnier 1432fe94347dSErwan Le Ray static int __maybe_unused stm32_serial_resume(struct device *dev) 1433270e5a74SFabrice Gasnier { 1434270e5a74SFabrice Gasnier struct uart_port *port = dev_get_drvdata(dev); 1435270e5a74SFabrice Gasnier 143694616d9aSErwan Le Ray pinctrl_pm_select_default_state(dev); 143794616d9aSErwan Le Ray 1438270e5a74SFabrice Gasnier if (device_may_wakeup(dev)) 1439270e5a74SFabrice Gasnier stm32_serial_enable_wakeup(port, false); 1440270e5a74SFabrice Gasnier 1441270e5a74SFabrice Gasnier return uart_resume_port(&stm32_usart_driver, port); 1442270e5a74SFabrice Gasnier } 1443270e5a74SFabrice Gasnier 1444fb6dcef6SErwan Le Ray static int __maybe_unused stm32_serial_runtime_suspend(struct device *dev) 1445fb6dcef6SErwan Le Ray { 1446fb6dcef6SErwan Le Ray struct uart_port *port = dev_get_drvdata(dev); 1447fb6dcef6SErwan Le Ray struct stm32_port *stm32port = container_of(port, 1448fb6dcef6SErwan Le Ray struct stm32_port, port); 1449fb6dcef6SErwan Le Ray 1450fb6dcef6SErwan Le Ray clk_disable_unprepare(stm32port->clk); 1451fb6dcef6SErwan Le Ray 1452fb6dcef6SErwan Le Ray return 0; 1453fb6dcef6SErwan Le Ray } 1454fb6dcef6SErwan Le Ray 1455fb6dcef6SErwan Le Ray static int __maybe_unused stm32_serial_runtime_resume(struct device *dev) 1456fb6dcef6SErwan Le Ray { 1457fb6dcef6SErwan Le Ray struct uart_port *port = dev_get_drvdata(dev); 1458fb6dcef6SErwan Le Ray struct stm32_port *stm32port = container_of(port, 1459fb6dcef6SErwan Le Ray struct stm32_port, port); 1460fb6dcef6SErwan Le Ray 1461fb6dcef6SErwan Le Ray return clk_prepare_enable(stm32port->clk); 1462fb6dcef6SErwan Le Ray } 1463fb6dcef6SErwan Le Ray 1464270e5a74SFabrice Gasnier static const struct dev_pm_ops stm32_serial_pm_ops = { 1465fb6dcef6SErwan Le Ray SET_RUNTIME_PM_OPS(stm32_serial_runtime_suspend, 1466fb6dcef6SErwan Le Ray stm32_serial_runtime_resume, NULL) 1467270e5a74SFabrice Gasnier SET_SYSTEM_SLEEP_PM_OPS(stm32_serial_suspend, stm32_serial_resume) 1468270e5a74SFabrice Gasnier }; 1469270e5a74SFabrice Gasnier 147048a6092fSMaxime Coquelin static struct platform_driver stm32_serial_driver = { 147148a6092fSMaxime Coquelin .probe = stm32_serial_probe, 147248a6092fSMaxime Coquelin .remove = stm32_serial_remove, 147348a6092fSMaxime Coquelin .driver = { 147448a6092fSMaxime Coquelin .name = DRIVER_NAME, 1475270e5a74SFabrice Gasnier .pm = &stm32_serial_pm_ops, 147648a6092fSMaxime Coquelin .of_match_table = of_match_ptr(stm32_match), 147748a6092fSMaxime Coquelin }, 147848a6092fSMaxime Coquelin }; 147948a6092fSMaxime Coquelin 148048a6092fSMaxime Coquelin static int __init usart_init(void) 148148a6092fSMaxime Coquelin { 148248a6092fSMaxime Coquelin static char banner[] __initdata = "STM32 USART driver initialized"; 148348a6092fSMaxime Coquelin int ret; 148448a6092fSMaxime Coquelin 148548a6092fSMaxime Coquelin pr_info("%s\n", banner); 148648a6092fSMaxime Coquelin 148748a6092fSMaxime Coquelin ret = uart_register_driver(&stm32_usart_driver); 148848a6092fSMaxime Coquelin if (ret) 148948a6092fSMaxime Coquelin return ret; 149048a6092fSMaxime Coquelin 149148a6092fSMaxime Coquelin ret = platform_driver_register(&stm32_serial_driver); 149248a6092fSMaxime Coquelin if (ret) 149348a6092fSMaxime Coquelin uart_unregister_driver(&stm32_usart_driver); 149448a6092fSMaxime Coquelin 149548a6092fSMaxime Coquelin return ret; 149648a6092fSMaxime Coquelin } 149748a6092fSMaxime Coquelin 149848a6092fSMaxime Coquelin static void __exit usart_exit(void) 149948a6092fSMaxime Coquelin { 150048a6092fSMaxime Coquelin platform_driver_unregister(&stm32_serial_driver); 150148a6092fSMaxime Coquelin uart_unregister_driver(&stm32_usart_driver); 150248a6092fSMaxime Coquelin } 150348a6092fSMaxime Coquelin 150448a6092fSMaxime Coquelin module_init(usart_init); 150548a6092fSMaxime Coquelin module_exit(usart_exit); 150648a6092fSMaxime Coquelin 150748a6092fSMaxime Coquelin MODULE_ALIAS("platform:" DRIVER_NAME); 150848a6092fSMaxime Coquelin MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver"); 150948a6092fSMaxime Coquelin MODULE_LICENSE("GPL v2"); 1510