xref: /openbmc/linux/drivers/tty/serial/stm32-usart.c (revision 6b596a834177f87846559f3f364b38cafdb13b61)
148a6092fSMaxime Coquelin /*
248a6092fSMaxime Coquelin  * Copyright (C) Maxime Coquelin 2015
348a6092fSMaxime Coquelin  * Author:  Maxime Coquelin <mcoquelin.stm32@gmail.com>
448a6092fSMaxime Coquelin  * License terms:  GNU General Public License (GPL), version 2
548a6092fSMaxime Coquelin  *
648a6092fSMaxime Coquelin  * Inspired by st-asc.c from STMicroelectronics (c)
748a6092fSMaxime Coquelin  */
848a6092fSMaxime Coquelin 
9*6b596a83SMaxime Coquelin #if defined(CONFIG_SERIAL_STM32_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
1048a6092fSMaxime Coquelin #define SUPPORT_SYSRQ
1148a6092fSMaxime Coquelin #endif
1248a6092fSMaxime Coquelin 
1348a6092fSMaxime Coquelin #include <linux/module.h>
1448a6092fSMaxime Coquelin #include <linux/serial.h>
1548a6092fSMaxime Coquelin #include <linux/console.h>
1648a6092fSMaxime Coquelin #include <linux/sysrq.h>
1748a6092fSMaxime Coquelin #include <linux/platform_device.h>
1848a6092fSMaxime Coquelin #include <linux/io.h>
1948a6092fSMaxime Coquelin #include <linux/irq.h>
2048a6092fSMaxime Coquelin #include <linux/tty.h>
2148a6092fSMaxime Coquelin #include <linux/tty_flip.h>
2248a6092fSMaxime Coquelin #include <linux/delay.h>
2348a6092fSMaxime Coquelin #include <linux/spinlock.h>
2448a6092fSMaxime Coquelin #include <linux/pm_runtime.h>
2548a6092fSMaxime Coquelin #include <linux/of.h>
2648a6092fSMaxime Coquelin #include <linux/of_platform.h>
2748a6092fSMaxime Coquelin #include <linux/serial_core.h>
2848a6092fSMaxime Coquelin #include <linux/clk.h>
2948a6092fSMaxime Coquelin 
3048a6092fSMaxime Coquelin #define DRIVER_NAME "stm32-usart"
3148a6092fSMaxime Coquelin 
3248a6092fSMaxime Coquelin /* Register offsets */
3348a6092fSMaxime Coquelin #define USART_SR		0x00
3448a6092fSMaxime Coquelin #define USART_DR		0x04
3548a6092fSMaxime Coquelin #define USART_BRR		0x08
3648a6092fSMaxime Coquelin #define USART_CR1		0x0c
3748a6092fSMaxime Coquelin #define USART_CR2		0x10
3848a6092fSMaxime Coquelin #define USART_CR3		0x14
3948a6092fSMaxime Coquelin #define USART_GTPR		0x18
4048a6092fSMaxime Coquelin 
4148a6092fSMaxime Coquelin /* USART_SR */
4248a6092fSMaxime Coquelin #define USART_SR_PE		BIT(0)
4348a6092fSMaxime Coquelin #define USART_SR_FE		BIT(1)
4448a6092fSMaxime Coquelin #define USART_SR_NF		BIT(2)
4548a6092fSMaxime Coquelin #define USART_SR_ORE		BIT(3)
4648a6092fSMaxime Coquelin #define USART_SR_IDLE		BIT(4)
4748a6092fSMaxime Coquelin #define USART_SR_RXNE		BIT(5)
4848a6092fSMaxime Coquelin #define USART_SR_TC		BIT(6)
4948a6092fSMaxime Coquelin #define USART_SR_TXE		BIT(7)
5048a6092fSMaxime Coquelin #define USART_SR_LBD		BIT(8)
5148a6092fSMaxime Coquelin #define USART_SR_CTS		BIT(9)
5248a6092fSMaxime Coquelin #define USART_SR_ERR_MASK	(USART_SR_LBD | USART_SR_ORE | \
5348a6092fSMaxime Coquelin 				 USART_SR_FE | USART_SR_PE)
5448a6092fSMaxime Coquelin /* Dummy bits */
5548a6092fSMaxime Coquelin #define USART_SR_DUMMY_RX	BIT(16)
5648a6092fSMaxime Coquelin 
5748a6092fSMaxime Coquelin /* USART_DR */
5848a6092fSMaxime Coquelin #define USART_DR_MASK		GENMASK(8, 0)
5948a6092fSMaxime Coquelin 
6048a6092fSMaxime Coquelin /* USART_BRR */
6148a6092fSMaxime Coquelin #define USART_BRR_DIV_F_MASK	GENMASK(3, 0)
6248a6092fSMaxime Coquelin #define USART_BRR_DIV_M_MASK	GENMASK(15, 4)
6348a6092fSMaxime Coquelin #define USART_BRR_DIV_M_SHIFT	4
6448a6092fSMaxime Coquelin 
6548a6092fSMaxime Coquelin /* USART_CR1 */
6648a6092fSMaxime Coquelin #define USART_CR1_SBK		BIT(0)
6748a6092fSMaxime Coquelin #define USART_CR1_RWU		BIT(1)
6848a6092fSMaxime Coquelin #define USART_CR1_RE		BIT(2)
6948a6092fSMaxime Coquelin #define USART_CR1_TE		BIT(3)
7048a6092fSMaxime Coquelin #define USART_CR1_IDLEIE	BIT(4)
7148a6092fSMaxime Coquelin #define USART_CR1_RXNEIE	BIT(5)
7248a6092fSMaxime Coquelin #define USART_CR1_TCIE		BIT(6)
7348a6092fSMaxime Coquelin #define USART_CR1_TXEIE		BIT(7)
7448a6092fSMaxime Coquelin #define USART_CR1_PEIE		BIT(8)
7548a6092fSMaxime Coquelin #define USART_CR1_PS		BIT(9)
7648a6092fSMaxime Coquelin #define USART_CR1_PCE		BIT(10)
7748a6092fSMaxime Coquelin #define USART_CR1_WAKE		BIT(11)
7848a6092fSMaxime Coquelin #define USART_CR1_M		BIT(12)
7948a6092fSMaxime Coquelin #define USART_CR1_UE		BIT(13)
8048a6092fSMaxime Coquelin #define USART_CR1_OVER8		BIT(15)
8148a6092fSMaxime Coquelin #define USART_CR1_IE_MASK	GENMASK(8, 4)
8248a6092fSMaxime Coquelin 
8348a6092fSMaxime Coquelin /* USART_CR2 */
8448a6092fSMaxime Coquelin #define USART_CR2_ADD_MASK	GENMASK(3, 0)
8548a6092fSMaxime Coquelin #define USART_CR2_LBDL		BIT(5)
8648a6092fSMaxime Coquelin #define USART_CR2_LBDIE		BIT(6)
8748a6092fSMaxime Coquelin #define USART_CR2_LBCL		BIT(8)
8848a6092fSMaxime Coquelin #define USART_CR2_CPHA		BIT(9)
8948a6092fSMaxime Coquelin #define USART_CR2_CPOL		BIT(10)
9048a6092fSMaxime Coquelin #define USART_CR2_CLKEN		BIT(11)
9148a6092fSMaxime Coquelin #define USART_CR2_STOP_2B	BIT(13)
9248a6092fSMaxime Coquelin #define USART_CR2_STOP_MASK	GENMASK(13, 12)
9348a6092fSMaxime Coquelin #define USART_CR2_LINEN		BIT(14)
9448a6092fSMaxime Coquelin 
9548a6092fSMaxime Coquelin /* USART_CR3 */
9648a6092fSMaxime Coquelin #define USART_CR3_EIE		BIT(0)
9748a6092fSMaxime Coquelin #define USART_CR3_IREN		BIT(1)
9848a6092fSMaxime Coquelin #define USART_CR3_IRLP		BIT(2)
9948a6092fSMaxime Coquelin #define USART_CR3_HDSEL		BIT(3)
10048a6092fSMaxime Coquelin #define USART_CR3_NACK		BIT(4)
10148a6092fSMaxime Coquelin #define USART_CR3_SCEN		BIT(5)
10248a6092fSMaxime Coquelin #define USART_CR3_DMAR		BIT(6)
10348a6092fSMaxime Coquelin #define USART_CR3_DMAT		BIT(7)
10448a6092fSMaxime Coquelin #define USART_CR3_RTSE		BIT(8)
10548a6092fSMaxime Coquelin #define USART_CR3_CTSE		BIT(9)
10648a6092fSMaxime Coquelin #define USART_CR3_CTSIE		BIT(10)
10748a6092fSMaxime Coquelin #define USART_CR3_ONEBIT	BIT(11)
10848a6092fSMaxime Coquelin 
10948a6092fSMaxime Coquelin /* USART_GTPR */
11048a6092fSMaxime Coquelin #define USART_GTPR_PSC_MASK	GENMASK(7, 0)
11148a6092fSMaxime Coquelin #define USART_GTPR_GT_MASK	GENMASK(15, 8)
11248a6092fSMaxime Coquelin 
11348a6092fSMaxime Coquelin #define DRIVER_NAME "stm32-usart"
11448a6092fSMaxime Coquelin #define STM32_SERIAL_NAME "ttyS"
11548a6092fSMaxime Coquelin #define STM32_MAX_PORTS 6
11648a6092fSMaxime Coquelin 
11748a6092fSMaxime Coquelin struct stm32_port {
11848a6092fSMaxime Coquelin 	struct uart_port port;
11948a6092fSMaxime Coquelin 	struct clk *clk;
12048a6092fSMaxime Coquelin 	bool hw_flow_control;
12148a6092fSMaxime Coquelin };
12248a6092fSMaxime Coquelin 
12348a6092fSMaxime Coquelin static struct stm32_port stm32_ports[STM32_MAX_PORTS];
12448a6092fSMaxime Coquelin static struct uart_driver stm32_usart_driver;
12548a6092fSMaxime Coquelin 
12648a6092fSMaxime Coquelin static void stm32_stop_tx(struct uart_port *port);
12748a6092fSMaxime Coquelin 
12848a6092fSMaxime Coquelin static inline struct stm32_port *to_stm32_port(struct uart_port *port)
12948a6092fSMaxime Coquelin {
13048a6092fSMaxime Coquelin 	return container_of(port, struct stm32_port, port);
13148a6092fSMaxime Coquelin }
13248a6092fSMaxime Coquelin 
13348a6092fSMaxime Coquelin static void stm32_set_bits(struct uart_port *port, u32 reg, u32 bits)
13448a6092fSMaxime Coquelin {
13548a6092fSMaxime Coquelin 	u32 val;
13648a6092fSMaxime Coquelin 
13748a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
13848a6092fSMaxime Coquelin 	val |= bits;
13948a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
14048a6092fSMaxime Coquelin }
14148a6092fSMaxime Coquelin 
14248a6092fSMaxime Coquelin static void stm32_clr_bits(struct uart_port *port, u32 reg, u32 bits)
14348a6092fSMaxime Coquelin {
14448a6092fSMaxime Coquelin 	u32 val;
14548a6092fSMaxime Coquelin 
14648a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
14748a6092fSMaxime Coquelin 	val &= ~bits;
14848a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
14948a6092fSMaxime Coquelin }
15048a6092fSMaxime Coquelin 
15148a6092fSMaxime Coquelin static void stm32_receive_chars(struct uart_port *port)
15248a6092fSMaxime Coquelin {
15348a6092fSMaxime Coquelin 	struct tty_port *tport = &port->state->port;
15448a6092fSMaxime Coquelin 	unsigned long c;
15548a6092fSMaxime Coquelin 	u32 sr;
15648a6092fSMaxime Coquelin 	char flag;
15748a6092fSMaxime Coquelin 
15848a6092fSMaxime Coquelin 	if (port->irq_wake)
15948a6092fSMaxime Coquelin 		pm_wakeup_event(tport->tty->dev, 0);
16048a6092fSMaxime Coquelin 
16148a6092fSMaxime Coquelin 	while ((sr = readl_relaxed(port->membase + USART_SR)) & USART_SR_RXNE) {
16248a6092fSMaxime Coquelin 		sr |= USART_SR_DUMMY_RX;
16348a6092fSMaxime Coquelin 		c = readl_relaxed(port->membase + USART_DR);
16448a6092fSMaxime Coquelin 		flag = TTY_NORMAL;
16548a6092fSMaxime Coquelin 		port->icount.rx++;
16648a6092fSMaxime Coquelin 
16748a6092fSMaxime Coquelin 		if (sr & USART_SR_ERR_MASK) {
16848a6092fSMaxime Coquelin 			if (sr & USART_SR_LBD) {
16948a6092fSMaxime Coquelin 				port->icount.brk++;
17048a6092fSMaxime Coquelin 				if (uart_handle_break(port))
17148a6092fSMaxime Coquelin 					continue;
17248a6092fSMaxime Coquelin 			} else if (sr & USART_SR_ORE) {
17348a6092fSMaxime Coquelin 				port->icount.overrun++;
17448a6092fSMaxime Coquelin 			} else if (sr & USART_SR_PE) {
17548a6092fSMaxime Coquelin 				port->icount.parity++;
17648a6092fSMaxime Coquelin 			} else if (sr & USART_SR_FE) {
17748a6092fSMaxime Coquelin 				port->icount.frame++;
17848a6092fSMaxime Coquelin 			}
17948a6092fSMaxime Coquelin 
18048a6092fSMaxime Coquelin 			sr &= port->read_status_mask;
18148a6092fSMaxime Coquelin 
18248a6092fSMaxime Coquelin 			if (sr & USART_SR_LBD)
18348a6092fSMaxime Coquelin 				flag = TTY_BREAK;
18448a6092fSMaxime Coquelin 			else if (sr & USART_SR_PE)
18548a6092fSMaxime Coquelin 				flag = TTY_PARITY;
18648a6092fSMaxime Coquelin 			else if (sr & USART_SR_FE)
18748a6092fSMaxime Coquelin 				flag = TTY_FRAME;
18848a6092fSMaxime Coquelin 		}
18948a6092fSMaxime Coquelin 
19048a6092fSMaxime Coquelin 		if (uart_handle_sysrq_char(port, c))
19148a6092fSMaxime Coquelin 			continue;
19248a6092fSMaxime Coquelin 		uart_insert_char(port, sr, USART_SR_ORE, c, flag);
19348a6092fSMaxime Coquelin 	}
19448a6092fSMaxime Coquelin 
19548a6092fSMaxime Coquelin 	spin_unlock(&port->lock);
19648a6092fSMaxime Coquelin 	tty_flip_buffer_push(tport);
19748a6092fSMaxime Coquelin 	spin_lock(&port->lock);
19848a6092fSMaxime Coquelin }
19948a6092fSMaxime Coquelin 
20048a6092fSMaxime Coquelin static void stm32_transmit_chars(struct uart_port *port)
20148a6092fSMaxime Coquelin {
20248a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
20348a6092fSMaxime Coquelin 
20448a6092fSMaxime Coquelin 	if (port->x_char) {
20548a6092fSMaxime Coquelin 		writel_relaxed(port->x_char, port->membase + USART_DR);
20648a6092fSMaxime Coquelin 		port->x_char = 0;
20748a6092fSMaxime Coquelin 		port->icount.tx++;
20848a6092fSMaxime Coquelin 		return;
20948a6092fSMaxime Coquelin 	}
21048a6092fSMaxime Coquelin 
21148a6092fSMaxime Coquelin 	if (uart_tx_stopped(port)) {
21248a6092fSMaxime Coquelin 		stm32_stop_tx(port);
21348a6092fSMaxime Coquelin 		return;
21448a6092fSMaxime Coquelin 	}
21548a6092fSMaxime Coquelin 
21648a6092fSMaxime Coquelin 	if (uart_circ_empty(xmit)) {
21748a6092fSMaxime Coquelin 		stm32_stop_tx(port);
21848a6092fSMaxime Coquelin 		return;
21948a6092fSMaxime Coquelin 	}
22048a6092fSMaxime Coquelin 
22148a6092fSMaxime Coquelin 	writel_relaxed(xmit->buf[xmit->tail], port->membase + USART_DR);
22248a6092fSMaxime Coquelin 	xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
22348a6092fSMaxime Coquelin 	port->icount.tx++;
22448a6092fSMaxime Coquelin 
22548a6092fSMaxime Coquelin 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
22648a6092fSMaxime Coquelin 		uart_write_wakeup(port);
22748a6092fSMaxime Coquelin 
22848a6092fSMaxime Coquelin 	if (uart_circ_empty(xmit))
22948a6092fSMaxime Coquelin 		stm32_stop_tx(port);
23048a6092fSMaxime Coquelin }
23148a6092fSMaxime Coquelin 
23248a6092fSMaxime Coquelin static irqreturn_t stm32_interrupt(int irq, void *ptr)
23348a6092fSMaxime Coquelin {
23448a6092fSMaxime Coquelin 	struct uart_port *port = ptr;
23548a6092fSMaxime Coquelin 	u32 sr;
23648a6092fSMaxime Coquelin 
23748a6092fSMaxime Coquelin 	spin_lock(&port->lock);
23848a6092fSMaxime Coquelin 
23948a6092fSMaxime Coquelin 	sr = readl_relaxed(port->membase + USART_SR);
24048a6092fSMaxime Coquelin 
24148a6092fSMaxime Coquelin 	if (sr & USART_SR_RXNE)
24248a6092fSMaxime Coquelin 		stm32_receive_chars(port);
24348a6092fSMaxime Coquelin 
24448a6092fSMaxime Coquelin 	if (sr & USART_SR_TXE)
24548a6092fSMaxime Coquelin 		stm32_transmit_chars(port);
24648a6092fSMaxime Coquelin 
24748a6092fSMaxime Coquelin 	spin_unlock(&port->lock);
24848a6092fSMaxime Coquelin 
24948a6092fSMaxime Coquelin 	return IRQ_HANDLED;
25048a6092fSMaxime Coquelin }
25148a6092fSMaxime Coquelin 
25248a6092fSMaxime Coquelin static unsigned int stm32_tx_empty(struct uart_port *port)
25348a6092fSMaxime Coquelin {
25448a6092fSMaxime Coquelin 	return readl_relaxed(port->membase + USART_SR) & USART_SR_TXE;
25548a6092fSMaxime Coquelin }
25648a6092fSMaxime Coquelin 
25748a6092fSMaxime Coquelin static void stm32_set_mctrl(struct uart_port *port, unsigned int mctrl)
25848a6092fSMaxime Coquelin {
25948a6092fSMaxime Coquelin 	if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
26048a6092fSMaxime Coquelin 		stm32_set_bits(port, USART_CR3, USART_CR3_RTSE);
26148a6092fSMaxime Coquelin 	else
26248a6092fSMaxime Coquelin 		stm32_clr_bits(port, USART_CR3, USART_CR3_RTSE);
26348a6092fSMaxime Coquelin }
26448a6092fSMaxime Coquelin 
26548a6092fSMaxime Coquelin static unsigned int stm32_get_mctrl(struct uart_port *port)
26648a6092fSMaxime Coquelin {
26748a6092fSMaxime Coquelin 	/* This routine is used to get signals of: DCD, DSR, RI, and CTS */
26848a6092fSMaxime Coquelin 	return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
26948a6092fSMaxime Coquelin }
27048a6092fSMaxime Coquelin 
27148a6092fSMaxime Coquelin /* Transmit stop */
27248a6092fSMaxime Coquelin static void stm32_stop_tx(struct uart_port *port)
27348a6092fSMaxime Coquelin {
27448a6092fSMaxime Coquelin 	stm32_clr_bits(port, USART_CR1, USART_CR1_TXEIE);
27548a6092fSMaxime Coquelin }
27648a6092fSMaxime Coquelin 
27748a6092fSMaxime Coquelin /* There are probably characters waiting to be transmitted. */
27848a6092fSMaxime Coquelin static void stm32_start_tx(struct uart_port *port)
27948a6092fSMaxime Coquelin {
28048a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
28148a6092fSMaxime Coquelin 
28248a6092fSMaxime Coquelin 	if (uart_circ_empty(xmit))
28348a6092fSMaxime Coquelin 		return;
28448a6092fSMaxime Coquelin 
28548a6092fSMaxime Coquelin 	stm32_set_bits(port, USART_CR1, USART_CR1_TXEIE | USART_CR1_TE);
28648a6092fSMaxime Coquelin }
28748a6092fSMaxime Coquelin 
28848a6092fSMaxime Coquelin /* Throttle the remote when input buffer is about to overflow. */
28948a6092fSMaxime Coquelin static void stm32_throttle(struct uart_port *port)
29048a6092fSMaxime Coquelin {
29148a6092fSMaxime Coquelin 	unsigned long flags;
29248a6092fSMaxime Coquelin 
29348a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
29448a6092fSMaxime Coquelin 	stm32_clr_bits(port, USART_CR1, USART_CR1_RXNEIE);
29548a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
29648a6092fSMaxime Coquelin }
29748a6092fSMaxime Coquelin 
29848a6092fSMaxime Coquelin /* Unthrottle the remote, the input buffer can now accept data. */
29948a6092fSMaxime Coquelin static void stm32_unthrottle(struct uart_port *port)
30048a6092fSMaxime Coquelin {
30148a6092fSMaxime Coquelin 	unsigned long flags;
30248a6092fSMaxime Coquelin 
30348a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
30448a6092fSMaxime Coquelin 	stm32_set_bits(port, USART_CR1, USART_CR1_RXNEIE);
30548a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
30648a6092fSMaxime Coquelin }
30748a6092fSMaxime Coquelin 
30848a6092fSMaxime Coquelin /* Receive stop */
30948a6092fSMaxime Coquelin static void stm32_stop_rx(struct uart_port *port)
31048a6092fSMaxime Coquelin {
31148a6092fSMaxime Coquelin 	stm32_clr_bits(port, USART_CR1, USART_CR1_RXNEIE);
31248a6092fSMaxime Coquelin }
31348a6092fSMaxime Coquelin 
31448a6092fSMaxime Coquelin /* Handle breaks - ignored by us */
31548a6092fSMaxime Coquelin static void stm32_break_ctl(struct uart_port *port, int break_state)
31648a6092fSMaxime Coquelin {
31748a6092fSMaxime Coquelin }
31848a6092fSMaxime Coquelin 
31948a6092fSMaxime Coquelin static int stm32_startup(struct uart_port *port)
32048a6092fSMaxime Coquelin {
32148a6092fSMaxime Coquelin 	const char *name = to_platform_device(port->dev)->name;
32248a6092fSMaxime Coquelin 	u32 val;
32348a6092fSMaxime Coquelin 	int ret;
32448a6092fSMaxime Coquelin 
32548a6092fSMaxime Coquelin 	ret = request_irq(port->irq, stm32_interrupt, IRQF_NO_SUSPEND,
32648a6092fSMaxime Coquelin 			  name, port);
32748a6092fSMaxime Coquelin 	if (ret)
32848a6092fSMaxime Coquelin 		return ret;
32948a6092fSMaxime Coquelin 
33048a6092fSMaxime Coquelin 	val = USART_CR1_RXNEIE | USART_CR1_TE | USART_CR1_RE;
33148a6092fSMaxime Coquelin 	stm32_set_bits(port, USART_CR1, val);
33248a6092fSMaxime Coquelin 
33348a6092fSMaxime Coquelin 	return 0;
33448a6092fSMaxime Coquelin }
33548a6092fSMaxime Coquelin 
33648a6092fSMaxime Coquelin static void stm32_shutdown(struct uart_port *port)
33748a6092fSMaxime Coquelin {
33848a6092fSMaxime Coquelin 	u32 val;
33948a6092fSMaxime Coquelin 
34048a6092fSMaxime Coquelin 	val = USART_CR1_TXEIE | USART_CR1_RXNEIE | USART_CR1_TE | USART_CR1_RE;
34148a6092fSMaxime Coquelin 	stm32_set_bits(port, USART_CR1, val);
34248a6092fSMaxime Coquelin 
34348a6092fSMaxime Coquelin 	free_irq(port->irq, port);
34448a6092fSMaxime Coquelin }
34548a6092fSMaxime Coquelin 
34648a6092fSMaxime Coquelin static void stm32_set_termios(struct uart_port *port, struct ktermios *termios,
34748a6092fSMaxime Coquelin 			    struct ktermios *old)
34848a6092fSMaxime Coquelin {
34948a6092fSMaxime Coquelin 	struct stm32_port *stm32_port = to_stm32_port(port);
35048a6092fSMaxime Coquelin 	unsigned int baud;
35148a6092fSMaxime Coquelin 	u32 usartdiv, mantissa, fraction, oversampling;
35248a6092fSMaxime Coquelin 	tcflag_t cflag = termios->c_cflag;
35348a6092fSMaxime Coquelin 	u32 cr1, cr2, cr3;
35448a6092fSMaxime Coquelin 	unsigned long flags;
35548a6092fSMaxime Coquelin 
35648a6092fSMaxime Coquelin 	if (!stm32_port->hw_flow_control)
35748a6092fSMaxime Coquelin 		cflag &= ~CRTSCTS;
35848a6092fSMaxime Coquelin 
35948a6092fSMaxime Coquelin 	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8);
36048a6092fSMaxime Coquelin 
36148a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
36248a6092fSMaxime Coquelin 
36348a6092fSMaxime Coquelin 	/* Stop serial port and reset value */
36448a6092fSMaxime Coquelin 	writel_relaxed(0, port->membase + USART_CR1);
36548a6092fSMaxime Coquelin 
36648a6092fSMaxime Coquelin 	cr1 = USART_CR1_TE | USART_CR1_RE | USART_CR1_UE | USART_CR1_RXNEIE;
36748a6092fSMaxime Coquelin 	cr2 = 0;
36848a6092fSMaxime Coquelin 	cr3 = 0;
36948a6092fSMaxime Coquelin 
37048a6092fSMaxime Coquelin 	if (cflag & CSTOPB)
37148a6092fSMaxime Coquelin 		cr2 |= USART_CR2_STOP_2B;
37248a6092fSMaxime Coquelin 
37348a6092fSMaxime Coquelin 	if (cflag & PARENB) {
37448a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PCE;
37548a6092fSMaxime Coquelin 		if ((cflag & CSIZE) == CS8)
37648a6092fSMaxime Coquelin 			cr1 |= USART_CR1_M;
37748a6092fSMaxime Coquelin 	}
37848a6092fSMaxime Coquelin 
37948a6092fSMaxime Coquelin 	if (cflag & PARODD)
38048a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PS;
38148a6092fSMaxime Coquelin 
38248a6092fSMaxime Coquelin 	port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
38348a6092fSMaxime Coquelin 	if (cflag & CRTSCTS) {
38448a6092fSMaxime Coquelin 		port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
38548a6092fSMaxime Coquelin 		cr3 |= USART_CR3_CTSE;
38648a6092fSMaxime Coquelin 	}
38748a6092fSMaxime Coquelin 
38848a6092fSMaxime Coquelin 	usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud);
38948a6092fSMaxime Coquelin 
39048a6092fSMaxime Coquelin 	/*
39148a6092fSMaxime Coquelin 	 * The USART supports 16 or 8 times oversampling.
39248a6092fSMaxime Coquelin 	 * By default we prefer 16 times oversampling, so that the receiver
39348a6092fSMaxime Coquelin 	 * has a better tolerance to clock deviations.
39448a6092fSMaxime Coquelin 	 * 8 times oversampling is only used to achieve higher speeds.
39548a6092fSMaxime Coquelin 	 */
39648a6092fSMaxime Coquelin 	if (usartdiv < 16) {
39748a6092fSMaxime Coquelin 		oversampling = 8;
39848a6092fSMaxime Coquelin 		stm32_set_bits(port, USART_CR1, USART_CR1_OVER8);
39948a6092fSMaxime Coquelin 	} else {
40048a6092fSMaxime Coquelin 		oversampling = 16;
40148a6092fSMaxime Coquelin 		stm32_clr_bits(port, USART_CR1, USART_CR1_OVER8);
40248a6092fSMaxime Coquelin 	}
40348a6092fSMaxime Coquelin 
40448a6092fSMaxime Coquelin 	mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT;
40548a6092fSMaxime Coquelin 	fraction = usartdiv % oversampling;
40648a6092fSMaxime Coquelin 	writel_relaxed(mantissa | fraction, port->membase + USART_BRR);
40748a6092fSMaxime Coquelin 
40848a6092fSMaxime Coquelin 	uart_update_timeout(port, cflag, baud);
40948a6092fSMaxime Coquelin 
41048a6092fSMaxime Coquelin 	port->read_status_mask = USART_SR_ORE;
41148a6092fSMaxime Coquelin 	if (termios->c_iflag & INPCK)
41248a6092fSMaxime Coquelin 		port->read_status_mask |= USART_SR_PE | USART_SR_FE;
41348a6092fSMaxime Coquelin 	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
41448a6092fSMaxime Coquelin 		port->read_status_mask |= USART_SR_LBD;
41548a6092fSMaxime Coquelin 
41648a6092fSMaxime Coquelin 	/* Characters to ignore */
41748a6092fSMaxime Coquelin 	port->ignore_status_mask = 0;
41848a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNPAR)
41948a6092fSMaxime Coquelin 		port->ignore_status_mask = USART_SR_PE | USART_SR_FE;
42048a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNBRK) {
42148a6092fSMaxime Coquelin 		port->ignore_status_mask |= USART_SR_LBD;
42248a6092fSMaxime Coquelin 		/*
42348a6092fSMaxime Coquelin 		 * If we're ignoring parity and break indicators,
42448a6092fSMaxime Coquelin 		 * ignore overruns too (for real raw support).
42548a6092fSMaxime Coquelin 		 */
42648a6092fSMaxime Coquelin 		if (termios->c_iflag & IGNPAR)
42748a6092fSMaxime Coquelin 			port->ignore_status_mask |= USART_SR_ORE;
42848a6092fSMaxime Coquelin 	}
42948a6092fSMaxime Coquelin 
43048a6092fSMaxime Coquelin 	/* Ignore all characters if CREAD is not set */
43148a6092fSMaxime Coquelin 	if ((termios->c_cflag & CREAD) == 0)
43248a6092fSMaxime Coquelin 		port->ignore_status_mask |= USART_SR_DUMMY_RX;
43348a6092fSMaxime Coquelin 
43448a6092fSMaxime Coquelin 	writel_relaxed(cr3, port->membase + USART_CR3);
43548a6092fSMaxime Coquelin 	writel_relaxed(cr2, port->membase + USART_CR2);
43648a6092fSMaxime Coquelin 	writel_relaxed(cr1, port->membase + USART_CR1);
43748a6092fSMaxime Coquelin 
43848a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
43948a6092fSMaxime Coquelin }
44048a6092fSMaxime Coquelin 
44148a6092fSMaxime Coquelin static const char *stm32_type(struct uart_port *port)
44248a6092fSMaxime Coquelin {
44348a6092fSMaxime Coquelin 	return (port->type == PORT_STM32) ? DRIVER_NAME : NULL;
44448a6092fSMaxime Coquelin }
44548a6092fSMaxime Coquelin 
44648a6092fSMaxime Coquelin static void stm32_release_port(struct uart_port *port)
44748a6092fSMaxime Coquelin {
44848a6092fSMaxime Coquelin }
44948a6092fSMaxime Coquelin 
45048a6092fSMaxime Coquelin static int stm32_request_port(struct uart_port *port)
45148a6092fSMaxime Coquelin {
45248a6092fSMaxime Coquelin 	return 0;
45348a6092fSMaxime Coquelin }
45448a6092fSMaxime Coquelin 
45548a6092fSMaxime Coquelin static void stm32_config_port(struct uart_port *port, int flags)
45648a6092fSMaxime Coquelin {
45748a6092fSMaxime Coquelin 	if (flags & UART_CONFIG_TYPE)
45848a6092fSMaxime Coquelin 		port->type = PORT_STM32;
45948a6092fSMaxime Coquelin }
46048a6092fSMaxime Coquelin 
46148a6092fSMaxime Coquelin static int
46248a6092fSMaxime Coquelin stm32_verify_port(struct uart_port *port, struct serial_struct *ser)
46348a6092fSMaxime Coquelin {
46448a6092fSMaxime Coquelin 	/* No user changeable parameters */
46548a6092fSMaxime Coquelin 	return -EINVAL;
46648a6092fSMaxime Coquelin }
46748a6092fSMaxime Coquelin 
46848a6092fSMaxime Coquelin static void stm32_pm(struct uart_port *port, unsigned int state,
46948a6092fSMaxime Coquelin 		unsigned int oldstate)
47048a6092fSMaxime Coquelin {
47148a6092fSMaxime Coquelin 	struct stm32_port *stm32port = container_of(port,
47248a6092fSMaxime Coquelin 			struct stm32_port, port);
47348a6092fSMaxime Coquelin 	unsigned long flags = 0;
47448a6092fSMaxime Coquelin 
47548a6092fSMaxime Coquelin 	switch (state) {
47648a6092fSMaxime Coquelin 	case UART_PM_STATE_ON:
47748a6092fSMaxime Coquelin 		clk_prepare_enable(stm32port->clk);
47848a6092fSMaxime Coquelin 		break;
47948a6092fSMaxime Coquelin 	case UART_PM_STATE_OFF:
48048a6092fSMaxime Coquelin 		spin_lock_irqsave(&port->lock, flags);
48148a6092fSMaxime Coquelin 		stm32_clr_bits(port, USART_CR1, USART_CR1_UE);
48248a6092fSMaxime Coquelin 		spin_unlock_irqrestore(&port->lock, flags);
48348a6092fSMaxime Coquelin 		clk_disable_unprepare(stm32port->clk);
48448a6092fSMaxime Coquelin 		break;
48548a6092fSMaxime Coquelin 	}
48648a6092fSMaxime Coquelin }
48748a6092fSMaxime Coquelin 
48848a6092fSMaxime Coquelin static const struct uart_ops stm32_uart_ops = {
48948a6092fSMaxime Coquelin 	.tx_empty	= stm32_tx_empty,
49048a6092fSMaxime Coquelin 	.set_mctrl	= stm32_set_mctrl,
49148a6092fSMaxime Coquelin 	.get_mctrl	= stm32_get_mctrl,
49248a6092fSMaxime Coquelin 	.stop_tx	= stm32_stop_tx,
49348a6092fSMaxime Coquelin 	.start_tx	= stm32_start_tx,
49448a6092fSMaxime Coquelin 	.throttle	= stm32_throttle,
49548a6092fSMaxime Coquelin 	.unthrottle	= stm32_unthrottle,
49648a6092fSMaxime Coquelin 	.stop_rx	= stm32_stop_rx,
49748a6092fSMaxime Coquelin 	.break_ctl	= stm32_break_ctl,
49848a6092fSMaxime Coquelin 	.startup	= stm32_startup,
49948a6092fSMaxime Coquelin 	.shutdown	= stm32_shutdown,
50048a6092fSMaxime Coquelin 	.set_termios	= stm32_set_termios,
50148a6092fSMaxime Coquelin 	.pm		= stm32_pm,
50248a6092fSMaxime Coquelin 	.type		= stm32_type,
50348a6092fSMaxime Coquelin 	.release_port	= stm32_release_port,
50448a6092fSMaxime Coquelin 	.request_port	= stm32_request_port,
50548a6092fSMaxime Coquelin 	.config_port	= stm32_config_port,
50648a6092fSMaxime Coquelin 	.verify_port	= stm32_verify_port,
50748a6092fSMaxime Coquelin };
50848a6092fSMaxime Coquelin 
50948a6092fSMaxime Coquelin static int stm32_init_port(struct stm32_port *stm32port,
51048a6092fSMaxime Coquelin 			  struct platform_device *pdev)
51148a6092fSMaxime Coquelin {
51248a6092fSMaxime Coquelin 	struct uart_port *port = &stm32port->port;
51348a6092fSMaxime Coquelin 	struct resource *res;
51448a6092fSMaxime Coquelin 	int ret;
51548a6092fSMaxime Coquelin 
51648a6092fSMaxime Coquelin 	port->iotype	= UPIO_MEM;
51748a6092fSMaxime Coquelin 	port->flags	= UPF_BOOT_AUTOCONF;
51848a6092fSMaxime Coquelin 	port->ops	= &stm32_uart_ops;
51948a6092fSMaxime Coquelin 	port->dev	= &pdev->dev;
52048a6092fSMaxime Coquelin 	port->irq	= platform_get_irq(pdev, 0);
52148a6092fSMaxime Coquelin 
52248a6092fSMaxime Coquelin 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
52348a6092fSMaxime Coquelin 	port->membase = devm_ioremap_resource(&pdev->dev, res);
52448a6092fSMaxime Coquelin 	if (IS_ERR(port->membase))
52548a6092fSMaxime Coquelin 		return PTR_ERR(port->membase);
52648a6092fSMaxime Coquelin 	port->mapbase = res->start;
52748a6092fSMaxime Coquelin 
52848a6092fSMaxime Coquelin 	spin_lock_init(&port->lock);
52948a6092fSMaxime Coquelin 
53048a6092fSMaxime Coquelin 	stm32port->clk = devm_clk_get(&pdev->dev, NULL);
53148a6092fSMaxime Coquelin 	if (IS_ERR(stm32port->clk))
53248a6092fSMaxime Coquelin 		return PTR_ERR(stm32port->clk);
53348a6092fSMaxime Coquelin 
53448a6092fSMaxime Coquelin 	/* Ensure that clk rate is correct by enabling the clk */
53548a6092fSMaxime Coquelin 	ret = clk_prepare_enable(stm32port->clk);
53648a6092fSMaxime Coquelin 	if (ret)
53748a6092fSMaxime Coquelin 		return ret;
53848a6092fSMaxime Coquelin 
53948a6092fSMaxime Coquelin 	stm32port->port.uartclk = clk_get_rate(stm32port->clk);
54048a6092fSMaxime Coquelin 	if (!stm32port->port.uartclk)
54148a6092fSMaxime Coquelin 		ret = -EINVAL;
54248a6092fSMaxime Coquelin 
54348a6092fSMaxime Coquelin 	clk_disable_unprepare(stm32port->clk);
54448a6092fSMaxime Coquelin 
54548a6092fSMaxime Coquelin 	return ret;
54648a6092fSMaxime Coquelin }
54748a6092fSMaxime Coquelin 
54848a6092fSMaxime Coquelin static struct stm32_port *stm32_of_get_stm32_port(struct platform_device *pdev)
54948a6092fSMaxime Coquelin {
55048a6092fSMaxime Coquelin 	struct device_node *np = pdev->dev.of_node;
55148a6092fSMaxime Coquelin 	int id;
55248a6092fSMaxime Coquelin 
55348a6092fSMaxime Coquelin 	if (!np)
55448a6092fSMaxime Coquelin 		return NULL;
55548a6092fSMaxime Coquelin 
55648a6092fSMaxime Coquelin 	id = of_alias_get_id(np, "serial");
55748a6092fSMaxime Coquelin 	if (id < 0)
55848a6092fSMaxime Coquelin 		id = 0;
55948a6092fSMaxime Coquelin 
56048a6092fSMaxime Coquelin 	if (WARN_ON(id >= STM32_MAX_PORTS))
56148a6092fSMaxime Coquelin 		return NULL;
56248a6092fSMaxime Coquelin 
56348a6092fSMaxime Coquelin 	stm32_ports[id].hw_flow_control = of_property_read_bool(np,
56448a6092fSMaxime Coquelin 							"auto-flow-control");
56548a6092fSMaxime Coquelin 	stm32_ports[id].port.line = id;
56648a6092fSMaxime Coquelin 	return &stm32_ports[id];
56748a6092fSMaxime Coquelin }
56848a6092fSMaxime Coquelin 
56948a6092fSMaxime Coquelin #ifdef CONFIG_OF
57048a6092fSMaxime Coquelin static const struct of_device_id stm32_match[] = {
57148a6092fSMaxime Coquelin 	{ .compatible = "st,stm32-usart", },
57248a6092fSMaxime Coquelin 	{ .compatible = "st,stm32-uart", },
57348a6092fSMaxime Coquelin 	{},
57448a6092fSMaxime Coquelin };
57548a6092fSMaxime Coquelin 
57648a6092fSMaxime Coquelin MODULE_DEVICE_TABLE(of, stm32_match);
57748a6092fSMaxime Coquelin #endif
57848a6092fSMaxime Coquelin 
57948a6092fSMaxime Coquelin static int stm32_serial_probe(struct platform_device *pdev)
58048a6092fSMaxime Coquelin {
58148a6092fSMaxime Coquelin 	int ret;
58248a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
58348a6092fSMaxime Coquelin 
58448a6092fSMaxime Coquelin 	stm32port = stm32_of_get_stm32_port(pdev);
58548a6092fSMaxime Coquelin 	if (!stm32port)
58648a6092fSMaxime Coquelin 		return -ENODEV;
58748a6092fSMaxime Coquelin 
58848a6092fSMaxime Coquelin 	ret = stm32_init_port(stm32port, pdev);
58948a6092fSMaxime Coquelin 	if (ret)
59048a6092fSMaxime Coquelin 		return ret;
59148a6092fSMaxime Coquelin 
59248a6092fSMaxime Coquelin 	ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port);
59348a6092fSMaxime Coquelin 	if (ret)
59448a6092fSMaxime Coquelin 		return ret;
59548a6092fSMaxime Coquelin 
59648a6092fSMaxime Coquelin 	platform_set_drvdata(pdev, &stm32port->port);
59748a6092fSMaxime Coquelin 
59848a6092fSMaxime Coquelin 	return 0;
59948a6092fSMaxime Coquelin }
60048a6092fSMaxime Coquelin 
60148a6092fSMaxime Coquelin static int stm32_serial_remove(struct platform_device *pdev)
60248a6092fSMaxime Coquelin {
60348a6092fSMaxime Coquelin 	struct uart_port *port = platform_get_drvdata(pdev);
60448a6092fSMaxime Coquelin 
60548a6092fSMaxime Coquelin 	return uart_remove_one_port(&stm32_usart_driver, port);
60648a6092fSMaxime Coquelin }
60748a6092fSMaxime Coquelin 
60848a6092fSMaxime Coquelin 
60948a6092fSMaxime Coquelin #ifdef CONFIG_SERIAL_STM32_CONSOLE
61048a6092fSMaxime Coquelin static void stm32_console_putchar(struct uart_port *port, int ch)
61148a6092fSMaxime Coquelin {
61248a6092fSMaxime Coquelin 	while (!(readl_relaxed(port->membase + USART_SR) & USART_SR_TXE))
61348a6092fSMaxime Coquelin 		cpu_relax();
61448a6092fSMaxime Coquelin 
61548a6092fSMaxime Coquelin 	writel_relaxed(ch, port->membase + USART_DR);
61648a6092fSMaxime Coquelin }
61748a6092fSMaxime Coquelin 
61848a6092fSMaxime Coquelin static void stm32_console_write(struct console *co, const char *s, unsigned cnt)
61948a6092fSMaxime Coquelin {
62048a6092fSMaxime Coquelin 	struct uart_port *port = &stm32_ports[co->index].port;
62148a6092fSMaxime Coquelin 	unsigned long flags;
62248a6092fSMaxime Coquelin 	u32 old_cr1, new_cr1;
62348a6092fSMaxime Coquelin 	int locked = 1;
62448a6092fSMaxime Coquelin 
62548a6092fSMaxime Coquelin 	local_irq_save(flags);
62648a6092fSMaxime Coquelin 	if (port->sysrq)
62748a6092fSMaxime Coquelin 		locked = 0;
62848a6092fSMaxime Coquelin 	else if (oops_in_progress)
62948a6092fSMaxime Coquelin 		locked = spin_trylock(&port->lock);
63048a6092fSMaxime Coquelin 	else
63148a6092fSMaxime Coquelin 		spin_lock(&port->lock);
63248a6092fSMaxime Coquelin 
63348a6092fSMaxime Coquelin 	/* Save and disable interrupts */
63448a6092fSMaxime Coquelin 	old_cr1 = readl_relaxed(port->membase + USART_CR1);
63548a6092fSMaxime Coquelin 	new_cr1 = old_cr1 & ~USART_CR1_IE_MASK;
63648a6092fSMaxime Coquelin 	writel_relaxed(new_cr1, port->membase + USART_CR1);
63748a6092fSMaxime Coquelin 
63848a6092fSMaxime Coquelin 	uart_console_write(port, s, cnt, stm32_console_putchar);
63948a6092fSMaxime Coquelin 
64048a6092fSMaxime Coquelin 	/* Restore interrupt state */
64148a6092fSMaxime Coquelin 	writel_relaxed(old_cr1, port->membase + USART_CR1);
64248a6092fSMaxime Coquelin 
64348a6092fSMaxime Coquelin 	if (locked)
64448a6092fSMaxime Coquelin 		spin_unlock(&port->lock);
64548a6092fSMaxime Coquelin 	local_irq_restore(flags);
64648a6092fSMaxime Coquelin }
64748a6092fSMaxime Coquelin 
64848a6092fSMaxime Coquelin static int stm32_console_setup(struct console *co, char *options)
64948a6092fSMaxime Coquelin {
65048a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
65148a6092fSMaxime Coquelin 	int baud = 9600;
65248a6092fSMaxime Coquelin 	int bits = 8;
65348a6092fSMaxime Coquelin 	int parity = 'n';
65448a6092fSMaxime Coquelin 	int flow = 'n';
65548a6092fSMaxime Coquelin 
65648a6092fSMaxime Coquelin 	if (co->index >= STM32_MAX_PORTS)
65748a6092fSMaxime Coquelin 		return -ENODEV;
65848a6092fSMaxime Coquelin 
65948a6092fSMaxime Coquelin 	stm32port = &stm32_ports[co->index];
66048a6092fSMaxime Coquelin 
66148a6092fSMaxime Coquelin 	/*
66248a6092fSMaxime Coquelin 	 * This driver does not support early console initialization
66348a6092fSMaxime Coquelin 	 * (use ARM early printk support instead), so we only expect
66448a6092fSMaxime Coquelin 	 * this to be called during the uart port registration when the
66548a6092fSMaxime Coquelin 	 * driver gets probed and the port should be mapped at that point.
66648a6092fSMaxime Coquelin 	 */
66748a6092fSMaxime Coquelin 	if (stm32port->port.mapbase == 0 || stm32port->port.membase == NULL)
66848a6092fSMaxime Coquelin 		return -ENXIO;
66948a6092fSMaxime Coquelin 
67048a6092fSMaxime Coquelin 	if (options)
67148a6092fSMaxime Coquelin 		uart_parse_options(options, &baud, &parity, &bits, &flow);
67248a6092fSMaxime Coquelin 
67348a6092fSMaxime Coquelin 	return uart_set_options(&stm32port->port, co, baud, parity, bits, flow);
67448a6092fSMaxime Coquelin }
67548a6092fSMaxime Coquelin 
67648a6092fSMaxime Coquelin static struct console stm32_console = {
67748a6092fSMaxime Coquelin 	.name		= STM32_SERIAL_NAME,
67848a6092fSMaxime Coquelin 	.device		= uart_console_device,
67948a6092fSMaxime Coquelin 	.write		= stm32_console_write,
68048a6092fSMaxime Coquelin 	.setup		= stm32_console_setup,
68148a6092fSMaxime Coquelin 	.flags		= CON_PRINTBUFFER,
68248a6092fSMaxime Coquelin 	.index		= -1,
68348a6092fSMaxime Coquelin 	.data		= &stm32_usart_driver,
68448a6092fSMaxime Coquelin };
68548a6092fSMaxime Coquelin 
68648a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE (&stm32_console)
68748a6092fSMaxime Coquelin 
68848a6092fSMaxime Coquelin #else
68948a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE NULL
69048a6092fSMaxime Coquelin #endif /* CONFIG_SERIAL_STM32_CONSOLE */
69148a6092fSMaxime Coquelin 
69248a6092fSMaxime Coquelin static struct uart_driver stm32_usart_driver = {
69348a6092fSMaxime Coquelin 	.driver_name	= DRIVER_NAME,
69448a6092fSMaxime Coquelin 	.dev_name	= STM32_SERIAL_NAME,
69548a6092fSMaxime Coquelin 	.major		= 0,
69648a6092fSMaxime Coquelin 	.minor		= 0,
69748a6092fSMaxime Coquelin 	.nr		= STM32_MAX_PORTS,
69848a6092fSMaxime Coquelin 	.cons		= STM32_SERIAL_CONSOLE,
69948a6092fSMaxime Coquelin };
70048a6092fSMaxime Coquelin 
70148a6092fSMaxime Coquelin static struct platform_driver stm32_serial_driver = {
70248a6092fSMaxime Coquelin 	.probe		= stm32_serial_probe,
70348a6092fSMaxime Coquelin 	.remove		= stm32_serial_remove,
70448a6092fSMaxime Coquelin 	.driver	= {
70548a6092fSMaxime Coquelin 		.name	= DRIVER_NAME,
70648a6092fSMaxime Coquelin 		.of_match_table = of_match_ptr(stm32_match),
70748a6092fSMaxime Coquelin 	},
70848a6092fSMaxime Coquelin };
70948a6092fSMaxime Coquelin 
71048a6092fSMaxime Coquelin static int __init usart_init(void)
71148a6092fSMaxime Coquelin {
71248a6092fSMaxime Coquelin 	static char banner[] __initdata = "STM32 USART driver initialized";
71348a6092fSMaxime Coquelin 	int ret;
71448a6092fSMaxime Coquelin 
71548a6092fSMaxime Coquelin 	pr_info("%s\n", banner);
71648a6092fSMaxime Coquelin 
71748a6092fSMaxime Coquelin 	ret = uart_register_driver(&stm32_usart_driver);
71848a6092fSMaxime Coquelin 	if (ret)
71948a6092fSMaxime Coquelin 		return ret;
72048a6092fSMaxime Coquelin 
72148a6092fSMaxime Coquelin 	ret = platform_driver_register(&stm32_serial_driver);
72248a6092fSMaxime Coquelin 	if (ret)
72348a6092fSMaxime Coquelin 		uart_unregister_driver(&stm32_usart_driver);
72448a6092fSMaxime Coquelin 
72548a6092fSMaxime Coquelin 	return ret;
72648a6092fSMaxime Coquelin }
72748a6092fSMaxime Coquelin 
72848a6092fSMaxime Coquelin static void __exit usart_exit(void)
72948a6092fSMaxime Coquelin {
73048a6092fSMaxime Coquelin 	platform_driver_unregister(&stm32_serial_driver);
73148a6092fSMaxime Coquelin 	uart_unregister_driver(&stm32_usart_driver);
73248a6092fSMaxime Coquelin }
73348a6092fSMaxime Coquelin 
73448a6092fSMaxime Coquelin module_init(usart_init);
73548a6092fSMaxime Coquelin module_exit(usart_exit);
73648a6092fSMaxime Coquelin 
73748a6092fSMaxime Coquelin MODULE_ALIAS("platform:" DRIVER_NAME);
73848a6092fSMaxime Coquelin MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver");
73948a6092fSMaxime Coquelin MODULE_LICENSE("GPL v2");
740