xref: /openbmc/linux/drivers/tty/serial/stm32-usart.c (revision 56f9a76c27b51bc8e9bb938734e3de03819569ae)
1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
248a6092fSMaxime Coquelin /*
348a6092fSMaxime Coquelin  * Copyright (C) Maxime Coquelin 2015
43e5fcbacSBich HEMON  * Copyright (C) STMicroelectronics SA 2017
5ada8618fSAlexandre TORGUE  * Authors:  Maxime Coquelin <mcoquelin.stm32@gmail.com>
6ada8618fSAlexandre TORGUE  *	     Gerald Baeza <gerald.baeza@st.com>
748a6092fSMaxime Coquelin  *
848a6092fSMaxime Coquelin  * Inspired by st-asc.c from STMicroelectronics (c)
948a6092fSMaxime Coquelin  */
1048a6092fSMaxime Coquelin 
1134891872SAlexandre TORGUE #include <linux/clk.h>
1248a6092fSMaxime Coquelin #include <linux/console.h>
1348a6092fSMaxime Coquelin #include <linux/delay.h>
1434891872SAlexandre TORGUE #include <linux/dma-direction.h>
1534891872SAlexandre TORGUE #include <linux/dmaengine.h>
1634891872SAlexandre TORGUE #include <linux/dma-mapping.h>
1734891872SAlexandre TORGUE #include <linux/io.h>
1834891872SAlexandre TORGUE #include <linux/iopoll.h>
1934891872SAlexandre TORGUE #include <linux/irq.h>
2034891872SAlexandre TORGUE #include <linux/module.h>
2148a6092fSMaxime Coquelin #include <linux/of.h>
2248a6092fSMaxime Coquelin #include <linux/of_platform.h>
2394616d9aSErwan Le Ray #include <linux/pinctrl/consumer.h>
2434891872SAlexandre TORGUE #include <linux/platform_device.h>
2534891872SAlexandre TORGUE #include <linux/pm_runtime.h>
26270e5a74SFabrice Gasnier #include <linux/pm_wakeirq.h>
2748a6092fSMaxime Coquelin #include <linux/serial_core.h>
2834891872SAlexandre TORGUE #include <linux/serial.h>
2934891872SAlexandre TORGUE #include <linux/spinlock.h>
3034891872SAlexandre TORGUE #include <linux/sysrq.h>
3134891872SAlexandre TORGUE #include <linux/tty_flip.h>
3234891872SAlexandre TORGUE #include <linux/tty.h>
3348a6092fSMaxime Coquelin 
346cf61b9bSManivannan Sadhasivam #include "serial_mctrl_gpio.h"
35bc5a0b55SAlexandre TORGUE #include "stm32-usart.h"
3648a6092fSMaxime Coquelin 
37*56f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port);
38*56f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port);
3948a6092fSMaxime Coquelin 
4048a6092fSMaxime Coquelin static inline struct stm32_port *to_stm32_port(struct uart_port *port)
4148a6092fSMaxime Coquelin {
4248a6092fSMaxime Coquelin 	return container_of(port, struct stm32_port, port);
4348a6092fSMaxime Coquelin }
4448a6092fSMaxime Coquelin 
45*56f9a76cSErwan Le Ray static void stm32_usart_set_bits(struct uart_port *port, u32 reg, u32 bits)
4648a6092fSMaxime Coquelin {
4748a6092fSMaxime Coquelin 	u32 val;
4848a6092fSMaxime Coquelin 
4948a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
5048a6092fSMaxime Coquelin 	val |= bits;
5148a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
5248a6092fSMaxime Coquelin }
5348a6092fSMaxime Coquelin 
54*56f9a76cSErwan Le Ray static void stm32_usart_clr_bits(struct uart_port *port, u32 reg, u32 bits)
5548a6092fSMaxime Coquelin {
5648a6092fSMaxime Coquelin 	u32 val;
5748a6092fSMaxime Coquelin 
5848a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
5948a6092fSMaxime Coquelin 	val &= ~bits;
6048a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
6148a6092fSMaxime Coquelin }
6248a6092fSMaxime Coquelin 
63*56f9a76cSErwan Le Ray static void stm32_usart_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE,
641bcda09dSBich HEMON 					 u32 delay_DDE, u32 baud)
651bcda09dSBich HEMON {
661bcda09dSBich HEMON 	u32 rs485_deat_dedt;
671bcda09dSBich HEMON 	u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT);
681bcda09dSBich HEMON 	bool over8;
691bcda09dSBich HEMON 
701bcda09dSBich HEMON 	*cr3 |= USART_CR3_DEM;
711bcda09dSBich HEMON 	over8 = *cr1 & USART_CR1_OVER8;
721bcda09dSBich HEMON 
731bcda09dSBich HEMON 	if (over8)
741bcda09dSBich HEMON 		rs485_deat_dedt = delay_ADE * baud * 8;
751bcda09dSBich HEMON 	else
761bcda09dSBich HEMON 		rs485_deat_dedt = delay_ADE * baud * 16;
771bcda09dSBich HEMON 
781bcda09dSBich HEMON 	rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
791bcda09dSBich HEMON 	rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
801bcda09dSBich HEMON 			  rs485_deat_dedt_max : rs485_deat_dedt;
811bcda09dSBich HEMON 	rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) &
821bcda09dSBich HEMON 			   USART_CR1_DEAT_MASK;
831bcda09dSBich HEMON 	*cr1 |= rs485_deat_dedt;
841bcda09dSBich HEMON 
851bcda09dSBich HEMON 	if (over8)
861bcda09dSBich HEMON 		rs485_deat_dedt = delay_DDE * baud * 8;
871bcda09dSBich HEMON 	else
881bcda09dSBich HEMON 		rs485_deat_dedt = delay_DDE * baud * 16;
891bcda09dSBich HEMON 
901bcda09dSBich HEMON 	rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
911bcda09dSBich HEMON 	rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
921bcda09dSBich HEMON 			  rs485_deat_dedt_max : rs485_deat_dedt;
931bcda09dSBich HEMON 	rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) &
941bcda09dSBich HEMON 			   USART_CR1_DEDT_MASK;
951bcda09dSBich HEMON 	*cr1 |= rs485_deat_dedt;
961bcda09dSBich HEMON }
971bcda09dSBich HEMON 
98*56f9a76cSErwan Le Ray static int stm32_usart_config_rs485(struct uart_port *port,
991bcda09dSBich HEMON 				    struct serial_rs485 *rs485conf)
1001bcda09dSBich HEMON {
1011bcda09dSBich HEMON 	struct stm32_port *stm32_port = to_stm32_port(port);
1021bcda09dSBich HEMON 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1031bcda09dSBich HEMON 	struct stm32_usart_config *cfg = &stm32_port->info->cfg;
1041bcda09dSBich HEMON 	u32 usartdiv, baud, cr1, cr3;
1051bcda09dSBich HEMON 	bool over8;
1061bcda09dSBich HEMON 
107*56f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1081bcda09dSBich HEMON 
1091bcda09dSBich HEMON 	port->rs485 = *rs485conf;
1101bcda09dSBich HEMON 
1111bcda09dSBich HEMON 	rs485conf->flags |= SER_RS485_RX_DURING_TX;
1121bcda09dSBich HEMON 
1131bcda09dSBich HEMON 	if (rs485conf->flags & SER_RS485_ENABLED) {
1141bcda09dSBich HEMON 		cr1 = readl_relaxed(port->membase + ofs->cr1);
1151bcda09dSBich HEMON 		cr3 = readl_relaxed(port->membase + ofs->cr3);
1161bcda09dSBich HEMON 		usartdiv = readl_relaxed(port->membase + ofs->brr);
1171bcda09dSBich HEMON 		usartdiv = usartdiv & GENMASK(15, 0);
1181bcda09dSBich HEMON 		over8 = cr1 & USART_CR1_OVER8;
1191bcda09dSBich HEMON 
1201bcda09dSBich HEMON 		if (over8)
1211bcda09dSBich HEMON 			usartdiv = usartdiv | (usartdiv & GENMASK(4, 0))
1221bcda09dSBich HEMON 				   << USART_BRR_04_R_SHIFT;
1231bcda09dSBich HEMON 
1241bcda09dSBich HEMON 		baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv);
125*56f9a76cSErwan Le Ray 		stm32_usart_config_reg_rs485(&cr1, &cr3,
1261bcda09dSBich HEMON 					     rs485conf->delay_rts_before_send,
127*56f9a76cSErwan Le Ray 					     rs485conf->delay_rts_after_send,
128*56f9a76cSErwan Le Ray 					     baud);
1291bcda09dSBich HEMON 
1301bcda09dSBich HEMON 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
1311bcda09dSBich HEMON 			cr3 &= ~USART_CR3_DEP;
1321bcda09dSBich HEMON 			rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
1331bcda09dSBich HEMON 		} else {
1341bcda09dSBich HEMON 			cr3 |= USART_CR3_DEP;
1351bcda09dSBich HEMON 			rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
1361bcda09dSBich HEMON 		}
1371bcda09dSBich HEMON 
1381bcda09dSBich HEMON 		writel_relaxed(cr3, port->membase + ofs->cr3);
1391bcda09dSBich HEMON 		writel_relaxed(cr1, port->membase + ofs->cr1);
1401bcda09dSBich HEMON 	} else {
141*56f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3,
142*56f9a76cSErwan Le Ray 				     USART_CR3_DEM | USART_CR3_DEP);
143*56f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1,
1441bcda09dSBich HEMON 				     USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
1451bcda09dSBich HEMON 	}
1461bcda09dSBich HEMON 
147*56f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1481bcda09dSBich HEMON 
1491bcda09dSBich HEMON 	return 0;
1501bcda09dSBich HEMON }
1511bcda09dSBich HEMON 
152*56f9a76cSErwan Le Ray static int stm32_usart_init_rs485(struct uart_port *port,
1531bcda09dSBich HEMON 				  struct platform_device *pdev)
1541bcda09dSBich HEMON {
1551bcda09dSBich HEMON 	struct serial_rs485 *rs485conf = &port->rs485;
1561bcda09dSBich HEMON 
1571bcda09dSBich HEMON 	rs485conf->flags = 0;
1581bcda09dSBich HEMON 	rs485conf->delay_rts_before_send = 0;
1591bcda09dSBich HEMON 	rs485conf->delay_rts_after_send = 0;
1601bcda09dSBich HEMON 
1611bcda09dSBich HEMON 	if (!pdev->dev.of_node)
1621bcda09dSBich HEMON 		return -ENODEV;
1631bcda09dSBich HEMON 
164c150c0f3SLukas Wunner 	return uart_get_rs485_mode(port);
1651bcda09dSBich HEMON }
1661bcda09dSBich HEMON 
167*56f9a76cSErwan Le Ray static int stm32_usart_pending_rx(struct uart_port *port, u32 *sr,
168*56f9a76cSErwan Le Ray 				  int *last_res, bool threaded)
16934891872SAlexandre TORGUE {
17034891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
17134891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
17234891872SAlexandre TORGUE 	enum dma_status status;
17334891872SAlexandre TORGUE 	struct dma_tx_state state;
17434891872SAlexandre TORGUE 
17534891872SAlexandre TORGUE 	*sr = readl_relaxed(port->membase + ofs->isr);
17634891872SAlexandre TORGUE 
17734891872SAlexandre TORGUE 	if (threaded && stm32_port->rx_ch) {
17834891872SAlexandre TORGUE 		status = dmaengine_tx_status(stm32_port->rx_ch,
17934891872SAlexandre TORGUE 					     stm32_port->rx_ch->cookie,
18034891872SAlexandre TORGUE 					     &state);
18192fc0023SErwan Le Ray 		if (status == DMA_IN_PROGRESS && (*last_res != state.residue))
18234891872SAlexandre TORGUE 			return 1;
18334891872SAlexandre TORGUE 		else
18434891872SAlexandre TORGUE 			return 0;
18534891872SAlexandre TORGUE 	} else if (*sr & USART_SR_RXNE) {
18634891872SAlexandre TORGUE 		return 1;
18734891872SAlexandre TORGUE 	}
18834891872SAlexandre TORGUE 	return 0;
18934891872SAlexandre TORGUE }
19034891872SAlexandre TORGUE 
191*56f9a76cSErwan Le Ray static unsigned long stm32_usart_get_char(struct uart_port *port, u32 *sr,
1926c5962f3SErwan Le Ray 					  int *last_res)
19334891872SAlexandre TORGUE {
19434891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
19534891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
19634891872SAlexandre TORGUE 	unsigned long c;
19734891872SAlexandre TORGUE 
19834891872SAlexandre TORGUE 	if (stm32_port->rx_ch) {
19934891872SAlexandre TORGUE 		c = stm32_port->rx_buf[RX_BUF_L - (*last_res)--];
20034891872SAlexandre TORGUE 		if ((*last_res) == 0)
20134891872SAlexandre TORGUE 			*last_res = RX_BUF_L;
20234891872SAlexandre TORGUE 	} else {
2036c5962f3SErwan Le Ray 		c = readl_relaxed(port->membase + ofs->rdr);
2046c5962f3SErwan Le Ray 		/* apply RDR data mask */
2056c5962f3SErwan Le Ray 		c &= stm32_port->rdr_mask;
20634891872SAlexandre TORGUE 	}
2076c5962f3SErwan Le Ray 
2086c5962f3SErwan Le Ray 	return c;
20934891872SAlexandre TORGUE }
21034891872SAlexandre TORGUE 
211*56f9a76cSErwan Le Ray static void stm32_usart_receive_chars(struct uart_port *port, bool threaded)
21248a6092fSMaxime Coquelin {
21348a6092fSMaxime Coquelin 	struct tty_port *tport = &port->state->port;
214ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
215ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
21648a6092fSMaxime Coquelin 	unsigned long c;
21748a6092fSMaxime Coquelin 	u32 sr;
21848a6092fSMaxime Coquelin 	char flag;
21948a6092fSMaxime Coquelin 
22029d60981SAndy Shevchenko 	if (irqd_is_wakeup_set(irq_get_irq_data(port->irq)))
22148a6092fSMaxime Coquelin 		pm_wakeup_event(tport->tty->dev, 0);
22248a6092fSMaxime Coquelin 
223*56f9a76cSErwan Le Ray 	while (stm32_usart_pending_rx(port, &sr, &stm32_port->last_res,
224*56f9a76cSErwan Le Ray 				      threaded)) {
22548a6092fSMaxime Coquelin 		sr |= USART_SR_DUMMY_RX;
22648a6092fSMaxime Coquelin 		flag = TTY_NORMAL;
22748a6092fSMaxime Coquelin 
2284f01d833SErwan Le Ray 		/*
2294f01d833SErwan Le Ray 		 * Status bits has to be cleared before reading the RDR:
2304f01d833SErwan Le Ray 		 * In FIFO mode, reading the RDR will pop the next data
2314f01d833SErwan Le Ray 		 * (if any) along with its status bits into the SR.
2324f01d833SErwan Le Ray 		 * Not doing so leads to misalignement between RDR and SR,
2334f01d833SErwan Le Ray 		 * and clear status bits of the next rx data.
2344f01d833SErwan Le Ray 		 *
2354f01d833SErwan Le Ray 		 * Clear errors flags for stm32f7 and stm32h7 compatible
2364f01d833SErwan Le Ray 		 * devices. On stm32f4 compatible devices, the error bit is
2374f01d833SErwan Le Ray 		 * cleared by the sequence [read SR - read DR].
2384f01d833SErwan Le Ray 		 */
2394f01d833SErwan Le Ray 		if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG)
2401250ed71SFabrice Gasnier 			writel_relaxed(sr & USART_SR_ERR_MASK,
2411250ed71SFabrice Gasnier 				       port->membase + ofs->icr);
2424f01d833SErwan Le Ray 
243*56f9a76cSErwan Le Ray 		c = stm32_usart_get_char(port, &sr, &stm32_port->last_res);
2444f01d833SErwan Le Ray 		port->icount.rx++;
24548a6092fSMaxime Coquelin 		if (sr & USART_SR_ERR_MASK) {
2464f01d833SErwan Le Ray 			if (sr & USART_SR_ORE) {
24748a6092fSMaxime Coquelin 				port->icount.overrun++;
24848a6092fSMaxime Coquelin 			} else if (sr & USART_SR_PE) {
24948a6092fSMaxime Coquelin 				port->icount.parity++;
25048a6092fSMaxime Coquelin 			} else if (sr & USART_SR_FE) {
2514f01d833SErwan Le Ray 				/* Break detection if character is null */
2524f01d833SErwan Le Ray 				if (!c) {
2534f01d833SErwan Le Ray 					port->icount.brk++;
2544f01d833SErwan Le Ray 					if (uart_handle_break(port))
2554f01d833SErwan Le Ray 						continue;
2564f01d833SErwan Le Ray 				} else {
25748a6092fSMaxime Coquelin 					port->icount.frame++;
25848a6092fSMaxime Coquelin 				}
2594f01d833SErwan Le Ray 			}
26048a6092fSMaxime Coquelin 
26148a6092fSMaxime Coquelin 			sr &= port->read_status_mask;
26248a6092fSMaxime Coquelin 
2634f01d833SErwan Le Ray 			if (sr & USART_SR_PE) {
26448a6092fSMaxime Coquelin 				flag = TTY_PARITY;
2654f01d833SErwan Le Ray 			} else if (sr & USART_SR_FE) {
2664f01d833SErwan Le Ray 				if (!c)
2674f01d833SErwan Le Ray 					flag = TTY_BREAK;
2684f01d833SErwan Le Ray 				else
26948a6092fSMaxime Coquelin 					flag = TTY_FRAME;
27048a6092fSMaxime Coquelin 			}
2714f01d833SErwan Le Ray 		}
27248a6092fSMaxime Coquelin 
27348a6092fSMaxime Coquelin 		if (uart_handle_sysrq_char(port, c))
27448a6092fSMaxime Coquelin 			continue;
27548a6092fSMaxime Coquelin 		uart_insert_char(port, sr, USART_SR_ORE, c, flag);
27648a6092fSMaxime Coquelin 	}
27748a6092fSMaxime Coquelin 
27848a6092fSMaxime Coquelin 	spin_unlock(&port->lock);
27948a6092fSMaxime Coquelin 	tty_flip_buffer_push(tport);
28048a6092fSMaxime Coquelin 	spin_lock(&port->lock);
28148a6092fSMaxime Coquelin }
28248a6092fSMaxime Coquelin 
283*56f9a76cSErwan Le Ray static void stm32_usart_tx_dma_complete(void *arg)
28434891872SAlexandre TORGUE {
28534891872SAlexandre TORGUE 	struct uart_port *port = arg;
28634891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
28734891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
28834891872SAlexandre TORGUE 
289*56f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
29034891872SAlexandre TORGUE 	stm32port->tx_dma_busy = false;
29134891872SAlexandre TORGUE 
29234891872SAlexandre TORGUE 	/* Let's see if we have pending data to send */
293*56f9a76cSErwan Le Ray 	stm32_usart_transmit_chars(port);
29434891872SAlexandre TORGUE }
29534891872SAlexandre TORGUE 
296*56f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_enable(struct uart_port *port)
297d075719eSErwan Le Ray {
298d075719eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
299d075719eSErwan Le Ray 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
300d075719eSErwan Le Ray 
301d075719eSErwan Le Ray 	/*
302d075719eSErwan Le Ray 	 * Enables TX FIFO threashold irq when FIFO is enabled,
303d075719eSErwan Le Ray 	 * or TX empty irq when FIFO is disabled
304d075719eSErwan Le Ray 	 */
305d075719eSErwan Le Ray 	if (stm32_port->fifoen)
306*56f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_TXFTIE);
307d075719eSErwan Le Ray 	else
308*56f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TXEIE);
309d075719eSErwan Le Ray }
310d075719eSErwan Le Ray 
311*56f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_disable(struct uart_port *port)
312d075719eSErwan Le Ray {
313d075719eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
314d075719eSErwan Le Ray 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
315d075719eSErwan Le Ray 
316d075719eSErwan Le Ray 	if (stm32_port->fifoen)
317*56f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE);
318d075719eSErwan Le Ray 	else
319*56f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TXEIE);
320d075719eSErwan Le Ray }
321d075719eSErwan Le Ray 
322*56f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_pio(struct uart_port *port)
32334891872SAlexandre TORGUE {
32434891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
32534891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
32634891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
32734891872SAlexandre TORGUE 
32834891872SAlexandre TORGUE 	if (stm32_port->tx_dma_busy) {
329*56f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
33034891872SAlexandre TORGUE 		stm32_port->tx_dma_busy = false;
33134891872SAlexandre TORGUE 	}
33234891872SAlexandre TORGUE 
3335d9176edSErwan Le Ray 	while (!uart_circ_empty(xmit)) {
3345d9176edSErwan Le Ray 		/* Check that TDR is empty before filling FIFO */
3355d9176edSErwan Le Ray 		if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
3365d9176edSErwan Le Ray 			break;
33734891872SAlexandre TORGUE 		writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr);
33834891872SAlexandre TORGUE 		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
33934891872SAlexandre TORGUE 		port->icount.tx++;
34034891872SAlexandre TORGUE 	}
34134891872SAlexandre TORGUE 
3425d9176edSErwan Le Ray 	/* rely on TXE irq (mask or unmask) for sending remaining data */
3435d9176edSErwan Le Ray 	if (uart_circ_empty(xmit))
344*56f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
3455d9176edSErwan Le Ray 	else
346*56f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_enable(port);
3475d9176edSErwan Le Ray }
3485d9176edSErwan Le Ray 
349*56f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_dma(struct uart_port *port)
35034891872SAlexandre TORGUE {
35134891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
35234891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
35334891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
35434891872SAlexandre TORGUE 	struct dma_async_tx_descriptor *desc = NULL;
35534891872SAlexandre TORGUE 	unsigned int count, i;
35634891872SAlexandre TORGUE 
35734891872SAlexandre TORGUE 	if (stm32port->tx_dma_busy)
35834891872SAlexandre TORGUE 		return;
35934891872SAlexandre TORGUE 
36034891872SAlexandre TORGUE 	stm32port->tx_dma_busy = true;
36134891872SAlexandre TORGUE 
36234891872SAlexandre TORGUE 	count = uart_circ_chars_pending(xmit);
36334891872SAlexandre TORGUE 
36434891872SAlexandre TORGUE 	if (count > TX_BUF_L)
36534891872SAlexandre TORGUE 		count = TX_BUF_L;
36634891872SAlexandre TORGUE 
36734891872SAlexandre TORGUE 	if (xmit->tail < xmit->head) {
36834891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count);
36934891872SAlexandre TORGUE 	} else {
37034891872SAlexandre TORGUE 		size_t one = UART_XMIT_SIZE - xmit->tail;
37134891872SAlexandre TORGUE 		size_t two;
37234891872SAlexandre TORGUE 
37334891872SAlexandre TORGUE 		if (one > count)
37434891872SAlexandre TORGUE 			one = count;
37534891872SAlexandre TORGUE 		two = count - one;
37634891872SAlexandre TORGUE 
37734891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one);
37834891872SAlexandre TORGUE 		if (two)
37934891872SAlexandre TORGUE 			memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two);
38034891872SAlexandre TORGUE 	}
38134891872SAlexandre TORGUE 
38234891872SAlexandre TORGUE 	desc = dmaengine_prep_slave_single(stm32port->tx_ch,
38334891872SAlexandre TORGUE 					   stm32port->tx_dma_buf,
38434891872SAlexandre TORGUE 					   count,
38534891872SAlexandre TORGUE 					   DMA_MEM_TO_DEV,
38634891872SAlexandre TORGUE 					   DMA_PREP_INTERRUPT);
38734891872SAlexandre TORGUE 
388e7997f7fSErwan Le Ray 	if (!desc)
389e7997f7fSErwan Le Ray 		goto fallback_err;
39034891872SAlexandre TORGUE 
391*56f9a76cSErwan Le Ray 	desc->callback = stm32_usart_tx_dma_complete;
39234891872SAlexandre TORGUE 	desc->callback_param = port;
39334891872SAlexandre TORGUE 
39434891872SAlexandre TORGUE 	/* Push current DMA TX transaction in the pending queue */
395e7997f7fSErwan Le Ray 	if (dma_submit_error(dmaengine_submit(desc))) {
396e7997f7fSErwan Le Ray 		/* dma no yet started, safe to free resources */
397e7997f7fSErwan Le Ray 		dmaengine_terminate_async(stm32port->tx_ch);
398e7997f7fSErwan Le Ray 		goto fallback_err;
399e7997f7fSErwan Le Ray 	}
40034891872SAlexandre TORGUE 
40134891872SAlexandre TORGUE 	/* Issue pending DMA TX requests */
40234891872SAlexandre TORGUE 	dma_async_issue_pending(stm32port->tx_ch);
40334891872SAlexandre TORGUE 
404*56f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
40534891872SAlexandre TORGUE 
40634891872SAlexandre TORGUE 	xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
40734891872SAlexandre TORGUE 	port->icount.tx += count;
408e7997f7fSErwan Le Ray 	return;
409e7997f7fSErwan Le Ray 
410e7997f7fSErwan Le Ray fallback_err:
411e7997f7fSErwan Le Ray 	for (i = count; i > 0; i--)
412*56f9a76cSErwan Le Ray 		stm32_usart_transmit_chars_pio(port);
41334891872SAlexandre TORGUE }
41434891872SAlexandre TORGUE 
415*56f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port)
41648a6092fSMaxime Coquelin {
417ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
418ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
41948a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
42048a6092fSMaxime Coquelin 
42148a6092fSMaxime Coquelin 	if (port->x_char) {
42234891872SAlexandre TORGUE 		if (stm32_port->tx_dma_busy)
423*56f9a76cSErwan Le Ray 			stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
424ada8618fSAlexandre TORGUE 		writel_relaxed(port->x_char, port->membase + ofs->tdr);
42548a6092fSMaxime Coquelin 		port->x_char = 0;
42648a6092fSMaxime Coquelin 		port->icount.tx++;
42734891872SAlexandre TORGUE 		if (stm32_port->tx_dma_busy)
428*56f9a76cSErwan Le Ray 			stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
42948a6092fSMaxime Coquelin 		return;
43048a6092fSMaxime Coquelin 	}
43148a6092fSMaxime Coquelin 
432b83b957cSErwan Le Ray 	if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
433*56f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
43448a6092fSMaxime Coquelin 		return;
43548a6092fSMaxime Coquelin 	}
43648a6092fSMaxime Coquelin 
43764c32eabSErwan Le Ray 	if (ofs->icr == UNDEF_REG)
438*56f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->isr, USART_SR_TC);
43964c32eabSErwan Le Ray 	else
4401250ed71SFabrice Gasnier 		writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr);
44164c32eabSErwan Le Ray 
44234891872SAlexandre TORGUE 	if (stm32_port->tx_ch)
443*56f9a76cSErwan Le Ray 		stm32_usart_transmit_chars_dma(port);
44434891872SAlexandre TORGUE 	else
445*56f9a76cSErwan Le Ray 		stm32_usart_transmit_chars_pio(port);
44648a6092fSMaxime Coquelin 
44748a6092fSMaxime Coquelin 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
44848a6092fSMaxime Coquelin 		uart_write_wakeup(port);
44948a6092fSMaxime Coquelin 
45048a6092fSMaxime Coquelin 	if (uart_circ_empty(xmit))
451*56f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
45248a6092fSMaxime Coquelin }
45348a6092fSMaxime Coquelin 
454*56f9a76cSErwan Le Ray static irqreturn_t stm32_usart_interrupt(int irq, void *ptr)
45548a6092fSMaxime Coquelin {
45648a6092fSMaxime Coquelin 	struct uart_port *port = ptr;
457ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
458ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
45948a6092fSMaxime Coquelin 	u32 sr;
46048a6092fSMaxime Coquelin 
46101d32d71SAlexandre TORGUE 	spin_lock(&port->lock);
46201d32d71SAlexandre TORGUE 
463ada8618fSAlexandre TORGUE 	sr = readl_relaxed(port->membase + ofs->isr);
46448a6092fSMaxime Coquelin 
4654cc0ed62SErwan Le Ray 	if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG)
4664cc0ed62SErwan Le Ray 		writel_relaxed(USART_ICR_RTOCF,
4674cc0ed62SErwan Le Ray 			       port->membase + ofs->icr);
4684cc0ed62SErwan Le Ray 
46992fc0023SErwan Le Ray 	if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG)
470270e5a74SFabrice Gasnier 		writel_relaxed(USART_ICR_WUCF,
471270e5a74SFabrice Gasnier 			       port->membase + ofs->icr);
472270e5a74SFabrice Gasnier 
47334891872SAlexandre TORGUE 	if ((sr & USART_SR_RXNE) && !(stm32_port->rx_ch))
474*56f9a76cSErwan Le Ray 		stm32_usart_receive_chars(port, false);
47548a6092fSMaxime Coquelin 
47634891872SAlexandre TORGUE 	if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch))
477*56f9a76cSErwan Le Ray 		stm32_usart_transmit_chars(port);
47848a6092fSMaxime Coquelin 
47901d32d71SAlexandre TORGUE 	spin_unlock(&port->lock);
48001d32d71SAlexandre TORGUE 
48134891872SAlexandre TORGUE 	if (stm32_port->rx_ch)
48234891872SAlexandre TORGUE 		return IRQ_WAKE_THREAD;
48334891872SAlexandre TORGUE 	else
48434891872SAlexandre TORGUE 		return IRQ_HANDLED;
48534891872SAlexandre TORGUE }
48634891872SAlexandre TORGUE 
487*56f9a76cSErwan Le Ray static irqreturn_t stm32_usart_threaded_interrupt(int irq, void *ptr)
48834891872SAlexandre TORGUE {
48934891872SAlexandre TORGUE 	struct uart_port *port = ptr;
49034891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
49134891872SAlexandre TORGUE 
49234891872SAlexandre TORGUE 	spin_lock(&port->lock);
49334891872SAlexandre TORGUE 
49434891872SAlexandre TORGUE 	if (stm32_port->rx_ch)
495*56f9a76cSErwan Le Ray 		stm32_usart_receive_chars(port, true);
49634891872SAlexandre TORGUE 
49748a6092fSMaxime Coquelin 	spin_unlock(&port->lock);
49848a6092fSMaxime Coquelin 
49948a6092fSMaxime Coquelin 	return IRQ_HANDLED;
50048a6092fSMaxime Coquelin }
50148a6092fSMaxime Coquelin 
502*56f9a76cSErwan Le Ray static unsigned int stm32_usart_tx_empty(struct uart_port *port)
50348a6092fSMaxime Coquelin {
504ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
505ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
506ada8618fSAlexandre TORGUE 
507ada8618fSAlexandre TORGUE 	return readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE;
50848a6092fSMaxime Coquelin }
50948a6092fSMaxime Coquelin 
510*56f9a76cSErwan Le Ray static void stm32_usart_set_mctrl(struct uart_port *port, unsigned int mctrl)
51148a6092fSMaxime Coquelin {
512ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
513ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
514ada8618fSAlexandre TORGUE 
51548a6092fSMaxime Coquelin 	if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
516*56f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_RTSE);
51748a6092fSMaxime Coquelin 	else
518*56f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_RTSE);
5196cf61b9bSManivannan Sadhasivam 
5206cf61b9bSManivannan Sadhasivam 	mctrl_gpio_set(stm32_port->gpios, mctrl);
52148a6092fSMaxime Coquelin }
52248a6092fSMaxime Coquelin 
523*56f9a76cSErwan Le Ray static unsigned int stm32_usart_get_mctrl(struct uart_port *port)
52448a6092fSMaxime Coquelin {
5256cf61b9bSManivannan Sadhasivam 	struct stm32_port *stm32_port = to_stm32_port(port);
5266cf61b9bSManivannan Sadhasivam 	unsigned int ret;
5276cf61b9bSManivannan Sadhasivam 
52848a6092fSMaxime Coquelin 	/* This routine is used to get signals of: DCD, DSR, RI, and CTS */
5296cf61b9bSManivannan Sadhasivam 	ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
5306cf61b9bSManivannan Sadhasivam 
5316cf61b9bSManivannan Sadhasivam 	return mctrl_gpio_get(stm32_port->gpios, &ret);
5326cf61b9bSManivannan Sadhasivam }
5336cf61b9bSManivannan Sadhasivam 
534*56f9a76cSErwan Le Ray static void stm32_usart_enable_ms(struct uart_port *port)
5356cf61b9bSManivannan Sadhasivam {
5366cf61b9bSManivannan Sadhasivam 	mctrl_gpio_enable_ms(to_stm32_port(port)->gpios);
5376cf61b9bSManivannan Sadhasivam }
5386cf61b9bSManivannan Sadhasivam 
539*56f9a76cSErwan Le Ray static void stm32_usart_disable_ms(struct uart_port *port)
5406cf61b9bSManivannan Sadhasivam {
5416cf61b9bSManivannan Sadhasivam 	mctrl_gpio_disable_ms(to_stm32_port(port)->gpios);
54248a6092fSMaxime Coquelin }
54348a6092fSMaxime Coquelin 
54448a6092fSMaxime Coquelin /* Transmit stop */
545*56f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port)
54648a6092fSMaxime Coquelin {
547ad0c2748SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
548ad0c2748SMarek Vasut 	struct serial_rs485 *rs485conf = &port->rs485;
549ad0c2748SMarek Vasut 
550*56f9a76cSErwan Le Ray 	stm32_usart_tx_interrupt_disable(port);
551ad0c2748SMarek Vasut 
552ad0c2748SMarek Vasut 	if (rs485conf->flags & SER_RS485_ENABLED) {
553ad0c2748SMarek Vasut 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
554ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
555ad0c2748SMarek Vasut 					stm32_port->port.mctrl & ~TIOCM_RTS);
556ad0c2748SMarek Vasut 		} else {
557ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
558ad0c2748SMarek Vasut 					stm32_port->port.mctrl | TIOCM_RTS);
559ad0c2748SMarek Vasut 		}
560ad0c2748SMarek Vasut 	}
56148a6092fSMaxime Coquelin }
56248a6092fSMaxime Coquelin 
56348a6092fSMaxime Coquelin /* There are probably characters waiting to be transmitted. */
564*56f9a76cSErwan Le Ray static void stm32_usart_start_tx(struct uart_port *port)
56548a6092fSMaxime Coquelin {
566ad0c2748SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
567ad0c2748SMarek Vasut 	struct serial_rs485 *rs485conf = &port->rs485;
56848a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
56948a6092fSMaxime Coquelin 
57048a6092fSMaxime Coquelin 	if (uart_circ_empty(xmit))
57148a6092fSMaxime Coquelin 		return;
57248a6092fSMaxime Coquelin 
573ad0c2748SMarek Vasut 	if (rs485conf->flags & SER_RS485_ENABLED) {
574ad0c2748SMarek Vasut 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
575ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
576ad0c2748SMarek Vasut 					stm32_port->port.mctrl | TIOCM_RTS);
577ad0c2748SMarek Vasut 		} else {
578ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
579ad0c2748SMarek Vasut 					stm32_port->port.mctrl & ~TIOCM_RTS);
580ad0c2748SMarek Vasut 		}
581ad0c2748SMarek Vasut 	}
582ad0c2748SMarek Vasut 
583*56f9a76cSErwan Le Ray 	stm32_usart_transmit_chars(port);
58448a6092fSMaxime Coquelin }
58548a6092fSMaxime Coquelin 
58648a6092fSMaxime Coquelin /* Throttle the remote when input buffer is about to overflow. */
587*56f9a76cSErwan Le Ray static void stm32_usart_throttle(struct uart_port *port)
58848a6092fSMaxime Coquelin {
589ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
590ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
59148a6092fSMaxime Coquelin 	unsigned long flags;
59248a6092fSMaxime Coquelin 
59348a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
594*56f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
595d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
596*56f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
597d0a6a7bcSErwan Le Ray 
59848a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
59948a6092fSMaxime Coquelin }
60048a6092fSMaxime Coquelin 
60148a6092fSMaxime Coquelin /* Unthrottle the remote, the input buffer can now accept data. */
602*56f9a76cSErwan Le Ray static void stm32_usart_unthrottle(struct uart_port *port)
60348a6092fSMaxime Coquelin {
604ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
605ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
60648a6092fSMaxime Coquelin 	unsigned long flags;
60748a6092fSMaxime Coquelin 
60848a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
609*56f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, stm32_port->cr1_irq);
610d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
611*56f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, stm32_port->cr3_irq);
612d0a6a7bcSErwan Le Ray 
61348a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
61448a6092fSMaxime Coquelin }
61548a6092fSMaxime Coquelin 
61648a6092fSMaxime Coquelin /* Receive stop */
617*56f9a76cSErwan Le Ray static void stm32_usart_stop_rx(struct uart_port *port)
61848a6092fSMaxime Coquelin {
619ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
620ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
621ada8618fSAlexandre TORGUE 
622*56f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
623d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
624*56f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
62548a6092fSMaxime Coquelin }
62648a6092fSMaxime Coquelin 
62748a6092fSMaxime Coquelin /* Handle breaks - ignored by us */
628*56f9a76cSErwan Le Ray static void stm32_usart_break_ctl(struct uart_port *port, int break_state)
62948a6092fSMaxime Coquelin {
63048a6092fSMaxime Coquelin }
63148a6092fSMaxime Coquelin 
632*56f9a76cSErwan Le Ray static int stm32_usart_startup(struct uart_port *port)
63348a6092fSMaxime Coquelin {
634ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
635ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
63648a6092fSMaxime Coquelin 	const char *name = to_platform_device(port->dev)->name;
63748a6092fSMaxime Coquelin 	u32 val;
63848a6092fSMaxime Coquelin 	int ret;
63948a6092fSMaxime Coquelin 
640*56f9a76cSErwan Le Ray 	ret = request_threaded_irq(port->irq, stm32_usart_interrupt,
641*56f9a76cSErwan Le Ray 				   stm32_usart_threaded_interrupt,
64234891872SAlexandre TORGUE 				   IRQF_NO_SUSPEND, name, port);
64348a6092fSMaxime Coquelin 	if (ret)
64448a6092fSMaxime Coquelin 		return ret;
64548a6092fSMaxime Coquelin 
64684872dc4SErwan Le Ray 	/* RX FIFO Flush */
64784872dc4SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
648*56f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->rqr, USART_RQR_RXFRQ);
64948a6092fSMaxime Coquelin 
65084872dc4SErwan Le Ray 	/* Tx and RX FIFO configuration */
651d075719eSErwan Le Ray 	if (stm32_port->fifoen) {
652d075719eSErwan Le Ray 		val = readl_relaxed(port->membase + ofs->cr3);
653d0a6a7bcSErwan Le Ray 		val &= ~(USART_CR3_TXFTCFG_MASK | USART_CR3_RXFTCFG_MASK);
654d075719eSErwan Le Ray 		val |= USART_CR3_TXFTCFG_HALF << USART_CR3_TXFTCFG_SHIFT;
655d0a6a7bcSErwan Le Ray 		val |= USART_CR3_RXFTCFG_HALF << USART_CR3_RXFTCFG_SHIFT;
656d075719eSErwan Le Ray 		writel_relaxed(val, port->membase + ofs->cr3);
657d075719eSErwan Le Ray 	}
658d075719eSErwan Le Ray 
65984872dc4SErwan Le Ray 	/* RX FIFO enabling */
66084872dc4SErwan Le Ray 	val = stm32_port->cr1_irq | USART_CR1_RE;
66184872dc4SErwan Le Ray 	if (stm32_port->fifoen)
66284872dc4SErwan Le Ray 		val |= USART_CR1_FIFOEN;
663*56f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, val);
66484872dc4SErwan Le Ray 
66548a6092fSMaxime Coquelin 	return 0;
66648a6092fSMaxime Coquelin }
66748a6092fSMaxime Coquelin 
668*56f9a76cSErwan Le Ray static void stm32_usart_shutdown(struct uart_port *port)
66948a6092fSMaxime Coquelin {
670ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
671ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
67287f1f809SAlexandre TORGUE 	struct stm32_usart_config *cfg = &stm32_port->info->cfg;
67364c32eabSErwan Le Ray 	u32 val, isr;
67464c32eabSErwan Le Ray 	int ret;
67548a6092fSMaxime Coquelin 
6766cf61b9bSManivannan Sadhasivam 	/* Disable modem control interrupts */
677*56f9a76cSErwan Le Ray 	stm32_usart_disable_ms(port);
6786cf61b9bSManivannan Sadhasivam 
6794cc0ed62SErwan Le Ray 	val = USART_CR1_TXEIE | USART_CR1_TE;
6804cc0ed62SErwan Le Ray 	val |= stm32_port->cr1_irq | USART_CR1_RE;
68187f1f809SAlexandre TORGUE 	val |= BIT(cfg->uart_enable_bit);
682351a762aSGerald Baeza 	if (stm32_port->fifoen)
683351a762aSGerald Baeza 		val |= USART_CR1_FIFOEN;
68464c32eabSErwan Le Ray 
68564c32eabSErwan Le Ray 	ret = readl_relaxed_poll_timeout(port->membase + ofs->isr,
68664c32eabSErwan Le Ray 					 isr, (isr & USART_SR_TC),
68764c32eabSErwan Le Ray 					 10, 100000);
68864c32eabSErwan Le Ray 
68964c32eabSErwan Le Ray 	if (ret)
69064c32eabSErwan Le Ray 		dev_err(port->dev, "transmission complete not set\n");
69164c32eabSErwan Le Ray 
692*56f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, val);
69348a6092fSMaxime Coquelin 
69448a6092fSMaxime Coquelin 	free_irq(port->irq, port);
69548a6092fSMaxime Coquelin }
69648a6092fSMaxime Coquelin 
697*56f9a76cSErwan Le Ray static unsigned int stm32_usart_get_databits(struct ktermios *termios)
698c8a9d043SErwan Le Ray {
699c8a9d043SErwan Le Ray 	unsigned int bits;
700c8a9d043SErwan Le Ray 
701c8a9d043SErwan Le Ray 	tcflag_t cflag = termios->c_cflag;
702c8a9d043SErwan Le Ray 
703c8a9d043SErwan Le Ray 	switch (cflag & CSIZE) {
704c8a9d043SErwan Le Ray 	/*
705c8a9d043SErwan Le Ray 	 * CSIZE settings are not necessarily supported in hardware.
706c8a9d043SErwan Le Ray 	 * CSIZE unsupported configurations are handled here to set word length
707c8a9d043SErwan Le Ray 	 * to 8 bits word as default configuration and to print debug message.
708c8a9d043SErwan Le Ray 	 */
709c8a9d043SErwan Le Ray 	case CS5:
710c8a9d043SErwan Le Ray 		bits = 5;
711c8a9d043SErwan Le Ray 		break;
712c8a9d043SErwan Le Ray 	case CS6:
713c8a9d043SErwan Le Ray 		bits = 6;
714c8a9d043SErwan Le Ray 		break;
715c8a9d043SErwan Le Ray 	case CS7:
716c8a9d043SErwan Le Ray 		bits = 7;
717c8a9d043SErwan Le Ray 		break;
718c8a9d043SErwan Le Ray 	/* default including CS8 */
719c8a9d043SErwan Le Ray 	default:
720c8a9d043SErwan Le Ray 		bits = 8;
721c8a9d043SErwan Le Ray 		break;
722c8a9d043SErwan Le Ray 	}
723c8a9d043SErwan Le Ray 
724c8a9d043SErwan Le Ray 	return bits;
725c8a9d043SErwan Le Ray }
726c8a9d043SErwan Le Ray 
727*56f9a76cSErwan Le Ray static void stm32_usart_set_termios(struct uart_port *port,
728*56f9a76cSErwan Le Ray 				    struct ktermios *termios,
72948a6092fSMaxime Coquelin 				    struct ktermios *old)
73048a6092fSMaxime Coquelin {
73148a6092fSMaxime Coquelin 	struct stm32_port *stm32_port = to_stm32_port(port);
732ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
733ada8618fSAlexandre TORGUE 	struct stm32_usart_config *cfg = &stm32_port->info->cfg;
7341bcda09dSBich HEMON 	struct serial_rs485 *rs485conf = &port->rs485;
735c8a9d043SErwan Le Ray 	unsigned int baud, bits;
73648a6092fSMaxime Coquelin 	u32 usartdiv, mantissa, fraction, oversampling;
73748a6092fSMaxime Coquelin 	tcflag_t cflag = termios->c_cflag;
73848a6092fSMaxime Coquelin 	u32 cr1, cr2, cr3;
73948a6092fSMaxime Coquelin 	unsigned long flags;
74048a6092fSMaxime Coquelin 
74148a6092fSMaxime Coquelin 	if (!stm32_port->hw_flow_control)
74248a6092fSMaxime Coquelin 		cflag &= ~CRTSCTS;
74348a6092fSMaxime Coquelin 
74448a6092fSMaxime Coquelin 	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8);
74548a6092fSMaxime Coquelin 
74648a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
74748a6092fSMaxime Coquelin 
74848a6092fSMaxime Coquelin 	/* Stop serial port and reset value */
749ada8618fSAlexandre TORGUE 	writel_relaxed(0, port->membase + ofs->cr1);
75048a6092fSMaxime Coquelin 
75184872dc4SErwan Le Ray 	/* flush RX & TX FIFO */
75284872dc4SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
753*56f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->rqr,
75484872dc4SErwan Le Ray 				     USART_RQR_TXFRQ | USART_RQR_RXFRQ);
7551bcda09dSBich HEMON 
75684872dc4SErwan Le Ray 	cr1 = USART_CR1_TE | USART_CR1_RE;
757351a762aSGerald Baeza 	if (stm32_port->fifoen)
758351a762aSGerald Baeza 		cr1 |= USART_CR1_FIFOEN;
75948a6092fSMaxime Coquelin 	cr2 = 0;
760d075719eSErwan Le Ray 	cr3 = readl_relaxed(port->membase + ofs->cr3);
761d0a6a7bcSErwan Le Ray 	cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTCFG_MASK | USART_CR3_RXFTIE
762d075719eSErwan Le Ray 		| USART_CR3_TXFTCFG_MASK;
76348a6092fSMaxime Coquelin 
76448a6092fSMaxime Coquelin 	if (cflag & CSTOPB)
76548a6092fSMaxime Coquelin 		cr2 |= USART_CR2_STOP_2B;
76648a6092fSMaxime Coquelin 
767*56f9a76cSErwan Le Ray 	bits = stm32_usart_get_databits(termios);
7686c5962f3SErwan Le Ray 	stm32_port->rdr_mask = (BIT(bits) - 1);
769c8a9d043SErwan Le Ray 
77048a6092fSMaxime Coquelin 	if (cflag & PARENB) {
771c8a9d043SErwan Le Ray 		bits++;
77248a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PCE;
773c8a9d043SErwan Le Ray 	}
774c8a9d043SErwan Le Ray 
775c8a9d043SErwan Le Ray 	/*
776c8a9d043SErwan Le Ray 	 * Word length configuration:
777c8a9d043SErwan Le Ray 	 * CS8 + parity, 9 bits word aka [M1:M0] = 0b01
778c8a9d043SErwan Le Ray 	 * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10
779c8a9d043SErwan Le Ray 	 * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00
780c8a9d043SErwan Le Ray 	 * M0 and M1 already cleared by cr1 initialization.
781c8a9d043SErwan Le Ray 	 */
782c8a9d043SErwan Le Ray 	if (bits == 9)
783ada8618fSAlexandre TORGUE 		cr1 |= USART_CR1_M0;
784c8a9d043SErwan Le Ray 	else if ((bits == 7) && cfg->has_7bits_data)
785c8a9d043SErwan Le Ray 		cr1 |= USART_CR1_M1;
786c8a9d043SErwan Le Ray 	else if (bits != 8)
787c8a9d043SErwan Le Ray 		dev_dbg(port->dev, "Unsupported data bits config: %u bits\n"
788c8a9d043SErwan Le Ray 			, bits);
78948a6092fSMaxime Coquelin 
7904cc0ed62SErwan Le Ray 	if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch ||
7914cc0ed62SErwan Le Ray 				       stm32_port->fifoen)) {
7924cc0ed62SErwan Le Ray 		if (cflag & CSTOPB)
7934cc0ed62SErwan Le Ray 			bits = bits + 3; /* 1 start bit + 2 stop bits */
7944cc0ed62SErwan Le Ray 		else
7954cc0ed62SErwan Le Ray 			bits = bits + 2; /* 1 start bit + 1 stop bit */
7964cc0ed62SErwan Le Ray 
7974cc0ed62SErwan Le Ray 		/* RX timeout irq to occur after last stop bit + bits */
7984cc0ed62SErwan Le Ray 		stm32_port->cr1_irq = USART_CR1_RTOIE;
7994cc0ed62SErwan Le Ray 		writel_relaxed(bits, port->membase + ofs->rtor);
8004cc0ed62SErwan Le Ray 		cr2 |= USART_CR2_RTOEN;
801d0a6a7bcSErwan Le Ray 		/* Not using dma, enable fifo threshold irq */
802d0a6a7bcSErwan Le Ray 		if (!stm32_port->rx_ch)
803d0a6a7bcSErwan Le Ray 			stm32_port->cr3_irq =  USART_CR3_RXFTIE;
8044cc0ed62SErwan Le Ray 	}
8054cc0ed62SErwan Le Ray 
806d0a6a7bcSErwan Le Ray 	cr1 |= stm32_port->cr1_irq;
807d0a6a7bcSErwan Le Ray 	cr3 |= stm32_port->cr3_irq;
808d0a6a7bcSErwan Le Ray 
80948a6092fSMaxime Coquelin 	if (cflag & PARODD)
81048a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PS;
81148a6092fSMaxime Coquelin 
81248a6092fSMaxime Coquelin 	port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
81348a6092fSMaxime Coquelin 	if (cflag & CRTSCTS) {
81448a6092fSMaxime Coquelin 		port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
81535abe98fSBich HEMON 		cr3 |= USART_CR3_CTSE | USART_CR3_RTSE;
81648a6092fSMaxime Coquelin 	}
81748a6092fSMaxime Coquelin 
8186cf61b9bSManivannan Sadhasivam 	/* Handle modem control interrupts */
8196cf61b9bSManivannan Sadhasivam 	if (UART_ENABLE_MS(port, termios->c_cflag))
820*56f9a76cSErwan Le Ray 		stm32_usart_enable_ms(port);
8216cf61b9bSManivannan Sadhasivam 	else
822*56f9a76cSErwan Le Ray 		stm32_usart_disable_ms(port);
8236cf61b9bSManivannan Sadhasivam 
82448a6092fSMaxime Coquelin 	usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud);
82548a6092fSMaxime Coquelin 
82648a6092fSMaxime Coquelin 	/*
82748a6092fSMaxime Coquelin 	 * The USART supports 16 or 8 times oversampling.
82848a6092fSMaxime Coquelin 	 * By default we prefer 16 times oversampling, so that the receiver
82948a6092fSMaxime Coquelin 	 * has a better tolerance to clock deviations.
83048a6092fSMaxime Coquelin 	 * 8 times oversampling is only used to achieve higher speeds.
83148a6092fSMaxime Coquelin 	 */
83248a6092fSMaxime Coquelin 	if (usartdiv < 16) {
83348a6092fSMaxime Coquelin 		oversampling = 8;
8341bcda09dSBich HEMON 		cr1 |= USART_CR1_OVER8;
835*56f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_OVER8);
83648a6092fSMaxime Coquelin 	} else {
83748a6092fSMaxime Coquelin 		oversampling = 16;
8381bcda09dSBich HEMON 		cr1 &= ~USART_CR1_OVER8;
839*56f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_OVER8);
84048a6092fSMaxime Coquelin 	}
84148a6092fSMaxime Coquelin 
84248a6092fSMaxime Coquelin 	mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT;
84348a6092fSMaxime Coquelin 	fraction = usartdiv % oversampling;
844ada8618fSAlexandre TORGUE 	writel_relaxed(mantissa | fraction, port->membase + ofs->brr);
84548a6092fSMaxime Coquelin 
84648a6092fSMaxime Coquelin 	uart_update_timeout(port, cflag, baud);
84748a6092fSMaxime Coquelin 
84848a6092fSMaxime Coquelin 	port->read_status_mask = USART_SR_ORE;
84948a6092fSMaxime Coquelin 	if (termios->c_iflag & INPCK)
85048a6092fSMaxime Coquelin 		port->read_status_mask |= USART_SR_PE | USART_SR_FE;
85148a6092fSMaxime Coquelin 	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
8524f01d833SErwan Le Ray 		port->read_status_mask |= USART_SR_FE;
85348a6092fSMaxime Coquelin 
85448a6092fSMaxime Coquelin 	/* Characters to ignore */
85548a6092fSMaxime Coquelin 	port->ignore_status_mask = 0;
85648a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNPAR)
85748a6092fSMaxime Coquelin 		port->ignore_status_mask = USART_SR_PE | USART_SR_FE;
85848a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNBRK) {
8594f01d833SErwan Le Ray 		port->ignore_status_mask |= USART_SR_FE;
86048a6092fSMaxime Coquelin 		/*
86148a6092fSMaxime Coquelin 		 * If we're ignoring parity and break indicators,
86248a6092fSMaxime Coquelin 		 * ignore overruns too (for real raw support).
86348a6092fSMaxime Coquelin 		 */
86448a6092fSMaxime Coquelin 		if (termios->c_iflag & IGNPAR)
86548a6092fSMaxime Coquelin 			port->ignore_status_mask |= USART_SR_ORE;
86648a6092fSMaxime Coquelin 	}
86748a6092fSMaxime Coquelin 
86848a6092fSMaxime Coquelin 	/* Ignore all characters if CREAD is not set */
86948a6092fSMaxime Coquelin 	if ((termios->c_cflag & CREAD) == 0)
87048a6092fSMaxime Coquelin 		port->ignore_status_mask |= USART_SR_DUMMY_RX;
87148a6092fSMaxime Coquelin 
87234891872SAlexandre TORGUE 	if (stm32_port->rx_ch)
87334891872SAlexandre TORGUE 		cr3 |= USART_CR3_DMAR;
87434891872SAlexandre TORGUE 
8751bcda09dSBich HEMON 	if (rs485conf->flags & SER_RS485_ENABLED) {
876*56f9a76cSErwan Le Ray 		stm32_usart_config_reg_rs485(&cr1, &cr3,
8771bcda09dSBich HEMON 					     rs485conf->delay_rts_before_send,
878*56f9a76cSErwan Le Ray 					     rs485conf->delay_rts_after_send,
879*56f9a76cSErwan Le Ray 					     baud);
8801bcda09dSBich HEMON 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
8811bcda09dSBich HEMON 			cr3 &= ~USART_CR3_DEP;
8821bcda09dSBich HEMON 			rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
8831bcda09dSBich HEMON 		} else {
8841bcda09dSBich HEMON 			cr3 |= USART_CR3_DEP;
8851bcda09dSBich HEMON 			rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
8861bcda09dSBich HEMON 		}
8871bcda09dSBich HEMON 
8881bcda09dSBich HEMON 	} else {
8891bcda09dSBich HEMON 		cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP);
8901bcda09dSBich HEMON 		cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
8911bcda09dSBich HEMON 	}
8921bcda09dSBich HEMON 
893ada8618fSAlexandre TORGUE 	writel_relaxed(cr3, port->membase + ofs->cr3);
894ada8618fSAlexandre TORGUE 	writel_relaxed(cr2, port->membase + ofs->cr2);
895ada8618fSAlexandre TORGUE 	writel_relaxed(cr1, port->membase + ofs->cr1);
89648a6092fSMaxime Coquelin 
897*56f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
89848a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
89948a6092fSMaxime Coquelin }
90048a6092fSMaxime Coquelin 
901*56f9a76cSErwan Le Ray static const char *stm32_usart_type(struct uart_port *port)
90248a6092fSMaxime Coquelin {
90348a6092fSMaxime Coquelin 	return (port->type == PORT_STM32) ? DRIVER_NAME : NULL;
90448a6092fSMaxime Coquelin }
90548a6092fSMaxime Coquelin 
906*56f9a76cSErwan Le Ray static void stm32_usart_release_port(struct uart_port *port)
90748a6092fSMaxime Coquelin {
90848a6092fSMaxime Coquelin }
90948a6092fSMaxime Coquelin 
910*56f9a76cSErwan Le Ray static int stm32_usart_request_port(struct uart_port *port)
91148a6092fSMaxime Coquelin {
91248a6092fSMaxime Coquelin 	return 0;
91348a6092fSMaxime Coquelin }
91448a6092fSMaxime Coquelin 
915*56f9a76cSErwan Le Ray static void stm32_usart_config_port(struct uart_port *port, int flags)
91648a6092fSMaxime Coquelin {
91748a6092fSMaxime Coquelin 	if (flags & UART_CONFIG_TYPE)
91848a6092fSMaxime Coquelin 		port->type = PORT_STM32;
91948a6092fSMaxime Coquelin }
92048a6092fSMaxime Coquelin 
92148a6092fSMaxime Coquelin static int
922*56f9a76cSErwan Le Ray stm32_usart_verify_port(struct uart_port *port, struct serial_struct *ser)
92348a6092fSMaxime Coquelin {
92448a6092fSMaxime Coquelin 	/* No user changeable parameters */
92548a6092fSMaxime Coquelin 	return -EINVAL;
92648a6092fSMaxime Coquelin }
92748a6092fSMaxime Coquelin 
928*56f9a76cSErwan Le Ray static void stm32_usart_pm(struct uart_port *port, unsigned int state,
92948a6092fSMaxime Coquelin 			   unsigned int oldstate)
93048a6092fSMaxime Coquelin {
93148a6092fSMaxime Coquelin 	struct stm32_port *stm32port = container_of(port,
93248a6092fSMaxime Coquelin 			struct stm32_port, port);
933ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
934ada8618fSAlexandre TORGUE 	struct stm32_usart_config *cfg = &stm32port->info->cfg;
93548a6092fSMaxime Coquelin 	unsigned long flags = 0;
93648a6092fSMaxime Coquelin 
93748a6092fSMaxime Coquelin 	switch (state) {
93848a6092fSMaxime Coquelin 	case UART_PM_STATE_ON:
939fb6dcef6SErwan Le Ray 		pm_runtime_get_sync(port->dev);
94048a6092fSMaxime Coquelin 		break;
94148a6092fSMaxime Coquelin 	case UART_PM_STATE_OFF:
94248a6092fSMaxime Coquelin 		spin_lock_irqsave(&port->lock, flags);
943*56f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
94448a6092fSMaxime Coquelin 		spin_unlock_irqrestore(&port->lock, flags);
945fb6dcef6SErwan Le Ray 		pm_runtime_put_sync(port->dev);
94648a6092fSMaxime Coquelin 		break;
94748a6092fSMaxime Coquelin 	}
94848a6092fSMaxime Coquelin }
94948a6092fSMaxime Coquelin 
95048a6092fSMaxime Coquelin static const struct uart_ops stm32_uart_ops = {
951*56f9a76cSErwan Le Ray 	.tx_empty	= stm32_usart_tx_empty,
952*56f9a76cSErwan Le Ray 	.set_mctrl	= stm32_usart_set_mctrl,
953*56f9a76cSErwan Le Ray 	.get_mctrl	= stm32_usart_get_mctrl,
954*56f9a76cSErwan Le Ray 	.stop_tx	= stm32_usart_stop_tx,
955*56f9a76cSErwan Le Ray 	.start_tx	= stm32_usart_start_tx,
956*56f9a76cSErwan Le Ray 	.throttle	= stm32_usart_throttle,
957*56f9a76cSErwan Le Ray 	.unthrottle	= stm32_usart_unthrottle,
958*56f9a76cSErwan Le Ray 	.stop_rx	= stm32_usart_stop_rx,
959*56f9a76cSErwan Le Ray 	.enable_ms	= stm32_usart_enable_ms,
960*56f9a76cSErwan Le Ray 	.break_ctl	= stm32_usart_break_ctl,
961*56f9a76cSErwan Le Ray 	.startup	= stm32_usart_startup,
962*56f9a76cSErwan Le Ray 	.shutdown	= stm32_usart_shutdown,
963*56f9a76cSErwan Le Ray 	.set_termios	= stm32_usart_set_termios,
964*56f9a76cSErwan Le Ray 	.pm		= stm32_usart_pm,
965*56f9a76cSErwan Le Ray 	.type		= stm32_usart_type,
966*56f9a76cSErwan Le Ray 	.release_port	= stm32_usart_release_port,
967*56f9a76cSErwan Le Ray 	.request_port	= stm32_usart_request_port,
968*56f9a76cSErwan Le Ray 	.config_port	= stm32_usart_config_port,
969*56f9a76cSErwan Le Ray 	.verify_port	= stm32_usart_verify_port,
97048a6092fSMaxime Coquelin };
97148a6092fSMaxime Coquelin 
972*56f9a76cSErwan Le Ray static int stm32_usart_init_port(struct stm32_port *stm32port,
97348a6092fSMaxime Coquelin 				 struct platform_device *pdev)
97448a6092fSMaxime Coquelin {
97548a6092fSMaxime Coquelin 	struct uart_port *port = &stm32port->port;
97648a6092fSMaxime Coquelin 	struct resource *res;
97748a6092fSMaxime Coquelin 	int ret;
97848a6092fSMaxime Coquelin 
97992fc0023SErwan Le Ray 	ret = platform_get_irq(pdev, 0);
98092fc0023SErwan Le Ray 	if (ret <= 0)
98192fc0023SErwan Le Ray 		return ret ? : -ENODEV;
98292fc0023SErwan Le Ray 
98348a6092fSMaxime Coquelin 	port->iotype	= UPIO_MEM;
98448a6092fSMaxime Coquelin 	port->flags	= UPF_BOOT_AUTOCONF;
98548a6092fSMaxime Coquelin 	port->ops	= &stm32_uart_ops;
98648a6092fSMaxime Coquelin 	port->dev	= &pdev->dev;
987d075719eSErwan Le Ray 	port->fifosize	= stm32port->info->cfg.fifosize;
9889feedaa7SDmitry Safonov 	port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE);
9892c58e560SErwan Le Ray 	port->irq = ret;
990*56f9a76cSErwan Le Ray 	port->rs485_config = stm32_usart_config_rs485;
9917d8f6861SBich HEMON 
992*56f9a76cSErwan Le Ray 	ret = stm32_usart_init_rs485(port, pdev);
993c150c0f3SLukas Wunner 	if (ret)
994c150c0f3SLukas Wunner 		return ret;
9957d8f6861SBich HEMON 
9962c58e560SErwan Le Ray 	if (stm32port->info->cfg.has_wakeup) {
997fdf16d78SHolger Assmann 		stm32port->wakeirq = platform_get_irq_optional(pdev, 1);
9981df21786SStephen Boyd 		if (stm32port->wakeirq <= 0 && stm32port->wakeirq != -ENXIO)
9991df21786SStephen Boyd 			return stm32port->wakeirq ? : -ENODEV;
10002c58e560SErwan Le Ray 	}
10012c58e560SErwan Le Ray 
1002351a762aSGerald Baeza 	stm32port->fifoen = stm32port->info->cfg.has_fifo;
100348a6092fSMaxime Coquelin 
100448a6092fSMaxime Coquelin 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
100548a6092fSMaxime Coquelin 	port->membase = devm_ioremap_resource(&pdev->dev, res);
100648a6092fSMaxime Coquelin 	if (IS_ERR(port->membase))
100748a6092fSMaxime Coquelin 		return PTR_ERR(port->membase);
100848a6092fSMaxime Coquelin 	port->mapbase = res->start;
100948a6092fSMaxime Coquelin 
101048a6092fSMaxime Coquelin 	spin_lock_init(&port->lock);
101148a6092fSMaxime Coquelin 
101248a6092fSMaxime Coquelin 	stm32port->clk = devm_clk_get(&pdev->dev, NULL);
101348a6092fSMaxime Coquelin 	if (IS_ERR(stm32port->clk))
101448a6092fSMaxime Coquelin 		return PTR_ERR(stm32port->clk);
101548a6092fSMaxime Coquelin 
101648a6092fSMaxime Coquelin 	/* Ensure that clk rate is correct by enabling the clk */
101748a6092fSMaxime Coquelin 	ret = clk_prepare_enable(stm32port->clk);
101848a6092fSMaxime Coquelin 	if (ret)
101948a6092fSMaxime Coquelin 		return ret;
102048a6092fSMaxime Coquelin 
102148a6092fSMaxime Coquelin 	stm32port->port.uartclk = clk_get_rate(stm32port->clk);
1022ada80043SFabrice Gasnier 	if (!stm32port->port.uartclk) {
102348a6092fSMaxime Coquelin 		ret = -EINVAL;
10246cf61b9bSManivannan Sadhasivam 		goto err_clk;
1025ada80043SFabrice Gasnier 	}
102648a6092fSMaxime Coquelin 
10276cf61b9bSManivannan Sadhasivam 	stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0);
10286cf61b9bSManivannan Sadhasivam 	if (IS_ERR(stm32port->gpios)) {
10296cf61b9bSManivannan Sadhasivam 		ret = PTR_ERR(stm32port->gpios);
10306cf61b9bSManivannan Sadhasivam 		goto err_clk;
10316cf61b9bSManivannan Sadhasivam 	}
10326cf61b9bSManivannan Sadhasivam 
10336cf61b9bSManivannan Sadhasivam 	/* Both CTS/RTS gpios and "st,hw-flow-ctrl" should not be specified */
10346cf61b9bSManivannan Sadhasivam 	if (stm32port->hw_flow_control) {
10356cf61b9bSManivannan Sadhasivam 		if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) ||
10366cf61b9bSManivannan Sadhasivam 		    mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) {
10376cf61b9bSManivannan Sadhasivam 			dev_err(&pdev->dev, "Conflicting RTS/CTS config\n");
10386cf61b9bSManivannan Sadhasivam 			ret = -EINVAL;
10396cf61b9bSManivannan Sadhasivam 			goto err_clk;
10406cf61b9bSManivannan Sadhasivam 		}
10416cf61b9bSManivannan Sadhasivam 	}
10426cf61b9bSManivannan Sadhasivam 
10436cf61b9bSManivannan Sadhasivam 	return ret;
10446cf61b9bSManivannan Sadhasivam 
10456cf61b9bSManivannan Sadhasivam err_clk:
10466cf61b9bSManivannan Sadhasivam 	clk_disable_unprepare(stm32port->clk);
10476cf61b9bSManivannan Sadhasivam 
104848a6092fSMaxime Coquelin 	return ret;
104948a6092fSMaxime Coquelin }
105048a6092fSMaxime Coquelin 
1051*56f9a76cSErwan Le Ray static struct stm32_port *stm32_usart_of_get_port(struct platform_device *pdev)
105248a6092fSMaxime Coquelin {
105348a6092fSMaxime Coquelin 	struct device_node *np = pdev->dev.of_node;
105448a6092fSMaxime Coquelin 	int id;
105548a6092fSMaxime Coquelin 
105648a6092fSMaxime Coquelin 	if (!np)
105748a6092fSMaxime Coquelin 		return NULL;
105848a6092fSMaxime Coquelin 
105948a6092fSMaxime Coquelin 	id = of_alias_get_id(np, "serial");
1060e5707915SGerald Baeza 	if (id < 0) {
1061e5707915SGerald Baeza 		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id);
1062e5707915SGerald Baeza 		return NULL;
1063e5707915SGerald Baeza 	}
106448a6092fSMaxime Coquelin 
106548a6092fSMaxime Coquelin 	if (WARN_ON(id >= STM32_MAX_PORTS))
106648a6092fSMaxime Coquelin 		return NULL;
106748a6092fSMaxime Coquelin 
10686fd9fffbSErwan Le Ray 	stm32_ports[id].hw_flow_control =
10696fd9fffbSErwan Le Ray 		of_property_read_bool (np, "st,hw-flow-ctrl") /*deprecated*/ ||
10706fd9fffbSErwan Le Ray 		of_property_read_bool (np, "uart-has-rtscts");
107148a6092fSMaxime Coquelin 	stm32_ports[id].port.line = id;
10724cc0ed62SErwan Le Ray 	stm32_ports[id].cr1_irq = USART_CR1_RXNEIE;
1073d0a6a7bcSErwan Le Ray 	stm32_ports[id].cr3_irq = 0;
1074e5707915SGerald Baeza 	stm32_ports[id].last_res = RX_BUF_L;
107548a6092fSMaxime Coquelin 	return &stm32_ports[id];
107648a6092fSMaxime Coquelin }
107748a6092fSMaxime Coquelin 
107848a6092fSMaxime Coquelin #ifdef CONFIG_OF
107948a6092fSMaxime Coquelin static const struct of_device_id stm32_match[] = {
1080ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32-uart", .data = &stm32f4_info},
1081ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32f7-uart", .data = &stm32f7_info},
1082270e5a74SFabrice Gasnier 	{ .compatible = "st,stm32h7-uart", .data = &stm32h7_info},
108348a6092fSMaxime Coquelin 	{},
108448a6092fSMaxime Coquelin };
108548a6092fSMaxime Coquelin 
108648a6092fSMaxime Coquelin MODULE_DEVICE_TABLE(of, stm32_match);
108748a6092fSMaxime Coquelin #endif
108848a6092fSMaxime Coquelin 
1089*56f9a76cSErwan Le Ray static int stm32_usart_of_dma_rx_probe(struct stm32_port *stm32port,
109034891872SAlexandre TORGUE 				       struct platform_device *pdev)
109134891872SAlexandre TORGUE {
109234891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
109334891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
109434891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
109534891872SAlexandre TORGUE 	struct dma_slave_config config;
109634891872SAlexandre TORGUE 	struct dma_async_tx_descriptor *desc = NULL;
109734891872SAlexandre TORGUE 	int ret;
109834891872SAlexandre TORGUE 
109934891872SAlexandre TORGUE 	/* Request DMA RX channel */
110034891872SAlexandre TORGUE 	stm32port->rx_ch = dma_request_slave_channel(dev, "rx");
110134891872SAlexandre TORGUE 	if (!stm32port->rx_ch) {
110234891872SAlexandre TORGUE 		dev_info(dev, "rx dma alloc failed\n");
110334891872SAlexandre TORGUE 		return -ENODEV;
110434891872SAlexandre TORGUE 	}
110534891872SAlexandre TORGUE 	stm32port->rx_buf = dma_alloc_coherent(&pdev->dev, RX_BUF_L,
110634891872SAlexandre TORGUE 					       &stm32port->rx_dma_buf,
110734891872SAlexandre TORGUE 					       GFP_KERNEL);
110834891872SAlexandre TORGUE 	if (!stm32port->rx_buf) {
110934891872SAlexandre TORGUE 		ret = -ENOMEM;
111034891872SAlexandre TORGUE 		goto alloc_err;
111134891872SAlexandre TORGUE 	}
111234891872SAlexandre TORGUE 
111334891872SAlexandre TORGUE 	/* Configure DMA channel */
111434891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
11158e5481d9SArnd Bergmann 	config.src_addr = port->mapbase + ofs->rdr;
111634891872SAlexandre TORGUE 	config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
111734891872SAlexandre TORGUE 
111834891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->rx_ch, &config);
111934891872SAlexandre TORGUE 	if (ret < 0) {
112034891872SAlexandre TORGUE 		dev_err(dev, "rx dma channel config failed\n");
112134891872SAlexandre TORGUE 		ret = -ENODEV;
112234891872SAlexandre TORGUE 		goto config_err;
112334891872SAlexandre TORGUE 	}
112434891872SAlexandre TORGUE 
112534891872SAlexandre TORGUE 	/* Prepare a DMA cyclic transaction */
112634891872SAlexandre TORGUE 	desc = dmaengine_prep_dma_cyclic(stm32port->rx_ch,
112734891872SAlexandre TORGUE 					 stm32port->rx_dma_buf,
112834891872SAlexandre TORGUE 					 RX_BUF_L, RX_BUF_P, DMA_DEV_TO_MEM,
112934891872SAlexandre TORGUE 					 DMA_PREP_INTERRUPT);
113034891872SAlexandre TORGUE 	if (!desc) {
113134891872SAlexandre TORGUE 		dev_err(dev, "rx dma prep cyclic failed\n");
113234891872SAlexandre TORGUE 		ret = -ENODEV;
113334891872SAlexandre TORGUE 		goto config_err;
113434891872SAlexandre TORGUE 	}
113534891872SAlexandre TORGUE 
113634891872SAlexandre TORGUE 	/* No callback as dma buffer is drained on usart interrupt */
113734891872SAlexandre TORGUE 	desc->callback = NULL;
113834891872SAlexandre TORGUE 	desc->callback_param = NULL;
113934891872SAlexandre TORGUE 
114034891872SAlexandre TORGUE 	/* Push current DMA transaction in the pending queue */
1141e7997f7fSErwan Le Ray 	ret = dma_submit_error(dmaengine_submit(desc));
1142e7997f7fSErwan Le Ray 	if (ret) {
1143e7997f7fSErwan Le Ray 		dmaengine_terminate_sync(stm32port->rx_ch);
1144e7997f7fSErwan Le Ray 		goto config_err;
1145e7997f7fSErwan Le Ray 	}
114634891872SAlexandre TORGUE 
114734891872SAlexandre TORGUE 	/* Issue pending DMA requests */
114834891872SAlexandre TORGUE 	dma_async_issue_pending(stm32port->rx_ch);
114934891872SAlexandre TORGUE 
115034891872SAlexandre TORGUE 	return 0;
115134891872SAlexandre TORGUE 
115234891872SAlexandre TORGUE config_err:
115334891872SAlexandre TORGUE 	dma_free_coherent(&pdev->dev,
115434891872SAlexandre TORGUE 			  RX_BUF_L, stm32port->rx_buf,
115534891872SAlexandre TORGUE 			  stm32port->rx_dma_buf);
115634891872SAlexandre TORGUE 
115734891872SAlexandre TORGUE alloc_err:
115834891872SAlexandre TORGUE 	dma_release_channel(stm32port->rx_ch);
115934891872SAlexandre TORGUE 	stm32port->rx_ch = NULL;
116034891872SAlexandre TORGUE 
116134891872SAlexandre TORGUE 	return ret;
116234891872SAlexandre TORGUE }
116334891872SAlexandre TORGUE 
1164*56f9a76cSErwan Le Ray static int stm32_usart_of_dma_tx_probe(struct stm32_port *stm32port,
116534891872SAlexandre TORGUE 				       struct platform_device *pdev)
116634891872SAlexandre TORGUE {
116734891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
116834891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
116934891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
117034891872SAlexandre TORGUE 	struct dma_slave_config config;
117134891872SAlexandre TORGUE 	int ret;
117234891872SAlexandre TORGUE 
117334891872SAlexandre TORGUE 	stm32port->tx_dma_busy = false;
117434891872SAlexandre TORGUE 
117534891872SAlexandre TORGUE 	/* Request DMA TX channel */
117634891872SAlexandre TORGUE 	stm32port->tx_ch = dma_request_slave_channel(dev, "tx");
117734891872SAlexandre TORGUE 	if (!stm32port->tx_ch) {
117834891872SAlexandre TORGUE 		dev_info(dev, "tx dma alloc failed\n");
117934891872SAlexandre TORGUE 		return -ENODEV;
118034891872SAlexandre TORGUE 	}
118134891872SAlexandre TORGUE 	stm32port->tx_buf = dma_alloc_coherent(&pdev->dev, TX_BUF_L,
118234891872SAlexandre TORGUE 					       &stm32port->tx_dma_buf,
118334891872SAlexandre TORGUE 					       GFP_KERNEL);
118434891872SAlexandre TORGUE 	if (!stm32port->tx_buf) {
118534891872SAlexandre TORGUE 		ret = -ENOMEM;
118634891872SAlexandre TORGUE 		goto alloc_err;
118734891872SAlexandre TORGUE 	}
118834891872SAlexandre TORGUE 
118934891872SAlexandre TORGUE 	/* Configure DMA channel */
119034891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
11918e5481d9SArnd Bergmann 	config.dst_addr = port->mapbase + ofs->tdr;
119234891872SAlexandre TORGUE 	config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
119334891872SAlexandre TORGUE 
119434891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->tx_ch, &config);
119534891872SAlexandre TORGUE 	if (ret < 0) {
119634891872SAlexandre TORGUE 		dev_err(dev, "tx dma channel config failed\n");
119734891872SAlexandre TORGUE 		ret = -ENODEV;
119834891872SAlexandre TORGUE 		goto config_err;
119934891872SAlexandre TORGUE 	}
120034891872SAlexandre TORGUE 
120134891872SAlexandre TORGUE 	return 0;
120234891872SAlexandre TORGUE 
120334891872SAlexandre TORGUE config_err:
120434891872SAlexandre TORGUE 	dma_free_coherent(&pdev->dev,
120534891872SAlexandre TORGUE 			  TX_BUF_L, stm32port->tx_buf,
120634891872SAlexandre TORGUE 			  stm32port->tx_dma_buf);
120734891872SAlexandre TORGUE 
120834891872SAlexandre TORGUE alloc_err:
120934891872SAlexandre TORGUE 	dma_release_channel(stm32port->tx_ch);
121034891872SAlexandre TORGUE 	stm32port->tx_ch = NULL;
121134891872SAlexandre TORGUE 
121234891872SAlexandre TORGUE 	return ret;
121334891872SAlexandre TORGUE }
121434891872SAlexandre TORGUE 
1215*56f9a76cSErwan Le Ray static int stm32_usart_serial_probe(struct platform_device *pdev)
121648a6092fSMaxime Coquelin {
1217ada8618fSAlexandre TORGUE 	const struct of_device_id *match;
121848a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
1219ada8618fSAlexandre TORGUE 	int ret;
122048a6092fSMaxime Coquelin 
1221*56f9a76cSErwan Le Ray 	stm32port = stm32_usart_of_get_port(pdev);
122248a6092fSMaxime Coquelin 	if (!stm32port)
122348a6092fSMaxime Coquelin 		return -ENODEV;
122448a6092fSMaxime Coquelin 
1225ada8618fSAlexandre TORGUE 	match = of_match_device(stm32_match, &pdev->dev);
1226ada8618fSAlexandre TORGUE 	if (match && match->data)
1227ada8618fSAlexandre TORGUE 		stm32port->info = (struct stm32_usart_info *)match->data;
1228ada8618fSAlexandre TORGUE 	else
1229ada8618fSAlexandre TORGUE 		return -EINVAL;
1230ada8618fSAlexandre TORGUE 
1231*56f9a76cSErwan Le Ray 	ret = stm32_usart_init_port(stm32port, pdev);
123248a6092fSMaxime Coquelin 	if (ret)
123348a6092fSMaxime Coquelin 		return ret;
123448a6092fSMaxime Coquelin 
12352c58e560SErwan Le Ray 	if (stm32port->wakeirq > 0) {
1236270e5a74SFabrice Gasnier 		ret = device_init_wakeup(&pdev->dev, true);
123748a6092fSMaxime Coquelin 		if (ret)
1238ada80043SFabrice Gasnier 			goto err_uninit;
12395297f274SErwan Le Ray 
12405297f274SErwan Le Ray 		ret = dev_pm_set_dedicated_wake_irq(&pdev->dev,
12415297f274SErwan Le Ray 						    stm32port->wakeirq);
12425297f274SErwan Le Ray 		if (ret)
12435297f274SErwan Le Ray 			goto err_nowup;
12445297f274SErwan Le Ray 
12455297f274SErwan Le Ray 		device_set_wakeup_enable(&pdev->dev, false);
1246270e5a74SFabrice Gasnier 	}
1247270e5a74SFabrice Gasnier 
1248270e5a74SFabrice Gasnier 	ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port);
1249270e5a74SFabrice Gasnier 	if (ret)
12505297f274SErwan Le Ray 		goto err_wirq;
125148a6092fSMaxime Coquelin 
1252*56f9a76cSErwan Le Ray 	ret = stm32_usart_of_dma_rx_probe(stm32port, pdev);
125334891872SAlexandre TORGUE 	if (ret)
125434891872SAlexandre TORGUE 		dev_info(&pdev->dev, "interrupt mode used for rx (no dma)\n");
125534891872SAlexandre TORGUE 
1256*56f9a76cSErwan Le Ray 	ret = stm32_usart_of_dma_tx_probe(stm32port, pdev);
125734891872SAlexandre TORGUE 	if (ret)
125834891872SAlexandre TORGUE 		dev_info(&pdev->dev, "interrupt mode used for tx (no dma)\n");
125934891872SAlexandre TORGUE 
126048a6092fSMaxime Coquelin 	platform_set_drvdata(pdev, &stm32port->port);
126148a6092fSMaxime Coquelin 
1262fb6dcef6SErwan Le Ray 	pm_runtime_get_noresume(&pdev->dev);
1263fb6dcef6SErwan Le Ray 	pm_runtime_set_active(&pdev->dev);
1264fb6dcef6SErwan Le Ray 	pm_runtime_enable(&pdev->dev);
1265fb6dcef6SErwan Le Ray 	pm_runtime_put_sync(&pdev->dev);
1266fb6dcef6SErwan Le Ray 
126748a6092fSMaxime Coquelin 	return 0;
1268ada80043SFabrice Gasnier 
12695297f274SErwan Le Ray err_wirq:
12702c58e560SErwan Le Ray 	if (stm32port->wakeirq > 0)
12715297f274SErwan Le Ray 		dev_pm_clear_wake_irq(&pdev->dev);
12725297f274SErwan Le Ray 
1273270e5a74SFabrice Gasnier err_nowup:
12742c58e560SErwan Le Ray 	if (stm32port->wakeirq > 0)
1275270e5a74SFabrice Gasnier 		device_init_wakeup(&pdev->dev, false);
1276270e5a74SFabrice Gasnier 
1277ada80043SFabrice Gasnier err_uninit:
1278ada80043SFabrice Gasnier 	clk_disable_unprepare(stm32port->clk);
1279ada80043SFabrice Gasnier 
1280ada80043SFabrice Gasnier 	return ret;
128148a6092fSMaxime Coquelin }
128248a6092fSMaxime Coquelin 
1283*56f9a76cSErwan Le Ray static int stm32_usart_serial_remove(struct platform_device *pdev)
128448a6092fSMaxime Coquelin {
128548a6092fSMaxime Coquelin 	struct uart_port *port = platform_get_drvdata(pdev);
1286511c7b1bSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
128734891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1288fb6dcef6SErwan Le Ray 	int err;
1289fb6dcef6SErwan Le Ray 
1290fb6dcef6SErwan Le Ray 	pm_runtime_get_sync(&pdev->dev);
129134891872SAlexandre TORGUE 
1292*56f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
129334891872SAlexandre TORGUE 
129434891872SAlexandre TORGUE 	if (stm32_port->rx_ch)
129534891872SAlexandre TORGUE 		dma_release_channel(stm32_port->rx_ch);
129634891872SAlexandre TORGUE 
129734891872SAlexandre TORGUE 	if (stm32_port->rx_dma_buf)
129834891872SAlexandre TORGUE 		dma_free_coherent(&pdev->dev,
129934891872SAlexandre TORGUE 				  RX_BUF_L, stm32_port->rx_buf,
130034891872SAlexandre TORGUE 				  stm32_port->rx_dma_buf);
130134891872SAlexandre TORGUE 
1302*56f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
130334891872SAlexandre TORGUE 
130434891872SAlexandre TORGUE 	if (stm32_port->tx_ch)
130534891872SAlexandre TORGUE 		dma_release_channel(stm32_port->tx_ch);
130634891872SAlexandre TORGUE 
130734891872SAlexandre TORGUE 	if (stm32_port->tx_dma_buf)
130834891872SAlexandre TORGUE 		dma_free_coherent(&pdev->dev,
130934891872SAlexandre TORGUE 				  TX_BUF_L, stm32_port->tx_buf,
131034891872SAlexandre TORGUE 				  stm32_port->tx_dma_buf);
1311511c7b1bSAlexandre TORGUE 
13122c58e560SErwan Le Ray 	if (stm32_port->wakeirq > 0) {
13135297f274SErwan Le Ray 		dev_pm_clear_wake_irq(&pdev->dev);
1314270e5a74SFabrice Gasnier 		device_init_wakeup(&pdev->dev, false);
13155297f274SErwan Le Ray 	}
1316270e5a74SFabrice Gasnier 
1317511c7b1bSAlexandre TORGUE 	clk_disable_unprepare(stm32_port->clk);
131848a6092fSMaxime Coquelin 
1319fb6dcef6SErwan Le Ray 	err = uart_remove_one_port(&stm32_usart_driver, port);
1320fb6dcef6SErwan Le Ray 
1321fb6dcef6SErwan Le Ray 	pm_runtime_disable(&pdev->dev);
1322fb6dcef6SErwan Le Ray 	pm_runtime_put_noidle(&pdev->dev);
1323fb6dcef6SErwan Le Ray 
1324fb6dcef6SErwan Le Ray 	return err;
132548a6092fSMaxime Coquelin }
132648a6092fSMaxime Coquelin 
132748a6092fSMaxime Coquelin #ifdef CONFIG_SERIAL_STM32_CONSOLE
1328*56f9a76cSErwan Le Ray static void stm32_usart_console_putchar(struct uart_port *port, int ch)
132948a6092fSMaxime Coquelin {
1330ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1331ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1332ada8618fSAlexandre TORGUE 
1333ada8618fSAlexandre TORGUE 	while (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
133448a6092fSMaxime Coquelin 		cpu_relax();
133548a6092fSMaxime Coquelin 
1336ada8618fSAlexandre TORGUE 	writel_relaxed(ch, port->membase + ofs->tdr);
133748a6092fSMaxime Coquelin }
133848a6092fSMaxime Coquelin 
1339*56f9a76cSErwan Le Ray static void stm32_usart_console_write(struct console *co, const char *s,
134092fc0023SErwan Le Ray 				      unsigned int cnt)
134148a6092fSMaxime Coquelin {
134248a6092fSMaxime Coquelin 	struct uart_port *port = &stm32_ports[co->index].port;
1343ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1344ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
134587f1f809SAlexandre TORGUE 	struct stm32_usart_config *cfg = &stm32_port->info->cfg;
134648a6092fSMaxime Coquelin 	unsigned long flags;
134748a6092fSMaxime Coquelin 	u32 old_cr1, new_cr1;
134848a6092fSMaxime Coquelin 	int locked = 1;
134948a6092fSMaxime Coquelin 
135048a6092fSMaxime Coquelin 	local_irq_save(flags);
135148a6092fSMaxime Coquelin 	if (port->sysrq)
135248a6092fSMaxime Coquelin 		locked = 0;
135348a6092fSMaxime Coquelin 	else if (oops_in_progress)
135448a6092fSMaxime Coquelin 		locked = spin_trylock(&port->lock);
135548a6092fSMaxime Coquelin 	else
135648a6092fSMaxime Coquelin 		spin_lock(&port->lock);
135748a6092fSMaxime Coquelin 
135887f1f809SAlexandre TORGUE 	/* Save and disable interrupts, enable the transmitter */
1359ada8618fSAlexandre TORGUE 	old_cr1 = readl_relaxed(port->membase + ofs->cr1);
136048a6092fSMaxime Coquelin 	new_cr1 = old_cr1 & ~USART_CR1_IE_MASK;
136187f1f809SAlexandre TORGUE 	new_cr1 |=  USART_CR1_TE | BIT(cfg->uart_enable_bit);
1362ada8618fSAlexandre TORGUE 	writel_relaxed(new_cr1, port->membase + ofs->cr1);
136348a6092fSMaxime Coquelin 
1364*56f9a76cSErwan Le Ray 	uart_console_write(port, s, cnt, stm32_usart_console_putchar);
136548a6092fSMaxime Coquelin 
136648a6092fSMaxime Coquelin 	/* Restore interrupt state */
1367ada8618fSAlexandre TORGUE 	writel_relaxed(old_cr1, port->membase + ofs->cr1);
136848a6092fSMaxime Coquelin 
136948a6092fSMaxime Coquelin 	if (locked)
137048a6092fSMaxime Coquelin 		spin_unlock(&port->lock);
137148a6092fSMaxime Coquelin 	local_irq_restore(flags);
137248a6092fSMaxime Coquelin }
137348a6092fSMaxime Coquelin 
1374*56f9a76cSErwan Le Ray static int stm32_usart_console_setup(struct console *co, char *options)
137548a6092fSMaxime Coquelin {
137648a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
137748a6092fSMaxime Coquelin 	int baud = 9600;
137848a6092fSMaxime Coquelin 	int bits = 8;
137948a6092fSMaxime Coquelin 	int parity = 'n';
138048a6092fSMaxime Coquelin 	int flow = 'n';
138148a6092fSMaxime Coquelin 
138248a6092fSMaxime Coquelin 	if (co->index >= STM32_MAX_PORTS)
138348a6092fSMaxime Coquelin 		return -ENODEV;
138448a6092fSMaxime Coquelin 
138548a6092fSMaxime Coquelin 	stm32port = &stm32_ports[co->index];
138648a6092fSMaxime Coquelin 
138748a6092fSMaxime Coquelin 	/*
138848a6092fSMaxime Coquelin 	 * This driver does not support early console initialization
138948a6092fSMaxime Coquelin 	 * (use ARM early printk support instead), so we only expect
139048a6092fSMaxime Coquelin 	 * this to be called during the uart port registration when the
139148a6092fSMaxime Coquelin 	 * driver gets probed and the port should be mapped at that point.
139248a6092fSMaxime Coquelin 	 */
139392fc0023SErwan Le Ray 	if (stm32port->port.mapbase == 0 || !stm32port->port.membase)
139448a6092fSMaxime Coquelin 		return -ENXIO;
139548a6092fSMaxime Coquelin 
139648a6092fSMaxime Coquelin 	if (options)
139748a6092fSMaxime Coquelin 		uart_parse_options(options, &baud, &parity, &bits, &flow);
139848a6092fSMaxime Coquelin 
139948a6092fSMaxime Coquelin 	return uart_set_options(&stm32port->port, co, baud, parity, bits, flow);
140048a6092fSMaxime Coquelin }
140148a6092fSMaxime Coquelin 
140248a6092fSMaxime Coquelin static struct console stm32_console = {
140348a6092fSMaxime Coquelin 	.name		= STM32_SERIAL_NAME,
140448a6092fSMaxime Coquelin 	.device		= uart_console_device,
1405*56f9a76cSErwan Le Ray 	.write		= stm32_usart_console_write,
1406*56f9a76cSErwan Le Ray 	.setup		= stm32_usart_console_setup,
140748a6092fSMaxime Coquelin 	.flags		= CON_PRINTBUFFER,
140848a6092fSMaxime Coquelin 	.index		= -1,
140948a6092fSMaxime Coquelin 	.data		= &stm32_usart_driver,
141048a6092fSMaxime Coquelin };
141148a6092fSMaxime Coquelin 
141248a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE (&stm32_console)
141348a6092fSMaxime Coquelin 
141448a6092fSMaxime Coquelin #else
141548a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE NULL
141648a6092fSMaxime Coquelin #endif /* CONFIG_SERIAL_STM32_CONSOLE */
141748a6092fSMaxime Coquelin 
141848a6092fSMaxime Coquelin static struct uart_driver stm32_usart_driver = {
141948a6092fSMaxime Coquelin 	.driver_name	= DRIVER_NAME,
142048a6092fSMaxime Coquelin 	.dev_name	= STM32_SERIAL_NAME,
142148a6092fSMaxime Coquelin 	.major		= 0,
142248a6092fSMaxime Coquelin 	.minor		= 0,
142348a6092fSMaxime Coquelin 	.nr		= STM32_MAX_PORTS,
142448a6092fSMaxime Coquelin 	.cons		= STM32_SERIAL_CONSOLE,
142548a6092fSMaxime Coquelin };
142648a6092fSMaxime Coquelin 
1427*56f9a76cSErwan Le Ray static void __maybe_unused stm32_usart_serial_en_wakeup(struct uart_port *port,
1428fe94347dSErwan Le Ray 							bool enable)
1429270e5a74SFabrice Gasnier {
1430270e5a74SFabrice Gasnier 	struct stm32_port *stm32_port = to_stm32_port(port);
1431270e5a74SFabrice Gasnier 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1432270e5a74SFabrice Gasnier 	struct stm32_usart_config *cfg = &stm32_port->info->cfg;
1433270e5a74SFabrice Gasnier 	u32 val;
1434270e5a74SFabrice Gasnier 
14352c58e560SErwan Le Ray 	if (stm32_port->wakeirq <= 0)
1436270e5a74SFabrice Gasnier 		return;
1437270e5a74SFabrice Gasnier 
1438270e5a74SFabrice Gasnier 	if (enable) {
1439*56f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1440*56f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_UESM);
1441270e5a74SFabrice Gasnier 		val = readl_relaxed(port->membase + ofs->cr3);
1442270e5a74SFabrice Gasnier 		val &= ~USART_CR3_WUS_MASK;
1443270e5a74SFabrice Gasnier 		/* Enable Wake up interrupt from low power on start bit */
1444270e5a74SFabrice Gasnier 		val |= USART_CR3_WUS_START_BIT | USART_CR3_WUFIE;
1445270e5a74SFabrice Gasnier 		writel_relaxed(val, port->membase + ofs->cr3);
1446*56f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1447270e5a74SFabrice Gasnier 	} else {
1448*56f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_UESM);
1449270e5a74SFabrice Gasnier 	}
1450270e5a74SFabrice Gasnier }
1451270e5a74SFabrice Gasnier 
1452*56f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_suspend(struct device *dev)
1453270e5a74SFabrice Gasnier {
1454270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
1455270e5a74SFabrice Gasnier 
1456270e5a74SFabrice Gasnier 	uart_suspend_port(&stm32_usart_driver, port);
1457270e5a74SFabrice Gasnier 
1458270e5a74SFabrice Gasnier 	if (device_may_wakeup(dev))
1459*56f9a76cSErwan Le Ray 		stm32_usart_serial_en_wakeup(port, true);
1460270e5a74SFabrice Gasnier 	else
1461*56f9a76cSErwan Le Ray 		stm32_usart_serial_en_wakeup(port, false);
1462270e5a74SFabrice Gasnier 
146355484fccSErwan Le Ray 	/*
146455484fccSErwan Le Ray 	 * When "no_console_suspend" is enabled, keep the pinctrl default state
146555484fccSErwan Le Ray 	 * and rely on bootloader stage to restore this state upon resume.
146655484fccSErwan Le Ray 	 * Otherwise, apply the idle or sleep states depending on wakeup
146755484fccSErwan Le Ray 	 * capabilities.
146855484fccSErwan Le Ray 	 */
146955484fccSErwan Le Ray 	if (console_suspend_enabled || !uart_console(port)) {
147055484fccSErwan Le Ray 		if (device_may_wakeup(dev))
147155484fccSErwan Le Ray 			pinctrl_pm_select_idle_state(dev);
147255484fccSErwan Le Ray 		else
147394616d9aSErwan Le Ray 			pinctrl_pm_select_sleep_state(dev);
147455484fccSErwan Le Ray 	}
147594616d9aSErwan Le Ray 
1476270e5a74SFabrice Gasnier 	return 0;
1477270e5a74SFabrice Gasnier }
1478270e5a74SFabrice Gasnier 
1479*56f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_resume(struct device *dev)
1480270e5a74SFabrice Gasnier {
1481270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
1482270e5a74SFabrice Gasnier 
148394616d9aSErwan Le Ray 	pinctrl_pm_select_default_state(dev);
148494616d9aSErwan Le Ray 
1485270e5a74SFabrice Gasnier 	if (device_may_wakeup(dev))
1486*56f9a76cSErwan Le Ray 		stm32_usart_serial_en_wakeup(port, false);
1487270e5a74SFabrice Gasnier 
1488270e5a74SFabrice Gasnier 	return uart_resume_port(&stm32_usart_driver, port);
1489270e5a74SFabrice Gasnier }
1490270e5a74SFabrice Gasnier 
1491*56f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_suspend(struct device *dev)
1492fb6dcef6SErwan Le Ray {
1493fb6dcef6SErwan Le Ray 	struct uart_port *port = dev_get_drvdata(dev);
1494fb6dcef6SErwan Le Ray 	struct stm32_port *stm32port = container_of(port,
1495fb6dcef6SErwan Le Ray 			struct stm32_port, port);
1496fb6dcef6SErwan Le Ray 
1497fb6dcef6SErwan Le Ray 	clk_disable_unprepare(stm32port->clk);
1498fb6dcef6SErwan Le Ray 
1499fb6dcef6SErwan Le Ray 	return 0;
1500fb6dcef6SErwan Le Ray }
1501fb6dcef6SErwan Le Ray 
1502*56f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_resume(struct device *dev)
1503fb6dcef6SErwan Le Ray {
1504fb6dcef6SErwan Le Ray 	struct uart_port *port = dev_get_drvdata(dev);
1505fb6dcef6SErwan Le Ray 	struct stm32_port *stm32port = container_of(port,
1506fb6dcef6SErwan Le Ray 			struct stm32_port, port);
1507fb6dcef6SErwan Le Ray 
1508fb6dcef6SErwan Le Ray 	return clk_prepare_enable(stm32port->clk);
1509fb6dcef6SErwan Le Ray }
1510fb6dcef6SErwan Le Ray 
1511270e5a74SFabrice Gasnier static const struct dev_pm_ops stm32_serial_pm_ops = {
1512*56f9a76cSErwan Le Ray 	SET_RUNTIME_PM_OPS(stm32_usart_runtime_suspend,
1513*56f9a76cSErwan Le Ray 			   stm32_usart_runtime_resume, NULL)
1514*56f9a76cSErwan Le Ray 	SET_SYSTEM_SLEEP_PM_OPS(stm32_usart_serial_suspend,
1515*56f9a76cSErwan Le Ray 				stm32_usart_serial_resume)
1516270e5a74SFabrice Gasnier };
1517270e5a74SFabrice Gasnier 
151848a6092fSMaxime Coquelin static struct platform_driver stm32_serial_driver = {
1519*56f9a76cSErwan Le Ray 	.probe		= stm32_usart_serial_probe,
1520*56f9a76cSErwan Le Ray 	.remove		= stm32_usart_serial_remove,
152148a6092fSMaxime Coquelin 	.driver	= {
152248a6092fSMaxime Coquelin 		.name	= DRIVER_NAME,
1523270e5a74SFabrice Gasnier 		.pm	= &stm32_serial_pm_ops,
152448a6092fSMaxime Coquelin 		.of_match_table = of_match_ptr(stm32_match),
152548a6092fSMaxime Coquelin 	},
152648a6092fSMaxime Coquelin };
152748a6092fSMaxime Coquelin 
1528*56f9a76cSErwan Le Ray static int __init stm32_usart_init(void)
152948a6092fSMaxime Coquelin {
153048a6092fSMaxime Coquelin 	static char banner[] __initdata = "STM32 USART driver initialized";
153148a6092fSMaxime Coquelin 	int ret;
153248a6092fSMaxime Coquelin 
153348a6092fSMaxime Coquelin 	pr_info("%s\n", banner);
153448a6092fSMaxime Coquelin 
153548a6092fSMaxime Coquelin 	ret = uart_register_driver(&stm32_usart_driver);
153648a6092fSMaxime Coquelin 	if (ret)
153748a6092fSMaxime Coquelin 		return ret;
153848a6092fSMaxime Coquelin 
153948a6092fSMaxime Coquelin 	ret = platform_driver_register(&stm32_serial_driver);
154048a6092fSMaxime Coquelin 	if (ret)
154148a6092fSMaxime Coquelin 		uart_unregister_driver(&stm32_usart_driver);
154248a6092fSMaxime Coquelin 
154348a6092fSMaxime Coquelin 	return ret;
154448a6092fSMaxime Coquelin }
154548a6092fSMaxime Coquelin 
1546*56f9a76cSErwan Le Ray static void __exit stm32_usart_exit(void)
154748a6092fSMaxime Coquelin {
154848a6092fSMaxime Coquelin 	platform_driver_unregister(&stm32_serial_driver);
154948a6092fSMaxime Coquelin 	uart_unregister_driver(&stm32_usart_driver);
155048a6092fSMaxime Coquelin }
155148a6092fSMaxime Coquelin 
1552*56f9a76cSErwan Le Ray module_init(stm32_usart_init);
1553*56f9a76cSErwan Le Ray module_exit(stm32_usart_exit);
155448a6092fSMaxime Coquelin 
155548a6092fSMaxime Coquelin MODULE_ALIAS("platform:" DRIVER_NAME);
155648a6092fSMaxime Coquelin MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver");
155748a6092fSMaxime Coquelin MODULE_LICENSE("GPL v2");
1558