xref: /openbmc/linux/drivers/tty/serial/stm32-usart.c (revision 55484fcc5061c3f41b2f8f37b4a5754d3682f1a5)
1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
248a6092fSMaxime Coquelin /*
348a6092fSMaxime Coquelin  * Copyright (C) Maxime Coquelin 2015
43e5fcbacSBich HEMON  * Copyright (C) STMicroelectronics SA 2017
5ada8618fSAlexandre TORGUE  * Authors:  Maxime Coquelin <mcoquelin.stm32@gmail.com>
6ada8618fSAlexandre TORGUE  *	     Gerald Baeza <gerald.baeza@st.com>
748a6092fSMaxime Coquelin  *
848a6092fSMaxime Coquelin  * Inspired by st-asc.c from STMicroelectronics (c)
948a6092fSMaxime Coquelin  */
1048a6092fSMaxime Coquelin 
1134891872SAlexandre TORGUE #include <linux/clk.h>
1248a6092fSMaxime Coquelin #include <linux/console.h>
1348a6092fSMaxime Coquelin #include <linux/delay.h>
1434891872SAlexandre TORGUE #include <linux/dma-direction.h>
1534891872SAlexandre TORGUE #include <linux/dmaengine.h>
1634891872SAlexandre TORGUE #include <linux/dma-mapping.h>
1734891872SAlexandre TORGUE #include <linux/io.h>
1834891872SAlexandre TORGUE #include <linux/iopoll.h>
1934891872SAlexandre TORGUE #include <linux/irq.h>
2034891872SAlexandre TORGUE #include <linux/module.h>
2148a6092fSMaxime Coquelin #include <linux/of.h>
2248a6092fSMaxime Coquelin #include <linux/of_platform.h>
2394616d9aSErwan Le Ray #include <linux/pinctrl/consumer.h>
2434891872SAlexandre TORGUE #include <linux/platform_device.h>
2534891872SAlexandre TORGUE #include <linux/pm_runtime.h>
26270e5a74SFabrice Gasnier #include <linux/pm_wakeirq.h>
2748a6092fSMaxime Coquelin #include <linux/serial_core.h>
2834891872SAlexandre TORGUE #include <linux/serial.h>
2934891872SAlexandre TORGUE #include <linux/spinlock.h>
3034891872SAlexandre TORGUE #include <linux/sysrq.h>
3134891872SAlexandre TORGUE #include <linux/tty_flip.h>
3234891872SAlexandre TORGUE #include <linux/tty.h>
3348a6092fSMaxime Coquelin 
346cf61b9bSManivannan Sadhasivam #include "serial_mctrl_gpio.h"
35bc5a0b55SAlexandre TORGUE #include "stm32-usart.h"
3648a6092fSMaxime Coquelin 
3748a6092fSMaxime Coquelin static void stm32_stop_tx(struct uart_port *port);
3834891872SAlexandre TORGUE static void stm32_transmit_chars(struct uart_port *port);
3948a6092fSMaxime Coquelin 
4048a6092fSMaxime Coquelin static inline struct stm32_port *to_stm32_port(struct uart_port *port)
4148a6092fSMaxime Coquelin {
4248a6092fSMaxime Coquelin 	return container_of(port, struct stm32_port, port);
4348a6092fSMaxime Coquelin }
4448a6092fSMaxime Coquelin 
4548a6092fSMaxime Coquelin static void stm32_set_bits(struct uart_port *port, u32 reg, u32 bits)
4648a6092fSMaxime Coquelin {
4748a6092fSMaxime Coquelin 	u32 val;
4848a6092fSMaxime Coquelin 
4948a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
5048a6092fSMaxime Coquelin 	val |= bits;
5148a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
5248a6092fSMaxime Coquelin }
5348a6092fSMaxime Coquelin 
5448a6092fSMaxime Coquelin static void stm32_clr_bits(struct uart_port *port, u32 reg, u32 bits)
5548a6092fSMaxime Coquelin {
5648a6092fSMaxime Coquelin 	u32 val;
5748a6092fSMaxime Coquelin 
5848a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
5948a6092fSMaxime Coquelin 	val &= ~bits;
6048a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
6148a6092fSMaxime Coquelin }
6248a6092fSMaxime Coquelin 
631bcda09dSBich HEMON static void stm32_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE,
641bcda09dSBich HEMON 				   u32 delay_DDE, u32 baud)
651bcda09dSBich HEMON {
661bcda09dSBich HEMON 	u32 rs485_deat_dedt;
671bcda09dSBich HEMON 	u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT);
681bcda09dSBich HEMON 	bool over8;
691bcda09dSBich HEMON 
701bcda09dSBich HEMON 	*cr3 |= USART_CR3_DEM;
711bcda09dSBich HEMON 	over8 = *cr1 & USART_CR1_OVER8;
721bcda09dSBich HEMON 
731bcda09dSBich HEMON 	if (over8)
741bcda09dSBich HEMON 		rs485_deat_dedt = delay_ADE * baud * 8;
751bcda09dSBich HEMON 	else
761bcda09dSBich HEMON 		rs485_deat_dedt = delay_ADE * baud * 16;
771bcda09dSBich HEMON 
781bcda09dSBich HEMON 	rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
791bcda09dSBich HEMON 	rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
801bcda09dSBich HEMON 			  rs485_deat_dedt_max : rs485_deat_dedt;
811bcda09dSBich HEMON 	rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) &
821bcda09dSBich HEMON 			   USART_CR1_DEAT_MASK;
831bcda09dSBich HEMON 	*cr1 |= rs485_deat_dedt;
841bcda09dSBich HEMON 
851bcda09dSBich HEMON 	if (over8)
861bcda09dSBich HEMON 		rs485_deat_dedt = delay_DDE * baud * 8;
871bcda09dSBich HEMON 	else
881bcda09dSBich HEMON 		rs485_deat_dedt = delay_DDE * baud * 16;
891bcda09dSBich HEMON 
901bcda09dSBich HEMON 	rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
911bcda09dSBich HEMON 	rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
921bcda09dSBich HEMON 			  rs485_deat_dedt_max : rs485_deat_dedt;
931bcda09dSBich HEMON 	rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) &
941bcda09dSBich HEMON 			   USART_CR1_DEDT_MASK;
951bcda09dSBich HEMON 	*cr1 |= rs485_deat_dedt;
961bcda09dSBich HEMON }
971bcda09dSBich HEMON 
981bcda09dSBich HEMON static int stm32_config_rs485(struct uart_port *port,
991bcda09dSBich HEMON 			      struct serial_rs485 *rs485conf)
1001bcda09dSBich HEMON {
1011bcda09dSBich HEMON 	struct stm32_port *stm32_port = to_stm32_port(port);
1021bcda09dSBich HEMON 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1031bcda09dSBich HEMON 	struct stm32_usart_config *cfg = &stm32_port->info->cfg;
1041bcda09dSBich HEMON 	u32 usartdiv, baud, cr1, cr3;
1051bcda09dSBich HEMON 	bool over8;
1061bcda09dSBich HEMON 
1071bcda09dSBich HEMON 	stm32_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1081bcda09dSBich HEMON 
1091bcda09dSBich HEMON 	port->rs485 = *rs485conf;
1101bcda09dSBich HEMON 
1111bcda09dSBich HEMON 	rs485conf->flags |= SER_RS485_RX_DURING_TX;
1121bcda09dSBich HEMON 
1131bcda09dSBich HEMON 	if (rs485conf->flags & SER_RS485_ENABLED) {
1141bcda09dSBich HEMON 		cr1 = readl_relaxed(port->membase + ofs->cr1);
1151bcda09dSBich HEMON 		cr3 = readl_relaxed(port->membase + ofs->cr3);
1161bcda09dSBich HEMON 		usartdiv = readl_relaxed(port->membase + ofs->brr);
1171bcda09dSBich HEMON 		usartdiv = usartdiv & GENMASK(15, 0);
1181bcda09dSBich HEMON 		over8 = cr1 & USART_CR1_OVER8;
1191bcda09dSBich HEMON 
1201bcda09dSBich HEMON 		if (over8)
1211bcda09dSBich HEMON 			usartdiv = usartdiv | (usartdiv & GENMASK(4, 0))
1221bcda09dSBich HEMON 				   << USART_BRR_04_R_SHIFT;
1231bcda09dSBich HEMON 
1241bcda09dSBich HEMON 		baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv);
1251bcda09dSBich HEMON 		stm32_config_reg_rs485(&cr1, &cr3,
1261bcda09dSBich HEMON 				       rs485conf->delay_rts_before_send,
1271bcda09dSBich HEMON 				       rs485conf->delay_rts_after_send, baud);
1281bcda09dSBich HEMON 
1291bcda09dSBich HEMON 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
1301bcda09dSBich HEMON 			cr3 &= ~USART_CR3_DEP;
1311bcda09dSBich HEMON 			rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
1321bcda09dSBich HEMON 		} else {
1331bcda09dSBich HEMON 			cr3 |= USART_CR3_DEP;
1341bcda09dSBich HEMON 			rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
1351bcda09dSBich HEMON 		}
1361bcda09dSBich HEMON 
1371bcda09dSBich HEMON 		writel_relaxed(cr3, port->membase + ofs->cr3);
1381bcda09dSBich HEMON 		writel_relaxed(cr1, port->membase + ofs->cr1);
1391bcda09dSBich HEMON 	} else {
1401bcda09dSBich HEMON 		stm32_clr_bits(port, ofs->cr3, USART_CR3_DEM | USART_CR3_DEP);
1411bcda09dSBich HEMON 		stm32_clr_bits(port, ofs->cr1,
1421bcda09dSBich HEMON 			       USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
1431bcda09dSBich HEMON 	}
1441bcda09dSBich HEMON 
1451bcda09dSBich HEMON 	stm32_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1461bcda09dSBich HEMON 
1471bcda09dSBich HEMON 	return 0;
1481bcda09dSBich HEMON }
1491bcda09dSBich HEMON 
1501bcda09dSBich HEMON static int stm32_init_rs485(struct uart_port *port,
1511bcda09dSBich HEMON 			    struct platform_device *pdev)
1521bcda09dSBich HEMON {
1531bcda09dSBich HEMON 	struct serial_rs485 *rs485conf = &port->rs485;
1541bcda09dSBich HEMON 
1551bcda09dSBich HEMON 	rs485conf->flags = 0;
1561bcda09dSBich HEMON 	rs485conf->delay_rts_before_send = 0;
1571bcda09dSBich HEMON 	rs485conf->delay_rts_after_send = 0;
1581bcda09dSBich HEMON 
1591bcda09dSBich HEMON 	if (!pdev->dev.of_node)
1601bcda09dSBich HEMON 		return -ENODEV;
1611bcda09dSBich HEMON 
162c150c0f3SLukas Wunner 	return uart_get_rs485_mode(port);
1631bcda09dSBich HEMON }
1641bcda09dSBich HEMON 
165b97055bcSBaoyou Xie static int stm32_pending_rx(struct uart_port *port, u32 *sr, int *last_res,
16634891872SAlexandre TORGUE 			    bool threaded)
16734891872SAlexandre TORGUE {
16834891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
16934891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
17034891872SAlexandre TORGUE 	enum dma_status status;
17134891872SAlexandre TORGUE 	struct dma_tx_state state;
17234891872SAlexandre TORGUE 
17334891872SAlexandre TORGUE 	*sr = readl_relaxed(port->membase + ofs->isr);
17434891872SAlexandre TORGUE 
17534891872SAlexandre TORGUE 	if (threaded && stm32_port->rx_ch) {
17634891872SAlexandre TORGUE 		status = dmaengine_tx_status(stm32_port->rx_ch,
17734891872SAlexandre TORGUE 					     stm32_port->rx_ch->cookie,
17834891872SAlexandre TORGUE 					     &state);
17934891872SAlexandre TORGUE 		if ((status == DMA_IN_PROGRESS) &&
18034891872SAlexandre TORGUE 		    (*last_res != state.residue))
18134891872SAlexandre TORGUE 			return 1;
18234891872SAlexandre TORGUE 		else
18334891872SAlexandre TORGUE 			return 0;
18434891872SAlexandre TORGUE 	} else if (*sr & USART_SR_RXNE) {
18534891872SAlexandre TORGUE 		return 1;
18634891872SAlexandre TORGUE 	}
18734891872SAlexandre TORGUE 	return 0;
18834891872SAlexandre TORGUE }
18934891872SAlexandre TORGUE 
1906c5962f3SErwan Le Ray static unsigned long stm32_get_char(struct uart_port *port, u32 *sr,
1916c5962f3SErwan Le Ray 				    int *last_res)
19234891872SAlexandre TORGUE {
19334891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
19434891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
19534891872SAlexandre TORGUE 	unsigned long c;
19634891872SAlexandre TORGUE 
19734891872SAlexandre TORGUE 	if (stm32_port->rx_ch) {
19834891872SAlexandre TORGUE 		c = stm32_port->rx_buf[RX_BUF_L - (*last_res)--];
19934891872SAlexandre TORGUE 		if ((*last_res) == 0)
20034891872SAlexandre TORGUE 			*last_res = RX_BUF_L;
20134891872SAlexandre TORGUE 	} else {
2026c5962f3SErwan Le Ray 		c = readl_relaxed(port->membase + ofs->rdr);
2036c5962f3SErwan Le Ray 		/* apply RDR data mask */
2046c5962f3SErwan Le Ray 		c &= stm32_port->rdr_mask;
20534891872SAlexandre TORGUE 	}
2066c5962f3SErwan Le Ray 
2076c5962f3SErwan Le Ray 	return c;
20834891872SAlexandre TORGUE }
20934891872SAlexandre TORGUE 
21034891872SAlexandre TORGUE static void stm32_receive_chars(struct uart_port *port, bool threaded)
21148a6092fSMaxime Coquelin {
21248a6092fSMaxime Coquelin 	struct tty_port *tport = &port->state->port;
213ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
214ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
21548a6092fSMaxime Coquelin 	unsigned long c;
21648a6092fSMaxime Coquelin 	u32 sr;
21748a6092fSMaxime Coquelin 	char flag;
21848a6092fSMaxime Coquelin 
21929d60981SAndy Shevchenko 	if (irqd_is_wakeup_set(irq_get_irq_data(port->irq)))
22048a6092fSMaxime Coquelin 		pm_wakeup_event(tport->tty->dev, 0);
22148a6092fSMaxime Coquelin 
222e5707915SGerald Baeza 	while (stm32_pending_rx(port, &sr, &stm32_port->last_res, threaded)) {
22348a6092fSMaxime Coquelin 		sr |= USART_SR_DUMMY_RX;
22448a6092fSMaxime Coquelin 		flag = TTY_NORMAL;
22548a6092fSMaxime Coquelin 
2264f01d833SErwan Le Ray 		/*
2274f01d833SErwan Le Ray 		 * Status bits has to be cleared before reading the RDR:
2284f01d833SErwan Le Ray 		 * In FIFO mode, reading the RDR will pop the next data
2294f01d833SErwan Le Ray 		 * (if any) along with its status bits into the SR.
2304f01d833SErwan Le Ray 		 * Not doing so leads to misalignement between RDR and SR,
2314f01d833SErwan Le Ray 		 * and clear status bits of the next rx data.
2324f01d833SErwan Le Ray 		 *
2334f01d833SErwan Le Ray 		 * Clear errors flags for stm32f7 and stm32h7 compatible
2344f01d833SErwan Le Ray 		 * devices. On stm32f4 compatible devices, the error bit is
2354f01d833SErwan Le Ray 		 * cleared by the sequence [read SR - read DR].
2364f01d833SErwan Le Ray 		 */
2374f01d833SErwan Le Ray 		if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG)
2381250ed71SFabrice Gasnier 			writel_relaxed(sr & USART_SR_ERR_MASK,
2391250ed71SFabrice Gasnier 				       port->membase + ofs->icr);
2404f01d833SErwan Le Ray 
2414f01d833SErwan Le Ray 		c = stm32_get_char(port, &sr, &stm32_port->last_res);
2424f01d833SErwan Le Ray 		port->icount.rx++;
24348a6092fSMaxime Coquelin 		if (sr & USART_SR_ERR_MASK) {
2444f01d833SErwan Le Ray 			if (sr & USART_SR_ORE) {
24548a6092fSMaxime Coquelin 				port->icount.overrun++;
24648a6092fSMaxime Coquelin 			} else if (sr & USART_SR_PE) {
24748a6092fSMaxime Coquelin 				port->icount.parity++;
24848a6092fSMaxime Coquelin 			} else if (sr & USART_SR_FE) {
2494f01d833SErwan Le Ray 				/* Break detection if character is null */
2504f01d833SErwan Le Ray 				if (!c) {
2514f01d833SErwan Le Ray 					port->icount.brk++;
2524f01d833SErwan Le Ray 					if (uart_handle_break(port))
2534f01d833SErwan Le Ray 						continue;
2544f01d833SErwan Le Ray 				} else {
25548a6092fSMaxime Coquelin 					port->icount.frame++;
25648a6092fSMaxime Coquelin 				}
2574f01d833SErwan Le Ray 			}
25848a6092fSMaxime Coquelin 
25948a6092fSMaxime Coquelin 			sr &= port->read_status_mask;
26048a6092fSMaxime Coquelin 
2614f01d833SErwan Le Ray 			if (sr & USART_SR_PE) {
26248a6092fSMaxime Coquelin 				flag = TTY_PARITY;
2634f01d833SErwan Le Ray 			} else if (sr & USART_SR_FE) {
2644f01d833SErwan Le Ray 				if (!c)
2654f01d833SErwan Le Ray 					flag = TTY_BREAK;
2664f01d833SErwan Le Ray 				else
26748a6092fSMaxime Coquelin 					flag = TTY_FRAME;
26848a6092fSMaxime Coquelin 			}
2694f01d833SErwan Le Ray 		}
27048a6092fSMaxime Coquelin 
27148a6092fSMaxime Coquelin 		if (uart_handle_sysrq_char(port, c))
27248a6092fSMaxime Coquelin 			continue;
27348a6092fSMaxime Coquelin 		uart_insert_char(port, sr, USART_SR_ORE, c, flag);
27448a6092fSMaxime Coquelin 	}
27548a6092fSMaxime Coquelin 
27648a6092fSMaxime Coquelin 	spin_unlock(&port->lock);
27748a6092fSMaxime Coquelin 	tty_flip_buffer_push(tport);
27848a6092fSMaxime Coquelin 	spin_lock(&port->lock);
27948a6092fSMaxime Coquelin }
28048a6092fSMaxime Coquelin 
28134891872SAlexandre TORGUE static void stm32_tx_dma_complete(void *arg)
28234891872SAlexandre TORGUE {
28334891872SAlexandre TORGUE 	struct uart_port *port = arg;
28434891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
28534891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
28634891872SAlexandre TORGUE 
28734891872SAlexandre TORGUE 	stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
28834891872SAlexandre TORGUE 	stm32port->tx_dma_busy = false;
28934891872SAlexandre TORGUE 
29034891872SAlexandre TORGUE 	/* Let's see if we have pending data to send */
29134891872SAlexandre TORGUE 	stm32_transmit_chars(port);
29234891872SAlexandre TORGUE }
29334891872SAlexandre TORGUE 
294d075719eSErwan Le Ray static void stm32_tx_interrupt_enable(struct uart_port *port)
295d075719eSErwan Le Ray {
296d075719eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
297d075719eSErwan Le Ray 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
298d075719eSErwan Le Ray 
299d075719eSErwan Le Ray 	/*
300d075719eSErwan Le Ray 	 * Enables TX FIFO threashold irq when FIFO is enabled,
301d075719eSErwan Le Ray 	 * or TX empty irq when FIFO is disabled
302d075719eSErwan Le Ray 	 */
303d075719eSErwan Le Ray 	if (stm32_port->fifoen)
304d075719eSErwan Le Ray 		stm32_set_bits(port, ofs->cr3, USART_CR3_TXFTIE);
305d075719eSErwan Le Ray 	else
306d075719eSErwan Le Ray 		stm32_set_bits(port, ofs->cr1, USART_CR1_TXEIE);
307d075719eSErwan Le Ray }
308d075719eSErwan Le Ray 
309d075719eSErwan Le Ray static void stm32_tx_interrupt_disable(struct uart_port *port)
310d075719eSErwan Le Ray {
311d075719eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
312d075719eSErwan Le Ray 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
313d075719eSErwan Le Ray 
314d075719eSErwan Le Ray 	if (stm32_port->fifoen)
315d075719eSErwan Le Ray 		stm32_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE);
316d075719eSErwan Le Ray 	else
317d075719eSErwan Le Ray 		stm32_clr_bits(port, ofs->cr1, USART_CR1_TXEIE);
318d075719eSErwan Le Ray }
319d075719eSErwan Le Ray 
32034891872SAlexandre TORGUE static void stm32_transmit_chars_pio(struct uart_port *port)
32134891872SAlexandre TORGUE {
32234891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
32334891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
32434891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
32534891872SAlexandre TORGUE 
32634891872SAlexandre TORGUE 	if (stm32_port->tx_dma_busy) {
32734891872SAlexandre TORGUE 		stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
32834891872SAlexandre TORGUE 		stm32_port->tx_dma_busy = false;
32934891872SAlexandre TORGUE 	}
33034891872SAlexandre TORGUE 
3315d9176edSErwan Le Ray 	while (!uart_circ_empty(xmit)) {
3325d9176edSErwan Le Ray 		/* Check that TDR is empty before filling FIFO */
3335d9176edSErwan Le Ray 		if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
3345d9176edSErwan Le Ray 			break;
33534891872SAlexandre TORGUE 		writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr);
33634891872SAlexandre TORGUE 		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
33734891872SAlexandre TORGUE 		port->icount.tx++;
33834891872SAlexandre TORGUE 	}
33934891872SAlexandre TORGUE 
3405d9176edSErwan Le Ray 	/* rely on TXE irq (mask or unmask) for sending remaining data */
3415d9176edSErwan Le Ray 	if (uart_circ_empty(xmit))
342d075719eSErwan Le Ray 		stm32_tx_interrupt_disable(port);
3435d9176edSErwan Le Ray 	else
344d075719eSErwan Le Ray 		stm32_tx_interrupt_enable(port);
3455d9176edSErwan Le Ray }
3465d9176edSErwan Le Ray 
34734891872SAlexandre TORGUE static void stm32_transmit_chars_dma(struct uart_port *port)
34834891872SAlexandre TORGUE {
34934891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
35034891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
35134891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
35234891872SAlexandre TORGUE 	struct dma_async_tx_descriptor *desc = NULL;
35334891872SAlexandre TORGUE 	dma_cookie_t cookie;
35434891872SAlexandre TORGUE 	unsigned int count, i;
35534891872SAlexandre TORGUE 
35634891872SAlexandre TORGUE 	if (stm32port->tx_dma_busy)
35734891872SAlexandre TORGUE 		return;
35834891872SAlexandre TORGUE 
35934891872SAlexandre TORGUE 	stm32port->tx_dma_busy = true;
36034891872SAlexandre TORGUE 
36134891872SAlexandre TORGUE 	count = uart_circ_chars_pending(xmit);
36234891872SAlexandre TORGUE 
36334891872SAlexandre TORGUE 	if (count > TX_BUF_L)
36434891872SAlexandre TORGUE 		count = TX_BUF_L;
36534891872SAlexandre TORGUE 
36634891872SAlexandre TORGUE 	if (xmit->tail < xmit->head) {
36734891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count);
36834891872SAlexandre TORGUE 	} else {
36934891872SAlexandre TORGUE 		size_t one = UART_XMIT_SIZE - xmit->tail;
37034891872SAlexandre TORGUE 		size_t two;
37134891872SAlexandre TORGUE 
37234891872SAlexandre TORGUE 		if (one > count)
37334891872SAlexandre TORGUE 			one = count;
37434891872SAlexandre TORGUE 		two = count - one;
37534891872SAlexandre TORGUE 
37634891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one);
37734891872SAlexandre TORGUE 		if (two)
37834891872SAlexandre TORGUE 			memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two);
37934891872SAlexandre TORGUE 	}
38034891872SAlexandre TORGUE 
38134891872SAlexandre TORGUE 	desc = dmaengine_prep_slave_single(stm32port->tx_ch,
38234891872SAlexandre TORGUE 					   stm32port->tx_dma_buf,
38334891872SAlexandre TORGUE 					   count,
38434891872SAlexandre TORGUE 					   DMA_MEM_TO_DEV,
38534891872SAlexandre TORGUE 					   DMA_PREP_INTERRUPT);
38634891872SAlexandre TORGUE 
38734891872SAlexandre TORGUE 	if (!desc) {
38834891872SAlexandre TORGUE 		for (i = count; i > 0; i--)
38934891872SAlexandre TORGUE 			stm32_transmit_chars_pio(port);
39034891872SAlexandre TORGUE 		return;
39134891872SAlexandre TORGUE 	}
39234891872SAlexandre TORGUE 
39334891872SAlexandre TORGUE 	desc->callback = stm32_tx_dma_complete;
39434891872SAlexandre TORGUE 	desc->callback_param = port;
39534891872SAlexandre TORGUE 
39634891872SAlexandre TORGUE 	/* Push current DMA TX transaction in the pending queue */
39734891872SAlexandre TORGUE 	cookie = dmaengine_submit(desc);
39834891872SAlexandre TORGUE 
39934891872SAlexandre TORGUE 	/* Issue pending DMA TX requests */
40034891872SAlexandre TORGUE 	dma_async_issue_pending(stm32port->tx_ch);
40134891872SAlexandre TORGUE 
40234891872SAlexandre TORGUE 	stm32_set_bits(port, ofs->cr3, USART_CR3_DMAT);
40334891872SAlexandre TORGUE 
40434891872SAlexandre TORGUE 	xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
40534891872SAlexandre TORGUE 	port->icount.tx += count;
40634891872SAlexandre TORGUE }
40734891872SAlexandre TORGUE 
40848a6092fSMaxime Coquelin static void stm32_transmit_chars(struct uart_port *port)
40948a6092fSMaxime Coquelin {
410ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
411ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
41248a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
41348a6092fSMaxime Coquelin 
41448a6092fSMaxime Coquelin 	if (port->x_char) {
41534891872SAlexandre TORGUE 		if (stm32_port->tx_dma_busy)
41634891872SAlexandre TORGUE 			stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
417ada8618fSAlexandre TORGUE 		writel_relaxed(port->x_char, port->membase + ofs->tdr);
41848a6092fSMaxime Coquelin 		port->x_char = 0;
41948a6092fSMaxime Coquelin 		port->icount.tx++;
42034891872SAlexandre TORGUE 		if (stm32_port->tx_dma_busy)
42134891872SAlexandre TORGUE 			stm32_set_bits(port, ofs->cr3, USART_CR3_DMAT);
42248a6092fSMaxime Coquelin 		return;
42348a6092fSMaxime Coquelin 	}
42448a6092fSMaxime Coquelin 
425b83b957cSErwan Le Ray 	if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
426d075719eSErwan Le Ray 		stm32_tx_interrupt_disable(port);
42748a6092fSMaxime Coquelin 		return;
42848a6092fSMaxime Coquelin 	}
42948a6092fSMaxime Coquelin 
43064c32eabSErwan Le Ray 	if (ofs->icr == UNDEF_REG)
43164c32eabSErwan Le Ray 		stm32_clr_bits(port, ofs->isr, USART_SR_TC);
43264c32eabSErwan Le Ray 	else
4331250ed71SFabrice Gasnier 		writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr);
43464c32eabSErwan Le Ray 
43534891872SAlexandre TORGUE 	if (stm32_port->tx_ch)
43634891872SAlexandre TORGUE 		stm32_transmit_chars_dma(port);
43734891872SAlexandre TORGUE 	else
43834891872SAlexandre TORGUE 		stm32_transmit_chars_pio(port);
43948a6092fSMaxime Coquelin 
44048a6092fSMaxime Coquelin 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
44148a6092fSMaxime Coquelin 		uart_write_wakeup(port);
44248a6092fSMaxime Coquelin 
44348a6092fSMaxime Coquelin 	if (uart_circ_empty(xmit))
444d075719eSErwan Le Ray 		stm32_tx_interrupt_disable(port);
44548a6092fSMaxime Coquelin }
44648a6092fSMaxime Coquelin 
44748a6092fSMaxime Coquelin static irqreturn_t stm32_interrupt(int irq, void *ptr)
44848a6092fSMaxime Coquelin {
44948a6092fSMaxime Coquelin 	struct uart_port *port = ptr;
450ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
451ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
45248a6092fSMaxime Coquelin 	u32 sr;
45348a6092fSMaxime Coquelin 
45401d32d71SAlexandre TORGUE 	spin_lock(&port->lock);
45501d32d71SAlexandre TORGUE 
456ada8618fSAlexandre TORGUE 	sr = readl_relaxed(port->membase + ofs->isr);
45748a6092fSMaxime Coquelin 
4584cc0ed62SErwan Le Ray 	if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG)
4594cc0ed62SErwan Le Ray 		writel_relaxed(USART_ICR_RTOCF,
4604cc0ed62SErwan Le Ray 			       port->membase + ofs->icr);
4614cc0ed62SErwan Le Ray 
462270e5a74SFabrice Gasnier 	if ((sr & USART_SR_WUF) && (ofs->icr != UNDEF_REG))
463270e5a74SFabrice Gasnier 		writel_relaxed(USART_ICR_WUCF,
464270e5a74SFabrice Gasnier 			       port->membase + ofs->icr);
465270e5a74SFabrice Gasnier 
46634891872SAlexandre TORGUE 	if ((sr & USART_SR_RXNE) && !(stm32_port->rx_ch))
46734891872SAlexandre TORGUE 		stm32_receive_chars(port, false);
46848a6092fSMaxime Coquelin 
46934891872SAlexandre TORGUE 	if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch))
47048a6092fSMaxime Coquelin 		stm32_transmit_chars(port);
47148a6092fSMaxime Coquelin 
47201d32d71SAlexandre TORGUE 	spin_unlock(&port->lock);
47301d32d71SAlexandre TORGUE 
47434891872SAlexandre TORGUE 	if (stm32_port->rx_ch)
47534891872SAlexandre TORGUE 		return IRQ_WAKE_THREAD;
47634891872SAlexandre TORGUE 	else
47734891872SAlexandre TORGUE 		return IRQ_HANDLED;
47834891872SAlexandre TORGUE }
47934891872SAlexandre TORGUE 
48034891872SAlexandre TORGUE static irqreturn_t stm32_threaded_interrupt(int irq, void *ptr)
48134891872SAlexandre TORGUE {
48234891872SAlexandre TORGUE 	struct uart_port *port = ptr;
48334891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
48434891872SAlexandre TORGUE 
48534891872SAlexandre TORGUE 	spin_lock(&port->lock);
48634891872SAlexandre TORGUE 
48734891872SAlexandre TORGUE 	if (stm32_port->rx_ch)
48834891872SAlexandre TORGUE 		stm32_receive_chars(port, true);
48934891872SAlexandre TORGUE 
49048a6092fSMaxime Coquelin 	spin_unlock(&port->lock);
49148a6092fSMaxime Coquelin 
49248a6092fSMaxime Coquelin 	return IRQ_HANDLED;
49348a6092fSMaxime Coquelin }
49448a6092fSMaxime Coquelin 
49548a6092fSMaxime Coquelin static unsigned int stm32_tx_empty(struct uart_port *port)
49648a6092fSMaxime Coquelin {
497ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
498ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
499ada8618fSAlexandre TORGUE 
500ada8618fSAlexandre TORGUE 	return readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE;
50148a6092fSMaxime Coquelin }
50248a6092fSMaxime Coquelin 
50348a6092fSMaxime Coquelin static void stm32_set_mctrl(struct uart_port *port, unsigned int mctrl)
50448a6092fSMaxime Coquelin {
505ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
506ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
507ada8618fSAlexandre TORGUE 
50848a6092fSMaxime Coquelin 	if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
509ada8618fSAlexandre TORGUE 		stm32_set_bits(port, ofs->cr3, USART_CR3_RTSE);
51048a6092fSMaxime Coquelin 	else
511ada8618fSAlexandre TORGUE 		stm32_clr_bits(port, ofs->cr3, USART_CR3_RTSE);
5126cf61b9bSManivannan Sadhasivam 
5136cf61b9bSManivannan Sadhasivam 	mctrl_gpio_set(stm32_port->gpios, mctrl);
51448a6092fSMaxime Coquelin }
51548a6092fSMaxime Coquelin 
51648a6092fSMaxime Coquelin static unsigned int stm32_get_mctrl(struct uart_port *port)
51748a6092fSMaxime Coquelin {
5186cf61b9bSManivannan Sadhasivam 	struct stm32_port *stm32_port = to_stm32_port(port);
5196cf61b9bSManivannan Sadhasivam 	unsigned int ret;
5206cf61b9bSManivannan Sadhasivam 
52148a6092fSMaxime Coquelin 	/* This routine is used to get signals of: DCD, DSR, RI, and CTS */
5226cf61b9bSManivannan Sadhasivam 	ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
5236cf61b9bSManivannan Sadhasivam 
5246cf61b9bSManivannan Sadhasivam 	return mctrl_gpio_get(stm32_port->gpios, &ret);
5256cf61b9bSManivannan Sadhasivam }
5266cf61b9bSManivannan Sadhasivam 
5276cf61b9bSManivannan Sadhasivam static void stm32_enable_ms(struct uart_port *port)
5286cf61b9bSManivannan Sadhasivam {
5296cf61b9bSManivannan Sadhasivam 	mctrl_gpio_enable_ms(to_stm32_port(port)->gpios);
5306cf61b9bSManivannan Sadhasivam }
5316cf61b9bSManivannan Sadhasivam 
5326cf61b9bSManivannan Sadhasivam static void stm32_disable_ms(struct uart_port *port)
5336cf61b9bSManivannan Sadhasivam {
5346cf61b9bSManivannan Sadhasivam 	mctrl_gpio_disable_ms(to_stm32_port(port)->gpios);
53548a6092fSMaxime Coquelin }
53648a6092fSMaxime Coquelin 
53748a6092fSMaxime Coquelin /* Transmit stop */
53848a6092fSMaxime Coquelin static void stm32_stop_tx(struct uart_port *port)
53948a6092fSMaxime Coquelin {
540d075719eSErwan Le Ray 	stm32_tx_interrupt_disable(port);
54148a6092fSMaxime Coquelin }
54248a6092fSMaxime Coquelin 
54348a6092fSMaxime Coquelin /* There are probably characters waiting to be transmitted. */
54448a6092fSMaxime Coquelin static void stm32_start_tx(struct uart_port *port)
54548a6092fSMaxime Coquelin {
54648a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
54748a6092fSMaxime Coquelin 
54848a6092fSMaxime Coquelin 	if (uart_circ_empty(xmit))
54948a6092fSMaxime Coquelin 		return;
55048a6092fSMaxime Coquelin 
55134891872SAlexandre TORGUE 	stm32_transmit_chars(port);
55248a6092fSMaxime Coquelin }
55348a6092fSMaxime Coquelin 
55448a6092fSMaxime Coquelin /* Throttle the remote when input buffer is about to overflow. */
55548a6092fSMaxime Coquelin static void stm32_throttle(struct uart_port *port)
55648a6092fSMaxime Coquelin {
557ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
558ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
55948a6092fSMaxime Coquelin 	unsigned long flags;
56048a6092fSMaxime Coquelin 
56148a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
5624cc0ed62SErwan Le Ray 	stm32_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
563d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
564d0a6a7bcSErwan Le Ray 		stm32_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
565d0a6a7bcSErwan Le Ray 
56648a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
56748a6092fSMaxime Coquelin }
56848a6092fSMaxime Coquelin 
56948a6092fSMaxime Coquelin /* Unthrottle the remote, the input buffer can now accept data. */
57048a6092fSMaxime Coquelin static void stm32_unthrottle(struct uart_port *port)
57148a6092fSMaxime Coquelin {
572ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
573ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
57448a6092fSMaxime Coquelin 	unsigned long flags;
57548a6092fSMaxime Coquelin 
57648a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
5774cc0ed62SErwan Le Ray 	stm32_set_bits(port, ofs->cr1, stm32_port->cr1_irq);
578d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
579d0a6a7bcSErwan Le Ray 		stm32_set_bits(port, ofs->cr3, stm32_port->cr3_irq);
580d0a6a7bcSErwan Le Ray 
58148a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
58248a6092fSMaxime Coquelin }
58348a6092fSMaxime Coquelin 
58448a6092fSMaxime Coquelin /* Receive stop */
58548a6092fSMaxime Coquelin static void stm32_stop_rx(struct uart_port *port)
58648a6092fSMaxime Coquelin {
587ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
588ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
589ada8618fSAlexandre TORGUE 
5904cc0ed62SErwan Le Ray 	stm32_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
591d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
592d0a6a7bcSErwan Le Ray 		stm32_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
593d0a6a7bcSErwan Le Ray 
59448a6092fSMaxime Coquelin }
59548a6092fSMaxime Coquelin 
59648a6092fSMaxime Coquelin /* Handle breaks - ignored by us */
59748a6092fSMaxime Coquelin static void stm32_break_ctl(struct uart_port *port, int break_state)
59848a6092fSMaxime Coquelin {
59948a6092fSMaxime Coquelin }
60048a6092fSMaxime Coquelin 
60148a6092fSMaxime Coquelin static int stm32_startup(struct uart_port *port)
60248a6092fSMaxime Coquelin {
603ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
604ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
60548a6092fSMaxime Coquelin 	const char *name = to_platform_device(port->dev)->name;
60648a6092fSMaxime Coquelin 	u32 val;
60748a6092fSMaxime Coquelin 	int ret;
60848a6092fSMaxime Coquelin 
60934891872SAlexandre TORGUE 	ret = request_threaded_irq(port->irq, stm32_interrupt,
61034891872SAlexandre TORGUE 				   stm32_threaded_interrupt,
61134891872SAlexandre TORGUE 				   IRQF_NO_SUSPEND, name, port);
61248a6092fSMaxime Coquelin 	if (ret)
61348a6092fSMaxime Coquelin 		return ret;
61448a6092fSMaxime Coquelin 
61584872dc4SErwan Le Ray 	/* RX FIFO Flush */
61684872dc4SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
61784872dc4SErwan Le Ray 		stm32_set_bits(port, ofs->rqr, USART_RQR_RXFRQ);
61848a6092fSMaxime Coquelin 
61984872dc4SErwan Le Ray 	/* Tx and RX FIFO configuration */
620d075719eSErwan Le Ray 	if (stm32_port->fifoen) {
621d075719eSErwan Le Ray 		val = readl_relaxed(port->membase + ofs->cr3);
622d0a6a7bcSErwan Le Ray 		val &= ~(USART_CR3_TXFTCFG_MASK | USART_CR3_RXFTCFG_MASK);
623d075719eSErwan Le Ray 		val |= USART_CR3_TXFTCFG_HALF << USART_CR3_TXFTCFG_SHIFT;
624d0a6a7bcSErwan Le Ray 		val |= USART_CR3_RXFTCFG_HALF << USART_CR3_RXFTCFG_SHIFT;
625d075719eSErwan Le Ray 		writel_relaxed(val, port->membase + ofs->cr3);
626d075719eSErwan Le Ray 	}
627d075719eSErwan Le Ray 
62884872dc4SErwan Le Ray 	/* RX FIFO enabling */
62984872dc4SErwan Le Ray 	val = stm32_port->cr1_irq | USART_CR1_RE;
63084872dc4SErwan Le Ray 	if (stm32_port->fifoen)
63184872dc4SErwan Le Ray 		val |= USART_CR1_FIFOEN;
63284872dc4SErwan Le Ray 	stm32_set_bits(port, ofs->cr1, val);
63384872dc4SErwan Le Ray 
63448a6092fSMaxime Coquelin 	return 0;
63548a6092fSMaxime Coquelin }
63648a6092fSMaxime Coquelin 
63748a6092fSMaxime Coquelin static void stm32_shutdown(struct uart_port *port)
63848a6092fSMaxime Coquelin {
639ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
640ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
64187f1f809SAlexandre TORGUE 	struct stm32_usart_config *cfg = &stm32_port->info->cfg;
64264c32eabSErwan Le Ray 	u32 val, isr;
64364c32eabSErwan Le Ray 	int ret;
64448a6092fSMaxime Coquelin 
6456cf61b9bSManivannan Sadhasivam 	/* Disable modem control interrupts */
6466cf61b9bSManivannan Sadhasivam 	stm32_disable_ms(port);
6476cf61b9bSManivannan Sadhasivam 
6484cc0ed62SErwan Le Ray 	val = USART_CR1_TXEIE | USART_CR1_TE;
6494cc0ed62SErwan Le Ray 	val |= stm32_port->cr1_irq | USART_CR1_RE;
65087f1f809SAlexandre TORGUE 	val |= BIT(cfg->uart_enable_bit);
651351a762aSGerald Baeza 	if (stm32_port->fifoen)
652351a762aSGerald Baeza 		val |= USART_CR1_FIFOEN;
65364c32eabSErwan Le Ray 
65464c32eabSErwan Le Ray 	ret = readl_relaxed_poll_timeout(port->membase + ofs->isr,
65564c32eabSErwan Le Ray 					 isr, (isr & USART_SR_TC),
65664c32eabSErwan Le Ray 					 10, 100000);
65764c32eabSErwan Le Ray 
65864c32eabSErwan Le Ray 	if (ret)
65964c32eabSErwan Le Ray 		dev_err(port->dev, "transmission complete not set\n");
66064c32eabSErwan Le Ray 
661a14f66a4SAlexandre TORGUE 	stm32_clr_bits(port, ofs->cr1, val);
66248a6092fSMaxime Coquelin 
66348a6092fSMaxime Coquelin 	free_irq(port->irq, port);
66448a6092fSMaxime Coquelin }
66548a6092fSMaxime Coquelin 
666929ffa4aSYueHaibing static unsigned int stm32_get_databits(struct ktermios *termios)
667c8a9d043SErwan Le Ray {
668c8a9d043SErwan Le Ray 	unsigned int bits;
669c8a9d043SErwan Le Ray 
670c8a9d043SErwan Le Ray 	tcflag_t cflag = termios->c_cflag;
671c8a9d043SErwan Le Ray 
672c8a9d043SErwan Le Ray 	switch (cflag & CSIZE) {
673c8a9d043SErwan Le Ray 	/*
674c8a9d043SErwan Le Ray 	 * CSIZE settings are not necessarily supported in hardware.
675c8a9d043SErwan Le Ray 	 * CSIZE unsupported configurations are handled here to set word length
676c8a9d043SErwan Le Ray 	 * to 8 bits word as default configuration and to print debug message.
677c8a9d043SErwan Le Ray 	 */
678c8a9d043SErwan Le Ray 	case CS5:
679c8a9d043SErwan Le Ray 		bits = 5;
680c8a9d043SErwan Le Ray 		break;
681c8a9d043SErwan Le Ray 	case CS6:
682c8a9d043SErwan Le Ray 		bits = 6;
683c8a9d043SErwan Le Ray 		break;
684c8a9d043SErwan Le Ray 	case CS7:
685c8a9d043SErwan Le Ray 		bits = 7;
686c8a9d043SErwan Le Ray 		break;
687c8a9d043SErwan Le Ray 	/* default including CS8 */
688c8a9d043SErwan Le Ray 	default:
689c8a9d043SErwan Le Ray 		bits = 8;
690c8a9d043SErwan Le Ray 		break;
691c8a9d043SErwan Le Ray 	}
692c8a9d043SErwan Le Ray 
693c8a9d043SErwan Le Ray 	return bits;
694c8a9d043SErwan Le Ray }
695c8a9d043SErwan Le Ray 
69648a6092fSMaxime Coquelin static void stm32_set_termios(struct uart_port *port, struct ktermios *termios,
69748a6092fSMaxime Coquelin 			    struct ktermios *old)
69848a6092fSMaxime Coquelin {
69948a6092fSMaxime Coquelin 	struct stm32_port *stm32_port = to_stm32_port(port);
700ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
701ada8618fSAlexandre TORGUE 	struct stm32_usart_config *cfg = &stm32_port->info->cfg;
7021bcda09dSBich HEMON 	struct serial_rs485 *rs485conf = &port->rs485;
703c8a9d043SErwan Le Ray 	unsigned int baud, bits;
70448a6092fSMaxime Coquelin 	u32 usartdiv, mantissa, fraction, oversampling;
70548a6092fSMaxime Coquelin 	tcflag_t cflag = termios->c_cflag;
70648a6092fSMaxime Coquelin 	u32 cr1, cr2, cr3;
70748a6092fSMaxime Coquelin 	unsigned long flags;
70848a6092fSMaxime Coquelin 
70948a6092fSMaxime Coquelin 	if (!stm32_port->hw_flow_control)
71048a6092fSMaxime Coquelin 		cflag &= ~CRTSCTS;
71148a6092fSMaxime Coquelin 
71248a6092fSMaxime Coquelin 	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8);
71348a6092fSMaxime Coquelin 
71448a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
71548a6092fSMaxime Coquelin 
71648a6092fSMaxime Coquelin 	/* Stop serial port and reset value */
717ada8618fSAlexandre TORGUE 	writel_relaxed(0, port->membase + ofs->cr1);
71848a6092fSMaxime Coquelin 
71984872dc4SErwan Le Ray 	/* flush RX & TX FIFO */
72084872dc4SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
72184872dc4SErwan Le Ray 		stm32_set_bits(port, ofs->rqr,
72284872dc4SErwan Le Ray 			       USART_RQR_TXFRQ | USART_RQR_RXFRQ);
7231bcda09dSBich HEMON 
72484872dc4SErwan Le Ray 	cr1 = USART_CR1_TE | USART_CR1_RE;
725351a762aSGerald Baeza 	if (stm32_port->fifoen)
726351a762aSGerald Baeza 		cr1 |= USART_CR1_FIFOEN;
72748a6092fSMaxime Coquelin 	cr2 = 0;
728d075719eSErwan Le Ray 	cr3 = readl_relaxed(port->membase + ofs->cr3);
729d0a6a7bcSErwan Le Ray 	cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTCFG_MASK | USART_CR3_RXFTIE
730d075719eSErwan Le Ray 		| USART_CR3_TXFTCFG_MASK;
73148a6092fSMaxime Coquelin 
73248a6092fSMaxime Coquelin 	if (cflag & CSTOPB)
73348a6092fSMaxime Coquelin 		cr2 |= USART_CR2_STOP_2B;
73448a6092fSMaxime Coquelin 
735c8a9d043SErwan Le Ray 	bits = stm32_get_databits(termios);
7366c5962f3SErwan Le Ray 	stm32_port->rdr_mask = (BIT(bits) - 1);
737c8a9d043SErwan Le Ray 
73848a6092fSMaxime Coquelin 	if (cflag & PARENB) {
739c8a9d043SErwan Le Ray 		bits++;
74048a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PCE;
741c8a9d043SErwan Le Ray 	}
742c8a9d043SErwan Le Ray 
743c8a9d043SErwan Le Ray 	/*
744c8a9d043SErwan Le Ray 	 * Word length configuration:
745c8a9d043SErwan Le Ray 	 * CS8 + parity, 9 bits word aka [M1:M0] = 0b01
746c8a9d043SErwan Le Ray 	 * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10
747c8a9d043SErwan Le Ray 	 * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00
748c8a9d043SErwan Le Ray 	 * M0 and M1 already cleared by cr1 initialization.
749c8a9d043SErwan Le Ray 	 */
750c8a9d043SErwan Le Ray 	if (bits == 9)
751ada8618fSAlexandre TORGUE 		cr1 |= USART_CR1_M0;
752c8a9d043SErwan Le Ray 	else if ((bits == 7) && cfg->has_7bits_data)
753c8a9d043SErwan Le Ray 		cr1 |= USART_CR1_M1;
754c8a9d043SErwan Le Ray 	else if (bits != 8)
755c8a9d043SErwan Le Ray 		dev_dbg(port->dev, "Unsupported data bits config: %u bits\n"
756c8a9d043SErwan Le Ray 			, bits);
75748a6092fSMaxime Coquelin 
7584cc0ed62SErwan Le Ray 	if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch ||
7594cc0ed62SErwan Le Ray 				       stm32_port->fifoen)) {
7604cc0ed62SErwan Le Ray 		if (cflag & CSTOPB)
7614cc0ed62SErwan Le Ray 			bits = bits + 3; /* 1 start bit + 2 stop bits */
7624cc0ed62SErwan Le Ray 		else
7634cc0ed62SErwan Le Ray 			bits = bits + 2; /* 1 start bit + 1 stop bit */
7644cc0ed62SErwan Le Ray 
7654cc0ed62SErwan Le Ray 		/* RX timeout irq to occur after last stop bit + bits */
7664cc0ed62SErwan Le Ray 		stm32_port->cr1_irq = USART_CR1_RTOIE;
7674cc0ed62SErwan Le Ray 		writel_relaxed(bits, port->membase + ofs->rtor);
7684cc0ed62SErwan Le Ray 		cr2 |= USART_CR2_RTOEN;
769d0a6a7bcSErwan Le Ray 		/* Not using dma, enable fifo threshold irq */
770d0a6a7bcSErwan Le Ray 		if (!stm32_port->rx_ch)
771d0a6a7bcSErwan Le Ray 			stm32_port->cr3_irq =  USART_CR3_RXFTIE;
7724cc0ed62SErwan Le Ray 	}
7734cc0ed62SErwan Le Ray 
774d0a6a7bcSErwan Le Ray 	cr1 |= stm32_port->cr1_irq;
775d0a6a7bcSErwan Le Ray 	cr3 |= stm32_port->cr3_irq;
776d0a6a7bcSErwan Le Ray 
77748a6092fSMaxime Coquelin 	if (cflag & PARODD)
77848a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PS;
77948a6092fSMaxime Coquelin 
78048a6092fSMaxime Coquelin 	port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
78148a6092fSMaxime Coquelin 	if (cflag & CRTSCTS) {
78248a6092fSMaxime Coquelin 		port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
78335abe98fSBich HEMON 		cr3 |= USART_CR3_CTSE | USART_CR3_RTSE;
78448a6092fSMaxime Coquelin 	}
78548a6092fSMaxime Coquelin 
7866cf61b9bSManivannan Sadhasivam 	/* Handle modem control interrupts */
7876cf61b9bSManivannan Sadhasivam 	if (UART_ENABLE_MS(port, termios->c_cflag))
7886cf61b9bSManivannan Sadhasivam 		stm32_enable_ms(port);
7896cf61b9bSManivannan Sadhasivam 	else
7906cf61b9bSManivannan Sadhasivam 		stm32_disable_ms(port);
7916cf61b9bSManivannan Sadhasivam 
79248a6092fSMaxime Coquelin 	usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud);
79348a6092fSMaxime Coquelin 
79448a6092fSMaxime Coquelin 	/*
79548a6092fSMaxime Coquelin 	 * The USART supports 16 or 8 times oversampling.
79648a6092fSMaxime Coquelin 	 * By default we prefer 16 times oversampling, so that the receiver
79748a6092fSMaxime Coquelin 	 * has a better tolerance to clock deviations.
79848a6092fSMaxime Coquelin 	 * 8 times oversampling is only used to achieve higher speeds.
79948a6092fSMaxime Coquelin 	 */
80048a6092fSMaxime Coquelin 	if (usartdiv < 16) {
80148a6092fSMaxime Coquelin 		oversampling = 8;
8021bcda09dSBich HEMON 		cr1 |= USART_CR1_OVER8;
803ada8618fSAlexandre TORGUE 		stm32_set_bits(port, ofs->cr1, USART_CR1_OVER8);
80448a6092fSMaxime Coquelin 	} else {
80548a6092fSMaxime Coquelin 		oversampling = 16;
8061bcda09dSBich HEMON 		cr1 &= ~USART_CR1_OVER8;
807ada8618fSAlexandre TORGUE 		stm32_clr_bits(port, ofs->cr1, USART_CR1_OVER8);
80848a6092fSMaxime Coquelin 	}
80948a6092fSMaxime Coquelin 
81048a6092fSMaxime Coquelin 	mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT;
81148a6092fSMaxime Coquelin 	fraction = usartdiv % oversampling;
812ada8618fSAlexandre TORGUE 	writel_relaxed(mantissa | fraction, port->membase + ofs->brr);
81348a6092fSMaxime Coquelin 
81448a6092fSMaxime Coquelin 	uart_update_timeout(port, cflag, baud);
81548a6092fSMaxime Coquelin 
81648a6092fSMaxime Coquelin 	port->read_status_mask = USART_SR_ORE;
81748a6092fSMaxime Coquelin 	if (termios->c_iflag & INPCK)
81848a6092fSMaxime Coquelin 		port->read_status_mask |= USART_SR_PE | USART_SR_FE;
81948a6092fSMaxime Coquelin 	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
8204f01d833SErwan Le Ray 		port->read_status_mask |= USART_SR_FE;
82148a6092fSMaxime Coquelin 
82248a6092fSMaxime Coquelin 	/* Characters to ignore */
82348a6092fSMaxime Coquelin 	port->ignore_status_mask = 0;
82448a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNPAR)
82548a6092fSMaxime Coquelin 		port->ignore_status_mask = USART_SR_PE | USART_SR_FE;
82648a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNBRK) {
8274f01d833SErwan Le Ray 		port->ignore_status_mask |= USART_SR_FE;
82848a6092fSMaxime Coquelin 		/*
82948a6092fSMaxime Coquelin 		 * If we're ignoring parity and break indicators,
83048a6092fSMaxime Coquelin 		 * ignore overruns too (for real raw support).
83148a6092fSMaxime Coquelin 		 */
83248a6092fSMaxime Coquelin 		if (termios->c_iflag & IGNPAR)
83348a6092fSMaxime Coquelin 			port->ignore_status_mask |= USART_SR_ORE;
83448a6092fSMaxime Coquelin 	}
83548a6092fSMaxime Coquelin 
83648a6092fSMaxime Coquelin 	/* Ignore all characters if CREAD is not set */
83748a6092fSMaxime Coquelin 	if ((termios->c_cflag & CREAD) == 0)
83848a6092fSMaxime Coquelin 		port->ignore_status_mask |= USART_SR_DUMMY_RX;
83948a6092fSMaxime Coquelin 
84034891872SAlexandre TORGUE 	if (stm32_port->rx_ch)
84134891872SAlexandre TORGUE 		cr3 |= USART_CR3_DMAR;
84234891872SAlexandre TORGUE 
8431bcda09dSBich HEMON 	if (rs485conf->flags & SER_RS485_ENABLED) {
8441bcda09dSBich HEMON 		stm32_config_reg_rs485(&cr1, &cr3,
8451bcda09dSBich HEMON 				       rs485conf->delay_rts_before_send,
8461bcda09dSBich HEMON 				       rs485conf->delay_rts_after_send, baud);
8471bcda09dSBich HEMON 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
8481bcda09dSBich HEMON 			cr3 &= ~USART_CR3_DEP;
8491bcda09dSBich HEMON 			rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
8501bcda09dSBich HEMON 		} else {
8511bcda09dSBich HEMON 			cr3 |= USART_CR3_DEP;
8521bcda09dSBich HEMON 			rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
8531bcda09dSBich HEMON 		}
8541bcda09dSBich HEMON 
8551bcda09dSBich HEMON 	} else {
8561bcda09dSBich HEMON 		cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP);
8571bcda09dSBich HEMON 		cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
8581bcda09dSBich HEMON 	}
8591bcda09dSBich HEMON 
860ada8618fSAlexandre TORGUE 	writel_relaxed(cr3, port->membase + ofs->cr3);
861ada8618fSAlexandre TORGUE 	writel_relaxed(cr2, port->membase + ofs->cr2);
862ada8618fSAlexandre TORGUE 	writel_relaxed(cr1, port->membase + ofs->cr1);
86348a6092fSMaxime Coquelin 
8641bcda09dSBich HEMON 	stm32_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
86548a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
86648a6092fSMaxime Coquelin }
86748a6092fSMaxime Coquelin 
86848a6092fSMaxime Coquelin static const char *stm32_type(struct uart_port *port)
86948a6092fSMaxime Coquelin {
87048a6092fSMaxime Coquelin 	return (port->type == PORT_STM32) ? DRIVER_NAME : NULL;
87148a6092fSMaxime Coquelin }
87248a6092fSMaxime Coquelin 
87348a6092fSMaxime Coquelin static void stm32_release_port(struct uart_port *port)
87448a6092fSMaxime Coquelin {
87548a6092fSMaxime Coquelin }
87648a6092fSMaxime Coquelin 
87748a6092fSMaxime Coquelin static int stm32_request_port(struct uart_port *port)
87848a6092fSMaxime Coquelin {
87948a6092fSMaxime Coquelin 	return 0;
88048a6092fSMaxime Coquelin }
88148a6092fSMaxime Coquelin 
88248a6092fSMaxime Coquelin static void stm32_config_port(struct uart_port *port, int flags)
88348a6092fSMaxime Coquelin {
88448a6092fSMaxime Coquelin 	if (flags & UART_CONFIG_TYPE)
88548a6092fSMaxime Coquelin 		port->type = PORT_STM32;
88648a6092fSMaxime Coquelin }
88748a6092fSMaxime Coquelin 
88848a6092fSMaxime Coquelin static int
88948a6092fSMaxime Coquelin stm32_verify_port(struct uart_port *port, struct serial_struct *ser)
89048a6092fSMaxime Coquelin {
89148a6092fSMaxime Coquelin 	/* No user changeable parameters */
89248a6092fSMaxime Coquelin 	return -EINVAL;
89348a6092fSMaxime Coquelin }
89448a6092fSMaxime Coquelin 
89548a6092fSMaxime Coquelin static void stm32_pm(struct uart_port *port, unsigned int state,
89648a6092fSMaxime Coquelin 		unsigned int oldstate)
89748a6092fSMaxime Coquelin {
89848a6092fSMaxime Coquelin 	struct stm32_port *stm32port = container_of(port,
89948a6092fSMaxime Coquelin 			struct stm32_port, port);
900ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
901ada8618fSAlexandre TORGUE 	struct stm32_usart_config *cfg = &stm32port->info->cfg;
90248a6092fSMaxime Coquelin 	unsigned long flags = 0;
90348a6092fSMaxime Coquelin 
90448a6092fSMaxime Coquelin 	switch (state) {
90548a6092fSMaxime Coquelin 	case UART_PM_STATE_ON:
906fb6dcef6SErwan Le Ray 		pm_runtime_get_sync(port->dev);
90748a6092fSMaxime Coquelin 		break;
90848a6092fSMaxime Coquelin 	case UART_PM_STATE_OFF:
90948a6092fSMaxime Coquelin 		spin_lock_irqsave(&port->lock, flags);
910ada8618fSAlexandre TORGUE 		stm32_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
91148a6092fSMaxime Coquelin 		spin_unlock_irqrestore(&port->lock, flags);
912fb6dcef6SErwan Le Ray 		pm_runtime_put_sync(port->dev);
91348a6092fSMaxime Coquelin 		break;
91448a6092fSMaxime Coquelin 	}
91548a6092fSMaxime Coquelin }
91648a6092fSMaxime Coquelin 
91748a6092fSMaxime Coquelin static const struct uart_ops stm32_uart_ops = {
91848a6092fSMaxime Coquelin 	.tx_empty	= stm32_tx_empty,
91948a6092fSMaxime Coquelin 	.set_mctrl	= stm32_set_mctrl,
92048a6092fSMaxime Coquelin 	.get_mctrl	= stm32_get_mctrl,
92148a6092fSMaxime Coquelin 	.stop_tx	= stm32_stop_tx,
92248a6092fSMaxime Coquelin 	.start_tx	= stm32_start_tx,
92348a6092fSMaxime Coquelin 	.throttle	= stm32_throttle,
92448a6092fSMaxime Coquelin 	.unthrottle	= stm32_unthrottle,
92548a6092fSMaxime Coquelin 	.stop_rx	= stm32_stop_rx,
9266cf61b9bSManivannan Sadhasivam 	.enable_ms	= stm32_enable_ms,
92748a6092fSMaxime Coquelin 	.break_ctl	= stm32_break_ctl,
92848a6092fSMaxime Coquelin 	.startup	= stm32_startup,
92948a6092fSMaxime Coquelin 	.shutdown	= stm32_shutdown,
93048a6092fSMaxime Coquelin 	.set_termios	= stm32_set_termios,
93148a6092fSMaxime Coquelin 	.pm		= stm32_pm,
93248a6092fSMaxime Coquelin 	.type		= stm32_type,
93348a6092fSMaxime Coquelin 	.release_port	= stm32_release_port,
93448a6092fSMaxime Coquelin 	.request_port	= stm32_request_port,
93548a6092fSMaxime Coquelin 	.config_port	= stm32_config_port,
93648a6092fSMaxime Coquelin 	.verify_port	= stm32_verify_port,
93748a6092fSMaxime Coquelin };
93848a6092fSMaxime Coquelin 
93948a6092fSMaxime Coquelin static int stm32_init_port(struct stm32_port *stm32port,
94048a6092fSMaxime Coquelin 			  struct platform_device *pdev)
94148a6092fSMaxime Coquelin {
94248a6092fSMaxime Coquelin 	struct uart_port *port = &stm32port->port;
94348a6092fSMaxime Coquelin 	struct resource *res;
94448a6092fSMaxime Coquelin 	int ret;
94548a6092fSMaxime Coquelin 
94648a6092fSMaxime Coquelin 	port->iotype	= UPIO_MEM;
94748a6092fSMaxime Coquelin 	port->flags	= UPF_BOOT_AUTOCONF;
94848a6092fSMaxime Coquelin 	port->ops	= &stm32_uart_ops;
94948a6092fSMaxime Coquelin 	port->dev	= &pdev->dev;
950d075719eSErwan Le Ray 	port->fifosize	= stm32port->info->cfg.fifosize;
9519feedaa7SDmitry Safonov 	port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE);
9522c58e560SErwan Le Ray 
9532c58e560SErwan Le Ray 	ret = platform_get_irq(pdev, 0);
9541df21786SStephen Boyd 	if (ret <= 0)
9551df21786SStephen Boyd 		return ret ? : -ENODEV;
9562c58e560SErwan Le Ray 	port->irq = ret;
9572c58e560SErwan Le Ray 
9587d8f6861SBich HEMON 	port->rs485_config = stm32_config_rs485;
9597d8f6861SBich HEMON 
960c150c0f3SLukas Wunner 	ret = stm32_init_rs485(port, pdev);
961c150c0f3SLukas Wunner 	if (ret)
962c150c0f3SLukas Wunner 		return ret;
9637d8f6861SBich HEMON 
9642c58e560SErwan Le Ray 	if (stm32port->info->cfg.has_wakeup) {
965270e5a74SFabrice Gasnier 		stm32port->wakeirq = platform_get_irq(pdev, 1);
9661df21786SStephen Boyd 		if (stm32port->wakeirq <= 0 && stm32port->wakeirq != -ENXIO)
9671df21786SStephen Boyd 			return stm32port->wakeirq ? : -ENODEV;
9682c58e560SErwan Le Ray 	}
9692c58e560SErwan Le Ray 
970351a762aSGerald Baeza 	stm32port->fifoen = stm32port->info->cfg.has_fifo;
97148a6092fSMaxime Coquelin 
97248a6092fSMaxime Coquelin 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
97348a6092fSMaxime Coquelin 	port->membase = devm_ioremap_resource(&pdev->dev, res);
97448a6092fSMaxime Coquelin 	if (IS_ERR(port->membase))
97548a6092fSMaxime Coquelin 		return PTR_ERR(port->membase);
97648a6092fSMaxime Coquelin 	port->mapbase = res->start;
97748a6092fSMaxime Coquelin 
97848a6092fSMaxime Coquelin 	spin_lock_init(&port->lock);
97948a6092fSMaxime Coquelin 
98048a6092fSMaxime Coquelin 	stm32port->clk = devm_clk_get(&pdev->dev, NULL);
98148a6092fSMaxime Coquelin 	if (IS_ERR(stm32port->clk))
98248a6092fSMaxime Coquelin 		return PTR_ERR(stm32port->clk);
98348a6092fSMaxime Coquelin 
98448a6092fSMaxime Coquelin 	/* Ensure that clk rate is correct by enabling the clk */
98548a6092fSMaxime Coquelin 	ret = clk_prepare_enable(stm32port->clk);
98648a6092fSMaxime Coquelin 	if (ret)
98748a6092fSMaxime Coquelin 		return ret;
98848a6092fSMaxime Coquelin 
98948a6092fSMaxime Coquelin 	stm32port->port.uartclk = clk_get_rate(stm32port->clk);
990ada80043SFabrice Gasnier 	if (!stm32port->port.uartclk) {
99148a6092fSMaxime Coquelin 		ret = -EINVAL;
9926cf61b9bSManivannan Sadhasivam 		goto err_clk;
993ada80043SFabrice Gasnier 	}
99448a6092fSMaxime Coquelin 
9956cf61b9bSManivannan Sadhasivam 	stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0);
9966cf61b9bSManivannan Sadhasivam 	if (IS_ERR(stm32port->gpios)) {
9976cf61b9bSManivannan Sadhasivam 		ret = PTR_ERR(stm32port->gpios);
9986cf61b9bSManivannan Sadhasivam 		goto err_clk;
9996cf61b9bSManivannan Sadhasivam 	}
10006cf61b9bSManivannan Sadhasivam 
10016cf61b9bSManivannan Sadhasivam 	/* Both CTS/RTS gpios and "st,hw-flow-ctrl" should not be specified */
10026cf61b9bSManivannan Sadhasivam 	if (stm32port->hw_flow_control) {
10036cf61b9bSManivannan Sadhasivam 		if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) ||
10046cf61b9bSManivannan Sadhasivam 		    mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) {
10056cf61b9bSManivannan Sadhasivam 			dev_err(&pdev->dev, "Conflicting RTS/CTS config\n");
10066cf61b9bSManivannan Sadhasivam 			ret = -EINVAL;
10076cf61b9bSManivannan Sadhasivam 			goto err_clk;
10086cf61b9bSManivannan Sadhasivam 		}
10096cf61b9bSManivannan Sadhasivam 	}
10106cf61b9bSManivannan Sadhasivam 
10116cf61b9bSManivannan Sadhasivam 	return ret;
10126cf61b9bSManivannan Sadhasivam 
10136cf61b9bSManivannan Sadhasivam err_clk:
10146cf61b9bSManivannan Sadhasivam 	clk_disable_unprepare(stm32port->clk);
10156cf61b9bSManivannan Sadhasivam 
101648a6092fSMaxime Coquelin 	return ret;
101748a6092fSMaxime Coquelin }
101848a6092fSMaxime Coquelin 
101948a6092fSMaxime Coquelin static struct stm32_port *stm32_of_get_stm32_port(struct platform_device *pdev)
102048a6092fSMaxime Coquelin {
102148a6092fSMaxime Coquelin 	struct device_node *np = pdev->dev.of_node;
102248a6092fSMaxime Coquelin 	int id;
102348a6092fSMaxime Coquelin 
102448a6092fSMaxime Coquelin 	if (!np)
102548a6092fSMaxime Coquelin 		return NULL;
102648a6092fSMaxime Coquelin 
102748a6092fSMaxime Coquelin 	id = of_alias_get_id(np, "serial");
1028e5707915SGerald Baeza 	if (id < 0) {
1029e5707915SGerald Baeza 		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id);
1030e5707915SGerald Baeza 		return NULL;
1031e5707915SGerald Baeza 	}
103248a6092fSMaxime Coquelin 
103348a6092fSMaxime Coquelin 	if (WARN_ON(id >= STM32_MAX_PORTS))
103448a6092fSMaxime Coquelin 		return NULL;
103548a6092fSMaxime Coquelin 
103648a6092fSMaxime Coquelin 	stm32_ports[id].hw_flow_control = of_property_read_bool(np,
103759bed2dfSAlexandre TORGUE 							"st,hw-flow-ctrl");
103848a6092fSMaxime Coquelin 	stm32_ports[id].port.line = id;
10394cc0ed62SErwan Le Ray 	stm32_ports[id].cr1_irq = USART_CR1_RXNEIE;
1040d0a6a7bcSErwan Le Ray 	stm32_ports[id].cr3_irq = 0;
1041e5707915SGerald Baeza 	stm32_ports[id].last_res = RX_BUF_L;
104248a6092fSMaxime Coquelin 	return &stm32_ports[id];
104348a6092fSMaxime Coquelin }
104448a6092fSMaxime Coquelin 
104548a6092fSMaxime Coquelin #ifdef CONFIG_OF
104648a6092fSMaxime Coquelin static const struct of_device_id stm32_match[] = {
1047ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32-uart", .data = &stm32f4_info},
1048ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32f7-uart", .data = &stm32f7_info},
1049270e5a74SFabrice Gasnier 	{ .compatible = "st,stm32h7-uart", .data = &stm32h7_info},
105048a6092fSMaxime Coquelin 	{},
105148a6092fSMaxime Coquelin };
105248a6092fSMaxime Coquelin 
105348a6092fSMaxime Coquelin MODULE_DEVICE_TABLE(of, stm32_match);
105448a6092fSMaxime Coquelin #endif
105548a6092fSMaxime Coquelin 
105634891872SAlexandre TORGUE static int stm32_of_dma_rx_probe(struct stm32_port *stm32port,
105734891872SAlexandre TORGUE 				 struct platform_device *pdev)
105834891872SAlexandre TORGUE {
105934891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
106034891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
106134891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
106234891872SAlexandre TORGUE 	struct dma_slave_config config;
106334891872SAlexandre TORGUE 	struct dma_async_tx_descriptor *desc = NULL;
106434891872SAlexandre TORGUE 	dma_cookie_t cookie;
106534891872SAlexandre TORGUE 	int ret;
106634891872SAlexandre TORGUE 
106734891872SAlexandre TORGUE 	/* Request DMA RX channel */
106834891872SAlexandre TORGUE 	stm32port->rx_ch = dma_request_slave_channel(dev, "rx");
106934891872SAlexandre TORGUE 	if (!stm32port->rx_ch) {
107034891872SAlexandre TORGUE 		dev_info(dev, "rx dma alloc failed\n");
107134891872SAlexandre TORGUE 		return -ENODEV;
107234891872SAlexandre TORGUE 	}
107334891872SAlexandre TORGUE 	stm32port->rx_buf = dma_alloc_coherent(&pdev->dev, RX_BUF_L,
107434891872SAlexandre TORGUE 						 &stm32port->rx_dma_buf,
107534891872SAlexandre TORGUE 						 GFP_KERNEL);
107634891872SAlexandre TORGUE 	if (!stm32port->rx_buf) {
107734891872SAlexandre TORGUE 		ret = -ENOMEM;
107834891872SAlexandre TORGUE 		goto alloc_err;
107934891872SAlexandre TORGUE 	}
108034891872SAlexandre TORGUE 
108134891872SAlexandre TORGUE 	/* Configure DMA channel */
108234891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
10838e5481d9SArnd Bergmann 	config.src_addr = port->mapbase + ofs->rdr;
108434891872SAlexandre TORGUE 	config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
108534891872SAlexandre TORGUE 
108634891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->rx_ch, &config);
108734891872SAlexandre TORGUE 	if (ret < 0) {
108834891872SAlexandre TORGUE 		dev_err(dev, "rx dma channel config failed\n");
108934891872SAlexandre TORGUE 		ret = -ENODEV;
109034891872SAlexandre TORGUE 		goto config_err;
109134891872SAlexandre TORGUE 	}
109234891872SAlexandre TORGUE 
109334891872SAlexandre TORGUE 	/* Prepare a DMA cyclic transaction */
109434891872SAlexandre TORGUE 	desc = dmaengine_prep_dma_cyclic(stm32port->rx_ch,
109534891872SAlexandre TORGUE 					 stm32port->rx_dma_buf,
109634891872SAlexandre TORGUE 					 RX_BUF_L, RX_BUF_P, DMA_DEV_TO_MEM,
109734891872SAlexandre TORGUE 					 DMA_PREP_INTERRUPT);
109834891872SAlexandre TORGUE 	if (!desc) {
109934891872SAlexandre TORGUE 		dev_err(dev, "rx dma prep cyclic failed\n");
110034891872SAlexandre TORGUE 		ret = -ENODEV;
110134891872SAlexandre TORGUE 		goto config_err;
110234891872SAlexandre TORGUE 	}
110334891872SAlexandre TORGUE 
110434891872SAlexandre TORGUE 	/* No callback as dma buffer is drained on usart interrupt */
110534891872SAlexandre TORGUE 	desc->callback = NULL;
110634891872SAlexandre TORGUE 	desc->callback_param = NULL;
110734891872SAlexandre TORGUE 
110834891872SAlexandre TORGUE 	/* Push current DMA transaction in the pending queue */
110934891872SAlexandre TORGUE 	cookie = dmaengine_submit(desc);
111034891872SAlexandre TORGUE 
111134891872SAlexandre TORGUE 	/* Issue pending DMA requests */
111234891872SAlexandre TORGUE 	dma_async_issue_pending(stm32port->rx_ch);
111334891872SAlexandre TORGUE 
111434891872SAlexandre TORGUE 	return 0;
111534891872SAlexandre TORGUE 
111634891872SAlexandre TORGUE config_err:
111734891872SAlexandre TORGUE 	dma_free_coherent(&pdev->dev,
111834891872SAlexandre TORGUE 			  RX_BUF_L, stm32port->rx_buf,
111934891872SAlexandre TORGUE 			  stm32port->rx_dma_buf);
112034891872SAlexandre TORGUE 
112134891872SAlexandre TORGUE alloc_err:
112234891872SAlexandre TORGUE 	dma_release_channel(stm32port->rx_ch);
112334891872SAlexandre TORGUE 	stm32port->rx_ch = NULL;
112434891872SAlexandre TORGUE 
112534891872SAlexandre TORGUE 	return ret;
112634891872SAlexandre TORGUE }
112734891872SAlexandre TORGUE 
112834891872SAlexandre TORGUE static int stm32_of_dma_tx_probe(struct stm32_port *stm32port,
112934891872SAlexandre TORGUE 				 struct platform_device *pdev)
113034891872SAlexandre TORGUE {
113134891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
113234891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
113334891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
113434891872SAlexandre TORGUE 	struct dma_slave_config config;
113534891872SAlexandre TORGUE 	int ret;
113634891872SAlexandre TORGUE 
113734891872SAlexandre TORGUE 	stm32port->tx_dma_busy = false;
113834891872SAlexandre TORGUE 
113934891872SAlexandre TORGUE 	/* Request DMA TX channel */
114034891872SAlexandre TORGUE 	stm32port->tx_ch = dma_request_slave_channel(dev, "tx");
114134891872SAlexandre TORGUE 	if (!stm32port->tx_ch) {
114234891872SAlexandre TORGUE 		dev_info(dev, "tx dma alloc failed\n");
114334891872SAlexandre TORGUE 		return -ENODEV;
114434891872SAlexandre TORGUE 	}
114534891872SAlexandre TORGUE 	stm32port->tx_buf = dma_alloc_coherent(&pdev->dev, TX_BUF_L,
114634891872SAlexandre TORGUE 						 &stm32port->tx_dma_buf,
114734891872SAlexandre TORGUE 						 GFP_KERNEL);
114834891872SAlexandre TORGUE 	if (!stm32port->tx_buf) {
114934891872SAlexandre TORGUE 		ret = -ENOMEM;
115034891872SAlexandre TORGUE 		goto alloc_err;
115134891872SAlexandre TORGUE 	}
115234891872SAlexandre TORGUE 
115334891872SAlexandre TORGUE 	/* Configure DMA channel */
115434891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
11558e5481d9SArnd Bergmann 	config.dst_addr = port->mapbase + ofs->tdr;
115634891872SAlexandre TORGUE 	config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
115734891872SAlexandre TORGUE 
115834891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->tx_ch, &config);
115934891872SAlexandre TORGUE 	if (ret < 0) {
116034891872SAlexandre TORGUE 		dev_err(dev, "tx dma channel config failed\n");
116134891872SAlexandre TORGUE 		ret = -ENODEV;
116234891872SAlexandre TORGUE 		goto config_err;
116334891872SAlexandre TORGUE 	}
116434891872SAlexandre TORGUE 
116534891872SAlexandre TORGUE 	return 0;
116634891872SAlexandre TORGUE 
116734891872SAlexandre TORGUE config_err:
116834891872SAlexandre TORGUE 	dma_free_coherent(&pdev->dev,
116934891872SAlexandre TORGUE 			  TX_BUF_L, stm32port->tx_buf,
117034891872SAlexandre TORGUE 			  stm32port->tx_dma_buf);
117134891872SAlexandre TORGUE 
117234891872SAlexandre TORGUE alloc_err:
117334891872SAlexandre TORGUE 	dma_release_channel(stm32port->tx_ch);
117434891872SAlexandre TORGUE 	stm32port->tx_ch = NULL;
117534891872SAlexandre TORGUE 
117634891872SAlexandre TORGUE 	return ret;
117734891872SAlexandre TORGUE }
117834891872SAlexandre TORGUE 
117948a6092fSMaxime Coquelin static int stm32_serial_probe(struct platform_device *pdev)
118048a6092fSMaxime Coquelin {
1181ada8618fSAlexandre TORGUE 	const struct of_device_id *match;
118248a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
1183ada8618fSAlexandre TORGUE 	int ret;
118448a6092fSMaxime Coquelin 
118548a6092fSMaxime Coquelin 	stm32port = stm32_of_get_stm32_port(pdev);
118648a6092fSMaxime Coquelin 	if (!stm32port)
118748a6092fSMaxime Coquelin 		return -ENODEV;
118848a6092fSMaxime Coquelin 
1189ada8618fSAlexandre TORGUE 	match = of_match_device(stm32_match, &pdev->dev);
1190ada8618fSAlexandre TORGUE 	if (match && match->data)
1191ada8618fSAlexandre TORGUE 		stm32port->info = (struct stm32_usart_info *)match->data;
1192ada8618fSAlexandre TORGUE 	else
1193ada8618fSAlexandre TORGUE 		return -EINVAL;
1194ada8618fSAlexandre TORGUE 
119548a6092fSMaxime Coquelin 	ret = stm32_init_port(stm32port, pdev);
119648a6092fSMaxime Coquelin 	if (ret)
119748a6092fSMaxime Coquelin 		return ret;
119848a6092fSMaxime Coquelin 
11992c58e560SErwan Le Ray 	if (stm32port->wakeirq > 0) {
1200270e5a74SFabrice Gasnier 		ret = device_init_wakeup(&pdev->dev, true);
120148a6092fSMaxime Coquelin 		if (ret)
1202ada80043SFabrice Gasnier 			goto err_uninit;
12035297f274SErwan Le Ray 
12045297f274SErwan Le Ray 		ret = dev_pm_set_dedicated_wake_irq(&pdev->dev,
12055297f274SErwan Le Ray 						    stm32port->wakeirq);
12065297f274SErwan Le Ray 		if (ret)
12075297f274SErwan Le Ray 			goto err_nowup;
12085297f274SErwan Le Ray 
12095297f274SErwan Le Ray 		device_set_wakeup_enable(&pdev->dev, false);
1210270e5a74SFabrice Gasnier 	}
1211270e5a74SFabrice Gasnier 
1212270e5a74SFabrice Gasnier 	ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port);
1213270e5a74SFabrice Gasnier 	if (ret)
12145297f274SErwan Le Ray 		goto err_wirq;
121548a6092fSMaxime Coquelin 
121634891872SAlexandre TORGUE 	ret = stm32_of_dma_rx_probe(stm32port, pdev);
121734891872SAlexandre TORGUE 	if (ret)
121834891872SAlexandre TORGUE 		dev_info(&pdev->dev, "interrupt mode used for rx (no dma)\n");
121934891872SAlexandre TORGUE 
122034891872SAlexandre TORGUE 	ret = stm32_of_dma_tx_probe(stm32port, pdev);
122134891872SAlexandre TORGUE 	if (ret)
122234891872SAlexandre TORGUE 		dev_info(&pdev->dev, "interrupt mode used for tx (no dma)\n");
122334891872SAlexandre TORGUE 
122448a6092fSMaxime Coquelin 	platform_set_drvdata(pdev, &stm32port->port);
122548a6092fSMaxime Coquelin 
1226fb6dcef6SErwan Le Ray 	pm_runtime_get_noresume(&pdev->dev);
1227fb6dcef6SErwan Le Ray 	pm_runtime_set_active(&pdev->dev);
1228fb6dcef6SErwan Le Ray 	pm_runtime_enable(&pdev->dev);
1229fb6dcef6SErwan Le Ray 	pm_runtime_put_sync(&pdev->dev);
1230fb6dcef6SErwan Le Ray 
123148a6092fSMaxime Coquelin 	return 0;
1232ada80043SFabrice Gasnier 
12335297f274SErwan Le Ray err_wirq:
12342c58e560SErwan Le Ray 	if (stm32port->wakeirq > 0)
12355297f274SErwan Le Ray 		dev_pm_clear_wake_irq(&pdev->dev);
12365297f274SErwan Le Ray 
1237270e5a74SFabrice Gasnier err_nowup:
12382c58e560SErwan Le Ray 	if (stm32port->wakeirq > 0)
1239270e5a74SFabrice Gasnier 		device_init_wakeup(&pdev->dev, false);
1240270e5a74SFabrice Gasnier 
1241ada80043SFabrice Gasnier err_uninit:
1242ada80043SFabrice Gasnier 	clk_disable_unprepare(stm32port->clk);
1243ada80043SFabrice Gasnier 
1244ada80043SFabrice Gasnier 	return ret;
124548a6092fSMaxime Coquelin }
124648a6092fSMaxime Coquelin 
124748a6092fSMaxime Coquelin static int stm32_serial_remove(struct platform_device *pdev)
124848a6092fSMaxime Coquelin {
124948a6092fSMaxime Coquelin 	struct uart_port *port = platform_get_drvdata(pdev);
1250511c7b1bSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
125134891872SAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1252fb6dcef6SErwan Le Ray 	int err;
1253fb6dcef6SErwan Le Ray 
1254fb6dcef6SErwan Le Ray 	pm_runtime_get_sync(&pdev->dev);
125534891872SAlexandre TORGUE 
125634891872SAlexandre TORGUE 	stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
125734891872SAlexandre TORGUE 
125834891872SAlexandre TORGUE 	if (stm32_port->rx_ch)
125934891872SAlexandre TORGUE 		dma_release_channel(stm32_port->rx_ch);
126034891872SAlexandre TORGUE 
126134891872SAlexandre TORGUE 	if (stm32_port->rx_dma_buf)
126234891872SAlexandre TORGUE 		dma_free_coherent(&pdev->dev,
126334891872SAlexandre TORGUE 				  RX_BUF_L, stm32_port->rx_buf,
126434891872SAlexandre TORGUE 				  stm32_port->rx_dma_buf);
126534891872SAlexandre TORGUE 
126634891872SAlexandre TORGUE 	stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
126734891872SAlexandre TORGUE 
126834891872SAlexandre TORGUE 	if (stm32_port->tx_ch)
126934891872SAlexandre TORGUE 		dma_release_channel(stm32_port->tx_ch);
127034891872SAlexandre TORGUE 
127134891872SAlexandre TORGUE 	if (stm32_port->tx_dma_buf)
127234891872SAlexandre TORGUE 		dma_free_coherent(&pdev->dev,
127334891872SAlexandre TORGUE 				  TX_BUF_L, stm32_port->tx_buf,
127434891872SAlexandre TORGUE 				  stm32_port->tx_dma_buf);
1275511c7b1bSAlexandre TORGUE 
12762c58e560SErwan Le Ray 	if (stm32_port->wakeirq > 0) {
12775297f274SErwan Le Ray 		dev_pm_clear_wake_irq(&pdev->dev);
1278270e5a74SFabrice Gasnier 		device_init_wakeup(&pdev->dev, false);
12795297f274SErwan Le Ray 	}
1280270e5a74SFabrice Gasnier 
1281511c7b1bSAlexandre TORGUE 	clk_disable_unprepare(stm32_port->clk);
128248a6092fSMaxime Coquelin 
1283fb6dcef6SErwan Le Ray 	err = uart_remove_one_port(&stm32_usart_driver, port);
1284fb6dcef6SErwan Le Ray 
1285fb6dcef6SErwan Le Ray 	pm_runtime_disable(&pdev->dev);
1286fb6dcef6SErwan Le Ray 	pm_runtime_put_noidle(&pdev->dev);
1287fb6dcef6SErwan Le Ray 
1288fb6dcef6SErwan Le Ray 	return err;
128948a6092fSMaxime Coquelin }
129048a6092fSMaxime Coquelin 
129148a6092fSMaxime Coquelin 
129248a6092fSMaxime Coquelin #ifdef CONFIG_SERIAL_STM32_CONSOLE
129348a6092fSMaxime Coquelin static void stm32_console_putchar(struct uart_port *port, int ch)
129448a6092fSMaxime Coquelin {
1295ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1296ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1297ada8618fSAlexandre TORGUE 
1298ada8618fSAlexandre TORGUE 	while (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
129948a6092fSMaxime Coquelin 		cpu_relax();
130048a6092fSMaxime Coquelin 
1301ada8618fSAlexandre TORGUE 	writel_relaxed(ch, port->membase + ofs->tdr);
130248a6092fSMaxime Coquelin }
130348a6092fSMaxime Coquelin 
130448a6092fSMaxime Coquelin static void stm32_console_write(struct console *co, const char *s, unsigned cnt)
130548a6092fSMaxime Coquelin {
130648a6092fSMaxime Coquelin 	struct uart_port *port = &stm32_ports[co->index].port;
1307ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1308ada8618fSAlexandre TORGUE 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
130987f1f809SAlexandre TORGUE 	struct stm32_usart_config *cfg = &stm32_port->info->cfg;
131048a6092fSMaxime Coquelin 	unsigned long flags;
131148a6092fSMaxime Coquelin 	u32 old_cr1, new_cr1;
131248a6092fSMaxime Coquelin 	int locked = 1;
131348a6092fSMaxime Coquelin 
131448a6092fSMaxime Coquelin 	local_irq_save(flags);
131548a6092fSMaxime Coquelin 	if (port->sysrq)
131648a6092fSMaxime Coquelin 		locked = 0;
131748a6092fSMaxime Coquelin 	else if (oops_in_progress)
131848a6092fSMaxime Coquelin 		locked = spin_trylock(&port->lock);
131948a6092fSMaxime Coquelin 	else
132048a6092fSMaxime Coquelin 		spin_lock(&port->lock);
132148a6092fSMaxime Coquelin 
132287f1f809SAlexandre TORGUE 	/* Save and disable interrupts, enable the transmitter */
1323ada8618fSAlexandre TORGUE 	old_cr1 = readl_relaxed(port->membase + ofs->cr1);
132448a6092fSMaxime Coquelin 	new_cr1 = old_cr1 & ~USART_CR1_IE_MASK;
132587f1f809SAlexandre TORGUE 	new_cr1 |=  USART_CR1_TE | BIT(cfg->uart_enable_bit);
1326ada8618fSAlexandre TORGUE 	writel_relaxed(new_cr1, port->membase + ofs->cr1);
132748a6092fSMaxime Coquelin 
132848a6092fSMaxime Coquelin 	uart_console_write(port, s, cnt, stm32_console_putchar);
132948a6092fSMaxime Coquelin 
133048a6092fSMaxime Coquelin 	/* Restore interrupt state */
1331ada8618fSAlexandre TORGUE 	writel_relaxed(old_cr1, port->membase + ofs->cr1);
133248a6092fSMaxime Coquelin 
133348a6092fSMaxime Coquelin 	if (locked)
133448a6092fSMaxime Coquelin 		spin_unlock(&port->lock);
133548a6092fSMaxime Coquelin 	local_irq_restore(flags);
133648a6092fSMaxime Coquelin }
133748a6092fSMaxime Coquelin 
133848a6092fSMaxime Coquelin static int stm32_console_setup(struct console *co, char *options)
133948a6092fSMaxime Coquelin {
134048a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
134148a6092fSMaxime Coquelin 	int baud = 9600;
134248a6092fSMaxime Coquelin 	int bits = 8;
134348a6092fSMaxime Coquelin 	int parity = 'n';
134448a6092fSMaxime Coquelin 	int flow = 'n';
134548a6092fSMaxime Coquelin 
134648a6092fSMaxime Coquelin 	if (co->index >= STM32_MAX_PORTS)
134748a6092fSMaxime Coquelin 		return -ENODEV;
134848a6092fSMaxime Coquelin 
134948a6092fSMaxime Coquelin 	stm32port = &stm32_ports[co->index];
135048a6092fSMaxime Coquelin 
135148a6092fSMaxime Coquelin 	/*
135248a6092fSMaxime Coquelin 	 * This driver does not support early console initialization
135348a6092fSMaxime Coquelin 	 * (use ARM early printk support instead), so we only expect
135448a6092fSMaxime Coquelin 	 * this to be called during the uart port registration when the
135548a6092fSMaxime Coquelin 	 * driver gets probed and the port should be mapped at that point.
135648a6092fSMaxime Coquelin 	 */
135748a6092fSMaxime Coquelin 	if (stm32port->port.mapbase == 0 || stm32port->port.membase == NULL)
135848a6092fSMaxime Coquelin 		return -ENXIO;
135948a6092fSMaxime Coquelin 
136048a6092fSMaxime Coquelin 	if (options)
136148a6092fSMaxime Coquelin 		uart_parse_options(options, &baud, &parity, &bits, &flow);
136248a6092fSMaxime Coquelin 
136348a6092fSMaxime Coquelin 	return uart_set_options(&stm32port->port, co, baud, parity, bits, flow);
136448a6092fSMaxime Coquelin }
136548a6092fSMaxime Coquelin 
136648a6092fSMaxime Coquelin static struct console stm32_console = {
136748a6092fSMaxime Coquelin 	.name		= STM32_SERIAL_NAME,
136848a6092fSMaxime Coquelin 	.device		= uart_console_device,
136948a6092fSMaxime Coquelin 	.write		= stm32_console_write,
137048a6092fSMaxime Coquelin 	.setup		= stm32_console_setup,
137148a6092fSMaxime Coquelin 	.flags		= CON_PRINTBUFFER,
137248a6092fSMaxime Coquelin 	.index		= -1,
137348a6092fSMaxime Coquelin 	.data		= &stm32_usart_driver,
137448a6092fSMaxime Coquelin };
137548a6092fSMaxime Coquelin 
137648a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE (&stm32_console)
137748a6092fSMaxime Coquelin 
137848a6092fSMaxime Coquelin #else
137948a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE NULL
138048a6092fSMaxime Coquelin #endif /* CONFIG_SERIAL_STM32_CONSOLE */
138148a6092fSMaxime Coquelin 
138248a6092fSMaxime Coquelin static struct uart_driver stm32_usart_driver = {
138348a6092fSMaxime Coquelin 	.driver_name	= DRIVER_NAME,
138448a6092fSMaxime Coquelin 	.dev_name	= STM32_SERIAL_NAME,
138548a6092fSMaxime Coquelin 	.major		= 0,
138648a6092fSMaxime Coquelin 	.minor		= 0,
138748a6092fSMaxime Coquelin 	.nr		= STM32_MAX_PORTS,
138848a6092fSMaxime Coquelin 	.cons		= STM32_SERIAL_CONSOLE,
138948a6092fSMaxime Coquelin };
139048a6092fSMaxime Coquelin 
1391fe94347dSErwan Le Ray static void __maybe_unused stm32_serial_enable_wakeup(struct uart_port *port,
1392fe94347dSErwan Le Ray 						      bool enable)
1393270e5a74SFabrice Gasnier {
1394270e5a74SFabrice Gasnier 	struct stm32_port *stm32_port = to_stm32_port(port);
1395270e5a74SFabrice Gasnier 	struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1396270e5a74SFabrice Gasnier 	struct stm32_usart_config *cfg = &stm32_port->info->cfg;
1397270e5a74SFabrice Gasnier 	u32 val;
1398270e5a74SFabrice Gasnier 
13992c58e560SErwan Le Ray 	if (stm32_port->wakeirq <= 0)
1400270e5a74SFabrice Gasnier 		return;
1401270e5a74SFabrice Gasnier 
1402270e5a74SFabrice Gasnier 	if (enable) {
1403270e5a74SFabrice Gasnier 		stm32_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1404270e5a74SFabrice Gasnier 		stm32_set_bits(port, ofs->cr1, USART_CR1_UESM);
1405270e5a74SFabrice Gasnier 		val = readl_relaxed(port->membase + ofs->cr3);
1406270e5a74SFabrice Gasnier 		val &= ~USART_CR3_WUS_MASK;
1407270e5a74SFabrice Gasnier 		/* Enable Wake up interrupt from low power on start bit */
1408270e5a74SFabrice Gasnier 		val |= USART_CR3_WUS_START_BIT | USART_CR3_WUFIE;
1409270e5a74SFabrice Gasnier 		writel_relaxed(val, port->membase + ofs->cr3);
1410270e5a74SFabrice Gasnier 		stm32_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1411270e5a74SFabrice Gasnier 	} else {
1412270e5a74SFabrice Gasnier 		stm32_clr_bits(port, ofs->cr1, USART_CR1_UESM);
1413270e5a74SFabrice Gasnier 	}
1414270e5a74SFabrice Gasnier }
1415270e5a74SFabrice Gasnier 
1416fe94347dSErwan Le Ray static int __maybe_unused stm32_serial_suspend(struct device *dev)
1417270e5a74SFabrice Gasnier {
1418270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
1419270e5a74SFabrice Gasnier 
1420270e5a74SFabrice Gasnier 	uart_suspend_port(&stm32_usart_driver, port);
1421270e5a74SFabrice Gasnier 
1422270e5a74SFabrice Gasnier 	if (device_may_wakeup(dev))
1423270e5a74SFabrice Gasnier 		stm32_serial_enable_wakeup(port, true);
1424270e5a74SFabrice Gasnier 	else
1425270e5a74SFabrice Gasnier 		stm32_serial_enable_wakeup(port, false);
1426270e5a74SFabrice Gasnier 
1427*55484fccSErwan Le Ray 	/*
1428*55484fccSErwan Le Ray 	 * When "no_console_suspend" is enabled, keep the pinctrl default state
1429*55484fccSErwan Le Ray 	 * and rely on bootloader stage to restore this state upon resume.
1430*55484fccSErwan Le Ray 	 * Otherwise, apply the idle or sleep states depending on wakeup
1431*55484fccSErwan Le Ray 	 * capabilities.
1432*55484fccSErwan Le Ray 	 */
1433*55484fccSErwan Le Ray 	if (console_suspend_enabled || !uart_console(port)) {
1434*55484fccSErwan Le Ray 		if (device_may_wakeup(dev))
1435*55484fccSErwan Le Ray 			pinctrl_pm_select_idle_state(dev);
1436*55484fccSErwan Le Ray 		else
143794616d9aSErwan Le Ray 			pinctrl_pm_select_sleep_state(dev);
1438*55484fccSErwan Le Ray 	}
143994616d9aSErwan Le Ray 
1440270e5a74SFabrice Gasnier 	return 0;
1441270e5a74SFabrice Gasnier }
1442270e5a74SFabrice Gasnier 
1443fe94347dSErwan Le Ray static int __maybe_unused stm32_serial_resume(struct device *dev)
1444270e5a74SFabrice Gasnier {
1445270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
1446270e5a74SFabrice Gasnier 
144794616d9aSErwan Le Ray 	pinctrl_pm_select_default_state(dev);
144894616d9aSErwan Le Ray 
1449270e5a74SFabrice Gasnier 	if (device_may_wakeup(dev))
1450270e5a74SFabrice Gasnier 		stm32_serial_enable_wakeup(port, false);
1451270e5a74SFabrice Gasnier 
1452270e5a74SFabrice Gasnier 	return uart_resume_port(&stm32_usart_driver, port);
1453270e5a74SFabrice Gasnier }
1454270e5a74SFabrice Gasnier 
1455fb6dcef6SErwan Le Ray static int __maybe_unused stm32_serial_runtime_suspend(struct device *dev)
1456fb6dcef6SErwan Le Ray {
1457fb6dcef6SErwan Le Ray 	struct uart_port *port = dev_get_drvdata(dev);
1458fb6dcef6SErwan Le Ray 	struct stm32_port *stm32port = container_of(port,
1459fb6dcef6SErwan Le Ray 			struct stm32_port, port);
1460fb6dcef6SErwan Le Ray 
1461fb6dcef6SErwan Le Ray 	clk_disable_unprepare(stm32port->clk);
1462fb6dcef6SErwan Le Ray 
1463fb6dcef6SErwan Le Ray 	return 0;
1464fb6dcef6SErwan Le Ray }
1465fb6dcef6SErwan Le Ray 
1466fb6dcef6SErwan Le Ray static int __maybe_unused stm32_serial_runtime_resume(struct device *dev)
1467fb6dcef6SErwan Le Ray {
1468fb6dcef6SErwan Le Ray 	struct uart_port *port = dev_get_drvdata(dev);
1469fb6dcef6SErwan Le Ray 	struct stm32_port *stm32port = container_of(port,
1470fb6dcef6SErwan Le Ray 			struct stm32_port, port);
1471fb6dcef6SErwan Le Ray 
1472fb6dcef6SErwan Le Ray 	return clk_prepare_enable(stm32port->clk);
1473fb6dcef6SErwan Le Ray }
1474fb6dcef6SErwan Le Ray 
1475270e5a74SFabrice Gasnier static const struct dev_pm_ops stm32_serial_pm_ops = {
1476fb6dcef6SErwan Le Ray 	SET_RUNTIME_PM_OPS(stm32_serial_runtime_suspend,
1477fb6dcef6SErwan Le Ray 			   stm32_serial_runtime_resume, NULL)
1478270e5a74SFabrice Gasnier 	SET_SYSTEM_SLEEP_PM_OPS(stm32_serial_suspend, stm32_serial_resume)
1479270e5a74SFabrice Gasnier };
1480270e5a74SFabrice Gasnier 
148148a6092fSMaxime Coquelin static struct platform_driver stm32_serial_driver = {
148248a6092fSMaxime Coquelin 	.probe		= stm32_serial_probe,
148348a6092fSMaxime Coquelin 	.remove		= stm32_serial_remove,
148448a6092fSMaxime Coquelin 	.driver	= {
148548a6092fSMaxime Coquelin 		.name	= DRIVER_NAME,
1486270e5a74SFabrice Gasnier 		.pm	= &stm32_serial_pm_ops,
148748a6092fSMaxime Coquelin 		.of_match_table = of_match_ptr(stm32_match),
148848a6092fSMaxime Coquelin 	},
148948a6092fSMaxime Coquelin };
149048a6092fSMaxime Coquelin 
149148a6092fSMaxime Coquelin static int __init usart_init(void)
149248a6092fSMaxime Coquelin {
149348a6092fSMaxime Coquelin 	static char banner[] __initdata = "STM32 USART driver initialized";
149448a6092fSMaxime Coquelin 	int ret;
149548a6092fSMaxime Coquelin 
149648a6092fSMaxime Coquelin 	pr_info("%s\n", banner);
149748a6092fSMaxime Coquelin 
149848a6092fSMaxime Coquelin 	ret = uart_register_driver(&stm32_usart_driver);
149948a6092fSMaxime Coquelin 	if (ret)
150048a6092fSMaxime Coquelin 		return ret;
150148a6092fSMaxime Coquelin 
150248a6092fSMaxime Coquelin 	ret = platform_driver_register(&stm32_serial_driver);
150348a6092fSMaxime Coquelin 	if (ret)
150448a6092fSMaxime Coquelin 		uart_unregister_driver(&stm32_usart_driver);
150548a6092fSMaxime Coquelin 
150648a6092fSMaxime Coquelin 	return ret;
150748a6092fSMaxime Coquelin }
150848a6092fSMaxime Coquelin 
150948a6092fSMaxime Coquelin static void __exit usart_exit(void)
151048a6092fSMaxime Coquelin {
151148a6092fSMaxime Coquelin 	platform_driver_unregister(&stm32_serial_driver);
151248a6092fSMaxime Coquelin 	uart_unregister_driver(&stm32_usart_driver);
151348a6092fSMaxime Coquelin }
151448a6092fSMaxime Coquelin 
151548a6092fSMaxime Coquelin module_init(usart_init);
151648a6092fSMaxime Coquelin module_exit(usart_exit);
151748a6092fSMaxime Coquelin 
151848a6092fSMaxime Coquelin MODULE_ALIAS("platform:" DRIVER_NAME);
151948a6092fSMaxime Coquelin MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver");
152048a6092fSMaxime Coquelin MODULE_LICENSE("GPL v2");
1521