xref: /openbmc/linux/drivers/tty/serial/stm32-usart.c (revision 436c97936001776f16153771ee887f125443e974)
1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
248a6092fSMaxime Coquelin /*
348a6092fSMaxime Coquelin  * Copyright (C) Maxime Coquelin 2015
43e5fcbacSBich HEMON  * Copyright (C) STMicroelectronics SA 2017
5ada8618fSAlexandre TORGUE  * Authors:  Maxime Coquelin <mcoquelin.stm32@gmail.com>
68ebd9665SErwan Le Ray  *	     Gerald Baeza <gerald.baeza@foss.st.com>
78ebd9665SErwan Le Ray  *	     Erwan Le Ray <erwan.leray@foss.st.com>
848a6092fSMaxime Coquelin  *
948a6092fSMaxime Coquelin  * Inspired by st-asc.c from STMicroelectronics (c)
1048a6092fSMaxime Coquelin  */
1148a6092fSMaxime Coquelin 
1234891872SAlexandre TORGUE #include <linux/clk.h>
1348a6092fSMaxime Coquelin #include <linux/console.h>
1448a6092fSMaxime Coquelin #include <linux/delay.h>
1534891872SAlexandre TORGUE #include <linux/dma-direction.h>
1634891872SAlexandre TORGUE #include <linux/dmaengine.h>
1734891872SAlexandre TORGUE #include <linux/dma-mapping.h>
1834891872SAlexandre TORGUE #include <linux/io.h>
1934891872SAlexandre TORGUE #include <linux/iopoll.h>
2034891872SAlexandre TORGUE #include <linux/irq.h>
2134891872SAlexandre TORGUE #include <linux/module.h>
2248a6092fSMaxime Coquelin #include <linux/of.h>
2348a6092fSMaxime Coquelin #include <linux/of_platform.h>
2494616d9aSErwan Le Ray #include <linux/pinctrl/consumer.h>
2534891872SAlexandre TORGUE #include <linux/platform_device.h>
2634891872SAlexandre TORGUE #include <linux/pm_runtime.h>
27270e5a74SFabrice Gasnier #include <linux/pm_wakeirq.h>
2848a6092fSMaxime Coquelin #include <linux/serial_core.h>
2934891872SAlexandre TORGUE #include <linux/serial.h>
3034891872SAlexandre TORGUE #include <linux/spinlock.h>
3134891872SAlexandre TORGUE #include <linux/sysrq.h>
3234891872SAlexandre TORGUE #include <linux/tty_flip.h>
3334891872SAlexandre TORGUE #include <linux/tty.h>
3448a6092fSMaxime Coquelin 
356cf61b9bSManivannan Sadhasivam #include "serial_mctrl_gpio.h"
36bc5a0b55SAlexandre TORGUE #include "stm32-usart.h"
3748a6092fSMaxime Coquelin 
3856f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port);
3956f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port);
4048a6092fSMaxime Coquelin 
4148a6092fSMaxime Coquelin static inline struct stm32_port *to_stm32_port(struct uart_port *port)
4248a6092fSMaxime Coquelin {
4348a6092fSMaxime Coquelin 	return container_of(port, struct stm32_port, port);
4448a6092fSMaxime Coquelin }
4548a6092fSMaxime Coquelin 
4656f9a76cSErwan Le Ray static void stm32_usart_set_bits(struct uart_port *port, u32 reg, u32 bits)
4748a6092fSMaxime Coquelin {
4848a6092fSMaxime Coquelin 	u32 val;
4948a6092fSMaxime Coquelin 
5048a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
5148a6092fSMaxime Coquelin 	val |= bits;
5248a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
5348a6092fSMaxime Coquelin }
5448a6092fSMaxime Coquelin 
5556f9a76cSErwan Le Ray static void stm32_usart_clr_bits(struct uart_port *port, u32 reg, u32 bits)
5648a6092fSMaxime Coquelin {
5748a6092fSMaxime Coquelin 	u32 val;
5848a6092fSMaxime Coquelin 
5948a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
6048a6092fSMaxime Coquelin 	val &= ~bits;
6148a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
6248a6092fSMaxime Coquelin }
6348a6092fSMaxime Coquelin 
6456f9a76cSErwan Le Ray static void stm32_usart_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE,
651bcda09dSBich HEMON 					 u32 delay_DDE, u32 baud)
661bcda09dSBich HEMON {
671bcda09dSBich HEMON 	u32 rs485_deat_dedt;
681bcda09dSBich HEMON 	u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT);
691bcda09dSBich HEMON 	bool over8;
701bcda09dSBich HEMON 
711bcda09dSBich HEMON 	*cr3 |= USART_CR3_DEM;
721bcda09dSBich HEMON 	over8 = *cr1 & USART_CR1_OVER8;
731bcda09dSBich HEMON 
741bcda09dSBich HEMON 	if (over8)
751bcda09dSBich HEMON 		rs485_deat_dedt = delay_ADE * baud * 8;
761bcda09dSBich HEMON 	else
771bcda09dSBich HEMON 		rs485_deat_dedt = delay_ADE * baud * 16;
781bcda09dSBich HEMON 
791bcda09dSBich HEMON 	rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
801bcda09dSBich HEMON 	rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
811bcda09dSBich HEMON 			  rs485_deat_dedt_max : rs485_deat_dedt;
821bcda09dSBich HEMON 	rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) &
831bcda09dSBich HEMON 			   USART_CR1_DEAT_MASK;
841bcda09dSBich HEMON 	*cr1 |= rs485_deat_dedt;
851bcda09dSBich HEMON 
861bcda09dSBich HEMON 	if (over8)
871bcda09dSBich HEMON 		rs485_deat_dedt = delay_DDE * baud * 8;
881bcda09dSBich HEMON 	else
891bcda09dSBich HEMON 		rs485_deat_dedt = delay_DDE * baud * 16;
901bcda09dSBich HEMON 
911bcda09dSBich HEMON 	rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
921bcda09dSBich HEMON 	rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
931bcda09dSBich HEMON 			  rs485_deat_dedt_max : rs485_deat_dedt;
941bcda09dSBich HEMON 	rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) &
951bcda09dSBich HEMON 			   USART_CR1_DEDT_MASK;
961bcda09dSBich HEMON 	*cr1 |= rs485_deat_dedt;
971bcda09dSBich HEMON }
981bcda09dSBich HEMON 
9956f9a76cSErwan Le Ray static int stm32_usart_config_rs485(struct uart_port *port,
1001bcda09dSBich HEMON 				    struct serial_rs485 *rs485conf)
1011bcda09dSBich HEMON {
1021bcda09dSBich HEMON 	struct stm32_port *stm32_port = to_stm32_port(port);
103d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
104d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
1051bcda09dSBich HEMON 	u32 usartdiv, baud, cr1, cr3;
1061bcda09dSBich HEMON 	bool over8;
1071bcda09dSBich HEMON 
10856f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1091bcda09dSBich HEMON 
1101bcda09dSBich HEMON 	port->rs485 = *rs485conf;
1111bcda09dSBich HEMON 
1121bcda09dSBich HEMON 	rs485conf->flags |= SER_RS485_RX_DURING_TX;
1131bcda09dSBich HEMON 
1141bcda09dSBich HEMON 	if (rs485conf->flags & SER_RS485_ENABLED) {
1151bcda09dSBich HEMON 		cr1 = readl_relaxed(port->membase + ofs->cr1);
1161bcda09dSBich HEMON 		cr3 = readl_relaxed(port->membase + ofs->cr3);
1171bcda09dSBich HEMON 		usartdiv = readl_relaxed(port->membase + ofs->brr);
1181bcda09dSBich HEMON 		usartdiv = usartdiv & GENMASK(15, 0);
1191bcda09dSBich HEMON 		over8 = cr1 & USART_CR1_OVER8;
1201bcda09dSBich HEMON 
1211bcda09dSBich HEMON 		if (over8)
1221bcda09dSBich HEMON 			usartdiv = usartdiv | (usartdiv & GENMASK(4, 0))
1231bcda09dSBich HEMON 				   << USART_BRR_04_R_SHIFT;
1241bcda09dSBich HEMON 
1251bcda09dSBich HEMON 		baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv);
12656f9a76cSErwan Le Ray 		stm32_usart_config_reg_rs485(&cr1, &cr3,
1271bcda09dSBich HEMON 					     rs485conf->delay_rts_before_send,
12856f9a76cSErwan Le Ray 					     rs485conf->delay_rts_after_send,
12956f9a76cSErwan Le Ray 					     baud);
1301bcda09dSBich HEMON 
1311bcda09dSBich HEMON 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
1321bcda09dSBich HEMON 			cr3 &= ~USART_CR3_DEP;
1331bcda09dSBich HEMON 			rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
1341bcda09dSBich HEMON 		} else {
1351bcda09dSBich HEMON 			cr3 |= USART_CR3_DEP;
1361bcda09dSBich HEMON 			rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
1371bcda09dSBich HEMON 		}
1381bcda09dSBich HEMON 
1391bcda09dSBich HEMON 		writel_relaxed(cr3, port->membase + ofs->cr3);
1401bcda09dSBich HEMON 		writel_relaxed(cr1, port->membase + ofs->cr1);
1411bcda09dSBich HEMON 	} else {
14256f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3,
14356f9a76cSErwan Le Ray 				     USART_CR3_DEM | USART_CR3_DEP);
14456f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1,
1451bcda09dSBich HEMON 				     USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
1461bcda09dSBich HEMON 	}
1471bcda09dSBich HEMON 
14856f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1491bcda09dSBich HEMON 
1501bcda09dSBich HEMON 	return 0;
1511bcda09dSBich HEMON }
1521bcda09dSBich HEMON 
15356f9a76cSErwan Le Ray static int stm32_usart_init_rs485(struct uart_port *port,
1541bcda09dSBich HEMON 				  struct platform_device *pdev)
1551bcda09dSBich HEMON {
1561bcda09dSBich HEMON 	struct serial_rs485 *rs485conf = &port->rs485;
1571bcda09dSBich HEMON 
1581bcda09dSBich HEMON 	rs485conf->flags = 0;
1591bcda09dSBich HEMON 	rs485conf->delay_rts_before_send = 0;
1601bcda09dSBich HEMON 	rs485conf->delay_rts_after_send = 0;
1611bcda09dSBich HEMON 
1621bcda09dSBich HEMON 	if (!pdev->dev.of_node)
1631bcda09dSBich HEMON 		return -ENODEV;
1641bcda09dSBich HEMON 
165c150c0f3SLukas Wunner 	return uart_get_rs485_mode(port);
1661bcda09dSBich HEMON }
1671bcda09dSBich HEMON 
16856f9a76cSErwan Le Ray static int stm32_usart_pending_rx(struct uart_port *port, u32 *sr,
16956f9a76cSErwan Le Ray 				  int *last_res, bool threaded)
17034891872SAlexandre TORGUE {
17134891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
172d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
17334891872SAlexandre TORGUE 	enum dma_status status;
17434891872SAlexandre TORGUE 	struct dma_tx_state state;
17534891872SAlexandre TORGUE 
17634891872SAlexandre TORGUE 	*sr = readl_relaxed(port->membase + ofs->isr);
17734891872SAlexandre TORGUE 
17834891872SAlexandre TORGUE 	if (threaded && stm32_port->rx_ch) {
17934891872SAlexandre TORGUE 		status = dmaengine_tx_status(stm32_port->rx_ch,
18034891872SAlexandre TORGUE 					     stm32_port->rx_ch->cookie,
18134891872SAlexandre TORGUE 					     &state);
18292fc0023SErwan Le Ray 		if (status == DMA_IN_PROGRESS && (*last_res != state.residue))
18334891872SAlexandre TORGUE 			return 1;
18434891872SAlexandre TORGUE 		else
18534891872SAlexandre TORGUE 			return 0;
18634891872SAlexandre TORGUE 	} else if (*sr & USART_SR_RXNE) {
18734891872SAlexandre TORGUE 		return 1;
18834891872SAlexandre TORGUE 	}
18934891872SAlexandre TORGUE 	return 0;
19034891872SAlexandre TORGUE }
19134891872SAlexandre TORGUE 
19256f9a76cSErwan Le Ray static unsigned long stm32_usart_get_char(struct uart_port *port, u32 *sr,
1936c5962f3SErwan Le Ray 					  int *last_res)
19434891872SAlexandre TORGUE {
19534891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
196d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
19734891872SAlexandre TORGUE 	unsigned long c;
19834891872SAlexandre TORGUE 
19934891872SAlexandre TORGUE 	if (stm32_port->rx_ch) {
20034891872SAlexandre TORGUE 		c = stm32_port->rx_buf[RX_BUF_L - (*last_res)--];
20134891872SAlexandre TORGUE 		if ((*last_res) == 0)
20234891872SAlexandre TORGUE 			*last_res = RX_BUF_L;
20334891872SAlexandre TORGUE 	} else {
2046c5962f3SErwan Le Ray 		c = readl_relaxed(port->membase + ofs->rdr);
2056c5962f3SErwan Le Ray 		/* apply RDR data mask */
2066c5962f3SErwan Le Ray 		c &= stm32_port->rdr_mask;
20734891872SAlexandre TORGUE 	}
2086c5962f3SErwan Le Ray 
2096c5962f3SErwan Le Ray 	return c;
21034891872SAlexandre TORGUE }
21134891872SAlexandre TORGUE 
21256f9a76cSErwan Le Ray static void stm32_usart_receive_chars(struct uart_port *port, bool threaded)
21348a6092fSMaxime Coquelin {
21448a6092fSMaxime Coquelin 	struct tty_port *tport = &port->state->port;
215ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
216d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
217ad767681SErwan Le Ray 	unsigned long c, flags;
21848a6092fSMaxime Coquelin 	u32 sr;
21948a6092fSMaxime Coquelin 	char flag;
22048a6092fSMaxime Coquelin 
221ad767681SErwan Le Ray 	if (threaded)
222ad767681SErwan Le Ray 		spin_lock_irqsave(&port->lock, flags);
223ad767681SErwan Le Ray 	else
224ad767681SErwan Le Ray 		spin_lock(&port->lock);
225ad767681SErwan Le Ray 
22656f9a76cSErwan Le Ray 	while (stm32_usart_pending_rx(port, &sr, &stm32_port->last_res,
22756f9a76cSErwan Le Ray 				      threaded)) {
22848a6092fSMaxime Coquelin 		sr |= USART_SR_DUMMY_RX;
22948a6092fSMaxime Coquelin 		flag = TTY_NORMAL;
23048a6092fSMaxime Coquelin 
2314f01d833SErwan Le Ray 		/*
2324f01d833SErwan Le Ray 		 * Status bits has to be cleared before reading the RDR:
2334f01d833SErwan Le Ray 		 * In FIFO mode, reading the RDR will pop the next data
2344f01d833SErwan Le Ray 		 * (if any) along with its status bits into the SR.
2354f01d833SErwan Le Ray 		 * Not doing so leads to misalignement between RDR and SR,
2364f01d833SErwan Le Ray 		 * and clear status bits of the next rx data.
2374f01d833SErwan Le Ray 		 *
2384f01d833SErwan Le Ray 		 * Clear errors flags for stm32f7 and stm32h7 compatible
2394f01d833SErwan Le Ray 		 * devices. On stm32f4 compatible devices, the error bit is
2404f01d833SErwan Le Ray 		 * cleared by the sequence [read SR - read DR].
2414f01d833SErwan Le Ray 		 */
2424f01d833SErwan Le Ray 		if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG)
2431250ed71SFabrice Gasnier 			writel_relaxed(sr & USART_SR_ERR_MASK,
2441250ed71SFabrice Gasnier 				       port->membase + ofs->icr);
2454f01d833SErwan Le Ray 
24656f9a76cSErwan Le Ray 		c = stm32_usart_get_char(port, &sr, &stm32_port->last_res);
2474f01d833SErwan Le Ray 		port->icount.rx++;
24848a6092fSMaxime Coquelin 		if (sr & USART_SR_ERR_MASK) {
2494f01d833SErwan Le Ray 			if (sr & USART_SR_ORE) {
25048a6092fSMaxime Coquelin 				port->icount.overrun++;
25148a6092fSMaxime Coquelin 			} else if (sr & USART_SR_PE) {
25248a6092fSMaxime Coquelin 				port->icount.parity++;
25348a6092fSMaxime Coquelin 			} else if (sr & USART_SR_FE) {
2544f01d833SErwan Le Ray 				/* Break detection if character is null */
2554f01d833SErwan Le Ray 				if (!c) {
2564f01d833SErwan Le Ray 					port->icount.brk++;
2574f01d833SErwan Le Ray 					if (uart_handle_break(port))
2584f01d833SErwan Le Ray 						continue;
2594f01d833SErwan Le Ray 				} else {
26048a6092fSMaxime Coquelin 					port->icount.frame++;
26148a6092fSMaxime Coquelin 				}
2624f01d833SErwan Le Ray 			}
26348a6092fSMaxime Coquelin 
26448a6092fSMaxime Coquelin 			sr &= port->read_status_mask;
26548a6092fSMaxime Coquelin 
2664f01d833SErwan Le Ray 			if (sr & USART_SR_PE) {
26748a6092fSMaxime Coquelin 				flag = TTY_PARITY;
2684f01d833SErwan Le Ray 			} else if (sr & USART_SR_FE) {
2694f01d833SErwan Le Ray 				if (!c)
2704f01d833SErwan Le Ray 					flag = TTY_BREAK;
2714f01d833SErwan Le Ray 				else
27248a6092fSMaxime Coquelin 					flag = TTY_FRAME;
27348a6092fSMaxime Coquelin 			}
2744f01d833SErwan Le Ray 		}
27548a6092fSMaxime Coquelin 
27648a6092fSMaxime Coquelin 		if (uart_handle_sysrq_char(port, c))
27748a6092fSMaxime Coquelin 			continue;
27848a6092fSMaxime Coquelin 		uart_insert_char(port, sr, USART_SR_ORE, c, flag);
27948a6092fSMaxime Coquelin 	}
28048a6092fSMaxime Coquelin 
281ad767681SErwan Le Ray 	if (threaded)
282ad767681SErwan Le Ray 		spin_unlock_irqrestore(&port->lock, flags);
283ad767681SErwan Le Ray 	else
28448a6092fSMaxime Coquelin 		spin_unlock(&port->lock);
285ad767681SErwan Le Ray 
28648a6092fSMaxime Coquelin 	tty_flip_buffer_push(tport);
28748a6092fSMaxime Coquelin }
28848a6092fSMaxime Coquelin 
28956f9a76cSErwan Le Ray static void stm32_usart_tx_dma_complete(void *arg)
29034891872SAlexandre TORGUE {
29134891872SAlexandre TORGUE 	struct uart_port *port = arg;
29234891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
293d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
29434891872SAlexandre TORGUE 
29556f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
29634891872SAlexandre TORGUE 	stm32port->tx_dma_busy = false;
29734891872SAlexandre TORGUE 
29834891872SAlexandre TORGUE 	/* Let's see if we have pending data to send */
29956f9a76cSErwan Le Ray 	stm32_usart_transmit_chars(port);
30034891872SAlexandre TORGUE }
30134891872SAlexandre TORGUE 
30256f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_enable(struct uart_port *port)
303d075719eSErwan Le Ray {
304d075719eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
305d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
306d075719eSErwan Le Ray 
307d075719eSErwan Le Ray 	/*
308d075719eSErwan Le Ray 	 * Enables TX FIFO threashold irq when FIFO is enabled,
309d075719eSErwan Le Ray 	 * or TX empty irq when FIFO is disabled
310d075719eSErwan Le Ray 	 */
311d075719eSErwan Le Ray 	if (stm32_port->fifoen)
31256f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_TXFTIE);
313d075719eSErwan Le Ray 	else
31456f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TXEIE);
315d075719eSErwan Le Ray }
316d075719eSErwan Le Ray 
31756f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_disable(struct uart_port *port)
318d075719eSErwan Le Ray {
319d075719eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
320d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
321d075719eSErwan Le Ray 
322d075719eSErwan Le Ray 	if (stm32_port->fifoen)
32356f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE);
324d075719eSErwan Le Ray 	else
32556f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TXEIE);
326d075719eSErwan Le Ray }
327d075719eSErwan Le Ray 
32856f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_pio(struct uart_port *port)
32934891872SAlexandre TORGUE {
33034891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
331d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
33234891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
33334891872SAlexandre TORGUE 
33434891872SAlexandre TORGUE 	if (stm32_port->tx_dma_busy) {
33556f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
33634891872SAlexandre TORGUE 		stm32_port->tx_dma_busy = false;
33734891872SAlexandre TORGUE 	}
33834891872SAlexandre TORGUE 
3395d9176edSErwan Le Ray 	while (!uart_circ_empty(xmit)) {
3405d9176edSErwan Le Ray 		/* Check that TDR is empty before filling FIFO */
3415d9176edSErwan Le Ray 		if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
3425d9176edSErwan Le Ray 			break;
34334891872SAlexandre TORGUE 		writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr);
34434891872SAlexandre TORGUE 		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
34534891872SAlexandre TORGUE 		port->icount.tx++;
34634891872SAlexandre TORGUE 	}
34734891872SAlexandre TORGUE 
3485d9176edSErwan Le Ray 	/* rely on TXE irq (mask or unmask) for sending remaining data */
3495d9176edSErwan Le Ray 	if (uart_circ_empty(xmit))
35056f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
3515d9176edSErwan Le Ray 	else
35256f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_enable(port);
3535d9176edSErwan Le Ray }
3545d9176edSErwan Le Ray 
35556f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_dma(struct uart_port *port)
35634891872SAlexandre TORGUE {
35734891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
358d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
35934891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
36034891872SAlexandre TORGUE 	struct dma_async_tx_descriptor *desc = NULL;
36134891872SAlexandre TORGUE 	unsigned int count, i;
36234891872SAlexandre TORGUE 
36334891872SAlexandre TORGUE 	if (stm32port->tx_dma_busy)
36434891872SAlexandre TORGUE 		return;
36534891872SAlexandre TORGUE 
36634891872SAlexandre TORGUE 	stm32port->tx_dma_busy = true;
36734891872SAlexandre TORGUE 
36834891872SAlexandre TORGUE 	count = uart_circ_chars_pending(xmit);
36934891872SAlexandre TORGUE 
37034891872SAlexandre TORGUE 	if (count > TX_BUF_L)
37134891872SAlexandre TORGUE 		count = TX_BUF_L;
37234891872SAlexandre TORGUE 
37334891872SAlexandre TORGUE 	if (xmit->tail < xmit->head) {
37434891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count);
37534891872SAlexandre TORGUE 	} else {
37634891872SAlexandre TORGUE 		size_t one = UART_XMIT_SIZE - xmit->tail;
37734891872SAlexandre TORGUE 		size_t two;
37834891872SAlexandre TORGUE 
37934891872SAlexandre TORGUE 		if (one > count)
38034891872SAlexandre TORGUE 			one = count;
38134891872SAlexandre TORGUE 		two = count - one;
38234891872SAlexandre TORGUE 
38334891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one);
38434891872SAlexandre TORGUE 		if (two)
38534891872SAlexandre TORGUE 			memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two);
38634891872SAlexandre TORGUE 	}
38734891872SAlexandre TORGUE 
38834891872SAlexandre TORGUE 	desc = dmaengine_prep_slave_single(stm32port->tx_ch,
38934891872SAlexandre TORGUE 					   stm32port->tx_dma_buf,
39034891872SAlexandre TORGUE 					   count,
39134891872SAlexandre TORGUE 					   DMA_MEM_TO_DEV,
39234891872SAlexandre TORGUE 					   DMA_PREP_INTERRUPT);
39334891872SAlexandre TORGUE 
394e7997f7fSErwan Le Ray 	if (!desc)
395e7997f7fSErwan Le Ray 		goto fallback_err;
39634891872SAlexandre TORGUE 
39756f9a76cSErwan Le Ray 	desc->callback = stm32_usart_tx_dma_complete;
39834891872SAlexandre TORGUE 	desc->callback_param = port;
39934891872SAlexandre TORGUE 
40034891872SAlexandre TORGUE 	/* Push current DMA TX transaction in the pending queue */
401e7997f7fSErwan Le Ray 	if (dma_submit_error(dmaengine_submit(desc))) {
402e7997f7fSErwan Le Ray 		/* dma no yet started, safe to free resources */
403e7997f7fSErwan Le Ray 		dmaengine_terminate_async(stm32port->tx_ch);
404e7997f7fSErwan Le Ray 		goto fallback_err;
405e7997f7fSErwan Le Ray 	}
40634891872SAlexandre TORGUE 
40734891872SAlexandre TORGUE 	/* Issue pending DMA TX requests */
40834891872SAlexandre TORGUE 	dma_async_issue_pending(stm32port->tx_ch);
40934891872SAlexandre TORGUE 
41056f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
41134891872SAlexandre TORGUE 
41234891872SAlexandre TORGUE 	xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
41334891872SAlexandre TORGUE 	port->icount.tx += count;
414e7997f7fSErwan Le Ray 	return;
415e7997f7fSErwan Le Ray 
416e7997f7fSErwan Le Ray fallback_err:
417e7997f7fSErwan Le Ray 	for (i = count; i > 0; i--)
41856f9a76cSErwan Le Ray 		stm32_usart_transmit_chars_pio(port);
41934891872SAlexandre TORGUE }
42034891872SAlexandre TORGUE 
42156f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port)
42248a6092fSMaxime Coquelin {
423ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
424d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
42548a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
42648a6092fSMaxime Coquelin 
42748a6092fSMaxime Coquelin 	if (port->x_char) {
42834891872SAlexandre TORGUE 		if (stm32_port->tx_dma_busy)
42956f9a76cSErwan Le Ray 			stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
430ada8618fSAlexandre TORGUE 		writel_relaxed(port->x_char, port->membase + ofs->tdr);
43148a6092fSMaxime Coquelin 		port->x_char = 0;
43248a6092fSMaxime Coquelin 		port->icount.tx++;
43334891872SAlexandre TORGUE 		if (stm32_port->tx_dma_busy)
43456f9a76cSErwan Le Ray 			stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
43548a6092fSMaxime Coquelin 		return;
43648a6092fSMaxime Coquelin 	}
43748a6092fSMaxime Coquelin 
438b83b957cSErwan Le Ray 	if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
43956f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
44048a6092fSMaxime Coquelin 		return;
44148a6092fSMaxime Coquelin 	}
44248a6092fSMaxime Coquelin 
44364c32eabSErwan Le Ray 	if (ofs->icr == UNDEF_REG)
44456f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->isr, USART_SR_TC);
44564c32eabSErwan Le Ray 	else
4461250ed71SFabrice Gasnier 		writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr);
44764c32eabSErwan Le Ray 
44834891872SAlexandre TORGUE 	if (stm32_port->tx_ch)
44956f9a76cSErwan Le Ray 		stm32_usart_transmit_chars_dma(port);
45034891872SAlexandre TORGUE 	else
45156f9a76cSErwan Le Ray 		stm32_usart_transmit_chars_pio(port);
45248a6092fSMaxime Coquelin 
45348a6092fSMaxime Coquelin 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
45448a6092fSMaxime Coquelin 		uart_write_wakeup(port);
45548a6092fSMaxime Coquelin 
45648a6092fSMaxime Coquelin 	if (uart_circ_empty(xmit))
45756f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
45848a6092fSMaxime Coquelin }
45948a6092fSMaxime Coquelin 
46056f9a76cSErwan Le Ray static irqreturn_t stm32_usart_interrupt(int irq, void *ptr)
46148a6092fSMaxime Coquelin {
46248a6092fSMaxime Coquelin 	struct uart_port *port = ptr;
46312761869SErwan Le Ray 	struct tty_port *tport = &port->state->port;
464ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
465d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
46648a6092fSMaxime Coquelin 	u32 sr;
46748a6092fSMaxime Coquelin 
468ada8618fSAlexandre TORGUE 	sr = readl_relaxed(port->membase + ofs->isr);
46948a6092fSMaxime Coquelin 
4704cc0ed62SErwan Le Ray 	if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG)
4714cc0ed62SErwan Le Ray 		writel_relaxed(USART_ICR_RTOCF,
4724cc0ed62SErwan Le Ray 			       port->membase + ofs->icr);
4734cc0ed62SErwan Le Ray 
47412761869SErwan Le Ray 	if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG) {
47512761869SErwan Le Ray 		/* Clear wake up flag and disable wake up interrupt */
476270e5a74SFabrice Gasnier 		writel_relaxed(USART_ICR_WUCF,
477270e5a74SFabrice Gasnier 			       port->membase + ofs->icr);
47812761869SErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE);
47912761869SErwan Le Ray 		if (irqd_is_wakeup_set(irq_get_irq_data(port->irq)))
48012761869SErwan Le Ray 			pm_wakeup_event(tport->tty->dev, 0);
48112761869SErwan Le Ray 	}
482270e5a74SFabrice Gasnier 
48334891872SAlexandre TORGUE 	if ((sr & USART_SR_RXNE) && !(stm32_port->rx_ch))
48456f9a76cSErwan Le Ray 		stm32_usart_receive_chars(port, false);
48548a6092fSMaxime Coquelin 
486ad767681SErwan Le Ray 	if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch)) {
487ad767681SErwan Le Ray 		spin_lock(&port->lock);
48856f9a76cSErwan Le Ray 		stm32_usart_transmit_chars(port);
48901d32d71SAlexandre TORGUE 		spin_unlock(&port->lock);
490ad767681SErwan Le Ray 	}
49101d32d71SAlexandre TORGUE 
49234891872SAlexandre TORGUE 	if (stm32_port->rx_ch)
49334891872SAlexandre TORGUE 		return IRQ_WAKE_THREAD;
49434891872SAlexandre TORGUE 	else
49534891872SAlexandre TORGUE 		return IRQ_HANDLED;
49634891872SAlexandre TORGUE }
49734891872SAlexandre TORGUE 
49856f9a76cSErwan Le Ray static irqreturn_t stm32_usart_threaded_interrupt(int irq, void *ptr)
49934891872SAlexandre TORGUE {
50034891872SAlexandre TORGUE 	struct uart_port *port = ptr;
50134891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
50234891872SAlexandre TORGUE 
50334891872SAlexandre TORGUE 	if (stm32_port->rx_ch)
50456f9a76cSErwan Le Ray 		stm32_usart_receive_chars(port, true);
50534891872SAlexandre TORGUE 
50648a6092fSMaxime Coquelin 	return IRQ_HANDLED;
50748a6092fSMaxime Coquelin }
50848a6092fSMaxime Coquelin 
50956f9a76cSErwan Le Ray static unsigned int stm32_usart_tx_empty(struct uart_port *port)
51048a6092fSMaxime Coquelin {
511ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
512d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
513ada8618fSAlexandre TORGUE 
514ada8618fSAlexandre TORGUE 	return readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE;
51548a6092fSMaxime Coquelin }
51648a6092fSMaxime Coquelin 
51756f9a76cSErwan Le Ray static void stm32_usart_set_mctrl(struct uart_port *port, unsigned int mctrl)
51848a6092fSMaxime Coquelin {
519ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
520d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
521ada8618fSAlexandre TORGUE 
52248a6092fSMaxime Coquelin 	if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
52356f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_RTSE);
52448a6092fSMaxime Coquelin 	else
52556f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_RTSE);
5266cf61b9bSManivannan Sadhasivam 
5276cf61b9bSManivannan Sadhasivam 	mctrl_gpio_set(stm32_port->gpios, mctrl);
52848a6092fSMaxime Coquelin }
52948a6092fSMaxime Coquelin 
53056f9a76cSErwan Le Ray static unsigned int stm32_usart_get_mctrl(struct uart_port *port)
53148a6092fSMaxime Coquelin {
5326cf61b9bSManivannan Sadhasivam 	struct stm32_port *stm32_port = to_stm32_port(port);
5336cf61b9bSManivannan Sadhasivam 	unsigned int ret;
5346cf61b9bSManivannan Sadhasivam 
53548a6092fSMaxime Coquelin 	/* This routine is used to get signals of: DCD, DSR, RI, and CTS */
5366cf61b9bSManivannan Sadhasivam 	ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
5376cf61b9bSManivannan Sadhasivam 
5386cf61b9bSManivannan Sadhasivam 	return mctrl_gpio_get(stm32_port->gpios, &ret);
5396cf61b9bSManivannan Sadhasivam }
5406cf61b9bSManivannan Sadhasivam 
54156f9a76cSErwan Le Ray static void stm32_usart_enable_ms(struct uart_port *port)
5426cf61b9bSManivannan Sadhasivam {
5436cf61b9bSManivannan Sadhasivam 	mctrl_gpio_enable_ms(to_stm32_port(port)->gpios);
5446cf61b9bSManivannan Sadhasivam }
5456cf61b9bSManivannan Sadhasivam 
54656f9a76cSErwan Le Ray static void stm32_usart_disable_ms(struct uart_port *port)
5476cf61b9bSManivannan Sadhasivam {
5486cf61b9bSManivannan Sadhasivam 	mctrl_gpio_disable_ms(to_stm32_port(port)->gpios);
54948a6092fSMaxime Coquelin }
55048a6092fSMaxime Coquelin 
55148a6092fSMaxime Coquelin /* Transmit stop */
55256f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port)
55348a6092fSMaxime Coquelin {
554ad0c2748SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
555ad0c2748SMarek Vasut 	struct serial_rs485 *rs485conf = &port->rs485;
556ad0c2748SMarek Vasut 
55756f9a76cSErwan Le Ray 	stm32_usart_tx_interrupt_disable(port);
558ad0c2748SMarek Vasut 
559ad0c2748SMarek Vasut 	if (rs485conf->flags & SER_RS485_ENABLED) {
560ad0c2748SMarek Vasut 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
561ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
562ad0c2748SMarek Vasut 					stm32_port->port.mctrl & ~TIOCM_RTS);
563ad0c2748SMarek Vasut 		} else {
564ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
565ad0c2748SMarek Vasut 					stm32_port->port.mctrl | TIOCM_RTS);
566ad0c2748SMarek Vasut 		}
567ad0c2748SMarek Vasut 	}
56848a6092fSMaxime Coquelin }
56948a6092fSMaxime Coquelin 
57048a6092fSMaxime Coquelin /* There are probably characters waiting to be transmitted. */
57156f9a76cSErwan Le Ray static void stm32_usart_start_tx(struct uart_port *port)
57248a6092fSMaxime Coquelin {
573ad0c2748SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
574ad0c2748SMarek Vasut 	struct serial_rs485 *rs485conf = &port->rs485;
57548a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
57648a6092fSMaxime Coquelin 
57748a6092fSMaxime Coquelin 	if (uart_circ_empty(xmit))
57848a6092fSMaxime Coquelin 		return;
57948a6092fSMaxime Coquelin 
580ad0c2748SMarek Vasut 	if (rs485conf->flags & SER_RS485_ENABLED) {
581ad0c2748SMarek Vasut 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
582ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
583ad0c2748SMarek Vasut 					stm32_port->port.mctrl | TIOCM_RTS);
584ad0c2748SMarek Vasut 		} else {
585ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
586ad0c2748SMarek Vasut 					stm32_port->port.mctrl & ~TIOCM_RTS);
587ad0c2748SMarek Vasut 		}
588ad0c2748SMarek Vasut 	}
589ad0c2748SMarek Vasut 
59056f9a76cSErwan Le Ray 	stm32_usart_transmit_chars(port);
59148a6092fSMaxime Coquelin }
59248a6092fSMaxime Coquelin 
59348a6092fSMaxime Coquelin /* Throttle the remote when input buffer is about to overflow. */
59456f9a76cSErwan Le Ray static void stm32_usart_throttle(struct uart_port *port)
59548a6092fSMaxime Coquelin {
596ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
597d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
59848a6092fSMaxime Coquelin 	unsigned long flags;
59948a6092fSMaxime Coquelin 
60048a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
60156f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
602d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
60356f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
604d0a6a7bcSErwan Le Ray 
60548a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
60648a6092fSMaxime Coquelin }
60748a6092fSMaxime Coquelin 
60848a6092fSMaxime Coquelin /* Unthrottle the remote, the input buffer can now accept data. */
60956f9a76cSErwan Le Ray static void stm32_usart_unthrottle(struct uart_port *port)
61048a6092fSMaxime Coquelin {
611ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
612d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
61348a6092fSMaxime Coquelin 	unsigned long flags;
61448a6092fSMaxime Coquelin 
61548a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
61656f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, stm32_port->cr1_irq);
617d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
61856f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, stm32_port->cr3_irq);
619d0a6a7bcSErwan Le Ray 
62048a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
62148a6092fSMaxime Coquelin }
62248a6092fSMaxime Coquelin 
62348a6092fSMaxime Coquelin /* Receive stop */
62456f9a76cSErwan Le Ray static void stm32_usart_stop_rx(struct uart_port *port)
62548a6092fSMaxime Coquelin {
626ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
627d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
628ada8618fSAlexandre TORGUE 
62956f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
630d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
63156f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
63248a6092fSMaxime Coquelin }
63348a6092fSMaxime Coquelin 
63448a6092fSMaxime Coquelin /* Handle breaks - ignored by us */
63556f9a76cSErwan Le Ray static void stm32_usart_break_ctl(struct uart_port *port, int break_state)
63648a6092fSMaxime Coquelin {
63748a6092fSMaxime Coquelin }
63848a6092fSMaxime Coquelin 
63956f9a76cSErwan Le Ray static int stm32_usart_startup(struct uart_port *port)
64048a6092fSMaxime Coquelin {
641ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
642d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
643f4518a8aSErwan Le Ray 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
64448a6092fSMaxime Coquelin 	const char *name = to_platform_device(port->dev)->name;
64548a6092fSMaxime Coquelin 	u32 val;
64648a6092fSMaxime Coquelin 	int ret;
64748a6092fSMaxime Coquelin 
64856f9a76cSErwan Le Ray 	ret = request_threaded_irq(port->irq, stm32_usart_interrupt,
64956f9a76cSErwan Le Ray 				   stm32_usart_threaded_interrupt,
65034891872SAlexandre TORGUE 				   IRQF_NO_SUSPEND, name, port);
65148a6092fSMaxime Coquelin 	if (ret)
65248a6092fSMaxime Coquelin 		return ret;
65348a6092fSMaxime Coquelin 
65484872dc4SErwan Le Ray 	/* RX FIFO Flush */
65584872dc4SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
65656f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->rqr, USART_RQR_RXFRQ);
65748a6092fSMaxime Coquelin 
65825a8e761SErwan Le Ray 	/* RX enabling */
659f4518a8aSErwan Le Ray 	val = stm32_port->cr1_irq | USART_CR1_RE | BIT(cfg->uart_enable_bit);
66056f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, val);
66184872dc4SErwan Le Ray 
66248a6092fSMaxime Coquelin 	return 0;
66348a6092fSMaxime Coquelin }
66448a6092fSMaxime Coquelin 
66556f9a76cSErwan Le Ray static void stm32_usart_shutdown(struct uart_port *port)
66648a6092fSMaxime Coquelin {
667ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
668d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
669d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
67064c32eabSErwan Le Ray 	u32 val, isr;
67164c32eabSErwan Le Ray 	int ret;
67248a6092fSMaxime Coquelin 
6736cf61b9bSManivannan Sadhasivam 	/* Disable modem control interrupts */
67456f9a76cSErwan Le Ray 	stm32_usart_disable_ms(port);
6756cf61b9bSManivannan Sadhasivam 
6764cc0ed62SErwan Le Ray 	val = USART_CR1_TXEIE | USART_CR1_TE;
6774cc0ed62SErwan Le Ray 	val |= stm32_port->cr1_irq | USART_CR1_RE;
67887f1f809SAlexandre TORGUE 	val |= BIT(cfg->uart_enable_bit);
679351a762aSGerald Baeza 	if (stm32_port->fifoen)
680351a762aSGerald Baeza 		val |= USART_CR1_FIFOEN;
68164c32eabSErwan Le Ray 
68264c32eabSErwan Le Ray 	ret = readl_relaxed_poll_timeout(port->membase + ofs->isr,
68364c32eabSErwan Le Ray 					 isr, (isr & USART_SR_TC),
68464c32eabSErwan Le Ray 					 10, 100000);
68564c32eabSErwan Le Ray 
686c31c3ea0SErwan Le Ray 	/* Send the TC error message only when ISR_TC is not set */
68764c32eabSErwan Le Ray 	if (ret)
688c31c3ea0SErwan Le Ray 		dev_err(port->dev, "Transmission is not complete\n");
68964c32eabSErwan Le Ray 
69056f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, val);
69148a6092fSMaxime Coquelin 
69248a6092fSMaxime Coquelin 	free_irq(port->irq, port);
69348a6092fSMaxime Coquelin }
69448a6092fSMaxime Coquelin 
69556f9a76cSErwan Le Ray static unsigned int stm32_usart_get_databits(struct ktermios *termios)
696c8a9d043SErwan Le Ray {
697c8a9d043SErwan Le Ray 	unsigned int bits;
698c8a9d043SErwan Le Ray 
699c8a9d043SErwan Le Ray 	tcflag_t cflag = termios->c_cflag;
700c8a9d043SErwan Le Ray 
701c8a9d043SErwan Le Ray 	switch (cflag & CSIZE) {
702c8a9d043SErwan Le Ray 	/*
703c8a9d043SErwan Le Ray 	 * CSIZE settings are not necessarily supported in hardware.
704c8a9d043SErwan Le Ray 	 * CSIZE unsupported configurations are handled here to set word length
705c8a9d043SErwan Le Ray 	 * to 8 bits word as default configuration and to print debug message.
706c8a9d043SErwan Le Ray 	 */
707c8a9d043SErwan Le Ray 	case CS5:
708c8a9d043SErwan Le Ray 		bits = 5;
709c8a9d043SErwan Le Ray 		break;
710c8a9d043SErwan Le Ray 	case CS6:
711c8a9d043SErwan Le Ray 		bits = 6;
712c8a9d043SErwan Le Ray 		break;
713c8a9d043SErwan Le Ray 	case CS7:
714c8a9d043SErwan Le Ray 		bits = 7;
715c8a9d043SErwan Le Ray 		break;
716c8a9d043SErwan Le Ray 	/* default including CS8 */
717c8a9d043SErwan Le Ray 	default:
718c8a9d043SErwan Le Ray 		bits = 8;
719c8a9d043SErwan Le Ray 		break;
720c8a9d043SErwan Le Ray 	}
721c8a9d043SErwan Le Ray 
722c8a9d043SErwan Le Ray 	return bits;
723c8a9d043SErwan Le Ray }
724c8a9d043SErwan Le Ray 
72556f9a76cSErwan Le Ray static void stm32_usart_set_termios(struct uart_port *port,
72656f9a76cSErwan Le Ray 				    struct ktermios *termios,
72748a6092fSMaxime Coquelin 				    struct ktermios *old)
72848a6092fSMaxime Coquelin {
72948a6092fSMaxime Coquelin 	struct stm32_port *stm32_port = to_stm32_port(port);
730d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
731d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
7321bcda09dSBich HEMON 	struct serial_rs485 *rs485conf = &port->rs485;
733c8a9d043SErwan Le Ray 	unsigned int baud, bits;
73448a6092fSMaxime Coquelin 	u32 usartdiv, mantissa, fraction, oversampling;
73548a6092fSMaxime Coquelin 	tcflag_t cflag = termios->c_cflag;
736f264c6f6SErwan Le Ray 	u32 cr1, cr2, cr3, isr;
73748a6092fSMaxime Coquelin 	unsigned long flags;
738f264c6f6SErwan Le Ray 	int ret;
73948a6092fSMaxime Coquelin 
74048a6092fSMaxime Coquelin 	if (!stm32_port->hw_flow_control)
74148a6092fSMaxime Coquelin 		cflag &= ~CRTSCTS;
74248a6092fSMaxime Coquelin 
74348a6092fSMaxime Coquelin 	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8);
74448a6092fSMaxime Coquelin 
74548a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
74648a6092fSMaxime Coquelin 
747f264c6f6SErwan Le Ray 	ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr,
748f264c6f6SErwan Le Ray 						isr,
749f264c6f6SErwan Le Ray 						(isr & USART_SR_TC),
750f264c6f6SErwan Le Ray 						10, 100000);
751f264c6f6SErwan Le Ray 
752f264c6f6SErwan Le Ray 	/* Send the TC error message only when ISR_TC is not set. */
753f264c6f6SErwan Le Ray 	if (ret)
754f264c6f6SErwan Le Ray 		dev_err(port->dev, "Transmission is not complete\n");
755f264c6f6SErwan Le Ray 
75648a6092fSMaxime Coquelin 	/* Stop serial port and reset value */
757ada8618fSAlexandre TORGUE 	writel_relaxed(0, port->membase + ofs->cr1);
75848a6092fSMaxime Coquelin 
75984872dc4SErwan Le Ray 	/* flush RX & TX FIFO */
76084872dc4SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
76156f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->rqr,
76284872dc4SErwan Le Ray 				     USART_RQR_TXFRQ | USART_RQR_RXFRQ);
7631bcda09dSBich HEMON 
76484872dc4SErwan Le Ray 	cr1 = USART_CR1_TE | USART_CR1_RE;
765351a762aSGerald Baeza 	if (stm32_port->fifoen)
766351a762aSGerald Baeza 		cr1 |= USART_CR1_FIFOEN;
76748a6092fSMaxime Coquelin 	cr2 = 0;
76825a8e761SErwan Le Ray 
76925a8e761SErwan Le Ray 	/* Tx and RX FIFO configuration */
770d075719eSErwan Le Ray 	cr3 = readl_relaxed(port->membase + ofs->cr3);
77125a8e761SErwan Le Ray 	cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTIE;
77225a8e761SErwan Le Ray 	if (stm32_port->fifoen) {
77325a8e761SErwan Le Ray 		cr3 &= ~(USART_CR3_TXFTCFG_MASK | USART_CR3_RXFTCFG_MASK);
77425a8e761SErwan Le Ray 		cr3 |= USART_CR3_TXFTCFG_HALF << USART_CR3_TXFTCFG_SHIFT;
77525a8e761SErwan Le Ray 		cr3 |= USART_CR3_RXFTCFG_HALF << USART_CR3_RXFTCFG_SHIFT;
77625a8e761SErwan Le Ray 	}
77748a6092fSMaxime Coquelin 
77848a6092fSMaxime Coquelin 	if (cflag & CSTOPB)
77948a6092fSMaxime Coquelin 		cr2 |= USART_CR2_STOP_2B;
78048a6092fSMaxime Coquelin 
78156f9a76cSErwan Le Ray 	bits = stm32_usart_get_databits(termios);
7826c5962f3SErwan Le Ray 	stm32_port->rdr_mask = (BIT(bits) - 1);
783c8a9d043SErwan Le Ray 
78448a6092fSMaxime Coquelin 	if (cflag & PARENB) {
785c8a9d043SErwan Le Ray 		bits++;
78648a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PCE;
787c8a9d043SErwan Le Ray 	}
788c8a9d043SErwan Le Ray 
789c8a9d043SErwan Le Ray 	/*
790c8a9d043SErwan Le Ray 	 * Word length configuration:
791c8a9d043SErwan Le Ray 	 * CS8 + parity, 9 bits word aka [M1:M0] = 0b01
792c8a9d043SErwan Le Ray 	 * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10
793c8a9d043SErwan Le Ray 	 * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00
794c8a9d043SErwan Le Ray 	 * M0 and M1 already cleared by cr1 initialization.
795c8a9d043SErwan Le Ray 	 */
796c8a9d043SErwan Le Ray 	if (bits == 9)
797ada8618fSAlexandre TORGUE 		cr1 |= USART_CR1_M0;
798c8a9d043SErwan Le Ray 	else if ((bits == 7) && cfg->has_7bits_data)
799c8a9d043SErwan Le Ray 		cr1 |= USART_CR1_M1;
800c8a9d043SErwan Le Ray 	else if (bits != 8)
801c8a9d043SErwan Le Ray 		dev_dbg(port->dev, "Unsupported data bits config: %u bits\n"
802c8a9d043SErwan Le Ray 			, bits);
80348a6092fSMaxime Coquelin 
8044cc0ed62SErwan Le Ray 	if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch ||
8054cc0ed62SErwan Le Ray 				       stm32_port->fifoen)) {
8064cc0ed62SErwan Le Ray 		if (cflag & CSTOPB)
8074cc0ed62SErwan Le Ray 			bits = bits + 3; /* 1 start bit + 2 stop bits */
8084cc0ed62SErwan Le Ray 		else
8094cc0ed62SErwan Le Ray 			bits = bits + 2; /* 1 start bit + 1 stop bit */
8104cc0ed62SErwan Le Ray 
8114cc0ed62SErwan Le Ray 		/* RX timeout irq to occur after last stop bit + bits */
8124cc0ed62SErwan Le Ray 		stm32_port->cr1_irq = USART_CR1_RTOIE;
8134cc0ed62SErwan Le Ray 		writel_relaxed(bits, port->membase + ofs->rtor);
8144cc0ed62SErwan Le Ray 		cr2 |= USART_CR2_RTOEN;
815d0a6a7bcSErwan Le Ray 		/* Not using dma, enable fifo threshold irq */
816d0a6a7bcSErwan Le Ray 		if (!stm32_port->rx_ch)
817d0a6a7bcSErwan Le Ray 			stm32_port->cr3_irq =  USART_CR3_RXFTIE;
8184cc0ed62SErwan Le Ray 	}
8194cc0ed62SErwan Le Ray 
820d0a6a7bcSErwan Le Ray 	cr1 |= stm32_port->cr1_irq;
821d0a6a7bcSErwan Le Ray 	cr3 |= stm32_port->cr3_irq;
822d0a6a7bcSErwan Le Ray 
82348a6092fSMaxime Coquelin 	if (cflag & PARODD)
82448a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PS;
82548a6092fSMaxime Coquelin 
82648a6092fSMaxime Coquelin 	port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
82748a6092fSMaxime Coquelin 	if (cflag & CRTSCTS) {
82848a6092fSMaxime Coquelin 		port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
82935abe98fSBich HEMON 		cr3 |= USART_CR3_CTSE | USART_CR3_RTSE;
83048a6092fSMaxime Coquelin 	}
83148a6092fSMaxime Coquelin 
83248a6092fSMaxime Coquelin 	usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud);
83348a6092fSMaxime Coquelin 
83448a6092fSMaxime Coquelin 	/*
83548a6092fSMaxime Coquelin 	 * The USART supports 16 or 8 times oversampling.
83648a6092fSMaxime Coquelin 	 * By default we prefer 16 times oversampling, so that the receiver
83748a6092fSMaxime Coquelin 	 * has a better tolerance to clock deviations.
83848a6092fSMaxime Coquelin 	 * 8 times oversampling is only used to achieve higher speeds.
83948a6092fSMaxime Coquelin 	 */
84048a6092fSMaxime Coquelin 	if (usartdiv < 16) {
84148a6092fSMaxime Coquelin 		oversampling = 8;
8421bcda09dSBich HEMON 		cr1 |= USART_CR1_OVER8;
84356f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_OVER8);
84448a6092fSMaxime Coquelin 	} else {
84548a6092fSMaxime Coquelin 		oversampling = 16;
8461bcda09dSBich HEMON 		cr1 &= ~USART_CR1_OVER8;
84756f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_OVER8);
84848a6092fSMaxime Coquelin 	}
84948a6092fSMaxime Coquelin 
85048a6092fSMaxime Coquelin 	mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT;
85148a6092fSMaxime Coquelin 	fraction = usartdiv % oversampling;
852ada8618fSAlexandre TORGUE 	writel_relaxed(mantissa | fraction, port->membase + ofs->brr);
85348a6092fSMaxime Coquelin 
85448a6092fSMaxime Coquelin 	uart_update_timeout(port, cflag, baud);
85548a6092fSMaxime Coquelin 
85648a6092fSMaxime Coquelin 	port->read_status_mask = USART_SR_ORE;
85748a6092fSMaxime Coquelin 	if (termios->c_iflag & INPCK)
85848a6092fSMaxime Coquelin 		port->read_status_mask |= USART_SR_PE | USART_SR_FE;
85948a6092fSMaxime Coquelin 	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
8604f01d833SErwan Le Ray 		port->read_status_mask |= USART_SR_FE;
86148a6092fSMaxime Coquelin 
86248a6092fSMaxime Coquelin 	/* Characters to ignore */
86348a6092fSMaxime Coquelin 	port->ignore_status_mask = 0;
86448a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNPAR)
86548a6092fSMaxime Coquelin 		port->ignore_status_mask = USART_SR_PE | USART_SR_FE;
86648a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNBRK) {
8674f01d833SErwan Le Ray 		port->ignore_status_mask |= USART_SR_FE;
86848a6092fSMaxime Coquelin 		/*
86948a6092fSMaxime Coquelin 		 * If we're ignoring parity and break indicators,
87048a6092fSMaxime Coquelin 		 * ignore overruns too (for real raw support).
87148a6092fSMaxime Coquelin 		 */
87248a6092fSMaxime Coquelin 		if (termios->c_iflag & IGNPAR)
87348a6092fSMaxime Coquelin 			port->ignore_status_mask |= USART_SR_ORE;
87448a6092fSMaxime Coquelin 	}
87548a6092fSMaxime Coquelin 
87648a6092fSMaxime Coquelin 	/* Ignore all characters if CREAD is not set */
87748a6092fSMaxime Coquelin 	if ((termios->c_cflag & CREAD) == 0)
87848a6092fSMaxime Coquelin 		port->ignore_status_mask |= USART_SR_DUMMY_RX;
87948a6092fSMaxime Coquelin 
88034891872SAlexandre TORGUE 	if (stm32_port->rx_ch)
88134891872SAlexandre TORGUE 		cr3 |= USART_CR3_DMAR;
88234891872SAlexandre TORGUE 
8831bcda09dSBich HEMON 	if (rs485conf->flags & SER_RS485_ENABLED) {
88456f9a76cSErwan Le Ray 		stm32_usart_config_reg_rs485(&cr1, &cr3,
8851bcda09dSBich HEMON 					     rs485conf->delay_rts_before_send,
88656f9a76cSErwan Le Ray 					     rs485conf->delay_rts_after_send,
88756f9a76cSErwan Le Ray 					     baud);
8881bcda09dSBich HEMON 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
8891bcda09dSBich HEMON 			cr3 &= ~USART_CR3_DEP;
8901bcda09dSBich HEMON 			rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
8911bcda09dSBich HEMON 		} else {
8921bcda09dSBich HEMON 			cr3 |= USART_CR3_DEP;
8931bcda09dSBich HEMON 			rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
8941bcda09dSBich HEMON 		}
8951bcda09dSBich HEMON 
8961bcda09dSBich HEMON 	} else {
8971bcda09dSBich HEMON 		cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP);
8981bcda09dSBich HEMON 		cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
8991bcda09dSBich HEMON 	}
9001bcda09dSBich HEMON 
90112761869SErwan Le Ray 	/* Configure wake up from low power on start bit detection */
90212761869SErwan Le Ray 	if (stm32_port->wakeirq > 0) {
90312761869SErwan Le Ray 		cr3 &= ~USART_CR3_WUS_MASK;
90412761869SErwan Le Ray 		cr3 |= USART_CR3_WUS_START_BIT;
90512761869SErwan Le Ray 	}
90612761869SErwan Le Ray 
907ada8618fSAlexandre TORGUE 	writel_relaxed(cr3, port->membase + ofs->cr3);
908ada8618fSAlexandre TORGUE 	writel_relaxed(cr2, port->membase + ofs->cr2);
909ada8618fSAlexandre TORGUE 	writel_relaxed(cr1, port->membase + ofs->cr1);
91048a6092fSMaxime Coquelin 
91156f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
91248a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
913*436c9793SErwan Le Ray 
914*436c9793SErwan Le Ray 	/* Handle modem control interrupts */
915*436c9793SErwan Le Ray 	if (UART_ENABLE_MS(port, termios->c_cflag))
916*436c9793SErwan Le Ray 		stm32_usart_enable_ms(port);
917*436c9793SErwan Le Ray 	else
918*436c9793SErwan Le Ray 		stm32_usart_disable_ms(port);
91948a6092fSMaxime Coquelin }
92048a6092fSMaxime Coquelin 
92156f9a76cSErwan Le Ray static const char *stm32_usart_type(struct uart_port *port)
92248a6092fSMaxime Coquelin {
92348a6092fSMaxime Coquelin 	return (port->type == PORT_STM32) ? DRIVER_NAME : NULL;
92448a6092fSMaxime Coquelin }
92548a6092fSMaxime Coquelin 
92656f9a76cSErwan Le Ray static void stm32_usart_release_port(struct uart_port *port)
92748a6092fSMaxime Coquelin {
92848a6092fSMaxime Coquelin }
92948a6092fSMaxime Coquelin 
93056f9a76cSErwan Le Ray static int stm32_usart_request_port(struct uart_port *port)
93148a6092fSMaxime Coquelin {
93248a6092fSMaxime Coquelin 	return 0;
93348a6092fSMaxime Coquelin }
93448a6092fSMaxime Coquelin 
93556f9a76cSErwan Le Ray static void stm32_usart_config_port(struct uart_port *port, int flags)
93648a6092fSMaxime Coquelin {
93748a6092fSMaxime Coquelin 	if (flags & UART_CONFIG_TYPE)
93848a6092fSMaxime Coquelin 		port->type = PORT_STM32;
93948a6092fSMaxime Coquelin }
94048a6092fSMaxime Coquelin 
94148a6092fSMaxime Coquelin static int
94256f9a76cSErwan Le Ray stm32_usart_verify_port(struct uart_port *port, struct serial_struct *ser)
94348a6092fSMaxime Coquelin {
94448a6092fSMaxime Coquelin 	/* No user changeable parameters */
94548a6092fSMaxime Coquelin 	return -EINVAL;
94648a6092fSMaxime Coquelin }
94748a6092fSMaxime Coquelin 
94856f9a76cSErwan Le Ray static void stm32_usart_pm(struct uart_port *port, unsigned int state,
94948a6092fSMaxime Coquelin 			   unsigned int oldstate)
95048a6092fSMaxime Coquelin {
95148a6092fSMaxime Coquelin 	struct stm32_port *stm32port = container_of(port,
95248a6092fSMaxime Coquelin 			struct stm32_port, port);
953d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
954d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32port->info->cfg;
95548a6092fSMaxime Coquelin 	unsigned long flags = 0;
95648a6092fSMaxime Coquelin 
95748a6092fSMaxime Coquelin 	switch (state) {
95848a6092fSMaxime Coquelin 	case UART_PM_STATE_ON:
959fb6dcef6SErwan Le Ray 		pm_runtime_get_sync(port->dev);
96048a6092fSMaxime Coquelin 		break;
96148a6092fSMaxime Coquelin 	case UART_PM_STATE_OFF:
96248a6092fSMaxime Coquelin 		spin_lock_irqsave(&port->lock, flags);
96356f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
96448a6092fSMaxime Coquelin 		spin_unlock_irqrestore(&port->lock, flags);
965fb6dcef6SErwan Le Ray 		pm_runtime_put_sync(port->dev);
96648a6092fSMaxime Coquelin 		break;
96748a6092fSMaxime Coquelin 	}
96848a6092fSMaxime Coquelin }
96948a6092fSMaxime Coquelin 
97048a6092fSMaxime Coquelin static const struct uart_ops stm32_uart_ops = {
97156f9a76cSErwan Le Ray 	.tx_empty	= stm32_usart_tx_empty,
97256f9a76cSErwan Le Ray 	.set_mctrl	= stm32_usart_set_mctrl,
97356f9a76cSErwan Le Ray 	.get_mctrl	= stm32_usart_get_mctrl,
97456f9a76cSErwan Le Ray 	.stop_tx	= stm32_usart_stop_tx,
97556f9a76cSErwan Le Ray 	.start_tx	= stm32_usart_start_tx,
97656f9a76cSErwan Le Ray 	.throttle	= stm32_usart_throttle,
97756f9a76cSErwan Le Ray 	.unthrottle	= stm32_usart_unthrottle,
97856f9a76cSErwan Le Ray 	.stop_rx	= stm32_usart_stop_rx,
97956f9a76cSErwan Le Ray 	.enable_ms	= stm32_usart_enable_ms,
98056f9a76cSErwan Le Ray 	.break_ctl	= stm32_usart_break_ctl,
98156f9a76cSErwan Le Ray 	.startup	= stm32_usart_startup,
98256f9a76cSErwan Le Ray 	.shutdown	= stm32_usart_shutdown,
98356f9a76cSErwan Le Ray 	.set_termios	= stm32_usart_set_termios,
98456f9a76cSErwan Le Ray 	.pm		= stm32_usart_pm,
98556f9a76cSErwan Le Ray 	.type		= stm32_usart_type,
98656f9a76cSErwan Le Ray 	.release_port	= stm32_usart_release_port,
98756f9a76cSErwan Le Ray 	.request_port	= stm32_usart_request_port,
98856f9a76cSErwan Le Ray 	.config_port	= stm32_usart_config_port,
98956f9a76cSErwan Le Ray 	.verify_port	= stm32_usart_verify_port,
99048a6092fSMaxime Coquelin };
99148a6092fSMaxime Coquelin 
99297f3a085SErwan Le Ray static void stm32_usart_deinit_port(struct stm32_port *stm32port)
99397f3a085SErwan Le Ray {
99497f3a085SErwan Le Ray 	clk_disable_unprepare(stm32port->clk);
99597f3a085SErwan Le Ray }
99697f3a085SErwan Le Ray 
99756f9a76cSErwan Le Ray static int stm32_usart_init_port(struct stm32_port *stm32port,
99848a6092fSMaxime Coquelin 				 struct platform_device *pdev)
99948a6092fSMaxime Coquelin {
100048a6092fSMaxime Coquelin 	struct uart_port *port = &stm32port->port;
100148a6092fSMaxime Coquelin 	struct resource *res;
1002e0f2a902SErwan Le Ray 	int ret, irq;
100348a6092fSMaxime Coquelin 
1004e0f2a902SErwan Le Ray 	irq = platform_get_irq(pdev, 0);
1005e0f2a902SErwan Le Ray 	if (irq <= 0)
1006e0f2a902SErwan Le Ray 		return irq ? : -ENODEV;
100792fc0023SErwan Le Ray 
100848a6092fSMaxime Coquelin 	port->iotype	= UPIO_MEM;
100948a6092fSMaxime Coquelin 	port->flags	= UPF_BOOT_AUTOCONF;
101048a6092fSMaxime Coquelin 	port->ops	= &stm32_uart_ops;
101148a6092fSMaxime Coquelin 	port->dev	= &pdev->dev;
1012d075719eSErwan Le Ray 	port->fifosize	= stm32port->info->cfg.fifosize;
10139feedaa7SDmitry Safonov 	port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE);
1014e0f2a902SErwan Le Ray 	port->irq = irq;
101556f9a76cSErwan Le Ray 	port->rs485_config = stm32_usart_config_rs485;
10167d8f6861SBich HEMON 
101756f9a76cSErwan Le Ray 	ret = stm32_usart_init_rs485(port, pdev);
1018c150c0f3SLukas Wunner 	if (ret)
1019c150c0f3SLukas Wunner 		return ret;
10207d8f6861SBich HEMON 
10212c58e560SErwan Le Ray 	if (stm32port->info->cfg.has_wakeup) {
1022fdf16d78SHolger Assmann 		stm32port->wakeirq = platform_get_irq_optional(pdev, 1);
10231df21786SStephen Boyd 		if (stm32port->wakeirq <= 0 && stm32port->wakeirq != -ENXIO)
10241df21786SStephen Boyd 			return stm32port->wakeirq ? : -ENODEV;
10252c58e560SErwan Le Ray 	}
10262c58e560SErwan Le Ray 
1027351a762aSGerald Baeza 	stm32port->fifoen = stm32port->info->cfg.has_fifo;
102848a6092fSMaxime Coquelin 
102948a6092fSMaxime Coquelin 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
103048a6092fSMaxime Coquelin 	port->membase = devm_ioremap_resource(&pdev->dev, res);
103148a6092fSMaxime Coquelin 	if (IS_ERR(port->membase))
103248a6092fSMaxime Coquelin 		return PTR_ERR(port->membase);
103348a6092fSMaxime Coquelin 	port->mapbase = res->start;
103448a6092fSMaxime Coquelin 
103548a6092fSMaxime Coquelin 	spin_lock_init(&port->lock);
103648a6092fSMaxime Coquelin 
103748a6092fSMaxime Coquelin 	stm32port->clk = devm_clk_get(&pdev->dev, NULL);
103848a6092fSMaxime Coquelin 	if (IS_ERR(stm32port->clk))
103948a6092fSMaxime Coquelin 		return PTR_ERR(stm32port->clk);
104048a6092fSMaxime Coquelin 
104148a6092fSMaxime Coquelin 	/* Ensure that clk rate is correct by enabling the clk */
104248a6092fSMaxime Coquelin 	ret = clk_prepare_enable(stm32port->clk);
104348a6092fSMaxime Coquelin 	if (ret)
104448a6092fSMaxime Coquelin 		return ret;
104548a6092fSMaxime Coquelin 
104648a6092fSMaxime Coquelin 	stm32port->port.uartclk = clk_get_rate(stm32port->clk);
1047ada80043SFabrice Gasnier 	if (!stm32port->port.uartclk) {
104848a6092fSMaxime Coquelin 		ret = -EINVAL;
10496cf61b9bSManivannan Sadhasivam 		goto err_clk;
1050ada80043SFabrice Gasnier 	}
105148a6092fSMaxime Coquelin 
10526cf61b9bSManivannan Sadhasivam 	stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0);
10536cf61b9bSManivannan Sadhasivam 	if (IS_ERR(stm32port->gpios)) {
10546cf61b9bSManivannan Sadhasivam 		ret = PTR_ERR(stm32port->gpios);
10556cf61b9bSManivannan Sadhasivam 		goto err_clk;
10566cf61b9bSManivannan Sadhasivam 	}
10576cf61b9bSManivannan Sadhasivam 
10589359369aSErwan Le Ray 	/*
10599359369aSErwan Le Ray 	 * Both CTS/RTS gpios and "st,hw-flow-ctrl" (deprecated) or "uart-has-rtscts"
10609359369aSErwan Le Ray 	 * properties should not be specified.
10619359369aSErwan Le Ray 	 */
10626cf61b9bSManivannan Sadhasivam 	if (stm32port->hw_flow_control) {
10636cf61b9bSManivannan Sadhasivam 		if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) ||
10646cf61b9bSManivannan Sadhasivam 		    mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) {
10656cf61b9bSManivannan Sadhasivam 			dev_err(&pdev->dev, "Conflicting RTS/CTS config\n");
10666cf61b9bSManivannan Sadhasivam 			ret = -EINVAL;
10676cf61b9bSManivannan Sadhasivam 			goto err_clk;
10686cf61b9bSManivannan Sadhasivam 		}
10696cf61b9bSManivannan Sadhasivam 	}
10706cf61b9bSManivannan Sadhasivam 
10716cf61b9bSManivannan Sadhasivam 	return ret;
10726cf61b9bSManivannan Sadhasivam 
10736cf61b9bSManivannan Sadhasivam err_clk:
10746cf61b9bSManivannan Sadhasivam 	clk_disable_unprepare(stm32port->clk);
10756cf61b9bSManivannan Sadhasivam 
107648a6092fSMaxime Coquelin 	return ret;
107748a6092fSMaxime Coquelin }
107848a6092fSMaxime Coquelin 
107956f9a76cSErwan Le Ray static struct stm32_port *stm32_usart_of_get_port(struct platform_device *pdev)
108048a6092fSMaxime Coquelin {
108148a6092fSMaxime Coquelin 	struct device_node *np = pdev->dev.of_node;
108248a6092fSMaxime Coquelin 	int id;
108348a6092fSMaxime Coquelin 
108448a6092fSMaxime Coquelin 	if (!np)
108548a6092fSMaxime Coquelin 		return NULL;
108648a6092fSMaxime Coquelin 
108748a6092fSMaxime Coquelin 	id = of_alias_get_id(np, "serial");
1088e5707915SGerald Baeza 	if (id < 0) {
1089e5707915SGerald Baeza 		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id);
1090e5707915SGerald Baeza 		return NULL;
1091e5707915SGerald Baeza 	}
109248a6092fSMaxime Coquelin 
109348a6092fSMaxime Coquelin 	if (WARN_ON(id >= STM32_MAX_PORTS))
109448a6092fSMaxime Coquelin 		return NULL;
109548a6092fSMaxime Coquelin 
10966fd9fffbSErwan Le Ray 	stm32_ports[id].hw_flow_control =
10976fd9fffbSErwan Le Ray 		of_property_read_bool (np, "st,hw-flow-ctrl") /*deprecated*/ ||
10986fd9fffbSErwan Le Ray 		of_property_read_bool (np, "uart-has-rtscts");
109948a6092fSMaxime Coquelin 	stm32_ports[id].port.line = id;
11004cc0ed62SErwan Le Ray 	stm32_ports[id].cr1_irq = USART_CR1_RXNEIE;
1101d0a6a7bcSErwan Le Ray 	stm32_ports[id].cr3_irq = 0;
1102e5707915SGerald Baeza 	stm32_ports[id].last_res = RX_BUF_L;
110348a6092fSMaxime Coquelin 	return &stm32_ports[id];
110448a6092fSMaxime Coquelin }
110548a6092fSMaxime Coquelin 
110648a6092fSMaxime Coquelin #ifdef CONFIG_OF
110748a6092fSMaxime Coquelin static const struct of_device_id stm32_match[] = {
1108ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32-uart", .data = &stm32f4_info},
1109ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32f7-uart", .data = &stm32f7_info},
1110270e5a74SFabrice Gasnier 	{ .compatible = "st,stm32h7-uart", .data = &stm32h7_info},
111148a6092fSMaxime Coquelin 	{},
111248a6092fSMaxime Coquelin };
111348a6092fSMaxime Coquelin 
111448a6092fSMaxime Coquelin MODULE_DEVICE_TABLE(of, stm32_match);
111548a6092fSMaxime Coquelin #endif
111648a6092fSMaxime Coquelin 
111756f9a76cSErwan Le Ray static int stm32_usart_of_dma_rx_probe(struct stm32_port *stm32port,
111834891872SAlexandre TORGUE 				       struct platform_device *pdev)
111934891872SAlexandre TORGUE {
1120d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
112134891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
112234891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
112334891872SAlexandre TORGUE 	struct dma_slave_config config;
112434891872SAlexandre TORGUE 	struct dma_async_tx_descriptor *desc = NULL;
112534891872SAlexandre TORGUE 	int ret;
112634891872SAlexandre TORGUE 
112734891872SAlexandre TORGUE 	/* Request DMA RX channel */
112834891872SAlexandre TORGUE 	stm32port->rx_ch = dma_request_slave_channel(dev, "rx");
112934891872SAlexandre TORGUE 	if (!stm32port->rx_ch) {
113034891872SAlexandre TORGUE 		dev_info(dev, "rx dma alloc failed\n");
113134891872SAlexandre TORGUE 		return -ENODEV;
113234891872SAlexandre TORGUE 	}
113334891872SAlexandre TORGUE 	stm32port->rx_buf = dma_alloc_coherent(&pdev->dev, RX_BUF_L,
113434891872SAlexandre TORGUE 					       &stm32port->rx_dma_buf,
113534891872SAlexandre TORGUE 					       GFP_KERNEL);
113634891872SAlexandre TORGUE 	if (!stm32port->rx_buf) {
113734891872SAlexandre TORGUE 		ret = -ENOMEM;
113834891872SAlexandre TORGUE 		goto alloc_err;
113934891872SAlexandre TORGUE 	}
114034891872SAlexandre TORGUE 
114134891872SAlexandre TORGUE 	/* Configure DMA channel */
114234891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
11438e5481d9SArnd Bergmann 	config.src_addr = port->mapbase + ofs->rdr;
114434891872SAlexandre TORGUE 	config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
114534891872SAlexandre TORGUE 
114634891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->rx_ch, &config);
114734891872SAlexandre TORGUE 	if (ret < 0) {
114834891872SAlexandre TORGUE 		dev_err(dev, "rx dma channel config failed\n");
114934891872SAlexandre TORGUE 		ret = -ENODEV;
115034891872SAlexandre TORGUE 		goto config_err;
115134891872SAlexandre TORGUE 	}
115234891872SAlexandre TORGUE 
115334891872SAlexandre TORGUE 	/* Prepare a DMA cyclic transaction */
115434891872SAlexandre TORGUE 	desc = dmaengine_prep_dma_cyclic(stm32port->rx_ch,
115534891872SAlexandre TORGUE 					 stm32port->rx_dma_buf,
115634891872SAlexandre TORGUE 					 RX_BUF_L, RX_BUF_P, DMA_DEV_TO_MEM,
115734891872SAlexandre TORGUE 					 DMA_PREP_INTERRUPT);
115834891872SAlexandre TORGUE 	if (!desc) {
115934891872SAlexandre TORGUE 		dev_err(dev, "rx dma prep cyclic failed\n");
116034891872SAlexandre TORGUE 		ret = -ENODEV;
116134891872SAlexandre TORGUE 		goto config_err;
116234891872SAlexandre TORGUE 	}
116334891872SAlexandre TORGUE 
116434891872SAlexandre TORGUE 	/* No callback as dma buffer is drained on usart interrupt */
116534891872SAlexandre TORGUE 	desc->callback = NULL;
116634891872SAlexandre TORGUE 	desc->callback_param = NULL;
116734891872SAlexandre TORGUE 
116834891872SAlexandre TORGUE 	/* Push current DMA transaction in the pending queue */
1169e7997f7fSErwan Le Ray 	ret = dma_submit_error(dmaengine_submit(desc));
1170e7997f7fSErwan Le Ray 	if (ret) {
1171e7997f7fSErwan Le Ray 		dmaengine_terminate_sync(stm32port->rx_ch);
1172e7997f7fSErwan Le Ray 		goto config_err;
1173e7997f7fSErwan Le Ray 	}
117434891872SAlexandre TORGUE 
117534891872SAlexandre TORGUE 	/* Issue pending DMA requests */
117634891872SAlexandre TORGUE 	dma_async_issue_pending(stm32port->rx_ch);
117734891872SAlexandre TORGUE 
117834891872SAlexandre TORGUE 	return 0;
117934891872SAlexandre TORGUE 
118034891872SAlexandre TORGUE config_err:
118134891872SAlexandre TORGUE 	dma_free_coherent(&pdev->dev,
118234891872SAlexandre TORGUE 			  RX_BUF_L, stm32port->rx_buf,
118334891872SAlexandre TORGUE 			  stm32port->rx_dma_buf);
118434891872SAlexandre TORGUE 
118534891872SAlexandre TORGUE alloc_err:
118634891872SAlexandre TORGUE 	dma_release_channel(stm32port->rx_ch);
118734891872SAlexandre TORGUE 	stm32port->rx_ch = NULL;
118834891872SAlexandre TORGUE 
118934891872SAlexandre TORGUE 	return ret;
119034891872SAlexandre TORGUE }
119134891872SAlexandre TORGUE 
119256f9a76cSErwan Le Ray static int stm32_usart_of_dma_tx_probe(struct stm32_port *stm32port,
119334891872SAlexandre TORGUE 				       struct platform_device *pdev)
119434891872SAlexandre TORGUE {
1195d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
119634891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
119734891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
119834891872SAlexandre TORGUE 	struct dma_slave_config config;
119934891872SAlexandre TORGUE 	int ret;
120034891872SAlexandre TORGUE 
120134891872SAlexandre TORGUE 	stm32port->tx_dma_busy = false;
120234891872SAlexandre TORGUE 
120334891872SAlexandre TORGUE 	/* Request DMA TX channel */
120434891872SAlexandre TORGUE 	stm32port->tx_ch = dma_request_slave_channel(dev, "tx");
120534891872SAlexandre TORGUE 	if (!stm32port->tx_ch) {
120634891872SAlexandre TORGUE 		dev_info(dev, "tx dma alloc failed\n");
120734891872SAlexandre TORGUE 		return -ENODEV;
120834891872SAlexandre TORGUE 	}
120934891872SAlexandre TORGUE 	stm32port->tx_buf = dma_alloc_coherent(&pdev->dev, TX_BUF_L,
121034891872SAlexandre TORGUE 					       &stm32port->tx_dma_buf,
121134891872SAlexandre TORGUE 					       GFP_KERNEL);
121234891872SAlexandre TORGUE 	if (!stm32port->tx_buf) {
121334891872SAlexandre TORGUE 		ret = -ENOMEM;
121434891872SAlexandre TORGUE 		goto alloc_err;
121534891872SAlexandre TORGUE 	}
121634891872SAlexandre TORGUE 
121734891872SAlexandre TORGUE 	/* Configure DMA channel */
121834891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
12198e5481d9SArnd Bergmann 	config.dst_addr = port->mapbase + ofs->tdr;
122034891872SAlexandre TORGUE 	config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
122134891872SAlexandre TORGUE 
122234891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->tx_ch, &config);
122334891872SAlexandre TORGUE 	if (ret < 0) {
122434891872SAlexandre TORGUE 		dev_err(dev, "tx dma channel config failed\n");
122534891872SAlexandre TORGUE 		ret = -ENODEV;
122634891872SAlexandre TORGUE 		goto config_err;
122734891872SAlexandre TORGUE 	}
122834891872SAlexandre TORGUE 
122934891872SAlexandre TORGUE 	return 0;
123034891872SAlexandre TORGUE 
123134891872SAlexandre TORGUE config_err:
123234891872SAlexandre TORGUE 	dma_free_coherent(&pdev->dev,
123334891872SAlexandre TORGUE 			  TX_BUF_L, stm32port->tx_buf,
123434891872SAlexandre TORGUE 			  stm32port->tx_dma_buf);
123534891872SAlexandre TORGUE 
123634891872SAlexandre TORGUE alloc_err:
123734891872SAlexandre TORGUE 	dma_release_channel(stm32port->tx_ch);
123834891872SAlexandre TORGUE 	stm32port->tx_ch = NULL;
123934891872SAlexandre TORGUE 
124034891872SAlexandre TORGUE 	return ret;
124134891872SAlexandre TORGUE }
124234891872SAlexandre TORGUE 
124356f9a76cSErwan Le Ray static int stm32_usart_serial_probe(struct platform_device *pdev)
124448a6092fSMaxime Coquelin {
124548a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
1246ada8618fSAlexandre TORGUE 	int ret;
124748a6092fSMaxime Coquelin 
124856f9a76cSErwan Le Ray 	stm32port = stm32_usart_of_get_port(pdev);
124948a6092fSMaxime Coquelin 	if (!stm32port)
125048a6092fSMaxime Coquelin 		return -ENODEV;
125148a6092fSMaxime Coquelin 
1252d825f0beSStephen Boyd 	stm32port->info = of_device_get_match_data(&pdev->dev);
1253d825f0beSStephen Boyd 	if (!stm32port->info)
1254ada8618fSAlexandre TORGUE 		return -EINVAL;
1255ada8618fSAlexandre TORGUE 
125656f9a76cSErwan Le Ray 	ret = stm32_usart_init_port(stm32port, pdev);
125748a6092fSMaxime Coquelin 	if (ret)
125848a6092fSMaxime Coquelin 		return ret;
125948a6092fSMaxime Coquelin 
12602c58e560SErwan Le Ray 	if (stm32port->wakeirq > 0) {
1261270e5a74SFabrice Gasnier 		ret = device_init_wakeup(&pdev->dev, true);
126248a6092fSMaxime Coquelin 		if (ret)
1263ada80043SFabrice Gasnier 			goto err_uninit;
12645297f274SErwan Le Ray 
12655297f274SErwan Le Ray 		ret = dev_pm_set_dedicated_wake_irq(&pdev->dev,
12665297f274SErwan Le Ray 						    stm32port->wakeirq);
12675297f274SErwan Le Ray 		if (ret)
12685297f274SErwan Le Ray 			goto err_nowup;
12695297f274SErwan Le Ray 
12705297f274SErwan Le Ray 		device_set_wakeup_enable(&pdev->dev, false);
1271270e5a74SFabrice Gasnier 	}
1272270e5a74SFabrice Gasnier 
127356f9a76cSErwan Le Ray 	ret = stm32_usart_of_dma_rx_probe(stm32port, pdev);
127434891872SAlexandre TORGUE 	if (ret)
127534891872SAlexandre TORGUE 		dev_info(&pdev->dev, "interrupt mode used for rx (no dma)\n");
127634891872SAlexandre TORGUE 
127756f9a76cSErwan Le Ray 	ret = stm32_usart_of_dma_tx_probe(stm32port, pdev);
127834891872SAlexandre TORGUE 	if (ret)
127934891872SAlexandre TORGUE 		dev_info(&pdev->dev, "interrupt mode used for tx (no dma)\n");
128034891872SAlexandre TORGUE 
128148a6092fSMaxime Coquelin 	platform_set_drvdata(pdev, &stm32port->port);
128248a6092fSMaxime Coquelin 
1283fb6dcef6SErwan Le Ray 	pm_runtime_get_noresume(&pdev->dev);
1284fb6dcef6SErwan Le Ray 	pm_runtime_set_active(&pdev->dev);
1285fb6dcef6SErwan Le Ray 	pm_runtime_enable(&pdev->dev);
128687fd0741SErwan Le Ray 
128787fd0741SErwan Le Ray 	ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port);
128887fd0741SErwan Le Ray 	if (ret)
128987fd0741SErwan Le Ray 		goto err_port;
129087fd0741SErwan Le Ray 
1291fb6dcef6SErwan Le Ray 	pm_runtime_put_sync(&pdev->dev);
1292fb6dcef6SErwan Le Ray 
129348a6092fSMaxime Coquelin 	return 0;
1294ada80043SFabrice Gasnier 
129587fd0741SErwan Le Ray err_port:
129687fd0741SErwan Le Ray 	pm_runtime_disable(&pdev->dev);
129787fd0741SErwan Le Ray 	pm_runtime_set_suspended(&pdev->dev);
129887fd0741SErwan Le Ray 	pm_runtime_put_noidle(&pdev->dev);
129987fd0741SErwan Le Ray 
130087fd0741SErwan Le Ray 	if (stm32port->rx_ch) {
130187fd0741SErwan Le Ray 		dmaengine_terminate_async(stm32port->rx_ch);
130287fd0741SErwan Le Ray 		dma_release_channel(stm32port->rx_ch);
130387fd0741SErwan Le Ray 	}
130487fd0741SErwan Le Ray 
130587fd0741SErwan Le Ray 	if (stm32port->rx_dma_buf)
130687fd0741SErwan Le Ray 		dma_free_coherent(&pdev->dev,
130787fd0741SErwan Le Ray 				  RX_BUF_L, stm32port->rx_buf,
130887fd0741SErwan Le Ray 				  stm32port->rx_dma_buf);
130987fd0741SErwan Le Ray 
131087fd0741SErwan Le Ray 	if (stm32port->tx_ch) {
131187fd0741SErwan Le Ray 		dmaengine_terminate_async(stm32port->tx_ch);
131287fd0741SErwan Le Ray 		dma_release_channel(stm32port->tx_ch);
131387fd0741SErwan Le Ray 	}
131487fd0741SErwan Le Ray 
131587fd0741SErwan Le Ray 	if (stm32port->tx_dma_buf)
131687fd0741SErwan Le Ray 		dma_free_coherent(&pdev->dev,
131787fd0741SErwan Le Ray 				  TX_BUF_L, stm32port->tx_buf,
131887fd0741SErwan Le Ray 				  stm32port->tx_dma_buf);
131987fd0741SErwan Le Ray 
13202c58e560SErwan Le Ray 	if (stm32port->wakeirq > 0)
13215297f274SErwan Le Ray 		dev_pm_clear_wake_irq(&pdev->dev);
13225297f274SErwan Le Ray 
1323270e5a74SFabrice Gasnier err_nowup:
13242c58e560SErwan Le Ray 	if (stm32port->wakeirq > 0)
1325270e5a74SFabrice Gasnier 		device_init_wakeup(&pdev->dev, false);
1326270e5a74SFabrice Gasnier 
1327ada80043SFabrice Gasnier err_uninit:
132897f3a085SErwan Le Ray 	stm32_usart_deinit_port(stm32port);
1329ada80043SFabrice Gasnier 
1330ada80043SFabrice Gasnier 	return ret;
133148a6092fSMaxime Coquelin }
133248a6092fSMaxime Coquelin 
133356f9a76cSErwan Le Ray static int stm32_usart_serial_remove(struct platform_device *pdev)
133448a6092fSMaxime Coquelin {
133548a6092fSMaxime Coquelin 	struct uart_port *port = platform_get_drvdata(pdev);
1336511c7b1bSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1337d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1338fb6dcef6SErwan Le Ray 	int err;
1339fb6dcef6SErwan Le Ray 
1340fb6dcef6SErwan Le Ray 	pm_runtime_get_sync(&pdev->dev);
134187fd0741SErwan Le Ray 	err = uart_remove_one_port(&stm32_usart_driver, port);
134287fd0741SErwan Le Ray 	if (err)
134387fd0741SErwan Le Ray 		return(err);
134487fd0741SErwan Le Ray 
134587fd0741SErwan Le Ray 	pm_runtime_disable(&pdev->dev);
134687fd0741SErwan Le Ray 	pm_runtime_set_suspended(&pdev->dev);
134787fd0741SErwan Le Ray 	pm_runtime_put_noidle(&pdev->dev);
134834891872SAlexandre TORGUE 
134956f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
135034891872SAlexandre TORGUE 
135187fd0741SErwan Le Ray 	if (stm32_port->rx_ch) {
135287fd0741SErwan Le Ray 		dmaengine_terminate_async(stm32_port->rx_ch);
135334891872SAlexandre TORGUE 		dma_release_channel(stm32_port->rx_ch);
135487fd0741SErwan Le Ray 	}
135534891872SAlexandre TORGUE 
135634891872SAlexandre TORGUE 	if (stm32_port->rx_dma_buf)
135734891872SAlexandre TORGUE 		dma_free_coherent(&pdev->dev,
135834891872SAlexandre TORGUE 				  RX_BUF_L, stm32_port->rx_buf,
135934891872SAlexandre TORGUE 				  stm32_port->rx_dma_buf);
136034891872SAlexandre TORGUE 
136156f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
136234891872SAlexandre TORGUE 
136387fd0741SErwan Le Ray 	if (stm32_port->tx_ch) {
136487fd0741SErwan Le Ray 		dmaengine_terminate_async(stm32_port->tx_ch);
136534891872SAlexandre TORGUE 		dma_release_channel(stm32_port->tx_ch);
136687fd0741SErwan Le Ray 	}
136734891872SAlexandre TORGUE 
136834891872SAlexandre TORGUE 	if (stm32_port->tx_dma_buf)
136934891872SAlexandre TORGUE 		dma_free_coherent(&pdev->dev,
137034891872SAlexandre TORGUE 				  TX_BUF_L, stm32_port->tx_buf,
137134891872SAlexandre TORGUE 				  stm32_port->tx_dma_buf);
1372511c7b1bSAlexandre TORGUE 
13732c58e560SErwan Le Ray 	if (stm32_port->wakeirq > 0) {
13745297f274SErwan Le Ray 		dev_pm_clear_wake_irq(&pdev->dev);
1375270e5a74SFabrice Gasnier 		device_init_wakeup(&pdev->dev, false);
13765297f274SErwan Le Ray 	}
1377270e5a74SFabrice Gasnier 
137897f3a085SErwan Le Ray 	stm32_usart_deinit_port(stm32_port);
137948a6092fSMaxime Coquelin 
138087fd0741SErwan Le Ray 	return 0;
138148a6092fSMaxime Coquelin }
138248a6092fSMaxime Coquelin 
138348a6092fSMaxime Coquelin #ifdef CONFIG_SERIAL_STM32_CONSOLE
138456f9a76cSErwan Le Ray static void stm32_usart_console_putchar(struct uart_port *port, int ch)
138548a6092fSMaxime Coquelin {
1386ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1387d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1388ada8618fSAlexandre TORGUE 
1389ada8618fSAlexandre TORGUE 	while (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
139048a6092fSMaxime Coquelin 		cpu_relax();
139148a6092fSMaxime Coquelin 
1392ada8618fSAlexandre TORGUE 	writel_relaxed(ch, port->membase + ofs->tdr);
139348a6092fSMaxime Coquelin }
139448a6092fSMaxime Coquelin 
139556f9a76cSErwan Le Ray static void stm32_usart_console_write(struct console *co, const char *s,
139692fc0023SErwan Le Ray 				      unsigned int cnt)
139748a6092fSMaxime Coquelin {
139848a6092fSMaxime Coquelin 	struct uart_port *port = &stm32_ports[co->index].port;
1399ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1400d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1401d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
140248a6092fSMaxime Coquelin 	unsigned long flags;
140348a6092fSMaxime Coquelin 	u32 old_cr1, new_cr1;
140448a6092fSMaxime Coquelin 	int locked = 1;
140548a6092fSMaxime Coquelin 
140648a6092fSMaxime Coquelin 	local_irq_save(flags);
140748a6092fSMaxime Coquelin 	if (port->sysrq)
140848a6092fSMaxime Coquelin 		locked = 0;
140948a6092fSMaxime Coquelin 	else if (oops_in_progress)
141048a6092fSMaxime Coquelin 		locked = spin_trylock(&port->lock);
141148a6092fSMaxime Coquelin 	else
141248a6092fSMaxime Coquelin 		spin_lock(&port->lock);
141348a6092fSMaxime Coquelin 
141487f1f809SAlexandre TORGUE 	/* Save and disable interrupts, enable the transmitter */
1415ada8618fSAlexandre TORGUE 	old_cr1 = readl_relaxed(port->membase + ofs->cr1);
141648a6092fSMaxime Coquelin 	new_cr1 = old_cr1 & ~USART_CR1_IE_MASK;
141787f1f809SAlexandre TORGUE 	new_cr1 |=  USART_CR1_TE | BIT(cfg->uart_enable_bit);
1418ada8618fSAlexandre TORGUE 	writel_relaxed(new_cr1, port->membase + ofs->cr1);
141948a6092fSMaxime Coquelin 
142056f9a76cSErwan Le Ray 	uart_console_write(port, s, cnt, stm32_usart_console_putchar);
142148a6092fSMaxime Coquelin 
142248a6092fSMaxime Coquelin 	/* Restore interrupt state */
1423ada8618fSAlexandre TORGUE 	writel_relaxed(old_cr1, port->membase + ofs->cr1);
142448a6092fSMaxime Coquelin 
142548a6092fSMaxime Coquelin 	if (locked)
142648a6092fSMaxime Coquelin 		spin_unlock(&port->lock);
142748a6092fSMaxime Coquelin 	local_irq_restore(flags);
142848a6092fSMaxime Coquelin }
142948a6092fSMaxime Coquelin 
143056f9a76cSErwan Le Ray static int stm32_usart_console_setup(struct console *co, char *options)
143148a6092fSMaxime Coquelin {
143248a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
143348a6092fSMaxime Coquelin 	int baud = 9600;
143448a6092fSMaxime Coquelin 	int bits = 8;
143548a6092fSMaxime Coquelin 	int parity = 'n';
143648a6092fSMaxime Coquelin 	int flow = 'n';
143748a6092fSMaxime Coquelin 
143848a6092fSMaxime Coquelin 	if (co->index >= STM32_MAX_PORTS)
143948a6092fSMaxime Coquelin 		return -ENODEV;
144048a6092fSMaxime Coquelin 
144148a6092fSMaxime Coquelin 	stm32port = &stm32_ports[co->index];
144248a6092fSMaxime Coquelin 
144348a6092fSMaxime Coquelin 	/*
144448a6092fSMaxime Coquelin 	 * This driver does not support early console initialization
144548a6092fSMaxime Coquelin 	 * (use ARM early printk support instead), so we only expect
144648a6092fSMaxime Coquelin 	 * this to be called during the uart port registration when the
144748a6092fSMaxime Coquelin 	 * driver gets probed and the port should be mapped at that point.
144848a6092fSMaxime Coquelin 	 */
144992fc0023SErwan Le Ray 	if (stm32port->port.mapbase == 0 || !stm32port->port.membase)
145048a6092fSMaxime Coquelin 		return -ENXIO;
145148a6092fSMaxime Coquelin 
145248a6092fSMaxime Coquelin 	if (options)
145348a6092fSMaxime Coquelin 		uart_parse_options(options, &baud, &parity, &bits, &flow);
145448a6092fSMaxime Coquelin 
145548a6092fSMaxime Coquelin 	return uart_set_options(&stm32port->port, co, baud, parity, bits, flow);
145648a6092fSMaxime Coquelin }
145748a6092fSMaxime Coquelin 
145848a6092fSMaxime Coquelin static struct console stm32_console = {
145948a6092fSMaxime Coquelin 	.name		= STM32_SERIAL_NAME,
146048a6092fSMaxime Coquelin 	.device		= uart_console_device,
146156f9a76cSErwan Le Ray 	.write		= stm32_usart_console_write,
146256f9a76cSErwan Le Ray 	.setup		= stm32_usart_console_setup,
146348a6092fSMaxime Coquelin 	.flags		= CON_PRINTBUFFER,
146448a6092fSMaxime Coquelin 	.index		= -1,
146548a6092fSMaxime Coquelin 	.data		= &stm32_usart_driver,
146648a6092fSMaxime Coquelin };
146748a6092fSMaxime Coquelin 
146848a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE (&stm32_console)
146948a6092fSMaxime Coquelin 
147048a6092fSMaxime Coquelin #else
147148a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE NULL
147248a6092fSMaxime Coquelin #endif /* CONFIG_SERIAL_STM32_CONSOLE */
147348a6092fSMaxime Coquelin 
147448a6092fSMaxime Coquelin static struct uart_driver stm32_usart_driver = {
147548a6092fSMaxime Coquelin 	.driver_name	= DRIVER_NAME,
147648a6092fSMaxime Coquelin 	.dev_name	= STM32_SERIAL_NAME,
147748a6092fSMaxime Coquelin 	.major		= 0,
147848a6092fSMaxime Coquelin 	.minor		= 0,
147948a6092fSMaxime Coquelin 	.nr		= STM32_MAX_PORTS,
148048a6092fSMaxime Coquelin 	.cons		= STM32_SERIAL_CONSOLE,
148148a6092fSMaxime Coquelin };
148248a6092fSMaxime Coquelin 
148356f9a76cSErwan Le Ray static void __maybe_unused stm32_usart_serial_en_wakeup(struct uart_port *port,
1484fe94347dSErwan Le Ray 							bool enable)
1485270e5a74SFabrice Gasnier {
1486270e5a74SFabrice Gasnier 	struct stm32_port *stm32_port = to_stm32_port(port);
1487d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1488270e5a74SFabrice Gasnier 
14892c58e560SErwan Le Ray 	if (stm32_port->wakeirq <= 0)
1490270e5a74SFabrice Gasnier 		return;
1491270e5a74SFabrice Gasnier 
149212761869SErwan Le Ray 	/*
149312761869SErwan Le Ray 	 * Enable low-power wake-up and wake-up irq if argument is set to
149412761869SErwan Le Ray 	 * "enable", disable low-power wake-up and wake-up irq otherwise
149512761869SErwan Le Ray 	 */
1496270e5a74SFabrice Gasnier 	if (enable) {
149756f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_UESM);
149812761869SErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_WUFIE);
1499270e5a74SFabrice Gasnier 	} else {
150056f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_UESM);
150112761869SErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE);
1502270e5a74SFabrice Gasnier 	}
1503270e5a74SFabrice Gasnier }
1504270e5a74SFabrice Gasnier 
150556f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_suspend(struct device *dev)
1506270e5a74SFabrice Gasnier {
1507270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
1508270e5a74SFabrice Gasnier 
1509270e5a74SFabrice Gasnier 	uart_suspend_port(&stm32_usart_driver, port);
1510270e5a74SFabrice Gasnier 
1511270e5a74SFabrice Gasnier 	if (device_may_wakeup(dev))
151256f9a76cSErwan Le Ray 		stm32_usart_serial_en_wakeup(port, true);
1513270e5a74SFabrice Gasnier 	else
151456f9a76cSErwan Le Ray 		stm32_usart_serial_en_wakeup(port, false);
1515270e5a74SFabrice Gasnier 
151655484fccSErwan Le Ray 	/*
151755484fccSErwan Le Ray 	 * When "no_console_suspend" is enabled, keep the pinctrl default state
151855484fccSErwan Le Ray 	 * and rely on bootloader stage to restore this state upon resume.
151955484fccSErwan Le Ray 	 * Otherwise, apply the idle or sleep states depending on wakeup
152055484fccSErwan Le Ray 	 * capabilities.
152155484fccSErwan Le Ray 	 */
152255484fccSErwan Le Ray 	if (console_suspend_enabled || !uart_console(port)) {
152355484fccSErwan Le Ray 		if (device_may_wakeup(dev))
152455484fccSErwan Le Ray 			pinctrl_pm_select_idle_state(dev);
152555484fccSErwan Le Ray 		else
152694616d9aSErwan Le Ray 			pinctrl_pm_select_sleep_state(dev);
152755484fccSErwan Le Ray 	}
152894616d9aSErwan Le Ray 
1529270e5a74SFabrice Gasnier 	return 0;
1530270e5a74SFabrice Gasnier }
1531270e5a74SFabrice Gasnier 
153256f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_resume(struct device *dev)
1533270e5a74SFabrice Gasnier {
1534270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
1535270e5a74SFabrice Gasnier 
153694616d9aSErwan Le Ray 	pinctrl_pm_select_default_state(dev);
153794616d9aSErwan Le Ray 
1538270e5a74SFabrice Gasnier 	if (device_may_wakeup(dev))
153956f9a76cSErwan Le Ray 		stm32_usart_serial_en_wakeup(port, false);
1540270e5a74SFabrice Gasnier 
1541270e5a74SFabrice Gasnier 	return uart_resume_port(&stm32_usart_driver, port);
1542270e5a74SFabrice Gasnier }
1543270e5a74SFabrice Gasnier 
154456f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_suspend(struct device *dev)
1545fb6dcef6SErwan Le Ray {
1546fb6dcef6SErwan Le Ray 	struct uart_port *port = dev_get_drvdata(dev);
1547fb6dcef6SErwan Le Ray 	struct stm32_port *stm32port = container_of(port,
1548fb6dcef6SErwan Le Ray 			struct stm32_port, port);
1549fb6dcef6SErwan Le Ray 
1550fb6dcef6SErwan Le Ray 	clk_disable_unprepare(stm32port->clk);
1551fb6dcef6SErwan Le Ray 
1552fb6dcef6SErwan Le Ray 	return 0;
1553fb6dcef6SErwan Le Ray }
1554fb6dcef6SErwan Le Ray 
155556f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_resume(struct device *dev)
1556fb6dcef6SErwan Le Ray {
1557fb6dcef6SErwan Le Ray 	struct uart_port *port = dev_get_drvdata(dev);
1558fb6dcef6SErwan Le Ray 	struct stm32_port *stm32port = container_of(port,
1559fb6dcef6SErwan Le Ray 			struct stm32_port, port);
1560fb6dcef6SErwan Le Ray 
1561fb6dcef6SErwan Le Ray 	return clk_prepare_enable(stm32port->clk);
1562fb6dcef6SErwan Le Ray }
1563fb6dcef6SErwan Le Ray 
1564270e5a74SFabrice Gasnier static const struct dev_pm_ops stm32_serial_pm_ops = {
156556f9a76cSErwan Le Ray 	SET_RUNTIME_PM_OPS(stm32_usart_runtime_suspend,
156656f9a76cSErwan Le Ray 			   stm32_usart_runtime_resume, NULL)
156756f9a76cSErwan Le Ray 	SET_SYSTEM_SLEEP_PM_OPS(stm32_usart_serial_suspend,
156856f9a76cSErwan Le Ray 				stm32_usart_serial_resume)
1569270e5a74SFabrice Gasnier };
1570270e5a74SFabrice Gasnier 
157148a6092fSMaxime Coquelin static struct platform_driver stm32_serial_driver = {
157256f9a76cSErwan Le Ray 	.probe		= stm32_usart_serial_probe,
157356f9a76cSErwan Le Ray 	.remove		= stm32_usart_serial_remove,
157448a6092fSMaxime Coquelin 	.driver	= {
157548a6092fSMaxime Coquelin 		.name	= DRIVER_NAME,
1576270e5a74SFabrice Gasnier 		.pm	= &stm32_serial_pm_ops,
157748a6092fSMaxime Coquelin 		.of_match_table = of_match_ptr(stm32_match),
157848a6092fSMaxime Coquelin 	},
157948a6092fSMaxime Coquelin };
158048a6092fSMaxime Coquelin 
158156f9a76cSErwan Le Ray static int __init stm32_usart_init(void)
158248a6092fSMaxime Coquelin {
158348a6092fSMaxime Coquelin 	static char banner[] __initdata = "STM32 USART driver initialized";
158448a6092fSMaxime Coquelin 	int ret;
158548a6092fSMaxime Coquelin 
158648a6092fSMaxime Coquelin 	pr_info("%s\n", banner);
158748a6092fSMaxime Coquelin 
158848a6092fSMaxime Coquelin 	ret = uart_register_driver(&stm32_usart_driver);
158948a6092fSMaxime Coquelin 	if (ret)
159048a6092fSMaxime Coquelin 		return ret;
159148a6092fSMaxime Coquelin 
159248a6092fSMaxime Coquelin 	ret = platform_driver_register(&stm32_serial_driver);
159348a6092fSMaxime Coquelin 	if (ret)
159448a6092fSMaxime Coquelin 		uart_unregister_driver(&stm32_usart_driver);
159548a6092fSMaxime Coquelin 
159648a6092fSMaxime Coquelin 	return ret;
159748a6092fSMaxime Coquelin }
159848a6092fSMaxime Coquelin 
159956f9a76cSErwan Le Ray static void __exit stm32_usart_exit(void)
160048a6092fSMaxime Coquelin {
160148a6092fSMaxime Coquelin 	platform_driver_unregister(&stm32_serial_driver);
160248a6092fSMaxime Coquelin 	uart_unregister_driver(&stm32_usart_driver);
160348a6092fSMaxime Coquelin }
160448a6092fSMaxime Coquelin 
160556f9a76cSErwan Le Ray module_init(stm32_usart_init);
160656f9a76cSErwan Le Ray module_exit(stm32_usart_exit);
160748a6092fSMaxime Coquelin 
160848a6092fSMaxime Coquelin MODULE_ALIAS("platform:" DRIVER_NAME);
160948a6092fSMaxime Coquelin MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver");
161048a6092fSMaxime Coquelin MODULE_LICENSE("GPL v2");
1611