xref: /openbmc/linux/drivers/tty/serial/stm32-usart.c (revision 3f6c02fa712bd453871877fe1d1969625617471e)
1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
248a6092fSMaxime Coquelin /*
348a6092fSMaxime Coquelin  * Copyright (C) Maxime Coquelin 2015
43e5fcbacSBich HEMON  * Copyright (C) STMicroelectronics SA 2017
5ada8618fSAlexandre TORGUE  * Authors:  Maxime Coquelin <mcoquelin.stm32@gmail.com>
68ebd9665SErwan Le Ray  *	     Gerald Baeza <gerald.baeza@foss.st.com>
78ebd9665SErwan Le Ray  *	     Erwan Le Ray <erwan.leray@foss.st.com>
848a6092fSMaxime Coquelin  *
948a6092fSMaxime Coquelin  * Inspired by st-asc.c from STMicroelectronics (c)
1048a6092fSMaxime Coquelin  */
1148a6092fSMaxime Coquelin 
1234891872SAlexandre TORGUE #include <linux/clk.h>
1348a6092fSMaxime Coquelin #include <linux/console.h>
1448a6092fSMaxime Coquelin #include <linux/delay.h>
1534891872SAlexandre TORGUE #include <linux/dma-direction.h>
1634891872SAlexandre TORGUE #include <linux/dmaengine.h>
1734891872SAlexandre TORGUE #include <linux/dma-mapping.h>
1834891872SAlexandre TORGUE #include <linux/io.h>
1934891872SAlexandre TORGUE #include <linux/iopoll.h>
2034891872SAlexandre TORGUE #include <linux/irq.h>
2134891872SAlexandre TORGUE #include <linux/module.h>
2248a6092fSMaxime Coquelin #include <linux/of.h>
2348a6092fSMaxime Coquelin #include <linux/of_platform.h>
2494616d9aSErwan Le Ray #include <linux/pinctrl/consumer.h>
2534891872SAlexandre TORGUE #include <linux/platform_device.h>
2634891872SAlexandre TORGUE #include <linux/pm_runtime.h>
27270e5a74SFabrice Gasnier #include <linux/pm_wakeirq.h>
2848a6092fSMaxime Coquelin #include <linux/serial_core.h>
2934891872SAlexandre TORGUE #include <linux/serial.h>
3034891872SAlexandre TORGUE #include <linux/spinlock.h>
3134891872SAlexandre TORGUE #include <linux/sysrq.h>
3234891872SAlexandre TORGUE #include <linux/tty_flip.h>
3334891872SAlexandre TORGUE #include <linux/tty.h>
3448a6092fSMaxime Coquelin 
356cf61b9bSManivannan Sadhasivam #include "serial_mctrl_gpio.h"
36bc5a0b55SAlexandre TORGUE #include "stm32-usart.h"
3748a6092fSMaxime Coquelin 
38c7039ce9SBen Dooks 
39c7039ce9SBen Dooks /* Register offsets */
40dfdabd38SRen Zhijie static struct stm32_usart_info __maybe_unused stm32f4_info = {
41c7039ce9SBen Dooks 	.ofs = {
42c7039ce9SBen Dooks 		.isr	= 0x00,
43c7039ce9SBen Dooks 		.rdr	= 0x04,
44c7039ce9SBen Dooks 		.tdr	= 0x04,
45c7039ce9SBen Dooks 		.brr	= 0x08,
46c7039ce9SBen Dooks 		.cr1	= 0x0c,
47c7039ce9SBen Dooks 		.cr2	= 0x10,
48c7039ce9SBen Dooks 		.cr3	= 0x14,
49c7039ce9SBen Dooks 		.gtpr	= 0x18,
50c7039ce9SBen Dooks 		.rtor	= UNDEF_REG,
51c7039ce9SBen Dooks 		.rqr	= UNDEF_REG,
52c7039ce9SBen Dooks 		.icr	= UNDEF_REG,
53c7039ce9SBen Dooks 	},
54c7039ce9SBen Dooks 	.cfg = {
55c7039ce9SBen Dooks 		.uart_enable_bit = 13,
56c7039ce9SBen Dooks 		.has_7bits_data = false,
57c7039ce9SBen Dooks 		.fifosize = 1,
58c7039ce9SBen Dooks 	}
59c7039ce9SBen Dooks };
60c7039ce9SBen Dooks 
61dfdabd38SRen Zhijie static struct stm32_usart_info __maybe_unused stm32f7_info = {
62c7039ce9SBen Dooks 	.ofs = {
63c7039ce9SBen Dooks 		.cr1	= 0x00,
64c7039ce9SBen Dooks 		.cr2	= 0x04,
65c7039ce9SBen Dooks 		.cr3	= 0x08,
66c7039ce9SBen Dooks 		.brr	= 0x0c,
67c7039ce9SBen Dooks 		.gtpr	= 0x10,
68c7039ce9SBen Dooks 		.rtor	= 0x14,
69c7039ce9SBen Dooks 		.rqr	= 0x18,
70c7039ce9SBen Dooks 		.isr	= 0x1c,
71c7039ce9SBen Dooks 		.icr	= 0x20,
72c7039ce9SBen Dooks 		.rdr	= 0x24,
73c7039ce9SBen Dooks 		.tdr	= 0x28,
74c7039ce9SBen Dooks 	},
75c7039ce9SBen Dooks 	.cfg = {
76c7039ce9SBen Dooks 		.uart_enable_bit = 0,
77c7039ce9SBen Dooks 		.has_7bits_data = true,
78c7039ce9SBen Dooks 		.has_swap = true,
79c7039ce9SBen Dooks 		.fifosize = 1,
80c7039ce9SBen Dooks 	}
81c7039ce9SBen Dooks };
82c7039ce9SBen Dooks 
83dfdabd38SRen Zhijie static struct stm32_usart_info __maybe_unused stm32h7_info = {
84c7039ce9SBen Dooks 	.ofs = {
85c7039ce9SBen Dooks 		.cr1	= 0x00,
86c7039ce9SBen Dooks 		.cr2	= 0x04,
87c7039ce9SBen Dooks 		.cr3	= 0x08,
88c7039ce9SBen Dooks 		.brr	= 0x0c,
89c7039ce9SBen Dooks 		.gtpr	= 0x10,
90c7039ce9SBen Dooks 		.rtor	= 0x14,
91c7039ce9SBen Dooks 		.rqr	= 0x18,
92c7039ce9SBen Dooks 		.isr	= 0x1c,
93c7039ce9SBen Dooks 		.icr	= 0x20,
94c7039ce9SBen Dooks 		.rdr	= 0x24,
95c7039ce9SBen Dooks 		.tdr	= 0x28,
96c7039ce9SBen Dooks 	},
97c7039ce9SBen Dooks 	.cfg = {
98c7039ce9SBen Dooks 		.uart_enable_bit = 0,
99c7039ce9SBen Dooks 		.has_7bits_data = true,
100c7039ce9SBen Dooks 		.has_swap = true,
101c7039ce9SBen Dooks 		.has_wakeup = true,
102c7039ce9SBen Dooks 		.has_fifo = true,
103c7039ce9SBen Dooks 		.fifosize = 16,
104c7039ce9SBen Dooks 	}
105c7039ce9SBen Dooks };
106c7039ce9SBen Dooks 
10756f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port);
10856f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port);
1091f507b3aSValentin Caron static void __maybe_unused stm32_usart_console_putchar(struct uart_port *port, unsigned char ch);
11048a6092fSMaxime Coquelin 
11148a6092fSMaxime Coquelin static inline struct stm32_port *to_stm32_port(struct uart_port *port)
11248a6092fSMaxime Coquelin {
11348a6092fSMaxime Coquelin 	return container_of(port, struct stm32_port, port);
11448a6092fSMaxime Coquelin }
11548a6092fSMaxime Coquelin 
11656f9a76cSErwan Le Ray static void stm32_usart_set_bits(struct uart_port *port, u32 reg, u32 bits)
11748a6092fSMaxime Coquelin {
11848a6092fSMaxime Coquelin 	u32 val;
11948a6092fSMaxime Coquelin 
12048a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
12148a6092fSMaxime Coquelin 	val |= bits;
12248a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
12348a6092fSMaxime Coquelin }
12448a6092fSMaxime Coquelin 
12556f9a76cSErwan Le Ray static void stm32_usart_clr_bits(struct uart_port *port, u32 reg, u32 bits)
12648a6092fSMaxime Coquelin {
12748a6092fSMaxime Coquelin 	u32 val;
12848a6092fSMaxime Coquelin 
12948a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
13048a6092fSMaxime Coquelin 	val &= ~bits;
13148a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
13248a6092fSMaxime Coquelin }
13348a6092fSMaxime Coquelin 
134adafbbf6SLukas Wunner static unsigned int stm32_usart_tx_empty(struct uart_port *port)
135adafbbf6SLukas Wunner {
136adafbbf6SLukas Wunner 	struct stm32_port *stm32_port = to_stm32_port(port);
137adafbbf6SLukas Wunner 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
138adafbbf6SLukas Wunner 
139adafbbf6SLukas Wunner 	if (readl_relaxed(port->membase + ofs->isr) & USART_SR_TC)
140adafbbf6SLukas Wunner 		return TIOCSER_TEMT;
141adafbbf6SLukas Wunner 
142adafbbf6SLukas Wunner 	return 0;
143adafbbf6SLukas Wunner }
144adafbbf6SLukas Wunner 
145adafbbf6SLukas Wunner static void stm32_usart_rs485_rts_enable(struct uart_port *port)
146adafbbf6SLukas Wunner {
147adafbbf6SLukas Wunner 	struct stm32_port *stm32_port = to_stm32_port(port);
148adafbbf6SLukas Wunner 	struct serial_rs485 *rs485conf = &port->rs485;
149adafbbf6SLukas Wunner 
150adafbbf6SLukas Wunner 	if (stm32_port->hw_flow_control ||
151adafbbf6SLukas Wunner 	    !(rs485conf->flags & SER_RS485_ENABLED))
152adafbbf6SLukas Wunner 		return;
153adafbbf6SLukas Wunner 
154adafbbf6SLukas Wunner 	if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
155adafbbf6SLukas Wunner 		mctrl_gpio_set(stm32_port->gpios,
156adafbbf6SLukas Wunner 			       stm32_port->port.mctrl | TIOCM_RTS);
157adafbbf6SLukas Wunner 	} else {
158adafbbf6SLukas Wunner 		mctrl_gpio_set(stm32_port->gpios,
159adafbbf6SLukas Wunner 			       stm32_port->port.mctrl & ~TIOCM_RTS);
160adafbbf6SLukas Wunner 	}
161adafbbf6SLukas Wunner }
162adafbbf6SLukas Wunner 
163adafbbf6SLukas Wunner static void stm32_usart_rs485_rts_disable(struct uart_port *port)
164adafbbf6SLukas Wunner {
165adafbbf6SLukas Wunner 	struct stm32_port *stm32_port = to_stm32_port(port);
166adafbbf6SLukas Wunner 	struct serial_rs485 *rs485conf = &port->rs485;
167adafbbf6SLukas Wunner 
168adafbbf6SLukas Wunner 	if (stm32_port->hw_flow_control ||
169adafbbf6SLukas Wunner 	    !(rs485conf->flags & SER_RS485_ENABLED))
170adafbbf6SLukas Wunner 		return;
171adafbbf6SLukas Wunner 
172adafbbf6SLukas Wunner 	if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
173adafbbf6SLukas Wunner 		mctrl_gpio_set(stm32_port->gpios,
174adafbbf6SLukas Wunner 			       stm32_port->port.mctrl & ~TIOCM_RTS);
175adafbbf6SLukas Wunner 	} else {
176adafbbf6SLukas Wunner 		mctrl_gpio_set(stm32_port->gpios,
177adafbbf6SLukas Wunner 			       stm32_port->port.mctrl | TIOCM_RTS);
178adafbbf6SLukas Wunner 	}
179adafbbf6SLukas Wunner }
180adafbbf6SLukas Wunner 
18156f9a76cSErwan Le Ray static void stm32_usart_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE,
1821bcda09dSBich HEMON 					 u32 delay_DDE, u32 baud)
1831bcda09dSBich HEMON {
1841bcda09dSBich HEMON 	u32 rs485_deat_dedt;
1851bcda09dSBich HEMON 	u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT);
1861bcda09dSBich HEMON 	bool over8;
1871bcda09dSBich HEMON 
1881bcda09dSBich HEMON 	*cr3 |= USART_CR3_DEM;
1891bcda09dSBich HEMON 	over8 = *cr1 & USART_CR1_OVER8;
1901bcda09dSBich HEMON 
1915c5f44e3SIlpo Järvinen 	*cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
1925c5f44e3SIlpo Järvinen 
1931bcda09dSBich HEMON 	if (over8)
1941bcda09dSBich HEMON 		rs485_deat_dedt = delay_ADE * baud * 8;
1951bcda09dSBich HEMON 	else
1961bcda09dSBich HEMON 		rs485_deat_dedt = delay_ADE * baud * 16;
1971bcda09dSBich HEMON 
1981bcda09dSBich HEMON 	rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
1991bcda09dSBich HEMON 	rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
2001bcda09dSBich HEMON 			  rs485_deat_dedt_max : rs485_deat_dedt;
2011bcda09dSBich HEMON 	rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) &
2021bcda09dSBich HEMON 			   USART_CR1_DEAT_MASK;
2031bcda09dSBich HEMON 	*cr1 |= rs485_deat_dedt;
2041bcda09dSBich HEMON 
2051bcda09dSBich HEMON 	if (over8)
2061bcda09dSBich HEMON 		rs485_deat_dedt = delay_DDE * baud * 8;
2071bcda09dSBich HEMON 	else
2081bcda09dSBich HEMON 		rs485_deat_dedt = delay_DDE * baud * 16;
2091bcda09dSBich HEMON 
2101bcda09dSBich HEMON 	rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
2111bcda09dSBich HEMON 	rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
2121bcda09dSBich HEMON 			  rs485_deat_dedt_max : rs485_deat_dedt;
2131bcda09dSBich HEMON 	rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) &
2141bcda09dSBich HEMON 			   USART_CR1_DEDT_MASK;
2151bcda09dSBich HEMON 	*cr1 |= rs485_deat_dedt;
2161bcda09dSBich HEMON }
2171bcda09dSBich HEMON 
218ae50bb27SIlpo Järvinen static int stm32_usart_config_rs485(struct uart_port *port, struct ktermios *termios,
2191bcda09dSBich HEMON 				    struct serial_rs485 *rs485conf)
2201bcda09dSBich HEMON {
2211bcda09dSBich HEMON 	struct stm32_port *stm32_port = to_stm32_port(port);
222d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
223d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
2241bcda09dSBich HEMON 	u32 usartdiv, baud, cr1, cr3;
2251bcda09dSBich HEMON 	bool over8;
2261bcda09dSBich HEMON 
22756f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
2281bcda09dSBich HEMON 
2291bcda09dSBich HEMON 	rs485conf->flags |= SER_RS485_RX_DURING_TX;
2301bcda09dSBich HEMON 
2311bcda09dSBich HEMON 	if (rs485conf->flags & SER_RS485_ENABLED) {
2321bcda09dSBich HEMON 		cr1 = readl_relaxed(port->membase + ofs->cr1);
2331bcda09dSBich HEMON 		cr3 = readl_relaxed(port->membase + ofs->cr3);
2341bcda09dSBich HEMON 		usartdiv = readl_relaxed(port->membase + ofs->brr);
2351bcda09dSBich HEMON 		usartdiv = usartdiv & GENMASK(15, 0);
2361bcda09dSBich HEMON 		over8 = cr1 & USART_CR1_OVER8;
2371bcda09dSBich HEMON 
2381bcda09dSBich HEMON 		if (over8)
2391bcda09dSBich HEMON 			usartdiv = usartdiv | (usartdiv & GENMASK(4, 0))
2401bcda09dSBich HEMON 				   << USART_BRR_04_R_SHIFT;
2411bcda09dSBich HEMON 
2421bcda09dSBich HEMON 		baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv);
24356f9a76cSErwan Le Ray 		stm32_usart_config_reg_rs485(&cr1, &cr3,
2441bcda09dSBich HEMON 					     rs485conf->delay_rts_before_send,
24556f9a76cSErwan Le Ray 					     rs485conf->delay_rts_after_send,
24656f9a76cSErwan Le Ray 					     baud);
2471bcda09dSBich HEMON 
248f633eb29SLino Sanfilippo 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND)
2491bcda09dSBich HEMON 			cr3 &= ~USART_CR3_DEP;
250f633eb29SLino Sanfilippo 		else
2511bcda09dSBich HEMON 			cr3 |= USART_CR3_DEP;
2521bcda09dSBich HEMON 
2531bcda09dSBich HEMON 		writel_relaxed(cr3, port->membase + ofs->cr3);
2541bcda09dSBich HEMON 		writel_relaxed(cr1, port->membase + ofs->cr1);
2551bcda09dSBich HEMON 	} else {
25656f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3,
25756f9a76cSErwan Le Ray 				     USART_CR3_DEM | USART_CR3_DEP);
25856f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1,
2591bcda09dSBich HEMON 				     USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
2601bcda09dSBich HEMON 	}
2611bcda09dSBich HEMON 
26256f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
2631bcda09dSBich HEMON 
264adafbbf6SLukas Wunner 	/* Adjust RTS polarity in case it's driven in software */
265adafbbf6SLukas Wunner 	if (stm32_usart_tx_empty(port))
266adafbbf6SLukas Wunner 		stm32_usart_rs485_rts_disable(port);
267adafbbf6SLukas Wunner 	else
268adafbbf6SLukas Wunner 		stm32_usart_rs485_rts_enable(port);
269adafbbf6SLukas Wunner 
2701bcda09dSBich HEMON 	return 0;
2711bcda09dSBich HEMON }
2721bcda09dSBich HEMON 
27356f9a76cSErwan Le Ray static int stm32_usart_init_rs485(struct uart_port *port,
2741bcda09dSBich HEMON 				  struct platform_device *pdev)
2751bcda09dSBich HEMON {
2761bcda09dSBich HEMON 	struct serial_rs485 *rs485conf = &port->rs485;
2771bcda09dSBich HEMON 
2781bcda09dSBich HEMON 	rs485conf->flags = 0;
2791bcda09dSBich HEMON 	rs485conf->delay_rts_before_send = 0;
2801bcda09dSBich HEMON 	rs485conf->delay_rts_after_send = 0;
2811bcda09dSBich HEMON 
2821bcda09dSBich HEMON 	if (!pdev->dev.of_node)
2831bcda09dSBich HEMON 		return -ENODEV;
2841bcda09dSBich HEMON 
285c150c0f3SLukas Wunner 	return uart_get_rs485_mode(port);
2861bcda09dSBich HEMON }
2871bcda09dSBich HEMON 
28833bb2f6aSErwan Le Ray static bool stm32_usart_rx_dma_enabled(struct uart_port *port)
28934891872SAlexandre TORGUE {
29034891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
291d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
29233bb2f6aSErwan Le Ray 
29333bb2f6aSErwan Le Ray 	if (!stm32_port->rx_ch)
29433bb2f6aSErwan Le Ray 		return false;
29533bb2f6aSErwan Le Ray 
29633bb2f6aSErwan Le Ray 	return !!(readl_relaxed(port->membase + ofs->cr3) & USART_CR3_DMAR);
29733bb2f6aSErwan Le Ray }
29833bb2f6aSErwan Le Ray 
29933bb2f6aSErwan Le Ray /* Return true when data is pending (in pio mode), and false when no data is pending. */
30033bb2f6aSErwan Le Ray static bool stm32_usart_pending_rx_pio(struct uart_port *port, u32 *sr)
30133bb2f6aSErwan Le Ray {
30233bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
30333bb2f6aSErwan Le Ray 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
30434891872SAlexandre TORGUE 
30534891872SAlexandre TORGUE 	*sr = readl_relaxed(port->membase + ofs->isr);
30633bb2f6aSErwan Le Ray 	/* Get pending characters in RDR or FIFO */
30733bb2f6aSErwan Le Ray 	if (*sr & USART_SR_RXNE) {
30833bb2f6aSErwan Le Ray 		/* Get all pending characters from the RDR or the FIFO when using interrupts */
30933bb2f6aSErwan Le Ray 		if (!stm32_usart_rx_dma_enabled(port))
31033bb2f6aSErwan Le Ray 			return true;
31134891872SAlexandre TORGUE 
31233bb2f6aSErwan Le Ray 		/* Handle only RX data errors when using DMA */
31333bb2f6aSErwan Le Ray 		if (*sr & USART_SR_ERR_MASK)
31433bb2f6aSErwan Le Ray 			return true;
31534891872SAlexandre TORGUE 	}
31634891872SAlexandre TORGUE 
31733bb2f6aSErwan Le Ray 	return false;
31833bb2f6aSErwan Le Ray }
31933bb2f6aSErwan Le Ray 
32033bb2f6aSErwan Le Ray static unsigned long stm32_usart_get_char_pio(struct uart_port *port)
32134891872SAlexandre TORGUE {
32234891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
323d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
32434891872SAlexandre TORGUE 	unsigned long c;
32534891872SAlexandre TORGUE 
3266c5962f3SErwan Le Ray 	c = readl_relaxed(port->membase + ofs->rdr);
32733bb2f6aSErwan Le Ray 	/* Apply RDR data mask */
3286c5962f3SErwan Le Ray 	c &= stm32_port->rdr_mask;
3296c5962f3SErwan Le Ray 
3306c5962f3SErwan Le Ray 	return c;
33134891872SAlexandre TORGUE }
33234891872SAlexandre TORGUE 
3336333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars_pio(struct uart_port *port)
33448a6092fSMaxime Coquelin {
335ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
336d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
33733bb2f6aSErwan Le Ray 	unsigned long c;
3386333a485SErwan Le Ray 	unsigned int size = 0;
33948a6092fSMaxime Coquelin 	u32 sr;
34048a6092fSMaxime Coquelin 	char flag;
34148a6092fSMaxime Coquelin 
34233bb2f6aSErwan Le Ray 	while (stm32_usart_pending_rx_pio(port, &sr)) {
34348a6092fSMaxime Coquelin 		sr |= USART_SR_DUMMY_RX;
34448a6092fSMaxime Coquelin 		flag = TTY_NORMAL;
34548a6092fSMaxime Coquelin 
3464f01d833SErwan Le Ray 		/*
3474f01d833SErwan Le Ray 		 * Status bits has to be cleared before reading the RDR:
3484f01d833SErwan Le Ray 		 * In FIFO mode, reading the RDR will pop the next data
3494f01d833SErwan Le Ray 		 * (if any) along with its status bits into the SR.
3504f01d833SErwan Le Ray 		 * Not doing so leads to misalignement between RDR and SR,
3514f01d833SErwan Le Ray 		 * and clear status bits of the next rx data.
3524f01d833SErwan Le Ray 		 *
3534f01d833SErwan Le Ray 		 * Clear errors flags for stm32f7 and stm32h7 compatible
3544f01d833SErwan Le Ray 		 * devices. On stm32f4 compatible devices, the error bit is
3554f01d833SErwan Le Ray 		 * cleared by the sequence [read SR - read DR].
3564f01d833SErwan Le Ray 		 */
3574f01d833SErwan Le Ray 		if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG)
3581250ed71SFabrice Gasnier 			writel_relaxed(sr & USART_SR_ERR_MASK,
3591250ed71SFabrice Gasnier 				       port->membase + ofs->icr);
3604f01d833SErwan Le Ray 
36133bb2f6aSErwan Le Ray 		c = stm32_usart_get_char_pio(port);
3624f01d833SErwan Le Ray 		port->icount.rx++;
3636333a485SErwan Le Ray 		size++;
36448a6092fSMaxime Coquelin 		if (sr & USART_SR_ERR_MASK) {
3654f01d833SErwan Le Ray 			if (sr & USART_SR_ORE) {
36648a6092fSMaxime Coquelin 				port->icount.overrun++;
36748a6092fSMaxime Coquelin 			} else if (sr & USART_SR_PE) {
36848a6092fSMaxime Coquelin 				port->icount.parity++;
36948a6092fSMaxime Coquelin 			} else if (sr & USART_SR_FE) {
3704f01d833SErwan Le Ray 				/* Break detection if character is null */
3714f01d833SErwan Le Ray 				if (!c) {
3724f01d833SErwan Le Ray 					port->icount.brk++;
3734f01d833SErwan Le Ray 					if (uart_handle_break(port))
3744f01d833SErwan Le Ray 						continue;
3754f01d833SErwan Le Ray 				} else {
37648a6092fSMaxime Coquelin 					port->icount.frame++;
37748a6092fSMaxime Coquelin 				}
3784f01d833SErwan Le Ray 			}
37948a6092fSMaxime Coquelin 
38048a6092fSMaxime Coquelin 			sr &= port->read_status_mask;
38148a6092fSMaxime Coquelin 
3824f01d833SErwan Le Ray 			if (sr & USART_SR_PE) {
38348a6092fSMaxime Coquelin 				flag = TTY_PARITY;
3844f01d833SErwan Le Ray 			} else if (sr & USART_SR_FE) {
3854f01d833SErwan Le Ray 				if (!c)
3864f01d833SErwan Le Ray 					flag = TTY_BREAK;
3874f01d833SErwan Le Ray 				else
38848a6092fSMaxime Coquelin 					flag = TTY_FRAME;
38948a6092fSMaxime Coquelin 			}
3904f01d833SErwan Le Ray 		}
39148a6092fSMaxime Coquelin 
392cea37afdSJohan Hovold 		if (uart_prepare_sysrq_char(port, c))
39348a6092fSMaxime Coquelin 			continue;
39448a6092fSMaxime Coquelin 		uart_insert_char(port, sr, USART_SR_ORE, c, flag);
39548a6092fSMaxime Coquelin 	}
3966333a485SErwan Le Ray 
3976333a485SErwan Le Ray 	return size;
39833bb2f6aSErwan Le Ray }
39933bb2f6aSErwan Le Ray 
40033bb2f6aSErwan Le Ray static void stm32_usart_push_buffer_dma(struct uart_port *port, unsigned int dma_size)
40133bb2f6aSErwan Le Ray {
40233bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
40333bb2f6aSErwan Le Ray 	struct tty_port *ttyport = &stm32_port->port.state->port;
40433bb2f6aSErwan Le Ray 	unsigned char *dma_start;
40533bb2f6aSErwan Le Ray 	int dma_count, i;
40633bb2f6aSErwan Le Ray 
40733bb2f6aSErwan Le Ray 	dma_start = stm32_port->rx_buf + (RX_BUF_L - stm32_port->last_res);
40833bb2f6aSErwan Le Ray 
40933bb2f6aSErwan Le Ray 	/*
41033bb2f6aSErwan Le Ray 	 * Apply rdr_mask on buffer in order to mask parity bit.
41133bb2f6aSErwan Le Ray 	 * This loop is useless in cs8 mode because DMA copies only
41233bb2f6aSErwan Le Ray 	 * 8 bits and already ignores parity bit.
41333bb2f6aSErwan Le Ray 	 */
41433bb2f6aSErwan Le Ray 	if (!(stm32_port->rdr_mask == (BIT(8) - 1)))
41533bb2f6aSErwan Le Ray 		for (i = 0; i < dma_size; i++)
41633bb2f6aSErwan Le Ray 			*(dma_start + i) &= stm32_port->rdr_mask;
41733bb2f6aSErwan Le Ray 
41833bb2f6aSErwan Le Ray 	dma_count = tty_insert_flip_string(ttyport, dma_start, dma_size);
41933bb2f6aSErwan Le Ray 	port->icount.rx += dma_count;
42033bb2f6aSErwan Le Ray 	if (dma_count != dma_size)
42133bb2f6aSErwan Le Ray 		port->icount.buf_overrun++;
42233bb2f6aSErwan Le Ray 	stm32_port->last_res -= dma_count;
42333bb2f6aSErwan Le Ray 	if (stm32_port->last_res == 0)
42433bb2f6aSErwan Le Ray 		stm32_port->last_res = RX_BUF_L;
42533bb2f6aSErwan Le Ray }
42633bb2f6aSErwan Le Ray 
4276333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars_dma(struct uart_port *port)
42833bb2f6aSErwan Le Ray {
42933bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
4306333a485SErwan Le Ray 	unsigned int dma_size, size = 0;
43133bb2f6aSErwan Le Ray 
43233bb2f6aSErwan Le Ray 	/* DMA buffer is configured in cyclic mode and handles the rollback of the buffer. */
43333bb2f6aSErwan Le Ray 	if (stm32_port->rx_dma_state.residue > stm32_port->last_res) {
43433bb2f6aSErwan Le Ray 		/* Conditional first part: from last_res to end of DMA buffer */
43533bb2f6aSErwan Le Ray 		dma_size = stm32_port->last_res;
43633bb2f6aSErwan Le Ray 		stm32_usart_push_buffer_dma(port, dma_size);
4376333a485SErwan Le Ray 		size = dma_size;
43833bb2f6aSErwan Le Ray 	}
43933bb2f6aSErwan Le Ray 
44033bb2f6aSErwan Le Ray 	dma_size = stm32_port->last_res - stm32_port->rx_dma_state.residue;
44133bb2f6aSErwan Le Ray 	stm32_usart_push_buffer_dma(port, dma_size);
4426333a485SErwan Le Ray 	size += dma_size;
4436333a485SErwan Le Ray 
4446333a485SErwan Le Ray 	return size;
44533bb2f6aSErwan Le Ray }
44633bb2f6aSErwan Le Ray 
4476333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars(struct uart_port *port, bool force_dma_flush)
44833bb2f6aSErwan Le Ray {
44933bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
45033bb2f6aSErwan Le Ray 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
45133bb2f6aSErwan Le Ray 	enum dma_status rx_dma_status;
45233bb2f6aSErwan Le Ray 	u32 sr;
4536333a485SErwan Le Ray 	unsigned int size = 0;
45433bb2f6aSErwan Le Ray 
4556333a485SErwan Le Ray 	if (stm32_usart_rx_dma_enabled(port) || force_dma_flush) {
45633bb2f6aSErwan Le Ray 		rx_dma_status = dmaengine_tx_status(stm32_port->rx_ch,
45733bb2f6aSErwan Le Ray 						    stm32_port->rx_ch->cookie,
45833bb2f6aSErwan Le Ray 						    &stm32_port->rx_dma_state);
45933bb2f6aSErwan Le Ray 		if (rx_dma_status == DMA_IN_PROGRESS) {
46033bb2f6aSErwan Le Ray 			/* Empty DMA buffer */
4616333a485SErwan Le Ray 			size = stm32_usart_receive_chars_dma(port);
46233bb2f6aSErwan Le Ray 			sr = readl_relaxed(port->membase + ofs->isr);
46333bb2f6aSErwan Le Ray 			if (sr & USART_SR_ERR_MASK) {
46433bb2f6aSErwan Le Ray 				/* Disable DMA request line */
46533bb2f6aSErwan Le Ray 				stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
46633bb2f6aSErwan Le Ray 
46733bb2f6aSErwan Le Ray 				/* Switch to PIO mode to handle the errors */
4686333a485SErwan Le Ray 				size += stm32_usart_receive_chars_pio(port);
46933bb2f6aSErwan Le Ray 
47033bb2f6aSErwan Le Ray 				/* Switch back to DMA mode */
47133bb2f6aSErwan Le Ray 				stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR);
47233bb2f6aSErwan Le Ray 			}
47333bb2f6aSErwan Le Ray 		} else {
47433bb2f6aSErwan Le Ray 			/* Disable RX DMA */
47533bb2f6aSErwan Le Ray 			dmaengine_terminate_async(stm32_port->rx_ch);
47633bb2f6aSErwan Le Ray 			stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
47733bb2f6aSErwan Le Ray 			/* Fall back to interrupt mode */
47833bb2f6aSErwan Le Ray 			dev_dbg(port->dev, "DMA error, fallback to irq mode\n");
4796333a485SErwan Le Ray 			size = stm32_usart_receive_chars_pio(port);
48033bb2f6aSErwan Le Ray 		}
48133bb2f6aSErwan Le Ray 	} else {
4826333a485SErwan Le Ray 		size = stm32_usart_receive_chars_pio(port);
48333bb2f6aSErwan Le Ray 	}
48448a6092fSMaxime Coquelin 
4856333a485SErwan Le Ray 	return size;
48648a6092fSMaxime Coquelin }
48748a6092fSMaxime Coquelin 
4889a135f16SValentin Caron static void stm32_usart_tx_dma_terminate(struct stm32_port *stm32_port)
4899a135f16SValentin Caron {
4909a135f16SValentin Caron 	dmaengine_terminate_async(stm32_port->tx_ch);
4919a135f16SValentin Caron 	stm32_port->tx_dma_busy = false;
4929a135f16SValentin Caron }
4939a135f16SValentin Caron 
4949a135f16SValentin Caron static bool stm32_usart_tx_dma_started(struct stm32_port *stm32_port)
4959a135f16SValentin Caron {
4969a135f16SValentin Caron 	/*
4979a135f16SValentin Caron 	 * We cannot use the function "dmaengine_tx_status" to know the
4989a135f16SValentin Caron 	 * status of DMA. This function does not show if the "dma complete"
4999a135f16SValentin Caron 	 * callback of the DMA transaction has been called. So we prefer
5009a135f16SValentin Caron 	 * to use "tx_dma_busy" flag to prevent dual DMA transaction at the
5019a135f16SValentin Caron 	 * same time.
5029a135f16SValentin Caron 	 */
5039a135f16SValentin Caron 	return stm32_port->tx_dma_busy;
5049a135f16SValentin Caron }
5059a135f16SValentin Caron 
5069a135f16SValentin Caron static bool stm32_usart_tx_dma_enabled(struct stm32_port *stm32_port)
5079a135f16SValentin Caron {
5089a135f16SValentin Caron 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
5099a135f16SValentin Caron 
5109a135f16SValentin Caron 	return !!(readl_relaxed(stm32_port->port.membase + ofs->cr3) & USART_CR3_DMAT);
5119a135f16SValentin Caron }
5129a135f16SValentin Caron 
51356f9a76cSErwan Le Ray static void stm32_usart_tx_dma_complete(void *arg)
51434891872SAlexandre TORGUE {
51534891872SAlexandre TORGUE 	struct uart_port *port = arg;
51634891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
517d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
518f16b90c2SErwan Le Ray 	unsigned long flags;
51934891872SAlexandre TORGUE 
52056f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
5219a135f16SValentin Caron 	stm32_usart_tx_dma_terminate(stm32port);
52234891872SAlexandre TORGUE 
52334891872SAlexandre TORGUE 	/* Let's see if we have pending data to send */
524f16b90c2SErwan Le Ray 	spin_lock_irqsave(&port->lock, flags);
52556f9a76cSErwan Le Ray 	stm32_usart_transmit_chars(port);
526f16b90c2SErwan Le Ray 	spin_unlock_irqrestore(&port->lock, flags);
52734891872SAlexandre TORGUE }
52834891872SAlexandre TORGUE 
52956f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_enable(struct uart_port *port)
530d075719eSErwan Le Ray {
531d075719eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
532d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
533d075719eSErwan Le Ray 
534d075719eSErwan Le Ray 	/*
535d075719eSErwan Le Ray 	 * Enables TX FIFO threashold irq when FIFO is enabled,
536d075719eSErwan Le Ray 	 * or TX empty irq when FIFO is disabled
537d075719eSErwan Le Ray 	 */
5382aa1bbb2SFabrice Gasnier 	if (stm32_port->fifoen && stm32_port->txftcfg >= 0)
53956f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_TXFTIE);
540d075719eSErwan Le Ray 	else
54156f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TXEIE);
542d075719eSErwan Le Ray }
543d075719eSErwan Le Ray 
544d7c76716SMarek Vasut static void stm32_usart_tc_interrupt_enable(struct uart_port *port)
545d7c76716SMarek Vasut {
546d7c76716SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
547d7c76716SMarek Vasut 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
548d7c76716SMarek Vasut 
549d7c76716SMarek Vasut 	stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TCIE);
550d7c76716SMarek Vasut }
551d7c76716SMarek Vasut 
55233bb2f6aSErwan Le Ray static void stm32_usart_rx_dma_complete(void *arg)
55333bb2f6aSErwan Le Ray {
55433bb2f6aSErwan Le Ray 	struct uart_port *port = arg;
5556333a485SErwan Le Ray 	struct tty_port *tport = &port->state->port;
5566333a485SErwan Le Ray 	unsigned int size;
5576333a485SErwan Le Ray 	unsigned long flags;
55833bb2f6aSErwan Le Ray 
5596333a485SErwan Le Ray 	spin_lock_irqsave(&port->lock, flags);
5606333a485SErwan Le Ray 	size = stm32_usart_receive_chars(port, false);
5616333a485SErwan Le Ray 	uart_unlock_and_check_sysrq_irqrestore(port, flags);
5626333a485SErwan Le Ray 	if (size)
5636333a485SErwan Le Ray 		tty_flip_buffer_push(tport);
56433bb2f6aSErwan Le Ray }
56533bb2f6aSErwan Le Ray 
56656f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_disable(struct uart_port *port)
567d075719eSErwan Le Ray {
568d075719eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
569d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
570d075719eSErwan Le Ray 
5712aa1bbb2SFabrice Gasnier 	if (stm32_port->fifoen && stm32_port->txftcfg >= 0)
57256f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE);
573d075719eSErwan Le Ray 	else
57456f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TXEIE);
575d075719eSErwan Le Ray }
576d075719eSErwan Le Ray 
577d7c76716SMarek Vasut static void stm32_usart_tc_interrupt_disable(struct uart_port *port)
578d7c76716SMarek Vasut {
579d7c76716SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
580d7c76716SMarek Vasut 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
581d7c76716SMarek Vasut 
582d7c76716SMarek Vasut 	stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TCIE);
583d7c76716SMarek Vasut }
584d7c76716SMarek Vasut 
58556f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_pio(struct uart_port *port)
58634891872SAlexandre TORGUE {
58734891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
588d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
58934891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
59034891872SAlexandre TORGUE 
5919a135f16SValentin Caron 	if (stm32_usart_tx_dma_enabled(stm32_port))
59256f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
59334891872SAlexandre TORGUE 
5945d9176edSErwan Le Ray 	while (!uart_circ_empty(xmit)) {
5955d9176edSErwan Le Ray 		/* Check that TDR is empty before filling FIFO */
5965d9176edSErwan Le Ray 		if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
5975d9176edSErwan Le Ray 			break;
59834891872SAlexandre TORGUE 		writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr);
59929d8c07bSIlpo Järvinen 		uart_xmit_advance(port, 1);
60034891872SAlexandre TORGUE 	}
60134891872SAlexandre TORGUE 
6025d9176edSErwan Le Ray 	/* rely on TXE irq (mask or unmask) for sending remaining data */
6035d9176edSErwan Le Ray 	if (uart_circ_empty(xmit))
60456f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
6055d9176edSErwan Le Ray 	else
60656f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_enable(port);
6075d9176edSErwan Le Ray }
6085d9176edSErwan Le Ray 
60956f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_dma(struct uart_port *port)
61034891872SAlexandre TORGUE {
61134891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
612d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
61334891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
61434891872SAlexandre TORGUE 	struct dma_async_tx_descriptor *desc = NULL;
615195437d1SValentin Caron 	unsigned int count;
61634891872SAlexandre TORGUE 
6179a135f16SValentin Caron 	if (stm32_usart_tx_dma_started(stm32port)) {
6189a135f16SValentin Caron 		if (!stm32_usart_tx_dma_enabled(stm32port))
6199a135f16SValentin Caron 			stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
62034891872SAlexandre TORGUE 		return;
6219a135f16SValentin Caron 	}
62234891872SAlexandre TORGUE 
62334891872SAlexandre TORGUE 	count = uart_circ_chars_pending(xmit);
62434891872SAlexandre TORGUE 
62534891872SAlexandre TORGUE 	if (count > TX_BUF_L)
62634891872SAlexandre TORGUE 		count = TX_BUF_L;
62734891872SAlexandre TORGUE 
62834891872SAlexandre TORGUE 	if (xmit->tail < xmit->head) {
62934891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count);
63034891872SAlexandre TORGUE 	} else {
63134891872SAlexandre TORGUE 		size_t one = UART_XMIT_SIZE - xmit->tail;
63234891872SAlexandre TORGUE 		size_t two;
63334891872SAlexandre TORGUE 
63434891872SAlexandre TORGUE 		if (one > count)
63534891872SAlexandre TORGUE 			one = count;
63634891872SAlexandre TORGUE 		two = count - one;
63734891872SAlexandre TORGUE 
63834891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one);
63934891872SAlexandre TORGUE 		if (two)
64034891872SAlexandre TORGUE 			memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two);
64134891872SAlexandre TORGUE 	}
64234891872SAlexandre TORGUE 
64334891872SAlexandre TORGUE 	desc = dmaengine_prep_slave_single(stm32port->tx_ch,
64434891872SAlexandre TORGUE 					   stm32port->tx_dma_buf,
64534891872SAlexandre TORGUE 					   count,
64634891872SAlexandre TORGUE 					   DMA_MEM_TO_DEV,
64734891872SAlexandre TORGUE 					   DMA_PREP_INTERRUPT);
64834891872SAlexandre TORGUE 
649e7997f7fSErwan Le Ray 	if (!desc)
650e7997f7fSErwan Le Ray 		goto fallback_err;
65134891872SAlexandre TORGUE 
6529a135f16SValentin Caron 	/*
6539a135f16SValentin Caron 	 * Set "tx_dma_busy" flag. This flag will be released when
6549a135f16SValentin Caron 	 * dmaengine_terminate_async will be called. This flag helps
6559a135f16SValentin Caron 	 * transmit_chars_dma not to start another DMA transaction
6569a135f16SValentin Caron 	 * if the callback of the previous is not yet called.
6579a135f16SValentin Caron 	 */
6589a135f16SValentin Caron 	stm32port->tx_dma_busy = true;
6599a135f16SValentin Caron 
66056f9a76cSErwan Le Ray 	desc->callback = stm32_usart_tx_dma_complete;
66134891872SAlexandre TORGUE 	desc->callback_param = port;
66234891872SAlexandre TORGUE 
66334891872SAlexandre TORGUE 	/* Push current DMA TX transaction in the pending queue */
664e7997f7fSErwan Le Ray 	if (dma_submit_error(dmaengine_submit(desc))) {
665e7997f7fSErwan Le Ray 		/* dma no yet started, safe to free resources */
6669a135f16SValentin Caron 		stm32_usart_tx_dma_terminate(stm32port);
667e7997f7fSErwan Le Ray 		goto fallback_err;
668e7997f7fSErwan Le Ray 	}
66934891872SAlexandre TORGUE 
67034891872SAlexandre TORGUE 	/* Issue pending DMA TX requests */
67134891872SAlexandre TORGUE 	dma_async_issue_pending(stm32port->tx_ch);
67234891872SAlexandre TORGUE 
67356f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
67434891872SAlexandre TORGUE 
67529d8c07bSIlpo Järvinen 	uart_xmit_advance(port, count);
67629d8c07bSIlpo Järvinen 
677e7997f7fSErwan Le Ray 	return;
678e7997f7fSErwan Le Ray 
679e7997f7fSErwan Le Ray fallback_err:
68056f9a76cSErwan Le Ray 	stm32_usart_transmit_chars_pio(port);
68134891872SAlexandre TORGUE }
68234891872SAlexandre TORGUE 
68356f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port)
68448a6092fSMaxime Coquelin {
685ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
686d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
68748a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
688d3d079bdSValentin Caron 	u32 isr;
689d3d079bdSValentin Caron 	int ret;
69048a6092fSMaxime Coquelin 
691d7c76716SMarek Vasut 	if (!stm32_port->hw_flow_control &&
692d7c76716SMarek Vasut 	    port->rs485.flags & SER_RS485_ENABLED) {
693d7c76716SMarek Vasut 		stm32_port->txdone = false;
694d7c76716SMarek Vasut 		stm32_usart_tc_interrupt_disable(port);
695d7c76716SMarek Vasut 		stm32_usart_rs485_rts_enable(port);
696d7c76716SMarek Vasut 	}
697d7c76716SMarek Vasut 
69848a6092fSMaxime Coquelin 	if (port->x_char) {
6999a135f16SValentin Caron 		if (stm32_usart_tx_dma_started(stm32_port) &&
7009a135f16SValentin Caron 		    stm32_usart_tx_dma_enabled(stm32_port))
70156f9a76cSErwan Le Ray 			stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
702d3d079bdSValentin Caron 
703d3d079bdSValentin Caron 		/* Check that TDR is empty before filling FIFO */
704d3d079bdSValentin Caron 		ret =
705d3d079bdSValentin Caron 		readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr,
706d3d079bdSValentin Caron 						  isr,
707d3d079bdSValentin Caron 						  (isr & USART_SR_TXE),
708d3d079bdSValentin Caron 						  10, 1000);
709d3d079bdSValentin Caron 		if (ret)
710d3d079bdSValentin Caron 			dev_warn(port->dev, "1 character may be erased\n");
711d3d079bdSValentin Caron 
712ada8618fSAlexandre TORGUE 		writel_relaxed(port->x_char, port->membase + ofs->tdr);
71348a6092fSMaxime Coquelin 		port->x_char = 0;
71448a6092fSMaxime Coquelin 		port->icount.tx++;
7159a135f16SValentin Caron 		if (stm32_usart_tx_dma_started(stm32_port))
71656f9a76cSErwan Le Ray 			stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
71748a6092fSMaxime Coquelin 		return;
71848a6092fSMaxime Coquelin 	}
71948a6092fSMaxime Coquelin 
720b83b957cSErwan Le Ray 	if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
72156f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
72248a6092fSMaxime Coquelin 		return;
72348a6092fSMaxime Coquelin 	}
72448a6092fSMaxime Coquelin 
72564c32eabSErwan Le Ray 	if (ofs->icr == UNDEF_REG)
72656f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->isr, USART_SR_TC);
72764c32eabSErwan Le Ray 	else
7281250ed71SFabrice Gasnier 		writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr);
72964c32eabSErwan Le Ray 
73034891872SAlexandre TORGUE 	if (stm32_port->tx_ch)
73156f9a76cSErwan Le Ray 		stm32_usart_transmit_chars_dma(port);
73234891872SAlexandre TORGUE 	else
73356f9a76cSErwan Le Ray 		stm32_usart_transmit_chars_pio(port);
73448a6092fSMaxime Coquelin 
73548a6092fSMaxime Coquelin 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
73648a6092fSMaxime Coquelin 		uart_write_wakeup(port);
73748a6092fSMaxime Coquelin 
738d7c76716SMarek Vasut 	if (uart_circ_empty(xmit)) {
73956f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
740d7c76716SMarek Vasut 		if (!stm32_port->hw_flow_control &&
741d7c76716SMarek Vasut 		    port->rs485.flags & SER_RS485_ENABLED) {
742d7c76716SMarek Vasut 			stm32_port->txdone = true;
743d7c76716SMarek Vasut 			stm32_usart_tc_interrupt_enable(port);
744d7c76716SMarek Vasut 		}
745d7c76716SMarek Vasut 	}
74648a6092fSMaxime Coquelin }
74748a6092fSMaxime Coquelin 
74856f9a76cSErwan Le Ray static irqreturn_t stm32_usart_interrupt(int irq, void *ptr)
74948a6092fSMaxime Coquelin {
75048a6092fSMaxime Coquelin 	struct uart_port *port = ptr;
75112761869SErwan Le Ray 	struct tty_port *tport = &port->state->port;
752ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
753d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
75448a6092fSMaxime Coquelin 	u32 sr;
7556333a485SErwan Le Ray 	unsigned int size;
75648a6092fSMaxime Coquelin 
757ada8618fSAlexandre TORGUE 	sr = readl_relaxed(port->membase + ofs->isr);
75848a6092fSMaxime Coquelin 
759d7c76716SMarek Vasut 	if (!stm32_port->hw_flow_control &&
760d7c76716SMarek Vasut 	    port->rs485.flags & SER_RS485_ENABLED &&
761d7c76716SMarek Vasut 	    (sr & USART_SR_TC)) {
762d7c76716SMarek Vasut 		stm32_usart_tc_interrupt_disable(port);
763d7c76716SMarek Vasut 		stm32_usart_rs485_rts_disable(port);
764d7c76716SMarek Vasut 	}
765d7c76716SMarek Vasut 
7664cc0ed62SErwan Le Ray 	if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG)
7674cc0ed62SErwan Le Ray 		writel_relaxed(USART_ICR_RTOCF,
7684cc0ed62SErwan Le Ray 			       port->membase + ofs->icr);
7694cc0ed62SErwan Le Ray 
77012761869SErwan Le Ray 	if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG) {
77112761869SErwan Le Ray 		/* Clear wake up flag and disable wake up interrupt */
772270e5a74SFabrice Gasnier 		writel_relaxed(USART_ICR_WUCF,
773270e5a74SFabrice Gasnier 			       port->membase + ofs->icr);
77412761869SErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE);
77512761869SErwan Le Ray 		if (irqd_is_wakeup_set(irq_get_irq_data(port->irq)))
77612761869SErwan Le Ray 			pm_wakeup_event(tport->tty->dev, 0);
77712761869SErwan Le Ray 	}
778270e5a74SFabrice Gasnier 
77933bb2f6aSErwan Le Ray 	/*
78033bb2f6aSErwan Le Ray 	 * rx errors in dma mode has to be handled ASAP to avoid overrun as the DMA request
78133bb2f6aSErwan Le Ray 	 * line has been masked by HW and rx data are stacking in FIFO.
78233bb2f6aSErwan Le Ray 	 */
783d1ec8a2eSErwan Le Ray 	if (!stm32_port->throttled) {
78433bb2f6aSErwan Le Ray 		if (((sr & USART_SR_RXNE) && !stm32_usart_rx_dma_enabled(port)) ||
785d1ec8a2eSErwan Le Ray 		    ((sr & USART_SR_ERR_MASK) && stm32_usart_rx_dma_enabled(port))) {
7866333a485SErwan Le Ray 			spin_lock(&port->lock);
7876333a485SErwan Le Ray 			size = stm32_usart_receive_chars(port, false);
7886333a485SErwan Le Ray 			uart_unlock_and_check_sysrq(port);
7896333a485SErwan Le Ray 			if (size)
7906333a485SErwan Le Ray 				tty_flip_buffer_push(tport);
791d1ec8a2eSErwan Le Ray 		}
792d1ec8a2eSErwan Le Ray 	}
79348a6092fSMaxime Coquelin 
794ad767681SErwan Le Ray 	if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch)) {
795ad767681SErwan Le Ray 		spin_lock(&port->lock);
79656f9a76cSErwan Le Ray 		stm32_usart_transmit_chars(port);
79701d32d71SAlexandre TORGUE 		spin_unlock(&port->lock);
798ad767681SErwan Le Ray 	}
79901d32d71SAlexandre TORGUE 
800cc58d0a3SErwan Le Ray 	/* Receiver timeout irq for DMA RX */
801*3f6c02faSMarek Vasut 	if (stm32_usart_rx_dma_enabled(port) && !stm32_port->throttled) {
802*3f6c02faSMarek Vasut 		spin_lock(&port->lock);
8036333a485SErwan Le Ray 		size = stm32_usart_receive_chars(port, false);
804*3f6c02faSMarek Vasut 		uart_unlock_and_check_sysrq(port);
8056333a485SErwan Le Ray 		if (size)
8066333a485SErwan Le Ray 			tty_flip_buffer_push(tport);
8076333a485SErwan Le Ray 	}
80834891872SAlexandre TORGUE 
80948a6092fSMaxime Coquelin 	return IRQ_HANDLED;
81048a6092fSMaxime Coquelin }
81148a6092fSMaxime Coquelin 
81256f9a76cSErwan Le Ray static void stm32_usart_set_mctrl(struct uart_port *port, unsigned int mctrl)
81348a6092fSMaxime Coquelin {
814ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
815d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
816ada8618fSAlexandre TORGUE 
81748a6092fSMaxime Coquelin 	if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
81856f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_RTSE);
81948a6092fSMaxime Coquelin 	else
82056f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_RTSE);
8216cf61b9bSManivannan Sadhasivam 
8226cf61b9bSManivannan Sadhasivam 	mctrl_gpio_set(stm32_port->gpios, mctrl);
82348a6092fSMaxime Coquelin }
82448a6092fSMaxime Coquelin 
82556f9a76cSErwan Le Ray static unsigned int stm32_usart_get_mctrl(struct uart_port *port)
82648a6092fSMaxime Coquelin {
8276cf61b9bSManivannan Sadhasivam 	struct stm32_port *stm32_port = to_stm32_port(port);
8286cf61b9bSManivannan Sadhasivam 	unsigned int ret;
8296cf61b9bSManivannan Sadhasivam 
83048a6092fSMaxime Coquelin 	/* This routine is used to get signals of: DCD, DSR, RI, and CTS */
8316cf61b9bSManivannan Sadhasivam 	ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
8326cf61b9bSManivannan Sadhasivam 
8336cf61b9bSManivannan Sadhasivam 	return mctrl_gpio_get(stm32_port->gpios, &ret);
8346cf61b9bSManivannan Sadhasivam }
8356cf61b9bSManivannan Sadhasivam 
83656f9a76cSErwan Le Ray static void stm32_usart_enable_ms(struct uart_port *port)
8376cf61b9bSManivannan Sadhasivam {
8386cf61b9bSManivannan Sadhasivam 	mctrl_gpio_enable_ms(to_stm32_port(port)->gpios);
8396cf61b9bSManivannan Sadhasivam }
8406cf61b9bSManivannan Sadhasivam 
84156f9a76cSErwan Le Ray static void stm32_usart_disable_ms(struct uart_port *port)
8426cf61b9bSManivannan Sadhasivam {
8436cf61b9bSManivannan Sadhasivam 	mctrl_gpio_disable_ms(to_stm32_port(port)->gpios);
84448a6092fSMaxime Coquelin }
84548a6092fSMaxime Coquelin 
84648a6092fSMaxime Coquelin /* Transmit stop */
84756f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port)
84848a6092fSMaxime Coquelin {
849ad0c2748SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
8502a3bcfe0SValentin Caron 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
851ad0c2748SMarek Vasut 
85256f9a76cSErwan Le Ray 	stm32_usart_tx_interrupt_disable(port);
8532a3bcfe0SValentin Caron 	if (stm32_usart_tx_dma_started(stm32_port) && stm32_usart_tx_dma_enabled(stm32_port))
8542a3bcfe0SValentin Caron 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
855ad0c2748SMarek Vasut 
8563bcea529SMarek Vasut 	stm32_usart_rs485_rts_disable(port);
85748a6092fSMaxime Coquelin }
85848a6092fSMaxime Coquelin 
85948a6092fSMaxime Coquelin /* There are probably characters waiting to be transmitted. */
86056f9a76cSErwan Le Ray static void stm32_usart_start_tx(struct uart_port *port)
86148a6092fSMaxime Coquelin {
86248a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
86348a6092fSMaxime Coquelin 
864d7c76716SMarek Vasut 	if (uart_circ_empty(xmit) && !port->x_char) {
865d7c76716SMarek Vasut 		stm32_usart_rs485_rts_disable(port);
86648a6092fSMaxime Coquelin 		return;
867d7c76716SMarek Vasut 	}
86848a6092fSMaxime Coquelin 
8693bcea529SMarek Vasut 	stm32_usart_rs485_rts_enable(port);
870ad0c2748SMarek Vasut 
87156f9a76cSErwan Le Ray 	stm32_usart_transmit_chars(port);
87248a6092fSMaxime Coquelin }
87348a6092fSMaxime Coquelin 
8743d82be8bSErwan Le Ray /* Flush the transmit buffer. */
8753d82be8bSErwan Le Ray static void stm32_usart_flush_buffer(struct uart_port *port)
8763d82be8bSErwan Le Ray {
8773d82be8bSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
8783d82be8bSErwan Le Ray 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
8793d82be8bSErwan Le Ray 
8803d82be8bSErwan Le Ray 	if (stm32_port->tx_ch) {
8819a135f16SValentin Caron 		stm32_usart_tx_dma_terminate(stm32_port);
8823d82be8bSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
8833d82be8bSErwan Le Ray 	}
8843d82be8bSErwan Le Ray }
8853d82be8bSErwan Le Ray 
88648a6092fSMaxime Coquelin /* Throttle the remote when input buffer is about to overflow. */
88756f9a76cSErwan Le Ray static void stm32_usart_throttle(struct uart_port *port)
88848a6092fSMaxime Coquelin {
889ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
890d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
89148a6092fSMaxime Coquelin 	unsigned long flags;
89248a6092fSMaxime Coquelin 
89348a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
894d1ec8a2eSErwan Le Ray 
895d1ec8a2eSErwan Le Ray 	/*
896d1ec8a2eSErwan Le Ray 	 * Disable DMA request line if enabled, so the RX data gets queued into the FIFO.
897d1ec8a2eSErwan Le Ray 	 * Hardware flow control is triggered when RX FIFO is full.
898d1ec8a2eSErwan Le Ray 	 */
899d1ec8a2eSErwan Le Ray 	if (stm32_usart_rx_dma_enabled(port))
900d1ec8a2eSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
901d1ec8a2eSErwan Le Ray 
90256f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
903d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
90456f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
905d0a6a7bcSErwan Le Ray 
906d1ec8a2eSErwan Le Ray 	stm32_port->throttled = true;
90748a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
90848a6092fSMaxime Coquelin }
90948a6092fSMaxime Coquelin 
91048a6092fSMaxime Coquelin /* Unthrottle the remote, the input buffer can now accept data. */
91156f9a76cSErwan Le Ray static void stm32_usart_unthrottle(struct uart_port *port)
91248a6092fSMaxime Coquelin {
913ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
914d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
91548a6092fSMaxime Coquelin 	unsigned long flags;
91648a6092fSMaxime Coquelin 
91748a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
91856f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, stm32_port->cr1_irq);
919d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
92056f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, stm32_port->cr3_irq);
921d0a6a7bcSErwan Le Ray 
922d1ec8a2eSErwan Le Ray 	/*
923d1ec8a2eSErwan Le Ray 	 * Switch back to DMA mode (re-enable DMA request line).
924d1ec8a2eSErwan Le Ray 	 * Hardware flow control is stopped when FIFO is not full any more.
925d1ec8a2eSErwan Le Ray 	 */
926d1ec8a2eSErwan Le Ray 	if (stm32_port->rx_ch)
927d1ec8a2eSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR);
928d1ec8a2eSErwan Le Ray 
929d1ec8a2eSErwan Le Ray 	stm32_port->throttled = false;
93048a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
93148a6092fSMaxime Coquelin }
93248a6092fSMaxime Coquelin 
93348a6092fSMaxime Coquelin /* Receive stop */
93456f9a76cSErwan Le Ray static void stm32_usart_stop_rx(struct uart_port *port)
93548a6092fSMaxime Coquelin {
936ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
937d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
938ada8618fSAlexandre TORGUE 
939e0abc903SErwan Le Ray 	/* Disable DMA request line. */
940e0abc903SErwan Le Ray 	if (stm32_port->rx_ch)
941e0abc903SErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
942e0abc903SErwan Le Ray 
94356f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
944d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
94556f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
94648a6092fSMaxime Coquelin }
94748a6092fSMaxime Coquelin 
94848a6092fSMaxime Coquelin /* Handle breaks - ignored by us */
94956f9a76cSErwan Le Ray static void stm32_usart_break_ctl(struct uart_port *port, int break_state)
95048a6092fSMaxime Coquelin {
95148a6092fSMaxime Coquelin }
95248a6092fSMaxime Coquelin 
9536eeb348cSErwan Le Ray static int stm32_usart_start_rx_dma_cyclic(struct uart_port *port)
9546eeb348cSErwan Le Ray {
9556eeb348cSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
9566eeb348cSErwan Le Ray 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
9576eeb348cSErwan Le Ray 	struct dma_async_tx_descriptor *desc;
9586eeb348cSErwan Le Ray 	int ret;
9596eeb348cSErwan Le Ray 
9606eeb348cSErwan Le Ray 	stm32_port->last_res = RX_BUF_L;
9616eeb348cSErwan Le Ray 	/* Prepare a DMA cyclic transaction */
9626eeb348cSErwan Le Ray 	desc = dmaengine_prep_dma_cyclic(stm32_port->rx_ch,
9636eeb348cSErwan Le Ray 					 stm32_port->rx_dma_buf,
9646eeb348cSErwan Le Ray 					 RX_BUF_L, RX_BUF_P,
9656eeb348cSErwan Le Ray 					 DMA_DEV_TO_MEM,
9666eeb348cSErwan Le Ray 					 DMA_PREP_INTERRUPT);
9676eeb348cSErwan Le Ray 	if (!desc) {
9686eeb348cSErwan Le Ray 		dev_err(port->dev, "rx dma prep cyclic failed\n");
9696eeb348cSErwan Le Ray 		return -ENODEV;
9706eeb348cSErwan Le Ray 	}
9716eeb348cSErwan Le Ray 
9726eeb348cSErwan Le Ray 	desc->callback = stm32_usart_rx_dma_complete;
9736eeb348cSErwan Le Ray 	desc->callback_param = port;
9746eeb348cSErwan Le Ray 
9756eeb348cSErwan Le Ray 	/* Push current DMA transaction in the pending queue */
9766eeb348cSErwan Le Ray 	ret = dma_submit_error(dmaengine_submit(desc));
9776eeb348cSErwan Le Ray 	if (ret) {
9786eeb348cSErwan Le Ray 		dmaengine_terminate_sync(stm32_port->rx_ch);
9796eeb348cSErwan Le Ray 		return ret;
9806eeb348cSErwan Le Ray 	}
9816eeb348cSErwan Le Ray 
9826eeb348cSErwan Le Ray 	/* Issue pending DMA requests */
9836eeb348cSErwan Le Ray 	dma_async_issue_pending(stm32_port->rx_ch);
9846eeb348cSErwan Le Ray 
9856eeb348cSErwan Le Ray 	/*
9866eeb348cSErwan Le Ray 	 * DMA request line not re-enabled at resume when port is throttled.
9876eeb348cSErwan Le Ray 	 * It will be re-enabled by unthrottle ops.
9886eeb348cSErwan Le Ray 	 */
9896eeb348cSErwan Le Ray 	if (!stm32_port->throttled)
9906eeb348cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR);
9916eeb348cSErwan Le Ray 
9926eeb348cSErwan Le Ray 	return 0;
9936eeb348cSErwan Le Ray }
9946eeb348cSErwan Le Ray 
99556f9a76cSErwan Le Ray static int stm32_usart_startup(struct uart_port *port)
99648a6092fSMaxime Coquelin {
997ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
998d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
999f4518a8aSErwan Le Ray 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
100048a6092fSMaxime Coquelin 	const char *name = to_platform_device(port->dev)->name;
100148a6092fSMaxime Coquelin 	u32 val;
100248a6092fSMaxime Coquelin 	int ret;
100348a6092fSMaxime Coquelin 
1004*3f6c02faSMarek Vasut 	ret = request_irq(port->irq, stm32_usart_interrupt,
1005*3f6c02faSMarek Vasut 			  IRQF_NO_SUSPEND, name, port);
100648a6092fSMaxime Coquelin 	if (ret)
100748a6092fSMaxime Coquelin 		return ret;
100848a6092fSMaxime Coquelin 
10093cd66593SMartin Devera 	if (stm32_port->swap) {
10103cd66593SMartin Devera 		val = readl_relaxed(port->membase + ofs->cr2);
10113cd66593SMartin Devera 		val |= USART_CR2_SWAP;
10123cd66593SMartin Devera 		writel_relaxed(val, port->membase + ofs->cr2);
10133cd66593SMartin Devera 	}
10143cd66593SMartin Devera 
101584872dc4SErwan Le Ray 	/* RX FIFO Flush */
101684872dc4SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
1017315e2d8aSErwan Le Ray 		writel_relaxed(USART_RQR_RXFRQ, port->membase + ofs->rqr);
101848a6092fSMaxime Coquelin 
1019e0abc903SErwan Le Ray 	if (stm32_port->rx_ch) {
10206eeb348cSErwan Le Ray 		ret = stm32_usart_start_rx_dma_cyclic(port);
1021e0abc903SErwan Le Ray 		if (ret) {
10226eeb348cSErwan Le Ray 			free_irq(port->irq, port);
10236eeb348cSErwan Le Ray 			return ret;
1024e0abc903SErwan Le Ray 		}
1025e0abc903SErwan Le Ray 	}
1026d1ec8a2eSErwan Le Ray 
102725a8e761SErwan Le Ray 	/* RX enabling */
1028f4518a8aSErwan Le Ray 	val = stm32_port->cr1_irq | USART_CR1_RE | BIT(cfg->uart_enable_bit);
102956f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, val);
103084872dc4SErwan Le Ray 
103148a6092fSMaxime Coquelin 	return 0;
103248a6092fSMaxime Coquelin }
103348a6092fSMaxime Coquelin 
103456f9a76cSErwan Le Ray static void stm32_usart_shutdown(struct uart_port *port)
103548a6092fSMaxime Coquelin {
1036ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1037d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1038d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
103964c32eabSErwan Le Ray 	u32 val, isr;
104064c32eabSErwan Le Ray 	int ret;
104148a6092fSMaxime Coquelin 
10429a135f16SValentin Caron 	if (stm32_usart_tx_dma_enabled(stm32_port))
104356a23f93SValentin Caron 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
10449a135f16SValentin Caron 
10459a135f16SValentin Caron 	if (stm32_usart_tx_dma_started(stm32_port))
10469a135f16SValentin Caron 		stm32_usart_tx_dma_terminate(stm32_port);
104756a23f93SValentin Caron 
10486cf61b9bSManivannan Sadhasivam 	/* Disable modem control interrupts */
104956f9a76cSErwan Le Ray 	stm32_usart_disable_ms(port);
10506cf61b9bSManivannan Sadhasivam 
10514cc0ed62SErwan Le Ray 	val = USART_CR1_TXEIE | USART_CR1_TE;
10524cc0ed62SErwan Le Ray 	val |= stm32_port->cr1_irq | USART_CR1_RE;
105387f1f809SAlexandre TORGUE 	val |= BIT(cfg->uart_enable_bit);
1054351a762aSGerald Baeza 	if (stm32_port->fifoen)
1055351a762aSGerald Baeza 		val |= USART_CR1_FIFOEN;
105664c32eabSErwan Le Ray 
105764c32eabSErwan Le Ray 	ret = readl_relaxed_poll_timeout(port->membase + ofs->isr,
105864c32eabSErwan Le Ray 					 isr, (isr & USART_SR_TC),
105964c32eabSErwan Le Ray 					 10, 100000);
106064c32eabSErwan Le Ray 
1061c31c3ea0SErwan Le Ray 	/* Send the TC error message only when ISR_TC is not set */
106264c32eabSErwan Le Ray 	if (ret)
1063c31c3ea0SErwan Le Ray 		dev_err(port->dev, "Transmission is not complete\n");
106464c32eabSErwan Le Ray 
1065e0abc903SErwan Le Ray 	/* Disable RX DMA. */
1066e0abc903SErwan Le Ray 	if (stm32_port->rx_ch)
1067e0abc903SErwan Le Ray 		dmaengine_terminate_async(stm32_port->rx_ch);
1068e0abc903SErwan Le Ray 
10699f77d192SErwan Le Ray 	/* flush RX & TX FIFO */
10709f77d192SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
10719f77d192SErwan Le Ray 		writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ,
10729f77d192SErwan Le Ray 			       port->membase + ofs->rqr);
10739f77d192SErwan Le Ray 
107456f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, val);
107548a6092fSMaxime Coquelin 
107648a6092fSMaxime Coquelin 	free_irq(port->irq, port);
107748a6092fSMaxime Coquelin }
107848a6092fSMaxime Coquelin 
107956f9a76cSErwan Le Ray static void stm32_usart_set_termios(struct uart_port *port,
108056f9a76cSErwan Le Ray 				    struct ktermios *termios,
1081bec5b814SIlpo Järvinen 				    const struct ktermios *old)
108248a6092fSMaxime Coquelin {
108348a6092fSMaxime Coquelin 	struct stm32_port *stm32_port = to_stm32_port(port);
1084d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1085d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
10861bcda09dSBich HEMON 	struct serial_rs485 *rs485conf = &port->rs485;
1087c8a9d043SErwan Le Ray 	unsigned int baud, bits;
108848a6092fSMaxime Coquelin 	u32 usartdiv, mantissa, fraction, oversampling;
108948a6092fSMaxime Coquelin 	tcflag_t cflag = termios->c_cflag;
1090f264c6f6SErwan Le Ray 	u32 cr1, cr2, cr3, isr;
109148a6092fSMaxime Coquelin 	unsigned long flags;
1092f264c6f6SErwan Le Ray 	int ret;
109348a6092fSMaxime Coquelin 
109448a6092fSMaxime Coquelin 	if (!stm32_port->hw_flow_control)
109548a6092fSMaxime Coquelin 		cflag &= ~CRTSCTS;
109648a6092fSMaxime Coquelin 
109748a6092fSMaxime Coquelin 	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8);
109848a6092fSMaxime Coquelin 
109948a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
110048a6092fSMaxime Coquelin 
1101f264c6f6SErwan Le Ray 	ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr,
1102f264c6f6SErwan Le Ray 						isr,
1103f264c6f6SErwan Le Ray 						(isr & USART_SR_TC),
1104f264c6f6SErwan Le Ray 						10, 100000);
1105f264c6f6SErwan Le Ray 
1106f264c6f6SErwan Le Ray 	/* Send the TC error message only when ISR_TC is not set. */
1107f264c6f6SErwan Le Ray 	if (ret)
1108f264c6f6SErwan Le Ray 		dev_err(port->dev, "Transmission is not complete\n");
1109f264c6f6SErwan Le Ray 
111048a6092fSMaxime Coquelin 	/* Stop serial port and reset value */
1111ada8618fSAlexandre TORGUE 	writel_relaxed(0, port->membase + ofs->cr1);
111248a6092fSMaxime Coquelin 
111384872dc4SErwan Le Ray 	/* flush RX & TX FIFO */
111484872dc4SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
1115315e2d8aSErwan Le Ray 		writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ,
1116315e2d8aSErwan Le Ray 			       port->membase + ofs->rqr);
11171bcda09dSBich HEMON 
111884872dc4SErwan Le Ray 	cr1 = USART_CR1_TE | USART_CR1_RE;
1119351a762aSGerald Baeza 	if (stm32_port->fifoen)
1120351a762aSGerald Baeza 		cr1 |= USART_CR1_FIFOEN;
11213cd66593SMartin Devera 	cr2 = stm32_port->swap ? USART_CR2_SWAP : 0;
112225a8e761SErwan Le Ray 
112325a8e761SErwan Le Ray 	/* Tx and RX FIFO configuration */
1124d075719eSErwan Le Ray 	cr3 = readl_relaxed(port->membase + ofs->cr3);
112525a8e761SErwan Le Ray 	cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTIE;
112625a8e761SErwan Le Ray 	if (stm32_port->fifoen) {
11272aa1bbb2SFabrice Gasnier 		if (stm32_port->txftcfg >= 0)
11282aa1bbb2SFabrice Gasnier 			cr3 |= stm32_port->txftcfg << USART_CR3_TXFTCFG_SHIFT;
11292aa1bbb2SFabrice Gasnier 		if (stm32_port->rxftcfg >= 0)
11302aa1bbb2SFabrice Gasnier 			cr3 |= stm32_port->rxftcfg << USART_CR3_RXFTCFG_SHIFT;
113125a8e761SErwan Le Ray 	}
113248a6092fSMaxime Coquelin 
113348a6092fSMaxime Coquelin 	if (cflag & CSTOPB)
113448a6092fSMaxime Coquelin 		cr2 |= USART_CR2_STOP_2B;
113548a6092fSMaxime Coquelin 
11363ec2ff37SJiri Slaby 	bits = tty_get_char_size(cflag);
11376c5962f3SErwan Le Ray 	stm32_port->rdr_mask = (BIT(bits) - 1);
1138c8a9d043SErwan Le Ray 
113948a6092fSMaxime Coquelin 	if (cflag & PARENB) {
1140c8a9d043SErwan Le Ray 		bits++;
114148a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PCE;
1142c8a9d043SErwan Le Ray 	}
1143c8a9d043SErwan Le Ray 
1144c8a9d043SErwan Le Ray 	/*
1145c8a9d043SErwan Le Ray 	 * Word length configuration:
1146c8a9d043SErwan Le Ray 	 * CS8 + parity, 9 bits word aka [M1:M0] = 0b01
1147c8a9d043SErwan Le Ray 	 * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10
1148c8a9d043SErwan Le Ray 	 * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00
1149c8a9d043SErwan Le Ray 	 * M0 and M1 already cleared by cr1 initialization.
1150c8a9d043SErwan Le Ray 	 */
11511deeda8dSIlpo Järvinen 	if (bits == 9) {
1152ada8618fSAlexandre TORGUE 		cr1 |= USART_CR1_M0;
11531deeda8dSIlpo Järvinen 	} else if ((bits == 7) && cfg->has_7bits_data) {
1154c8a9d043SErwan Le Ray 		cr1 |= USART_CR1_M1;
11551deeda8dSIlpo Järvinen 	} else if (bits != 8) {
1156c8a9d043SErwan Le Ray 		dev_dbg(port->dev, "Unsupported data bits config: %u bits\n"
1157c8a9d043SErwan Le Ray 			, bits);
11581deeda8dSIlpo Järvinen 		cflag &= ~CSIZE;
11591deeda8dSIlpo Järvinen 		cflag |= CS8;
11601deeda8dSIlpo Järvinen 		termios->c_cflag = cflag;
11611deeda8dSIlpo Järvinen 		bits = 8;
11621deeda8dSIlpo Järvinen 		if (cflag & PARENB) {
11631deeda8dSIlpo Järvinen 			bits++;
11641deeda8dSIlpo Järvinen 			cr1 |= USART_CR1_M0;
11651deeda8dSIlpo Järvinen 		}
11661deeda8dSIlpo Järvinen 	}
116748a6092fSMaxime Coquelin 
11684cc0ed62SErwan Le Ray 	if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch ||
11692aa1bbb2SFabrice Gasnier 				       (stm32_port->fifoen &&
11702aa1bbb2SFabrice Gasnier 					stm32_port->rxftcfg >= 0))) {
11714cc0ed62SErwan Le Ray 		if (cflag & CSTOPB)
11724cc0ed62SErwan Le Ray 			bits = bits + 3; /* 1 start bit + 2 stop bits */
11734cc0ed62SErwan Le Ray 		else
11744cc0ed62SErwan Le Ray 			bits = bits + 2; /* 1 start bit + 1 stop bit */
11754cc0ed62SErwan Le Ray 
11764cc0ed62SErwan Le Ray 		/* RX timeout irq to occur after last stop bit + bits */
11774cc0ed62SErwan Le Ray 		stm32_port->cr1_irq = USART_CR1_RTOIE;
11784cc0ed62SErwan Le Ray 		writel_relaxed(bits, port->membase + ofs->rtor);
11794cc0ed62SErwan Le Ray 		cr2 |= USART_CR2_RTOEN;
118033bb2f6aSErwan Le Ray 		/*
118133bb2f6aSErwan Le Ray 		 * Enable fifo threshold irq in two cases, either when there is no DMA, or when
118233bb2f6aSErwan Le Ray 		 * wake up over usart, from low power until the DMA gets re-enabled by resume.
118333bb2f6aSErwan Le Ray 		 */
1184d0a6a7bcSErwan Le Ray 		stm32_port->cr3_irq =  USART_CR3_RXFTIE;
11854cc0ed62SErwan Le Ray 	}
11864cc0ed62SErwan Le Ray 
1187d0a6a7bcSErwan Le Ray 	cr1 |= stm32_port->cr1_irq;
1188d0a6a7bcSErwan Le Ray 	cr3 |= stm32_port->cr3_irq;
1189d0a6a7bcSErwan Le Ray 
119048a6092fSMaxime Coquelin 	if (cflag & PARODD)
119148a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PS;
119248a6092fSMaxime Coquelin 
119348a6092fSMaxime Coquelin 	port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
119448a6092fSMaxime Coquelin 	if (cflag & CRTSCTS) {
119548a6092fSMaxime Coquelin 		port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
119635abe98fSBich HEMON 		cr3 |= USART_CR3_CTSE | USART_CR3_RTSE;
119748a6092fSMaxime Coquelin 	}
119848a6092fSMaxime Coquelin 
119948a6092fSMaxime Coquelin 	usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud);
120048a6092fSMaxime Coquelin 
120148a6092fSMaxime Coquelin 	/*
120248a6092fSMaxime Coquelin 	 * The USART supports 16 or 8 times oversampling.
120348a6092fSMaxime Coquelin 	 * By default we prefer 16 times oversampling, so that the receiver
120448a6092fSMaxime Coquelin 	 * has a better tolerance to clock deviations.
120548a6092fSMaxime Coquelin 	 * 8 times oversampling is only used to achieve higher speeds.
120648a6092fSMaxime Coquelin 	 */
120748a6092fSMaxime Coquelin 	if (usartdiv < 16) {
120848a6092fSMaxime Coquelin 		oversampling = 8;
12091bcda09dSBich HEMON 		cr1 |= USART_CR1_OVER8;
121056f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_OVER8);
121148a6092fSMaxime Coquelin 	} else {
121248a6092fSMaxime Coquelin 		oversampling = 16;
12131bcda09dSBich HEMON 		cr1 &= ~USART_CR1_OVER8;
121456f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_OVER8);
121548a6092fSMaxime Coquelin 	}
121648a6092fSMaxime Coquelin 
121748a6092fSMaxime Coquelin 	mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT;
121848a6092fSMaxime Coquelin 	fraction = usartdiv % oversampling;
1219ada8618fSAlexandre TORGUE 	writel_relaxed(mantissa | fraction, port->membase + ofs->brr);
122048a6092fSMaxime Coquelin 
122148a6092fSMaxime Coquelin 	uart_update_timeout(port, cflag, baud);
122248a6092fSMaxime Coquelin 
122348a6092fSMaxime Coquelin 	port->read_status_mask = USART_SR_ORE;
122448a6092fSMaxime Coquelin 	if (termios->c_iflag & INPCK)
122548a6092fSMaxime Coquelin 		port->read_status_mask |= USART_SR_PE | USART_SR_FE;
122648a6092fSMaxime Coquelin 	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
12274f01d833SErwan Le Ray 		port->read_status_mask |= USART_SR_FE;
122848a6092fSMaxime Coquelin 
122948a6092fSMaxime Coquelin 	/* Characters to ignore */
123048a6092fSMaxime Coquelin 	port->ignore_status_mask = 0;
123148a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNPAR)
123248a6092fSMaxime Coquelin 		port->ignore_status_mask = USART_SR_PE | USART_SR_FE;
123348a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNBRK) {
12344f01d833SErwan Le Ray 		port->ignore_status_mask |= USART_SR_FE;
123548a6092fSMaxime Coquelin 		/*
123648a6092fSMaxime Coquelin 		 * If we're ignoring parity and break indicators,
123748a6092fSMaxime Coquelin 		 * ignore overruns too (for real raw support).
123848a6092fSMaxime Coquelin 		 */
123948a6092fSMaxime Coquelin 		if (termios->c_iflag & IGNPAR)
124048a6092fSMaxime Coquelin 			port->ignore_status_mask |= USART_SR_ORE;
124148a6092fSMaxime Coquelin 	}
124248a6092fSMaxime Coquelin 
124348a6092fSMaxime Coquelin 	/* Ignore all characters if CREAD is not set */
124448a6092fSMaxime Coquelin 	if ((termios->c_cflag & CREAD) == 0)
124548a6092fSMaxime Coquelin 		port->ignore_status_mask |= USART_SR_DUMMY_RX;
124648a6092fSMaxime Coquelin 
124733bb2f6aSErwan Le Ray 	if (stm32_port->rx_ch) {
124833bb2f6aSErwan Le Ray 		/*
124933bb2f6aSErwan Le Ray 		 * Setup DMA to collect only valid data and enable error irqs.
125033bb2f6aSErwan Le Ray 		 * This also enables break reception when using DMA.
125133bb2f6aSErwan Le Ray 		 */
125233bb2f6aSErwan Le Ray 		cr1 |= USART_CR1_PEIE;
125333bb2f6aSErwan Le Ray 		cr3 |= USART_CR3_EIE;
125434891872SAlexandre TORGUE 		cr3 |= USART_CR3_DMAR;
125533bb2f6aSErwan Le Ray 		cr3 |= USART_CR3_DDRE;
125633bb2f6aSErwan Le Ray 	}
125734891872SAlexandre TORGUE 
12581bcda09dSBich HEMON 	if (rs485conf->flags & SER_RS485_ENABLED) {
125956f9a76cSErwan Le Ray 		stm32_usart_config_reg_rs485(&cr1, &cr3,
12601bcda09dSBich HEMON 					     rs485conf->delay_rts_before_send,
126156f9a76cSErwan Le Ray 					     rs485conf->delay_rts_after_send,
126256f9a76cSErwan Le Ray 					     baud);
12631bcda09dSBich HEMON 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
12641bcda09dSBich HEMON 			cr3 &= ~USART_CR3_DEP;
12651bcda09dSBich HEMON 			rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
12661bcda09dSBich HEMON 		} else {
12671bcda09dSBich HEMON 			cr3 |= USART_CR3_DEP;
12681bcda09dSBich HEMON 			rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
12691bcda09dSBich HEMON 		}
12701bcda09dSBich HEMON 
12711bcda09dSBich HEMON 	} else {
12721bcda09dSBich HEMON 		cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP);
12731bcda09dSBich HEMON 		cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
12741bcda09dSBich HEMON 	}
12751bcda09dSBich HEMON 
127612761869SErwan Le Ray 	/* Configure wake up from low power on start bit detection */
12773d530017SAlexandre Torgue 	if (stm32_port->wakeup_src) {
127812761869SErwan Le Ray 		cr3 &= ~USART_CR3_WUS_MASK;
127912761869SErwan Le Ray 		cr3 |= USART_CR3_WUS_START_BIT;
128012761869SErwan Le Ray 	}
128112761869SErwan Le Ray 
1282ada8618fSAlexandre TORGUE 	writel_relaxed(cr3, port->membase + ofs->cr3);
1283ada8618fSAlexandre TORGUE 	writel_relaxed(cr2, port->membase + ofs->cr2);
1284ada8618fSAlexandre TORGUE 	writel_relaxed(cr1, port->membase + ofs->cr1);
128548a6092fSMaxime Coquelin 
128656f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
128748a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
1288436c9793SErwan Le Ray 
1289436c9793SErwan Le Ray 	/* Handle modem control interrupts */
1290436c9793SErwan Le Ray 	if (UART_ENABLE_MS(port, termios->c_cflag))
1291436c9793SErwan Le Ray 		stm32_usart_enable_ms(port);
1292436c9793SErwan Le Ray 	else
1293436c9793SErwan Le Ray 		stm32_usart_disable_ms(port);
129448a6092fSMaxime Coquelin }
129548a6092fSMaxime Coquelin 
129656f9a76cSErwan Le Ray static const char *stm32_usart_type(struct uart_port *port)
129748a6092fSMaxime Coquelin {
129848a6092fSMaxime Coquelin 	return (port->type == PORT_STM32) ? DRIVER_NAME : NULL;
129948a6092fSMaxime Coquelin }
130048a6092fSMaxime Coquelin 
130156f9a76cSErwan Le Ray static void stm32_usart_release_port(struct uart_port *port)
130248a6092fSMaxime Coquelin {
130348a6092fSMaxime Coquelin }
130448a6092fSMaxime Coquelin 
130556f9a76cSErwan Le Ray static int stm32_usart_request_port(struct uart_port *port)
130648a6092fSMaxime Coquelin {
130748a6092fSMaxime Coquelin 	return 0;
130848a6092fSMaxime Coquelin }
130948a6092fSMaxime Coquelin 
131056f9a76cSErwan Le Ray static void stm32_usart_config_port(struct uart_port *port, int flags)
131148a6092fSMaxime Coquelin {
131248a6092fSMaxime Coquelin 	if (flags & UART_CONFIG_TYPE)
131348a6092fSMaxime Coquelin 		port->type = PORT_STM32;
131448a6092fSMaxime Coquelin }
131548a6092fSMaxime Coquelin 
131648a6092fSMaxime Coquelin static int
131756f9a76cSErwan Le Ray stm32_usart_verify_port(struct uart_port *port, struct serial_struct *ser)
131848a6092fSMaxime Coquelin {
131948a6092fSMaxime Coquelin 	/* No user changeable parameters */
132048a6092fSMaxime Coquelin 	return -EINVAL;
132148a6092fSMaxime Coquelin }
132248a6092fSMaxime Coquelin 
132356f9a76cSErwan Le Ray static void stm32_usart_pm(struct uart_port *port, unsigned int state,
132448a6092fSMaxime Coquelin 			   unsigned int oldstate)
132548a6092fSMaxime Coquelin {
132648a6092fSMaxime Coquelin 	struct stm32_port *stm32port = container_of(port,
132748a6092fSMaxime Coquelin 			struct stm32_port, port);
1328d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
1329d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32port->info->cfg;
133018ee37e1SJohan Hovold 	unsigned long flags;
133148a6092fSMaxime Coquelin 
133248a6092fSMaxime Coquelin 	switch (state) {
133348a6092fSMaxime Coquelin 	case UART_PM_STATE_ON:
1334fb6dcef6SErwan Le Ray 		pm_runtime_get_sync(port->dev);
133548a6092fSMaxime Coquelin 		break;
133648a6092fSMaxime Coquelin 	case UART_PM_STATE_OFF:
133748a6092fSMaxime Coquelin 		spin_lock_irqsave(&port->lock, flags);
133856f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
133948a6092fSMaxime Coquelin 		spin_unlock_irqrestore(&port->lock, flags);
1340fb6dcef6SErwan Le Ray 		pm_runtime_put_sync(port->dev);
134148a6092fSMaxime Coquelin 		break;
134248a6092fSMaxime Coquelin 	}
134348a6092fSMaxime Coquelin }
134448a6092fSMaxime Coquelin 
13451f507b3aSValentin Caron #if defined(CONFIG_CONSOLE_POLL)
13461f507b3aSValentin Caron 
13471f507b3aSValentin Caron  /* Callbacks for characters polling in debug context (i.e. KGDB). */
13481f507b3aSValentin Caron static int stm32_usart_poll_init(struct uart_port *port)
13491f507b3aSValentin Caron {
13501f507b3aSValentin Caron 	struct stm32_port *stm32_port = to_stm32_port(port);
13511f507b3aSValentin Caron 
13521f507b3aSValentin Caron 	return clk_prepare_enable(stm32_port->clk);
13531f507b3aSValentin Caron }
13541f507b3aSValentin Caron 
13551f507b3aSValentin Caron static int stm32_usart_poll_get_char(struct uart_port *port)
13561f507b3aSValentin Caron {
13571f507b3aSValentin Caron 	struct stm32_port *stm32_port = to_stm32_port(port);
13581f507b3aSValentin Caron 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
13591f507b3aSValentin Caron 
13601f507b3aSValentin Caron 	if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_RXNE))
13611f507b3aSValentin Caron 		return NO_POLL_CHAR;
13621f507b3aSValentin Caron 
13631f507b3aSValentin Caron 	return readl_relaxed(port->membase + ofs->rdr) & stm32_port->rdr_mask;
13641f507b3aSValentin Caron }
13651f507b3aSValentin Caron 
13661f507b3aSValentin Caron static void stm32_usart_poll_put_char(struct uart_port *port, unsigned char ch)
13671f507b3aSValentin Caron {
13681f507b3aSValentin Caron 	stm32_usart_console_putchar(port, ch);
13691f507b3aSValentin Caron }
13701f507b3aSValentin Caron #endif /* CONFIG_CONSOLE_POLL */
13711f507b3aSValentin Caron 
137248a6092fSMaxime Coquelin static const struct uart_ops stm32_uart_ops = {
137356f9a76cSErwan Le Ray 	.tx_empty	= stm32_usart_tx_empty,
137456f9a76cSErwan Le Ray 	.set_mctrl	= stm32_usart_set_mctrl,
137556f9a76cSErwan Le Ray 	.get_mctrl	= stm32_usart_get_mctrl,
137656f9a76cSErwan Le Ray 	.stop_tx	= stm32_usart_stop_tx,
137756f9a76cSErwan Le Ray 	.start_tx	= stm32_usart_start_tx,
137856f9a76cSErwan Le Ray 	.throttle	= stm32_usart_throttle,
137956f9a76cSErwan Le Ray 	.unthrottle	= stm32_usart_unthrottle,
138056f9a76cSErwan Le Ray 	.stop_rx	= stm32_usart_stop_rx,
138156f9a76cSErwan Le Ray 	.enable_ms	= stm32_usart_enable_ms,
138256f9a76cSErwan Le Ray 	.break_ctl	= stm32_usart_break_ctl,
138356f9a76cSErwan Le Ray 	.startup	= stm32_usart_startup,
138456f9a76cSErwan Le Ray 	.shutdown	= stm32_usart_shutdown,
13853d82be8bSErwan Le Ray 	.flush_buffer	= stm32_usart_flush_buffer,
138656f9a76cSErwan Le Ray 	.set_termios	= stm32_usart_set_termios,
138756f9a76cSErwan Le Ray 	.pm		= stm32_usart_pm,
138856f9a76cSErwan Le Ray 	.type		= stm32_usart_type,
138956f9a76cSErwan Le Ray 	.release_port	= stm32_usart_release_port,
139056f9a76cSErwan Le Ray 	.request_port	= stm32_usart_request_port,
139156f9a76cSErwan Le Ray 	.config_port	= stm32_usart_config_port,
139256f9a76cSErwan Le Ray 	.verify_port	= stm32_usart_verify_port,
13931f507b3aSValentin Caron #if defined(CONFIG_CONSOLE_POLL)
13941f507b3aSValentin Caron 	.poll_init      = stm32_usart_poll_init,
13951f507b3aSValentin Caron 	.poll_get_char	= stm32_usart_poll_get_char,
13961f507b3aSValentin Caron 	.poll_put_char	= stm32_usart_poll_put_char,
13971f507b3aSValentin Caron #endif /* CONFIG_CONSOLE_POLL */
139848a6092fSMaxime Coquelin };
139948a6092fSMaxime Coquelin 
14002aa1bbb2SFabrice Gasnier /*
14012aa1bbb2SFabrice Gasnier  * STM32H7 RX & TX FIFO threshold configuration (CR3 RXFTCFG / TXFTCFG)
14022aa1bbb2SFabrice Gasnier  * Note: 1 isn't a valid value in RXFTCFG / TXFTCFG. In this case,
14032aa1bbb2SFabrice Gasnier  * RXNEIE / TXEIE can be used instead of threshold irqs: RXFTIE / TXFTIE.
14042aa1bbb2SFabrice Gasnier  * So, RXFTCFG / TXFTCFG bitfields values are encoded as array index + 1.
14052aa1bbb2SFabrice Gasnier  */
14062aa1bbb2SFabrice Gasnier static const u32 stm32h7_usart_fifo_thresh_cfg[] = { 1, 2, 4, 8, 12, 14, 16 };
14072aa1bbb2SFabrice Gasnier 
14082aa1bbb2SFabrice Gasnier static void stm32_usart_get_ftcfg(struct platform_device *pdev, const char *p,
14092aa1bbb2SFabrice Gasnier 				  int *ftcfg)
14102aa1bbb2SFabrice Gasnier {
14112aa1bbb2SFabrice Gasnier 	u32 bytes, i;
14122aa1bbb2SFabrice Gasnier 
14132aa1bbb2SFabrice Gasnier 	/* DT option to get RX & TX FIFO threshold (default to 8 bytes) */
14142aa1bbb2SFabrice Gasnier 	if (of_property_read_u32(pdev->dev.of_node, p, &bytes))
14152aa1bbb2SFabrice Gasnier 		bytes = 8;
14162aa1bbb2SFabrice Gasnier 
14172aa1bbb2SFabrice Gasnier 	for (i = 0; i < ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg); i++)
14182aa1bbb2SFabrice Gasnier 		if (stm32h7_usart_fifo_thresh_cfg[i] >= bytes)
14192aa1bbb2SFabrice Gasnier 			break;
14202aa1bbb2SFabrice Gasnier 	if (i >= ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg))
14212aa1bbb2SFabrice Gasnier 		i = ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg) - 1;
14222aa1bbb2SFabrice Gasnier 
14232aa1bbb2SFabrice Gasnier 	dev_dbg(&pdev->dev, "%s set to %d bytes\n", p,
14242aa1bbb2SFabrice Gasnier 		stm32h7_usart_fifo_thresh_cfg[i]);
14252aa1bbb2SFabrice Gasnier 
14262aa1bbb2SFabrice Gasnier 	/* Provide FIFO threshold ftcfg (1 is invalid: threshold irq unused) */
14272aa1bbb2SFabrice Gasnier 	if (i)
14282aa1bbb2SFabrice Gasnier 		*ftcfg = i - 1;
14292aa1bbb2SFabrice Gasnier 	else
14302aa1bbb2SFabrice Gasnier 		*ftcfg = -EINVAL;
14312aa1bbb2SFabrice Gasnier }
14322aa1bbb2SFabrice Gasnier 
143397f3a085SErwan Le Ray static void stm32_usart_deinit_port(struct stm32_port *stm32port)
143497f3a085SErwan Le Ray {
143597f3a085SErwan Le Ray 	clk_disable_unprepare(stm32port->clk);
143697f3a085SErwan Le Ray }
143797f3a085SErwan Le Ray 
1438aeae8f22SIlpo Järvinen static const struct serial_rs485 stm32_rs485_supported = {
1439aeae8f22SIlpo Järvinen 	.flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND | SER_RS485_RTS_AFTER_SEND |
1440aeae8f22SIlpo Järvinen 		 SER_RS485_RX_DURING_TX,
1441aeae8f22SIlpo Järvinen 	.delay_rts_before_send = 1,
1442aeae8f22SIlpo Järvinen 	.delay_rts_after_send = 1,
1443aeae8f22SIlpo Järvinen };
1444aeae8f22SIlpo Järvinen 
144556f9a76cSErwan Le Ray static int stm32_usart_init_port(struct stm32_port *stm32port,
144648a6092fSMaxime Coquelin 				 struct platform_device *pdev)
144748a6092fSMaxime Coquelin {
144848a6092fSMaxime Coquelin 	struct uart_port *port = &stm32port->port;
144948a6092fSMaxime Coquelin 	struct resource *res;
1450e0f2a902SErwan Le Ray 	int ret, irq;
145148a6092fSMaxime Coquelin 
1452e0f2a902SErwan Le Ray 	irq = platform_get_irq(pdev, 0);
1453217b04c6STang Bin 	if (irq < 0)
1454217b04c6STang Bin 		return irq;
145592fc0023SErwan Le Ray 
145648a6092fSMaxime Coquelin 	port->iotype	= UPIO_MEM;
145748a6092fSMaxime Coquelin 	port->flags	= UPF_BOOT_AUTOCONF;
145848a6092fSMaxime Coquelin 	port->ops	= &stm32_uart_ops;
145948a6092fSMaxime Coquelin 	port->dev	= &pdev->dev;
1460d075719eSErwan Le Ray 	port->fifosize	= stm32port->info->cfg.fifosize;
14619feedaa7SDmitry Safonov 	port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE);
1462e0f2a902SErwan Le Ray 	port->irq = irq;
146356f9a76cSErwan Le Ray 	port->rs485_config = stm32_usart_config_rs485;
14640139da50SIlpo Järvinen 	port->rs485_supported = stm32_rs485_supported;
14657d8f6861SBich HEMON 
146656f9a76cSErwan Le Ray 	ret = stm32_usart_init_rs485(port, pdev);
1467c150c0f3SLukas Wunner 	if (ret)
1468c150c0f3SLukas Wunner 		return ret;
14697d8f6861SBich HEMON 
14703d530017SAlexandre Torgue 	stm32port->wakeup_src = stm32port->info->cfg.has_wakeup &&
14713d530017SAlexandre Torgue 		of_property_read_bool(pdev->dev.of_node, "wakeup-source");
14722c58e560SErwan Le Ray 
14733cd66593SMartin Devera 	stm32port->swap = stm32port->info->cfg.has_swap &&
14743cd66593SMartin Devera 		of_property_read_bool(pdev->dev.of_node, "rx-tx-swap");
14753cd66593SMartin Devera 
1476351a762aSGerald Baeza 	stm32port->fifoen = stm32port->info->cfg.has_fifo;
14772aa1bbb2SFabrice Gasnier 	if (stm32port->fifoen) {
14782aa1bbb2SFabrice Gasnier 		stm32_usart_get_ftcfg(pdev, "rx-threshold",
14792aa1bbb2SFabrice Gasnier 				      &stm32port->rxftcfg);
14802aa1bbb2SFabrice Gasnier 		stm32_usart_get_ftcfg(pdev, "tx-threshold",
14812aa1bbb2SFabrice Gasnier 				      &stm32port->txftcfg);
14822aa1bbb2SFabrice Gasnier 	}
148348a6092fSMaxime Coquelin 
14843d881e32STang Bin 	port->membase = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
148548a6092fSMaxime Coquelin 	if (IS_ERR(port->membase))
148648a6092fSMaxime Coquelin 		return PTR_ERR(port->membase);
148748a6092fSMaxime Coquelin 	port->mapbase = res->start;
148848a6092fSMaxime Coquelin 
148948a6092fSMaxime Coquelin 	spin_lock_init(&port->lock);
149048a6092fSMaxime Coquelin 
149148a6092fSMaxime Coquelin 	stm32port->clk = devm_clk_get(&pdev->dev, NULL);
149248a6092fSMaxime Coquelin 	if (IS_ERR(stm32port->clk))
149348a6092fSMaxime Coquelin 		return PTR_ERR(stm32port->clk);
149448a6092fSMaxime Coquelin 
149548a6092fSMaxime Coquelin 	/* Ensure that clk rate is correct by enabling the clk */
149648a6092fSMaxime Coquelin 	ret = clk_prepare_enable(stm32port->clk);
149748a6092fSMaxime Coquelin 	if (ret)
149848a6092fSMaxime Coquelin 		return ret;
149948a6092fSMaxime Coquelin 
150048a6092fSMaxime Coquelin 	stm32port->port.uartclk = clk_get_rate(stm32port->clk);
1501ada80043SFabrice Gasnier 	if (!stm32port->port.uartclk) {
150248a6092fSMaxime Coquelin 		ret = -EINVAL;
15036cf61b9bSManivannan Sadhasivam 		goto err_clk;
1504ada80043SFabrice Gasnier 	}
150548a6092fSMaxime Coquelin 
15066cf61b9bSManivannan Sadhasivam 	stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0);
15076cf61b9bSManivannan Sadhasivam 	if (IS_ERR(stm32port->gpios)) {
15086cf61b9bSManivannan Sadhasivam 		ret = PTR_ERR(stm32port->gpios);
15096cf61b9bSManivannan Sadhasivam 		goto err_clk;
15106cf61b9bSManivannan Sadhasivam 	}
15116cf61b9bSManivannan Sadhasivam 
15129359369aSErwan Le Ray 	/*
15139359369aSErwan Le Ray 	 * Both CTS/RTS gpios and "st,hw-flow-ctrl" (deprecated) or "uart-has-rtscts"
15149359369aSErwan Le Ray 	 * properties should not be specified.
15159359369aSErwan Le Ray 	 */
15166cf61b9bSManivannan Sadhasivam 	if (stm32port->hw_flow_control) {
15176cf61b9bSManivannan Sadhasivam 		if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) ||
15186cf61b9bSManivannan Sadhasivam 		    mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) {
15196cf61b9bSManivannan Sadhasivam 			dev_err(&pdev->dev, "Conflicting RTS/CTS config\n");
15206cf61b9bSManivannan Sadhasivam 			ret = -EINVAL;
15216cf61b9bSManivannan Sadhasivam 			goto err_clk;
15226cf61b9bSManivannan Sadhasivam 		}
15236cf61b9bSManivannan Sadhasivam 	}
15246cf61b9bSManivannan Sadhasivam 
15256cf61b9bSManivannan Sadhasivam 	return ret;
15266cf61b9bSManivannan Sadhasivam 
15276cf61b9bSManivannan Sadhasivam err_clk:
15286cf61b9bSManivannan Sadhasivam 	clk_disable_unprepare(stm32port->clk);
15296cf61b9bSManivannan Sadhasivam 
153048a6092fSMaxime Coquelin 	return ret;
153148a6092fSMaxime Coquelin }
153248a6092fSMaxime Coquelin 
153356f9a76cSErwan Le Ray static struct stm32_port *stm32_usart_of_get_port(struct platform_device *pdev)
153448a6092fSMaxime Coquelin {
153548a6092fSMaxime Coquelin 	struct device_node *np = pdev->dev.of_node;
153648a6092fSMaxime Coquelin 	int id;
153748a6092fSMaxime Coquelin 
153848a6092fSMaxime Coquelin 	if (!np)
153948a6092fSMaxime Coquelin 		return NULL;
154048a6092fSMaxime Coquelin 
154148a6092fSMaxime Coquelin 	id = of_alias_get_id(np, "serial");
1542e5707915SGerald Baeza 	if (id < 0) {
1543e5707915SGerald Baeza 		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id);
1544e5707915SGerald Baeza 		return NULL;
1545e5707915SGerald Baeza 	}
154648a6092fSMaxime Coquelin 
154748a6092fSMaxime Coquelin 	if (WARN_ON(id >= STM32_MAX_PORTS))
154848a6092fSMaxime Coquelin 		return NULL;
154948a6092fSMaxime Coquelin 
15506fd9fffbSErwan Le Ray 	stm32_ports[id].hw_flow_control =
15516fd9fffbSErwan Le Ray 		of_property_read_bool (np, "st,hw-flow-ctrl") /*deprecated*/ ||
15526fd9fffbSErwan Le Ray 		of_property_read_bool (np, "uart-has-rtscts");
155348a6092fSMaxime Coquelin 	stm32_ports[id].port.line = id;
15544cc0ed62SErwan Le Ray 	stm32_ports[id].cr1_irq = USART_CR1_RXNEIE;
1555d0a6a7bcSErwan Le Ray 	stm32_ports[id].cr3_irq = 0;
1556e5707915SGerald Baeza 	stm32_ports[id].last_res = RX_BUF_L;
155748a6092fSMaxime Coquelin 	return &stm32_ports[id];
155848a6092fSMaxime Coquelin }
155948a6092fSMaxime Coquelin 
156048a6092fSMaxime Coquelin #ifdef CONFIG_OF
156148a6092fSMaxime Coquelin static const struct of_device_id stm32_match[] = {
1562ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32-uart", .data = &stm32f4_info},
1563ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32f7-uart", .data = &stm32f7_info},
1564270e5a74SFabrice Gasnier 	{ .compatible = "st,stm32h7-uart", .data = &stm32h7_info},
156548a6092fSMaxime Coquelin 	{},
156648a6092fSMaxime Coquelin };
156748a6092fSMaxime Coquelin 
156848a6092fSMaxime Coquelin MODULE_DEVICE_TABLE(of, stm32_match);
156948a6092fSMaxime Coquelin #endif
157048a6092fSMaxime Coquelin 
1571a7770a4bSErwan Le Ray static void stm32_usart_of_dma_rx_remove(struct stm32_port *stm32port,
1572a7770a4bSErwan Le Ray 					 struct platform_device *pdev)
1573a7770a4bSErwan Le Ray {
1574a7770a4bSErwan Le Ray 	if (stm32port->rx_buf)
1575a7770a4bSErwan Le Ray 		dma_free_coherent(&pdev->dev, RX_BUF_L, stm32port->rx_buf,
1576a7770a4bSErwan Le Ray 				  stm32port->rx_dma_buf);
1577a7770a4bSErwan Le Ray }
1578a7770a4bSErwan Le Ray 
157956f9a76cSErwan Le Ray static int stm32_usart_of_dma_rx_probe(struct stm32_port *stm32port,
158034891872SAlexandre TORGUE 				       struct platform_device *pdev)
158134891872SAlexandre TORGUE {
1582d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
158334891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
158434891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
158534891872SAlexandre TORGUE 	struct dma_slave_config config;
158634891872SAlexandre TORGUE 	int ret;
158734891872SAlexandre TORGUE 
158859bd4eedSTang Bin 	stm32port->rx_buf = dma_alloc_coherent(dev, RX_BUF_L,
158934891872SAlexandre TORGUE 					       &stm32port->rx_dma_buf,
159034891872SAlexandre TORGUE 					       GFP_KERNEL);
1591a7770a4bSErwan Le Ray 	if (!stm32port->rx_buf)
1592a7770a4bSErwan Le Ray 		return -ENOMEM;
159334891872SAlexandre TORGUE 
159434891872SAlexandre TORGUE 	/* Configure DMA channel */
159534891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
15968e5481d9SArnd Bergmann 	config.src_addr = port->mapbase + ofs->rdr;
159734891872SAlexandre TORGUE 	config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
159834891872SAlexandre TORGUE 
159934891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->rx_ch, &config);
160034891872SAlexandre TORGUE 	if (ret < 0) {
160134891872SAlexandre TORGUE 		dev_err(dev, "rx dma channel config failed\n");
1602a7770a4bSErwan Le Ray 		stm32_usart_of_dma_rx_remove(stm32port, pdev);
1603a7770a4bSErwan Le Ray 		return ret;
160434891872SAlexandre TORGUE 	}
160534891872SAlexandre TORGUE 
160634891872SAlexandre TORGUE 	return 0;
1607a7770a4bSErwan Le Ray }
160834891872SAlexandre TORGUE 
1609a7770a4bSErwan Le Ray static void stm32_usart_of_dma_tx_remove(struct stm32_port *stm32port,
1610a7770a4bSErwan Le Ray 					 struct platform_device *pdev)
1611a7770a4bSErwan Le Ray {
1612a7770a4bSErwan Le Ray 	if (stm32port->tx_buf)
1613a7770a4bSErwan Le Ray 		dma_free_coherent(&pdev->dev, TX_BUF_L, stm32port->tx_buf,
1614a7770a4bSErwan Le Ray 				  stm32port->tx_dma_buf);
161534891872SAlexandre TORGUE }
161634891872SAlexandre TORGUE 
161756f9a76cSErwan Le Ray static int stm32_usart_of_dma_tx_probe(struct stm32_port *stm32port,
161834891872SAlexandre TORGUE 				       struct platform_device *pdev)
161934891872SAlexandre TORGUE {
1620d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
162134891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
162234891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
162334891872SAlexandre TORGUE 	struct dma_slave_config config;
162434891872SAlexandre TORGUE 	int ret;
162534891872SAlexandre TORGUE 
162659bd4eedSTang Bin 	stm32port->tx_buf = dma_alloc_coherent(dev, TX_BUF_L,
162734891872SAlexandre TORGUE 					       &stm32port->tx_dma_buf,
162834891872SAlexandre TORGUE 					       GFP_KERNEL);
1629a7770a4bSErwan Le Ray 	if (!stm32port->tx_buf)
1630a7770a4bSErwan Le Ray 		return -ENOMEM;
163134891872SAlexandre TORGUE 
163234891872SAlexandre TORGUE 	/* Configure DMA channel */
163334891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
16348e5481d9SArnd Bergmann 	config.dst_addr = port->mapbase + ofs->tdr;
163534891872SAlexandre TORGUE 	config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
163634891872SAlexandre TORGUE 
163734891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->tx_ch, &config);
163834891872SAlexandre TORGUE 	if (ret < 0) {
163934891872SAlexandre TORGUE 		dev_err(dev, "tx dma channel config failed\n");
1640a7770a4bSErwan Le Ray 		stm32_usart_of_dma_tx_remove(stm32port, pdev);
1641a7770a4bSErwan Le Ray 		return ret;
164234891872SAlexandre TORGUE 	}
164334891872SAlexandre TORGUE 
164434891872SAlexandre TORGUE 	return 0;
164534891872SAlexandre TORGUE }
164634891872SAlexandre TORGUE 
164756f9a76cSErwan Le Ray static int stm32_usart_serial_probe(struct platform_device *pdev)
164848a6092fSMaxime Coquelin {
164948a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
1650ada8618fSAlexandre TORGUE 	int ret;
165148a6092fSMaxime Coquelin 
165256f9a76cSErwan Le Ray 	stm32port = stm32_usart_of_get_port(pdev);
165348a6092fSMaxime Coquelin 	if (!stm32port)
165448a6092fSMaxime Coquelin 		return -ENODEV;
165548a6092fSMaxime Coquelin 
1656d825f0beSStephen Boyd 	stm32port->info = of_device_get_match_data(&pdev->dev);
1657d825f0beSStephen Boyd 	if (!stm32port->info)
1658ada8618fSAlexandre TORGUE 		return -EINVAL;
1659ada8618fSAlexandre TORGUE 
1660a7770a4bSErwan Le Ray 	stm32port->rx_ch = dma_request_chan(&pdev->dev, "rx");
16610d114e9fSValentin Caron 	if (PTR_ERR(stm32port->rx_ch) == -EPROBE_DEFER)
16620d114e9fSValentin Caron 		return -EPROBE_DEFER;
16630d114e9fSValentin Caron 
1664a7770a4bSErwan Le Ray 	/* Fall back in interrupt mode for any non-deferral error */
1665a7770a4bSErwan Le Ray 	if (IS_ERR(stm32port->rx_ch))
1666a7770a4bSErwan Le Ray 		stm32port->rx_ch = NULL;
166734891872SAlexandre TORGUE 
1668a7770a4bSErwan Le Ray 	stm32port->tx_ch = dma_request_chan(&pdev->dev, "tx");
1669a7770a4bSErwan Le Ray 	if (PTR_ERR(stm32port->tx_ch) == -EPROBE_DEFER) {
1670a7770a4bSErwan Le Ray 		ret = -EPROBE_DEFER;
1671a7770a4bSErwan Le Ray 		goto err_dma_rx;
1672a7770a4bSErwan Le Ray 	}
1673a7770a4bSErwan Le Ray 	/* Fall back in interrupt mode for any non-deferral error */
1674a7770a4bSErwan Le Ray 	if (IS_ERR(stm32port->tx_ch))
1675a7770a4bSErwan Le Ray 		stm32port->tx_ch = NULL;
1676a7770a4bSErwan Le Ray 
16770d114e9fSValentin Caron 	ret = stm32_usart_init_port(stm32port, pdev);
16780d114e9fSValentin Caron 	if (ret)
16790d114e9fSValentin Caron 		goto err_dma_tx;
16800d114e9fSValentin Caron 
16810d114e9fSValentin Caron 	if (stm32port->wakeup_src) {
16820d114e9fSValentin Caron 		device_set_wakeup_capable(&pdev->dev, true);
16830d114e9fSValentin Caron 		ret = dev_pm_set_wake_irq(&pdev->dev, stm32port->port.irq);
16840d114e9fSValentin Caron 		if (ret)
16850d114e9fSValentin Caron 			goto err_deinit_port;
16860d114e9fSValentin Caron 	}
16870d114e9fSValentin Caron 
1688a7770a4bSErwan Le Ray 	if (stm32port->rx_ch && stm32_usart_of_dma_rx_probe(stm32port, pdev)) {
1689a7770a4bSErwan Le Ray 		/* Fall back in interrupt mode */
1690a7770a4bSErwan Le Ray 		dma_release_channel(stm32port->rx_ch);
1691a7770a4bSErwan Le Ray 		stm32port->rx_ch = NULL;
1692a7770a4bSErwan Le Ray 	}
1693a7770a4bSErwan Le Ray 
1694a7770a4bSErwan Le Ray 	if (stm32port->tx_ch && stm32_usart_of_dma_tx_probe(stm32port, pdev)) {
1695a7770a4bSErwan Le Ray 		/* Fall back in interrupt mode */
1696a7770a4bSErwan Le Ray 		dma_release_channel(stm32port->tx_ch);
1697a7770a4bSErwan Le Ray 		stm32port->tx_ch = NULL;
1698a7770a4bSErwan Le Ray 	}
1699a7770a4bSErwan Le Ray 
1700a7770a4bSErwan Le Ray 	if (!stm32port->rx_ch)
1701a7770a4bSErwan Le Ray 		dev_info(&pdev->dev, "interrupt mode for rx (no dma)\n");
1702a7770a4bSErwan Le Ray 	if (!stm32port->tx_ch)
1703a7770a4bSErwan Le Ray 		dev_info(&pdev->dev, "interrupt mode for tx (no dma)\n");
170434891872SAlexandre TORGUE 
170548a6092fSMaxime Coquelin 	platform_set_drvdata(pdev, &stm32port->port);
170648a6092fSMaxime Coquelin 
1707fb6dcef6SErwan Le Ray 	pm_runtime_get_noresume(&pdev->dev);
1708fb6dcef6SErwan Le Ray 	pm_runtime_set_active(&pdev->dev);
1709fb6dcef6SErwan Le Ray 	pm_runtime_enable(&pdev->dev);
171087fd0741SErwan Le Ray 
171187fd0741SErwan Le Ray 	ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port);
171287fd0741SErwan Le Ray 	if (ret)
171387fd0741SErwan Le Ray 		goto err_port;
171487fd0741SErwan Le Ray 
1715fb6dcef6SErwan Le Ray 	pm_runtime_put_sync(&pdev->dev);
1716fb6dcef6SErwan Le Ray 
171748a6092fSMaxime Coquelin 	return 0;
1718ada80043SFabrice Gasnier 
171987fd0741SErwan Le Ray err_port:
172087fd0741SErwan Le Ray 	pm_runtime_disable(&pdev->dev);
172187fd0741SErwan Le Ray 	pm_runtime_set_suspended(&pdev->dev);
172287fd0741SErwan Le Ray 	pm_runtime_put_noidle(&pdev->dev);
172387fd0741SErwan Le Ray 
17240d114e9fSValentin Caron 	if (stm32port->tx_ch)
1725a7770a4bSErwan Le Ray 		stm32_usart_of_dma_tx_remove(stm32port, pdev);
1726a7770a4bSErwan Le Ray 	if (stm32port->rx_ch)
1727a7770a4bSErwan Le Ray 		stm32_usart_of_dma_rx_remove(stm32port, pdev);
172887fd0741SErwan Le Ray 
17293d530017SAlexandre Torgue 	if (stm32port->wakeup_src)
17305297f274SErwan Le Ray 		dev_pm_clear_wake_irq(&pdev->dev);
17315297f274SErwan Le Ray 
1732a7770a4bSErwan Le Ray err_deinit_port:
17333d530017SAlexandre Torgue 	if (stm32port->wakeup_src)
17343d530017SAlexandre Torgue 		device_set_wakeup_capable(&pdev->dev, false);
1735270e5a74SFabrice Gasnier 
173697f3a085SErwan Le Ray 	stm32_usart_deinit_port(stm32port);
1737ada80043SFabrice Gasnier 
17380d114e9fSValentin Caron err_dma_tx:
17390d114e9fSValentin Caron 	if (stm32port->tx_ch)
17400d114e9fSValentin Caron 		dma_release_channel(stm32port->tx_ch);
17410d114e9fSValentin Caron 
17420d114e9fSValentin Caron err_dma_rx:
17430d114e9fSValentin Caron 	if (stm32port->rx_ch)
17440d114e9fSValentin Caron 		dma_release_channel(stm32port->rx_ch);
17450d114e9fSValentin Caron 
1746ada80043SFabrice Gasnier 	return ret;
174748a6092fSMaxime Coquelin }
174848a6092fSMaxime Coquelin 
174956f9a76cSErwan Le Ray static int stm32_usart_serial_remove(struct platform_device *pdev)
175048a6092fSMaxime Coquelin {
175148a6092fSMaxime Coquelin 	struct uart_port *port = platform_get_drvdata(pdev);
1752511c7b1bSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1753d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1754fb6dcef6SErwan Le Ray 	int err;
175533bb2f6aSErwan Le Ray 	u32 cr3;
1756fb6dcef6SErwan Le Ray 
1757fb6dcef6SErwan Le Ray 	pm_runtime_get_sync(&pdev->dev);
175887fd0741SErwan Le Ray 	err = uart_remove_one_port(&stm32_usart_driver, port);
175987fd0741SErwan Le Ray 	if (err)
176087fd0741SErwan Le Ray 		return(err);
176187fd0741SErwan Le Ray 
176287fd0741SErwan Le Ray 	pm_runtime_disable(&pdev->dev);
176387fd0741SErwan Le Ray 	pm_runtime_set_suspended(&pdev->dev);
176487fd0741SErwan Le Ray 	pm_runtime_put_noidle(&pdev->dev);
176534891872SAlexandre TORGUE 
176633bb2f6aSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_PEIE);
176733bb2f6aSErwan Le Ray 	cr3 = readl_relaxed(port->membase + ofs->cr3);
176833bb2f6aSErwan Le Ray 	cr3 &= ~USART_CR3_EIE;
176933bb2f6aSErwan Le Ray 	cr3 &= ~USART_CR3_DMAR;
177033bb2f6aSErwan Le Ray 	cr3 &= ~USART_CR3_DDRE;
177133bb2f6aSErwan Le Ray 	writel_relaxed(cr3, port->membase + ofs->cr3);
177234891872SAlexandre TORGUE 
177387fd0741SErwan Le Ray 	if (stm32_port->tx_ch) {
1774a7770a4bSErwan Le Ray 		stm32_usart_of_dma_tx_remove(stm32_port, pdev);
177534891872SAlexandre TORGUE 		dma_release_channel(stm32_port->tx_ch);
177687fd0741SErwan Le Ray 	}
177734891872SAlexandre TORGUE 
1778a7770a4bSErwan Le Ray 	if (stm32_port->rx_ch) {
1779a7770a4bSErwan Le Ray 		stm32_usart_of_dma_rx_remove(stm32_port, pdev);
1780a7770a4bSErwan Le Ray 		dma_release_channel(stm32_port->rx_ch);
1781a7770a4bSErwan Le Ray 	}
1782a7770a4bSErwan Le Ray 
1783a7770a4bSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
1784511c7b1bSAlexandre TORGUE 
17853d530017SAlexandre Torgue 	if (stm32_port->wakeup_src) {
17865297f274SErwan Le Ray 		dev_pm_clear_wake_irq(&pdev->dev);
1787270e5a74SFabrice Gasnier 		device_init_wakeup(&pdev->dev, false);
17885297f274SErwan Le Ray 	}
1789270e5a74SFabrice Gasnier 
179097f3a085SErwan Le Ray 	stm32_usart_deinit_port(stm32_port);
179148a6092fSMaxime Coquelin 
179287fd0741SErwan Le Ray 	return 0;
179348a6092fSMaxime Coquelin }
179448a6092fSMaxime Coquelin 
17951f507b3aSValentin Caron static void __maybe_unused stm32_usart_console_putchar(struct uart_port *port, unsigned char ch)
179648a6092fSMaxime Coquelin {
1797ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1798d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
179928fb1a92SValentin Caron 	u32 isr;
180028fb1a92SValentin Caron 	int ret;
1801ada8618fSAlexandre TORGUE 
180228fb1a92SValentin Caron 	ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr, isr,
180328fb1a92SValentin Caron 						(isr & USART_SR_TXE), 100,
180428fb1a92SValentin Caron 						STM32_USART_TIMEOUT_USEC);
180528fb1a92SValentin Caron 	if (ret != 0) {
180628fb1a92SValentin Caron 		dev_err(port->dev, "Error while sending data in UART TX : %d\n", ret);
180728fb1a92SValentin Caron 		return;
180828fb1a92SValentin Caron 	}
1809ada8618fSAlexandre TORGUE 	writel_relaxed(ch, port->membase + ofs->tdr);
181048a6092fSMaxime Coquelin }
181148a6092fSMaxime Coquelin 
18121f507b3aSValentin Caron #ifdef CONFIG_SERIAL_STM32_CONSOLE
181356f9a76cSErwan Le Ray static void stm32_usart_console_write(struct console *co, const char *s,
181492fc0023SErwan Le Ray 				      unsigned int cnt)
181548a6092fSMaxime Coquelin {
181648a6092fSMaxime Coquelin 	struct uart_port *port = &stm32_ports[co->index].port;
1817ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1818d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1819d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
182048a6092fSMaxime Coquelin 	unsigned long flags;
182148a6092fSMaxime Coquelin 	u32 old_cr1, new_cr1;
182248a6092fSMaxime Coquelin 	int locked = 1;
182348a6092fSMaxime Coquelin 
1824cea37afdSJohan Hovold 	if (oops_in_progress)
1825cea37afdSJohan Hovold 		locked = spin_trylock_irqsave(&port->lock, flags);
182648a6092fSMaxime Coquelin 	else
1827cea37afdSJohan Hovold 		spin_lock_irqsave(&port->lock, flags);
182848a6092fSMaxime Coquelin 
182987f1f809SAlexandre TORGUE 	/* Save and disable interrupts, enable the transmitter */
1830ada8618fSAlexandre TORGUE 	old_cr1 = readl_relaxed(port->membase + ofs->cr1);
183148a6092fSMaxime Coquelin 	new_cr1 = old_cr1 & ~USART_CR1_IE_MASK;
183287f1f809SAlexandre TORGUE 	new_cr1 |=  USART_CR1_TE | BIT(cfg->uart_enable_bit);
1833ada8618fSAlexandre TORGUE 	writel_relaxed(new_cr1, port->membase + ofs->cr1);
183448a6092fSMaxime Coquelin 
183556f9a76cSErwan Le Ray 	uart_console_write(port, s, cnt, stm32_usart_console_putchar);
183648a6092fSMaxime Coquelin 
183748a6092fSMaxime Coquelin 	/* Restore interrupt state */
1838ada8618fSAlexandre TORGUE 	writel_relaxed(old_cr1, port->membase + ofs->cr1);
183948a6092fSMaxime Coquelin 
184048a6092fSMaxime Coquelin 	if (locked)
1841cea37afdSJohan Hovold 		spin_unlock_irqrestore(&port->lock, flags);
184248a6092fSMaxime Coquelin }
184348a6092fSMaxime Coquelin 
184456f9a76cSErwan Le Ray static int stm32_usart_console_setup(struct console *co, char *options)
184548a6092fSMaxime Coquelin {
184648a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
184748a6092fSMaxime Coquelin 	int baud = 9600;
184848a6092fSMaxime Coquelin 	int bits = 8;
184948a6092fSMaxime Coquelin 	int parity = 'n';
185048a6092fSMaxime Coquelin 	int flow = 'n';
185148a6092fSMaxime Coquelin 
185248a6092fSMaxime Coquelin 	if (co->index >= STM32_MAX_PORTS)
185348a6092fSMaxime Coquelin 		return -ENODEV;
185448a6092fSMaxime Coquelin 
185548a6092fSMaxime Coquelin 	stm32port = &stm32_ports[co->index];
185648a6092fSMaxime Coquelin 
185748a6092fSMaxime Coquelin 	/*
185848a6092fSMaxime Coquelin 	 * This driver does not support early console initialization
185948a6092fSMaxime Coquelin 	 * (use ARM early printk support instead), so we only expect
186048a6092fSMaxime Coquelin 	 * this to be called during the uart port registration when the
186148a6092fSMaxime Coquelin 	 * driver gets probed and the port should be mapped at that point.
186248a6092fSMaxime Coquelin 	 */
186392fc0023SErwan Le Ray 	if (stm32port->port.mapbase == 0 || !stm32port->port.membase)
186448a6092fSMaxime Coquelin 		return -ENXIO;
186548a6092fSMaxime Coquelin 
186648a6092fSMaxime Coquelin 	if (options)
186748a6092fSMaxime Coquelin 		uart_parse_options(options, &baud, &parity, &bits, &flow);
186848a6092fSMaxime Coquelin 
186948a6092fSMaxime Coquelin 	return uart_set_options(&stm32port->port, co, baud, parity, bits, flow);
187048a6092fSMaxime Coquelin }
187148a6092fSMaxime Coquelin 
187248a6092fSMaxime Coquelin static struct console stm32_console = {
187348a6092fSMaxime Coquelin 	.name		= STM32_SERIAL_NAME,
187448a6092fSMaxime Coquelin 	.device		= uart_console_device,
187556f9a76cSErwan Le Ray 	.write		= stm32_usart_console_write,
187656f9a76cSErwan Le Ray 	.setup		= stm32_usart_console_setup,
187748a6092fSMaxime Coquelin 	.flags		= CON_PRINTBUFFER,
187848a6092fSMaxime Coquelin 	.index		= -1,
187948a6092fSMaxime Coquelin 	.data		= &stm32_usart_driver,
188048a6092fSMaxime Coquelin };
188148a6092fSMaxime Coquelin 
188248a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE (&stm32_console)
188348a6092fSMaxime Coquelin 
188448a6092fSMaxime Coquelin #else
188548a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE NULL
188648a6092fSMaxime Coquelin #endif /* CONFIG_SERIAL_STM32_CONSOLE */
188748a6092fSMaxime Coquelin 
18888043b16fSValentin Caron #ifdef CONFIG_SERIAL_EARLYCON
18898043b16fSValentin Caron static void early_stm32_usart_console_putchar(struct uart_port *port, unsigned char ch)
18908043b16fSValentin Caron {
18918043b16fSValentin Caron 	struct stm32_usart_info *info = port->private_data;
18928043b16fSValentin Caron 
18938043b16fSValentin Caron 	while (!(readl_relaxed(port->membase + info->ofs.isr) & USART_SR_TXE))
18948043b16fSValentin Caron 		cpu_relax();
18958043b16fSValentin Caron 
18968043b16fSValentin Caron 	writel_relaxed(ch, port->membase + info->ofs.tdr);
18978043b16fSValentin Caron }
18988043b16fSValentin Caron 
18998043b16fSValentin Caron static void early_stm32_serial_write(struct console *console, const char *s, unsigned int count)
19008043b16fSValentin Caron {
19018043b16fSValentin Caron 	struct earlycon_device *device = console->data;
19028043b16fSValentin Caron 	struct uart_port *port = &device->port;
19038043b16fSValentin Caron 
19048043b16fSValentin Caron 	uart_console_write(port, s, count, early_stm32_usart_console_putchar);
19058043b16fSValentin Caron }
19068043b16fSValentin Caron 
19078043b16fSValentin Caron static int __init early_stm32_h7_serial_setup(struct earlycon_device *device, const char *options)
19088043b16fSValentin Caron {
19098043b16fSValentin Caron 	if (!(device->port.membase || device->port.iobase))
19108043b16fSValentin Caron 		return -ENODEV;
19118043b16fSValentin Caron 	device->port.private_data = &stm32h7_info;
19128043b16fSValentin Caron 	device->con->write = early_stm32_serial_write;
19138043b16fSValentin Caron 	return 0;
19148043b16fSValentin Caron }
19158043b16fSValentin Caron 
19168043b16fSValentin Caron static int __init early_stm32_f7_serial_setup(struct earlycon_device *device, const char *options)
19178043b16fSValentin Caron {
19188043b16fSValentin Caron 	if (!(device->port.membase || device->port.iobase))
19198043b16fSValentin Caron 		return -ENODEV;
19208043b16fSValentin Caron 	device->port.private_data = &stm32f7_info;
19218043b16fSValentin Caron 	device->con->write = early_stm32_serial_write;
19228043b16fSValentin Caron 	return 0;
19238043b16fSValentin Caron }
19248043b16fSValentin Caron 
19258043b16fSValentin Caron static int __init early_stm32_f4_serial_setup(struct earlycon_device *device, const char *options)
19268043b16fSValentin Caron {
19278043b16fSValentin Caron 	if (!(device->port.membase || device->port.iobase))
19288043b16fSValentin Caron 		return -ENODEV;
19298043b16fSValentin Caron 	device->port.private_data = &stm32f4_info;
19308043b16fSValentin Caron 	device->con->write = early_stm32_serial_write;
19318043b16fSValentin Caron 	return 0;
19328043b16fSValentin Caron }
19338043b16fSValentin Caron 
19348043b16fSValentin Caron OF_EARLYCON_DECLARE(stm32, "st,stm32h7-uart", early_stm32_h7_serial_setup);
19358043b16fSValentin Caron OF_EARLYCON_DECLARE(stm32, "st,stm32f7-uart", early_stm32_f7_serial_setup);
19368043b16fSValentin Caron OF_EARLYCON_DECLARE(stm32, "st,stm32-uart", early_stm32_f4_serial_setup);
19378043b16fSValentin Caron #endif /* CONFIG_SERIAL_EARLYCON */
19388043b16fSValentin Caron 
193948a6092fSMaxime Coquelin static struct uart_driver stm32_usart_driver = {
194048a6092fSMaxime Coquelin 	.driver_name	= DRIVER_NAME,
194148a6092fSMaxime Coquelin 	.dev_name	= STM32_SERIAL_NAME,
194248a6092fSMaxime Coquelin 	.major		= 0,
194348a6092fSMaxime Coquelin 	.minor		= 0,
194448a6092fSMaxime Coquelin 	.nr		= STM32_MAX_PORTS,
194548a6092fSMaxime Coquelin 	.cons		= STM32_SERIAL_CONSOLE,
194648a6092fSMaxime Coquelin };
194748a6092fSMaxime Coquelin 
19486eeb348cSErwan Le Ray static int __maybe_unused stm32_usart_serial_en_wakeup(struct uart_port *port,
1949fe94347dSErwan Le Ray 						       bool enable)
1950270e5a74SFabrice Gasnier {
1951270e5a74SFabrice Gasnier 	struct stm32_port *stm32_port = to_stm32_port(port);
1952d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
19536eeb348cSErwan Le Ray 	struct tty_port *tport = &port->state->port;
19546eeb348cSErwan Le Ray 	int ret;
19556333a485SErwan Le Ray 	unsigned int size;
19566333a485SErwan Le Ray 	unsigned long flags;
1957270e5a74SFabrice Gasnier 
19586eeb348cSErwan Le Ray 	if (!stm32_port->wakeup_src || !tty_port_initialized(tport))
19596eeb348cSErwan Le Ray 		return 0;
1960270e5a74SFabrice Gasnier 
196112761869SErwan Le Ray 	/*
196212761869SErwan Le Ray 	 * Enable low-power wake-up and wake-up irq if argument is set to
196312761869SErwan Le Ray 	 * "enable", disable low-power wake-up and wake-up irq otherwise
196412761869SErwan Le Ray 	 */
1965270e5a74SFabrice Gasnier 	if (enable) {
196656f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_UESM);
196712761869SErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_WUFIE);
19687547d9abSErwan Le Ray 		mctrl_gpio_enable_irq_wake(stm32_port->gpios);
19696eeb348cSErwan Le Ray 
19706eeb348cSErwan Le Ray 		/*
19716eeb348cSErwan Le Ray 		 * When DMA is used for reception, it must be disabled before
19726eeb348cSErwan Le Ray 		 * entering low-power mode and re-enabled when exiting from
19736eeb348cSErwan Le Ray 		 * low-power mode.
19746eeb348cSErwan Le Ray 		 */
19756eeb348cSErwan Le Ray 		if (stm32_port->rx_ch) {
19766333a485SErwan Le Ray 			spin_lock_irqsave(&port->lock, flags);
19776333a485SErwan Le Ray 			/* Avoid race with RX IRQ when DMAR is cleared */
19786eeb348cSErwan Le Ray 			stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
19796333a485SErwan Le Ray 			/* Poll data from DMA RX buffer if any */
19806333a485SErwan Le Ray 			size = stm32_usart_receive_chars(port, true);
19816333a485SErwan Le Ray 			dmaengine_terminate_async(stm32_port->rx_ch);
19826333a485SErwan Le Ray 			uart_unlock_and_check_sysrq_irqrestore(port, flags);
19836333a485SErwan Le Ray 			if (size)
19846333a485SErwan Le Ray 				tty_flip_buffer_push(tport);
19856eeb348cSErwan Le Ray 		}
19866eeb348cSErwan Le Ray 
19876eeb348cSErwan Le Ray 		/* Poll data from RX FIFO if any */
19886eeb348cSErwan Le Ray 		stm32_usart_receive_chars(port, false);
1989270e5a74SFabrice Gasnier 	} else {
19906eeb348cSErwan Le Ray 		if (stm32_port->rx_ch) {
19916eeb348cSErwan Le Ray 			ret = stm32_usart_start_rx_dma_cyclic(port);
19926eeb348cSErwan Le Ray 			if (ret)
19936eeb348cSErwan Le Ray 				return ret;
19946eeb348cSErwan Le Ray 		}
19957547d9abSErwan Le Ray 		mctrl_gpio_disable_irq_wake(stm32_port->gpios);
199656f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_UESM);
199712761869SErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE);
1998270e5a74SFabrice Gasnier 	}
19996eeb348cSErwan Le Ray 
20006eeb348cSErwan Le Ray 	return 0;
2001270e5a74SFabrice Gasnier }
2002270e5a74SFabrice Gasnier 
200356f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_suspend(struct device *dev)
2004270e5a74SFabrice Gasnier {
2005270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
20066eeb348cSErwan Le Ray 	int ret;
2007270e5a74SFabrice Gasnier 
2008270e5a74SFabrice Gasnier 	uart_suspend_port(&stm32_usart_driver, port);
2009270e5a74SFabrice Gasnier 
20106eeb348cSErwan Le Ray 	if (device_may_wakeup(dev) || device_wakeup_path(dev)) {
20116eeb348cSErwan Le Ray 		ret = stm32_usart_serial_en_wakeup(port, true);
20126eeb348cSErwan Le Ray 		if (ret)
20136eeb348cSErwan Le Ray 			return ret;
20146eeb348cSErwan Le Ray 	}
2015270e5a74SFabrice Gasnier 
201655484fccSErwan Le Ray 	/*
201755484fccSErwan Le Ray 	 * When "no_console_suspend" is enabled, keep the pinctrl default state
201855484fccSErwan Le Ray 	 * and rely on bootloader stage to restore this state upon resume.
201955484fccSErwan Le Ray 	 * Otherwise, apply the idle or sleep states depending on wakeup
202055484fccSErwan Le Ray 	 * capabilities.
202155484fccSErwan Le Ray 	 */
202255484fccSErwan Le Ray 	if (console_suspend_enabled || !uart_console(port)) {
20231631eeeaSErwan Le Ray 		if (device_may_wakeup(dev) || device_wakeup_path(dev))
202455484fccSErwan Le Ray 			pinctrl_pm_select_idle_state(dev);
202555484fccSErwan Le Ray 		else
202694616d9aSErwan Le Ray 			pinctrl_pm_select_sleep_state(dev);
202755484fccSErwan Le Ray 	}
202894616d9aSErwan Le Ray 
2029270e5a74SFabrice Gasnier 	return 0;
2030270e5a74SFabrice Gasnier }
2031270e5a74SFabrice Gasnier 
203256f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_resume(struct device *dev)
2033270e5a74SFabrice Gasnier {
2034270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
20356eeb348cSErwan Le Ray 	int ret;
2036270e5a74SFabrice Gasnier 
203794616d9aSErwan Le Ray 	pinctrl_pm_select_default_state(dev);
203894616d9aSErwan Le Ray 
20396eeb348cSErwan Le Ray 	if (device_may_wakeup(dev) || device_wakeup_path(dev)) {
20406eeb348cSErwan Le Ray 		ret = stm32_usart_serial_en_wakeup(port, false);
20416eeb348cSErwan Le Ray 		if (ret)
20426eeb348cSErwan Le Ray 			return ret;
20436eeb348cSErwan Le Ray 	}
2044270e5a74SFabrice Gasnier 
2045270e5a74SFabrice Gasnier 	return uart_resume_port(&stm32_usart_driver, port);
2046270e5a74SFabrice Gasnier }
2047270e5a74SFabrice Gasnier 
204856f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_suspend(struct device *dev)
2049fb6dcef6SErwan Le Ray {
2050fb6dcef6SErwan Le Ray 	struct uart_port *port = dev_get_drvdata(dev);
2051fb6dcef6SErwan Le Ray 	struct stm32_port *stm32port = container_of(port,
2052fb6dcef6SErwan Le Ray 			struct stm32_port, port);
2053fb6dcef6SErwan Le Ray 
2054fb6dcef6SErwan Le Ray 	clk_disable_unprepare(stm32port->clk);
2055fb6dcef6SErwan Le Ray 
2056fb6dcef6SErwan Le Ray 	return 0;
2057fb6dcef6SErwan Le Ray }
2058fb6dcef6SErwan Le Ray 
205956f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_resume(struct device *dev)
2060fb6dcef6SErwan Le Ray {
2061fb6dcef6SErwan Le Ray 	struct uart_port *port = dev_get_drvdata(dev);
2062fb6dcef6SErwan Le Ray 	struct stm32_port *stm32port = container_of(port,
2063fb6dcef6SErwan Le Ray 			struct stm32_port, port);
2064fb6dcef6SErwan Le Ray 
2065fb6dcef6SErwan Le Ray 	return clk_prepare_enable(stm32port->clk);
2066fb6dcef6SErwan Le Ray }
2067fb6dcef6SErwan Le Ray 
2068270e5a74SFabrice Gasnier static const struct dev_pm_ops stm32_serial_pm_ops = {
206956f9a76cSErwan Le Ray 	SET_RUNTIME_PM_OPS(stm32_usart_runtime_suspend,
207056f9a76cSErwan Le Ray 			   stm32_usart_runtime_resume, NULL)
207156f9a76cSErwan Le Ray 	SET_SYSTEM_SLEEP_PM_OPS(stm32_usart_serial_suspend,
207256f9a76cSErwan Le Ray 				stm32_usart_serial_resume)
2073270e5a74SFabrice Gasnier };
2074270e5a74SFabrice Gasnier 
207548a6092fSMaxime Coquelin static struct platform_driver stm32_serial_driver = {
207656f9a76cSErwan Le Ray 	.probe		= stm32_usart_serial_probe,
207756f9a76cSErwan Le Ray 	.remove		= stm32_usart_serial_remove,
207848a6092fSMaxime Coquelin 	.driver	= {
207948a6092fSMaxime Coquelin 		.name	= DRIVER_NAME,
2080270e5a74SFabrice Gasnier 		.pm	= &stm32_serial_pm_ops,
208148a6092fSMaxime Coquelin 		.of_match_table = of_match_ptr(stm32_match),
208248a6092fSMaxime Coquelin 	},
208348a6092fSMaxime Coquelin };
208448a6092fSMaxime Coquelin 
208556f9a76cSErwan Le Ray static int __init stm32_usart_init(void)
208648a6092fSMaxime Coquelin {
208748a6092fSMaxime Coquelin 	static char banner[] __initdata = "STM32 USART driver initialized";
208848a6092fSMaxime Coquelin 	int ret;
208948a6092fSMaxime Coquelin 
209048a6092fSMaxime Coquelin 	pr_info("%s\n", banner);
209148a6092fSMaxime Coquelin 
209248a6092fSMaxime Coquelin 	ret = uart_register_driver(&stm32_usart_driver);
209348a6092fSMaxime Coquelin 	if (ret)
209448a6092fSMaxime Coquelin 		return ret;
209548a6092fSMaxime Coquelin 
209648a6092fSMaxime Coquelin 	ret = platform_driver_register(&stm32_serial_driver);
209748a6092fSMaxime Coquelin 	if (ret)
209848a6092fSMaxime Coquelin 		uart_unregister_driver(&stm32_usart_driver);
209948a6092fSMaxime Coquelin 
210048a6092fSMaxime Coquelin 	return ret;
210148a6092fSMaxime Coquelin }
210248a6092fSMaxime Coquelin 
210356f9a76cSErwan Le Ray static void __exit stm32_usart_exit(void)
210448a6092fSMaxime Coquelin {
210548a6092fSMaxime Coquelin 	platform_driver_unregister(&stm32_serial_driver);
210648a6092fSMaxime Coquelin 	uart_unregister_driver(&stm32_usart_driver);
210748a6092fSMaxime Coquelin }
210848a6092fSMaxime Coquelin 
210956f9a76cSErwan Le Ray module_init(stm32_usart_init);
211056f9a76cSErwan Le Ray module_exit(stm32_usart_exit);
211148a6092fSMaxime Coquelin 
211248a6092fSMaxime Coquelin MODULE_ALIAS("platform:" DRIVER_NAME);
211348a6092fSMaxime Coquelin MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver");
211448a6092fSMaxime Coquelin MODULE_LICENSE("GPL v2");
2115