1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0 248a6092fSMaxime Coquelin /* 348a6092fSMaxime Coquelin * Copyright (C) Maxime Coquelin 2015 43e5fcbacSBich HEMON * Copyright (C) STMicroelectronics SA 2017 5ada8618fSAlexandre TORGUE * Authors: Maxime Coquelin <mcoquelin.stm32@gmail.com> 68ebd9665SErwan Le Ray * Gerald Baeza <gerald.baeza@foss.st.com> 78ebd9665SErwan Le Ray * Erwan Le Ray <erwan.leray@foss.st.com> 848a6092fSMaxime Coquelin * 948a6092fSMaxime Coquelin * Inspired by st-asc.c from STMicroelectronics (c) 1048a6092fSMaxime Coquelin */ 1148a6092fSMaxime Coquelin 1234891872SAlexandre TORGUE #include <linux/clk.h> 1348a6092fSMaxime Coquelin #include <linux/console.h> 1448a6092fSMaxime Coquelin #include <linux/delay.h> 1534891872SAlexandre TORGUE #include <linux/dma-direction.h> 1634891872SAlexandre TORGUE #include <linux/dmaengine.h> 1734891872SAlexandre TORGUE #include <linux/dma-mapping.h> 1834891872SAlexandre TORGUE #include <linux/io.h> 1934891872SAlexandre TORGUE #include <linux/iopoll.h> 2034891872SAlexandre TORGUE #include <linux/irq.h> 2134891872SAlexandre TORGUE #include <linux/module.h> 2248a6092fSMaxime Coquelin #include <linux/of.h> 2348a6092fSMaxime Coquelin #include <linux/of_platform.h> 2494616d9aSErwan Le Ray #include <linux/pinctrl/consumer.h> 2534891872SAlexandre TORGUE #include <linux/platform_device.h> 2634891872SAlexandre TORGUE #include <linux/pm_runtime.h> 27270e5a74SFabrice Gasnier #include <linux/pm_wakeirq.h> 2848a6092fSMaxime Coquelin #include <linux/serial_core.h> 2934891872SAlexandre TORGUE #include <linux/serial.h> 3034891872SAlexandre TORGUE #include <linux/spinlock.h> 3134891872SAlexandre TORGUE #include <linux/sysrq.h> 3234891872SAlexandre TORGUE #include <linux/tty_flip.h> 3334891872SAlexandre TORGUE #include <linux/tty.h> 3448a6092fSMaxime Coquelin 356cf61b9bSManivannan Sadhasivam #include "serial_mctrl_gpio.h" 36bc5a0b55SAlexandre TORGUE #include "stm32-usart.h" 3748a6092fSMaxime Coquelin 3856f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port); 3956f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port); 4048a6092fSMaxime Coquelin 4148a6092fSMaxime Coquelin static inline struct stm32_port *to_stm32_port(struct uart_port *port) 4248a6092fSMaxime Coquelin { 4348a6092fSMaxime Coquelin return container_of(port, struct stm32_port, port); 4448a6092fSMaxime Coquelin } 4548a6092fSMaxime Coquelin 4656f9a76cSErwan Le Ray static void stm32_usart_set_bits(struct uart_port *port, u32 reg, u32 bits) 4748a6092fSMaxime Coquelin { 4848a6092fSMaxime Coquelin u32 val; 4948a6092fSMaxime Coquelin 5048a6092fSMaxime Coquelin val = readl_relaxed(port->membase + reg); 5148a6092fSMaxime Coquelin val |= bits; 5248a6092fSMaxime Coquelin writel_relaxed(val, port->membase + reg); 5348a6092fSMaxime Coquelin } 5448a6092fSMaxime Coquelin 5556f9a76cSErwan Le Ray static void stm32_usart_clr_bits(struct uart_port *port, u32 reg, u32 bits) 5648a6092fSMaxime Coquelin { 5748a6092fSMaxime Coquelin u32 val; 5848a6092fSMaxime Coquelin 5948a6092fSMaxime Coquelin val = readl_relaxed(port->membase + reg); 6048a6092fSMaxime Coquelin val &= ~bits; 6148a6092fSMaxime Coquelin writel_relaxed(val, port->membase + reg); 6248a6092fSMaxime Coquelin } 6348a6092fSMaxime Coquelin 6456f9a76cSErwan Le Ray static void stm32_usart_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE, 651bcda09dSBich HEMON u32 delay_DDE, u32 baud) 661bcda09dSBich HEMON { 671bcda09dSBich HEMON u32 rs485_deat_dedt; 681bcda09dSBich HEMON u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT); 691bcda09dSBich HEMON bool over8; 701bcda09dSBich HEMON 711bcda09dSBich HEMON *cr3 |= USART_CR3_DEM; 721bcda09dSBich HEMON over8 = *cr1 & USART_CR1_OVER8; 731bcda09dSBich HEMON 741bcda09dSBich HEMON if (over8) 751bcda09dSBich HEMON rs485_deat_dedt = delay_ADE * baud * 8; 761bcda09dSBich HEMON else 771bcda09dSBich HEMON rs485_deat_dedt = delay_ADE * baud * 16; 781bcda09dSBich HEMON 791bcda09dSBich HEMON rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000); 801bcda09dSBich HEMON rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ? 811bcda09dSBich HEMON rs485_deat_dedt_max : rs485_deat_dedt; 821bcda09dSBich HEMON rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) & 831bcda09dSBich HEMON USART_CR1_DEAT_MASK; 841bcda09dSBich HEMON *cr1 |= rs485_deat_dedt; 851bcda09dSBich HEMON 861bcda09dSBich HEMON if (over8) 871bcda09dSBich HEMON rs485_deat_dedt = delay_DDE * baud * 8; 881bcda09dSBich HEMON else 891bcda09dSBich HEMON rs485_deat_dedt = delay_DDE * baud * 16; 901bcda09dSBich HEMON 911bcda09dSBich HEMON rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000); 921bcda09dSBich HEMON rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ? 931bcda09dSBich HEMON rs485_deat_dedt_max : rs485_deat_dedt; 941bcda09dSBich HEMON rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) & 951bcda09dSBich HEMON USART_CR1_DEDT_MASK; 961bcda09dSBich HEMON *cr1 |= rs485_deat_dedt; 971bcda09dSBich HEMON } 981bcda09dSBich HEMON 9956f9a76cSErwan Le Ray static int stm32_usart_config_rs485(struct uart_port *port, 1001bcda09dSBich HEMON struct serial_rs485 *rs485conf) 1011bcda09dSBich HEMON { 1021bcda09dSBich HEMON struct stm32_port *stm32_port = to_stm32_port(port); 103d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 104d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 1051bcda09dSBich HEMON u32 usartdiv, baud, cr1, cr3; 1061bcda09dSBich HEMON bool over8; 1071bcda09dSBich HEMON 10856f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 1091bcda09dSBich HEMON 1101bcda09dSBich HEMON port->rs485 = *rs485conf; 1111bcda09dSBich HEMON 1121bcda09dSBich HEMON rs485conf->flags |= SER_RS485_RX_DURING_TX; 1131bcda09dSBich HEMON 1141bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_ENABLED) { 1151bcda09dSBich HEMON cr1 = readl_relaxed(port->membase + ofs->cr1); 1161bcda09dSBich HEMON cr3 = readl_relaxed(port->membase + ofs->cr3); 1171bcda09dSBich HEMON usartdiv = readl_relaxed(port->membase + ofs->brr); 1181bcda09dSBich HEMON usartdiv = usartdiv & GENMASK(15, 0); 1191bcda09dSBich HEMON over8 = cr1 & USART_CR1_OVER8; 1201bcda09dSBich HEMON 1211bcda09dSBich HEMON if (over8) 1221bcda09dSBich HEMON usartdiv = usartdiv | (usartdiv & GENMASK(4, 0)) 1231bcda09dSBich HEMON << USART_BRR_04_R_SHIFT; 1241bcda09dSBich HEMON 1251bcda09dSBich HEMON baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv); 12656f9a76cSErwan Le Ray stm32_usart_config_reg_rs485(&cr1, &cr3, 1271bcda09dSBich HEMON rs485conf->delay_rts_before_send, 12856f9a76cSErwan Le Ray rs485conf->delay_rts_after_send, 12956f9a76cSErwan Le Ray baud); 1301bcda09dSBich HEMON 1311bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 1321bcda09dSBich HEMON cr3 &= ~USART_CR3_DEP; 1331bcda09dSBich HEMON rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND; 1341bcda09dSBich HEMON } else { 1351bcda09dSBich HEMON cr3 |= USART_CR3_DEP; 1361bcda09dSBich HEMON rs485conf->flags |= SER_RS485_RTS_AFTER_SEND; 1371bcda09dSBich HEMON } 1381bcda09dSBich HEMON 1391bcda09dSBich HEMON writel_relaxed(cr3, port->membase + ofs->cr3); 1401bcda09dSBich HEMON writel_relaxed(cr1, port->membase + ofs->cr1); 1411bcda09dSBich HEMON } else { 14256f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, 14356f9a76cSErwan Le Ray USART_CR3_DEM | USART_CR3_DEP); 14456f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, 1451bcda09dSBich HEMON USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK); 1461bcda09dSBich HEMON } 1471bcda09dSBich HEMON 14856f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 1491bcda09dSBich HEMON 1501bcda09dSBich HEMON return 0; 1511bcda09dSBich HEMON } 1521bcda09dSBich HEMON 15356f9a76cSErwan Le Ray static int stm32_usart_init_rs485(struct uart_port *port, 1541bcda09dSBich HEMON struct platform_device *pdev) 1551bcda09dSBich HEMON { 1561bcda09dSBich HEMON struct serial_rs485 *rs485conf = &port->rs485; 1571bcda09dSBich HEMON 1581bcda09dSBich HEMON rs485conf->flags = 0; 1591bcda09dSBich HEMON rs485conf->delay_rts_before_send = 0; 1601bcda09dSBich HEMON rs485conf->delay_rts_after_send = 0; 1611bcda09dSBich HEMON 1621bcda09dSBich HEMON if (!pdev->dev.of_node) 1631bcda09dSBich HEMON return -ENODEV; 1641bcda09dSBich HEMON 165c150c0f3SLukas Wunner return uart_get_rs485_mode(port); 1661bcda09dSBich HEMON } 1671bcda09dSBich HEMON 16856f9a76cSErwan Le Ray static int stm32_usart_pending_rx(struct uart_port *port, u32 *sr, 16956f9a76cSErwan Le Ray int *last_res, bool threaded) 17034891872SAlexandre TORGUE { 17134891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 172d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 17334891872SAlexandre TORGUE enum dma_status status; 17434891872SAlexandre TORGUE struct dma_tx_state state; 17534891872SAlexandre TORGUE 17634891872SAlexandre TORGUE *sr = readl_relaxed(port->membase + ofs->isr); 17734891872SAlexandre TORGUE 17834891872SAlexandre TORGUE if (threaded && stm32_port->rx_ch) { 17934891872SAlexandre TORGUE status = dmaengine_tx_status(stm32_port->rx_ch, 18034891872SAlexandre TORGUE stm32_port->rx_ch->cookie, 18134891872SAlexandre TORGUE &state); 18292fc0023SErwan Le Ray if (status == DMA_IN_PROGRESS && (*last_res != state.residue)) 18334891872SAlexandre TORGUE return 1; 18434891872SAlexandre TORGUE else 18534891872SAlexandre TORGUE return 0; 18634891872SAlexandre TORGUE } else if (*sr & USART_SR_RXNE) { 18734891872SAlexandre TORGUE return 1; 18834891872SAlexandre TORGUE } 18934891872SAlexandre TORGUE return 0; 19034891872SAlexandre TORGUE } 19134891872SAlexandre TORGUE 19256f9a76cSErwan Le Ray static unsigned long stm32_usart_get_char(struct uart_port *port, u32 *sr, 1936c5962f3SErwan Le Ray int *last_res) 19434891872SAlexandre TORGUE { 19534891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 196d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 19734891872SAlexandre TORGUE unsigned long c; 19834891872SAlexandre TORGUE 19934891872SAlexandre TORGUE if (stm32_port->rx_ch) { 20034891872SAlexandre TORGUE c = stm32_port->rx_buf[RX_BUF_L - (*last_res)--]; 20134891872SAlexandre TORGUE if ((*last_res) == 0) 20234891872SAlexandre TORGUE *last_res = RX_BUF_L; 20334891872SAlexandre TORGUE } else { 2046c5962f3SErwan Le Ray c = readl_relaxed(port->membase + ofs->rdr); 2056c5962f3SErwan Le Ray /* apply RDR data mask */ 2066c5962f3SErwan Le Ray c &= stm32_port->rdr_mask; 20734891872SAlexandre TORGUE } 2086c5962f3SErwan Le Ray 2096c5962f3SErwan Le Ray return c; 21034891872SAlexandre TORGUE } 21134891872SAlexandre TORGUE 21256f9a76cSErwan Le Ray static void stm32_usart_receive_chars(struct uart_port *port, bool threaded) 21348a6092fSMaxime Coquelin { 21448a6092fSMaxime Coquelin struct tty_port *tport = &port->state->port; 215ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 216d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 217ad767681SErwan Le Ray unsigned long c, flags; 21848a6092fSMaxime Coquelin u32 sr; 21948a6092fSMaxime Coquelin char flag; 22048a6092fSMaxime Coquelin 221ad767681SErwan Le Ray if (threaded) 222ad767681SErwan Le Ray spin_lock_irqsave(&port->lock, flags); 223ad767681SErwan Le Ray else 224ad767681SErwan Le Ray spin_lock(&port->lock); 225ad767681SErwan Le Ray 22656f9a76cSErwan Le Ray while (stm32_usart_pending_rx(port, &sr, &stm32_port->last_res, 22756f9a76cSErwan Le Ray threaded)) { 22848a6092fSMaxime Coquelin sr |= USART_SR_DUMMY_RX; 22948a6092fSMaxime Coquelin flag = TTY_NORMAL; 23048a6092fSMaxime Coquelin 2314f01d833SErwan Le Ray /* 2324f01d833SErwan Le Ray * Status bits has to be cleared before reading the RDR: 2334f01d833SErwan Le Ray * In FIFO mode, reading the RDR will pop the next data 2344f01d833SErwan Le Ray * (if any) along with its status bits into the SR. 2354f01d833SErwan Le Ray * Not doing so leads to misalignement between RDR and SR, 2364f01d833SErwan Le Ray * and clear status bits of the next rx data. 2374f01d833SErwan Le Ray * 2384f01d833SErwan Le Ray * Clear errors flags for stm32f7 and stm32h7 compatible 2394f01d833SErwan Le Ray * devices. On stm32f4 compatible devices, the error bit is 2404f01d833SErwan Le Ray * cleared by the sequence [read SR - read DR]. 2414f01d833SErwan Le Ray */ 2424f01d833SErwan Le Ray if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG) 2431250ed71SFabrice Gasnier writel_relaxed(sr & USART_SR_ERR_MASK, 2441250ed71SFabrice Gasnier port->membase + ofs->icr); 2454f01d833SErwan Le Ray 24656f9a76cSErwan Le Ray c = stm32_usart_get_char(port, &sr, &stm32_port->last_res); 2474f01d833SErwan Le Ray port->icount.rx++; 24848a6092fSMaxime Coquelin if (sr & USART_SR_ERR_MASK) { 2494f01d833SErwan Le Ray if (sr & USART_SR_ORE) { 25048a6092fSMaxime Coquelin port->icount.overrun++; 25148a6092fSMaxime Coquelin } else if (sr & USART_SR_PE) { 25248a6092fSMaxime Coquelin port->icount.parity++; 25348a6092fSMaxime Coquelin } else if (sr & USART_SR_FE) { 2544f01d833SErwan Le Ray /* Break detection if character is null */ 2554f01d833SErwan Le Ray if (!c) { 2564f01d833SErwan Le Ray port->icount.brk++; 2574f01d833SErwan Le Ray if (uart_handle_break(port)) 2584f01d833SErwan Le Ray continue; 2594f01d833SErwan Le Ray } else { 26048a6092fSMaxime Coquelin port->icount.frame++; 26148a6092fSMaxime Coquelin } 2624f01d833SErwan Le Ray } 26348a6092fSMaxime Coquelin 26448a6092fSMaxime Coquelin sr &= port->read_status_mask; 26548a6092fSMaxime Coquelin 2664f01d833SErwan Le Ray if (sr & USART_SR_PE) { 26748a6092fSMaxime Coquelin flag = TTY_PARITY; 2684f01d833SErwan Le Ray } else if (sr & USART_SR_FE) { 2694f01d833SErwan Le Ray if (!c) 2704f01d833SErwan Le Ray flag = TTY_BREAK; 2714f01d833SErwan Le Ray else 27248a6092fSMaxime Coquelin flag = TTY_FRAME; 27348a6092fSMaxime Coquelin } 2744f01d833SErwan Le Ray } 27548a6092fSMaxime Coquelin 27648a6092fSMaxime Coquelin if (uart_handle_sysrq_char(port, c)) 27748a6092fSMaxime Coquelin continue; 27848a6092fSMaxime Coquelin uart_insert_char(port, sr, USART_SR_ORE, c, flag); 27948a6092fSMaxime Coquelin } 28048a6092fSMaxime Coquelin 281ad767681SErwan Le Ray if (threaded) 282ad767681SErwan Le Ray spin_unlock_irqrestore(&port->lock, flags); 283ad767681SErwan Le Ray else 28448a6092fSMaxime Coquelin spin_unlock(&port->lock); 285ad767681SErwan Le Ray 28648a6092fSMaxime Coquelin tty_flip_buffer_push(tport); 28748a6092fSMaxime Coquelin } 28848a6092fSMaxime Coquelin 28956f9a76cSErwan Le Ray static void stm32_usart_tx_dma_complete(void *arg) 29034891872SAlexandre TORGUE { 29134891872SAlexandre TORGUE struct uart_port *port = arg; 29234891872SAlexandre TORGUE struct stm32_port *stm32port = to_stm32_port(port); 293d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 294f16b90c2SErwan Le Ray unsigned long flags; 29534891872SAlexandre TORGUE 296fb4f2e04SErwan Le Ray dmaengine_terminate_async(stm32port->tx_ch); 29756f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 29834891872SAlexandre TORGUE stm32port->tx_dma_busy = false; 29934891872SAlexandre TORGUE 30034891872SAlexandre TORGUE /* Let's see if we have pending data to send */ 301f16b90c2SErwan Le Ray spin_lock_irqsave(&port->lock, flags); 30256f9a76cSErwan Le Ray stm32_usart_transmit_chars(port); 303f16b90c2SErwan Le Ray spin_unlock_irqrestore(&port->lock, flags); 30434891872SAlexandre TORGUE } 30534891872SAlexandre TORGUE 30656f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_enable(struct uart_port *port) 307d075719eSErwan Le Ray { 308d075719eSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 309d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 310d075719eSErwan Le Ray 311d075719eSErwan Le Ray /* 312d075719eSErwan Le Ray * Enables TX FIFO threashold irq when FIFO is enabled, 313d075719eSErwan Le Ray * or TX empty irq when FIFO is disabled 314d075719eSErwan Le Ray */ 315d075719eSErwan Le Ray if (stm32_port->fifoen) 31656f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_TXFTIE); 317d075719eSErwan Le Ray else 31856f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TXEIE); 319d075719eSErwan Le Ray } 320d075719eSErwan Le Ray 32156f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_disable(struct uart_port *port) 322d075719eSErwan Le Ray { 323d075719eSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 324d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 325d075719eSErwan Le Ray 326d075719eSErwan Le Ray if (stm32_port->fifoen) 32756f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE); 328d075719eSErwan Le Ray else 32956f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TXEIE); 330d075719eSErwan Le Ray } 331d075719eSErwan Le Ray 33256f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_pio(struct uart_port *port) 33334891872SAlexandre TORGUE { 33434891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 335d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 33634891872SAlexandre TORGUE struct circ_buf *xmit = &port->state->xmit; 33734891872SAlexandre TORGUE 33834891872SAlexandre TORGUE if (stm32_port->tx_dma_busy) { 33956f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 34034891872SAlexandre TORGUE stm32_port->tx_dma_busy = false; 34134891872SAlexandre TORGUE } 34234891872SAlexandre TORGUE 3435d9176edSErwan Le Ray while (!uart_circ_empty(xmit)) { 3445d9176edSErwan Le Ray /* Check that TDR is empty before filling FIFO */ 3455d9176edSErwan Le Ray if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE)) 3465d9176edSErwan Le Ray break; 34734891872SAlexandre TORGUE writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr); 34834891872SAlexandre TORGUE xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1); 34934891872SAlexandre TORGUE port->icount.tx++; 35034891872SAlexandre TORGUE } 35134891872SAlexandre TORGUE 3525d9176edSErwan Le Ray /* rely on TXE irq (mask or unmask) for sending remaining data */ 3535d9176edSErwan Le Ray if (uart_circ_empty(xmit)) 35456f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 3555d9176edSErwan Le Ray else 35656f9a76cSErwan Le Ray stm32_usart_tx_interrupt_enable(port); 3575d9176edSErwan Le Ray } 3585d9176edSErwan Le Ray 35956f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_dma(struct uart_port *port) 36034891872SAlexandre TORGUE { 36134891872SAlexandre TORGUE struct stm32_port *stm32port = to_stm32_port(port); 362d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 36334891872SAlexandre TORGUE struct circ_buf *xmit = &port->state->xmit; 36434891872SAlexandre TORGUE struct dma_async_tx_descriptor *desc = NULL; 36534891872SAlexandre TORGUE unsigned int count, i; 36634891872SAlexandre TORGUE 36734891872SAlexandre TORGUE if (stm32port->tx_dma_busy) 36834891872SAlexandre TORGUE return; 36934891872SAlexandre TORGUE 37034891872SAlexandre TORGUE stm32port->tx_dma_busy = true; 37134891872SAlexandre TORGUE 37234891872SAlexandre TORGUE count = uart_circ_chars_pending(xmit); 37334891872SAlexandre TORGUE 37434891872SAlexandre TORGUE if (count > TX_BUF_L) 37534891872SAlexandre TORGUE count = TX_BUF_L; 37634891872SAlexandre TORGUE 37734891872SAlexandre TORGUE if (xmit->tail < xmit->head) { 37834891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count); 37934891872SAlexandre TORGUE } else { 38034891872SAlexandre TORGUE size_t one = UART_XMIT_SIZE - xmit->tail; 38134891872SAlexandre TORGUE size_t two; 38234891872SAlexandre TORGUE 38334891872SAlexandre TORGUE if (one > count) 38434891872SAlexandre TORGUE one = count; 38534891872SAlexandre TORGUE two = count - one; 38634891872SAlexandre TORGUE 38734891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one); 38834891872SAlexandre TORGUE if (two) 38934891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two); 39034891872SAlexandre TORGUE } 39134891872SAlexandre TORGUE 39234891872SAlexandre TORGUE desc = dmaengine_prep_slave_single(stm32port->tx_ch, 39334891872SAlexandre TORGUE stm32port->tx_dma_buf, 39434891872SAlexandre TORGUE count, 39534891872SAlexandre TORGUE DMA_MEM_TO_DEV, 39634891872SAlexandre TORGUE DMA_PREP_INTERRUPT); 39734891872SAlexandre TORGUE 398e7997f7fSErwan Le Ray if (!desc) 399e7997f7fSErwan Le Ray goto fallback_err; 40034891872SAlexandre TORGUE 40156f9a76cSErwan Le Ray desc->callback = stm32_usart_tx_dma_complete; 40234891872SAlexandre TORGUE desc->callback_param = port; 40334891872SAlexandre TORGUE 40434891872SAlexandre TORGUE /* Push current DMA TX transaction in the pending queue */ 405e7997f7fSErwan Le Ray if (dma_submit_error(dmaengine_submit(desc))) { 406e7997f7fSErwan Le Ray /* dma no yet started, safe to free resources */ 407e7997f7fSErwan Le Ray dmaengine_terminate_async(stm32port->tx_ch); 408e7997f7fSErwan Le Ray goto fallback_err; 409e7997f7fSErwan Le Ray } 41034891872SAlexandre TORGUE 41134891872SAlexandre TORGUE /* Issue pending DMA TX requests */ 41234891872SAlexandre TORGUE dma_async_issue_pending(stm32port->tx_ch); 41334891872SAlexandre TORGUE 41456f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT); 41534891872SAlexandre TORGUE 41634891872SAlexandre TORGUE xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1); 41734891872SAlexandre TORGUE port->icount.tx += count; 418e7997f7fSErwan Le Ray return; 419e7997f7fSErwan Le Ray 420e7997f7fSErwan Le Ray fallback_err: 421e7997f7fSErwan Le Ray for (i = count; i > 0; i--) 42256f9a76cSErwan Le Ray stm32_usart_transmit_chars_pio(port); 42334891872SAlexandre TORGUE } 42434891872SAlexandre TORGUE 42556f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port) 42648a6092fSMaxime Coquelin { 427ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 428d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 42948a6092fSMaxime Coquelin struct circ_buf *xmit = &port->state->xmit; 43048a6092fSMaxime Coquelin 43148a6092fSMaxime Coquelin if (port->x_char) { 43234891872SAlexandre TORGUE if (stm32_port->tx_dma_busy) 43356f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 434ada8618fSAlexandre TORGUE writel_relaxed(port->x_char, port->membase + ofs->tdr); 43548a6092fSMaxime Coquelin port->x_char = 0; 43648a6092fSMaxime Coquelin port->icount.tx++; 43734891872SAlexandre TORGUE if (stm32_port->tx_dma_busy) 43856f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT); 43948a6092fSMaxime Coquelin return; 44048a6092fSMaxime Coquelin } 44148a6092fSMaxime Coquelin 442b83b957cSErwan Le Ray if (uart_circ_empty(xmit) || uart_tx_stopped(port)) { 44356f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 44448a6092fSMaxime Coquelin return; 44548a6092fSMaxime Coquelin } 44648a6092fSMaxime Coquelin 44764c32eabSErwan Le Ray if (ofs->icr == UNDEF_REG) 44856f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->isr, USART_SR_TC); 44964c32eabSErwan Le Ray else 4501250ed71SFabrice Gasnier writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr); 45164c32eabSErwan Le Ray 45234891872SAlexandre TORGUE if (stm32_port->tx_ch) 45356f9a76cSErwan Le Ray stm32_usart_transmit_chars_dma(port); 45434891872SAlexandre TORGUE else 45556f9a76cSErwan Le Ray stm32_usart_transmit_chars_pio(port); 45648a6092fSMaxime Coquelin 45748a6092fSMaxime Coquelin if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) 45848a6092fSMaxime Coquelin uart_write_wakeup(port); 45948a6092fSMaxime Coquelin 46048a6092fSMaxime Coquelin if (uart_circ_empty(xmit)) 46156f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 46248a6092fSMaxime Coquelin } 46348a6092fSMaxime Coquelin 46456f9a76cSErwan Le Ray static irqreturn_t stm32_usart_interrupt(int irq, void *ptr) 46548a6092fSMaxime Coquelin { 46648a6092fSMaxime Coquelin struct uart_port *port = ptr; 46712761869SErwan Le Ray struct tty_port *tport = &port->state->port; 468ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 469d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 47048a6092fSMaxime Coquelin u32 sr; 47148a6092fSMaxime Coquelin 472ada8618fSAlexandre TORGUE sr = readl_relaxed(port->membase + ofs->isr); 47348a6092fSMaxime Coquelin 4744cc0ed62SErwan Le Ray if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG) 4754cc0ed62SErwan Le Ray writel_relaxed(USART_ICR_RTOCF, 4764cc0ed62SErwan Le Ray port->membase + ofs->icr); 4774cc0ed62SErwan Le Ray 47812761869SErwan Le Ray if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG) { 47912761869SErwan Le Ray /* Clear wake up flag and disable wake up interrupt */ 480270e5a74SFabrice Gasnier writel_relaxed(USART_ICR_WUCF, 481270e5a74SFabrice Gasnier port->membase + ofs->icr); 48212761869SErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE); 48312761869SErwan Le Ray if (irqd_is_wakeup_set(irq_get_irq_data(port->irq))) 48412761869SErwan Le Ray pm_wakeup_event(tport->tty->dev, 0); 48512761869SErwan Le Ray } 486270e5a74SFabrice Gasnier 48734891872SAlexandre TORGUE if ((sr & USART_SR_RXNE) && !(stm32_port->rx_ch)) 48856f9a76cSErwan Le Ray stm32_usart_receive_chars(port, false); 48948a6092fSMaxime Coquelin 490ad767681SErwan Le Ray if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch)) { 491ad767681SErwan Le Ray spin_lock(&port->lock); 49256f9a76cSErwan Le Ray stm32_usart_transmit_chars(port); 49301d32d71SAlexandre TORGUE spin_unlock(&port->lock); 494ad767681SErwan Le Ray } 49501d32d71SAlexandre TORGUE 49634891872SAlexandre TORGUE if (stm32_port->rx_ch) 49734891872SAlexandre TORGUE return IRQ_WAKE_THREAD; 49834891872SAlexandre TORGUE else 49934891872SAlexandre TORGUE return IRQ_HANDLED; 50034891872SAlexandre TORGUE } 50134891872SAlexandre TORGUE 50256f9a76cSErwan Le Ray static irqreturn_t stm32_usart_threaded_interrupt(int irq, void *ptr) 50334891872SAlexandre TORGUE { 50434891872SAlexandre TORGUE struct uart_port *port = ptr; 50534891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 50634891872SAlexandre TORGUE 50734891872SAlexandre TORGUE if (stm32_port->rx_ch) 50856f9a76cSErwan Le Ray stm32_usart_receive_chars(port, true); 50934891872SAlexandre TORGUE 51048a6092fSMaxime Coquelin return IRQ_HANDLED; 51148a6092fSMaxime Coquelin } 51248a6092fSMaxime Coquelin 51356f9a76cSErwan Le Ray static unsigned int stm32_usart_tx_empty(struct uart_port *port) 51448a6092fSMaxime Coquelin { 515ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 516d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 517ada8618fSAlexandre TORGUE 518*3db1d524SErwan Le Ray if (readl_relaxed(port->membase + ofs->isr) & USART_SR_TC) 519*3db1d524SErwan Le Ray return TIOCSER_TEMT; 520*3db1d524SErwan Le Ray 521*3db1d524SErwan Le Ray return 0; 52248a6092fSMaxime Coquelin } 52348a6092fSMaxime Coquelin 52456f9a76cSErwan Le Ray static void stm32_usart_set_mctrl(struct uart_port *port, unsigned int mctrl) 52548a6092fSMaxime Coquelin { 526ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 527d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 528ada8618fSAlexandre TORGUE 52948a6092fSMaxime Coquelin if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS)) 53056f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_RTSE); 53148a6092fSMaxime Coquelin else 53256f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_RTSE); 5336cf61b9bSManivannan Sadhasivam 5346cf61b9bSManivannan Sadhasivam mctrl_gpio_set(stm32_port->gpios, mctrl); 53548a6092fSMaxime Coquelin } 53648a6092fSMaxime Coquelin 53756f9a76cSErwan Le Ray static unsigned int stm32_usart_get_mctrl(struct uart_port *port) 53848a6092fSMaxime Coquelin { 5396cf61b9bSManivannan Sadhasivam struct stm32_port *stm32_port = to_stm32_port(port); 5406cf61b9bSManivannan Sadhasivam unsigned int ret; 5416cf61b9bSManivannan Sadhasivam 54248a6092fSMaxime Coquelin /* This routine is used to get signals of: DCD, DSR, RI, and CTS */ 5436cf61b9bSManivannan Sadhasivam ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS; 5446cf61b9bSManivannan Sadhasivam 5456cf61b9bSManivannan Sadhasivam return mctrl_gpio_get(stm32_port->gpios, &ret); 5466cf61b9bSManivannan Sadhasivam } 5476cf61b9bSManivannan Sadhasivam 54856f9a76cSErwan Le Ray static void stm32_usart_enable_ms(struct uart_port *port) 5496cf61b9bSManivannan Sadhasivam { 5506cf61b9bSManivannan Sadhasivam mctrl_gpio_enable_ms(to_stm32_port(port)->gpios); 5516cf61b9bSManivannan Sadhasivam } 5526cf61b9bSManivannan Sadhasivam 55356f9a76cSErwan Le Ray static void stm32_usart_disable_ms(struct uart_port *port) 5546cf61b9bSManivannan Sadhasivam { 5556cf61b9bSManivannan Sadhasivam mctrl_gpio_disable_ms(to_stm32_port(port)->gpios); 55648a6092fSMaxime Coquelin } 55748a6092fSMaxime Coquelin 55848a6092fSMaxime Coquelin /* Transmit stop */ 55956f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port) 56048a6092fSMaxime Coquelin { 561ad0c2748SMarek Vasut struct stm32_port *stm32_port = to_stm32_port(port); 562ad0c2748SMarek Vasut struct serial_rs485 *rs485conf = &port->rs485; 563ad0c2748SMarek Vasut 56456f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 565ad0c2748SMarek Vasut 566ad0c2748SMarek Vasut if (rs485conf->flags & SER_RS485_ENABLED) { 567ad0c2748SMarek Vasut if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 568ad0c2748SMarek Vasut mctrl_gpio_set(stm32_port->gpios, 569ad0c2748SMarek Vasut stm32_port->port.mctrl & ~TIOCM_RTS); 570ad0c2748SMarek Vasut } else { 571ad0c2748SMarek Vasut mctrl_gpio_set(stm32_port->gpios, 572ad0c2748SMarek Vasut stm32_port->port.mctrl | TIOCM_RTS); 573ad0c2748SMarek Vasut } 574ad0c2748SMarek Vasut } 57548a6092fSMaxime Coquelin } 57648a6092fSMaxime Coquelin 57748a6092fSMaxime Coquelin /* There are probably characters waiting to be transmitted. */ 57856f9a76cSErwan Le Ray static void stm32_usart_start_tx(struct uart_port *port) 57948a6092fSMaxime Coquelin { 580ad0c2748SMarek Vasut struct stm32_port *stm32_port = to_stm32_port(port); 581ad0c2748SMarek Vasut struct serial_rs485 *rs485conf = &port->rs485; 58248a6092fSMaxime Coquelin struct circ_buf *xmit = &port->state->xmit; 58348a6092fSMaxime Coquelin 58448a6092fSMaxime Coquelin if (uart_circ_empty(xmit)) 58548a6092fSMaxime Coquelin return; 58648a6092fSMaxime Coquelin 587ad0c2748SMarek Vasut if (rs485conf->flags & SER_RS485_ENABLED) { 588ad0c2748SMarek Vasut if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 589ad0c2748SMarek Vasut mctrl_gpio_set(stm32_port->gpios, 590ad0c2748SMarek Vasut stm32_port->port.mctrl | TIOCM_RTS); 591ad0c2748SMarek Vasut } else { 592ad0c2748SMarek Vasut mctrl_gpio_set(stm32_port->gpios, 593ad0c2748SMarek Vasut stm32_port->port.mctrl & ~TIOCM_RTS); 594ad0c2748SMarek Vasut } 595ad0c2748SMarek Vasut } 596ad0c2748SMarek Vasut 59756f9a76cSErwan Le Ray stm32_usart_transmit_chars(port); 59848a6092fSMaxime Coquelin } 59948a6092fSMaxime Coquelin 60048a6092fSMaxime Coquelin /* Throttle the remote when input buffer is about to overflow. */ 60156f9a76cSErwan Le Ray static void stm32_usart_throttle(struct uart_port *port) 60248a6092fSMaxime Coquelin { 603ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 604d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 60548a6092fSMaxime Coquelin unsigned long flags; 60648a6092fSMaxime Coquelin 60748a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 60856f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq); 609d0a6a7bcSErwan Le Ray if (stm32_port->cr3_irq) 61056f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq); 611d0a6a7bcSErwan Le Ray 61248a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 61348a6092fSMaxime Coquelin } 61448a6092fSMaxime Coquelin 61548a6092fSMaxime Coquelin /* Unthrottle the remote, the input buffer can now accept data. */ 61656f9a76cSErwan Le Ray static void stm32_usart_unthrottle(struct uart_port *port) 61748a6092fSMaxime Coquelin { 618ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 619d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 62048a6092fSMaxime Coquelin unsigned long flags; 62148a6092fSMaxime Coquelin 62248a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 62356f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, stm32_port->cr1_irq); 624d0a6a7bcSErwan Le Ray if (stm32_port->cr3_irq) 62556f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, stm32_port->cr3_irq); 626d0a6a7bcSErwan Le Ray 62748a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 62848a6092fSMaxime Coquelin } 62948a6092fSMaxime Coquelin 63048a6092fSMaxime Coquelin /* Receive stop */ 63156f9a76cSErwan Le Ray static void stm32_usart_stop_rx(struct uart_port *port) 63248a6092fSMaxime Coquelin { 633ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 634d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 635ada8618fSAlexandre TORGUE 63656f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq); 637d0a6a7bcSErwan Le Ray if (stm32_port->cr3_irq) 63856f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq); 63948a6092fSMaxime Coquelin } 64048a6092fSMaxime Coquelin 64148a6092fSMaxime Coquelin /* Handle breaks - ignored by us */ 64256f9a76cSErwan Le Ray static void stm32_usart_break_ctl(struct uart_port *port, int break_state) 64348a6092fSMaxime Coquelin { 64448a6092fSMaxime Coquelin } 64548a6092fSMaxime Coquelin 64656f9a76cSErwan Le Ray static int stm32_usart_startup(struct uart_port *port) 64748a6092fSMaxime Coquelin { 648ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 649d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 650f4518a8aSErwan Le Ray const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 65148a6092fSMaxime Coquelin const char *name = to_platform_device(port->dev)->name; 65248a6092fSMaxime Coquelin u32 val; 65348a6092fSMaxime Coquelin int ret; 65448a6092fSMaxime Coquelin 65556f9a76cSErwan Le Ray ret = request_threaded_irq(port->irq, stm32_usart_interrupt, 65656f9a76cSErwan Le Ray stm32_usart_threaded_interrupt, 65734891872SAlexandre TORGUE IRQF_NO_SUSPEND, name, port); 65848a6092fSMaxime Coquelin if (ret) 65948a6092fSMaxime Coquelin return ret; 66048a6092fSMaxime Coquelin 66184872dc4SErwan Le Ray /* RX FIFO Flush */ 66284872dc4SErwan Le Ray if (ofs->rqr != UNDEF_REG) 663315e2d8aSErwan Le Ray writel_relaxed(USART_RQR_RXFRQ, port->membase + ofs->rqr); 66448a6092fSMaxime Coquelin 66525a8e761SErwan Le Ray /* RX enabling */ 666f4518a8aSErwan Le Ray val = stm32_port->cr1_irq | USART_CR1_RE | BIT(cfg->uart_enable_bit); 66756f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, val); 66884872dc4SErwan Le Ray 66948a6092fSMaxime Coquelin return 0; 67048a6092fSMaxime Coquelin } 67148a6092fSMaxime Coquelin 67256f9a76cSErwan Le Ray static void stm32_usart_shutdown(struct uart_port *port) 67348a6092fSMaxime Coquelin { 674ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 675d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 676d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 67764c32eabSErwan Le Ray u32 val, isr; 67864c32eabSErwan Le Ray int ret; 67948a6092fSMaxime Coquelin 6806cf61b9bSManivannan Sadhasivam /* Disable modem control interrupts */ 68156f9a76cSErwan Le Ray stm32_usart_disable_ms(port); 6826cf61b9bSManivannan Sadhasivam 6834cc0ed62SErwan Le Ray val = USART_CR1_TXEIE | USART_CR1_TE; 6844cc0ed62SErwan Le Ray val |= stm32_port->cr1_irq | USART_CR1_RE; 68587f1f809SAlexandre TORGUE val |= BIT(cfg->uart_enable_bit); 686351a762aSGerald Baeza if (stm32_port->fifoen) 687351a762aSGerald Baeza val |= USART_CR1_FIFOEN; 68864c32eabSErwan Le Ray 68964c32eabSErwan Le Ray ret = readl_relaxed_poll_timeout(port->membase + ofs->isr, 69064c32eabSErwan Le Ray isr, (isr & USART_SR_TC), 69164c32eabSErwan Le Ray 10, 100000); 69264c32eabSErwan Le Ray 693c31c3ea0SErwan Le Ray /* Send the TC error message only when ISR_TC is not set */ 69464c32eabSErwan Le Ray if (ret) 695c31c3ea0SErwan Le Ray dev_err(port->dev, "Transmission is not complete\n"); 69664c32eabSErwan Le Ray 6979f77d192SErwan Le Ray /* flush RX & TX FIFO */ 6989f77d192SErwan Le Ray if (ofs->rqr != UNDEF_REG) 6999f77d192SErwan Le Ray writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ, 7009f77d192SErwan Le Ray port->membase + ofs->rqr); 7019f77d192SErwan Le Ray 70256f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, val); 70348a6092fSMaxime Coquelin 70448a6092fSMaxime Coquelin free_irq(port->irq, port); 70548a6092fSMaxime Coquelin } 70648a6092fSMaxime Coquelin 70756f9a76cSErwan Le Ray static unsigned int stm32_usart_get_databits(struct ktermios *termios) 708c8a9d043SErwan Le Ray { 709c8a9d043SErwan Le Ray unsigned int bits; 710c8a9d043SErwan Le Ray 711c8a9d043SErwan Le Ray tcflag_t cflag = termios->c_cflag; 712c8a9d043SErwan Le Ray 713c8a9d043SErwan Le Ray switch (cflag & CSIZE) { 714c8a9d043SErwan Le Ray /* 715c8a9d043SErwan Le Ray * CSIZE settings are not necessarily supported in hardware. 716c8a9d043SErwan Le Ray * CSIZE unsupported configurations are handled here to set word length 717c8a9d043SErwan Le Ray * to 8 bits word as default configuration and to print debug message. 718c8a9d043SErwan Le Ray */ 719c8a9d043SErwan Le Ray case CS5: 720c8a9d043SErwan Le Ray bits = 5; 721c8a9d043SErwan Le Ray break; 722c8a9d043SErwan Le Ray case CS6: 723c8a9d043SErwan Le Ray bits = 6; 724c8a9d043SErwan Le Ray break; 725c8a9d043SErwan Le Ray case CS7: 726c8a9d043SErwan Le Ray bits = 7; 727c8a9d043SErwan Le Ray break; 728c8a9d043SErwan Le Ray /* default including CS8 */ 729c8a9d043SErwan Le Ray default: 730c8a9d043SErwan Le Ray bits = 8; 731c8a9d043SErwan Le Ray break; 732c8a9d043SErwan Le Ray } 733c8a9d043SErwan Le Ray 734c8a9d043SErwan Le Ray return bits; 735c8a9d043SErwan Le Ray } 736c8a9d043SErwan Le Ray 73756f9a76cSErwan Le Ray static void stm32_usart_set_termios(struct uart_port *port, 73856f9a76cSErwan Le Ray struct ktermios *termios, 73948a6092fSMaxime Coquelin struct ktermios *old) 74048a6092fSMaxime Coquelin { 74148a6092fSMaxime Coquelin struct stm32_port *stm32_port = to_stm32_port(port); 742d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 743d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 7441bcda09dSBich HEMON struct serial_rs485 *rs485conf = &port->rs485; 745c8a9d043SErwan Le Ray unsigned int baud, bits; 74648a6092fSMaxime Coquelin u32 usartdiv, mantissa, fraction, oversampling; 74748a6092fSMaxime Coquelin tcflag_t cflag = termios->c_cflag; 748f264c6f6SErwan Le Ray u32 cr1, cr2, cr3, isr; 74948a6092fSMaxime Coquelin unsigned long flags; 750f264c6f6SErwan Le Ray int ret; 75148a6092fSMaxime Coquelin 75248a6092fSMaxime Coquelin if (!stm32_port->hw_flow_control) 75348a6092fSMaxime Coquelin cflag &= ~CRTSCTS; 75448a6092fSMaxime Coquelin 75548a6092fSMaxime Coquelin baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8); 75648a6092fSMaxime Coquelin 75748a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 75848a6092fSMaxime Coquelin 759f264c6f6SErwan Le Ray ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr, 760f264c6f6SErwan Le Ray isr, 761f264c6f6SErwan Le Ray (isr & USART_SR_TC), 762f264c6f6SErwan Le Ray 10, 100000); 763f264c6f6SErwan Le Ray 764f264c6f6SErwan Le Ray /* Send the TC error message only when ISR_TC is not set. */ 765f264c6f6SErwan Le Ray if (ret) 766f264c6f6SErwan Le Ray dev_err(port->dev, "Transmission is not complete\n"); 767f264c6f6SErwan Le Ray 76848a6092fSMaxime Coquelin /* Stop serial port and reset value */ 769ada8618fSAlexandre TORGUE writel_relaxed(0, port->membase + ofs->cr1); 77048a6092fSMaxime Coquelin 77184872dc4SErwan Le Ray /* flush RX & TX FIFO */ 77284872dc4SErwan Le Ray if (ofs->rqr != UNDEF_REG) 773315e2d8aSErwan Le Ray writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ, 774315e2d8aSErwan Le Ray port->membase + ofs->rqr); 7751bcda09dSBich HEMON 77684872dc4SErwan Le Ray cr1 = USART_CR1_TE | USART_CR1_RE; 777351a762aSGerald Baeza if (stm32_port->fifoen) 778351a762aSGerald Baeza cr1 |= USART_CR1_FIFOEN; 77948a6092fSMaxime Coquelin cr2 = 0; 78025a8e761SErwan Le Ray 78125a8e761SErwan Le Ray /* Tx and RX FIFO configuration */ 782d075719eSErwan Le Ray cr3 = readl_relaxed(port->membase + ofs->cr3); 78325a8e761SErwan Le Ray cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTIE; 78425a8e761SErwan Le Ray if (stm32_port->fifoen) { 78525a8e761SErwan Le Ray cr3 &= ~(USART_CR3_TXFTCFG_MASK | USART_CR3_RXFTCFG_MASK); 78625a8e761SErwan Le Ray cr3 |= USART_CR3_TXFTCFG_HALF << USART_CR3_TXFTCFG_SHIFT; 78725a8e761SErwan Le Ray cr3 |= USART_CR3_RXFTCFG_HALF << USART_CR3_RXFTCFG_SHIFT; 78825a8e761SErwan Le Ray } 78948a6092fSMaxime Coquelin 79048a6092fSMaxime Coquelin if (cflag & CSTOPB) 79148a6092fSMaxime Coquelin cr2 |= USART_CR2_STOP_2B; 79248a6092fSMaxime Coquelin 79356f9a76cSErwan Le Ray bits = stm32_usart_get_databits(termios); 7946c5962f3SErwan Le Ray stm32_port->rdr_mask = (BIT(bits) - 1); 795c8a9d043SErwan Le Ray 79648a6092fSMaxime Coquelin if (cflag & PARENB) { 797c8a9d043SErwan Le Ray bits++; 79848a6092fSMaxime Coquelin cr1 |= USART_CR1_PCE; 799c8a9d043SErwan Le Ray } 800c8a9d043SErwan Le Ray 801c8a9d043SErwan Le Ray /* 802c8a9d043SErwan Le Ray * Word length configuration: 803c8a9d043SErwan Le Ray * CS8 + parity, 9 bits word aka [M1:M0] = 0b01 804c8a9d043SErwan Le Ray * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10 805c8a9d043SErwan Le Ray * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00 806c8a9d043SErwan Le Ray * M0 and M1 already cleared by cr1 initialization. 807c8a9d043SErwan Le Ray */ 808c8a9d043SErwan Le Ray if (bits == 9) 809ada8618fSAlexandre TORGUE cr1 |= USART_CR1_M0; 810c8a9d043SErwan Le Ray else if ((bits == 7) && cfg->has_7bits_data) 811c8a9d043SErwan Le Ray cr1 |= USART_CR1_M1; 812c8a9d043SErwan Le Ray else if (bits != 8) 813c8a9d043SErwan Le Ray dev_dbg(port->dev, "Unsupported data bits config: %u bits\n" 814c8a9d043SErwan Le Ray , bits); 81548a6092fSMaxime Coquelin 8164cc0ed62SErwan Le Ray if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch || 8174cc0ed62SErwan Le Ray stm32_port->fifoen)) { 8184cc0ed62SErwan Le Ray if (cflag & CSTOPB) 8194cc0ed62SErwan Le Ray bits = bits + 3; /* 1 start bit + 2 stop bits */ 8204cc0ed62SErwan Le Ray else 8214cc0ed62SErwan Le Ray bits = bits + 2; /* 1 start bit + 1 stop bit */ 8224cc0ed62SErwan Le Ray 8234cc0ed62SErwan Le Ray /* RX timeout irq to occur after last stop bit + bits */ 8244cc0ed62SErwan Le Ray stm32_port->cr1_irq = USART_CR1_RTOIE; 8254cc0ed62SErwan Le Ray writel_relaxed(bits, port->membase + ofs->rtor); 8264cc0ed62SErwan Le Ray cr2 |= USART_CR2_RTOEN; 827d0a6a7bcSErwan Le Ray /* Not using dma, enable fifo threshold irq */ 828d0a6a7bcSErwan Le Ray if (!stm32_port->rx_ch) 829d0a6a7bcSErwan Le Ray stm32_port->cr3_irq = USART_CR3_RXFTIE; 8304cc0ed62SErwan Le Ray } 8314cc0ed62SErwan Le Ray 832d0a6a7bcSErwan Le Ray cr1 |= stm32_port->cr1_irq; 833d0a6a7bcSErwan Le Ray cr3 |= stm32_port->cr3_irq; 834d0a6a7bcSErwan Le Ray 83548a6092fSMaxime Coquelin if (cflag & PARODD) 83648a6092fSMaxime Coquelin cr1 |= USART_CR1_PS; 83748a6092fSMaxime Coquelin 83848a6092fSMaxime Coquelin port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS); 83948a6092fSMaxime Coquelin if (cflag & CRTSCTS) { 84048a6092fSMaxime Coquelin port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS; 84135abe98fSBich HEMON cr3 |= USART_CR3_CTSE | USART_CR3_RTSE; 84248a6092fSMaxime Coquelin } 84348a6092fSMaxime Coquelin 84448a6092fSMaxime Coquelin usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud); 84548a6092fSMaxime Coquelin 84648a6092fSMaxime Coquelin /* 84748a6092fSMaxime Coquelin * The USART supports 16 or 8 times oversampling. 84848a6092fSMaxime Coquelin * By default we prefer 16 times oversampling, so that the receiver 84948a6092fSMaxime Coquelin * has a better tolerance to clock deviations. 85048a6092fSMaxime Coquelin * 8 times oversampling is only used to achieve higher speeds. 85148a6092fSMaxime Coquelin */ 85248a6092fSMaxime Coquelin if (usartdiv < 16) { 85348a6092fSMaxime Coquelin oversampling = 8; 8541bcda09dSBich HEMON cr1 |= USART_CR1_OVER8; 85556f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, USART_CR1_OVER8); 85648a6092fSMaxime Coquelin } else { 85748a6092fSMaxime Coquelin oversampling = 16; 8581bcda09dSBich HEMON cr1 &= ~USART_CR1_OVER8; 85956f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_OVER8); 86048a6092fSMaxime Coquelin } 86148a6092fSMaxime Coquelin 86248a6092fSMaxime Coquelin mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT; 86348a6092fSMaxime Coquelin fraction = usartdiv % oversampling; 864ada8618fSAlexandre TORGUE writel_relaxed(mantissa | fraction, port->membase + ofs->brr); 86548a6092fSMaxime Coquelin 86648a6092fSMaxime Coquelin uart_update_timeout(port, cflag, baud); 86748a6092fSMaxime Coquelin 86848a6092fSMaxime Coquelin port->read_status_mask = USART_SR_ORE; 86948a6092fSMaxime Coquelin if (termios->c_iflag & INPCK) 87048a6092fSMaxime Coquelin port->read_status_mask |= USART_SR_PE | USART_SR_FE; 87148a6092fSMaxime Coquelin if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK)) 8724f01d833SErwan Le Ray port->read_status_mask |= USART_SR_FE; 87348a6092fSMaxime Coquelin 87448a6092fSMaxime Coquelin /* Characters to ignore */ 87548a6092fSMaxime Coquelin port->ignore_status_mask = 0; 87648a6092fSMaxime Coquelin if (termios->c_iflag & IGNPAR) 87748a6092fSMaxime Coquelin port->ignore_status_mask = USART_SR_PE | USART_SR_FE; 87848a6092fSMaxime Coquelin if (termios->c_iflag & IGNBRK) { 8794f01d833SErwan Le Ray port->ignore_status_mask |= USART_SR_FE; 88048a6092fSMaxime Coquelin /* 88148a6092fSMaxime Coquelin * If we're ignoring parity and break indicators, 88248a6092fSMaxime Coquelin * ignore overruns too (for real raw support). 88348a6092fSMaxime Coquelin */ 88448a6092fSMaxime Coquelin if (termios->c_iflag & IGNPAR) 88548a6092fSMaxime Coquelin port->ignore_status_mask |= USART_SR_ORE; 88648a6092fSMaxime Coquelin } 88748a6092fSMaxime Coquelin 88848a6092fSMaxime Coquelin /* Ignore all characters if CREAD is not set */ 88948a6092fSMaxime Coquelin if ((termios->c_cflag & CREAD) == 0) 89048a6092fSMaxime Coquelin port->ignore_status_mask |= USART_SR_DUMMY_RX; 89148a6092fSMaxime Coquelin 89234891872SAlexandre TORGUE if (stm32_port->rx_ch) 89334891872SAlexandre TORGUE cr3 |= USART_CR3_DMAR; 89434891872SAlexandre TORGUE 8951bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_ENABLED) { 89656f9a76cSErwan Le Ray stm32_usart_config_reg_rs485(&cr1, &cr3, 8971bcda09dSBich HEMON rs485conf->delay_rts_before_send, 89856f9a76cSErwan Le Ray rs485conf->delay_rts_after_send, 89956f9a76cSErwan Le Ray baud); 9001bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 9011bcda09dSBich HEMON cr3 &= ~USART_CR3_DEP; 9021bcda09dSBich HEMON rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND; 9031bcda09dSBich HEMON } else { 9041bcda09dSBich HEMON cr3 |= USART_CR3_DEP; 9051bcda09dSBich HEMON rs485conf->flags |= SER_RS485_RTS_AFTER_SEND; 9061bcda09dSBich HEMON } 9071bcda09dSBich HEMON 9081bcda09dSBich HEMON } else { 9091bcda09dSBich HEMON cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP); 9101bcda09dSBich HEMON cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK); 9111bcda09dSBich HEMON } 9121bcda09dSBich HEMON 91312761869SErwan Le Ray /* Configure wake up from low power on start bit detection */ 91412761869SErwan Le Ray if (stm32_port->wakeirq > 0) { 91512761869SErwan Le Ray cr3 &= ~USART_CR3_WUS_MASK; 91612761869SErwan Le Ray cr3 |= USART_CR3_WUS_START_BIT; 91712761869SErwan Le Ray } 91812761869SErwan Le Ray 919ada8618fSAlexandre TORGUE writel_relaxed(cr3, port->membase + ofs->cr3); 920ada8618fSAlexandre TORGUE writel_relaxed(cr2, port->membase + ofs->cr2); 921ada8618fSAlexandre TORGUE writel_relaxed(cr1, port->membase + ofs->cr1); 92248a6092fSMaxime Coquelin 92356f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 92448a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 925436c9793SErwan Le Ray 926436c9793SErwan Le Ray /* Handle modem control interrupts */ 927436c9793SErwan Le Ray if (UART_ENABLE_MS(port, termios->c_cflag)) 928436c9793SErwan Le Ray stm32_usart_enable_ms(port); 929436c9793SErwan Le Ray else 930436c9793SErwan Le Ray stm32_usart_disable_ms(port); 93148a6092fSMaxime Coquelin } 93248a6092fSMaxime Coquelin 93356f9a76cSErwan Le Ray static const char *stm32_usart_type(struct uart_port *port) 93448a6092fSMaxime Coquelin { 93548a6092fSMaxime Coquelin return (port->type == PORT_STM32) ? DRIVER_NAME : NULL; 93648a6092fSMaxime Coquelin } 93748a6092fSMaxime Coquelin 93856f9a76cSErwan Le Ray static void stm32_usart_release_port(struct uart_port *port) 93948a6092fSMaxime Coquelin { 94048a6092fSMaxime Coquelin } 94148a6092fSMaxime Coquelin 94256f9a76cSErwan Le Ray static int stm32_usart_request_port(struct uart_port *port) 94348a6092fSMaxime Coquelin { 94448a6092fSMaxime Coquelin return 0; 94548a6092fSMaxime Coquelin } 94648a6092fSMaxime Coquelin 94756f9a76cSErwan Le Ray static void stm32_usart_config_port(struct uart_port *port, int flags) 94848a6092fSMaxime Coquelin { 94948a6092fSMaxime Coquelin if (flags & UART_CONFIG_TYPE) 95048a6092fSMaxime Coquelin port->type = PORT_STM32; 95148a6092fSMaxime Coquelin } 95248a6092fSMaxime Coquelin 95348a6092fSMaxime Coquelin static int 95456f9a76cSErwan Le Ray stm32_usart_verify_port(struct uart_port *port, struct serial_struct *ser) 95548a6092fSMaxime Coquelin { 95648a6092fSMaxime Coquelin /* No user changeable parameters */ 95748a6092fSMaxime Coquelin return -EINVAL; 95848a6092fSMaxime Coquelin } 95948a6092fSMaxime Coquelin 96056f9a76cSErwan Le Ray static void stm32_usart_pm(struct uart_port *port, unsigned int state, 96148a6092fSMaxime Coquelin unsigned int oldstate) 96248a6092fSMaxime Coquelin { 96348a6092fSMaxime Coquelin struct stm32_port *stm32port = container_of(port, 96448a6092fSMaxime Coquelin struct stm32_port, port); 965d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 966d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32port->info->cfg; 96748a6092fSMaxime Coquelin unsigned long flags = 0; 96848a6092fSMaxime Coquelin 96948a6092fSMaxime Coquelin switch (state) { 97048a6092fSMaxime Coquelin case UART_PM_STATE_ON: 971fb6dcef6SErwan Le Ray pm_runtime_get_sync(port->dev); 97248a6092fSMaxime Coquelin break; 97348a6092fSMaxime Coquelin case UART_PM_STATE_OFF: 97448a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 97556f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 97648a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 977fb6dcef6SErwan Le Ray pm_runtime_put_sync(port->dev); 97848a6092fSMaxime Coquelin break; 97948a6092fSMaxime Coquelin } 98048a6092fSMaxime Coquelin } 98148a6092fSMaxime Coquelin 98248a6092fSMaxime Coquelin static const struct uart_ops stm32_uart_ops = { 98356f9a76cSErwan Le Ray .tx_empty = stm32_usart_tx_empty, 98456f9a76cSErwan Le Ray .set_mctrl = stm32_usart_set_mctrl, 98556f9a76cSErwan Le Ray .get_mctrl = stm32_usart_get_mctrl, 98656f9a76cSErwan Le Ray .stop_tx = stm32_usart_stop_tx, 98756f9a76cSErwan Le Ray .start_tx = stm32_usart_start_tx, 98856f9a76cSErwan Le Ray .throttle = stm32_usart_throttle, 98956f9a76cSErwan Le Ray .unthrottle = stm32_usart_unthrottle, 99056f9a76cSErwan Le Ray .stop_rx = stm32_usart_stop_rx, 99156f9a76cSErwan Le Ray .enable_ms = stm32_usart_enable_ms, 99256f9a76cSErwan Le Ray .break_ctl = stm32_usart_break_ctl, 99356f9a76cSErwan Le Ray .startup = stm32_usart_startup, 99456f9a76cSErwan Le Ray .shutdown = stm32_usart_shutdown, 99556f9a76cSErwan Le Ray .set_termios = stm32_usart_set_termios, 99656f9a76cSErwan Le Ray .pm = stm32_usart_pm, 99756f9a76cSErwan Le Ray .type = stm32_usart_type, 99856f9a76cSErwan Le Ray .release_port = stm32_usart_release_port, 99956f9a76cSErwan Le Ray .request_port = stm32_usart_request_port, 100056f9a76cSErwan Le Ray .config_port = stm32_usart_config_port, 100156f9a76cSErwan Le Ray .verify_port = stm32_usart_verify_port, 100248a6092fSMaxime Coquelin }; 100348a6092fSMaxime Coquelin 100497f3a085SErwan Le Ray static void stm32_usart_deinit_port(struct stm32_port *stm32port) 100597f3a085SErwan Le Ray { 100697f3a085SErwan Le Ray clk_disable_unprepare(stm32port->clk); 100797f3a085SErwan Le Ray } 100897f3a085SErwan Le Ray 100956f9a76cSErwan Le Ray static int stm32_usart_init_port(struct stm32_port *stm32port, 101048a6092fSMaxime Coquelin struct platform_device *pdev) 101148a6092fSMaxime Coquelin { 101248a6092fSMaxime Coquelin struct uart_port *port = &stm32port->port; 101348a6092fSMaxime Coquelin struct resource *res; 1014e0f2a902SErwan Le Ray int ret, irq; 101548a6092fSMaxime Coquelin 1016e0f2a902SErwan Le Ray irq = platform_get_irq(pdev, 0); 1017e0f2a902SErwan Le Ray if (irq <= 0) 1018e0f2a902SErwan Le Ray return irq ? : -ENODEV; 101992fc0023SErwan Le Ray 102048a6092fSMaxime Coquelin port->iotype = UPIO_MEM; 102148a6092fSMaxime Coquelin port->flags = UPF_BOOT_AUTOCONF; 102248a6092fSMaxime Coquelin port->ops = &stm32_uart_ops; 102348a6092fSMaxime Coquelin port->dev = &pdev->dev; 1024d075719eSErwan Le Ray port->fifosize = stm32port->info->cfg.fifosize; 10259feedaa7SDmitry Safonov port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE); 1026e0f2a902SErwan Le Ray port->irq = irq; 102756f9a76cSErwan Le Ray port->rs485_config = stm32_usart_config_rs485; 10287d8f6861SBich HEMON 102956f9a76cSErwan Le Ray ret = stm32_usart_init_rs485(port, pdev); 1030c150c0f3SLukas Wunner if (ret) 1031c150c0f3SLukas Wunner return ret; 10327d8f6861SBich HEMON 10332c58e560SErwan Le Ray if (stm32port->info->cfg.has_wakeup) { 1034fdf16d78SHolger Assmann stm32port->wakeirq = platform_get_irq_optional(pdev, 1); 10351df21786SStephen Boyd if (stm32port->wakeirq <= 0 && stm32port->wakeirq != -ENXIO) 10361df21786SStephen Boyd return stm32port->wakeirq ? : -ENODEV; 10372c58e560SErwan Le Ray } 10382c58e560SErwan Le Ray 1039351a762aSGerald Baeza stm32port->fifoen = stm32port->info->cfg.has_fifo; 104048a6092fSMaxime Coquelin 104148a6092fSMaxime Coquelin res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 104248a6092fSMaxime Coquelin port->membase = devm_ioremap_resource(&pdev->dev, res); 104348a6092fSMaxime Coquelin if (IS_ERR(port->membase)) 104448a6092fSMaxime Coquelin return PTR_ERR(port->membase); 104548a6092fSMaxime Coquelin port->mapbase = res->start; 104648a6092fSMaxime Coquelin 104748a6092fSMaxime Coquelin spin_lock_init(&port->lock); 104848a6092fSMaxime Coquelin 104948a6092fSMaxime Coquelin stm32port->clk = devm_clk_get(&pdev->dev, NULL); 105048a6092fSMaxime Coquelin if (IS_ERR(stm32port->clk)) 105148a6092fSMaxime Coquelin return PTR_ERR(stm32port->clk); 105248a6092fSMaxime Coquelin 105348a6092fSMaxime Coquelin /* Ensure that clk rate is correct by enabling the clk */ 105448a6092fSMaxime Coquelin ret = clk_prepare_enable(stm32port->clk); 105548a6092fSMaxime Coquelin if (ret) 105648a6092fSMaxime Coquelin return ret; 105748a6092fSMaxime Coquelin 105848a6092fSMaxime Coquelin stm32port->port.uartclk = clk_get_rate(stm32port->clk); 1059ada80043SFabrice Gasnier if (!stm32port->port.uartclk) { 106048a6092fSMaxime Coquelin ret = -EINVAL; 10616cf61b9bSManivannan Sadhasivam goto err_clk; 1062ada80043SFabrice Gasnier } 106348a6092fSMaxime Coquelin 10646cf61b9bSManivannan Sadhasivam stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0); 10656cf61b9bSManivannan Sadhasivam if (IS_ERR(stm32port->gpios)) { 10666cf61b9bSManivannan Sadhasivam ret = PTR_ERR(stm32port->gpios); 10676cf61b9bSManivannan Sadhasivam goto err_clk; 10686cf61b9bSManivannan Sadhasivam } 10696cf61b9bSManivannan Sadhasivam 10709359369aSErwan Le Ray /* 10719359369aSErwan Le Ray * Both CTS/RTS gpios and "st,hw-flow-ctrl" (deprecated) or "uart-has-rtscts" 10729359369aSErwan Le Ray * properties should not be specified. 10739359369aSErwan Le Ray */ 10746cf61b9bSManivannan Sadhasivam if (stm32port->hw_flow_control) { 10756cf61b9bSManivannan Sadhasivam if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) || 10766cf61b9bSManivannan Sadhasivam mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) { 10776cf61b9bSManivannan Sadhasivam dev_err(&pdev->dev, "Conflicting RTS/CTS config\n"); 10786cf61b9bSManivannan Sadhasivam ret = -EINVAL; 10796cf61b9bSManivannan Sadhasivam goto err_clk; 10806cf61b9bSManivannan Sadhasivam } 10816cf61b9bSManivannan Sadhasivam } 10826cf61b9bSManivannan Sadhasivam 10836cf61b9bSManivannan Sadhasivam return ret; 10846cf61b9bSManivannan Sadhasivam 10856cf61b9bSManivannan Sadhasivam err_clk: 10866cf61b9bSManivannan Sadhasivam clk_disable_unprepare(stm32port->clk); 10876cf61b9bSManivannan Sadhasivam 108848a6092fSMaxime Coquelin return ret; 108948a6092fSMaxime Coquelin } 109048a6092fSMaxime Coquelin 109156f9a76cSErwan Le Ray static struct stm32_port *stm32_usart_of_get_port(struct platform_device *pdev) 109248a6092fSMaxime Coquelin { 109348a6092fSMaxime Coquelin struct device_node *np = pdev->dev.of_node; 109448a6092fSMaxime Coquelin int id; 109548a6092fSMaxime Coquelin 109648a6092fSMaxime Coquelin if (!np) 109748a6092fSMaxime Coquelin return NULL; 109848a6092fSMaxime Coquelin 109948a6092fSMaxime Coquelin id = of_alias_get_id(np, "serial"); 1100e5707915SGerald Baeza if (id < 0) { 1101e5707915SGerald Baeza dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id); 1102e5707915SGerald Baeza return NULL; 1103e5707915SGerald Baeza } 110448a6092fSMaxime Coquelin 110548a6092fSMaxime Coquelin if (WARN_ON(id >= STM32_MAX_PORTS)) 110648a6092fSMaxime Coquelin return NULL; 110748a6092fSMaxime Coquelin 11086fd9fffbSErwan Le Ray stm32_ports[id].hw_flow_control = 11096fd9fffbSErwan Le Ray of_property_read_bool (np, "st,hw-flow-ctrl") /*deprecated*/ || 11106fd9fffbSErwan Le Ray of_property_read_bool (np, "uart-has-rtscts"); 111148a6092fSMaxime Coquelin stm32_ports[id].port.line = id; 11124cc0ed62SErwan Le Ray stm32_ports[id].cr1_irq = USART_CR1_RXNEIE; 1113d0a6a7bcSErwan Le Ray stm32_ports[id].cr3_irq = 0; 1114e5707915SGerald Baeza stm32_ports[id].last_res = RX_BUF_L; 111548a6092fSMaxime Coquelin return &stm32_ports[id]; 111648a6092fSMaxime Coquelin } 111748a6092fSMaxime Coquelin 111848a6092fSMaxime Coquelin #ifdef CONFIG_OF 111948a6092fSMaxime Coquelin static const struct of_device_id stm32_match[] = { 1120ada8618fSAlexandre TORGUE { .compatible = "st,stm32-uart", .data = &stm32f4_info}, 1121ada8618fSAlexandre TORGUE { .compatible = "st,stm32f7-uart", .data = &stm32f7_info}, 1122270e5a74SFabrice Gasnier { .compatible = "st,stm32h7-uart", .data = &stm32h7_info}, 112348a6092fSMaxime Coquelin {}, 112448a6092fSMaxime Coquelin }; 112548a6092fSMaxime Coquelin 112648a6092fSMaxime Coquelin MODULE_DEVICE_TABLE(of, stm32_match); 112748a6092fSMaxime Coquelin #endif 112848a6092fSMaxime Coquelin 112956f9a76cSErwan Le Ray static int stm32_usart_of_dma_rx_probe(struct stm32_port *stm32port, 113034891872SAlexandre TORGUE struct platform_device *pdev) 113134891872SAlexandre TORGUE { 1132d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 113334891872SAlexandre TORGUE struct uart_port *port = &stm32port->port; 113434891872SAlexandre TORGUE struct device *dev = &pdev->dev; 113534891872SAlexandre TORGUE struct dma_slave_config config; 113634891872SAlexandre TORGUE struct dma_async_tx_descriptor *desc = NULL; 113734891872SAlexandre TORGUE int ret; 113834891872SAlexandre TORGUE 113934891872SAlexandre TORGUE /* Request DMA RX channel */ 114034891872SAlexandre TORGUE stm32port->rx_ch = dma_request_slave_channel(dev, "rx"); 114134891872SAlexandre TORGUE if (!stm32port->rx_ch) { 114234891872SAlexandre TORGUE dev_info(dev, "rx dma alloc failed\n"); 114334891872SAlexandre TORGUE return -ENODEV; 114434891872SAlexandre TORGUE } 114534891872SAlexandre TORGUE stm32port->rx_buf = dma_alloc_coherent(&pdev->dev, RX_BUF_L, 114634891872SAlexandre TORGUE &stm32port->rx_dma_buf, 114734891872SAlexandre TORGUE GFP_KERNEL); 114834891872SAlexandre TORGUE if (!stm32port->rx_buf) { 114934891872SAlexandre TORGUE ret = -ENOMEM; 115034891872SAlexandre TORGUE goto alloc_err; 115134891872SAlexandre TORGUE } 115234891872SAlexandre TORGUE 115334891872SAlexandre TORGUE /* Configure DMA channel */ 115434891872SAlexandre TORGUE memset(&config, 0, sizeof(config)); 11558e5481d9SArnd Bergmann config.src_addr = port->mapbase + ofs->rdr; 115634891872SAlexandre TORGUE config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; 115734891872SAlexandre TORGUE 115834891872SAlexandre TORGUE ret = dmaengine_slave_config(stm32port->rx_ch, &config); 115934891872SAlexandre TORGUE if (ret < 0) { 116034891872SAlexandre TORGUE dev_err(dev, "rx dma channel config failed\n"); 116134891872SAlexandre TORGUE ret = -ENODEV; 116234891872SAlexandre TORGUE goto config_err; 116334891872SAlexandre TORGUE } 116434891872SAlexandre TORGUE 116534891872SAlexandre TORGUE /* Prepare a DMA cyclic transaction */ 116634891872SAlexandre TORGUE desc = dmaengine_prep_dma_cyclic(stm32port->rx_ch, 116734891872SAlexandre TORGUE stm32port->rx_dma_buf, 116834891872SAlexandre TORGUE RX_BUF_L, RX_BUF_P, DMA_DEV_TO_MEM, 116934891872SAlexandre TORGUE DMA_PREP_INTERRUPT); 117034891872SAlexandre TORGUE if (!desc) { 117134891872SAlexandre TORGUE dev_err(dev, "rx dma prep cyclic failed\n"); 117234891872SAlexandre TORGUE ret = -ENODEV; 117334891872SAlexandre TORGUE goto config_err; 117434891872SAlexandre TORGUE } 117534891872SAlexandre TORGUE 117634891872SAlexandre TORGUE /* No callback as dma buffer is drained on usart interrupt */ 117734891872SAlexandre TORGUE desc->callback = NULL; 117834891872SAlexandre TORGUE desc->callback_param = NULL; 117934891872SAlexandre TORGUE 118034891872SAlexandre TORGUE /* Push current DMA transaction in the pending queue */ 1181e7997f7fSErwan Le Ray ret = dma_submit_error(dmaengine_submit(desc)); 1182e7997f7fSErwan Le Ray if (ret) { 1183e7997f7fSErwan Le Ray dmaengine_terminate_sync(stm32port->rx_ch); 1184e7997f7fSErwan Le Ray goto config_err; 1185e7997f7fSErwan Le Ray } 118634891872SAlexandre TORGUE 118734891872SAlexandre TORGUE /* Issue pending DMA requests */ 118834891872SAlexandre TORGUE dma_async_issue_pending(stm32port->rx_ch); 118934891872SAlexandre TORGUE 119034891872SAlexandre TORGUE return 0; 119134891872SAlexandre TORGUE 119234891872SAlexandre TORGUE config_err: 119334891872SAlexandre TORGUE dma_free_coherent(&pdev->dev, 119434891872SAlexandre TORGUE RX_BUF_L, stm32port->rx_buf, 119534891872SAlexandre TORGUE stm32port->rx_dma_buf); 119634891872SAlexandre TORGUE 119734891872SAlexandre TORGUE alloc_err: 119834891872SAlexandre TORGUE dma_release_channel(stm32port->rx_ch); 119934891872SAlexandre TORGUE stm32port->rx_ch = NULL; 120034891872SAlexandre TORGUE 120134891872SAlexandre TORGUE return ret; 120234891872SAlexandre TORGUE } 120334891872SAlexandre TORGUE 120456f9a76cSErwan Le Ray static int stm32_usart_of_dma_tx_probe(struct stm32_port *stm32port, 120534891872SAlexandre TORGUE struct platform_device *pdev) 120634891872SAlexandre TORGUE { 1207d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 120834891872SAlexandre TORGUE struct uart_port *port = &stm32port->port; 120934891872SAlexandre TORGUE struct device *dev = &pdev->dev; 121034891872SAlexandre TORGUE struct dma_slave_config config; 121134891872SAlexandre TORGUE int ret; 121234891872SAlexandre TORGUE 121334891872SAlexandre TORGUE stm32port->tx_dma_busy = false; 121434891872SAlexandre TORGUE 121534891872SAlexandre TORGUE /* Request DMA TX channel */ 121634891872SAlexandre TORGUE stm32port->tx_ch = dma_request_slave_channel(dev, "tx"); 121734891872SAlexandre TORGUE if (!stm32port->tx_ch) { 121834891872SAlexandre TORGUE dev_info(dev, "tx dma alloc failed\n"); 121934891872SAlexandre TORGUE return -ENODEV; 122034891872SAlexandre TORGUE } 122134891872SAlexandre TORGUE stm32port->tx_buf = dma_alloc_coherent(&pdev->dev, TX_BUF_L, 122234891872SAlexandre TORGUE &stm32port->tx_dma_buf, 122334891872SAlexandre TORGUE GFP_KERNEL); 122434891872SAlexandre TORGUE if (!stm32port->tx_buf) { 122534891872SAlexandre TORGUE ret = -ENOMEM; 122634891872SAlexandre TORGUE goto alloc_err; 122734891872SAlexandre TORGUE } 122834891872SAlexandre TORGUE 122934891872SAlexandre TORGUE /* Configure DMA channel */ 123034891872SAlexandre TORGUE memset(&config, 0, sizeof(config)); 12318e5481d9SArnd Bergmann config.dst_addr = port->mapbase + ofs->tdr; 123234891872SAlexandre TORGUE config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; 123334891872SAlexandre TORGUE 123434891872SAlexandre TORGUE ret = dmaengine_slave_config(stm32port->tx_ch, &config); 123534891872SAlexandre TORGUE if (ret < 0) { 123634891872SAlexandre TORGUE dev_err(dev, "tx dma channel config failed\n"); 123734891872SAlexandre TORGUE ret = -ENODEV; 123834891872SAlexandre TORGUE goto config_err; 123934891872SAlexandre TORGUE } 124034891872SAlexandre TORGUE 124134891872SAlexandre TORGUE return 0; 124234891872SAlexandre TORGUE 124334891872SAlexandre TORGUE config_err: 124434891872SAlexandre TORGUE dma_free_coherent(&pdev->dev, 124534891872SAlexandre TORGUE TX_BUF_L, stm32port->tx_buf, 124634891872SAlexandre TORGUE stm32port->tx_dma_buf); 124734891872SAlexandre TORGUE 124834891872SAlexandre TORGUE alloc_err: 124934891872SAlexandre TORGUE dma_release_channel(stm32port->tx_ch); 125034891872SAlexandre TORGUE stm32port->tx_ch = NULL; 125134891872SAlexandre TORGUE 125234891872SAlexandre TORGUE return ret; 125334891872SAlexandre TORGUE } 125434891872SAlexandre TORGUE 125556f9a76cSErwan Le Ray static int stm32_usart_serial_probe(struct platform_device *pdev) 125648a6092fSMaxime Coquelin { 125748a6092fSMaxime Coquelin struct stm32_port *stm32port; 1258ada8618fSAlexandre TORGUE int ret; 125948a6092fSMaxime Coquelin 126056f9a76cSErwan Le Ray stm32port = stm32_usart_of_get_port(pdev); 126148a6092fSMaxime Coquelin if (!stm32port) 126248a6092fSMaxime Coquelin return -ENODEV; 126348a6092fSMaxime Coquelin 1264d825f0beSStephen Boyd stm32port->info = of_device_get_match_data(&pdev->dev); 1265d825f0beSStephen Boyd if (!stm32port->info) 1266ada8618fSAlexandre TORGUE return -EINVAL; 1267ada8618fSAlexandre TORGUE 126856f9a76cSErwan Le Ray ret = stm32_usart_init_port(stm32port, pdev); 126948a6092fSMaxime Coquelin if (ret) 127048a6092fSMaxime Coquelin return ret; 127148a6092fSMaxime Coquelin 12722c58e560SErwan Le Ray if (stm32port->wakeirq > 0) { 1273270e5a74SFabrice Gasnier ret = device_init_wakeup(&pdev->dev, true); 127448a6092fSMaxime Coquelin if (ret) 1275ada80043SFabrice Gasnier goto err_uninit; 12765297f274SErwan Le Ray 12775297f274SErwan Le Ray ret = dev_pm_set_dedicated_wake_irq(&pdev->dev, 12785297f274SErwan Le Ray stm32port->wakeirq); 12795297f274SErwan Le Ray if (ret) 12805297f274SErwan Le Ray goto err_nowup; 12815297f274SErwan Le Ray 12825297f274SErwan Le Ray device_set_wakeup_enable(&pdev->dev, false); 1283270e5a74SFabrice Gasnier } 1284270e5a74SFabrice Gasnier 128556f9a76cSErwan Le Ray ret = stm32_usart_of_dma_rx_probe(stm32port, pdev); 128634891872SAlexandre TORGUE if (ret) 128734891872SAlexandre TORGUE dev_info(&pdev->dev, "interrupt mode used for rx (no dma)\n"); 128834891872SAlexandre TORGUE 128956f9a76cSErwan Le Ray ret = stm32_usart_of_dma_tx_probe(stm32port, pdev); 129034891872SAlexandre TORGUE if (ret) 129134891872SAlexandre TORGUE dev_info(&pdev->dev, "interrupt mode used for tx (no dma)\n"); 129234891872SAlexandre TORGUE 129348a6092fSMaxime Coquelin platform_set_drvdata(pdev, &stm32port->port); 129448a6092fSMaxime Coquelin 1295fb6dcef6SErwan Le Ray pm_runtime_get_noresume(&pdev->dev); 1296fb6dcef6SErwan Le Ray pm_runtime_set_active(&pdev->dev); 1297fb6dcef6SErwan Le Ray pm_runtime_enable(&pdev->dev); 129887fd0741SErwan Le Ray 129987fd0741SErwan Le Ray ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port); 130087fd0741SErwan Le Ray if (ret) 130187fd0741SErwan Le Ray goto err_port; 130287fd0741SErwan Le Ray 1303fb6dcef6SErwan Le Ray pm_runtime_put_sync(&pdev->dev); 1304fb6dcef6SErwan Le Ray 130548a6092fSMaxime Coquelin return 0; 1306ada80043SFabrice Gasnier 130787fd0741SErwan Le Ray err_port: 130887fd0741SErwan Le Ray pm_runtime_disable(&pdev->dev); 130987fd0741SErwan Le Ray pm_runtime_set_suspended(&pdev->dev); 131087fd0741SErwan Le Ray pm_runtime_put_noidle(&pdev->dev); 131187fd0741SErwan Le Ray 131287fd0741SErwan Le Ray if (stm32port->rx_ch) { 131387fd0741SErwan Le Ray dmaengine_terminate_async(stm32port->rx_ch); 131487fd0741SErwan Le Ray dma_release_channel(stm32port->rx_ch); 131587fd0741SErwan Le Ray } 131687fd0741SErwan Le Ray 131787fd0741SErwan Le Ray if (stm32port->rx_dma_buf) 131887fd0741SErwan Le Ray dma_free_coherent(&pdev->dev, 131987fd0741SErwan Le Ray RX_BUF_L, stm32port->rx_buf, 132087fd0741SErwan Le Ray stm32port->rx_dma_buf); 132187fd0741SErwan Le Ray 132287fd0741SErwan Le Ray if (stm32port->tx_ch) { 132387fd0741SErwan Le Ray dmaengine_terminate_async(stm32port->tx_ch); 132487fd0741SErwan Le Ray dma_release_channel(stm32port->tx_ch); 132587fd0741SErwan Le Ray } 132687fd0741SErwan Le Ray 132787fd0741SErwan Le Ray if (stm32port->tx_dma_buf) 132887fd0741SErwan Le Ray dma_free_coherent(&pdev->dev, 132987fd0741SErwan Le Ray TX_BUF_L, stm32port->tx_buf, 133087fd0741SErwan Le Ray stm32port->tx_dma_buf); 133187fd0741SErwan Le Ray 13322c58e560SErwan Le Ray if (stm32port->wakeirq > 0) 13335297f274SErwan Le Ray dev_pm_clear_wake_irq(&pdev->dev); 13345297f274SErwan Le Ray 1335270e5a74SFabrice Gasnier err_nowup: 13362c58e560SErwan Le Ray if (stm32port->wakeirq > 0) 1337270e5a74SFabrice Gasnier device_init_wakeup(&pdev->dev, false); 1338270e5a74SFabrice Gasnier 1339ada80043SFabrice Gasnier err_uninit: 134097f3a085SErwan Le Ray stm32_usart_deinit_port(stm32port); 1341ada80043SFabrice Gasnier 1342ada80043SFabrice Gasnier return ret; 134348a6092fSMaxime Coquelin } 134448a6092fSMaxime Coquelin 134556f9a76cSErwan Le Ray static int stm32_usart_serial_remove(struct platform_device *pdev) 134648a6092fSMaxime Coquelin { 134748a6092fSMaxime Coquelin struct uart_port *port = platform_get_drvdata(pdev); 1348511c7b1bSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1349d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1350fb6dcef6SErwan Le Ray int err; 1351fb6dcef6SErwan Le Ray 1352fb6dcef6SErwan Le Ray pm_runtime_get_sync(&pdev->dev); 135387fd0741SErwan Le Ray err = uart_remove_one_port(&stm32_usart_driver, port); 135487fd0741SErwan Le Ray if (err) 135587fd0741SErwan Le Ray return(err); 135687fd0741SErwan Le Ray 135787fd0741SErwan Le Ray pm_runtime_disable(&pdev->dev); 135887fd0741SErwan Le Ray pm_runtime_set_suspended(&pdev->dev); 135987fd0741SErwan Le Ray pm_runtime_put_noidle(&pdev->dev); 136034891872SAlexandre TORGUE 136156f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR); 136234891872SAlexandre TORGUE 136387fd0741SErwan Le Ray if (stm32_port->rx_ch) { 136487fd0741SErwan Le Ray dmaengine_terminate_async(stm32_port->rx_ch); 136534891872SAlexandre TORGUE dma_release_channel(stm32_port->rx_ch); 136687fd0741SErwan Le Ray } 136734891872SAlexandre TORGUE 136834891872SAlexandre TORGUE if (stm32_port->rx_dma_buf) 136934891872SAlexandre TORGUE dma_free_coherent(&pdev->dev, 137034891872SAlexandre TORGUE RX_BUF_L, stm32_port->rx_buf, 137134891872SAlexandre TORGUE stm32_port->rx_dma_buf); 137234891872SAlexandre TORGUE 137356f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 137434891872SAlexandre TORGUE 137587fd0741SErwan Le Ray if (stm32_port->tx_ch) { 137687fd0741SErwan Le Ray dmaengine_terminate_async(stm32_port->tx_ch); 137734891872SAlexandre TORGUE dma_release_channel(stm32_port->tx_ch); 137887fd0741SErwan Le Ray } 137934891872SAlexandre TORGUE 138034891872SAlexandre TORGUE if (stm32_port->tx_dma_buf) 138134891872SAlexandre TORGUE dma_free_coherent(&pdev->dev, 138234891872SAlexandre TORGUE TX_BUF_L, stm32_port->tx_buf, 138334891872SAlexandre TORGUE stm32_port->tx_dma_buf); 1384511c7b1bSAlexandre TORGUE 13852c58e560SErwan Le Ray if (stm32_port->wakeirq > 0) { 13865297f274SErwan Le Ray dev_pm_clear_wake_irq(&pdev->dev); 1387270e5a74SFabrice Gasnier device_init_wakeup(&pdev->dev, false); 13885297f274SErwan Le Ray } 1389270e5a74SFabrice Gasnier 139097f3a085SErwan Le Ray stm32_usart_deinit_port(stm32_port); 139148a6092fSMaxime Coquelin 139287fd0741SErwan Le Ray return 0; 139348a6092fSMaxime Coquelin } 139448a6092fSMaxime Coquelin 139548a6092fSMaxime Coquelin #ifdef CONFIG_SERIAL_STM32_CONSOLE 139656f9a76cSErwan Le Ray static void stm32_usart_console_putchar(struct uart_port *port, int ch) 139748a6092fSMaxime Coquelin { 1398ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1399d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1400ada8618fSAlexandre TORGUE 1401ada8618fSAlexandre TORGUE while (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE)) 140248a6092fSMaxime Coquelin cpu_relax(); 140348a6092fSMaxime Coquelin 1404ada8618fSAlexandre TORGUE writel_relaxed(ch, port->membase + ofs->tdr); 140548a6092fSMaxime Coquelin } 140648a6092fSMaxime Coquelin 140756f9a76cSErwan Le Ray static void stm32_usart_console_write(struct console *co, const char *s, 140892fc0023SErwan Le Ray unsigned int cnt) 140948a6092fSMaxime Coquelin { 141048a6092fSMaxime Coquelin struct uart_port *port = &stm32_ports[co->index].port; 1411ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1412d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1413d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 141448a6092fSMaxime Coquelin unsigned long flags; 141548a6092fSMaxime Coquelin u32 old_cr1, new_cr1; 141648a6092fSMaxime Coquelin int locked = 1; 141748a6092fSMaxime Coquelin 141848a6092fSMaxime Coquelin local_irq_save(flags); 141948a6092fSMaxime Coquelin if (port->sysrq) 142048a6092fSMaxime Coquelin locked = 0; 142148a6092fSMaxime Coquelin else if (oops_in_progress) 142248a6092fSMaxime Coquelin locked = spin_trylock(&port->lock); 142348a6092fSMaxime Coquelin else 142448a6092fSMaxime Coquelin spin_lock(&port->lock); 142548a6092fSMaxime Coquelin 142687f1f809SAlexandre TORGUE /* Save and disable interrupts, enable the transmitter */ 1427ada8618fSAlexandre TORGUE old_cr1 = readl_relaxed(port->membase + ofs->cr1); 142848a6092fSMaxime Coquelin new_cr1 = old_cr1 & ~USART_CR1_IE_MASK; 142987f1f809SAlexandre TORGUE new_cr1 |= USART_CR1_TE | BIT(cfg->uart_enable_bit); 1430ada8618fSAlexandre TORGUE writel_relaxed(new_cr1, port->membase + ofs->cr1); 143148a6092fSMaxime Coquelin 143256f9a76cSErwan Le Ray uart_console_write(port, s, cnt, stm32_usart_console_putchar); 143348a6092fSMaxime Coquelin 143448a6092fSMaxime Coquelin /* Restore interrupt state */ 1435ada8618fSAlexandre TORGUE writel_relaxed(old_cr1, port->membase + ofs->cr1); 143648a6092fSMaxime Coquelin 143748a6092fSMaxime Coquelin if (locked) 143848a6092fSMaxime Coquelin spin_unlock(&port->lock); 143948a6092fSMaxime Coquelin local_irq_restore(flags); 144048a6092fSMaxime Coquelin } 144148a6092fSMaxime Coquelin 144256f9a76cSErwan Le Ray static int stm32_usart_console_setup(struct console *co, char *options) 144348a6092fSMaxime Coquelin { 144448a6092fSMaxime Coquelin struct stm32_port *stm32port; 144548a6092fSMaxime Coquelin int baud = 9600; 144648a6092fSMaxime Coquelin int bits = 8; 144748a6092fSMaxime Coquelin int parity = 'n'; 144848a6092fSMaxime Coquelin int flow = 'n'; 144948a6092fSMaxime Coquelin 145048a6092fSMaxime Coquelin if (co->index >= STM32_MAX_PORTS) 145148a6092fSMaxime Coquelin return -ENODEV; 145248a6092fSMaxime Coquelin 145348a6092fSMaxime Coquelin stm32port = &stm32_ports[co->index]; 145448a6092fSMaxime Coquelin 145548a6092fSMaxime Coquelin /* 145648a6092fSMaxime Coquelin * This driver does not support early console initialization 145748a6092fSMaxime Coquelin * (use ARM early printk support instead), so we only expect 145848a6092fSMaxime Coquelin * this to be called during the uart port registration when the 145948a6092fSMaxime Coquelin * driver gets probed and the port should be mapped at that point. 146048a6092fSMaxime Coquelin */ 146192fc0023SErwan Le Ray if (stm32port->port.mapbase == 0 || !stm32port->port.membase) 146248a6092fSMaxime Coquelin return -ENXIO; 146348a6092fSMaxime Coquelin 146448a6092fSMaxime Coquelin if (options) 146548a6092fSMaxime Coquelin uart_parse_options(options, &baud, &parity, &bits, &flow); 146648a6092fSMaxime Coquelin 146748a6092fSMaxime Coquelin return uart_set_options(&stm32port->port, co, baud, parity, bits, flow); 146848a6092fSMaxime Coquelin } 146948a6092fSMaxime Coquelin 147048a6092fSMaxime Coquelin static struct console stm32_console = { 147148a6092fSMaxime Coquelin .name = STM32_SERIAL_NAME, 147248a6092fSMaxime Coquelin .device = uart_console_device, 147356f9a76cSErwan Le Ray .write = stm32_usart_console_write, 147456f9a76cSErwan Le Ray .setup = stm32_usart_console_setup, 147548a6092fSMaxime Coquelin .flags = CON_PRINTBUFFER, 147648a6092fSMaxime Coquelin .index = -1, 147748a6092fSMaxime Coquelin .data = &stm32_usart_driver, 147848a6092fSMaxime Coquelin }; 147948a6092fSMaxime Coquelin 148048a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE (&stm32_console) 148148a6092fSMaxime Coquelin 148248a6092fSMaxime Coquelin #else 148348a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE NULL 148448a6092fSMaxime Coquelin #endif /* CONFIG_SERIAL_STM32_CONSOLE */ 148548a6092fSMaxime Coquelin 148648a6092fSMaxime Coquelin static struct uart_driver stm32_usart_driver = { 148748a6092fSMaxime Coquelin .driver_name = DRIVER_NAME, 148848a6092fSMaxime Coquelin .dev_name = STM32_SERIAL_NAME, 148948a6092fSMaxime Coquelin .major = 0, 149048a6092fSMaxime Coquelin .minor = 0, 149148a6092fSMaxime Coquelin .nr = STM32_MAX_PORTS, 149248a6092fSMaxime Coquelin .cons = STM32_SERIAL_CONSOLE, 149348a6092fSMaxime Coquelin }; 149448a6092fSMaxime Coquelin 149556f9a76cSErwan Le Ray static void __maybe_unused stm32_usart_serial_en_wakeup(struct uart_port *port, 1496fe94347dSErwan Le Ray bool enable) 1497270e5a74SFabrice Gasnier { 1498270e5a74SFabrice Gasnier struct stm32_port *stm32_port = to_stm32_port(port); 1499d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1500270e5a74SFabrice Gasnier 15012c58e560SErwan Le Ray if (stm32_port->wakeirq <= 0) 1502270e5a74SFabrice Gasnier return; 1503270e5a74SFabrice Gasnier 150412761869SErwan Le Ray /* 150512761869SErwan Le Ray * Enable low-power wake-up and wake-up irq if argument is set to 150612761869SErwan Le Ray * "enable", disable low-power wake-up and wake-up irq otherwise 150712761869SErwan Le Ray */ 1508270e5a74SFabrice Gasnier if (enable) { 150956f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, USART_CR1_UESM); 151012761869SErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_WUFIE); 1511270e5a74SFabrice Gasnier } else { 151256f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_UESM); 151312761869SErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE); 1514270e5a74SFabrice Gasnier } 1515270e5a74SFabrice Gasnier } 1516270e5a74SFabrice Gasnier 151756f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_suspend(struct device *dev) 1518270e5a74SFabrice Gasnier { 1519270e5a74SFabrice Gasnier struct uart_port *port = dev_get_drvdata(dev); 1520270e5a74SFabrice Gasnier 1521270e5a74SFabrice Gasnier uart_suspend_port(&stm32_usart_driver, port); 1522270e5a74SFabrice Gasnier 1523270e5a74SFabrice Gasnier if (device_may_wakeup(dev)) 152456f9a76cSErwan Le Ray stm32_usart_serial_en_wakeup(port, true); 1525270e5a74SFabrice Gasnier else 152656f9a76cSErwan Le Ray stm32_usart_serial_en_wakeup(port, false); 1527270e5a74SFabrice Gasnier 152855484fccSErwan Le Ray /* 152955484fccSErwan Le Ray * When "no_console_suspend" is enabled, keep the pinctrl default state 153055484fccSErwan Le Ray * and rely on bootloader stage to restore this state upon resume. 153155484fccSErwan Le Ray * Otherwise, apply the idle or sleep states depending on wakeup 153255484fccSErwan Le Ray * capabilities. 153355484fccSErwan Le Ray */ 153455484fccSErwan Le Ray if (console_suspend_enabled || !uart_console(port)) { 153555484fccSErwan Le Ray if (device_may_wakeup(dev)) 153655484fccSErwan Le Ray pinctrl_pm_select_idle_state(dev); 153755484fccSErwan Le Ray else 153894616d9aSErwan Le Ray pinctrl_pm_select_sleep_state(dev); 153955484fccSErwan Le Ray } 154094616d9aSErwan Le Ray 1541270e5a74SFabrice Gasnier return 0; 1542270e5a74SFabrice Gasnier } 1543270e5a74SFabrice Gasnier 154456f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_resume(struct device *dev) 1545270e5a74SFabrice Gasnier { 1546270e5a74SFabrice Gasnier struct uart_port *port = dev_get_drvdata(dev); 1547270e5a74SFabrice Gasnier 154894616d9aSErwan Le Ray pinctrl_pm_select_default_state(dev); 154994616d9aSErwan Le Ray 1550270e5a74SFabrice Gasnier if (device_may_wakeup(dev)) 155156f9a76cSErwan Le Ray stm32_usart_serial_en_wakeup(port, false); 1552270e5a74SFabrice Gasnier 1553270e5a74SFabrice Gasnier return uart_resume_port(&stm32_usart_driver, port); 1554270e5a74SFabrice Gasnier } 1555270e5a74SFabrice Gasnier 155656f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_suspend(struct device *dev) 1557fb6dcef6SErwan Le Ray { 1558fb6dcef6SErwan Le Ray struct uart_port *port = dev_get_drvdata(dev); 1559fb6dcef6SErwan Le Ray struct stm32_port *stm32port = container_of(port, 1560fb6dcef6SErwan Le Ray struct stm32_port, port); 1561fb6dcef6SErwan Le Ray 1562fb6dcef6SErwan Le Ray clk_disable_unprepare(stm32port->clk); 1563fb6dcef6SErwan Le Ray 1564fb6dcef6SErwan Le Ray return 0; 1565fb6dcef6SErwan Le Ray } 1566fb6dcef6SErwan Le Ray 156756f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_resume(struct device *dev) 1568fb6dcef6SErwan Le Ray { 1569fb6dcef6SErwan Le Ray struct uart_port *port = dev_get_drvdata(dev); 1570fb6dcef6SErwan Le Ray struct stm32_port *stm32port = container_of(port, 1571fb6dcef6SErwan Le Ray struct stm32_port, port); 1572fb6dcef6SErwan Le Ray 1573fb6dcef6SErwan Le Ray return clk_prepare_enable(stm32port->clk); 1574fb6dcef6SErwan Le Ray } 1575fb6dcef6SErwan Le Ray 1576270e5a74SFabrice Gasnier static const struct dev_pm_ops stm32_serial_pm_ops = { 157756f9a76cSErwan Le Ray SET_RUNTIME_PM_OPS(stm32_usart_runtime_suspend, 157856f9a76cSErwan Le Ray stm32_usart_runtime_resume, NULL) 157956f9a76cSErwan Le Ray SET_SYSTEM_SLEEP_PM_OPS(stm32_usart_serial_suspend, 158056f9a76cSErwan Le Ray stm32_usart_serial_resume) 1581270e5a74SFabrice Gasnier }; 1582270e5a74SFabrice Gasnier 158348a6092fSMaxime Coquelin static struct platform_driver stm32_serial_driver = { 158456f9a76cSErwan Le Ray .probe = stm32_usart_serial_probe, 158556f9a76cSErwan Le Ray .remove = stm32_usart_serial_remove, 158648a6092fSMaxime Coquelin .driver = { 158748a6092fSMaxime Coquelin .name = DRIVER_NAME, 1588270e5a74SFabrice Gasnier .pm = &stm32_serial_pm_ops, 158948a6092fSMaxime Coquelin .of_match_table = of_match_ptr(stm32_match), 159048a6092fSMaxime Coquelin }, 159148a6092fSMaxime Coquelin }; 159248a6092fSMaxime Coquelin 159356f9a76cSErwan Le Ray static int __init stm32_usart_init(void) 159448a6092fSMaxime Coquelin { 159548a6092fSMaxime Coquelin static char banner[] __initdata = "STM32 USART driver initialized"; 159648a6092fSMaxime Coquelin int ret; 159748a6092fSMaxime Coquelin 159848a6092fSMaxime Coquelin pr_info("%s\n", banner); 159948a6092fSMaxime Coquelin 160048a6092fSMaxime Coquelin ret = uart_register_driver(&stm32_usart_driver); 160148a6092fSMaxime Coquelin if (ret) 160248a6092fSMaxime Coquelin return ret; 160348a6092fSMaxime Coquelin 160448a6092fSMaxime Coquelin ret = platform_driver_register(&stm32_serial_driver); 160548a6092fSMaxime Coquelin if (ret) 160648a6092fSMaxime Coquelin uart_unregister_driver(&stm32_usart_driver); 160748a6092fSMaxime Coquelin 160848a6092fSMaxime Coquelin return ret; 160948a6092fSMaxime Coquelin } 161048a6092fSMaxime Coquelin 161156f9a76cSErwan Le Ray static void __exit stm32_usart_exit(void) 161248a6092fSMaxime Coquelin { 161348a6092fSMaxime Coquelin platform_driver_unregister(&stm32_serial_driver); 161448a6092fSMaxime Coquelin uart_unregister_driver(&stm32_usart_driver); 161548a6092fSMaxime Coquelin } 161648a6092fSMaxime Coquelin 161756f9a76cSErwan Le Ray module_init(stm32_usart_init); 161856f9a76cSErwan Le Ray module_exit(stm32_usart_exit); 161948a6092fSMaxime Coquelin 162048a6092fSMaxime Coquelin MODULE_ALIAS("platform:" DRIVER_NAME); 162148a6092fSMaxime Coquelin MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver"); 162248a6092fSMaxime Coquelin MODULE_LICENSE("GPL v2"); 1623