1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0 248a6092fSMaxime Coquelin /* 348a6092fSMaxime Coquelin * Copyright (C) Maxime Coquelin 2015 43e5fcbacSBich HEMON * Copyright (C) STMicroelectronics SA 2017 5ada8618fSAlexandre TORGUE * Authors: Maxime Coquelin <mcoquelin.stm32@gmail.com> 68ebd9665SErwan Le Ray * Gerald Baeza <gerald.baeza@foss.st.com> 78ebd9665SErwan Le Ray * Erwan Le Ray <erwan.leray@foss.st.com> 848a6092fSMaxime Coquelin * 948a6092fSMaxime Coquelin * Inspired by st-asc.c from STMicroelectronics (c) 1048a6092fSMaxime Coquelin */ 1148a6092fSMaxime Coquelin 1234891872SAlexandre TORGUE #include <linux/clk.h> 1348a6092fSMaxime Coquelin #include <linux/console.h> 1448a6092fSMaxime Coquelin #include <linux/delay.h> 1534891872SAlexandre TORGUE #include <linux/dma-direction.h> 1634891872SAlexandre TORGUE #include <linux/dmaengine.h> 1734891872SAlexandre TORGUE #include <linux/dma-mapping.h> 1834891872SAlexandre TORGUE #include <linux/io.h> 1934891872SAlexandre TORGUE #include <linux/iopoll.h> 2034891872SAlexandre TORGUE #include <linux/irq.h> 2134891872SAlexandre TORGUE #include <linux/module.h> 2248a6092fSMaxime Coquelin #include <linux/of.h> 2348a6092fSMaxime Coquelin #include <linux/of_platform.h> 2494616d9aSErwan Le Ray #include <linux/pinctrl/consumer.h> 2534891872SAlexandre TORGUE #include <linux/platform_device.h> 2634891872SAlexandre TORGUE #include <linux/pm_runtime.h> 27270e5a74SFabrice Gasnier #include <linux/pm_wakeirq.h> 2848a6092fSMaxime Coquelin #include <linux/serial_core.h> 2934891872SAlexandre TORGUE #include <linux/serial.h> 3034891872SAlexandre TORGUE #include <linux/spinlock.h> 3134891872SAlexandre TORGUE #include <linux/sysrq.h> 3234891872SAlexandre TORGUE #include <linux/tty_flip.h> 3334891872SAlexandre TORGUE #include <linux/tty.h> 3448a6092fSMaxime Coquelin 356cf61b9bSManivannan Sadhasivam #include "serial_mctrl_gpio.h" 36bc5a0b55SAlexandre TORGUE #include "stm32-usart.h" 3748a6092fSMaxime Coquelin 3856f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port); 3956f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port); 4048a6092fSMaxime Coquelin 4148a6092fSMaxime Coquelin static inline struct stm32_port *to_stm32_port(struct uart_port *port) 4248a6092fSMaxime Coquelin { 4348a6092fSMaxime Coquelin return container_of(port, struct stm32_port, port); 4448a6092fSMaxime Coquelin } 4548a6092fSMaxime Coquelin 4656f9a76cSErwan Le Ray static void stm32_usart_set_bits(struct uart_port *port, u32 reg, u32 bits) 4748a6092fSMaxime Coquelin { 4848a6092fSMaxime Coquelin u32 val; 4948a6092fSMaxime Coquelin 5048a6092fSMaxime Coquelin val = readl_relaxed(port->membase + reg); 5148a6092fSMaxime Coquelin val |= bits; 5248a6092fSMaxime Coquelin writel_relaxed(val, port->membase + reg); 5348a6092fSMaxime Coquelin } 5448a6092fSMaxime Coquelin 5556f9a76cSErwan Le Ray static void stm32_usart_clr_bits(struct uart_port *port, u32 reg, u32 bits) 5648a6092fSMaxime Coquelin { 5748a6092fSMaxime Coquelin u32 val; 5848a6092fSMaxime Coquelin 5948a6092fSMaxime Coquelin val = readl_relaxed(port->membase + reg); 6048a6092fSMaxime Coquelin val &= ~bits; 6148a6092fSMaxime Coquelin writel_relaxed(val, port->membase + reg); 6248a6092fSMaxime Coquelin } 6348a6092fSMaxime Coquelin 6456f9a76cSErwan Le Ray static void stm32_usart_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE, 651bcda09dSBich HEMON u32 delay_DDE, u32 baud) 661bcda09dSBich HEMON { 671bcda09dSBich HEMON u32 rs485_deat_dedt; 681bcda09dSBich HEMON u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT); 691bcda09dSBich HEMON bool over8; 701bcda09dSBich HEMON 711bcda09dSBich HEMON *cr3 |= USART_CR3_DEM; 721bcda09dSBich HEMON over8 = *cr1 & USART_CR1_OVER8; 731bcda09dSBich HEMON 741bcda09dSBich HEMON if (over8) 751bcda09dSBich HEMON rs485_deat_dedt = delay_ADE * baud * 8; 761bcda09dSBich HEMON else 771bcda09dSBich HEMON rs485_deat_dedt = delay_ADE * baud * 16; 781bcda09dSBich HEMON 791bcda09dSBich HEMON rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000); 801bcda09dSBich HEMON rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ? 811bcda09dSBich HEMON rs485_deat_dedt_max : rs485_deat_dedt; 821bcda09dSBich HEMON rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) & 831bcda09dSBich HEMON USART_CR1_DEAT_MASK; 841bcda09dSBich HEMON *cr1 |= rs485_deat_dedt; 851bcda09dSBich HEMON 861bcda09dSBich HEMON if (over8) 871bcda09dSBich HEMON rs485_deat_dedt = delay_DDE * baud * 8; 881bcda09dSBich HEMON else 891bcda09dSBich HEMON rs485_deat_dedt = delay_DDE * baud * 16; 901bcda09dSBich HEMON 911bcda09dSBich HEMON rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000); 921bcda09dSBich HEMON rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ? 931bcda09dSBich HEMON rs485_deat_dedt_max : rs485_deat_dedt; 941bcda09dSBich HEMON rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) & 951bcda09dSBich HEMON USART_CR1_DEDT_MASK; 961bcda09dSBich HEMON *cr1 |= rs485_deat_dedt; 971bcda09dSBich HEMON } 981bcda09dSBich HEMON 9956f9a76cSErwan Le Ray static int stm32_usart_config_rs485(struct uart_port *port, 1001bcda09dSBich HEMON struct serial_rs485 *rs485conf) 1011bcda09dSBich HEMON { 1021bcda09dSBich HEMON struct stm32_port *stm32_port = to_stm32_port(port); 103d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 104d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 1051bcda09dSBich HEMON u32 usartdiv, baud, cr1, cr3; 1061bcda09dSBich HEMON bool over8; 1071bcda09dSBich HEMON 10856f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 1091bcda09dSBich HEMON 1101bcda09dSBich HEMON port->rs485 = *rs485conf; 1111bcda09dSBich HEMON 1121bcda09dSBich HEMON rs485conf->flags |= SER_RS485_RX_DURING_TX; 1131bcda09dSBich HEMON 1141bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_ENABLED) { 1151bcda09dSBich HEMON cr1 = readl_relaxed(port->membase + ofs->cr1); 1161bcda09dSBich HEMON cr3 = readl_relaxed(port->membase + ofs->cr3); 1171bcda09dSBich HEMON usartdiv = readl_relaxed(port->membase + ofs->brr); 1181bcda09dSBich HEMON usartdiv = usartdiv & GENMASK(15, 0); 1191bcda09dSBich HEMON over8 = cr1 & USART_CR1_OVER8; 1201bcda09dSBich HEMON 1211bcda09dSBich HEMON if (over8) 1221bcda09dSBich HEMON usartdiv = usartdiv | (usartdiv & GENMASK(4, 0)) 1231bcda09dSBich HEMON << USART_BRR_04_R_SHIFT; 1241bcda09dSBich HEMON 1251bcda09dSBich HEMON baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv); 12656f9a76cSErwan Le Ray stm32_usart_config_reg_rs485(&cr1, &cr3, 1271bcda09dSBich HEMON rs485conf->delay_rts_before_send, 12856f9a76cSErwan Le Ray rs485conf->delay_rts_after_send, 12956f9a76cSErwan Le Ray baud); 1301bcda09dSBich HEMON 1311bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 1321bcda09dSBich HEMON cr3 &= ~USART_CR3_DEP; 1331bcda09dSBich HEMON rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND; 1341bcda09dSBich HEMON } else { 1351bcda09dSBich HEMON cr3 |= USART_CR3_DEP; 1361bcda09dSBich HEMON rs485conf->flags |= SER_RS485_RTS_AFTER_SEND; 1371bcda09dSBich HEMON } 1381bcda09dSBich HEMON 1391bcda09dSBich HEMON writel_relaxed(cr3, port->membase + ofs->cr3); 1401bcda09dSBich HEMON writel_relaxed(cr1, port->membase + ofs->cr1); 1411bcda09dSBich HEMON } else { 14256f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, 14356f9a76cSErwan Le Ray USART_CR3_DEM | USART_CR3_DEP); 14456f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, 1451bcda09dSBich HEMON USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK); 1461bcda09dSBich HEMON } 1471bcda09dSBich HEMON 14856f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 1491bcda09dSBich HEMON 1501bcda09dSBich HEMON return 0; 1511bcda09dSBich HEMON } 1521bcda09dSBich HEMON 15356f9a76cSErwan Le Ray static int stm32_usart_init_rs485(struct uart_port *port, 1541bcda09dSBich HEMON struct platform_device *pdev) 1551bcda09dSBich HEMON { 1561bcda09dSBich HEMON struct serial_rs485 *rs485conf = &port->rs485; 1571bcda09dSBich HEMON 1581bcda09dSBich HEMON rs485conf->flags = 0; 1591bcda09dSBich HEMON rs485conf->delay_rts_before_send = 0; 1601bcda09dSBich HEMON rs485conf->delay_rts_after_send = 0; 1611bcda09dSBich HEMON 1621bcda09dSBich HEMON if (!pdev->dev.of_node) 1631bcda09dSBich HEMON return -ENODEV; 1641bcda09dSBich HEMON 165c150c0f3SLukas Wunner return uart_get_rs485_mode(port); 1661bcda09dSBich HEMON } 1671bcda09dSBich HEMON 16833bb2f6aSErwan Le Ray static bool stm32_usart_rx_dma_enabled(struct uart_port *port) 16934891872SAlexandre TORGUE { 17034891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 171d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 17233bb2f6aSErwan Le Ray 17333bb2f6aSErwan Le Ray if (!stm32_port->rx_ch) 17433bb2f6aSErwan Le Ray return false; 17533bb2f6aSErwan Le Ray 17633bb2f6aSErwan Le Ray return !!(readl_relaxed(port->membase + ofs->cr3) & USART_CR3_DMAR); 17733bb2f6aSErwan Le Ray } 17833bb2f6aSErwan Le Ray 17933bb2f6aSErwan Le Ray /* Return true when data is pending (in pio mode), and false when no data is pending. */ 18033bb2f6aSErwan Le Ray static bool stm32_usart_pending_rx_pio(struct uart_port *port, u32 *sr) 18133bb2f6aSErwan Le Ray { 18233bb2f6aSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 18333bb2f6aSErwan Le Ray const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 18434891872SAlexandre TORGUE 18534891872SAlexandre TORGUE *sr = readl_relaxed(port->membase + ofs->isr); 18633bb2f6aSErwan Le Ray /* Get pending characters in RDR or FIFO */ 18733bb2f6aSErwan Le Ray if (*sr & USART_SR_RXNE) { 18833bb2f6aSErwan Le Ray /* Get all pending characters from the RDR or the FIFO when using interrupts */ 18933bb2f6aSErwan Le Ray if (!stm32_usart_rx_dma_enabled(port)) 19033bb2f6aSErwan Le Ray return true; 19134891872SAlexandre TORGUE 19233bb2f6aSErwan Le Ray /* Handle only RX data errors when using DMA */ 19333bb2f6aSErwan Le Ray if (*sr & USART_SR_ERR_MASK) 19433bb2f6aSErwan Le Ray return true; 19534891872SAlexandre TORGUE } 19634891872SAlexandre TORGUE 19733bb2f6aSErwan Le Ray return false; 19833bb2f6aSErwan Le Ray } 19933bb2f6aSErwan Le Ray 20033bb2f6aSErwan Le Ray static unsigned long stm32_usart_get_char_pio(struct uart_port *port) 20134891872SAlexandre TORGUE { 20234891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 203d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 20434891872SAlexandre TORGUE unsigned long c; 20534891872SAlexandre TORGUE 2066c5962f3SErwan Le Ray c = readl_relaxed(port->membase + ofs->rdr); 20733bb2f6aSErwan Le Ray /* Apply RDR data mask */ 2086c5962f3SErwan Le Ray c &= stm32_port->rdr_mask; 2096c5962f3SErwan Le Ray 2106c5962f3SErwan Le Ray return c; 21134891872SAlexandre TORGUE } 21234891872SAlexandre TORGUE 2136333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars_pio(struct uart_port *port) 21448a6092fSMaxime Coquelin { 215ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 216d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 21733bb2f6aSErwan Le Ray unsigned long c; 2186333a485SErwan Le Ray unsigned int size = 0; 21948a6092fSMaxime Coquelin u32 sr; 22048a6092fSMaxime Coquelin char flag; 22148a6092fSMaxime Coquelin 22233bb2f6aSErwan Le Ray while (stm32_usart_pending_rx_pio(port, &sr)) { 22348a6092fSMaxime Coquelin sr |= USART_SR_DUMMY_RX; 22448a6092fSMaxime Coquelin flag = TTY_NORMAL; 22548a6092fSMaxime Coquelin 2264f01d833SErwan Le Ray /* 2274f01d833SErwan Le Ray * Status bits has to be cleared before reading the RDR: 2284f01d833SErwan Le Ray * In FIFO mode, reading the RDR will pop the next data 2294f01d833SErwan Le Ray * (if any) along with its status bits into the SR. 2304f01d833SErwan Le Ray * Not doing so leads to misalignement between RDR and SR, 2314f01d833SErwan Le Ray * and clear status bits of the next rx data. 2324f01d833SErwan Le Ray * 2334f01d833SErwan Le Ray * Clear errors flags for stm32f7 and stm32h7 compatible 2344f01d833SErwan Le Ray * devices. On stm32f4 compatible devices, the error bit is 2354f01d833SErwan Le Ray * cleared by the sequence [read SR - read DR]. 2364f01d833SErwan Le Ray */ 2374f01d833SErwan Le Ray if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG) 2381250ed71SFabrice Gasnier writel_relaxed(sr & USART_SR_ERR_MASK, 2391250ed71SFabrice Gasnier port->membase + ofs->icr); 2404f01d833SErwan Le Ray 24133bb2f6aSErwan Le Ray c = stm32_usart_get_char_pio(port); 2424f01d833SErwan Le Ray port->icount.rx++; 2436333a485SErwan Le Ray size++; 24448a6092fSMaxime Coquelin if (sr & USART_SR_ERR_MASK) { 2454f01d833SErwan Le Ray if (sr & USART_SR_ORE) { 24648a6092fSMaxime Coquelin port->icount.overrun++; 24748a6092fSMaxime Coquelin } else if (sr & USART_SR_PE) { 24848a6092fSMaxime Coquelin port->icount.parity++; 24948a6092fSMaxime Coquelin } else if (sr & USART_SR_FE) { 2504f01d833SErwan Le Ray /* Break detection if character is null */ 2514f01d833SErwan Le Ray if (!c) { 2524f01d833SErwan Le Ray port->icount.brk++; 2534f01d833SErwan Le Ray if (uart_handle_break(port)) 2544f01d833SErwan Le Ray continue; 2554f01d833SErwan Le Ray } else { 25648a6092fSMaxime Coquelin port->icount.frame++; 25748a6092fSMaxime Coquelin } 2584f01d833SErwan Le Ray } 25948a6092fSMaxime Coquelin 26048a6092fSMaxime Coquelin sr &= port->read_status_mask; 26148a6092fSMaxime Coquelin 2624f01d833SErwan Le Ray if (sr & USART_SR_PE) { 26348a6092fSMaxime Coquelin flag = TTY_PARITY; 2644f01d833SErwan Le Ray } else if (sr & USART_SR_FE) { 2654f01d833SErwan Le Ray if (!c) 2664f01d833SErwan Le Ray flag = TTY_BREAK; 2674f01d833SErwan Le Ray else 26848a6092fSMaxime Coquelin flag = TTY_FRAME; 26948a6092fSMaxime Coquelin } 2704f01d833SErwan Le Ray } 27148a6092fSMaxime Coquelin 272cea37afdSJohan Hovold if (uart_prepare_sysrq_char(port, c)) 27348a6092fSMaxime Coquelin continue; 27448a6092fSMaxime Coquelin uart_insert_char(port, sr, USART_SR_ORE, c, flag); 27548a6092fSMaxime Coquelin } 2766333a485SErwan Le Ray 2776333a485SErwan Le Ray return size; 27833bb2f6aSErwan Le Ray } 27933bb2f6aSErwan Le Ray 28033bb2f6aSErwan Le Ray static void stm32_usart_push_buffer_dma(struct uart_port *port, unsigned int dma_size) 28133bb2f6aSErwan Le Ray { 28233bb2f6aSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 28333bb2f6aSErwan Le Ray struct tty_port *ttyport = &stm32_port->port.state->port; 28433bb2f6aSErwan Le Ray unsigned char *dma_start; 28533bb2f6aSErwan Le Ray int dma_count, i; 28633bb2f6aSErwan Le Ray 28733bb2f6aSErwan Le Ray dma_start = stm32_port->rx_buf + (RX_BUF_L - stm32_port->last_res); 28833bb2f6aSErwan Le Ray 28933bb2f6aSErwan Le Ray /* 29033bb2f6aSErwan Le Ray * Apply rdr_mask on buffer in order to mask parity bit. 29133bb2f6aSErwan Le Ray * This loop is useless in cs8 mode because DMA copies only 29233bb2f6aSErwan Le Ray * 8 bits and already ignores parity bit. 29333bb2f6aSErwan Le Ray */ 29433bb2f6aSErwan Le Ray if (!(stm32_port->rdr_mask == (BIT(8) - 1))) 29533bb2f6aSErwan Le Ray for (i = 0; i < dma_size; i++) 29633bb2f6aSErwan Le Ray *(dma_start + i) &= stm32_port->rdr_mask; 29733bb2f6aSErwan Le Ray 29833bb2f6aSErwan Le Ray dma_count = tty_insert_flip_string(ttyport, dma_start, dma_size); 29933bb2f6aSErwan Le Ray port->icount.rx += dma_count; 30033bb2f6aSErwan Le Ray if (dma_count != dma_size) 30133bb2f6aSErwan Le Ray port->icount.buf_overrun++; 30233bb2f6aSErwan Le Ray stm32_port->last_res -= dma_count; 30333bb2f6aSErwan Le Ray if (stm32_port->last_res == 0) 30433bb2f6aSErwan Le Ray stm32_port->last_res = RX_BUF_L; 30533bb2f6aSErwan Le Ray } 30633bb2f6aSErwan Le Ray 3076333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars_dma(struct uart_port *port) 30833bb2f6aSErwan Le Ray { 30933bb2f6aSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 3106333a485SErwan Le Ray unsigned int dma_size, size = 0; 31133bb2f6aSErwan Le Ray 31233bb2f6aSErwan Le Ray /* DMA buffer is configured in cyclic mode and handles the rollback of the buffer. */ 31333bb2f6aSErwan Le Ray if (stm32_port->rx_dma_state.residue > stm32_port->last_res) { 31433bb2f6aSErwan Le Ray /* Conditional first part: from last_res to end of DMA buffer */ 31533bb2f6aSErwan Le Ray dma_size = stm32_port->last_res; 31633bb2f6aSErwan Le Ray stm32_usart_push_buffer_dma(port, dma_size); 3176333a485SErwan Le Ray size = dma_size; 31833bb2f6aSErwan Le Ray } 31933bb2f6aSErwan Le Ray 32033bb2f6aSErwan Le Ray dma_size = stm32_port->last_res - stm32_port->rx_dma_state.residue; 32133bb2f6aSErwan Le Ray stm32_usart_push_buffer_dma(port, dma_size); 3226333a485SErwan Le Ray size += dma_size; 3236333a485SErwan Le Ray 3246333a485SErwan Le Ray return size; 32533bb2f6aSErwan Le Ray } 32633bb2f6aSErwan Le Ray 3276333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars(struct uart_port *port, bool force_dma_flush) 32833bb2f6aSErwan Le Ray { 32933bb2f6aSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 33033bb2f6aSErwan Le Ray const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 33133bb2f6aSErwan Le Ray enum dma_status rx_dma_status; 33233bb2f6aSErwan Le Ray u32 sr; 3336333a485SErwan Le Ray unsigned int size = 0; 33433bb2f6aSErwan Le Ray 3356333a485SErwan Le Ray if (stm32_usart_rx_dma_enabled(port) || force_dma_flush) { 33633bb2f6aSErwan Le Ray rx_dma_status = dmaengine_tx_status(stm32_port->rx_ch, 33733bb2f6aSErwan Le Ray stm32_port->rx_ch->cookie, 33833bb2f6aSErwan Le Ray &stm32_port->rx_dma_state); 33933bb2f6aSErwan Le Ray if (rx_dma_status == DMA_IN_PROGRESS) { 34033bb2f6aSErwan Le Ray /* Empty DMA buffer */ 3416333a485SErwan Le Ray size = stm32_usart_receive_chars_dma(port); 34233bb2f6aSErwan Le Ray sr = readl_relaxed(port->membase + ofs->isr); 34333bb2f6aSErwan Le Ray if (sr & USART_SR_ERR_MASK) { 34433bb2f6aSErwan Le Ray /* Disable DMA request line */ 34533bb2f6aSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR); 34633bb2f6aSErwan Le Ray 34733bb2f6aSErwan Le Ray /* Switch to PIO mode to handle the errors */ 3486333a485SErwan Le Ray size += stm32_usart_receive_chars_pio(port); 34933bb2f6aSErwan Le Ray 35033bb2f6aSErwan Le Ray /* Switch back to DMA mode */ 35133bb2f6aSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR); 35233bb2f6aSErwan Le Ray } 35333bb2f6aSErwan Le Ray } else { 35433bb2f6aSErwan Le Ray /* Disable RX DMA */ 35533bb2f6aSErwan Le Ray dmaengine_terminate_async(stm32_port->rx_ch); 35633bb2f6aSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR); 35733bb2f6aSErwan Le Ray /* Fall back to interrupt mode */ 35833bb2f6aSErwan Le Ray dev_dbg(port->dev, "DMA error, fallback to irq mode\n"); 3596333a485SErwan Le Ray size = stm32_usart_receive_chars_pio(port); 36033bb2f6aSErwan Le Ray } 36133bb2f6aSErwan Le Ray } else { 3626333a485SErwan Le Ray size = stm32_usart_receive_chars_pio(port); 36333bb2f6aSErwan Le Ray } 36448a6092fSMaxime Coquelin 3656333a485SErwan Le Ray return size; 36648a6092fSMaxime Coquelin } 36748a6092fSMaxime Coquelin 3689a135f16SValentin Caron static void stm32_usart_tx_dma_terminate(struct stm32_port *stm32_port) 3699a135f16SValentin Caron { 3709a135f16SValentin Caron dmaengine_terminate_async(stm32_port->tx_ch); 3719a135f16SValentin Caron stm32_port->tx_dma_busy = false; 3729a135f16SValentin Caron } 3739a135f16SValentin Caron 3749a135f16SValentin Caron static bool stm32_usart_tx_dma_started(struct stm32_port *stm32_port) 3759a135f16SValentin Caron { 3769a135f16SValentin Caron /* 3779a135f16SValentin Caron * We cannot use the function "dmaengine_tx_status" to know the 3789a135f16SValentin Caron * status of DMA. This function does not show if the "dma complete" 3799a135f16SValentin Caron * callback of the DMA transaction has been called. So we prefer 3809a135f16SValentin Caron * to use "tx_dma_busy" flag to prevent dual DMA transaction at the 3819a135f16SValentin Caron * same time. 3829a135f16SValentin Caron */ 3839a135f16SValentin Caron return stm32_port->tx_dma_busy; 3849a135f16SValentin Caron } 3859a135f16SValentin Caron 3869a135f16SValentin Caron static bool stm32_usart_tx_dma_enabled(struct stm32_port *stm32_port) 3879a135f16SValentin Caron { 3889a135f16SValentin Caron const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 3899a135f16SValentin Caron 3909a135f16SValentin Caron return !!(readl_relaxed(stm32_port->port.membase + ofs->cr3) & USART_CR3_DMAT); 3919a135f16SValentin Caron } 3929a135f16SValentin Caron 39356f9a76cSErwan Le Ray static void stm32_usart_tx_dma_complete(void *arg) 39434891872SAlexandre TORGUE { 39534891872SAlexandre TORGUE struct uart_port *port = arg; 39634891872SAlexandre TORGUE struct stm32_port *stm32port = to_stm32_port(port); 397d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 398f16b90c2SErwan Le Ray unsigned long flags; 39934891872SAlexandre TORGUE 40056f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 4019a135f16SValentin Caron stm32_usart_tx_dma_terminate(stm32port); 40234891872SAlexandre TORGUE 40334891872SAlexandre TORGUE /* Let's see if we have pending data to send */ 404f16b90c2SErwan Le Ray spin_lock_irqsave(&port->lock, flags); 40556f9a76cSErwan Le Ray stm32_usart_transmit_chars(port); 406f16b90c2SErwan Le Ray spin_unlock_irqrestore(&port->lock, flags); 40734891872SAlexandre TORGUE } 40834891872SAlexandre TORGUE 40956f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_enable(struct uart_port *port) 410d075719eSErwan Le Ray { 411d075719eSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 412d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 413d075719eSErwan Le Ray 414d075719eSErwan Le Ray /* 415d075719eSErwan Le Ray * Enables TX FIFO threashold irq when FIFO is enabled, 416d075719eSErwan Le Ray * or TX empty irq when FIFO is disabled 417d075719eSErwan Le Ray */ 4182aa1bbb2SFabrice Gasnier if (stm32_port->fifoen && stm32_port->txftcfg >= 0) 41956f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_TXFTIE); 420d075719eSErwan Le Ray else 42156f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TXEIE); 422d075719eSErwan Le Ray } 423d075719eSErwan Le Ray 42433bb2f6aSErwan Le Ray static void stm32_usart_rx_dma_complete(void *arg) 42533bb2f6aSErwan Le Ray { 42633bb2f6aSErwan Le Ray struct uart_port *port = arg; 4276333a485SErwan Le Ray struct tty_port *tport = &port->state->port; 4286333a485SErwan Le Ray unsigned int size; 4296333a485SErwan Le Ray unsigned long flags; 43033bb2f6aSErwan Le Ray 4316333a485SErwan Le Ray spin_lock_irqsave(&port->lock, flags); 4326333a485SErwan Le Ray size = stm32_usart_receive_chars(port, false); 4336333a485SErwan Le Ray uart_unlock_and_check_sysrq_irqrestore(port, flags); 4346333a485SErwan Le Ray if (size) 4356333a485SErwan Le Ray tty_flip_buffer_push(tport); 43633bb2f6aSErwan Le Ray } 43733bb2f6aSErwan Le Ray 43856f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_disable(struct uart_port *port) 439d075719eSErwan Le Ray { 440d075719eSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 441d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 442d075719eSErwan Le Ray 4432aa1bbb2SFabrice Gasnier if (stm32_port->fifoen && stm32_port->txftcfg >= 0) 44456f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE); 445d075719eSErwan Le Ray else 44656f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TXEIE); 447d075719eSErwan Le Ray } 448d075719eSErwan Le Ray 44956f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_pio(struct uart_port *port) 45034891872SAlexandre TORGUE { 45134891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 452d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 45334891872SAlexandre TORGUE struct circ_buf *xmit = &port->state->xmit; 45434891872SAlexandre TORGUE 4559a135f16SValentin Caron if (stm32_usart_tx_dma_enabled(stm32_port)) 45656f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 45734891872SAlexandre TORGUE 4585d9176edSErwan Le Ray while (!uart_circ_empty(xmit)) { 4595d9176edSErwan Le Ray /* Check that TDR is empty before filling FIFO */ 4605d9176edSErwan Le Ray if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE)) 4615d9176edSErwan Le Ray break; 46234891872SAlexandre TORGUE writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr); 46334891872SAlexandre TORGUE xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1); 46434891872SAlexandre TORGUE port->icount.tx++; 46534891872SAlexandre TORGUE } 46634891872SAlexandre TORGUE 4675d9176edSErwan Le Ray /* rely on TXE irq (mask or unmask) for sending remaining data */ 4685d9176edSErwan Le Ray if (uart_circ_empty(xmit)) 46956f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 4705d9176edSErwan Le Ray else 47156f9a76cSErwan Le Ray stm32_usart_tx_interrupt_enable(port); 4725d9176edSErwan Le Ray } 4735d9176edSErwan Le Ray 47456f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_dma(struct uart_port *port) 47534891872SAlexandre TORGUE { 47634891872SAlexandre TORGUE struct stm32_port *stm32port = to_stm32_port(port); 477d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 47834891872SAlexandre TORGUE struct circ_buf *xmit = &port->state->xmit; 47934891872SAlexandre TORGUE struct dma_async_tx_descriptor *desc = NULL; 48034891872SAlexandre TORGUE unsigned int count, i; 48134891872SAlexandre TORGUE 4829a135f16SValentin Caron if (stm32_usart_tx_dma_started(stm32port)) { 4839a135f16SValentin Caron if (!stm32_usart_tx_dma_enabled(stm32port)) 4849a135f16SValentin Caron stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT); 48534891872SAlexandre TORGUE return; 4869a135f16SValentin Caron } 48734891872SAlexandre TORGUE 48834891872SAlexandre TORGUE count = uart_circ_chars_pending(xmit); 48934891872SAlexandre TORGUE 49034891872SAlexandre TORGUE if (count > TX_BUF_L) 49134891872SAlexandre TORGUE count = TX_BUF_L; 49234891872SAlexandre TORGUE 49334891872SAlexandre TORGUE if (xmit->tail < xmit->head) { 49434891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count); 49534891872SAlexandre TORGUE } else { 49634891872SAlexandre TORGUE size_t one = UART_XMIT_SIZE - xmit->tail; 49734891872SAlexandre TORGUE size_t two; 49834891872SAlexandre TORGUE 49934891872SAlexandre TORGUE if (one > count) 50034891872SAlexandre TORGUE one = count; 50134891872SAlexandre TORGUE two = count - one; 50234891872SAlexandre TORGUE 50334891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one); 50434891872SAlexandre TORGUE if (two) 50534891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two); 50634891872SAlexandre TORGUE } 50734891872SAlexandre TORGUE 50834891872SAlexandre TORGUE desc = dmaengine_prep_slave_single(stm32port->tx_ch, 50934891872SAlexandre TORGUE stm32port->tx_dma_buf, 51034891872SAlexandre TORGUE count, 51134891872SAlexandre TORGUE DMA_MEM_TO_DEV, 51234891872SAlexandre TORGUE DMA_PREP_INTERRUPT); 51334891872SAlexandre TORGUE 514e7997f7fSErwan Le Ray if (!desc) 515e7997f7fSErwan Le Ray goto fallback_err; 51634891872SAlexandre TORGUE 5179a135f16SValentin Caron /* 5189a135f16SValentin Caron * Set "tx_dma_busy" flag. This flag will be released when 5199a135f16SValentin Caron * dmaengine_terminate_async will be called. This flag helps 5209a135f16SValentin Caron * transmit_chars_dma not to start another DMA transaction 5219a135f16SValentin Caron * if the callback of the previous is not yet called. 5229a135f16SValentin Caron */ 5239a135f16SValentin Caron stm32port->tx_dma_busy = true; 5249a135f16SValentin Caron 52556f9a76cSErwan Le Ray desc->callback = stm32_usart_tx_dma_complete; 52634891872SAlexandre TORGUE desc->callback_param = port; 52734891872SAlexandre TORGUE 52834891872SAlexandre TORGUE /* Push current DMA TX transaction in the pending queue */ 529e7997f7fSErwan Le Ray if (dma_submit_error(dmaengine_submit(desc))) { 530e7997f7fSErwan Le Ray /* dma no yet started, safe to free resources */ 5319a135f16SValentin Caron stm32_usart_tx_dma_terminate(stm32port); 532e7997f7fSErwan Le Ray goto fallback_err; 533e7997f7fSErwan Le Ray } 53434891872SAlexandre TORGUE 53534891872SAlexandre TORGUE /* Issue pending DMA TX requests */ 53634891872SAlexandre TORGUE dma_async_issue_pending(stm32port->tx_ch); 53734891872SAlexandre TORGUE 53856f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT); 53934891872SAlexandre TORGUE 54034891872SAlexandre TORGUE xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1); 54134891872SAlexandre TORGUE port->icount.tx += count; 542e7997f7fSErwan Le Ray return; 543e7997f7fSErwan Le Ray 544e7997f7fSErwan Le Ray fallback_err: 545e7997f7fSErwan Le Ray for (i = count; i > 0; i--) 54656f9a76cSErwan Le Ray stm32_usart_transmit_chars_pio(port); 54734891872SAlexandre TORGUE } 54834891872SAlexandre TORGUE 54956f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port) 55048a6092fSMaxime Coquelin { 551ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 552d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 55348a6092fSMaxime Coquelin struct circ_buf *xmit = &port->state->xmit; 55448a6092fSMaxime Coquelin 55548a6092fSMaxime Coquelin if (port->x_char) { 5569a135f16SValentin Caron if (stm32_usart_tx_dma_started(stm32_port) && 5579a135f16SValentin Caron stm32_usart_tx_dma_enabled(stm32_port)) 55856f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 559ada8618fSAlexandre TORGUE writel_relaxed(port->x_char, port->membase + ofs->tdr); 56048a6092fSMaxime Coquelin port->x_char = 0; 56148a6092fSMaxime Coquelin port->icount.tx++; 5629a135f16SValentin Caron if (stm32_usart_tx_dma_started(stm32_port)) 56356f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT); 56448a6092fSMaxime Coquelin return; 56548a6092fSMaxime Coquelin } 56648a6092fSMaxime Coquelin 567b83b957cSErwan Le Ray if (uart_circ_empty(xmit) || uart_tx_stopped(port)) { 56856f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 56948a6092fSMaxime Coquelin return; 57048a6092fSMaxime Coquelin } 57148a6092fSMaxime Coquelin 57264c32eabSErwan Le Ray if (ofs->icr == UNDEF_REG) 57356f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->isr, USART_SR_TC); 57464c32eabSErwan Le Ray else 5751250ed71SFabrice Gasnier writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr); 57664c32eabSErwan Le Ray 57734891872SAlexandre TORGUE if (stm32_port->tx_ch) 57856f9a76cSErwan Le Ray stm32_usart_transmit_chars_dma(port); 57934891872SAlexandre TORGUE else 58056f9a76cSErwan Le Ray stm32_usart_transmit_chars_pio(port); 58148a6092fSMaxime Coquelin 58248a6092fSMaxime Coquelin if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) 58348a6092fSMaxime Coquelin uart_write_wakeup(port); 58448a6092fSMaxime Coquelin 58548a6092fSMaxime Coquelin if (uart_circ_empty(xmit)) 58656f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 58748a6092fSMaxime Coquelin } 58848a6092fSMaxime Coquelin 58956f9a76cSErwan Le Ray static irqreturn_t stm32_usart_interrupt(int irq, void *ptr) 59048a6092fSMaxime Coquelin { 59148a6092fSMaxime Coquelin struct uart_port *port = ptr; 59212761869SErwan Le Ray struct tty_port *tport = &port->state->port; 593ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 594d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 59548a6092fSMaxime Coquelin u32 sr; 5966333a485SErwan Le Ray unsigned int size; 59748a6092fSMaxime Coquelin 598ada8618fSAlexandre TORGUE sr = readl_relaxed(port->membase + ofs->isr); 59948a6092fSMaxime Coquelin 6004cc0ed62SErwan Le Ray if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG) 6014cc0ed62SErwan Le Ray writel_relaxed(USART_ICR_RTOCF, 6024cc0ed62SErwan Le Ray port->membase + ofs->icr); 6034cc0ed62SErwan Le Ray 60412761869SErwan Le Ray if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG) { 60512761869SErwan Le Ray /* Clear wake up flag and disable wake up interrupt */ 606270e5a74SFabrice Gasnier writel_relaxed(USART_ICR_WUCF, 607270e5a74SFabrice Gasnier port->membase + ofs->icr); 60812761869SErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE); 60912761869SErwan Le Ray if (irqd_is_wakeup_set(irq_get_irq_data(port->irq))) 61012761869SErwan Le Ray pm_wakeup_event(tport->tty->dev, 0); 61112761869SErwan Le Ray } 612270e5a74SFabrice Gasnier 61333bb2f6aSErwan Le Ray /* 61433bb2f6aSErwan Le Ray * rx errors in dma mode has to be handled ASAP to avoid overrun as the DMA request 61533bb2f6aSErwan Le Ray * line has been masked by HW and rx data are stacking in FIFO. 61633bb2f6aSErwan Le Ray */ 617d1ec8a2eSErwan Le Ray if (!stm32_port->throttled) { 61833bb2f6aSErwan Le Ray if (((sr & USART_SR_RXNE) && !stm32_usart_rx_dma_enabled(port)) || 619d1ec8a2eSErwan Le Ray ((sr & USART_SR_ERR_MASK) && stm32_usart_rx_dma_enabled(port))) { 6206333a485SErwan Le Ray spin_lock(&port->lock); 6216333a485SErwan Le Ray size = stm32_usart_receive_chars(port, false); 6226333a485SErwan Le Ray uart_unlock_and_check_sysrq(port); 6236333a485SErwan Le Ray if (size) 6246333a485SErwan Le Ray tty_flip_buffer_push(tport); 625d1ec8a2eSErwan Le Ray } 626d1ec8a2eSErwan Le Ray } 62748a6092fSMaxime Coquelin 628ad767681SErwan Le Ray if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch)) { 629ad767681SErwan Le Ray spin_lock(&port->lock); 63056f9a76cSErwan Le Ray stm32_usart_transmit_chars(port); 63101d32d71SAlexandre TORGUE spin_unlock(&port->lock); 632ad767681SErwan Le Ray } 63301d32d71SAlexandre TORGUE 63433bb2f6aSErwan Le Ray if (stm32_usart_rx_dma_enabled(port)) 63534891872SAlexandre TORGUE return IRQ_WAKE_THREAD; 63634891872SAlexandre TORGUE else 63734891872SAlexandre TORGUE return IRQ_HANDLED; 63834891872SAlexandre TORGUE } 63934891872SAlexandre TORGUE 64056f9a76cSErwan Le Ray static irqreturn_t stm32_usart_threaded_interrupt(int irq, void *ptr) 64134891872SAlexandre TORGUE { 64234891872SAlexandre TORGUE struct uart_port *port = ptr; 6436333a485SErwan Le Ray struct tty_port *tport = &port->state->port; 644d1ec8a2eSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 6456333a485SErwan Le Ray unsigned int size; 6466333a485SErwan Le Ray unsigned long flags; 64734891872SAlexandre TORGUE 648cc58d0a3SErwan Le Ray /* Receiver timeout irq for DMA RX */ 6496333a485SErwan Le Ray if (!stm32_port->throttled) { 6506333a485SErwan Le Ray spin_lock_irqsave(&port->lock, flags); 6516333a485SErwan Le Ray size = stm32_usart_receive_chars(port, false); 6526333a485SErwan Le Ray uart_unlock_and_check_sysrq_irqrestore(port, flags); 6536333a485SErwan Le Ray if (size) 6546333a485SErwan Le Ray tty_flip_buffer_push(tport); 6556333a485SErwan Le Ray } 65634891872SAlexandre TORGUE 65748a6092fSMaxime Coquelin return IRQ_HANDLED; 65848a6092fSMaxime Coquelin } 65948a6092fSMaxime Coquelin 66056f9a76cSErwan Le Ray static unsigned int stm32_usart_tx_empty(struct uart_port *port) 66148a6092fSMaxime Coquelin { 662ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 663d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 664ada8618fSAlexandre TORGUE 6653db1d524SErwan Le Ray if (readl_relaxed(port->membase + ofs->isr) & USART_SR_TC) 6663db1d524SErwan Le Ray return TIOCSER_TEMT; 6673db1d524SErwan Le Ray 6683db1d524SErwan Le Ray return 0; 66948a6092fSMaxime Coquelin } 67048a6092fSMaxime Coquelin 67156f9a76cSErwan Le Ray static void stm32_usart_set_mctrl(struct uart_port *port, unsigned int mctrl) 67248a6092fSMaxime Coquelin { 673ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 674d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 675ada8618fSAlexandre TORGUE 67648a6092fSMaxime Coquelin if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS)) 67756f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_RTSE); 67848a6092fSMaxime Coquelin else 67956f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_RTSE); 6806cf61b9bSManivannan Sadhasivam 6816cf61b9bSManivannan Sadhasivam mctrl_gpio_set(stm32_port->gpios, mctrl); 68248a6092fSMaxime Coquelin } 68348a6092fSMaxime Coquelin 68456f9a76cSErwan Le Ray static unsigned int stm32_usart_get_mctrl(struct uart_port *port) 68548a6092fSMaxime Coquelin { 6866cf61b9bSManivannan Sadhasivam struct stm32_port *stm32_port = to_stm32_port(port); 6876cf61b9bSManivannan Sadhasivam unsigned int ret; 6886cf61b9bSManivannan Sadhasivam 68948a6092fSMaxime Coquelin /* This routine is used to get signals of: DCD, DSR, RI, and CTS */ 6906cf61b9bSManivannan Sadhasivam ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS; 6916cf61b9bSManivannan Sadhasivam 6926cf61b9bSManivannan Sadhasivam return mctrl_gpio_get(stm32_port->gpios, &ret); 6936cf61b9bSManivannan Sadhasivam } 6946cf61b9bSManivannan Sadhasivam 69556f9a76cSErwan Le Ray static void stm32_usart_enable_ms(struct uart_port *port) 6966cf61b9bSManivannan Sadhasivam { 6976cf61b9bSManivannan Sadhasivam mctrl_gpio_enable_ms(to_stm32_port(port)->gpios); 6986cf61b9bSManivannan Sadhasivam } 6996cf61b9bSManivannan Sadhasivam 70056f9a76cSErwan Le Ray static void stm32_usart_disable_ms(struct uart_port *port) 7016cf61b9bSManivannan Sadhasivam { 7026cf61b9bSManivannan Sadhasivam mctrl_gpio_disable_ms(to_stm32_port(port)->gpios); 70348a6092fSMaxime Coquelin } 70448a6092fSMaxime Coquelin 70548a6092fSMaxime Coquelin /* Transmit stop */ 70656f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port) 70748a6092fSMaxime Coquelin { 708ad0c2748SMarek Vasut struct stm32_port *stm32_port = to_stm32_port(port); 709ad0c2748SMarek Vasut struct serial_rs485 *rs485conf = &port->rs485; 710*2a3bcfe0SValentin Caron const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 711ad0c2748SMarek Vasut 71256f9a76cSErwan Le Ray stm32_usart_tx_interrupt_disable(port); 713*2a3bcfe0SValentin Caron if (stm32_usart_tx_dma_started(stm32_port) && stm32_usart_tx_dma_enabled(stm32_port)) 714*2a3bcfe0SValentin Caron stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 715ad0c2748SMarek Vasut 716ad0c2748SMarek Vasut if (rs485conf->flags & SER_RS485_ENABLED) { 717ad0c2748SMarek Vasut if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 718ad0c2748SMarek Vasut mctrl_gpio_set(stm32_port->gpios, 719ad0c2748SMarek Vasut stm32_port->port.mctrl & ~TIOCM_RTS); 720ad0c2748SMarek Vasut } else { 721ad0c2748SMarek Vasut mctrl_gpio_set(stm32_port->gpios, 722ad0c2748SMarek Vasut stm32_port->port.mctrl | TIOCM_RTS); 723ad0c2748SMarek Vasut } 724ad0c2748SMarek Vasut } 72548a6092fSMaxime Coquelin } 72648a6092fSMaxime Coquelin 72748a6092fSMaxime Coquelin /* There are probably characters waiting to be transmitted. */ 72856f9a76cSErwan Le Ray static void stm32_usart_start_tx(struct uart_port *port) 72948a6092fSMaxime Coquelin { 730ad0c2748SMarek Vasut struct stm32_port *stm32_port = to_stm32_port(port); 731ad0c2748SMarek Vasut struct serial_rs485 *rs485conf = &port->rs485; 73248a6092fSMaxime Coquelin struct circ_buf *xmit = &port->state->xmit; 73348a6092fSMaxime Coquelin 73448a6092fSMaxime Coquelin if (uart_circ_empty(xmit)) 73548a6092fSMaxime Coquelin return; 73648a6092fSMaxime Coquelin 737ad0c2748SMarek Vasut if (rs485conf->flags & SER_RS485_ENABLED) { 738ad0c2748SMarek Vasut if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 739ad0c2748SMarek Vasut mctrl_gpio_set(stm32_port->gpios, 740ad0c2748SMarek Vasut stm32_port->port.mctrl | TIOCM_RTS); 741ad0c2748SMarek Vasut } else { 742ad0c2748SMarek Vasut mctrl_gpio_set(stm32_port->gpios, 743ad0c2748SMarek Vasut stm32_port->port.mctrl & ~TIOCM_RTS); 744ad0c2748SMarek Vasut } 745ad0c2748SMarek Vasut } 746ad0c2748SMarek Vasut 74756f9a76cSErwan Le Ray stm32_usart_transmit_chars(port); 74848a6092fSMaxime Coquelin } 74948a6092fSMaxime Coquelin 7503d82be8bSErwan Le Ray /* Flush the transmit buffer. */ 7513d82be8bSErwan Le Ray static void stm32_usart_flush_buffer(struct uart_port *port) 7523d82be8bSErwan Le Ray { 7533d82be8bSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 7543d82be8bSErwan Le Ray const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 7553d82be8bSErwan Le Ray 7563d82be8bSErwan Le Ray if (stm32_port->tx_ch) { 7579a135f16SValentin Caron stm32_usart_tx_dma_terminate(stm32_port); 7583d82be8bSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 7593d82be8bSErwan Le Ray } 7603d82be8bSErwan Le Ray } 7613d82be8bSErwan Le Ray 76248a6092fSMaxime Coquelin /* Throttle the remote when input buffer is about to overflow. */ 76356f9a76cSErwan Le Ray static void stm32_usart_throttle(struct uart_port *port) 76448a6092fSMaxime Coquelin { 765ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 766d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 76748a6092fSMaxime Coquelin unsigned long flags; 76848a6092fSMaxime Coquelin 76948a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 770d1ec8a2eSErwan Le Ray 771d1ec8a2eSErwan Le Ray /* 772d1ec8a2eSErwan Le Ray * Disable DMA request line if enabled, so the RX data gets queued into the FIFO. 773d1ec8a2eSErwan Le Ray * Hardware flow control is triggered when RX FIFO is full. 774d1ec8a2eSErwan Le Ray */ 775d1ec8a2eSErwan Le Ray if (stm32_usart_rx_dma_enabled(port)) 776d1ec8a2eSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR); 777d1ec8a2eSErwan Le Ray 77856f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq); 779d0a6a7bcSErwan Le Ray if (stm32_port->cr3_irq) 78056f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq); 781d0a6a7bcSErwan Le Ray 782d1ec8a2eSErwan Le Ray stm32_port->throttled = true; 78348a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 78448a6092fSMaxime Coquelin } 78548a6092fSMaxime Coquelin 78648a6092fSMaxime Coquelin /* Unthrottle the remote, the input buffer can now accept data. */ 78756f9a76cSErwan Le Ray static void stm32_usart_unthrottle(struct uart_port *port) 78848a6092fSMaxime Coquelin { 789ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 790d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 79148a6092fSMaxime Coquelin unsigned long flags; 79248a6092fSMaxime Coquelin 79348a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 79456f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, stm32_port->cr1_irq); 795d0a6a7bcSErwan Le Ray if (stm32_port->cr3_irq) 79656f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, stm32_port->cr3_irq); 797d0a6a7bcSErwan Le Ray 798d1ec8a2eSErwan Le Ray /* 799d1ec8a2eSErwan Le Ray * Switch back to DMA mode (re-enable DMA request line). 800d1ec8a2eSErwan Le Ray * Hardware flow control is stopped when FIFO is not full any more. 801d1ec8a2eSErwan Le Ray */ 802d1ec8a2eSErwan Le Ray if (stm32_port->rx_ch) 803d1ec8a2eSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR); 804d1ec8a2eSErwan Le Ray 805d1ec8a2eSErwan Le Ray stm32_port->throttled = false; 80648a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 80748a6092fSMaxime Coquelin } 80848a6092fSMaxime Coquelin 80948a6092fSMaxime Coquelin /* Receive stop */ 81056f9a76cSErwan Le Ray static void stm32_usart_stop_rx(struct uart_port *port) 81148a6092fSMaxime Coquelin { 812ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 813d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 814ada8618fSAlexandre TORGUE 815e0abc903SErwan Le Ray /* Disable DMA request line. */ 816e0abc903SErwan Le Ray if (stm32_port->rx_ch) 817e0abc903SErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR); 818e0abc903SErwan Le Ray 81956f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq); 820d0a6a7bcSErwan Le Ray if (stm32_port->cr3_irq) 82156f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq); 82248a6092fSMaxime Coquelin } 82348a6092fSMaxime Coquelin 82448a6092fSMaxime Coquelin /* Handle breaks - ignored by us */ 82556f9a76cSErwan Le Ray static void stm32_usart_break_ctl(struct uart_port *port, int break_state) 82648a6092fSMaxime Coquelin { 82748a6092fSMaxime Coquelin } 82848a6092fSMaxime Coquelin 8296eeb348cSErwan Le Ray static int stm32_usart_start_rx_dma_cyclic(struct uart_port *port) 8306eeb348cSErwan Le Ray { 8316eeb348cSErwan Le Ray struct stm32_port *stm32_port = to_stm32_port(port); 8326eeb348cSErwan Le Ray const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 8336eeb348cSErwan Le Ray struct dma_async_tx_descriptor *desc; 8346eeb348cSErwan Le Ray int ret; 8356eeb348cSErwan Le Ray 8366eeb348cSErwan Le Ray stm32_port->last_res = RX_BUF_L; 8376eeb348cSErwan Le Ray /* Prepare a DMA cyclic transaction */ 8386eeb348cSErwan Le Ray desc = dmaengine_prep_dma_cyclic(stm32_port->rx_ch, 8396eeb348cSErwan Le Ray stm32_port->rx_dma_buf, 8406eeb348cSErwan Le Ray RX_BUF_L, RX_BUF_P, 8416eeb348cSErwan Le Ray DMA_DEV_TO_MEM, 8426eeb348cSErwan Le Ray DMA_PREP_INTERRUPT); 8436eeb348cSErwan Le Ray if (!desc) { 8446eeb348cSErwan Le Ray dev_err(port->dev, "rx dma prep cyclic failed\n"); 8456eeb348cSErwan Le Ray return -ENODEV; 8466eeb348cSErwan Le Ray } 8476eeb348cSErwan Le Ray 8486eeb348cSErwan Le Ray desc->callback = stm32_usart_rx_dma_complete; 8496eeb348cSErwan Le Ray desc->callback_param = port; 8506eeb348cSErwan Le Ray 8516eeb348cSErwan Le Ray /* Push current DMA transaction in the pending queue */ 8526eeb348cSErwan Le Ray ret = dma_submit_error(dmaengine_submit(desc)); 8536eeb348cSErwan Le Ray if (ret) { 8546eeb348cSErwan Le Ray dmaengine_terminate_sync(stm32_port->rx_ch); 8556eeb348cSErwan Le Ray return ret; 8566eeb348cSErwan Le Ray } 8576eeb348cSErwan Le Ray 8586eeb348cSErwan Le Ray /* Issue pending DMA requests */ 8596eeb348cSErwan Le Ray dma_async_issue_pending(stm32_port->rx_ch); 8606eeb348cSErwan Le Ray 8616eeb348cSErwan Le Ray /* 8626eeb348cSErwan Le Ray * DMA request line not re-enabled at resume when port is throttled. 8636eeb348cSErwan Le Ray * It will be re-enabled by unthrottle ops. 8646eeb348cSErwan Le Ray */ 8656eeb348cSErwan Le Ray if (!stm32_port->throttled) 8666eeb348cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR); 8676eeb348cSErwan Le Ray 8686eeb348cSErwan Le Ray return 0; 8696eeb348cSErwan Le Ray } 8706eeb348cSErwan Le Ray 87156f9a76cSErwan Le Ray static int stm32_usart_startup(struct uart_port *port) 87248a6092fSMaxime Coquelin { 873ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 874d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 875f4518a8aSErwan Le Ray const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 87648a6092fSMaxime Coquelin const char *name = to_platform_device(port->dev)->name; 87748a6092fSMaxime Coquelin u32 val; 87848a6092fSMaxime Coquelin int ret; 87948a6092fSMaxime Coquelin 88056f9a76cSErwan Le Ray ret = request_threaded_irq(port->irq, stm32_usart_interrupt, 88156f9a76cSErwan Le Ray stm32_usart_threaded_interrupt, 882e359b441SJohan Hovold IRQF_ONESHOT | IRQF_NO_SUSPEND, 883e359b441SJohan Hovold name, port); 88448a6092fSMaxime Coquelin if (ret) 88548a6092fSMaxime Coquelin return ret; 88648a6092fSMaxime Coquelin 8873cd66593SMartin Devera if (stm32_port->swap) { 8883cd66593SMartin Devera val = readl_relaxed(port->membase + ofs->cr2); 8893cd66593SMartin Devera val |= USART_CR2_SWAP; 8903cd66593SMartin Devera writel_relaxed(val, port->membase + ofs->cr2); 8913cd66593SMartin Devera } 8923cd66593SMartin Devera 89384872dc4SErwan Le Ray /* RX FIFO Flush */ 89484872dc4SErwan Le Ray if (ofs->rqr != UNDEF_REG) 895315e2d8aSErwan Le Ray writel_relaxed(USART_RQR_RXFRQ, port->membase + ofs->rqr); 89648a6092fSMaxime Coquelin 897e0abc903SErwan Le Ray if (stm32_port->rx_ch) { 8986eeb348cSErwan Le Ray ret = stm32_usart_start_rx_dma_cyclic(port); 899e0abc903SErwan Le Ray if (ret) { 9006eeb348cSErwan Le Ray free_irq(port->irq, port); 9016eeb348cSErwan Le Ray return ret; 902e0abc903SErwan Le Ray } 903e0abc903SErwan Le Ray } 904d1ec8a2eSErwan Le Ray 90525a8e761SErwan Le Ray /* RX enabling */ 906f4518a8aSErwan Le Ray val = stm32_port->cr1_irq | USART_CR1_RE | BIT(cfg->uart_enable_bit); 90756f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, val); 90884872dc4SErwan Le Ray 90948a6092fSMaxime Coquelin return 0; 91048a6092fSMaxime Coquelin } 91148a6092fSMaxime Coquelin 91256f9a76cSErwan Le Ray static void stm32_usart_shutdown(struct uart_port *port) 91348a6092fSMaxime Coquelin { 914ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 915d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 916d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 91764c32eabSErwan Le Ray u32 val, isr; 91864c32eabSErwan Le Ray int ret; 91948a6092fSMaxime Coquelin 9209a135f16SValentin Caron if (stm32_usart_tx_dma_enabled(stm32_port)) 92156a23f93SValentin Caron stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 9229a135f16SValentin Caron 9239a135f16SValentin Caron if (stm32_usart_tx_dma_started(stm32_port)) 9249a135f16SValentin Caron stm32_usart_tx_dma_terminate(stm32_port); 92556a23f93SValentin Caron 9266cf61b9bSManivannan Sadhasivam /* Disable modem control interrupts */ 92756f9a76cSErwan Le Ray stm32_usart_disable_ms(port); 9286cf61b9bSManivannan Sadhasivam 9294cc0ed62SErwan Le Ray val = USART_CR1_TXEIE | USART_CR1_TE; 9304cc0ed62SErwan Le Ray val |= stm32_port->cr1_irq | USART_CR1_RE; 93187f1f809SAlexandre TORGUE val |= BIT(cfg->uart_enable_bit); 932351a762aSGerald Baeza if (stm32_port->fifoen) 933351a762aSGerald Baeza val |= USART_CR1_FIFOEN; 93464c32eabSErwan Le Ray 93564c32eabSErwan Le Ray ret = readl_relaxed_poll_timeout(port->membase + ofs->isr, 93664c32eabSErwan Le Ray isr, (isr & USART_SR_TC), 93764c32eabSErwan Le Ray 10, 100000); 93864c32eabSErwan Le Ray 939c31c3ea0SErwan Le Ray /* Send the TC error message only when ISR_TC is not set */ 94064c32eabSErwan Le Ray if (ret) 941c31c3ea0SErwan Le Ray dev_err(port->dev, "Transmission is not complete\n"); 94264c32eabSErwan Le Ray 943e0abc903SErwan Le Ray /* Disable RX DMA. */ 944e0abc903SErwan Le Ray if (stm32_port->rx_ch) 945e0abc903SErwan Le Ray dmaengine_terminate_async(stm32_port->rx_ch); 946e0abc903SErwan Le Ray 9479f77d192SErwan Le Ray /* flush RX & TX FIFO */ 9489f77d192SErwan Le Ray if (ofs->rqr != UNDEF_REG) 9499f77d192SErwan Le Ray writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ, 9509f77d192SErwan Le Ray port->membase + ofs->rqr); 9519f77d192SErwan Le Ray 95256f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, val); 95348a6092fSMaxime Coquelin 95448a6092fSMaxime Coquelin free_irq(port->irq, port); 95548a6092fSMaxime Coquelin } 95648a6092fSMaxime Coquelin 95756f9a76cSErwan Le Ray static void stm32_usart_set_termios(struct uart_port *port, 95856f9a76cSErwan Le Ray struct ktermios *termios, 95948a6092fSMaxime Coquelin struct ktermios *old) 96048a6092fSMaxime Coquelin { 96148a6092fSMaxime Coquelin struct stm32_port *stm32_port = to_stm32_port(port); 962d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 963d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 9641bcda09dSBich HEMON struct serial_rs485 *rs485conf = &port->rs485; 965c8a9d043SErwan Le Ray unsigned int baud, bits; 96648a6092fSMaxime Coquelin u32 usartdiv, mantissa, fraction, oversampling; 96748a6092fSMaxime Coquelin tcflag_t cflag = termios->c_cflag; 968f264c6f6SErwan Le Ray u32 cr1, cr2, cr3, isr; 96948a6092fSMaxime Coquelin unsigned long flags; 970f264c6f6SErwan Le Ray int ret; 97148a6092fSMaxime Coquelin 97248a6092fSMaxime Coquelin if (!stm32_port->hw_flow_control) 97348a6092fSMaxime Coquelin cflag &= ~CRTSCTS; 97448a6092fSMaxime Coquelin 97548a6092fSMaxime Coquelin baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8); 97648a6092fSMaxime Coquelin 97748a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 97848a6092fSMaxime Coquelin 979f264c6f6SErwan Le Ray ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr, 980f264c6f6SErwan Le Ray isr, 981f264c6f6SErwan Le Ray (isr & USART_SR_TC), 982f264c6f6SErwan Le Ray 10, 100000); 983f264c6f6SErwan Le Ray 984f264c6f6SErwan Le Ray /* Send the TC error message only when ISR_TC is not set. */ 985f264c6f6SErwan Le Ray if (ret) 986f264c6f6SErwan Le Ray dev_err(port->dev, "Transmission is not complete\n"); 987f264c6f6SErwan Le Ray 98848a6092fSMaxime Coquelin /* Stop serial port and reset value */ 989ada8618fSAlexandre TORGUE writel_relaxed(0, port->membase + ofs->cr1); 99048a6092fSMaxime Coquelin 99184872dc4SErwan Le Ray /* flush RX & TX FIFO */ 99284872dc4SErwan Le Ray if (ofs->rqr != UNDEF_REG) 993315e2d8aSErwan Le Ray writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ, 994315e2d8aSErwan Le Ray port->membase + ofs->rqr); 9951bcda09dSBich HEMON 99684872dc4SErwan Le Ray cr1 = USART_CR1_TE | USART_CR1_RE; 997351a762aSGerald Baeza if (stm32_port->fifoen) 998351a762aSGerald Baeza cr1 |= USART_CR1_FIFOEN; 9993cd66593SMartin Devera cr2 = stm32_port->swap ? USART_CR2_SWAP : 0; 100025a8e761SErwan Le Ray 100125a8e761SErwan Le Ray /* Tx and RX FIFO configuration */ 1002d075719eSErwan Le Ray cr3 = readl_relaxed(port->membase + ofs->cr3); 100325a8e761SErwan Le Ray cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTIE; 100425a8e761SErwan Le Ray if (stm32_port->fifoen) { 10052aa1bbb2SFabrice Gasnier if (stm32_port->txftcfg >= 0) 10062aa1bbb2SFabrice Gasnier cr3 |= stm32_port->txftcfg << USART_CR3_TXFTCFG_SHIFT; 10072aa1bbb2SFabrice Gasnier if (stm32_port->rxftcfg >= 0) 10082aa1bbb2SFabrice Gasnier cr3 |= stm32_port->rxftcfg << USART_CR3_RXFTCFG_SHIFT; 100925a8e761SErwan Le Ray } 101048a6092fSMaxime Coquelin 101148a6092fSMaxime Coquelin if (cflag & CSTOPB) 101248a6092fSMaxime Coquelin cr2 |= USART_CR2_STOP_2B; 101348a6092fSMaxime Coquelin 10143ec2ff37SJiri Slaby bits = tty_get_char_size(cflag); 10156c5962f3SErwan Le Ray stm32_port->rdr_mask = (BIT(bits) - 1); 1016c8a9d043SErwan Le Ray 101748a6092fSMaxime Coquelin if (cflag & PARENB) { 1018c8a9d043SErwan Le Ray bits++; 101948a6092fSMaxime Coquelin cr1 |= USART_CR1_PCE; 1020c8a9d043SErwan Le Ray } 1021c8a9d043SErwan Le Ray 1022c8a9d043SErwan Le Ray /* 1023c8a9d043SErwan Le Ray * Word length configuration: 1024c8a9d043SErwan Le Ray * CS8 + parity, 9 bits word aka [M1:M0] = 0b01 1025c8a9d043SErwan Le Ray * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10 1026c8a9d043SErwan Le Ray * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00 1027c8a9d043SErwan Le Ray * M0 and M1 already cleared by cr1 initialization. 1028c8a9d043SErwan Le Ray */ 1029c8a9d043SErwan Le Ray if (bits == 9) 1030ada8618fSAlexandre TORGUE cr1 |= USART_CR1_M0; 1031c8a9d043SErwan Le Ray else if ((bits == 7) && cfg->has_7bits_data) 1032c8a9d043SErwan Le Ray cr1 |= USART_CR1_M1; 1033c8a9d043SErwan Le Ray else if (bits != 8) 1034c8a9d043SErwan Le Ray dev_dbg(port->dev, "Unsupported data bits config: %u bits\n" 1035c8a9d043SErwan Le Ray , bits); 103648a6092fSMaxime Coquelin 10374cc0ed62SErwan Le Ray if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch || 10382aa1bbb2SFabrice Gasnier (stm32_port->fifoen && 10392aa1bbb2SFabrice Gasnier stm32_port->rxftcfg >= 0))) { 10404cc0ed62SErwan Le Ray if (cflag & CSTOPB) 10414cc0ed62SErwan Le Ray bits = bits + 3; /* 1 start bit + 2 stop bits */ 10424cc0ed62SErwan Le Ray else 10434cc0ed62SErwan Le Ray bits = bits + 2; /* 1 start bit + 1 stop bit */ 10444cc0ed62SErwan Le Ray 10454cc0ed62SErwan Le Ray /* RX timeout irq to occur after last stop bit + bits */ 10464cc0ed62SErwan Le Ray stm32_port->cr1_irq = USART_CR1_RTOIE; 10474cc0ed62SErwan Le Ray writel_relaxed(bits, port->membase + ofs->rtor); 10484cc0ed62SErwan Le Ray cr2 |= USART_CR2_RTOEN; 104933bb2f6aSErwan Le Ray /* 105033bb2f6aSErwan Le Ray * Enable fifo threshold irq in two cases, either when there is no DMA, or when 105133bb2f6aSErwan Le Ray * wake up over usart, from low power until the DMA gets re-enabled by resume. 105233bb2f6aSErwan Le Ray */ 1053d0a6a7bcSErwan Le Ray stm32_port->cr3_irq = USART_CR3_RXFTIE; 10544cc0ed62SErwan Le Ray } 10554cc0ed62SErwan Le Ray 1056d0a6a7bcSErwan Le Ray cr1 |= stm32_port->cr1_irq; 1057d0a6a7bcSErwan Le Ray cr3 |= stm32_port->cr3_irq; 1058d0a6a7bcSErwan Le Ray 105948a6092fSMaxime Coquelin if (cflag & PARODD) 106048a6092fSMaxime Coquelin cr1 |= USART_CR1_PS; 106148a6092fSMaxime Coquelin 106248a6092fSMaxime Coquelin port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS); 106348a6092fSMaxime Coquelin if (cflag & CRTSCTS) { 106448a6092fSMaxime Coquelin port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS; 106535abe98fSBich HEMON cr3 |= USART_CR3_CTSE | USART_CR3_RTSE; 106648a6092fSMaxime Coquelin } 106748a6092fSMaxime Coquelin 106848a6092fSMaxime Coquelin usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud); 106948a6092fSMaxime Coquelin 107048a6092fSMaxime Coquelin /* 107148a6092fSMaxime Coquelin * The USART supports 16 or 8 times oversampling. 107248a6092fSMaxime Coquelin * By default we prefer 16 times oversampling, so that the receiver 107348a6092fSMaxime Coquelin * has a better tolerance to clock deviations. 107448a6092fSMaxime Coquelin * 8 times oversampling is only used to achieve higher speeds. 107548a6092fSMaxime Coquelin */ 107648a6092fSMaxime Coquelin if (usartdiv < 16) { 107748a6092fSMaxime Coquelin oversampling = 8; 10781bcda09dSBich HEMON cr1 |= USART_CR1_OVER8; 107956f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, USART_CR1_OVER8); 108048a6092fSMaxime Coquelin } else { 108148a6092fSMaxime Coquelin oversampling = 16; 10821bcda09dSBich HEMON cr1 &= ~USART_CR1_OVER8; 108356f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_OVER8); 108448a6092fSMaxime Coquelin } 108548a6092fSMaxime Coquelin 108648a6092fSMaxime Coquelin mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT; 108748a6092fSMaxime Coquelin fraction = usartdiv % oversampling; 1088ada8618fSAlexandre TORGUE writel_relaxed(mantissa | fraction, port->membase + ofs->brr); 108948a6092fSMaxime Coquelin 109048a6092fSMaxime Coquelin uart_update_timeout(port, cflag, baud); 109148a6092fSMaxime Coquelin 109248a6092fSMaxime Coquelin port->read_status_mask = USART_SR_ORE; 109348a6092fSMaxime Coquelin if (termios->c_iflag & INPCK) 109448a6092fSMaxime Coquelin port->read_status_mask |= USART_SR_PE | USART_SR_FE; 109548a6092fSMaxime Coquelin if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK)) 10964f01d833SErwan Le Ray port->read_status_mask |= USART_SR_FE; 109748a6092fSMaxime Coquelin 109848a6092fSMaxime Coquelin /* Characters to ignore */ 109948a6092fSMaxime Coquelin port->ignore_status_mask = 0; 110048a6092fSMaxime Coquelin if (termios->c_iflag & IGNPAR) 110148a6092fSMaxime Coquelin port->ignore_status_mask = USART_SR_PE | USART_SR_FE; 110248a6092fSMaxime Coquelin if (termios->c_iflag & IGNBRK) { 11034f01d833SErwan Le Ray port->ignore_status_mask |= USART_SR_FE; 110448a6092fSMaxime Coquelin /* 110548a6092fSMaxime Coquelin * If we're ignoring parity and break indicators, 110648a6092fSMaxime Coquelin * ignore overruns too (for real raw support). 110748a6092fSMaxime Coquelin */ 110848a6092fSMaxime Coquelin if (termios->c_iflag & IGNPAR) 110948a6092fSMaxime Coquelin port->ignore_status_mask |= USART_SR_ORE; 111048a6092fSMaxime Coquelin } 111148a6092fSMaxime Coquelin 111248a6092fSMaxime Coquelin /* Ignore all characters if CREAD is not set */ 111348a6092fSMaxime Coquelin if ((termios->c_cflag & CREAD) == 0) 111448a6092fSMaxime Coquelin port->ignore_status_mask |= USART_SR_DUMMY_RX; 111548a6092fSMaxime Coquelin 111633bb2f6aSErwan Le Ray if (stm32_port->rx_ch) { 111733bb2f6aSErwan Le Ray /* 111833bb2f6aSErwan Le Ray * Setup DMA to collect only valid data and enable error irqs. 111933bb2f6aSErwan Le Ray * This also enables break reception when using DMA. 112033bb2f6aSErwan Le Ray */ 112133bb2f6aSErwan Le Ray cr1 |= USART_CR1_PEIE; 112233bb2f6aSErwan Le Ray cr3 |= USART_CR3_EIE; 112334891872SAlexandre TORGUE cr3 |= USART_CR3_DMAR; 112433bb2f6aSErwan Le Ray cr3 |= USART_CR3_DDRE; 112533bb2f6aSErwan Le Ray } 112634891872SAlexandre TORGUE 11271bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_ENABLED) { 112856f9a76cSErwan Le Ray stm32_usart_config_reg_rs485(&cr1, &cr3, 11291bcda09dSBich HEMON rs485conf->delay_rts_before_send, 113056f9a76cSErwan Le Ray rs485conf->delay_rts_after_send, 113156f9a76cSErwan Le Ray baud); 11321bcda09dSBich HEMON if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { 11331bcda09dSBich HEMON cr3 &= ~USART_CR3_DEP; 11341bcda09dSBich HEMON rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND; 11351bcda09dSBich HEMON } else { 11361bcda09dSBich HEMON cr3 |= USART_CR3_DEP; 11371bcda09dSBich HEMON rs485conf->flags |= SER_RS485_RTS_AFTER_SEND; 11381bcda09dSBich HEMON } 11391bcda09dSBich HEMON 11401bcda09dSBich HEMON } else { 11411bcda09dSBich HEMON cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP); 11421bcda09dSBich HEMON cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK); 11431bcda09dSBich HEMON } 11441bcda09dSBich HEMON 114512761869SErwan Le Ray /* Configure wake up from low power on start bit detection */ 11463d530017SAlexandre Torgue if (stm32_port->wakeup_src) { 114712761869SErwan Le Ray cr3 &= ~USART_CR3_WUS_MASK; 114812761869SErwan Le Ray cr3 |= USART_CR3_WUS_START_BIT; 114912761869SErwan Le Ray } 115012761869SErwan Le Ray 1151ada8618fSAlexandre TORGUE writel_relaxed(cr3, port->membase + ofs->cr3); 1152ada8618fSAlexandre TORGUE writel_relaxed(cr2, port->membase + ofs->cr2); 1153ada8618fSAlexandre TORGUE writel_relaxed(cr1, port->membase + ofs->cr1); 115448a6092fSMaxime Coquelin 115556f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 115648a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 1157436c9793SErwan Le Ray 1158436c9793SErwan Le Ray /* Handle modem control interrupts */ 1159436c9793SErwan Le Ray if (UART_ENABLE_MS(port, termios->c_cflag)) 1160436c9793SErwan Le Ray stm32_usart_enable_ms(port); 1161436c9793SErwan Le Ray else 1162436c9793SErwan Le Ray stm32_usart_disable_ms(port); 116348a6092fSMaxime Coquelin } 116448a6092fSMaxime Coquelin 116556f9a76cSErwan Le Ray static const char *stm32_usart_type(struct uart_port *port) 116648a6092fSMaxime Coquelin { 116748a6092fSMaxime Coquelin return (port->type == PORT_STM32) ? DRIVER_NAME : NULL; 116848a6092fSMaxime Coquelin } 116948a6092fSMaxime Coquelin 117056f9a76cSErwan Le Ray static void stm32_usart_release_port(struct uart_port *port) 117148a6092fSMaxime Coquelin { 117248a6092fSMaxime Coquelin } 117348a6092fSMaxime Coquelin 117456f9a76cSErwan Le Ray static int stm32_usart_request_port(struct uart_port *port) 117548a6092fSMaxime Coquelin { 117648a6092fSMaxime Coquelin return 0; 117748a6092fSMaxime Coquelin } 117848a6092fSMaxime Coquelin 117956f9a76cSErwan Le Ray static void stm32_usart_config_port(struct uart_port *port, int flags) 118048a6092fSMaxime Coquelin { 118148a6092fSMaxime Coquelin if (flags & UART_CONFIG_TYPE) 118248a6092fSMaxime Coquelin port->type = PORT_STM32; 118348a6092fSMaxime Coquelin } 118448a6092fSMaxime Coquelin 118548a6092fSMaxime Coquelin static int 118656f9a76cSErwan Le Ray stm32_usart_verify_port(struct uart_port *port, struct serial_struct *ser) 118748a6092fSMaxime Coquelin { 118848a6092fSMaxime Coquelin /* No user changeable parameters */ 118948a6092fSMaxime Coquelin return -EINVAL; 119048a6092fSMaxime Coquelin } 119148a6092fSMaxime Coquelin 119256f9a76cSErwan Le Ray static void stm32_usart_pm(struct uart_port *port, unsigned int state, 119348a6092fSMaxime Coquelin unsigned int oldstate) 119448a6092fSMaxime Coquelin { 119548a6092fSMaxime Coquelin struct stm32_port *stm32port = container_of(port, 119648a6092fSMaxime Coquelin struct stm32_port, port); 1197d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 1198d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32port->info->cfg; 119918ee37e1SJohan Hovold unsigned long flags; 120048a6092fSMaxime Coquelin 120148a6092fSMaxime Coquelin switch (state) { 120248a6092fSMaxime Coquelin case UART_PM_STATE_ON: 1203fb6dcef6SErwan Le Ray pm_runtime_get_sync(port->dev); 120448a6092fSMaxime Coquelin break; 120548a6092fSMaxime Coquelin case UART_PM_STATE_OFF: 120648a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 120756f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 120848a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 1209fb6dcef6SErwan Le Ray pm_runtime_put_sync(port->dev); 121048a6092fSMaxime Coquelin break; 121148a6092fSMaxime Coquelin } 121248a6092fSMaxime Coquelin } 121348a6092fSMaxime Coquelin 121448a6092fSMaxime Coquelin static const struct uart_ops stm32_uart_ops = { 121556f9a76cSErwan Le Ray .tx_empty = stm32_usart_tx_empty, 121656f9a76cSErwan Le Ray .set_mctrl = stm32_usart_set_mctrl, 121756f9a76cSErwan Le Ray .get_mctrl = stm32_usart_get_mctrl, 121856f9a76cSErwan Le Ray .stop_tx = stm32_usart_stop_tx, 121956f9a76cSErwan Le Ray .start_tx = stm32_usart_start_tx, 122056f9a76cSErwan Le Ray .throttle = stm32_usart_throttle, 122156f9a76cSErwan Le Ray .unthrottle = stm32_usart_unthrottle, 122256f9a76cSErwan Le Ray .stop_rx = stm32_usart_stop_rx, 122356f9a76cSErwan Le Ray .enable_ms = stm32_usart_enable_ms, 122456f9a76cSErwan Le Ray .break_ctl = stm32_usart_break_ctl, 122556f9a76cSErwan Le Ray .startup = stm32_usart_startup, 122656f9a76cSErwan Le Ray .shutdown = stm32_usart_shutdown, 12273d82be8bSErwan Le Ray .flush_buffer = stm32_usart_flush_buffer, 122856f9a76cSErwan Le Ray .set_termios = stm32_usart_set_termios, 122956f9a76cSErwan Le Ray .pm = stm32_usart_pm, 123056f9a76cSErwan Le Ray .type = stm32_usart_type, 123156f9a76cSErwan Le Ray .release_port = stm32_usart_release_port, 123256f9a76cSErwan Le Ray .request_port = stm32_usart_request_port, 123356f9a76cSErwan Le Ray .config_port = stm32_usart_config_port, 123456f9a76cSErwan Le Ray .verify_port = stm32_usart_verify_port, 123548a6092fSMaxime Coquelin }; 123648a6092fSMaxime Coquelin 12372aa1bbb2SFabrice Gasnier /* 12382aa1bbb2SFabrice Gasnier * STM32H7 RX & TX FIFO threshold configuration (CR3 RXFTCFG / TXFTCFG) 12392aa1bbb2SFabrice Gasnier * Note: 1 isn't a valid value in RXFTCFG / TXFTCFG. In this case, 12402aa1bbb2SFabrice Gasnier * RXNEIE / TXEIE can be used instead of threshold irqs: RXFTIE / TXFTIE. 12412aa1bbb2SFabrice Gasnier * So, RXFTCFG / TXFTCFG bitfields values are encoded as array index + 1. 12422aa1bbb2SFabrice Gasnier */ 12432aa1bbb2SFabrice Gasnier static const u32 stm32h7_usart_fifo_thresh_cfg[] = { 1, 2, 4, 8, 12, 14, 16 }; 12442aa1bbb2SFabrice Gasnier 12452aa1bbb2SFabrice Gasnier static void stm32_usart_get_ftcfg(struct platform_device *pdev, const char *p, 12462aa1bbb2SFabrice Gasnier int *ftcfg) 12472aa1bbb2SFabrice Gasnier { 12482aa1bbb2SFabrice Gasnier u32 bytes, i; 12492aa1bbb2SFabrice Gasnier 12502aa1bbb2SFabrice Gasnier /* DT option to get RX & TX FIFO threshold (default to 8 bytes) */ 12512aa1bbb2SFabrice Gasnier if (of_property_read_u32(pdev->dev.of_node, p, &bytes)) 12522aa1bbb2SFabrice Gasnier bytes = 8; 12532aa1bbb2SFabrice Gasnier 12542aa1bbb2SFabrice Gasnier for (i = 0; i < ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg); i++) 12552aa1bbb2SFabrice Gasnier if (stm32h7_usart_fifo_thresh_cfg[i] >= bytes) 12562aa1bbb2SFabrice Gasnier break; 12572aa1bbb2SFabrice Gasnier if (i >= ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg)) 12582aa1bbb2SFabrice Gasnier i = ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg) - 1; 12592aa1bbb2SFabrice Gasnier 12602aa1bbb2SFabrice Gasnier dev_dbg(&pdev->dev, "%s set to %d bytes\n", p, 12612aa1bbb2SFabrice Gasnier stm32h7_usart_fifo_thresh_cfg[i]); 12622aa1bbb2SFabrice Gasnier 12632aa1bbb2SFabrice Gasnier /* Provide FIFO threshold ftcfg (1 is invalid: threshold irq unused) */ 12642aa1bbb2SFabrice Gasnier if (i) 12652aa1bbb2SFabrice Gasnier *ftcfg = i - 1; 12662aa1bbb2SFabrice Gasnier else 12672aa1bbb2SFabrice Gasnier *ftcfg = -EINVAL; 12682aa1bbb2SFabrice Gasnier } 12692aa1bbb2SFabrice Gasnier 127097f3a085SErwan Le Ray static void stm32_usart_deinit_port(struct stm32_port *stm32port) 127197f3a085SErwan Le Ray { 127297f3a085SErwan Le Ray clk_disable_unprepare(stm32port->clk); 127397f3a085SErwan Le Ray } 127497f3a085SErwan Le Ray 127556f9a76cSErwan Le Ray static int stm32_usart_init_port(struct stm32_port *stm32port, 127648a6092fSMaxime Coquelin struct platform_device *pdev) 127748a6092fSMaxime Coquelin { 127848a6092fSMaxime Coquelin struct uart_port *port = &stm32port->port; 127948a6092fSMaxime Coquelin struct resource *res; 1280e0f2a902SErwan Le Ray int ret, irq; 128148a6092fSMaxime Coquelin 1282e0f2a902SErwan Le Ray irq = platform_get_irq(pdev, 0); 1283217b04c6STang Bin if (irq < 0) 1284217b04c6STang Bin return irq; 128592fc0023SErwan Le Ray 128648a6092fSMaxime Coquelin port->iotype = UPIO_MEM; 128748a6092fSMaxime Coquelin port->flags = UPF_BOOT_AUTOCONF; 128848a6092fSMaxime Coquelin port->ops = &stm32_uart_ops; 128948a6092fSMaxime Coquelin port->dev = &pdev->dev; 1290d075719eSErwan Le Ray port->fifosize = stm32port->info->cfg.fifosize; 12919feedaa7SDmitry Safonov port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE); 1292e0f2a902SErwan Le Ray port->irq = irq; 129356f9a76cSErwan Le Ray port->rs485_config = stm32_usart_config_rs485; 12947d8f6861SBich HEMON 129556f9a76cSErwan Le Ray ret = stm32_usart_init_rs485(port, pdev); 1296c150c0f3SLukas Wunner if (ret) 1297c150c0f3SLukas Wunner return ret; 12987d8f6861SBich HEMON 12993d530017SAlexandre Torgue stm32port->wakeup_src = stm32port->info->cfg.has_wakeup && 13003d530017SAlexandre Torgue of_property_read_bool(pdev->dev.of_node, "wakeup-source"); 13012c58e560SErwan Le Ray 13023cd66593SMartin Devera stm32port->swap = stm32port->info->cfg.has_swap && 13033cd66593SMartin Devera of_property_read_bool(pdev->dev.of_node, "rx-tx-swap"); 13043cd66593SMartin Devera 1305351a762aSGerald Baeza stm32port->fifoen = stm32port->info->cfg.has_fifo; 13062aa1bbb2SFabrice Gasnier if (stm32port->fifoen) { 13072aa1bbb2SFabrice Gasnier stm32_usart_get_ftcfg(pdev, "rx-threshold", 13082aa1bbb2SFabrice Gasnier &stm32port->rxftcfg); 13092aa1bbb2SFabrice Gasnier stm32_usart_get_ftcfg(pdev, "tx-threshold", 13102aa1bbb2SFabrice Gasnier &stm32port->txftcfg); 13112aa1bbb2SFabrice Gasnier } 131248a6092fSMaxime Coquelin 13133d881e32STang Bin port->membase = devm_platform_get_and_ioremap_resource(pdev, 0, &res); 131448a6092fSMaxime Coquelin if (IS_ERR(port->membase)) 131548a6092fSMaxime Coquelin return PTR_ERR(port->membase); 131648a6092fSMaxime Coquelin port->mapbase = res->start; 131748a6092fSMaxime Coquelin 131848a6092fSMaxime Coquelin spin_lock_init(&port->lock); 131948a6092fSMaxime Coquelin 132048a6092fSMaxime Coquelin stm32port->clk = devm_clk_get(&pdev->dev, NULL); 132148a6092fSMaxime Coquelin if (IS_ERR(stm32port->clk)) 132248a6092fSMaxime Coquelin return PTR_ERR(stm32port->clk); 132348a6092fSMaxime Coquelin 132448a6092fSMaxime Coquelin /* Ensure that clk rate is correct by enabling the clk */ 132548a6092fSMaxime Coquelin ret = clk_prepare_enable(stm32port->clk); 132648a6092fSMaxime Coquelin if (ret) 132748a6092fSMaxime Coquelin return ret; 132848a6092fSMaxime Coquelin 132948a6092fSMaxime Coquelin stm32port->port.uartclk = clk_get_rate(stm32port->clk); 1330ada80043SFabrice Gasnier if (!stm32port->port.uartclk) { 133148a6092fSMaxime Coquelin ret = -EINVAL; 13326cf61b9bSManivannan Sadhasivam goto err_clk; 1333ada80043SFabrice Gasnier } 133448a6092fSMaxime Coquelin 13356cf61b9bSManivannan Sadhasivam stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0); 13366cf61b9bSManivannan Sadhasivam if (IS_ERR(stm32port->gpios)) { 13376cf61b9bSManivannan Sadhasivam ret = PTR_ERR(stm32port->gpios); 13386cf61b9bSManivannan Sadhasivam goto err_clk; 13396cf61b9bSManivannan Sadhasivam } 13406cf61b9bSManivannan Sadhasivam 13419359369aSErwan Le Ray /* 13429359369aSErwan Le Ray * Both CTS/RTS gpios and "st,hw-flow-ctrl" (deprecated) or "uart-has-rtscts" 13439359369aSErwan Le Ray * properties should not be specified. 13449359369aSErwan Le Ray */ 13456cf61b9bSManivannan Sadhasivam if (stm32port->hw_flow_control) { 13466cf61b9bSManivannan Sadhasivam if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) || 13476cf61b9bSManivannan Sadhasivam mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) { 13486cf61b9bSManivannan Sadhasivam dev_err(&pdev->dev, "Conflicting RTS/CTS config\n"); 13496cf61b9bSManivannan Sadhasivam ret = -EINVAL; 13506cf61b9bSManivannan Sadhasivam goto err_clk; 13516cf61b9bSManivannan Sadhasivam } 13526cf61b9bSManivannan Sadhasivam } 13536cf61b9bSManivannan Sadhasivam 13546cf61b9bSManivannan Sadhasivam return ret; 13556cf61b9bSManivannan Sadhasivam 13566cf61b9bSManivannan Sadhasivam err_clk: 13576cf61b9bSManivannan Sadhasivam clk_disable_unprepare(stm32port->clk); 13586cf61b9bSManivannan Sadhasivam 135948a6092fSMaxime Coquelin return ret; 136048a6092fSMaxime Coquelin } 136148a6092fSMaxime Coquelin 136256f9a76cSErwan Le Ray static struct stm32_port *stm32_usart_of_get_port(struct platform_device *pdev) 136348a6092fSMaxime Coquelin { 136448a6092fSMaxime Coquelin struct device_node *np = pdev->dev.of_node; 136548a6092fSMaxime Coquelin int id; 136648a6092fSMaxime Coquelin 136748a6092fSMaxime Coquelin if (!np) 136848a6092fSMaxime Coquelin return NULL; 136948a6092fSMaxime Coquelin 137048a6092fSMaxime Coquelin id = of_alias_get_id(np, "serial"); 1371e5707915SGerald Baeza if (id < 0) { 1372e5707915SGerald Baeza dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id); 1373e5707915SGerald Baeza return NULL; 1374e5707915SGerald Baeza } 137548a6092fSMaxime Coquelin 137648a6092fSMaxime Coquelin if (WARN_ON(id >= STM32_MAX_PORTS)) 137748a6092fSMaxime Coquelin return NULL; 137848a6092fSMaxime Coquelin 13796fd9fffbSErwan Le Ray stm32_ports[id].hw_flow_control = 13806fd9fffbSErwan Le Ray of_property_read_bool (np, "st,hw-flow-ctrl") /*deprecated*/ || 13816fd9fffbSErwan Le Ray of_property_read_bool (np, "uart-has-rtscts"); 138248a6092fSMaxime Coquelin stm32_ports[id].port.line = id; 13834cc0ed62SErwan Le Ray stm32_ports[id].cr1_irq = USART_CR1_RXNEIE; 1384d0a6a7bcSErwan Le Ray stm32_ports[id].cr3_irq = 0; 1385e5707915SGerald Baeza stm32_ports[id].last_res = RX_BUF_L; 138648a6092fSMaxime Coquelin return &stm32_ports[id]; 138748a6092fSMaxime Coquelin } 138848a6092fSMaxime Coquelin 138948a6092fSMaxime Coquelin #ifdef CONFIG_OF 139048a6092fSMaxime Coquelin static const struct of_device_id stm32_match[] = { 1391ada8618fSAlexandre TORGUE { .compatible = "st,stm32-uart", .data = &stm32f4_info}, 1392ada8618fSAlexandre TORGUE { .compatible = "st,stm32f7-uart", .data = &stm32f7_info}, 1393270e5a74SFabrice Gasnier { .compatible = "st,stm32h7-uart", .data = &stm32h7_info}, 139448a6092fSMaxime Coquelin {}, 139548a6092fSMaxime Coquelin }; 139648a6092fSMaxime Coquelin 139748a6092fSMaxime Coquelin MODULE_DEVICE_TABLE(of, stm32_match); 139848a6092fSMaxime Coquelin #endif 139948a6092fSMaxime Coquelin 1400a7770a4bSErwan Le Ray static void stm32_usart_of_dma_rx_remove(struct stm32_port *stm32port, 1401a7770a4bSErwan Le Ray struct platform_device *pdev) 1402a7770a4bSErwan Le Ray { 1403a7770a4bSErwan Le Ray if (stm32port->rx_buf) 1404a7770a4bSErwan Le Ray dma_free_coherent(&pdev->dev, RX_BUF_L, stm32port->rx_buf, 1405a7770a4bSErwan Le Ray stm32port->rx_dma_buf); 1406a7770a4bSErwan Le Ray } 1407a7770a4bSErwan Le Ray 140856f9a76cSErwan Le Ray static int stm32_usart_of_dma_rx_probe(struct stm32_port *stm32port, 140934891872SAlexandre TORGUE struct platform_device *pdev) 141034891872SAlexandre TORGUE { 1411d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 141234891872SAlexandre TORGUE struct uart_port *port = &stm32port->port; 141334891872SAlexandre TORGUE struct device *dev = &pdev->dev; 141434891872SAlexandre TORGUE struct dma_slave_config config; 141534891872SAlexandre TORGUE int ret; 141634891872SAlexandre TORGUE 1417e359b441SJohan Hovold /* 1418e359b441SJohan Hovold * Using DMA and threaded handler for the console could lead to 1419e359b441SJohan Hovold * deadlocks. 1420e359b441SJohan Hovold */ 1421e359b441SJohan Hovold if (uart_console(port)) 1422e359b441SJohan Hovold return -ENODEV; 1423e359b441SJohan Hovold 142459bd4eedSTang Bin stm32port->rx_buf = dma_alloc_coherent(dev, RX_BUF_L, 142534891872SAlexandre TORGUE &stm32port->rx_dma_buf, 142634891872SAlexandre TORGUE GFP_KERNEL); 1427a7770a4bSErwan Le Ray if (!stm32port->rx_buf) 1428a7770a4bSErwan Le Ray return -ENOMEM; 142934891872SAlexandre TORGUE 143034891872SAlexandre TORGUE /* Configure DMA channel */ 143134891872SAlexandre TORGUE memset(&config, 0, sizeof(config)); 14328e5481d9SArnd Bergmann config.src_addr = port->mapbase + ofs->rdr; 143334891872SAlexandre TORGUE config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; 143434891872SAlexandre TORGUE 143534891872SAlexandre TORGUE ret = dmaengine_slave_config(stm32port->rx_ch, &config); 143634891872SAlexandre TORGUE if (ret < 0) { 143734891872SAlexandre TORGUE dev_err(dev, "rx dma channel config failed\n"); 1438a7770a4bSErwan Le Ray stm32_usart_of_dma_rx_remove(stm32port, pdev); 1439a7770a4bSErwan Le Ray return ret; 144034891872SAlexandre TORGUE } 144134891872SAlexandre TORGUE 144234891872SAlexandre TORGUE return 0; 1443a7770a4bSErwan Le Ray } 144434891872SAlexandre TORGUE 1445a7770a4bSErwan Le Ray static void stm32_usart_of_dma_tx_remove(struct stm32_port *stm32port, 1446a7770a4bSErwan Le Ray struct platform_device *pdev) 1447a7770a4bSErwan Le Ray { 1448a7770a4bSErwan Le Ray if (stm32port->tx_buf) 1449a7770a4bSErwan Le Ray dma_free_coherent(&pdev->dev, TX_BUF_L, stm32port->tx_buf, 1450a7770a4bSErwan Le Ray stm32port->tx_dma_buf); 145134891872SAlexandre TORGUE } 145234891872SAlexandre TORGUE 145356f9a76cSErwan Le Ray static int stm32_usart_of_dma_tx_probe(struct stm32_port *stm32port, 145434891872SAlexandre TORGUE struct platform_device *pdev) 145534891872SAlexandre TORGUE { 1456d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 145734891872SAlexandre TORGUE struct uart_port *port = &stm32port->port; 145834891872SAlexandre TORGUE struct device *dev = &pdev->dev; 145934891872SAlexandre TORGUE struct dma_slave_config config; 146034891872SAlexandre TORGUE int ret; 146134891872SAlexandre TORGUE 146259bd4eedSTang Bin stm32port->tx_buf = dma_alloc_coherent(dev, TX_BUF_L, 146334891872SAlexandre TORGUE &stm32port->tx_dma_buf, 146434891872SAlexandre TORGUE GFP_KERNEL); 1465a7770a4bSErwan Le Ray if (!stm32port->tx_buf) 1466a7770a4bSErwan Le Ray return -ENOMEM; 146734891872SAlexandre TORGUE 146834891872SAlexandre TORGUE /* Configure DMA channel */ 146934891872SAlexandre TORGUE memset(&config, 0, sizeof(config)); 14708e5481d9SArnd Bergmann config.dst_addr = port->mapbase + ofs->tdr; 147134891872SAlexandre TORGUE config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; 147234891872SAlexandre TORGUE 147334891872SAlexandre TORGUE ret = dmaengine_slave_config(stm32port->tx_ch, &config); 147434891872SAlexandre TORGUE if (ret < 0) { 147534891872SAlexandre TORGUE dev_err(dev, "tx dma channel config failed\n"); 1476a7770a4bSErwan Le Ray stm32_usart_of_dma_tx_remove(stm32port, pdev); 1477a7770a4bSErwan Le Ray return ret; 147834891872SAlexandre TORGUE } 147934891872SAlexandre TORGUE 148034891872SAlexandre TORGUE return 0; 148134891872SAlexandre TORGUE } 148234891872SAlexandre TORGUE 148356f9a76cSErwan Le Ray static int stm32_usart_serial_probe(struct platform_device *pdev) 148448a6092fSMaxime Coquelin { 148548a6092fSMaxime Coquelin struct stm32_port *stm32port; 1486ada8618fSAlexandre TORGUE int ret; 148748a6092fSMaxime Coquelin 148856f9a76cSErwan Le Ray stm32port = stm32_usart_of_get_port(pdev); 148948a6092fSMaxime Coquelin if (!stm32port) 149048a6092fSMaxime Coquelin return -ENODEV; 149148a6092fSMaxime Coquelin 1492d825f0beSStephen Boyd stm32port->info = of_device_get_match_data(&pdev->dev); 1493d825f0beSStephen Boyd if (!stm32port->info) 1494ada8618fSAlexandre TORGUE return -EINVAL; 1495ada8618fSAlexandre TORGUE 149656f9a76cSErwan Le Ray ret = stm32_usart_init_port(stm32port, pdev); 149748a6092fSMaxime Coquelin if (ret) 149848a6092fSMaxime Coquelin return ret; 149948a6092fSMaxime Coquelin 15003d530017SAlexandre Torgue if (stm32port->wakeup_src) { 15013d530017SAlexandre Torgue device_set_wakeup_capable(&pdev->dev, true); 15023d530017SAlexandre Torgue ret = dev_pm_set_wake_irq(&pdev->dev, stm32port->port.irq); 15035297f274SErwan Le Ray if (ret) 1504a7770a4bSErwan Le Ray goto err_deinit_port; 1505270e5a74SFabrice Gasnier } 1506270e5a74SFabrice Gasnier 1507a7770a4bSErwan Le Ray stm32port->rx_ch = dma_request_chan(&pdev->dev, "rx"); 1508a7770a4bSErwan Le Ray if (PTR_ERR(stm32port->rx_ch) == -EPROBE_DEFER) { 1509a7770a4bSErwan Le Ray ret = -EPROBE_DEFER; 1510a7770a4bSErwan Le Ray goto err_wakeirq; 1511a7770a4bSErwan Le Ray } 1512a7770a4bSErwan Le Ray /* Fall back in interrupt mode for any non-deferral error */ 1513a7770a4bSErwan Le Ray if (IS_ERR(stm32port->rx_ch)) 1514a7770a4bSErwan Le Ray stm32port->rx_ch = NULL; 151534891872SAlexandre TORGUE 1516a7770a4bSErwan Le Ray stm32port->tx_ch = dma_request_chan(&pdev->dev, "tx"); 1517a7770a4bSErwan Le Ray if (PTR_ERR(stm32port->tx_ch) == -EPROBE_DEFER) { 1518a7770a4bSErwan Le Ray ret = -EPROBE_DEFER; 1519a7770a4bSErwan Le Ray goto err_dma_rx; 1520a7770a4bSErwan Le Ray } 1521a7770a4bSErwan Le Ray /* Fall back in interrupt mode for any non-deferral error */ 1522a7770a4bSErwan Le Ray if (IS_ERR(stm32port->tx_ch)) 1523a7770a4bSErwan Le Ray stm32port->tx_ch = NULL; 1524a7770a4bSErwan Le Ray 1525a7770a4bSErwan Le Ray if (stm32port->rx_ch && stm32_usart_of_dma_rx_probe(stm32port, pdev)) { 1526a7770a4bSErwan Le Ray /* Fall back in interrupt mode */ 1527a7770a4bSErwan Le Ray dma_release_channel(stm32port->rx_ch); 1528a7770a4bSErwan Le Ray stm32port->rx_ch = NULL; 1529a7770a4bSErwan Le Ray } 1530a7770a4bSErwan Le Ray 1531a7770a4bSErwan Le Ray if (stm32port->tx_ch && stm32_usart_of_dma_tx_probe(stm32port, pdev)) { 1532a7770a4bSErwan Le Ray /* Fall back in interrupt mode */ 1533a7770a4bSErwan Le Ray dma_release_channel(stm32port->tx_ch); 1534a7770a4bSErwan Le Ray stm32port->tx_ch = NULL; 1535a7770a4bSErwan Le Ray } 1536a7770a4bSErwan Le Ray 1537a7770a4bSErwan Le Ray if (!stm32port->rx_ch) 1538a7770a4bSErwan Le Ray dev_info(&pdev->dev, "interrupt mode for rx (no dma)\n"); 1539a7770a4bSErwan Le Ray if (!stm32port->tx_ch) 1540a7770a4bSErwan Le Ray dev_info(&pdev->dev, "interrupt mode for tx (no dma)\n"); 154134891872SAlexandre TORGUE 154248a6092fSMaxime Coquelin platform_set_drvdata(pdev, &stm32port->port); 154348a6092fSMaxime Coquelin 1544fb6dcef6SErwan Le Ray pm_runtime_get_noresume(&pdev->dev); 1545fb6dcef6SErwan Le Ray pm_runtime_set_active(&pdev->dev); 1546fb6dcef6SErwan Le Ray pm_runtime_enable(&pdev->dev); 154787fd0741SErwan Le Ray 154887fd0741SErwan Le Ray ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port); 154987fd0741SErwan Le Ray if (ret) 155087fd0741SErwan Le Ray goto err_port; 155187fd0741SErwan Le Ray 1552fb6dcef6SErwan Le Ray pm_runtime_put_sync(&pdev->dev); 1553fb6dcef6SErwan Le Ray 155448a6092fSMaxime Coquelin return 0; 1555ada80043SFabrice Gasnier 155687fd0741SErwan Le Ray err_port: 155787fd0741SErwan Le Ray pm_runtime_disable(&pdev->dev); 155887fd0741SErwan Le Ray pm_runtime_set_suspended(&pdev->dev); 155987fd0741SErwan Le Ray pm_runtime_put_noidle(&pdev->dev); 156087fd0741SErwan Le Ray 156187fd0741SErwan Le Ray if (stm32port->tx_ch) { 1562a7770a4bSErwan Le Ray stm32_usart_of_dma_tx_remove(stm32port, pdev); 156387fd0741SErwan Le Ray dma_release_channel(stm32port->tx_ch); 156487fd0741SErwan Le Ray } 156587fd0741SErwan Le Ray 1566a7770a4bSErwan Le Ray if (stm32port->rx_ch) 1567a7770a4bSErwan Le Ray stm32_usart_of_dma_rx_remove(stm32port, pdev); 156887fd0741SErwan Le Ray 1569a7770a4bSErwan Le Ray err_dma_rx: 1570a7770a4bSErwan Le Ray if (stm32port->rx_ch) 1571a7770a4bSErwan Le Ray dma_release_channel(stm32port->rx_ch); 1572a7770a4bSErwan Le Ray 1573a7770a4bSErwan Le Ray err_wakeirq: 15743d530017SAlexandre Torgue if (stm32port->wakeup_src) 15755297f274SErwan Le Ray dev_pm_clear_wake_irq(&pdev->dev); 15765297f274SErwan Le Ray 1577a7770a4bSErwan Le Ray err_deinit_port: 15783d530017SAlexandre Torgue if (stm32port->wakeup_src) 15793d530017SAlexandre Torgue device_set_wakeup_capable(&pdev->dev, false); 1580270e5a74SFabrice Gasnier 158197f3a085SErwan Le Ray stm32_usart_deinit_port(stm32port); 1582ada80043SFabrice Gasnier 1583ada80043SFabrice Gasnier return ret; 158448a6092fSMaxime Coquelin } 158548a6092fSMaxime Coquelin 158656f9a76cSErwan Le Ray static int stm32_usart_serial_remove(struct platform_device *pdev) 158748a6092fSMaxime Coquelin { 158848a6092fSMaxime Coquelin struct uart_port *port = platform_get_drvdata(pdev); 1589511c7b1bSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1590d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1591fb6dcef6SErwan Le Ray int err; 159233bb2f6aSErwan Le Ray u32 cr3; 1593fb6dcef6SErwan Le Ray 1594fb6dcef6SErwan Le Ray pm_runtime_get_sync(&pdev->dev); 159587fd0741SErwan Le Ray err = uart_remove_one_port(&stm32_usart_driver, port); 159687fd0741SErwan Le Ray if (err) 159787fd0741SErwan Le Ray return(err); 159887fd0741SErwan Le Ray 159987fd0741SErwan Le Ray pm_runtime_disable(&pdev->dev); 160087fd0741SErwan Le Ray pm_runtime_set_suspended(&pdev->dev); 160187fd0741SErwan Le Ray pm_runtime_put_noidle(&pdev->dev); 160234891872SAlexandre TORGUE 160333bb2f6aSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_PEIE); 160433bb2f6aSErwan Le Ray cr3 = readl_relaxed(port->membase + ofs->cr3); 160533bb2f6aSErwan Le Ray cr3 &= ~USART_CR3_EIE; 160633bb2f6aSErwan Le Ray cr3 &= ~USART_CR3_DMAR; 160733bb2f6aSErwan Le Ray cr3 &= ~USART_CR3_DDRE; 160833bb2f6aSErwan Le Ray writel_relaxed(cr3, port->membase + ofs->cr3); 160934891872SAlexandre TORGUE 161087fd0741SErwan Le Ray if (stm32_port->tx_ch) { 1611a7770a4bSErwan Le Ray stm32_usart_of_dma_tx_remove(stm32_port, pdev); 161234891872SAlexandre TORGUE dma_release_channel(stm32_port->tx_ch); 161387fd0741SErwan Le Ray } 161434891872SAlexandre TORGUE 1615a7770a4bSErwan Le Ray if (stm32_port->rx_ch) { 1616a7770a4bSErwan Le Ray stm32_usart_of_dma_rx_remove(stm32_port, pdev); 1617a7770a4bSErwan Le Ray dma_release_channel(stm32_port->rx_ch); 1618a7770a4bSErwan Le Ray } 1619a7770a4bSErwan Le Ray 1620a7770a4bSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 1621511c7b1bSAlexandre TORGUE 16223d530017SAlexandre Torgue if (stm32_port->wakeup_src) { 16235297f274SErwan Le Ray dev_pm_clear_wake_irq(&pdev->dev); 1624270e5a74SFabrice Gasnier device_init_wakeup(&pdev->dev, false); 16255297f274SErwan Le Ray } 1626270e5a74SFabrice Gasnier 162797f3a085SErwan Le Ray stm32_usart_deinit_port(stm32_port); 162848a6092fSMaxime Coquelin 162987fd0741SErwan Le Ray return 0; 163048a6092fSMaxime Coquelin } 163148a6092fSMaxime Coquelin 163248a6092fSMaxime Coquelin #ifdef CONFIG_SERIAL_STM32_CONSOLE 163356f9a76cSErwan Le Ray static void stm32_usart_console_putchar(struct uart_port *port, int ch) 163448a6092fSMaxime Coquelin { 1635ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1636d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1637ada8618fSAlexandre TORGUE 1638ada8618fSAlexandre TORGUE while (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE)) 163948a6092fSMaxime Coquelin cpu_relax(); 164048a6092fSMaxime Coquelin 1641ada8618fSAlexandre TORGUE writel_relaxed(ch, port->membase + ofs->tdr); 164248a6092fSMaxime Coquelin } 164348a6092fSMaxime Coquelin 164456f9a76cSErwan Le Ray static void stm32_usart_console_write(struct console *co, const char *s, 164592fc0023SErwan Le Ray unsigned int cnt) 164648a6092fSMaxime Coquelin { 164748a6092fSMaxime Coquelin struct uart_port *port = &stm32_ports[co->index].port; 1648ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 1649d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1650d825f0beSStephen Boyd const struct stm32_usart_config *cfg = &stm32_port->info->cfg; 165148a6092fSMaxime Coquelin unsigned long flags; 165248a6092fSMaxime Coquelin u32 old_cr1, new_cr1; 165348a6092fSMaxime Coquelin int locked = 1; 165448a6092fSMaxime Coquelin 1655cea37afdSJohan Hovold if (oops_in_progress) 1656cea37afdSJohan Hovold locked = spin_trylock_irqsave(&port->lock, flags); 165748a6092fSMaxime Coquelin else 1658cea37afdSJohan Hovold spin_lock_irqsave(&port->lock, flags); 165948a6092fSMaxime Coquelin 166087f1f809SAlexandre TORGUE /* Save and disable interrupts, enable the transmitter */ 1661ada8618fSAlexandre TORGUE old_cr1 = readl_relaxed(port->membase + ofs->cr1); 166248a6092fSMaxime Coquelin new_cr1 = old_cr1 & ~USART_CR1_IE_MASK; 166387f1f809SAlexandre TORGUE new_cr1 |= USART_CR1_TE | BIT(cfg->uart_enable_bit); 1664ada8618fSAlexandre TORGUE writel_relaxed(new_cr1, port->membase + ofs->cr1); 166548a6092fSMaxime Coquelin 166656f9a76cSErwan Le Ray uart_console_write(port, s, cnt, stm32_usart_console_putchar); 166748a6092fSMaxime Coquelin 166848a6092fSMaxime Coquelin /* Restore interrupt state */ 1669ada8618fSAlexandre TORGUE writel_relaxed(old_cr1, port->membase + ofs->cr1); 167048a6092fSMaxime Coquelin 167148a6092fSMaxime Coquelin if (locked) 1672cea37afdSJohan Hovold spin_unlock_irqrestore(&port->lock, flags); 167348a6092fSMaxime Coquelin } 167448a6092fSMaxime Coquelin 167556f9a76cSErwan Le Ray static int stm32_usart_console_setup(struct console *co, char *options) 167648a6092fSMaxime Coquelin { 167748a6092fSMaxime Coquelin struct stm32_port *stm32port; 167848a6092fSMaxime Coquelin int baud = 9600; 167948a6092fSMaxime Coquelin int bits = 8; 168048a6092fSMaxime Coquelin int parity = 'n'; 168148a6092fSMaxime Coquelin int flow = 'n'; 168248a6092fSMaxime Coquelin 168348a6092fSMaxime Coquelin if (co->index >= STM32_MAX_PORTS) 168448a6092fSMaxime Coquelin return -ENODEV; 168548a6092fSMaxime Coquelin 168648a6092fSMaxime Coquelin stm32port = &stm32_ports[co->index]; 168748a6092fSMaxime Coquelin 168848a6092fSMaxime Coquelin /* 168948a6092fSMaxime Coquelin * This driver does not support early console initialization 169048a6092fSMaxime Coquelin * (use ARM early printk support instead), so we only expect 169148a6092fSMaxime Coquelin * this to be called during the uart port registration when the 169248a6092fSMaxime Coquelin * driver gets probed and the port should be mapped at that point. 169348a6092fSMaxime Coquelin */ 169492fc0023SErwan Le Ray if (stm32port->port.mapbase == 0 || !stm32port->port.membase) 169548a6092fSMaxime Coquelin return -ENXIO; 169648a6092fSMaxime Coquelin 169748a6092fSMaxime Coquelin if (options) 169848a6092fSMaxime Coquelin uart_parse_options(options, &baud, &parity, &bits, &flow); 169948a6092fSMaxime Coquelin 170048a6092fSMaxime Coquelin return uart_set_options(&stm32port->port, co, baud, parity, bits, flow); 170148a6092fSMaxime Coquelin } 170248a6092fSMaxime Coquelin 170348a6092fSMaxime Coquelin static struct console stm32_console = { 170448a6092fSMaxime Coquelin .name = STM32_SERIAL_NAME, 170548a6092fSMaxime Coquelin .device = uart_console_device, 170656f9a76cSErwan Le Ray .write = stm32_usart_console_write, 170756f9a76cSErwan Le Ray .setup = stm32_usart_console_setup, 170848a6092fSMaxime Coquelin .flags = CON_PRINTBUFFER, 170948a6092fSMaxime Coquelin .index = -1, 171048a6092fSMaxime Coquelin .data = &stm32_usart_driver, 171148a6092fSMaxime Coquelin }; 171248a6092fSMaxime Coquelin 171348a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE (&stm32_console) 171448a6092fSMaxime Coquelin 171548a6092fSMaxime Coquelin #else 171648a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE NULL 171748a6092fSMaxime Coquelin #endif /* CONFIG_SERIAL_STM32_CONSOLE */ 171848a6092fSMaxime Coquelin 171948a6092fSMaxime Coquelin static struct uart_driver stm32_usart_driver = { 172048a6092fSMaxime Coquelin .driver_name = DRIVER_NAME, 172148a6092fSMaxime Coquelin .dev_name = STM32_SERIAL_NAME, 172248a6092fSMaxime Coquelin .major = 0, 172348a6092fSMaxime Coquelin .minor = 0, 172448a6092fSMaxime Coquelin .nr = STM32_MAX_PORTS, 172548a6092fSMaxime Coquelin .cons = STM32_SERIAL_CONSOLE, 172648a6092fSMaxime Coquelin }; 172748a6092fSMaxime Coquelin 17286eeb348cSErwan Le Ray static int __maybe_unused stm32_usart_serial_en_wakeup(struct uart_port *port, 1729fe94347dSErwan Le Ray bool enable) 1730270e5a74SFabrice Gasnier { 1731270e5a74SFabrice Gasnier struct stm32_port *stm32_port = to_stm32_port(port); 1732d825f0beSStephen Boyd const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 17336eeb348cSErwan Le Ray struct tty_port *tport = &port->state->port; 17346eeb348cSErwan Le Ray int ret; 17356333a485SErwan Le Ray unsigned int size; 17366333a485SErwan Le Ray unsigned long flags; 1737270e5a74SFabrice Gasnier 17386eeb348cSErwan Le Ray if (!stm32_port->wakeup_src || !tty_port_initialized(tport)) 17396eeb348cSErwan Le Ray return 0; 1740270e5a74SFabrice Gasnier 174112761869SErwan Le Ray /* 174212761869SErwan Le Ray * Enable low-power wake-up and wake-up irq if argument is set to 174312761869SErwan Le Ray * "enable", disable low-power wake-up and wake-up irq otherwise 174412761869SErwan Le Ray */ 1745270e5a74SFabrice Gasnier if (enable) { 174656f9a76cSErwan Le Ray stm32_usart_set_bits(port, ofs->cr1, USART_CR1_UESM); 174712761869SErwan Le Ray stm32_usart_set_bits(port, ofs->cr3, USART_CR3_WUFIE); 17486eeb348cSErwan Le Ray 17496eeb348cSErwan Le Ray /* 17506eeb348cSErwan Le Ray * When DMA is used for reception, it must be disabled before 17516eeb348cSErwan Le Ray * entering low-power mode and re-enabled when exiting from 17526eeb348cSErwan Le Ray * low-power mode. 17536eeb348cSErwan Le Ray */ 17546eeb348cSErwan Le Ray if (stm32_port->rx_ch) { 17556333a485SErwan Le Ray spin_lock_irqsave(&port->lock, flags); 17566333a485SErwan Le Ray /* Avoid race with RX IRQ when DMAR is cleared */ 17576eeb348cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR); 17586333a485SErwan Le Ray /* Poll data from DMA RX buffer if any */ 17596333a485SErwan Le Ray size = stm32_usart_receive_chars(port, true); 17606333a485SErwan Le Ray dmaengine_terminate_async(stm32_port->rx_ch); 17616333a485SErwan Le Ray uart_unlock_and_check_sysrq_irqrestore(port, flags); 17626333a485SErwan Le Ray if (size) 17636333a485SErwan Le Ray tty_flip_buffer_push(tport); 17646eeb348cSErwan Le Ray } 17656eeb348cSErwan Le Ray 17666eeb348cSErwan Le Ray /* Poll data from RX FIFO if any */ 17676eeb348cSErwan Le Ray stm32_usart_receive_chars(port, false); 1768270e5a74SFabrice Gasnier } else { 17696eeb348cSErwan Le Ray if (stm32_port->rx_ch) { 17706eeb348cSErwan Le Ray ret = stm32_usart_start_rx_dma_cyclic(port); 17716eeb348cSErwan Le Ray if (ret) 17726eeb348cSErwan Le Ray return ret; 17736eeb348cSErwan Le Ray } 17746eeb348cSErwan Le Ray 177556f9a76cSErwan Le Ray stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_UESM); 177612761869SErwan Le Ray stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE); 1777270e5a74SFabrice Gasnier } 17786eeb348cSErwan Le Ray 17796eeb348cSErwan Le Ray return 0; 1780270e5a74SFabrice Gasnier } 1781270e5a74SFabrice Gasnier 178256f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_suspend(struct device *dev) 1783270e5a74SFabrice Gasnier { 1784270e5a74SFabrice Gasnier struct uart_port *port = dev_get_drvdata(dev); 17856eeb348cSErwan Le Ray int ret; 1786270e5a74SFabrice Gasnier 1787270e5a74SFabrice Gasnier uart_suspend_port(&stm32_usart_driver, port); 1788270e5a74SFabrice Gasnier 17896eeb348cSErwan Le Ray if (device_may_wakeup(dev) || device_wakeup_path(dev)) { 17906eeb348cSErwan Le Ray ret = stm32_usart_serial_en_wakeup(port, true); 17916eeb348cSErwan Le Ray if (ret) 17926eeb348cSErwan Le Ray return ret; 17936eeb348cSErwan Le Ray } 1794270e5a74SFabrice Gasnier 179555484fccSErwan Le Ray /* 179655484fccSErwan Le Ray * When "no_console_suspend" is enabled, keep the pinctrl default state 179755484fccSErwan Le Ray * and rely on bootloader stage to restore this state upon resume. 179855484fccSErwan Le Ray * Otherwise, apply the idle or sleep states depending on wakeup 179955484fccSErwan Le Ray * capabilities. 180055484fccSErwan Le Ray */ 180155484fccSErwan Le Ray if (console_suspend_enabled || !uart_console(port)) { 18021631eeeaSErwan Le Ray if (device_may_wakeup(dev) || device_wakeup_path(dev)) 180355484fccSErwan Le Ray pinctrl_pm_select_idle_state(dev); 180455484fccSErwan Le Ray else 180594616d9aSErwan Le Ray pinctrl_pm_select_sleep_state(dev); 180655484fccSErwan Le Ray } 180794616d9aSErwan Le Ray 1808270e5a74SFabrice Gasnier return 0; 1809270e5a74SFabrice Gasnier } 1810270e5a74SFabrice Gasnier 181156f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_resume(struct device *dev) 1812270e5a74SFabrice Gasnier { 1813270e5a74SFabrice Gasnier struct uart_port *port = dev_get_drvdata(dev); 18146eeb348cSErwan Le Ray int ret; 1815270e5a74SFabrice Gasnier 181694616d9aSErwan Le Ray pinctrl_pm_select_default_state(dev); 181794616d9aSErwan Le Ray 18186eeb348cSErwan Le Ray if (device_may_wakeup(dev) || device_wakeup_path(dev)) { 18196eeb348cSErwan Le Ray ret = stm32_usart_serial_en_wakeup(port, false); 18206eeb348cSErwan Le Ray if (ret) 18216eeb348cSErwan Le Ray return ret; 18226eeb348cSErwan Le Ray } 1823270e5a74SFabrice Gasnier 1824270e5a74SFabrice Gasnier return uart_resume_port(&stm32_usart_driver, port); 1825270e5a74SFabrice Gasnier } 1826270e5a74SFabrice Gasnier 182756f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_suspend(struct device *dev) 1828fb6dcef6SErwan Le Ray { 1829fb6dcef6SErwan Le Ray struct uart_port *port = dev_get_drvdata(dev); 1830fb6dcef6SErwan Le Ray struct stm32_port *stm32port = container_of(port, 1831fb6dcef6SErwan Le Ray struct stm32_port, port); 1832fb6dcef6SErwan Le Ray 1833fb6dcef6SErwan Le Ray clk_disable_unprepare(stm32port->clk); 1834fb6dcef6SErwan Le Ray 1835fb6dcef6SErwan Le Ray return 0; 1836fb6dcef6SErwan Le Ray } 1837fb6dcef6SErwan Le Ray 183856f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_resume(struct device *dev) 1839fb6dcef6SErwan Le Ray { 1840fb6dcef6SErwan Le Ray struct uart_port *port = dev_get_drvdata(dev); 1841fb6dcef6SErwan Le Ray struct stm32_port *stm32port = container_of(port, 1842fb6dcef6SErwan Le Ray struct stm32_port, port); 1843fb6dcef6SErwan Le Ray 1844fb6dcef6SErwan Le Ray return clk_prepare_enable(stm32port->clk); 1845fb6dcef6SErwan Le Ray } 1846fb6dcef6SErwan Le Ray 1847270e5a74SFabrice Gasnier static const struct dev_pm_ops stm32_serial_pm_ops = { 184856f9a76cSErwan Le Ray SET_RUNTIME_PM_OPS(stm32_usart_runtime_suspend, 184956f9a76cSErwan Le Ray stm32_usart_runtime_resume, NULL) 185056f9a76cSErwan Le Ray SET_SYSTEM_SLEEP_PM_OPS(stm32_usart_serial_suspend, 185156f9a76cSErwan Le Ray stm32_usart_serial_resume) 1852270e5a74SFabrice Gasnier }; 1853270e5a74SFabrice Gasnier 185448a6092fSMaxime Coquelin static struct platform_driver stm32_serial_driver = { 185556f9a76cSErwan Le Ray .probe = stm32_usart_serial_probe, 185656f9a76cSErwan Le Ray .remove = stm32_usart_serial_remove, 185748a6092fSMaxime Coquelin .driver = { 185848a6092fSMaxime Coquelin .name = DRIVER_NAME, 1859270e5a74SFabrice Gasnier .pm = &stm32_serial_pm_ops, 186048a6092fSMaxime Coquelin .of_match_table = of_match_ptr(stm32_match), 186148a6092fSMaxime Coquelin }, 186248a6092fSMaxime Coquelin }; 186348a6092fSMaxime Coquelin 186456f9a76cSErwan Le Ray static int __init stm32_usart_init(void) 186548a6092fSMaxime Coquelin { 186648a6092fSMaxime Coquelin static char banner[] __initdata = "STM32 USART driver initialized"; 186748a6092fSMaxime Coquelin int ret; 186848a6092fSMaxime Coquelin 186948a6092fSMaxime Coquelin pr_info("%s\n", banner); 187048a6092fSMaxime Coquelin 187148a6092fSMaxime Coquelin ret = uart_register_driver(&stm32_usart_driver); 187248a6092fSMaxime Coquelin if (ret) 187348a6092fSMaxime Coquelin return ret; 187448a6092fSMaxime Coquelin 187548a6092fSMaxime Coquelin ret = platform_driver_register(&stm32_serial_driver); 187648a6092fSMaxime Coquelin if (ret) 187748a6092fSMaxime Coquelin uart_unregister_driver(&stm32_usart_driver); 187848a6092fSMaxime Coquelin 187948a6092fSMaxime Coquelin return ret; 188048a6092fSMaxime Coquelin } 188148a6092fSMaxime Coquelin 188256f9a76cSErwan Le Ray static void __exit stm32_usart_exit(void) 188348a6092fSMaxime Coquelin { 188448a6092fSMaxime Coquelin platform_driver_unregister(&stm32_serial_driver); 188548a6092fSMaxime Coquelin uart_unregister_driver(&stm32_usart_driver); 188648a6092fSMaxime Coquelin } 188748a6092fSMaxime Coquelin 188856f9a76cSErwan Le Ray module_init(stm32_usart_init); 188956f9a76cSErwan Le Ray module_exit(stm32_usart_exit); 189048a6092fSMaxime Coquelin 189148a6092fSMaxime Coquelin MODULE_ALIAS("platform:" DRIVER_NAME); 189248a6092fSMaxime Coquelin MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver"); 189348a6092fSMaxime Coquelin MODULE_LICENSE("GPL v2"); 1894