xref: /openbmc/linux/drivers/tty/serial/stm32-usart.c (revision 28fb1a92a00706d4e008ab24fbd8e4642df46ca5)
1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
248a6092fSMaxime Coquelin /*
348a6092fSMaxime Coquelin  * Copyright (C) Maxime Coquelin 2015
43e5fcbacSBich HEMON  * Copyright (C) STMicroelectronics SA 2017
5ada8618fSAlexandre TORGUE  * Authors:  Maxime Coquelin <mcoquelin.stm32@gmail.com>
68ebd9665SErwan Le Ray  *	     Gerald Baeza <gerald.baeza@foss.st.com>
78ebd9665SErwan Le Ray  *	     Erwan Le Ray <erwan.leray@foss.st.com>
848a6092fSMaxime Coquelin  *
948a6092fSMaxime Coquelin  * Inspired by st-asc.c from STMicroelectronics (c)
1048a6092fSMaxime Coquelin  */
1148a6092fSMaxime Coquelin 
1234891872SAlexandre TORGUE #include <linux/clk.h>
1348a6092fSMaxime Coquelin #include <linux/console.h>
1448a6092fSMaxime Coquelin #include <linux/delay.h>
1534891872SAlexandre TORGUE #include <linux/dma-direction.h>
1634891872SAlexandre TORGUE #include <linux/dmaengine.h>
1734891872SAlexandre TORGUE #include <linux/dma-mapping.h>
1834891872SAlexandre TORGUE #include <linux/io.h>
1934891872SAlexandre TORGUE #include <linux/iopoll.h>
2034891872SAlexandre TORGUE #include <linux/irq.h>
2134891872SAlexandre TORGUE #include <linux/module.h>
2248a6092fSMaxime Coquelin #include <linux/of.h>
2348a6092fSMaxime Coquelin #include <linux/of_platform.h>
2494616d9aSErwan Le Ray #include <linux/pinctrl/consumer.h>
2534891872SAlexandre TORGUE #include <linux/platform_device.h>
2634891872SAlexandre TORGUE #include <linux/pm_runtime.h>
27270e5a74SFabrice Gasnier #include <linux/pm_wakeirq.h>
2848a6092fSMaxime Coquelin #include <linux/serial_core.h>
2934891872SAlexandre TORGUE #include <linux/serial.h>
3034891872SAlexandre TORGUE #include <linux/spinlock.h>
3134891872SAlexandre TORGUE #include <linux/sysrq.h>
3234891872SAlexandre TORGUE #include <linux/tty_flip.h>
3334891872SAlexandre TORGUE #include <linux/tty.h>
3448a6092fSMaxime Coquelin 
356cf61b9bSManivannan Sadhasivam #include "serial_mctrl_gpio.h"
36bc5a0b55SAlexandre TORGUE #include "stm32-usart.h"
3748a6092fSMaxime Coquelin 
3856f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port);
3956f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port);
4048a6092fSMaxime Coquelin 
4148a6092fSMaxime Coquelin static inline struct stm32_port *to_stm32_port(struct uart_port *port)
4248a6092fSMaxime Coquelin {
4348a6092fSMaxime Coquelin 	return container_of(port, struct stm32_port, port);
4448a6092fSMaxime Coquelin }
4548a6092fSMaxime Coquelin 
4656f9a76cSErwan Le Ray static void stm32_usart_set_bits(struct uart_port *port, u32 reg, u32 bits)
4748a6092fSMaxime Coquelin {
4848a6092fSMaxime Coquelin 	u32 val;
4948a6092fSMaxime Coquelin 
5048a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
5148a6092fSMaxime Coquelin 	val |= bits;
5248a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
5348a6092fSMaxime Coquelin }
5448a6092fSMaxime Coquelin 
5556f9a76cSErwan Le Ray static void stm32_usart_clr_bits(struct uart_port *port, u32 reg, u32 bits)
5648a6092fSMaxime Coquelin {
5748a6092fSMaxime Coquelin 	u32 val;
5848a6092fSMaxime Coquelin 
5948a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
6048a6092fSMaxime Coquelin 	val &= ~bits;
6148a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
6248a6092fSMaxime Coquelin }
6348a6092fSMaxime Coquelin 
6456f9a76cSErwan Le Ray static void stm32_usart_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE,
651bcda09dSBich HEMON 					 u32 delay_DDE, u32 baud)
661bcda09dSBich HEMON {
671bcda09dSBich HEMON 	u32 rs485_deat_dedt;
681bcda09dSBich HEMON 	u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT);
691bcda09dSBich HEMON 	bool over8;
701bcda09dSBich HEMON 
711bcda09dSBich HEMON 	*cr3 |= USART_CR3_DEM;
721bcda09dSBich HEMON 	over8 = *cr1 & USART_CR1_OVER8;
731bcda09dSBich HEMON 
741bcda09dSBich HEMON 	if (over8)
751bcda09dSBich HEMON 		rs485_deat_dedt = delay_ADE * baud * 8;
761bcda09dSBich HEMON 	else
771bcda09dSBich HEMON 		rs485_deat_dedt = delay_ADE * baud * 16;
781bcda09dSBich HEMON 
791bcda09dSBich HEMON 	rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
801bcda09dSBich HEMON 	rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
811bcda09dSBich HEMON 			  rs485_deat_dedt_max : rs485_deat_dedt;
821bcda09dSBich HEMON 	rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) &
831bcda09dSBich HEMON 			   USART_CR1_DEAT_MASK;
841bcda09dSBich HEMON 	*cr1 |= rs485_deat_dedt;
851bcda09dSBich HEMON 
861bcda09dSBich HEMON 	if (over8)
871bcda09dSBich HEMON 		rs485_deat_dedt = delay_DDE * baud * 8;
881bcda09dSBich HEMON 	else
891bcda09dSBich HEMON 		rs485_deat_dedt = delay_DDE * baud * 16;
901bcda09dSBich HEMON 
911bcda09dSBich HEMON 	rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
921bcda09dSBich HEMON 	rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
931bcda09dSBich HEMON 			  rs485_deat_dedt_max : rs485_deat_dedt;
941bcda09dSBich HEMON 	rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) &
951bcda09dSBich HEMON 			   USART_CR1_DEDT_MASK;
961bcda09dSBich HEMON 	*cr1 |= rs485_deat_dedt;
971bcda09dSBich HEMON }
981bcda09dSBich HEMON 
9956f9a76cSErwan Le Ray static int stm32_usart_config_rs485(struct uart_port *port,
1001bcda09dSBich HEMON 				    struct serial_rs485 *rs485conf)
1011bcda09dSBich HEMON {
1021bcda09dSBich HEMON 	struct stm32_port *stm32_port = to_stm32_port(port);
103d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
104d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
1051bcda09dSBich HEMON 	u32 usartdiv, baud, cr1, cr3;
1061bcda09dSBich HEMON 	bool over8;
1071bcda09dSBich HEMON 
10856f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1091bcda09dSBich HEMON 
1101bcda09dSBich HEMON 	rs485conf->flags |= SER_RS485_RX_DURING_TX;
1111bcda09dSBich HEMON 
1121bcda09dSBich HEMON 	if (rs485conf->flags & SER_RS485_ENABLED) {
1131bcda09dSBich HEMON 		cr1 = readl_relaxed(port->membase + ofs->cr1);
1141bcda09dSBich HEMON 		cr3 = readl_relaxed(port->membase + ofs->cr3);
1151bcda09dSBich HEMON 		usartdiv = readl_relaxed(port->membase + ofs->brr);
1161bcda09dSBich HEMON 		usartdiv = usartdiv & GENMASK(15, 0);
1171bcda09dSBich HEMON 		over8 = cr1 & USART_CR1_OVER8;
1181bcda09dSBich HEMON 
1191bcda09dSBich HEMON 		if (over8)
1201bcda09dSBich HEMON 			usartdiv = usartdiv | (usartdiv & GENMASK(4, 0))
1211bcda09dSBich HEMON 				   << USART_BRR_04_R_SHIFT;
1221bcda09dSBich HEMON 
1231bcda09dSBich HEMON 		baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv);
12456f9a76cSErwan Le Ray 		stm32_usart_config_reg_rs485(&cr1, &cr3,
1251bcda09dSBich HEMON 					     rs485conf->delay_rts_before_send,
12656f9a76cSErwan Le Ray 					     rs485conf->delay_rts_after_send,
12756f9a76cSErwan Le Ray 					     baud);
1281bcda09dSBich HEMON 
129f633eb29SLino Sanfilippo 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND)
1301bcda09dSBich HEMON 			cr3 &= ~USART_CR3_DEP;
131f633eb29SLino Sanfilippo 		else
1321bcda09dSBich HEMON 			cr3 |= USART_CR3_DEP;
1331bcda09dSBich HEMON 
1341bcda09dSBich HEMON 		writel_relaxed(cr3, port->membase + ofs->cr3);
1351bcda09dSBich HEMON 		writel_relaxed(cr1, port->membase + ofs->cr1);
1361bcda09dSBich HEMON 	} else {
13756f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3,
13856f9a76cSErwan Le Ray 				     USART_CR3_DEM | USART_CR3_DEP);
13956f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1,
1401bcda09dSBich HEMON 				     USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
1411bcda09dSBich HEMON 	}
1421bcda09dSBich HEMON 
14356f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1441bcda09dSBich HEMON 
1451bcda09dSBich HEMON 	return 0;
1461bcda09dSBich HEMON }
1471bcda09dSBich HEMON 
14856f9a76cSErwan Le Ray static int stm32_usart_init_rs485(struct uart_port *port,
1491bcda09dSBich HEMON 				  struct platform_device *pdev)
1501bcda09dSBich HEMON {
1511bcda09dSBich HEMON 	struct serial_rs485 *rs485conf = &port->rs485;
1521bcda09dSBich HEMON 
1531bcda09dSBich HEMON 	rs485conf->flags = 0;
1541bcda09dSBich HEMON 	rs485conf->delay_rts_before_send = 0;
1551bcda09dSBich HEMON 	rs485conf->delay_rts_after_send = 0;
1561bcda09dSBich HEMON 
1571bcda09dSBich HEMON 	if (!pdev->dev.of_node)
1581bcda09dSBich HEMON 		return -ENODEV;
1591bcda09dSBich HEMON 
160c150c0f3SLukas Wunner 	return uart_get_rs485_mode(port);
1611bcda09dSBich HEMON }
1621bcda09dSBich HEMON 
16333bb2f6aSErwan Le Ray static bool stm32_usart_rx_dma_enabled(struct uart_port *port)
16434891872SAlexandre TORGUE {
16534891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
166d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
16733bb2f6aSErwan Le Ray 
16833bb2f6aSErwan Le Ray 	if (!stm32_port->rx_ch)
16933bb2f6aSErwan Le Ray 		return false;
17033bb2f6aSErwan Le Ray 
17133bb2f6aSErwan Le Ray 	return !!(readl_relaxed(port->membase + ofs->cr3) & USART_CR3_DMAR);
17233bb2f6aSErwan Le Ray }
17333bb2f6aSErwan Le Ray 
17433bb2f6aSErwan Le Ray /* Return true when data is pending (in pio mode), and false when no data is pending. */
17533bb2f6aSErwan Le Ray static bool stm32_usart_pending_rx_pio(struct uart_port *port, u32 *sr)
17633bb2f6aSErwan Le Ray {
17733bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
17833bb2f6aSErwan Le Ray 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
17934891872SAlexandre TORGUE 
18034891872SAlexandre TORGUE 	*sr = readl_relaxed(port->membase + ofs->isr);
18133bb2f6aSErwan Le Ray 	/* Get pending characters in RDR or FIFO */
18233bb2f6aSErwan Le Ray 	if (*sr & USART_SR_RXNE) {
18333bb2f6aSErwan Le Ray 		/* Get all pending characters from the RDR or the FIFO when using interrupts */
18433bb2f6aSErwan Le Ray 		if (!stm32_usart_rx_dma_enabled(port))
18533bb2f6aSErwan Le Ray 			return true;
18634891872SAlexandre TORGUE 
18733bb2f6aSErwan Le Ray 		/* Handle only RX data errors when using DMA */
18833bb2f6aSErwan Le Ray 		if (*sr & USART_SR_ERR_MASK)
18933bb2f6aSErwan Le Ray 			return true;
19034891872SAlexandre TORGUE 	}
19134891872SAlexandre TORGUE 
19233bb2f6aSErwan Le Ray 	return false;
19333bb2f6aSErwan Le Ray }
19433bb2f6aSErwan Le Ray 
19533bb2f6aSErwan Le Ray static unsigned long stm32_usart_get_char_pio(struct uart_port *port)
19634891872SAlexandre TORGUE {
19734891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
198d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
19934891872SAlexandre TORGUE 	unsigned long c;
20034891872SAlexandre TORGUE 
2016c5962f3SErwan Le Ray 	c = readl_relaxed(port->membase + ofs->rdr);
20233bb2f6aSErwan Le Ray 	/* Apply RDR data mask */
2036c5962f3SErwan Le Ray 	c &= stm32_port->rdr_mask;
2046c5962f3SErwan Le Ray 
2056c5962f3SErwan Le Ray 	return c;
20634891872SAlexandre TORGUE }
20734891872SAlexandre TORGUE 
2086333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars_pio(struct uart_port *port)
20948a6092fSMaxime Coquelin {
210ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
211d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
21233bb2f6aSErwan Le Ray 	unsigned long c;
2136333a485SErwan Le Ray 	unsigned int size = 0;
21448a6092fSMaxime Coquelin 	u32 sr;
21548a6092fSMaxime Coquelin 	char flag;
21648a6092fSMaxime Coquelin 
21733bb2f6aSErwan Le Ray 	while (stm32_usart_pending_rx_pio(port, &sr)) {
21848a6092fSMaxime Coquelin 		sr |= USART_SR_DUMMY_RX;
21948a6092fSMaxime Coquelin 		flag = TTY_NORMAL;
22048a6092fSMaxime Coquelin 
2214f01d833SErwan Le Ray 		/*
2224f01d833SErwan Le Ray 		 * Status bits has to be cleared before reading the RDR:
2234f01d833SErwan Le Ray 		 * In FIFO mode, reading the RDR will pop the next data
2244f01d833SErwan Le Ray 		 * (if any) along with its status bits into the SR.
2254f01d833SErwan Le Ray 		 * Not doing so leads to misalignement between RDR and SR,
2264f01d833SErwan Le Ray 		 * and clear status bits of the next rx data.
2274f01d833SErwan Le Ray 		 *
2284f01d833SErwan Le Ray 		 * Clear errors flags for stm32f7 and stm32h7 compatible
2294f01d833SErwan Le Ray 		 * devices. On stm32f4 compatible devices, the error bit is
2304f01d833SErwan Le Ray 		 * cleared by the sequence [read SR - read DR].
2314f01d833SErwan Le Ray 		 */
2324f01d833SErwan Le Ray 		if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG)
2331250ed71SFabrice Gasnier 			writel_relaxed(sr & USART_SR_ERR_MASK,
2341250ed71SFabrice Gasnier 				       port->membase + ofs->icr);
2354f01d833SErwan Le Ray 
23633bb2f6aSErwan Le Ray 		c = stm32_usart_get_char_pio(port);
2374f01d833SErwan Le Ray 		port->icount.rx++;
2386333a485SErwan Le Ray 		size++;
23948a6092fSMaxime Coquelin 		if (sr & USART_SR_ERR_MASK) {
2404f01d833SErwan Le Ray 			if (sr & USART_SR_ORE) {
24148a6092fSMaxime Coquelin 				port->icount.overrun++;
24248a6092fSMaxime Coquelin 			} else if (sr & USART_SR_PE) {
24348a6092fSMaxime Coquelin 				port->icount.parity++;
24448a6092fSMaxime Coquelin 			} else if (sr & USART_SR_FE) {
2454f01d833SErwan Le Ray 				/* Break detection if character is null */
2464f01d833SErwan Le Ray 				if (!c) {
2474f01d833SErwan Le Ray 					port->icount.brk++;
2484f01d833SErwan Le Ray 					if (uart_handle_break(port))
2494f01d833SErwan Le Ray 						continue;
2504f01d833SErwan Le Ray 				} else {
25148a6092fSMaxime Coquelin 					port->icount.frame++;
25248a6092fSMaxime Coquelin 				}
2534f01d833SErwan Le Ray 			}
25448a6092fSMaxime Coquelin 
25548a6092fSMaxime Coquelin 			sr &= port->read_status_mask;
25648a6092fSMaxime Coquelin 
2574f01d833SErwan Le Ray 			if (sr & USART_SR_PE) {
25848a6092fSMaxime Coquelin 				flag = TTY_PARITY;
2594f01d833SErwan Le Ray 			} else if (sr & USART_SR_FE) {
2604f01d833SErwan Le Ray 				if (!c)
2614f01d833SErwan Le Ray 					flag = TTY_BREAK;
2624f01d833SErwan Le Ray 				else
26348a6092fSMaxime Coquelin 					flag = TTY_FRAME;
26448a6092fSMaxime Coquelin 			}
2654f01d833SErwan Le Ray 		}
26648a6092fSMaxime Coquelin 
267cea37afdSJohan Hovold 		if (uart_prepare_sysrq_char(port, c))
26848a6092fSMaxime Coquelin 			continue;
26948a6092fSMaxime Coquelin 		uart_insert_char(port, sr, USART_SR_ORE, c, flag);
27048a6092fSMaxime Coquelin 	}
2716333a485SErwan Le Ray 
2726333a485SErwan Le Ray 	return size;
27333bb2f6aSErwan Le Ray }
27433bb2f6aSErwan Le Ray 
27533bb2f6aSErwan Le Ray static void stm32_usart_push_buffer_dma(struct uart_port *port, unsigned int dma_size)
27633bb2f6aSErwan Le Ray {
27733bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
27833bb2f6aSErwan Le Ray 	struct tty_port *ttyport = &stm32_port->port.state->port;
27933bb2f6aSErwan Le Ray 	unsigned char *dma_start;
28033bb2f6aSErwan Le Ray 	int dma_count, i;
28133bb2f6aSErwan Le Ray 
28233bb2f6aSErwan Le Ray 	dma_start = stm32_port->rx_buf + (RX_BUF_L - stm32_port->last_res);
28333bb2f6aSErwan Le Ray 
28433bb2f6aSErwan Le Ray 	/*
28533bb2f6aSErwan Le Ray 	 * Apply rdr_mask on buffer in order to mask parity bit.
28633bb2f6aSErwan Le Ray 	 * This loop is useless in cs8 mode because DMA copies only
28733bb2f6aSErwan Le Ray 	 * 8 bits and already ignores parity bit.
28833bb2f6aSErwan Le Ray 	 */
28933bb2f6aSErwan Le Ray 	if (!(stm32_port->rdr_mask == (BIT(8) - 1)))
29033bb2f6aSErwan Le Ray 		for (i = 0; i < dma_size; i++)
29133bb2f6aSErwan Le Ray 			*(dma_start + i) &= stm32_port->rdr_mask;
29233bb2f6aSErwan Le Ray 
29333bb2f6aSErwan Le Ray 	dma_count = tty_insert_flip_string(ttyport, dma_start, dma_size);
29433bb2f6aSErwan Le Ray 	port->icount.rx += dma_count;
29533bb2f6aSErwan Le Ray 	if (dma_count != dma_size)
29633bb2f6aSErwan Le Ray 		port->icount.buf_overrun++;
29733bb2f6aSErwan Le Ray 	stm32_port->last_res -= dma_count;
29833bb2f6aSErwan Le Ray 	if (stm32_port->last_res == 0)
29933bb2f6aSErwan Le Ray 		stm32_port->last_res = RX_BUF_L;
30033bb2f6aSErwan Le Ray }
30133bb2f6aSErwan Le Ray 
3026333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars_dma(struct uart_port *port)
30333bb2f6aSErwan Le Ray {
30433bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
3056333a485SErwan Le Ray 	unsigned int dma_size, size = 0;
30633bb2f6aSErwan Le Ray 
30733bb2f6aSErwan Le Ray 	/* DMA buffer is configured in cyclic mode and handles the rollback of the buffer. */
30833bb2f6aSErwan Le Ray 	if (stm32_port->rx_dma_state.residue > stm32_port->last_res) {
30933bb2f6aSErwan Le Ray 		/* Conditional first part: from last_res to end of DMA buffer */
31033bb2f6aSErwan Le Ray 		dma_size = stm32_port->last_res;
31133bb2f6aSErwan Le Ray 		stm32_usart_push_buffer_dma(port, dma_size);
3126333a485SErwan Le Ray 		size = dma_size;
31333bb2f6aSErwan Le Ray 	}
31433bb2f6aSErwan Le Ray 
31533bb2f6aSErwan Le Ray 	dma_size = stm32_port->last_res - stm32_port->rx_dma_state.residue;
31633bb2f6aSErwan Le Ray 	stm32_usart_push_buffer_dma(port, dma_size);
3176333a485SErwan Le Ray 	size += dma_size;
3186333a485SErwan Le Ray 
3196333a485SErwan Le Ray 	return size;
32033bb2f6aSErwan Le Ray }
32133bb2f6aSErwan Le Ray 
3226333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars(struct uart_port *port, bool force_dma_flush)
32333bb2f6aSErwan Le Ray {
32433bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
32533bb2f6aSErwan Le Ray 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
32633bb2f6aSErwan Le Ray 	enum dma_status rx_dma_status;
32733bb2f6aSErwan Le Ray 	u32 sr;
3286333a485SErwan Le Ray 	unsigned int size = 0;
32933bb2f6aSErwan Le Ray 
3306333a485SErwan Le Ray 	if (stm32_usart_rx_dma_enabled(port) || force_dma_flush) {
33133bb2f6aSErwan Le Ray 		rx_dma_status = dmaengine_tx_status(stm32_port->rx_ch,
33233bb2f6aSErwan Le Ray 						    stm32_port->rx_ch->cookie,
33333bb2f6aSErwan Le Ray 						    &stm32_port->rx_dma_state);
33433bb2f6aSErwan Le Ray 		if (rx_dma_status == DMA_IN_PROGRESS) {
33533bb2f6aSErwan Le Ray 			/* Empty DMA buffer */
3366333a485SErwan Le Ray 			size = stm32_usart_receive_chars_dma(port);
33733bb2f6aSErwan Le Ray 			sr = readl_relaxed(port->membase + ofs->isr);
33833bb2f6aSErwan Le Ray 			if (sr & USART_SR_ERR_MASK) {
33933bb2f6aSErwan Le Ray 				/* Disable DMA request line */
34033bb2f6aSErwan Le Ray 				stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
34133bb2f6aSErwan Le Ray 
34233bb2f6aSErwan Le Ray 				/* Switch to PIO mode to handle the errors */
3436333a485SErwan Le Ray 				size += stm32_usart_receive_chars_pio(port);
34433bb2f6aSErwan Le Ray 
34533bb2f6aSErwan Le Ray 				/* Switch back to DMA mode */
34633bb2f6aSErwan Le Ray 				stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR);
34733bb2f6aSErwan Le Ray 			}
34833bb2f6aSErwan Le Ray 		} else {
34933bb2f6aSErwan Le Ray 			/* Disable RX DMA */
35033bb2f6aSErwan Le Ray 			dmaengine_terminate_async(stm32_port->rx_ch);
35133bb2f6aSErwan Le Ray 			stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
35233bb2f6aSErwan Le Ray 			/* Fall back to interrupt mode */
35333bb2f6aSErwan Le Ray 			dev_dbg(port->dev, "DMA error, fallback to irq mode\n");
3546333a485SErwan Le Ray 			size = stm32_usart_receive_chars_pio(port);
35533bb2f6aSErwan Le Ray 		}
35633bb2f6aSErwan Le Ray 	} else {
3576333a485SErwan Le Ray 		size = stm32_usart_receive_chars_pio(port);
35833bb2f6aSErwan Le Ray 	}
35948a6092fSMaxime Coquelin 
3606333a485SErwan Le Ray 	return size;
36148a6092fSMaxime Coquelin }
36248a6092fSMaxime Coquelin 
3639a135f16SValentin Caron static void stm32_usart_tx_dma_terminate(struct stm32_port *stm32_port)
3649a135f16SValentin Caron {
3659a135f16SValentin Caron 	dmaengine_terminate_async(stm32_port->tx_ch);
3669a135f16SValentin Caron 	stm32_port->tx_dma_busy = false;
3679a135f16SValentin Caron }
3689a135f16SValentin Caron 
3699a135f16SValentin Caron static bool stm32_usart_tx_dma_started(struct stm32_port *stm32_port)
3709a135f16SValentin Caron {
3719a135f16SValentin Caron 	/*
3729a135f16SValentin Caron 	 * We cannot use the function "dmaengine_tx_status" to know the
3739a135f16SValentin Caron 	 * status of DMA. This function does not show if the "dma complete"
3749a135f16SValentin Caron 	 * callback of the DMA transaction has been called. So we prefer
3759a135f16SValentin Caron 	 * to use "tx_dma_busy" flag to prevent dual DMA transaction at the
3769a135f16SValentin Caron 	 * same time.
3779a135f16SValentin Caron 	 */
3789a135f16SValentin Caron 	return stm32_port->tx_dma_busy;
3799a135f16SValentin Caron }
3809a135f16SValentin Caron 
3819a135f16SValentin Caron static bool stm32_usart_tx_dma_enabled(struct stm32_port *stm32_port)
3829a135f16SValentin Caron {
3839a135f16SValentin Caron 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
3849a135f16SValentin Caron 
3859a135f16SValentin Caron 	return !!(readl_relaxed(stm32_port->port.membase + ofs->cr3) & USART_CR3_DMAT);
3869a135f16SValentin Caron }
3879a135f16SValentin Caron 
38856f9a76cSErwan Le Ray static void stm32_usart_tx_dma_complete(void *arg)
38934891872SAlexandre TORGUE {
39034891872SAlexandre TORGUE 	struct uart_port *port = arg;
39134891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
392d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
393f16b90c2SErwan Le Ray 	unsigned long flags;
39434891872SAlexandre TORGUE 
39556f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
3969a135f16SValentin Caron 	stm32_usart_tx_dma_terminate(stm32port);
39734891872SAlexandre TORGUE 
39834891872SAlexandre TORGUE 	/* Let's see if we have pending data to send */
399f16b90c2SErwan Le Ray 	spin_lock_irqsave(&port->lock, flags);
40056f9a76cSErwan Le Ray 	stm32_usart_transmit_chars(port);
401f16b90c2SErwan Le Ray 	spin_unlock_irqrestore(&port->lock, flags);
40234891872SAlexandre TORGUE }
40334891872SAlexandre TORGUE 
40456f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_enable(struct uart_port *port)
405d075719eSErwan Le Ray {
406d075719eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
407d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
408d075719eSErwan Le Ray 
409d075719eSErwan Le Ray 	/*
410d075719eSErwan Le Ray 	 * Enables TX FIFO threashold irq when FIFO is enabled,
411d075719eSErwan Le Ray 	 * or TX empty irq when FIFO is disabled
412d075719eSErwan Le Ray 	 */
4132aa1bbb2SFabrice Gasnier 	if (stm32_port->fifoen && stm32_port->txftcfg >= 0)
41456f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_TXFTIE);
415d075719eSErwan Le Ray 	else
41656f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TXEIE);
417d075719eSErwan Le Ray }
418d075719eSErwan Le Ray 
41933bb2f6aSErwan Le Ray static void stm32_usart_rx_dma_complete(void *arg)
42033bb2f6aSErwan Le Ray {
42133bb2f6aSErwan Le Ray 	struct uart_port *port = arg;
4226333a485SErwan Le Ray 	struct tty_port *tport = &port->state->port;
4236333a485SErwan Le Ray 	unsigned int size;
4246333a485SErwan Le Ray 	unsigned long flags;
42533bb2f6aSErwan Le Ray 
4266333a485SErwan Le Ray 	spin_lock_irqsave(&port->lock, flags);
4276333a485SErwan Le Ray 	size = stm32_usart_receive_chars(port, false);
4286333a485SErwan Le Ray 	uart_unlock_and_check_sysrq_irqrestore(port, flags);
4296333a485SErwan Le Ray 	if (size)
4306333a485SErwan Le Ray 		tty_flip_buffer_push(tport);
43133bb2f6aSErwan Le Ray }
43233bb2f6aSErwan Le Ray 
43356f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_disable(struct uart_port *port)
434d075719eSErwan Le Ray {
435d075719eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
436d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
437d075719eSErwan Le Ray 
4382aa1bbb2SFabrice Gasnier 	if (stm32_port->fifoen && stm32_port->txftcfg >= 0)
43956f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE);
440d075719eSErwan Le Ray 	else
44156f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TXEIE);
442d075719eSErwan Le Ray }
443d075719eSErwan Le Ray 
44456f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_pio(struct uart_port *port)
44534891872SAlexandre TORGUE {
44634891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
447d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
44834891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
44934891872SAlexandre TORGUE 
4509a135f16SValentin Caron 	if (stm32_usart_tx_dma_enabled(stm32_port))
45156f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
45234891872SAlexandre TORGUE 
4535d9176edSErwan Le Ray 	while (!uart_circ_empty(xmit)) {
4545d9176edSErwan Le Ray 		/* Check that TDR is empty before filling FIFO */
4555d9176edSErwan Le Ray 		if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
4565d9176edSErwan Le Ray 			break;
45734891872SAlexandre TORGUE 		writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr);
45834891872SAlexandre TORGUE 		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
45934891872SAlexandre TORGUE 		port->icount.tx++;
46034891872SAlexandre TORGUE 	}
46134891872SAlexandre TORGUE 
4625d9176edSErwan Le Ray 	/* rely on TXE irq (mask or unmask) for sending remaining data */
4635d9176edSErwan Le Ray 	if (uart_circ_empty(xmit))
46456f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
4655d9176edSErwan Le Ray 	else
46656f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_enable(port);
4675d9176edSErwan Le Ray }
4685d9176edSErwan Le Ray 
46956f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_dma(struct uart_port *port)
47034891872SAlexandre TORGUE {
47134891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
472d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
47334891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
47434891872SAlexandre TORGUE 	struct dma_async_tx_descriptor *desc = NULL;
475195437d1SValentin Caron 	unsigned int count;
47634891872SAlexandre TORGUE 
4779a135f16SValentin Caron 	if (stm32_usart_tx_dma_started(stm32port)) {
4789a135f16SValentin Caron 		if (!stm32_usart_tx_dma_enabled(stm32port))
4799a135f16SValentin Caron 			stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
48034891872SAlexandre TORGUE 		return;
4819a135f16SValentin Caron 	}
48234891872SAlexandre TORGUE 
48334891872SAlexandre TORGUE 	count = uart_circ_chars_pending(xmit);
48434891872SAlexandre TORGUE 
48534891872SAlexandre TORGUE 	if (count > TX_BUF_L)
48634891872SAlexandre TORGUE 		count = TX_BUF_L;
48734891872SAlexandre TORGUE 
48834891872SAlexandre TORGUE 	if (xmit->tail < xmit->head) {
48934891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count);
49034891872SAlexandre TORGUE 	} else {
49134891872SAlexandre TORGUE 		size_t one = UART_XMIT_SIZE - xmit->tail;
49234891872SAlexandre TORGUE 		size_t two;
49334891872SAlexandre TORGUE 
49434891872SAlexandre TORGUE 		if (one > count)
49534891872SAlexandre TORGUE 			one = count;
49634891872SAlexandre TORGUE 		two = count - one;
49734891872SAlexandre TORGUE 
49834891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one);
49934891872SAlexandre TORGUE 		if (two)
50034891872SAlexandre TORGUE 			memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two);
50134891872SAlexandre TORGUE 	}
50234891872SAlexandre TORGUE 
50334891872SAlexandre TORGUE 	desc = dmaengine_prep_slave_single(stm32port->tx_ch,
50434891872SAlexandre TORGUE 					   stm32port->tx_dma_buf,
50534891872SAlexandre TORGUE 					   count,
50634891872SAlexandre TORGUE 					   DMA_MEM_TO_DEV,
50734891872SAlexandre TORGUE 					   DMA_PREP_INTERRUPT);
50834891872SAlexandre TORGUE 
509e7997f7fSErwan Le Ray 	if (!desc)
510e7997f7fSErwan Le Ray 		goto fallback_err;
51134891872SAlexandre TORGUE 
5129a135f16SValentin Caron 	/*
5139a135f16SValentin Caron 	 * Set "tx_dma_busy" flag. This flag will be released when
5149a135f16SValentin Caron 	 * dmaengine_terminate_async will be called. This flag helps
5159a135f16SValentin Caron 	 * transmit_chars_dma not to start another DMA transaction
5169a135f16SValentin Caron 	 * if the callback of the previous is not yet called.
5179a135f16SValentin Caron 	 */
5189a135f16SValentin Caron 	stm32port->tx_dma_busy = true;
5199a135f16SValentin Caron 
52056f9a76cSErwan Le Ray 	desc->callback = stm32_usart_tx_dma_complete;
52134891872SAlexandre TORGUE 	desc->callback_param = port;
52234891872SAlexandre TORGUE 
52334891872SAlexandre TORGUE 	/* Push current DMA TX transaction in the pending queue */
524e7997f7fSErwan Le Ray 	if (dma_submit_error(dmaengine_submit(desc))) {
525e7997f7fSErwan Le Ray 		/* dma no yet started, safe to free resources */
5269a135f16SValentin Caron 		stm32_usart_tx_dma_terminate(stm32port);
527e7997f7fSErwan Le Ray 		goto fallback_err;
528e7997f7fSErwan Le Ray 	}
52934891872SAlexandre TORGUE 
53034891872SAlexandre TORGUE 	/* Issue pending DMA TX requests */
53134891872SAlexandre TORGUE 	dma_async_issue_pending(stm32port->tx_ch);
53234891872SAlexandre TORGUE 
53356f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
53434891872SAlexandre TORGUE 
53534891872SAlexandre TORGUE 	xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
53634891872SAlexandre TORGUE 	port->icount.tx += count;
537e7997f7fSErwan Le Ray 	return;
538e7997f7fSErwan Le Ray 
539e7997f7fSErwan Le Ray fallback_err:
54056f9a76cSErwan Le Ray 	stm32_usart_transmit_chars_pio(port);
54134891872SAlexandre TORGUE }
54234891872SAlexandre TORGUE 
54356f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port)
54448a6092fSMaxime Coquelin {
545ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
546d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
54748a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
548d3d079bdSValentin Caron 	u32 isr;
549d3d079bdSValentin Caron 	int ret;
55048a6092fSMaxime Coquelin 
55148a6092fSMaxime Coquelin 	if (port->x_char) {
5529a135f16SValentin Caron 		if (stm32_usart_tx_dma_started(stm32_port) &&
5539a135f16SValentin Caron 		    stm32_usart_tx_dma_enabled(stm32_port))
55456f9a76cSErwan Le Ray 			stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
555d3d079bdSValentin Caron 
556d3d079bdSValentin Caron 		/* Check that TDR is empty before filling FIFO */
557d3d079bdSValentin Caron 		ret =
558d3d079bdSValentin Caron 		readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr,
559d3d079bdSValentin Caron 						  isr,
560d3d079bdSValentin Caron 						  (isr & USART_SR_TXE),
561d3d079bdSValentin Caron 						  10, 1000);
562d3d079bdSValentin Caron 		if (ret)
563d3d079bdSValentin Caron 			dev_warn(port->dev, "1 character may be erased\n");
564d3d079bdSValentin Caron 
565ada8618fSAlexandre TORGUE 		writel_relaxed(port->x_char, port->membase + ofs->tdr);
56648a6092fSMaxime Coquelin 		port->x_char = 0;
56748a6092fSMaxime Coquelin 		port->icount.tx++;
5689a135f16SValentin Caron 		if (stm32_usart_tx_dma_started(stm32_port))
56956f9a76cSErwan Le Ray 			stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
57048a6092fSMaxime Coquelin 		return;
57148a6092fSMaxime Coquelin 	}
57248a6092fSMaxime Coquelin 
573b83b957cSErwan Le Ray 	if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
57456f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
57548a6092fSMaxime Coquelin 		return;
57648a6092fSMaxime Coquelin 	}
57748a6092fSMaxime Coquelin 
57864c32eabSErwan Le Ray 	if (ofs->icr == UNDEF_REG)
57956f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->isr, USART_SR_TC);
58064c32eabSErwan Le Ray 	else
5811250ed71SFabrice Gasnier 		writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr);
58264c32eabSErwan Le Ray 
58334891872SAlexandre TORGUE 	if (stm32_port->tx_ch)
58456f9a76cSErwan Le Ray 		stm32_usart_transmit_chars_dma(port);
58534891872SAlexandre TORGUE 	else
58656f9a76cSErwan Le Ray 		stm32_usart_transmit_chars_pio(port);
58748a6092fSMaxime Coquelin 
58848a6092fSMaxime Coquelin 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
58948a6092fSMaxime Coquelin 		uart_write_wakeup(port);
59048a6092fSMaxime Coquelin 
59148a6092fSMaxime Coquelin 	if (uart_circ_empty(xmit))
59256f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
59348a6092fSMaxime Coquelin }
59448a6092fSMaxime Coquelin 
59556f9a76cSErwan Le Ray static irqreturn_t stm32_usart_interrupt(int irq, void *ptr)
59648a6092fSMaxime Coquelin {
59748a6092fSMaxime Coquelin 	struct uart_port *port = ptr;
59812761869SErwan Le Ray 	struct tty_port *tport = &port->state->port;
599ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
600d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
60148a6092fSMaxime Coquelin 	u32 sr;
6026333a485SErwan Le Ray 	unsigned int size;
60348a6092fSMaxime Coquelin 
604ada8618fSAlexandre TORGUE 	sr = readl_relaxed(port->membase + ofs->isr);
60548a6092fSMaxime Coquelin 
6064cc0ed62SErwan Le Ray 	if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG)
6074cc0ed62SErwan Le Ray 		writel_relaxed(USART_ICR_RTOCF,
6084cc0ed62SErwan Le Ray 			       port->membase + ofs->icr);
6094cc0ed62SErwan Le Ray 
61012761869SErwan Le Ray 	if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG) {
61112761869SErwan Le Ray 		/* Clear wake up flag and disable wake up interrupt */
612270e5a74SFabrice Gasnier 		writel_relaxed(USART_ICR_WUCF,
613270e5a74SFabrice Gasnier 			       port->membase + ofs->icr);
61412761869SErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE);
61512761869SErwan Le Ray 		if (irqd_is_wakeup_set(irq_get_irq_data(port->irq)))
61612761869SErwan Le Ray 			pm_wakeup_event(tport->tty->dev, 0);
61712761869SErwan Le Ray 	}
618270e5a74SFabrice Gasnier 
61933bb2f6aSErwan Le Ray 	/*
62033bb2f6aSErwan Le Ray 	 * rx errors in dma mode has to be handled ASAP to avoid overrun as the DMA request
62133bb2f6aSErwan Le Ray 	 * line has been masked by HW and rx data are stacking in FIFO.
62233bb2f6aSErwan Le Ray 	 */
623d1ec8a2eSErwan Le Ray 	if (!stm32_port->throttled) {
62433bb2f6aSErwan Le Ray 		if (((sr & USART_SR_RXNE) && !stm32_usart_rx_dma_enabled(port)) ||
625d1ec8a2eSErwan Le Ray 		    ((sr & USART_SR_ERR_MASK) && stm32_usart_rx_dma_enabled(port))) {
6266333a485SErwan Le Ray 			spin_lock(&port->lock);
6276333a485SErwan Le Ray 			size = stm32_usart_receive_chars(port, false);
6286333a485SErwan Le Ray 			uart_unlock_and_check_sysrq(port);
6296333a485SErwan Le Ray 			if (size)
6306333a485SErwan Le Ray 				tty_flip_buffer_push(tport);
631d1ec8a2eSErwan Le Ray 		}
632d1ec8a2eSErwan Le Ray 	}
63348a6092fSMaxime Coquelin 
634ad767681SErwan Le Ray 	if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch)) {
635ad767681SErwan Le Ray 		spin_lock(&port->lock);
63656f9a76cSErwan Le Ray 		stm32_usart_transmit_chars(port);
63701d32d71SAlexandre TORGUE 		spin_unlock(&port->lock);
638ad767681SErwan Le Ray 	}
63901d32d71SAlexandre TORGUE 
64033bb2f6aSErwan Le Ray 	if (stm32_usart_rx_dma_enabled(port))
64134891872SAlexandre TORGUE 		return IRQ_WAKE_THREAD;
64234891872SAlexandre TORGUE 	else
64334891872SAlexandre TORGUE 		return IRQ_HANDLED;
64434891872SAlexandre TORGUE }
64534891872SAlexandre TORGUE 
64656f9a76cSErwan Le Ray static irqreturn_t stm32_usart_threaded_interrupt(int irq, void *ptr)
64734891872SAlexandre TORGUE {
64834891872SAlexandre TORGUE 	struct uart_port *port = ptr;
6496333a485SErwan Le Ray 	struct tty_port *tport = &port->state->port;
650d1ec8a2eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
6516333a485SErwan Le Ray 	unsigned int size;
6526333a485SErwan Le Ray 	unsigned long flags;
65334891872SAlexandre TORGUE 
654cc58d0a3SErwan Le Ray 	/* Receiver timeout irq for DMA RX */
6556333a485SErwan Le Ray 	if (!stm32_port->throttled) {
6566333a485SErwan Le Ray 		spin_lock_irqsave(&port->lock, flags);
6576333a485SErwan Le Ray 		size = stm32_usart_receive_chars(port, false);
6586333a485SErwan Le Ray 		uart_unlock_and_check_sysrq_irqrestore(port, flags);
6596333a485SErwan Le Ray 		if (size)
6606333a485SErwan Le Ray 			tty_flip_buffer_push(tport);
6616333a485SErwan Le Ray 	}
66234891872SAlexandre TORGUE 
66348a6092fSMaxime Coquelin 	return IRQ_HANDLED;
66448a6092fSMaxime Coquelin }
66548a6092fSMaxime Coquelin 
66656f9a76cSErwan Le Ray static unsigned int stm32_usart_tx_empty(struct uart_port *port)
66748a6092fSMaxime Coquelin {
668ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
669d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
670ada8618fSAlexandre TORGUE 
6713db1d524SErwan Le Ray 	if (readl_relaxed(port->membase + ofs->isr) & USART_SR_TC)
6723db1d524SErwan Le Ray 		return TIOCSER_TEMT;
6733db1d524SErwan Le Ray 
6743db1d524SErwan Le Ray 	return 0;
67548a6092fSMaxime Coquelin }
67648a6092fSMaxime Coquelin 
67756f9a76cSErwan Le Ray static void stm32_usart_set_mctrl(struct uart_port *port, unsigned int mctrl)
67848a6092fSMaxime Coquelin {
679ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
680d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
681ada8618fSAlexandre TORGUE 
68248a6092fSMaxime Coquelin 	if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
68356f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_RTSE);
68448a6092fSMaxime Coquelin 	else
68556f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_RTSE);
6866cf61b9bSManivannan Sadhasivam 
6876cf61b9bSManivannan Sadhasivam 	mctrl_gpio_set(stm32_port->gpios, mctrl);
68848a6092fSMaxime Coquelin }
68948a6092fSMaxime Coquelin 
69056f9a76cSErwan Le Ray static unsigned int stm32_usart_get_mctrl(struct uart_port *port)
69148a6092fSMaxime Coquelin {
6926cf61b9bSManivannan Sadhasivam 	struct stm32_port *stm32_port = to_stm32_port(port);
6936cf61b9bSManivannan Sadhasivam 	unsigned int ret;
6946cf61b9bSManivannan Sadhasivam 
69548a6092fSMaxime Coquelin 	/* This routine is used to get signals of: DCD, DSR, RI, and CTS */
6966cf61b9bSManivannan Sadhasivam 	ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
6976cf61b9bSManivannan Sadhasivam 
6986cf61b9bSManivannan Sadhasivam 	return mctrl_gpio_get(stm32_port->gpios, &ret);
6996cf61b9bSManivannan Sadhasivam }
7006cf61b9bSManivannan Sadhasivam 
70156f9a76cSErwan Le Ray static void stm32_usart_enable_ms(struct uart_port *port)
7026cf61b9bSManivannan Sadhasivam {
7036cf61b9bSManivannan Sadhasivam 	mctrl_gpio_enable_ms(to_stm32_port(port)->gpios);
7046cf61b9bSManivannan Sadhasivam }
7056cf61b9bSManivannan Sadhasivam 
70656f9a76cSErwan Le Ray static void stm32_usart_disable_ms(struct uart_port *port)
7076cf61b9bSManivannan Sadhasivam {
7086cf61b9bSManivannan Sadhasivam 	mctrl_gpio_disable_ms(to_stm32_port(port)->gpios);
70948a6092fSMaxime Coquelin }
71048a6092fSMaxime Coquelin 
71148a6092fSMaxime Coquelin /* Transmit stop */
71256f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port)
71348a6092fSMaxime Coquelin {
714ad0c2748SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
715ad0c2748SMarek Vasut 	struct serial_rs485 *rs485conf = &port->rs485;
7162a3bcfe0SValentin Caron 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
717ad0c2748SMarek Vasut 
71856f9a76cSErwan Le Ray 	stm32_usart_tx_interrupt_disable(port);
7192a3bcfe0SValentin Caron 	if (stm32_usart_tx_dma_started(stm32_port) && stm32_usart_tx_dma_enabled(stm32_port))
7202a3bcfe0SValentin Caron 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
721ad0c2748SMarek Vasut 
722ad0c2748SMarek Vasut 	if (rs485conf->flags & SER_RS485_ENABLED) {
723ad0c2748SMarek Vasut 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
724ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
725ad0c2748SMarek Vasut 					stm32_port->port.mctrl & ~TIOCM_RTS);
726ad0c2748SMarek Vasut 		} else {
727ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
728ad0c2748SMarek Vasut 					stm32_port->port.mctrl | TIOCM_RTS);
729ad0c2748SMarek Vasut 		}
730ad0c2748SMarek Vasut 	}
73148a6092fSMaxime Coquelin }
73248a6092fSMaxime Coquelin 
73348a6092fSMaxime Coquelin /* There are probably characters waiting to be transmitted. */
73456f9a76cSErwan Le Ray static void stm32_usart_start_tx(struct uart_port *port)
73548a6092fSMaxime Coquelin {
736ad0c2748SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
737ad0c2748SMarek Vasut 	struct serial_rs485 *rs485conf = &port->rs485;
73848a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
73948a6092fSMaxime Coquelin 
740037b91ecSValentin Caron 	if (uart_circ_empty(xmit) && !port->x_char)
74148a6092fSMaxime Coquelin 		return;
74248a6092fSMaxime Coquelin 
743ad0c2748SMarek Vasut 	if (rs485conf->flags & SER_RS485_ENABLED) {
744ad0c2748SMarek Vasut 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
745ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
746ad0c2748SMarek Vasut 					stm32_port->port.mctrl | TIOCM_RTS);
747ad0c2748SMarek Vasut 		} else {
748ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
749ad0c2748SMarek Vasut 					stm32_port->port.mctrl & ~TIOCM_RTS);
750ad0c2748SMarek Vasut 		}
751ad0c2748SMarek Vasut 	}
752ad0c2748SMarek Vasut 
75356f9a76cSErwan Le Ray 	stm32_usart_transmit_chars(port);
75448a6092fSMaxime Coquelin }
75548a6092fSMaxime Coquelin 
7563d82be8bSErwan Le Ray /* Flush the transmit buffer. */
7573d82be8bSErwan Le Ray static void stm32_usart_flush_buffer(struct uart_port *port)
7583d82be8bSErwan Le Ray {
7593d82be8bSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
7603d82be8bSErwan Le Ray 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
7613d82be8bSErwan Le Ray 
7623d82be8bSErwan Le Ray 	if (stm32_port->tx_ch) {
7639a135f16SValentin Caron 		stm32_usart_tx_dma_terminate(stm32_port);
7643d82be8bSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
7653d82be8bSErwan Le Ray 	}
7663d82be8bSErwan Le Ray }
7673d82be8bSErwan Le Ray 
76848a6092fSMaxime Coquelin /* Throttle the remote when input buffer is about to overflow. */
76956f9a76cSErwan Le Ray static void stm32_usart_throttle(struct uart_port *port)
77048a6092fSMaxime Coquelin {
771ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
772d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
77348a6092fSMaxime Coquelin 	unsigned long flags;
77448a6092fSMaxime Coquelin 
77548a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
776d1ec8a2eSErwan Le Ray 
777d1ec8a2eSErwan Le Ray 	/*
778d1ec8a2eSErwan Le Ray 	 * Disable DMA request line if enabled, so the RX data gets queued into the FIFO.
779d1ec8a2eSErwan Le Ray 	 * Hardware flow control is triggered when RX FIFO is full.
780d1ec8a2eSErwan Le Ray 	 */
781d1ec8a2eSErwan Le Ray 	if (stm32_usart_rx_dma_enabled(port))
782d1ec8a2eSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
783d1ec8a2eSErwan Le Ray 
78456f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
785d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
78656f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
787d0a6a7bcSErwan Le Ray 
788d1ec8a2eSErwan Le Ray 	stm32_port->throttled = true;
78948a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
79048a6092fSMaxime Coquelin }
79148a6092fSMaxime Coquelin 
79248a6092fSMaxime Coquelin /* Unthrottle the remote, the input buffer can now accept data. */
79356f9a76cSErwan Le Ray static void stm32_usart_unthrottle(struct uart_port *port)
79448a6092fSMaxime Coquelin {
795ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
796d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
79748a6092fSMaxime Coquelin 	unsigned long flags;
79848a6092fSMaxime Coquelin 
79948a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
80056f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, stm32_port->cr1_irq);
801d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
80256f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, stm32_port->cr3_irq);
803d0a6a7bcSErwan Le Ray 
804d1ec8a2eSErwan Le Ray 	/*
805d1ec8a2eSErwan Le Ray 	 * Switch back to DMA mode (re-enable DMA request line).
806d1ec8a2eSErwan Le Ray 	 * Hardware flow control is stopped when FIFO is not full any more.
807d1ec8a2eSErwan Le Ray 	 */
808d1ec8a2eSErwan Le Ray 	if (stm32_port->rx_ch)
809d1ec8a2eSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR);
810d1ec8a2eSErwan Le Ray 
811d1ec8a2eSErwan Le Ray 	stm32_port->throttled = false;
81248a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
81348a6092fSMaxime Coquelin }
81448a6092fSMaxime Coquelin 
81548a6092fSMaxime Coquelin /* Receive stop */
81656f9a76cSErwan Le Ray static void stm32_usart_stop_rx(struct uart_port *port)
81748a6092fSMaxime Coquelin {
818ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
819d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
820ada8618fSAlexandre TORGUE 
821e0abc903SErwan Le Ray 	/* Disable DMA request line. */
822e0abc903SErwan Le Ray 	if (stm32_port->rx_ch)
823e0abc903SErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
824e0abc903SErwan Le Ray 
82556f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
826d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
82756f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
82848a6092fSMaxime Coquelin }
82948a6092fSMaxime Coquelin 
83048a6092fSMaxime Coquelin /* Handle breaks - ignored by us */
83156f9a76cSErwan Le Ray static void stm32_usart_break_ctl(struct uart_port *port, int break_state)
83248a6092fSMaxime Coquelin {
83348a6092fSMaxime Coquelin }
83448a6092fSMaxime Coquelin 
8356eeb348cSErwan Le Ray static int stm32_usart_start_rx_dma_cyclic(struct uart_port *port)
8366eeb348cSErwan Le Ray {
8376eeb348cSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
8386eeb348cSErwan Le Ray 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
8396eeb348cSErwan Le Ray 	struct dma_async_tx_descriptor *desc;
8406eeb348cSErwan Le Ray 	int ret;
8416eeb348cSErwan Le Ray 
8426eeb348cSErwan Le Ray 	stm32_port->last_res = RX_BUF_L;
8436eeb348cSErwan Le Ray 	/* Prepare a DMA cyclic transaction */
8446eeb348cSErwan Le Ray 	desc = dmaengine_prep_dma_cyclic(stm32_port->rx_ch,
8456eeb348cSErwan Le Ray 					 stm32_port->rx_dma_buf,
8466eeb348cSErwan Le Ray 					 RX_BUF_L, RX_BUF_P,
8476eeb348cSErwan Le Ray 					 DMA_DEV_TO_MEM,
8486eeb348cSErwan Le Ray 					 DMA_PREP_INTERRUPT);
8496eeb348cSErwan Le Ray 	if (!desc) {
8506eeb348cSErwan Le Ray 		dev_err(port->dev, "rx dma prep cyclic failed\n");
8516eeb348cSErwan Le Ray 		return -ENODEV;
8526eeb348cSErwan Le Ray 	}
8536eeb348cSErwan Le Ray 
8546eeb348cSErwan Le Ray 	desc->callback = stm32_usart_rx_dma_complete;
8556eeb348cSErwan Le Ray 	desc->callback_param = port;
8566eeb348cSErwan Le Ray 
8576eeb348cSErwan Le Ray 	/* Push current DMA transaction in the pending queue */
8586eeb348cSErwan Le Ray 	ret = dma_submit_error(dmaengine_submit(desc));
8596eeb348cSErwan Le Ray 	if (ret) {
8606eeb348cSErwan Le Ray 		dmaengine_terminate_sync(stm32_port->rx_ch);
8616eeb348cSErwan Le Ray 		return ret;
8626eeb348cSErwan Le Ray 	}
8636eeb348cSErwan Le Ray 
8646eeb348cSErwan Le Ray 	/* Issue pending DMA requests */
8656eeb348cSErwan Le Ray 	dma_async_issue_pending(stm32_port->rx_ch);
8666eeb348cSErwan Le Ray 
8676eeb348cSErwan Le Ray 	/*
8686eeb348cSErwan Le Ray 	 * DMA request line not re-enabled at resume when port is throttled.
8696eeb348cSErwan Le Ray 	 * It will be re-enabled by unthrottle ops.
8706eeb348cSErwan Le Ray 	 */
8716eeb348cSErwan Le Ray 	if (!stm32_port->throttled)
8726eeb348cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR);
8736eeb348cSErwan Le Ray 
8746eeb348cSErwan Le Ray 	return 0;
8756eeb348cSErwan Le Ray }
8766eeb348cSErwan Le Ray 
87756f9a76cSErwan Le Ray static int stm32_usart_startup(struct uart_port *port)
87848a6092fSMaxime Coquelin {
879ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
880d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
881f4518a8aSErwan Le Ray 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
88248a6092fSMaxime Coquelin 	const char *name = to_platform_device(port->dev)->name;
88348a6092fSMaxime Coquelin 	u32 val;
88448a6092fSMaxime Coquelin 	int ret;
88548a6092fSMaxime Coquelin 
88656f9a76cSErwan Le Ray 	ret = request_threaded_irq(port->irq, stm32_usart_interrupt,
88756f9a76cSErwan Le Ray 				   stm32_usart_threaded_interrupt,
888e359b441SJohan Hovold 				   IRQF_ONESHOT | IRQF_NO_SUSPEND,
889e359b441SJohan Hovold 				   name, port);
89048a6092fSMaxime Coquelin 	if (ret)
89148a6092fSMaxime Coquelin 		return ret;
89248a6092fSMaxime Coquelin 
8933cd66593SMartin Devera 	if (stm32_port->swap) {
8943cd66593SMartin Devera 		val = readl_relaxed(port->membase + ofs->cr2);
8953cd66593SMartin Devera 		val |= USART_CR2_SWAP;
8963cd66593SMartin Devera 		writel_relaxed(val, port->membase + ofs->cr2);
8973cd66593SMartin Devera 	}
8983cd66593SMartin Devera 
89984872dc4SErwan Le Ray 	/* RX FIFO Flush */
90084872dc4SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
901315e2d8aSErwan Le Ray 		writel_relaxed(USART_RQR_RXFRQ, port->membase + ofs->rqr);
90248a6092fSMaxime Coquelin 
903e0abc903SErwan Le Ray 	if (stm32_port->rx_ch) {
9046eeb348cSErwan Le Ray 		ret = stm32_usart_start_rx_dma_cyclic(port);
905e0abc903SErwan Le Ray 		if (ret) {
9066eeb348cSErwan Le Ray 			free_irq(port->irq, port);
9076eeb348cSErwan Le Ray 			return ret;
908e0abc903SErwan Le Ray 		}
909e0abc903SErwan Le Ray 	}
910d1ec8a2eSErwan Le Ray 
91125a8e761SErwan Le Ray 	/* RX enabling */
912f4518a8aSErwan Le Ray 	val = stm32_port->cr1_irq | USART_CR1_RE | BIT(cfg->uart_enable_bit);
91356f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, val);
91484872dc4SErwan Le Ray 
91548a6092fSMaxime Coquelin 	return 0;
91648a6092fSMaxime Coquelin }
91748a6092fSMaxime Coquelin 
91856f9a76cSErwan Le Ray static void stm32_usart_shutdown(struct uart_port *port)
91948a6092fSMaxime Coquelin {
920ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
921d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
922d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
92364c32eabSErwan Le Ray 	u32 val, isr;
92464c32eabSErwan Le Ray 	int ret;
92548a6092fSMaxime Coquelin 
9269a135f16SValentin Caron 	if (stm32_usart_tx_dma_enabled(stm32_port))
92756a23f93SValentin Caron 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
9289a135f16SValentin Caron 
9299a135f16SValentin Caron 	if (stm32_usart_tx_dma_started(stm32_port))
9309a135f16SValentin Caron 		stm32_usart_tx_dma_terminate(stm32_port);
93156a23f93SValentin Caron 
9326cf61b9bSManivannan Sadhasivam 	/* Disable modem control interrupts */
93356f9a76cSErwan Le Ray 	stm32_usart_disable_ms(port);
9346cf61b9bSManivannan Sadhasivam 
9354cc0ed62SErwan Le Ray 	val = USART_CR1_TXEIE | USART_CR1_TE;
9364cc0ed62SErwan Le Ray 	val |= stm32_port->cr1_irq | USART_CR1_RE;
93787f1f809SAlexandre TORGUE 	val |= BIT(cfg->uart_enable_bit);
938351a762aSGerald Baeza 	if (stm32_port->fifoen)
939351a762aSGerald Baeza 		val |= USART_CR1_FIFOEN;
94064c32eabSErwan Le Ray 
94164c32eabSErwan Le Ray 	ret = readl_relaxed_poll_timeout(port->membase + ofs->isr,
94264c32eabSErwan Le Ray 					 isr, (isr & USART_SR_TC),
94364c32eabSErwan Le Ray 					 10, 100000);
94464c32eabSErwan Le Ray 
945c31c3ea0SErwan Le Ray 	/* Send the TC error message only when ISR_TC is not set */
94664c32eabSErwan Le Ray 	if (ret)
947c31c3ea0SErwan Le Ray 		dev_err(port->dev, "Transmission is not complete\n");
94864c32eabSErwan Le Ray 
949e0abc903SErwan Le Ray 	/* Disable RX DMA. */
950e0abc903SErwan Le Ray 	if (stm32_port->rx_ch)
951e0abc903SErwan Le Ray 		dmaengine_terminate_async(stm32_port->rx_ch);
952e0abc903SErwan Le Ray 
9539f77d192SErwan Le Ray 	/* flush RX & TX FIFO */
9549f77d192SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
9559f77d192SErwan Le Ray 		writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ,
9569f77d192SErwan Le Ray 			       port->membase + ofs->rqr);
9579f77d192SErwan Le Ray 
95856f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, val);
95948a6092fSMaxime Coquelin 
96048a6092fSMaxime Coquelin 	free_irq(port->irq, port);
96148a6092fSMaxime Coquelin }
96248a6092fSMaxime Coquelin 
96356f9a76cSErwan Le Ray static void stm32_usart_set_termios(struct uart_port *port,
96456f9a76cSErwan Le Ray 				    struct ktermios *termios,
96548a6092fSMaxime Coquelin 				    struct ktermios *old)
96648a6092fSMaxime Coquelin {
96748a6092fSMaxime Coquelin 	struct stm32_port *stm32_port = to_stm32_port(port);
968d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
969d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
9701bcda09dSBich HEMON 	struct serial_rs485 *rs485conf = &port->rs485;
971c8a9d043SErwan Le Ray 	unsigned int baud, bits;
97248a6092fSMaxime Coquelin 	u32 usartdiv, mantissa, fraction, oversampling;
97348a6092fSMaxime Coquelin 	tcflag_t cflag = termios->c_cflag;
974f264c6f6SErwan Le Ray 	u32 cr1, cr2, cr3, isr;
97548a6092fSMaxime Coquelin 	unsigned long flags;
976f264c6f6SErwan Le Ray 	int ret;
97748a6092fSMaxime Coquelin 
97848a6092fSMaxime Coquelin 	if (!stm32_port->hw_flow_control)
97948a6092fSMaxime Coquelin 		cflag &= ~CRTSCTS;
98048a6092fSMaxime Coquelin 
98148a6092fSMaxime Coquelin 	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8);
98248a6092fSMaxime Coquelin 
98348a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
98448a6092fSMaxime Coquelin 
985f264c6f6SErwan Le Ray 	ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr,
986f264c6f6SErwan Le Ray 						isr,
987f264c6f6SErwan Le Ray 						(isr & USART_SR_TC),
988f264c6f6SErwan Le Ray 						10, 100000);
989f264c6f6SErwan Le Ray 
990f264c6f6SErwan Le Ray 	/* Send the TC error message only when ISR_TC is not set. */
991f264c6f6SErwan Le Ray 	if (ret)
992f264c6f6SErwan Le Ray 		dev_err(port->dev, "Transmission is not complete\n");
993f264c6f6SErwan Le Ray 
99448a6092fSMaxime Coquelin 	/* Stop serial port and reset value */
995ada8618fSAlexandre TORGUE 	writel_relaxed(0, port->membase + ofs->cr1);
99648a6092fSMaxime Coquelin 
99784872dc4SErwan Le Ray 	/* flush RX & TX FIFO */
99884872dc4SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
999315e2d8aSErwan Le Ray 		writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ,
1000315e2d8aSErwan Le Ray 			       port->membase + ofs->rqr);
10011bcda09dSBich HEMON 
100284872dc4SErwan Le Ray 	cr1 = USART_CR1_TE | USART_CR1_RE;
1003351a762aSGerald Baeza 	if (stm32_port->fifoen)
1004351a762aSGerald Baeza 		cr1 |= USART_CR1_FIFOEN;
10053cd66593SMartin Devera 	cr2 = stm32_port->swap ? USART_CR2_SWAP : 0;
100625a8e761SErwan Le Ray 
100725a8e761SErwan Le Ray 	/* Tx and RX FIFO configuration */
1008d075719eSErwan Le Ray 	cr3 = readl_relaxed(port->membase + ofs->cr3);
100925a8e761SErwan Le Ray 	cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTIE;
101025a8e761SErwan Le Ray 	if (stm32_port->fifoen) {
10112aa1bbb2SFabrice Gasnier 		if (stm32_port->txftcfg >= 0)
10122aa1bbb2SFabrice Gasnier 			cr3 |= stm32_port->txftcfg << USART_CR3_TXFTCFG_SHIFT;
10132aa1bbb2SFabrice Gasnier 		if (stm32_port->rxftcfg >= 0)
10142aa1bbb2SFabrice Gasnier 			cr3 |= stm32_port->rxftcfg << USART_CR3_RXFTCFG_SHIFT;
101525a8e761SErwan Le Ray 	}
101648a6092fSMaxime Coquelin 
101748a6092fSMaxime Coquelin 	if (cflag & CSTOPB)
101848a6092fSMaxime Coquelin 		cr2 |= USART_CR2_STOP_2B;
101948a6092fSMaxime Coquelin 
10203ec2ff37SJiri Slaby 	bits = tty_get_char_size(cflag);
10216c5962f3SErwan Le Ray 	stm32_port->rdr_mask = (BIT(bits) - 1);
1022c8a9d043SErwan Le Ray 
102348a6092fSMaxime Coquelin 	if (cflag & PARENB) {
1024c8a9d043SErwan Le Ray 		bits++;
102548a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PCE;
1026c8a9d043SErwan Le Ray 	}
1027c8a9d043SErwan Le Ray 
1028c8a9d043SErwan Le Ray 	/*
1029c8a9d043SErwan Le Ray 	 * Word length configuration:
1030c8a9d043SErwan Le Ray 	 * CS8 + parity, 9 bits word aka [M1:M0] = 0b01
1031c8a9d043SErwan Le Ray 	 * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10
1032c8a9d043SErwan Le Ray 	 * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00
1033c8a9d043SErwan Le Ray 	 * M0 and M1 already cleared by cr1 initialization.
1034c8a9d043SErwan Le Ray 	 */
1035c8a9d043SErwan Le Ray 	if (bits == 9)
1036ada8618fSAlexandre TORGUE 		cr1 |= USART_CR1_M0;
1037c8a9d043SErwan Le Ray 	else if ((bits == 7) && cfg->has_7bits_data)
1038c8a9d043SErwan Le Ray 		cr1 |= USART_CR1_M1;
1039c8a9d043SErwan Le Ray 	else if (bits != 8)
1040c8a9d043SErwan Le Ray 		dev_dbg(port->dev, "Unsupported data bits config: %u bits\n"
1041c8a9d043SErwan Le Ray 			, bits);
104248a6092fSMaxime Coquelin 
10434cc0ed62SErwan Le Ray 	if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch ||
10442aa1bbb2SFabrice Gasnier 				       (stm32_port->fifoen &&
10452aa1bbb2SFabrice Gasnier 					stm32_port->rxftcfg >= 0))) {
10464cc0ed62SErwan Le Ray 		if (cflag & CSTOPB)
10474cc0ed62SErwan Le Ray 			bits = bits + 3; /* 1 start bit + 2 stop bits */
10484cc0ed62SErwan Le Ray 		else
10494cc0ed62SErwan Le Ray 			bits = bits + 2; /* 1 start bit + 1 stop bit */
10504cc0ed62SErwan Le Ray 
10514cc0ed62SErwan Le Ray 		/* RX timeout irq to occur after last stop bit + bits */
10524cc0ed62SErwan Le Ray 		stm32_port->cr1_irq = USART_CR1_RTOIE;
10534cc0ed62SErwan Le Ray 		writel_relaxed(bits, port->membase + ofs->rtor);
10544cc0ed62SErwan Le Ray 		cr2 |= USART_CR2_RTOEN;
105533bb2f6aSErwan Le Ray 		/*
105633bb2f6aSErwan Le Ray 		 * Enable fifo threshold irq in two cases, either when there is no DMA, or when
105733bb2f6aSErwan Le Ray 		 * wake up over usart, from low power until the DMA gets re-enabled by resume.
105833bb2f6aSErwan Le Ray 		 */
1059d0a6a7bcSErwan Le Ray 		stm32_port->cr3_irq =  USART_CR3_RXFTIE;
10604cc0ed62SErwan Le Ray 	}
10614cc0ed62SErwan Le Ray 
1062d0a6a7bcSErwan Le Ray 	cr1 |= stm32_port->cr1_irq;
1063d0a6a7bcSErwan Le Ray 	cr3 |= stm32_port->cr3_irq;
1064d0a6a7bcSErwan Le Ray 
106548a6092fSMaxime Coquelin 	if (cflag & PARODD)
106648a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PS;
106748a6092fSMaxime Coquelin 
106848a6092fSMaxime Coquelin 	port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
106948a6092fSMaxime Coquelin 	if (cflag & CRTSCTS) {
107048a6092fSMaxime Coquelin 		port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
107135abe98fSBich HEMON 		cr3 |= USART_CR3_CTSE | USART_CR3_RTSE;
107248a6092fSMaxime Coquelin 	}
107348a6092fSMaxime Coquelin 
107448a6092fSMaxime Coquelin 	usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud);
107548a6092fSMaxime Coquelin 
107648a6092fSMaxime Coquelin 	/*
107748a6092fSMaxime Coquelin 	 * The USART supports 16 or 8 times oversampling.
107848a6092fSMaxime Coquelin 	 * By default we prefer 16 times oversampling, so that the receiver
107948a6092fSMaxime Coquelin 	 * has a better tolerance to clock deviations.
108048a6092fSMaxime Coquelin 	 * 8 times oversampling is only used to achieve higher speeds.
108148a6092fSMaxime Coquelin 	 */
108248a6092fSMaxime Coquelin 	if (usartdiv < 16) {
108348a6092fSMaxime Coquelin 		oversampling = 8;
10841bcda09dSBich HEMON 		cr1 |= USART_CR1_OVER8;
108556f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_OVER8);
108648a6092fSMaxime Coquelin 	} else {
108748a6092fSMaxime Coquelin 		oversampling = 16;
10881bcda09dSBich HEMON 		cr1 &= ~USART_CR1_OVER8;
108956f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_OVER8);
109048a6092fSMaxime Coquelin 	}
109148a6092fSMaxime Coquelin 
109248a6092fSMaxime Coquelin 	mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT;
109348a6092fSMaxime Coquelin 	fraction = usartdiv % oversampling;
1094ada8618fSAlexandre TORGUE 	writel_relaxed(mantissa | fraction, port->membase + ofs->brr);
109548a6092fSMaxime Coquelin 
109648a6092fSMaxime Coquelin 	uart_update_timeout(port, cflag, baud);
109748a6092fSMaxime Coquelin 
109848a6092fSMaxime Coquelin 	port->read_status_mask = USART_SR_ORE;
109948a6092fSMaxime Coquelin 	if (termios->c_iflag & INPCK)
110048a6092fSMaxime Coquelin 		port->read_status_mask |= USART_SR_PE | USART_SR_FE;
110148a6092fSMaxime Coquelin 	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
11024f01d833SErwan Le Ray 		port->read_status_mask |= USART_SR_FE;
110348a6092fSMaxime Coquelin 
110448a6092fSMaxime Coquelin 	/* Characters to ignore */
110548a6092fSMaxime Coquelin 	port->ignore_status_mask = 0;
110648a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNPAR)
110748a6092fSMaxime Coquelin 		port->ignore_status_mask = USART_SR_PE | USART_SR_FE;
110848a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNBRK) {
11094f01d833SErwan Le Ray 		port->ignore_status_mask |= USART_SR_FE;
111048a6092fSMaxime Coquelin 		/*
111148a6092fSMaxime Coquelin 		 * If we're ignoring parity and break indicators,
111248a6092fSMaxime Coquelin 		 * ignore overruns too (for real raw support).
111348a6092fSMaxime Coquelin 		 */
111448a6092fSMaxime Coquelin 		if (termios->c_iflag & IGNPAR)
111548a6092fSMaxime Coquelin 			port->ignore_status_mask |= USART_SR_ORE;
111648a6092fSMaxime Coquelin 	}
111748a6092fSMaxime Coquelin 
111848a6092fSMaxime Coquelin 	/* Ignore all characters if CREAD is not set */
111948a6092fSMaxime Coquelin 	if ((termios->c_cflag & CREAD) == 0)
112048a6092fSMaxime Coquelin 		port->ignore_status_mask |= USART_SR_DUMMY_RX;
112148a6092fSMaxime Coquelin 
112233bb2f6aSErwan Le Ray 	if (stm32_port->rx_ch) {
112333bb2f6aSErwan Le Ray 		/*
112433bb2f6aSErwan Le Ray 		 * Setup DMA to collect only valid data and enable error irqs.
112533bb2f6aSErwan Le Ray 		 * This also enables break reception when using DMA.
112633bb2f6aSErwan Le Ray 		 */
112733bb2f6aSErwan Le Ray 		cr1 |= USART_CR1_PEIE;
112833bb2f6aSErwan Le Ray 		cr3 |= USART_CR3_EIE;
112934891872SAlexandre TORGUE 		cr3 |= USART_CR3_DMAR;
113033bb2f6aSErwan Le Ray 		cr3 |= USART_CR3_DDRE;
113133bb2f6aSErwan Le Ray 	}
113234891872SAlexandre TORGUE 
11331bcda09dSBich HEMON 	if (rs485conf->flags & SER_RS485_ENABLED) {
113456f9a76cSErwan Le Ray 		stm32_usart_config_reg_rs485(&cr1, &cr3,
11351bcda09dSBich HEMON 					     rs485conf->delay_rts_before_send,
113656f9a76cSErwan Le Ray 					     rs485conf->delay_rts_after_send,
113756f9a76cSErwan Le Ray 					     baud);
11381bcda09dSBich HEMON 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
11391bcda09dSBich HEMON 			cr3 &= ~USART_CR3_DEP;
11401bcda09dSBich HEMON 			rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
11411bcda09dSBich HEMON 		} else {
11421bcda09dSBich HEMON 			cr3 |= USART_CR3_DEP;
11431bcda09dSBich HEMON 			rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
11441bcda09dSBich HEMON 		}
11451bcda09dSBich HEMON 
11461bcda09dSBich HEMON 	} else {
11471bcda09dSBich HEMON 		cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP);
11481bcda09dSBich HEMON 		cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
11491bcda09dSBich HEMON 	}
11501bcda09dSBich HEMON 
115112761869SErwan Le Ray 	/* Configure wake up from low power on start bit detection */
11523d530017SAlexandre Torgue 	if (stm32_port->wakeup_src) {
115312761869SErwan Le Ray 		cr3 &= ~USART_CR3_WUS_MASK;
115412761869SErwan Le Ray 		cr3 |= USART_CR3_WUS_START_BIT;
115512761869SErwan Le Ray 	}
115612761869SErwan Le Ray 
1157ada8618fSAlexandre TORGUE 	writel_relaxed(cr3, port->membase + ofs->cr3);
1158ada8618fSAlexandre TORGUE 	writel_relaxed(cr2, port->membase + ofs->cr2);
1159ada8618fSAlexandre TORGUE 	writel_relaxed(cr1, port->membase + ofs->cr1);
116048a6092fSMaxime Coquelin 
116156f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
116248a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
1163436c9793SErwan Le Ray 
1164436c9793SErwan Le Ray 	/* Handle modem control interrupts */
1165436c9793SErwan Le Ray 	if (UART_ENABLE_MS(port, termios->c_cflag))
1166436c9793SErwan Le Ray 		stm32_usart_enable_ms(port);
1167436c9793SErwan Le Ray 	else
1168436c9793SErwan Le Ray 		stm32_usart_disable_ms(port);
116948a6092fSMaxime Coquelin }
117048a6092fSMaxime Coquelin 
117156f9a76cSErwan Le Ray static const char *stm32_usart_type(struct uart_port *port)
117248a6092fSMaxime Coquelin {
117348a6092fSMaxime Coquelin 	return (port->type == PORT_STM32) ? DRIVER_NAME : NULL;
117448a6092fSMaxime Coquelin }
117548a6092fSMaxime Coquelin 
117656f9a76cSErwan Le Ray static void stm32_usart_release_port(struct uart_port *port)
117748a6092fSMaxime Coquelin {
117848a6092fSMaxime Coquelin }
117948a6092fSMaxime Coquelin 
118056f9a76cSErwan Le Ray static int stm32_usart_request_port(struct uart_port *port)
118148a6092fSMaxime Coquelin {
118248a6092fSMaxime Coquelin 	return 0;
118348a6092fSMaxime Coquelin }
118448a6092fSMaxime Coquelin 
118556f9a76cSErwan Le Ray static void stm32_usart_config_port(struct uart_port *port, int flags)
118648a6092fSMaxime Coquelin {
118748a6092fSMaxime Coquelin 	if (flags & UART_CONFIG_TYPE)
118848a6092fSMaxime Coquelin 		port->type = PORT_STM32;
118948a6092fSMaxime Coquelin }
119048a6092fSMaxime Coquelin 
119148a6092fSMaxime Coquelin static int
119256f9a76cSErwan Le Ray stm32_usart_verify_port(struct uart_port *port, struct serial_struct *ser)
119348a6092fSMaxime Coquelin {
119448a6092fSMaxime Coquelin 	/* No user changeable parameters */
119548a6092fSMaxime Coquelin 	return -EINVAL;
119648a6092fSMaxime Coquelin }
119748a6092fSMaxime Coquelin 
119856f9a76cSErwan Le Ray static void stm32_usart_pm(struct uart_port *port, unsigned int state,
119948a6092fSMaxime Coquelin 			   unsigned int oldstate)
120048a6092fSMaxime Coquelin {
120148a6092fSMaxime Coquelin 	struct stm32_port *stm32port = container_of(port,
120248a6092fSMaxime Coquelin 			struct stm32_port, port);
1203d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
1204d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32port->info->cfg;
120518ee37e1SJohan Hovold 	unsigned long flags;
120648a6092fSMaxime Coquelin 
120748a6092fSMaxime Coquelin 	switch (state) {
120848a6092fSMaxime Coquelin 	case UART_PM_STATE_ON:
1209fb6dcef6SErwan Le Ray 		pm_runtime_get_sync(port->dev);
121048a6092fSMaxime Coquelin 		break;
121148a6092fSMaxime Coquelin 	case UART_PM_STATE_OFF:
121248a6092fSMaxime Coquelin 		spin_lock_irqsave(&port->lock, flags);
121356f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
121448a6092fSMaxime Coquelin 		spin_unlock_irqrestore(&port->lock, flags);
1215fb6dcef6SErwan Le Ray 		pm_runtime_put_sync(port->dev);
121648a6092fSMaxime Coquelin 		break;
121748a6092fSMaxime Coquelin 	}
121848a6092fSMaxime Coquelin }
121948a6092fSMaxime Coquelin 
122048a6092fSMaxime Coquelin static const struct uart_ops stm32_uart_ops = {
122156f9a76cSErwan Le Ray 	.tx_empty	= stm32_usart_tx_empty,
122256f9a76cSErwan Le Ray 	.set_mctrl	= stm32_usart_set_mctrl,
122356f9a76cSErwan Le Ray 	.get_mctrl	= stm32_usart_get_mctrl,
122456f9a76cSErwan Le Ray 	.stop_tx	= stm32_usart_stop_tx,
122556f9a76cSErwan Le Ray 	.start_tx	= stm32_usart_start_tx,
122656f9a76cSErwan Le Ray 	.throttle	= stm32_usart_throttle,
122756f9a76cSErwan Le Ray 	.unthrottle	= stm32_usart_unthrottle,
122856f9a76cSErwan Le Ray 	.stop_rx	= stm32_usart_stop_rx,
122956f9a76cSErwan Le Ray 	.enable_ms	= stm32_usart_enable_ms,
123056f9a76cSErwan Le Ray 	.break_ctl	= stm32_usart_break_ctl,
123156f9a76cSErwan Le Ray 	.startup	= stm32_usart_startup,
123256f9a76cSErwan Le Ray 	.shutdown	= stm32_usart_shutdown,
12333d82be8bSErwan Le Ray 	.flush_buffer	= stm32_usart_flush_buffer,
123456f9a76cSErwan Le Ray 	.set_termios	= stm32_usart_set_termios,
123556f9a76cSErwan Le Ray 	.pm		= stm32_usart_pm,
123656f9a76cSErwan Le Ray 	.type		= stm32_usart_type,
123756f9a76cSErwan Le Ray 	.release_port	= stm32_usart_release_port,
123856f9a76cSErwan Le Ray 	.request_port	= stm32_usart_request_port,
123956f9a76cSErwan Le Ray 	.config_port	= stm32_usart_config_port,
124056f9a76cSErwan Le Ray 	.verify_port	= stm32_usart_verify_port,
124148a6092fSMaxime Coquelin };
124248a6092fSMaxime Coquelin 
12432aa1bbb2SFabrice Gasnier /*
12442aa1bbb2SFabrice Gasnier  * STM32H7 RX & TX FIFO threshold configuration (CR3 RXFTCFG / TXFTCFG)
12452aa1bbb2SFabrice Gasnier  * Note: 1 isn't a valid value in RXFTCFG / TXFTCFG. In this case,
12462aa1bbb2SFabrice Gasnier  * RXNEIE / TXEIE can be used instead of threshold irqs: RXFTIE / TXFTIE.
12472aa1bbb2SFabrice Gasnier  * So, RXFTCFG / TXFTCFG bitfields values are encoded as array index + 1.
12482aa1bbb2SFabrice Gasnier  */
12492aa1bbb2SFabrice Gasnier static const u32 stm32h7_usart_fifo_thresh_cfg[] = { 1, 2, 4, 8, 12, 14, 16 };
12502aa1bbb2SFabrice Gasnier 
12512aa1bbb2SFabrice Gasnier static void stm32_usart_get_ftcfg(struct platform_device *pdev, const char *p,
12522aa1bbb2SFabrice Gasnier 				  int *ftcfg)
12532aa1bbb2SFabrice Gasnier {
12542aa1bbb2SFabrice Gasnier 	u32 bytes, i;
12552aa1bbb2SFabrice Gasnier 
12562aa1bbb2SFabrice Gasnier 	/* DT option to get RX & TX FIFO threshold (default to 8 bytes) */
12572aa1bbb2SFabrice Gasnier 	if (of_property_read_u32(pdev->dev.of_node, p, &bytes))
12582aa1bbb2SFabrice Gasnier 		bytes = 8;
12592aa1bbb2SFabrice Gasnier 
12602aa1bbb2SFabrice Gasnier 	for (i = 0; i < ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg); i++)
12612aa1bbb2SFabrice Gasnier 		if (stm32h7_usart_fifo_thresh_cfg[i] >= bytes)
12622aa1bbb2SFabrice Gasnier 			break;
12632aa1bbb2SFabrice Gasnier 	if (i >= ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg))
12642aa1bbb2SFabrice Gasnier 		i = ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg) - 1;
12652aa1bbb2SFabrice Gasnier 
12662aa1bbb2SFabrice Gasnier 	dev_dbg(&pdev->dev, "%s set to %d bytes\n", p,
12672aa1bbb2SFabrice Gasnier 		stm32h7_usart_fifo_thresh_cfg[i]);
12682aa1bbb2SFabrice Gasnier 
12692aa1bbb2SFabrice Gasnier 	/* Provide FIFO threshold ftcfg (1 is invalid: threshold irq unused) */
12702aa1bbb2SFabrice Gasnier 	if (i)
12712aa1bbb2SFabrice Gasnier 		*ftcfg = i - 1;
12722aa1bbb2SFabrice Gasnier 	else
12732aa1bbb2SFabrice Gasnier 		*ftcfg = -EINVAL;
12742aa1bbb2SFabrice Gasnier }
12752aa1bbb2SFabrice Gasnier 
127697f3a085SErwan Le Ray static void stm32_usart_deinit_port(struct stm32_port *stm32port)
127797f3a085SErwan Le Ray {
127897f3a085SErwan Le Ray 	clk_disable_unprepare(stm32port->clk);
127997f3a085SErwan Le Ray }
128097f3a085SErwan Le Ray 
128156f9a76cSErwan Le Ray static int stm32_usart_init_port(struct stm32_port *stm32port,
128248a6092fSMaxime Coquelin 				 struct platform_device *pdev)
128348a6092fSMaxime Coquelin {
128448a6092fSMaxime Coquelin 	struct uart_port *port = &stm32port->port;
128548a6092fSMaxime Coquelin 	struct resource *res;
1286e0f2a902SErwan Le Ray 	int ret, irq;
128748a6092fSMaxime Coquelin 
1288e0f2a902SErwan Le Ray 	irq = platform_get_irq(pdev, 0);
1289217b04c6STang Bin 	if (irq < 0)
1290217b04c6STang Bin 		return irq;
129192fc0023SErwan Le Ray 
129248a6092fSMaxime Coquelin 	port->iotype	= UPIO_MEM;
129348a6092fSMaxime Coquelin 	port->flags	= UPF_BOOT_AUTOCONF;
129448a6092fSMaxime Coquelin 	port->ops	= &stm32_uart_ops;
129548a6092fSMaxime Coquelin 	port->dev	= &pdev->dev;
1296d075719eSErwan Le Ray 	port->fifosize	= stm32port->info->cfg.fifosize;
12979feedaa7SDmitry Safonov 	port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE);
1298e0f2a902SErwan Le Ray 	port->irq = irq;
129956f9a76cSErwan Le Ray 	port->rs485_config = stm32_usart_config_rs485;
13007d8f6861SBich HEMON 
130156f9a76cSErwan Le Ray 	ret = stm32_usart_init_rs485(port, pdev);
1302c150c0f3SLukas Wunner 	if (ret)
1303c150c0f3SLukas Wunner 		return ret;
13047d8f6861SBich HEMON 
13053d530017SAlexandre Torgue 	stm32port->wakeup_src = stm32port->info->cfg.has_wakeup &&
13063d530017SAlexandre Torgue 		of_property_read_bool(pdev->dev.of_node, "wakeup-source");
13072c58e560SErwan Le Ray 
13083cd66593SMartin Devera 	stm32port->swap = stm32port->info->cfg.has_swap &&
13093cd66593SMartin Devera 		of_property_read_bool(pdev->dev.of_node, "rx-tx-swap");
13103cd66593SMartin Devera 
1311351a762aSGerald Baeza 	stm32port->fifoen = stm32port->info->cfg.has_fifo;
13122aa1bbb2SFabrice Gasnier 	if (stm32port->fifoen) {
13132aa1bbb2SFabrice Gasnier 		stm32_usart_get_ftcfg(pdev, "rx-threshold",
13142aa1bbb2SFabrice Gasnier 				      &stm32port->rxftcfg);
13152aa1bbb2SFabrice Gasnier 		stm32_usart_get_ftcfg(pdev, "tx-threshold",
13162aa1bbb2SFabrice Gasnier 				      &stm32port->txftcfg);
13172aa1bbb2SFabrice Gasnier 	}
131848a6092fSMaxime Coquelin 
13193d881e32STang Bin 	port->membase = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
132048a6092fSMaxime Coquelin 	if (IS_ERR(port->membase))
132148a6092fSMaxime Coquelin 		return PTR_ERR(port->membase);
132248a6092fSMaxime Coquelin 	port->mapbase = res->start;
132348a6092fSMaxime Coquelin 
132448a6092fSMaxime Coquelin 	spin_lock_init(&port->lock);
132548a6092fSMaxime Coquelin 
132648a6092fSMaxime Coquelin 	stm32port->clk = devm_clk_get(&pdev->dev, NULL);
132748a6092fSMaxime Coquelin 	if (IS_ERR(stm32port->clk))
132848a6092fSMaxime Coquelin 		return PTR_ERR(stm32port->clk);
132948a6092fSMaxime Coquelin 
133048a6092fSMaxime Coquelin 	/* Ensure that clk rate is correct by enabling the clk */
133148a6092fSMaxime Coquelin 	ret = clk_prepare_enable(stm32port->clk);
133248a6092fSMaxime Coquelin 	if (ret)
133348a6092fSMaxime Coquelin 		return ret;
133448a6092fSMaxime Coquelin 
133548a6092fSMaxime Coquelin 	stm32port->port.uartclk = clk_get_rate(stm32port->clk);
1336ada80043SFabrice Gasnier 	if (!stm32port->port.uartclk) {
133748a6092fSMaxime Coquelin 		ret = -EINVAL;
13386cf61b9bSManivannan Sadhasivam 		goto err_clk;
1339ada80043SFabrice Gasnier 	}
134048a6092fSMaxime Coquelin 
13416cf61b9bSManivannan Sadhasivam 	stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0);
13426cf61b9bSManivannan Sadhasivam 	if (IS_ERR(stm32port->gpios)) {
13436cf61b9bSManivannan Sadhasivam 		ret = PTR_ERR(stm32port->gpios);
13446cf61b9bSManivannan Sadhasivam 		goto err_clk;
13456cf61b9bSManivannan Sadhasivam 	}
13466cf61b9bSManivannan Sadhasivam 
13479359369aSErwan Le Ray 	/*
13489359369aSErwan Le Ray 	 * Both CTS/RTS gpios and "st,hw-flow-ctrl" (deprecated) or "uart-has-rtscts"
13499359369aSErwan Le Ray 	 * properties should not be specified.
13509359369aSErwan Le Ray 	 */
13516cf61b9bSManivannan Sadhasivam 	if (stm32port->hw_flow_control) {
13526cf61b9bSManivannan Sadhasivam 		if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) ||
13536cf61b9bSManivannan Sadhasivam 		    mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) {
13546cf61b9bSManivannan Sadhasivam 			dev_err(&pdev->dev, "Conflicting RTS/CTS config\n");
13556cf61b9bSManivannan Sadhasivam 			ret = -EINVAL;
13566cf61b9bSManivannan Sadhasivam 			goto err_clk;
13576cf61b9bSManivannan Sadhasivam 		}
13586cf61b9bSManivannan Sadhasivam 	}
13596cf61b9bSManivannan Sadhasivam 
13606cf61b9bSManivannan Sadhasivam 	return ret;
13616cf61b9bSManivannan Sadhasivam 
13626cf61b9bSManivannan Sadhasivam err_clk:
13636cf61b9bSManivannan Sadhasivam 	clk_disable_unprepare(stm32port->clk);
13646cf61b9bSManivannan Sadhasivam 
136548a6092fSMaxime Coquelin 	return ret;
136648a6092fSMaxime Coquelin }
136748a6092fSMaxime Coquelin 
136856f9a76cSErwan Le Ray static struct stm32_port *stm32_usart_of_get_port(struct platform_device *pdev)
136948a6092fSMaxime Coquelin {
137048a6092fSMaxime Coquelin 	struct device_node *np = pdev->dev.of_node;
137148a6092fSMaxime Coquelin 	int id;
137248a6092fSMaxime Coquelin 
137348a6092fSMaxime Coquelin 	if (!np)
137448a6092fSMaxime Coquelin 		return NULL;
137548a6092fSMaxime Coquelin 
137648a6092fSMaxime Coquelin 	id = of_alias_get_id(np, "serial");
1377e5707915SGerald Baeza 	if (id < 0) {
1378e5707915SGerald Baeza 		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id);
1379e5707915SGerald Baeza 		return NULL;
1380e5707915SGerald Baeza 	}
138148a6092fSMaxime Coquelin 
138248a6092fSMaxime Coquelin 	if (WARN_ON(id >= STM32_MAX_PORTS))
138348a6092fSMaxime Coquelin 		return NULL;
138448a6092fSMaxime Coquelin 
13856fd9fffbSErwan Le Ray 	stm32_ports[id].hw_flow_control =
13866fd9fffbSErwan Le Ray 		of_property_read_bool (np, "st,hw-flow-ctrl") /*deprecated*/ ||
13876fd9fffbSErwan Le Ray 		of_property_read_bool (np, "uart-has-rtscts");
138848a6092fSMaxime Coquelin 	stm32_ports[id].port.line = id;
13894cc0ed62SErwan Le Ray 	stm32_ports[id].cr1_irq = USART_CR1_RXNEIE;
1390d0a6a7bcSErwan Le Ray 	stm32_ports[id].cr3_irq = 0;
1391e5707915SGerald Baeza 	stm32_ports[id].last_res = RX_BUF_L;
139248a6092fSMaxime Coquelin 	return &stm32_ports[id];
139348a6092fSMaxime Coquelin }
139448a6092fSMaxime Coquelin 
139548a6092fSMaxime Coquelin #ifdef CONFIG_OF
139648a6092fSMaxime Coquelin static const struct of_device_id stm32_match[] = {
1397ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32-uart", .data = &stm32f4_info},
1398ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32f7-uart", .data = &stm32f7_info},
1399270e5a74SFabrice Gasnier 	{ .compatible = "st,stm32h7-uart", .data = &stm32h7_info},
140048a6092fSMaxime Coquelin 	{},
140148a6092fSMaxime Coquelin };
140248a6092fSMaxime Coquelin 
140348a6092fSMaxime Coquelin MODULE_DEVICE_TABLE(of, stm32_match);
140448a6092fSMaxime Coquelin #endif
140548a6092fSMaxime Coquelin 
1406a7770a4bSErwan Le Ray static void stm32_usart_of_dma_rx_remove(struct stm32_port *stm32port,
1407a7770a4bSErwan Le Ray 					 struct platform_device *pdev)
1408a7770a4bSErwan Le Ray {
1409a7770a4bSErwan Le Ray 	if (stm32port->rx_buf)
1410a7770a4bSErwan Le Ray 		dma_free_coherent(&pdev->dev, RX_BUF_L, stm32port->rx_buf,
1411a7770a4bSErwan Le Ray 				  stm32port->rx_dma_buf);
1412a7770a4bSErwan Le Ray }
1413a7770a4bSErwan Le Ray 
141456f9a76cSErwan Le Ray static int stm32_usart_of_dma_rx_probe(struct stm32_port *stm32port,
141534891872SAlexandre TORGUE 				       struct platform_device *pdev)
141634891872SAlexandre TORGUE {
1417d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
141834891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
141934891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
142034891872SAlexandre TORGUE 	struct dma_slave_config config;
142134891872SAlexandre TORGUE 	int ret;
142234891872SAlexandre TORGUE 
1423e359b441SJohan Hovold 	/*
1424e359b441SJohan Hovold 	 * Using DMA and threaded handler for the console could lead to
1425e359b441SJohan Hovold 	 * deadlocks.
1426e359b441SJohan Hovold 	 */
1427e359b441SJohan Hovold 	if (uart_console(port))
1428e359b441SJohan Hovold 		return -ENODEV;
1429e359b441SJohan Hovold 
143059bd4eedSTang Bin 	stm32port->rx_buf = dma_alloc_coherent(dev, RX_BUF_L,
143134891872SAlexandre TORGUE 					       &stm32port->rx_dma_buf,
143234891872SAlexandre TORGUE 					       GFP_KERNEL);
1433a7770a4bSErwan Le Ray 	if (!stm32port->rx_buf)
1434a7770a4bSErwan Le Ray 		return -ENOMEM;
143534891872SAlexandre TORGUE 
143634891872SAlexandre TORGUE 	/* Configure DMA channel */
143734891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
14388e5481d9SArnd Bergmann 	config.src_addr = port->mapbase + ofs->rdr;
143934891872SAlexandre TORGUE 	config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
144034891872SAlexandre TORGUE 
144134891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->rx_ch, &config);
144234891872SAlexandre TORGUE 	if (ret < 0) {
144334891872SAlexandre TORGUE 		dev_err(dev, "rx dma channel config failed\n");
1444a7770a4bSErwan Le Ray 		stm32_usart_of_dma_rx_remove(stm32port, pdev);
1445a7770a4bSErwan Le Ray 		return ret;
144634891872SAlexandre TORGUE 	}
144734891872SAlexandre TORGUE 
144834891872SAlexandre TORGUE 	return 0;
1449a7770a4bSErwan Le Ray }
145034891872SAlexandre TORGUE 
1451a7770a4bSErwan Le Ray static void stm32_usart_of_dma_tx_remove(struct stm32_port *stm32port,
1452a7770a4bSErwan Le Ray 					 struct platform_device *pdev)
1453a7770a4bSErwan Le Ray {
1454a7770a4bSErwan Le Ray 	if (stm32port->tx_buf)
1455a7770a4bSErwan Le Ray 		dma_free_coherent(&pdev->dev, TX_BUF_L, stm32port->tx_buf,
1456a7770a4bSErwan Le Ray 				  stm32port->tx_dma_buf);
145734891872SAlexandre TORGUE }
145834891872SAlexandre TORGUE 
145956f9a76cSErwan Le Ray static int stm32_usart_of_dma_tx_probe(struct stm32_port *stm32port,
146034891872SAlexandre TORGUE 				       struct platform_device *pdev)
146134891872SAlexandre TORGUE {
1462d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
146334891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
146434891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
146534891872SAlexandre TORGUE 	struct dma_slave_config config;
146634891872SAlexandre TORGUE 	int ret;
146734891872SAlexandre TORGUE 
146859bd4eedSTang Bin 	stm32port->tx_buf = dma_alloc_coherent(dev, TX_BUF_L,
146934891872SAlexandre TORGUE 					       &stm32port->tx_dma_buf,
147034891872SAlexandre TORGUE 					       GFP_KERNEL);
1471a7770a4bSErwan Le Ray 	if (!stm32port->tx_buf)
1472a7770a4bSErwan Le Ray 		return -ENOMEM;
147334891872SAlexandre TORGUE 
147434891872SAlexandre TORGUE 	/* Configure DMA channel */
147534891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
14768e5481d9SArnd Bergmann 	config.dst_addr = port->mapbase + ofs->tdr;
147734891872SAlexandre TORGUE 	config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
147834891872SAlexandre TORGUE 
147934891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->tx_ch, &config);
148034891872SAlexandre TORGUE 	if (ret < 0) {
148134891872SAlexandre TORGUE 		dev_err(dev, "tx dma channel config failed\n");
1482a7770a4bSErwan Le Ray 		stm32_usart_of_dma_tx_remove(stm32port, pdev);
1483a7770a4bSErwan Le Ray 		return ret;
148434891872SAlexandre TORGUE 	}
148534891872SAlexandre TORGUE 
148634891872SAlexandre TORGUE 	return 0;
148734891872SAlexandre TORGUE }
148834891872SAlexandre TORGUE 
148956f9a76cSErwan Le Ray static int stm32_usart_serial_probe(struct platform_device *pdev)
149048a6092fSMaxime Coquelin {
149148a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
1492ada8618fSAlexandre TORGUE 	int ret;
149348a6092fSMaxime Coquelin 
149456f9a76cSErwan Le Ray 	stm32port = stm32_usart_of_get_port(pdev);
149548a6092fSMaxime Coquelin 	if (!stm32port)
149648a6092fSMaxime Coquelin 		return -ENODEV;
149748a6092fSMaxime Coquelin 
1498d825f0beSStephen Boyd 	stm32port->info = of_device_get_match_data(&pdev->dev);
1499d825f0beSStephen Boyd 	if (!stm32port->info)
1500ada8618fSAlexandre TORGUE 		return -EINVAL;
1501ada8618fSAlexandre TORGUE 
150256f9a76cSErwan Le Ray 	ret = stm32_usart_init_port(stm32port, pdev);
150348a6092fSMaxime Coquelin 	if (ret)
150448a6092fSMaxime Coquelin 		return ret;
150548a6092fSMaxime Coquelin 
15063d530017SAlexandre Torgue 	if (stm32port->wakeup_src) {
15073d530017SAlexandre Torgue 		device_set_wakeup_capable(&pdev->dev, true);
15083d530017SAlexandre Torgue 		ret = dev_pm_set_wake_irq(&pdev->dev, stm32port->port.irq);
15095297f274SErwan Le Ray 		if (ret)
1510a7770a4bSErwan Le Ray 			goto err_deinit_port;
1511270e5a74SFabrice Gasnier 	}
1512270e5a74SFabrice Gasnier 
1513a7770a4bSErwan Le Ray 	stm32port->rx_ch = dma_request_chan(&pdev->dev, "rx");
1514a7770a4bSErwan Le Ray 	if (PTR_ERR(stm32port->rx_ch) == -EPROBE_DEFER) {
1515a7770a4bSErwan Le Ray 		ret = -EPROBE_DEFER;
1516a7770a4bSErwan Le Ray 		goto err_wakeirq;
1517a7770a4bSErwan Le Ray 	}
1518a7770a4bSErwan Le Ray 	/* Fall back in interrupt mode for any non-deferral error */
1519a7770a4bSErwan Le Ray 	if (IS_ERR(stm32port->rx_ch))
1520a7770a4bSErwan Le Ray 		stm32port->rx_ch = NULL;
152134891872SAlexandre TORGUE 
1522a7770a4bSErwan Le Ray 	stm32port->tx_ch = dma_request_chan(&pdev->dev, "tx");
1523a7770a4bSErwan Le Ray 	if (PTR_ERR(stm32port->tx_ch) == -EPROBE_DEFER) {
1524a7770a4bSErwan Le Ray 		ret = -EPROBE_DEFER;
1525a7770a4bSErwan Le Ray 		goto err_dma_rx;
1526a7770a4bSErwan Le Ray 	}
1527a7770a4bSErwan Le Ray 	/* Fall back in interrupt mode for any non-deferral error */
1528a7770a4bSErwan Le Ray 	if (IS_ERR(stm32port->tx_ch))
1529a7770a4bSErwan Le Ray 		stm32port->tx_ch = NULL;
1530a7770a4bSErwan Le Ray 
1531a7770a4bSErwan Le Ray 	if (stm32port->rx_ch && stm32_usart_of_dma_rx_probe(stm32port, pdev)) {
1532a7770a4bSErwan Le Ray 		/* Fall back in interrupt mode */
1533a7770a4bSErwan Le Ray 		dma_release_channel(stm32port->rx_ch);
1534a7770a4bSErwan Le Ray 		stm32port->rx_ch = NULL;
1535a7770a4bSErwan Le Ray 	}
1536a7770a4bSErwan Le Ray 
1537a7770a4bSErwan Le Ray 	if (stm32port->tx_ch && stm32_usart_of_dma_tx_probe(stm32port, pdev)) {
1538a7770a4bSErwan Le Ray 		/* Fall back in interrupt mode */
1539a7770a4bSErwan Le Ray 		dma_release_channel(stm32port->tx_ch);
1540a7770a4bSErwan Le Ray 		stm32port->tx_ch = NULL;
1541a7770a4bSErwan Le Ray 	}
1542a7770a4bSErwan Le Ray 
1543a7770a4bSErwan Le Ray 	if (!stm32port->rx_ch)
1544a7770a4bSErwan Le Ray 		dev_info(&pdev->dev, "interrupt mode for rx (no dma)\n");
1545a7770a4bSErwan Le Ray 	if (!stm32port->tx_ch)
1546a7770a4bSErwan Le Ray 		dev_info(&pdev->dev, "interrupt mode for tx (no dma)\n");
154734891872SAlexandre TORGUE 
154848a6092fSMaxime Coquelin 	platform_set_drvdata(pdev, &stm32port->port);
154948a6092fSMaxime Coquelin 
1550fb6dcef6SErwan Le Ray 	pm_runtime_get_noresume(&pdev->dev);
1551fb6dcef6SErwan Le Ray 	pm_runtime_set_active(&pdev->dev);
1552fb6dcef6SErwan Le Ray 	pm_runtime_enable(&pdev->dev);
155387fd0741SErwan Le Ray 
155487fd0741SErwan Le Ray 	ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port);
155587fd0741SErwan Le Ray 	if (ret)
155687fd0741SErwan Le Ray 		goto err_port;
155787fd0741SErwan Le Ray 
1558fb6dcef6SErwan Le Ray 	pm_runtime_put_sync(&pdev->dev);
1559fb6dcef6SErwan Le Ray 
156048a6092fSMaxime Coquelin 	return 0;
1561ada80043SFabrice Gasnier 
156287fd0741SErwan Le Ray err_port:
156387fd0741SErwan Le Ray 	pm_runtime_disable(&pdev->dev);
156487fd0741SErwan Le Ray 	pm_runtime_set_suspended(&pdev->dev);
156587fd0741SErwan Le Ray 	pm_runtime_put_noidle(&pdev->dev);
156687fd0741SErwan Le Ray 
156787fd0741SErwan Le Ray 	if (stm32port->tx_ch) {
1568a7770a4bSErwan Le Ray 		stm32_usart_of_dma_tx_remove(stm32port, pdev);
156987fd0741SErwan Le Ray 		dma_release_channel(stm32port->tx_ch);
157087fd0741SErwan Le Ray 	}
157187fd0741SErwan Le Ray 
1572a7770a4bSErwan Le Ray 	if (stm32port->rx_ch)
1573a7770a4bSErwan Le Ray 		stm32_usart_of_dma_rx_remove(stm32port, pdev);
157487fd0741SErwan Le Ray 
1575a7770a4bSErwan Le Ray err_dma_rx:
1576a7770a4bSErwan Le Ray 	if (stm32port->rx_ch)
1577a7770a4bSErwan Le Ray 		dma_release_channel(stm32port->rx_ch);
1578a7770a4bSErwan Le Ray 
1579a7770a4bSErwan Le Ray err_wakeirq:
15803d530017SAlexandre Torgue 	if (stm32port->wakeup_src)
15815297f274SErwan Le Ray 		dev_pm_clear_wake_irq(&pdev->dev);
15825297f274SErwan Le Ray 
1583a7770a4bSErwan Le Ray err_deinit_port:
15843d530017SAlexandre Torgue 	if (stm32port->wakeup_src)
15853d530017SAlexandre Torgue 		device_set_wakeup_capable(&pdev->dev, false);
1586270e5a74SFabrice Gasnier 
158797f3a085SErwan Le Ray 	stm32_usart_deinit_port(stm32port);
1588ada80043SFabrice Gasnier 
1589ada80043SFabrice Gasnier 	return ret;
159048a6092fSMaxime Coquelin }
159148a6092fSMaxime Coquelin 
159256f9a76cSErwan Le Ray static int stm32_usart_serial_remove(struct platform_device *pdev)
159348a6092fSMaxime Coquelin {
159448a6092fSMaxime Coquelin 	struct uart_port *port = platform_get_drvdata(pdev);
1595511c7b1bSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1596d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1597fb6dcef6SErwan Le Ray 	int err;
159833bb2f6aSErwan Le Ray 	u32 cr3;
1599fb6dcef6SErwan Le Ray 
1600fb6dcef6SErwan Le Ray 	pm_runtime_get_sync(&pdev->dev);
160187fd0741SErwan Le Ray 	err = uart_remove_one_port(&stm32_usart_driver, port);
160287fd0741SErwan Le Ray 	if (err)
160387fd0741SErwan Le Ray 		return(err);
160487fd0741SErwan Le Ray 
160587fd0741SErwan Le Ray 	pm_runtime_disable(&pdev->dev);
160687fd0741SErwan Le Ray 	pm_runtime_set_suspended(&pdev->dev);
160787fd0741SErwan Le Ray 	pm_runtime_put_noidle(&pdev->dev);
160834891872SAlexandre TORGUE 
160933bb2f6aSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_PEIE);
161033bb2f6aSErwan Le Ray 	cr3 = readl_relaxed(port->membase + ofs->cr3);
161133bb2f6aSErwan Le Ray 	cr3 &= ~USART_CR3_EIE;
161233bb2f6aSErwan Le Ray 	cr3 &= ~USART_CR3_DMAR;
161333bb2f6aSErwan Le Ray 	cr3 &= ~USART_CR3_DDRE;
161433bb2f6aSErwan Le Ray 	writel_relaxed(cr3, port->membase + ofs->cr3);
161534891872SAlexandre TORGUE 
161687fd0741SErwan Le Ray 	if (stm32_port->tx_ch) {
1617a7770a4bSErwan Le Ray 		stm32_usart_of_dma_tx_remove(stm32_port, pdev);
161834891872SAlexandre TORGUE 		dma_release_channel(stm32_port->tx_ch);
161987fd0741SErwan Le Ray 	}
162034891872SAlexandre TORGUE 
1621a7770a4bSErwan Le Ray 	if (stm32_port->rx_ch) {
1622a7770a4bSErwan Le Ray 		stm32_usart_of_dma_rx_remove(stm32_port, pdev);
1623a7770a4bSErwan Le Ray 		dma_release_channel(stm32_port->rx_ch);
1624a7770a4bSErwan Le Ray 	}
1625a7770a4bSErwan Le Ray 
1626a7770a4bSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
1627511c7b1bSAlexandre TORGUE 
16283d530017SAlexandre Torgue 	if (stm32_port->wakeup_src) {
16295297f274SErwan Le Ray 		dev_pm_clear_wake_irq(&pdev->dev);
1630270e5a74SFabrice Gasnier 		device_init_wakeup(&pdev->dev, false);
16315297f274SErwan Le Ray 	}
1632270e5a74SFabrice Gasnier 
163397f3a085SErwan Le Ray 	stm32_usart_deinit_port(stm32_port);
163448a6092fSMaxime Coquelin 
163587fd0741SErwan Le Ray 	return 0;
163648a6092fSMaxime Coquelin }
163748a6092fSMaxime Coquelin 
163848a6092fSMaxime Coquelin #ifdef CONFIG_SERIAL_STM32_CONSOLE
16393f8bab17SJiri Slaby static void stm32_usart_console_putchar(struct uart_port *port, unsigned char ch)
164048a6092fSMaxime Coquelin {
1641ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1642d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1643*28fb1a92SValentin Caron 	u32 isr;
1644*28fb1a92SValentin Caron 	int ret;
1645ada8618fSAlexandre TORGUE 
1646*28fb1a92SValentin Caron 	ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr, isr,
1647*28fb1a92SValentin Caron 						(isr & USART_SR_TXE), 100,
1648*28fb1a92SValentin Caron 						STM32_USART_TIMEOUT_USEC);
1649*28fb1a92SValentin Caron 	if (ret != 0) {
1650*28fb1a92SValentin Caron 		dev_err(port->dev, "Error while sending data in UART TX : %d\n", ret);
1651*28fb1a92SValentin Caron 		return;
1652*28fb1a92SValentin Caron 	}
1653ada8618fSAlexandre TORGUE 	writel_relaxed(ch, port->membase + ofs->tdr);
165448a6092fSMaxime Coquelin }
165548a6092fSMaxime Coquelin 
165656f9a76cSErwan Le Ray static void stm32_usart_console_write(struct console *co, const char *s,
165792fc0023SErwan Le Ray 				      unsigned int cnt)
165848a6092fSMaxime Coquelin {
165948a6092fSMaxime Coquelin 	struct uart_port *port = &stm32_ports[co->index].port;
1660ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1661d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1662d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
166348a6092fSMaxime Coquelin 	unsigned long flags;
166448a6092fSMaxime Coquelin 	u32 old_cr1, new_cr1;
166548a6092fSMaxime Coquelin 	int locked = 1;
166648a6092fSMaxime Coquelin 
1667cea37afdSJohan Hovold 	if (oops_in_progress)
1668cea37afdSJohan Hovold 		locked = spin_trylock_irqsave(&port->lock, flags);
166948a6092fSMaxime Coquelin 	else
1670cea37afdSJohan Hovold 		spin_lock_irqsave(&port->lock, flags);
167148a6092fSMaxime Coquelin 
167287f1f809SAlexandre TORGUE 	/* Save and disable interrupts, enable the transmitter */
1673ada8618fSAlexandre TORGUE 	old_cr1 = readl_relaxed(port->membase + ofs->cr1);
167448a6092fSMaxime Coquelin 	new_cr1 = old_cr1 & ~USART_CR1_IE_MASK;
167587f1f809SAlexandre TORGUE 	new_cr1 |=  USART_CR1_TE | BIT(cfg->uart_enable_bit);
1676ada8618fSAlexandre TORGUE 	writel_relaxed(new_cr1, port->membase + ofs->cr1);
167748a6092fSMaxime Coquelin 
167856f9a76cSErwan Le Ray 	uart_console_write(port, s, cnt, stm32_usart_console_putchar);
167948a6092fSMaxime Coquelin 
168048a6092fSMaxime Coquelin 	/* Restore interrupt state */
1681ada8618fSAlexandre TORGUE 	writel_relaxed(old_cr1, port->membase + ofs->cr1);
168248a6092fSMaxime Coquelin 
168348a6092fSMaxime Coquelin 	if (locked)
1684cea37afdSJohan Hovold 		spin_unlock_irqrestore(&port->lock, flags);
168548a6092fSMaxime Coquelin }
168648a6092fSMaxime Coquelin 
168756f9a76cSErwan Le Ray static int stm32_usart_console_setup(struct console *co, char *options)
168848a6092fSMaxime Coquelin {
168948a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
169048a6092fSMaxime Coquelin 	int baud = 9600;
169148a6092fSMaxime Coquelin 	int bits = 8;
169248a6092fSMaxime Coquelin 	int parity = 'n';
169348a6092fSMaxime Coquelin 	int flow = 'n';
169448a6092fSMaxime Coquelin 
169548a6092fSMaxime Coquelin 	if (co->index >= STM32_MAX_PORTS)
169648a6092fSMaxime Coquelin 		return -ENODEV;
169748a6092fSMaxime Coquelin 
169848a6092fSMaxime Coquelin 	stm32port = &stm32_ports[co->index];
169948a6092fSMaxime Coquelin 
170048a6092fSMaxime Coquelin 	/*
170148a6092fSMaxime Coquelin 	 * This driver does not support early console initialization
170248a6092fSMaxime Coquelin 	 * (use ARM early printk support instead), so we only expect
170348a6092fSMaxime Coquelin 	 * this to be called during the uart port registration when the
170448a6092fSMaxime Coquelin 	 * driver gets probed and the port should be mapped at that point.
170548a6092fSMaxime Coquelin 	 */
170692fc0023SErwan Le Ray 	if (stm32port->port.mapbase == 0 || !stm32port->port.membase)
170748a6092fSMaxime Coquelin 		return -ENXIO;
170848a6092fSMaxime Coquelin 
170948a6092fSMaxime Coquelin 	if (options)
171048a6092fSMaxime Coquelin 		uart_parse_options(options, &baud, &parity, &bits, &flow);
171148a6092fSMaxime Coquelin 
171248a6092fSMaxime Coquelin 	return uart_set_options(&stm32port->port, co, baud, parity, bits, flow);
171348a6092fSMaxime Coquelin }
171448a6092fSMaxime Coquelin 
171548a6092fSMaxime Coquelin static struct console stm32_console = {
171648a6092fSMaxime Coquelin 	.name		= STM32_SERIAL_NAME,
171748a6092fSMaxime Coquelin 	.device		= uart_console_device,
171856f9a76cSErwan Le Ray 	.write		= stm32_usart_console_write,
171956f9a76cSErwan Le Ray 	.setup		= stm32_usart_console_setup,
172048a6092fSMaxime Coquelin 	.flags		= CON_PRINTBUFFER,
172148a6092fSMaxime Coquelin 	.index		= -1,
172248a6092fSMaxime Coquelin 	.data		= &stm32_usart_driver,
172348a6092fSMaxime Coquelin };
172448a6092fSMaxime Coquelin 
172548a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE (&stm32_console)
172648a6092fSMaxime Coquelin 
172748a6092fSMaxime Coquelin #else
172848a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE NULL
172948a6092fSMaxime Coquelin #endif /* CONFIG_SERIAL_STM32_CONSOLE */
173048a6092fSMaxime Coquelin 
173148a6092fSMaxime Coquelin static struct uart_driver stm32_usart_driver = {
173248a6092fSMaxime Coquelin 	.driver_name	= DRIVER_NAME,
173348a6092fSMaxime Coquelin 	.dev_name	= STM32_SERIAL_NAME,
173448a6092fSMaxime Coquelin 	.major		= 0,
173548a6092fSMaxime Coquelin 	.minor		= 0,
173648a6092fSMaxime Coquelin 	.nr		= STM32_MAX_PORTS,
173748a6092fSMaxime Coquelin 	.cons		= STM32_SERIAL_CONSOLE,
173848a6092fSMaxime Coquelin };
173948a6092fSMaxime Coquelin 
17406eeb348cSErwan Le Ray static int __maybe_unused stm32_usart_serial_en_wakeup(struct uart_port *port,
1741fe94347dSErwan Le Ray 						       bool enable)
1742270e5a74SFabrice Gasnier {
1743270e5a74SFabrice Gasnier 	struct stm32_port *stm32_port = to_stm32_port(port);
1744d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
17456eeb348cSErwan Le Ray 	struct tty_port *tport = &port->state->port;
17466eeb348cSErwan Le Ray 	int ret;
17476333a485SErwan Le Ray 	unsigned int size;
17486333a485SErwan Le Ray 	unsigned long flags;
1749270e5a74SFabrice Gasnier 
17506eeb348cSErwan Le Ray 	if (!stm32_port->wakeup_src || !tty_port_initialized(tport))
17516eeb348cSErwan Le Ray 		return 0;
1752270e5a74SFabrice Gasnier 
175312761869SErwan Le Ray 	/*
175412761869SErwan Le Ray 	 * Enable low-power wake-up and wake-up irq if argument is set to
175512761869SErwan Le Ray 	 * "enable", disable low-power wake-up and wake-up irq otherwise
175612761869SErwan Le Ray 	 */
1757270e5a74SFabrice Gasnier 	if (enable) {
175856f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_UESM);
175912761869SErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_WUFIE);
17607547d9abSErwan Le Ray 		mctrl_gpio_enable_irq_wake(stm32_port->gpios);
17616eeb348cSErwan Le Ray 
17626eeb348cSErwan Le Ray 		/*
17636eeb348cSErwan Le Ray 		 * When DMA is used for reception, it must be disabled before
17646eeb348cSErwan Le Ray 		 * entering low-power mode and re-enabled when exiting from
17656eeb348cSErwan Le Ray 		 * low-power mode.
17666eeb348cSErwan Le Ray 		 */
17676eeb348cSErwan Le Ray 		if (stm32_port->rx_ch) {
17686333a485SErwan Le Ray 			spin_lock_irqsave(&port->lock, flags);
17696333a485SErwan Le Ray 			/* Avoid race with RX IRQ when DMAR is cleared */
17706eeb348cSErwan Le Ray 			stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
17716333a485SErwan Le Ray 			/* Poll data from DMA RX buffer if any */
17726333a485SErwan Le Ray 			size = stm32_usart_receive_chars(port, true);
17736333a485SErwan Le Ray 			dmaengine_terminate_async(stm32_port->rx_ch);
17746333a485SErwan Le Ray 			uart_unlock_and_check_sysrq_irqrestore(port, flags);
17756333a485SErwan Le Ray 			if (size)
17766333a485SErwan Le Ray 				tty_flip_buffer_push(tport);
17776eeb348cSErwan Le Ray 		}
17786eeb348cSErwan Le Ray 
17796eeb348cSErwan Le Ray 		/* Poll data from RX FIFO if any */
17806eeb348cSErwan Le Ray 		stm32_usart_receive_chars(port, false);
1781270e5a74SFabrice Gasnier 	} else {
17826eeb348cSErwan Le Ray 		if (stm32_port->rx_ch) {
17836eeb348cSErwan Le Ray 			ret = stm32_usart_start_rx_dma_cyclic(port);
17846eeb348cSErwan Le Ray 			if (ret)
17856eeb348cSErwan Le Ray 				return ret;
17866eeb348cSErwan Le Ray 		}
17877547d9abSErwan Le Ray 		mctrl_gpio_disable_irq_wake(stm32_port->gpios);
178856f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_UESM);
178912761869SErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE);
1790270e5a74SFabrice Gasnier 	}
17916eeb348cSErwan Le Ray 
17926eeb348cSErwan Le Ray 	return 0;
1793270e5a74SFabrice Gasnier }
1794270e5a74SFabrice Gasnier 
179556f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_suspend(struct device *dev)
1796270e5a74SFabrice Gasnier {
1797270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
17986eeb348cSErwan Le Ray 	int ret;
1799270e5a74SFabrice Gasnier 
1800270e5a74SFabrice Gasnier 	uart_suspend_port(&stm32_usart_driver, port);
1801270e5a74SFabrice Gasnier 
18026eeb348cSErwan Le Ray 	if (device_may_wakeup(dev) || device_wakeup_path(dev)) {
18036eeb348cSErwan Le Ray 		ret = stm32_usart_serial_en_wakeup(port, true);
18046eeb348cSErwan Le Ray 		if (ret)
18056eeb348cSErwan Le Ray 			return ret;
18066eeb348cSErwan Le Ray 	}
1807270e5a74SFabrice Gasnier 
180855484fccSErwan Le Ray 	/*
180955484fccSErwan Le Ray 	 * When "no_console_suspend" is enabled, keep the pinctrl default state
181055484fccSErwan Le Ray 	 * and rely on bootloader stage to restore this state upon resume.
181155484fccSErwan Le Ray 	 * Otherwise, apply the idle or sleep states depending on wakeup
181255484fccSErwan Le Ray 	 * capabilities.
181355484fccSErwan Le Ray 	 */
181455484fccSErwan Le Ray 	if (console_suspend_enabled || !uart_console(port)) {
18151631eeeaSErwan Le Ray 		if (device_may_wakeup(dev) || device_wakeup_path(dev))
181655484fccSErwan Le Ray 			pinctrl_pm_select_idle_state(dev);
181755484fccSErwan Le Ray 		else
181894616d9aSErwan Le Ray 			pinctrl_pm_select_sleep_state(dev);
181955484fccSErwan Le Ray 	}
182094616d9aSErwan Le Ray 
1821270e5a74SFabrice Gasnier 	return 0;
1822270e5a74SFabrice Gasnier }
1823270e5a74SFabrice Gasnier 
182456f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_resume(struct device *dev)
1825270e5a74SFabrice Gasnier {
1826270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
18276eeb348cSErwan Le Ray 	int ret;
1828270e5a74SFabrice Gasnier 
182994616d9aSErwan Le Ray 	pinctrl_pm_select_default_state(dev);
183094616d9aSErwan Le Ray 
18316eeb348cSErwan Le Ray 	if (device_may_wakeup(dev) || device_wakeup_path(dev)) {
18326eeb348cSErwan Le Ray 		ret = stm32_usart_serial_en_wakeup(port, false);
18336eeb348cSErwan Le Ray 		if (ret)
18346eeb348cSErwan Le Ray 			return ret;
18356eeb348cSErwan Le Ray 	}
1836270e5a74SFabrice Gasnier 
1837270e5a74SFabrice Gasnier 	return uart_resume_port(&stm32_usart_driver, port);
1838270e5a74SFabrice Gasnier }
1839270e5a74SFabrice Gasnier 
184056f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_suspend(struct device *dev)
1841fb6dcef6SErwan Le Ray {
1842fb6dcef6SErwan Le Ray 	struct uart_port *port = dev_get_drvdata(dev);
1843fb6dcef6SErwan Le Ray 	struct stm32_port *stm32port = container_of(port,
1844fb6dcef6SErwan Le Ray 			struct stm32_port, port);
1845fb6dcef6SErwan Le Ray 
1846fb6dcef6SErwan Le Ray 	clk_disable_unprepare(stm32port->clk);
1847fb6dcef6SErwan Le Ray 
1848fb6dcef6SErwan Le Ray 	return 0;
1849fb6dcef6SErwan Le Ray }
1850fb6dcef6SErwan Le Ray 
185156f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_resume(struct device *dev)
1852fb6dcef6SErwan Le Ray {
1853fb6dcef6SErwan Le Ray 	struct uart_port *port = dev_get_drvdata(dev);
1854fb6dcef6SErwan Le Ray 	struct stm32_port *stm32port = container_of(port,
1855fb6dcef6SErwan Le Ray 			struct stm32_port, port);
1856fb6dcef6SErwan Le Ray 
1857fb6dcef6SErwan Le Ray 	return clk_prepare_enable(stm32port->clk);
1858fb6dcef6SErwan Le Ray }
1859fb6dcef6SErwan Le Ray 
1860270e5a74SFabrice Gasnier static const struct dev_pm_ops stm32_serial_pm_ops = {
186156f9a76cSErwan Le Ray 	SET_RUNTIME_PM_OPS(stm32_usart_runtime_suspend,
186256f9a76cSErwan Le Ray 			   stm32_usart_runtime_resume, NULL)
186356f9a76cSErwan Le Ray 	SET_SYSTEM_SLEEP_PM_OPS(stm32_usart_serial_suspend,
186456f9a76cSErwan Le Ray 				stm32_usart_serial_resume)
1865270e5a74SFabrice Gasnier };
1866270e5a74SFabrice Gasnier 
186748a6092fSMaxime Coquelin static struct platform_driver stm32_serial_driver = {
186856f9a76cSErwan Le Ray 	.probe		= stm32_usart_serial_probe,
186956f9a76cSErwan Le Ray 	.remove		= stm32_usart_serial_remove,
187048a6092fSMaxime Coquelin 	.driver	= {
187148a6092fSMaxime Coquelin 		.name	= DRIVER_NAME,
1872270e5a74SFabrice Gasnier 		.pm	= &stm32_serial_pm_ops,
187348a6092fSMaxime Coquelin 		.of_match_table = of_match_ptr(stm32_match),
187448a6092fSMaxime Coquelin 	},
187548a6092fSMaxime Coquelin };
187648a6092fSMaxime Coquelin 
187756f9a76cSErwan Le Ray static int __init stm32_usart_init(void)
187848a6092fSMaxime Coquelin {
187948a6092fSMaxime Coquelin 	static char banner[] __initdata = "STM32 USART driver initialized";
188048a6092fSMaxime Coquelin 	int ret;
188148a6092fSMaxime Coquelin 
188248a6092fSMaxime Coquelin 	pr_info("%s\n", banner);
188348a6092fSMaxime Coquelin 
188448a6092fSMaxime Coquelin 	ret = uart_register_driver(&stm32_usart_driver);
188548a6092fSMaxime Coquelin 	if (ret)
188648a6092fSMaxime Coquelin 		return ret;
188748a6092fSMaxime Coquelin 
188848a6092fSMaxime Coquelin 	ret = platform_driver_register(&stm32_serial_driver);
188948a6092fSMaxime Coquelin 	if (ret)
189048a6092fSMaxime Coquelin 		uart_unregister_driver(&stm32_usart_driver);
189148a6092fSMaxime Coquelin 
189248a6092fSMaxime Coquelin 	return ret;
189348a6092fSMaxime Coquelin }
189448a6092fSMaxime Coquelin 
189556f9a76cSErwan Le Ray static void __exit stm32_usart_exit(void)
189648a6092fSMaxime Coquelin {
189748a6092fSMaxime Coquelin 	platform_driver_unregister(&stm32_serial_driver);
189848a6092fSMaxime Coquelin 	uart_unregister_driver(&stm32_usart_driver);
189948a6092fSMaxime Coquelin }
190048a6092fSMaxime Coquelin 
190156f9a76cSErwan Le Ray module_init(stm32_usart_init);
190256f9a76cSErwan Le Ray module_exit(stm32_usart_exit);
190348a6092fSMaxime Coquelin 
190448a6092fSMaxime Coquelin MODULE_ALIAS("platform:" DRIVER_NAME);
190548a6092fSMaxime Coquelin MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver");
190648a6092fSMaxime Coquelin MODULE_LICENSE("GPL v2");
1907