148a6092fSMaxime Coquelin /* 248a6092fSMaxime Coquelin * Copyright (C) Maxime Coquelin 2015 33e5fcbacSBich HEMON * Copyright (C) STMicroelectronics SA 2017 4ada8618fSAlexandre TORGUE * Authors: Maxime Coquelin <mcoquelin.stm32@gmail.com> 5ada8618fSAlexandre TORGUE * Gerald Baeza <gerald.baeza@st.com> 648a6092fSMaxime Coquelin * License terms: GNU General Public License (GPL), version 2 748a6092fSMaxime Coquelin * 848a6092fSMaxime Coquelin * Inspired by st-asc.c from STMicroelectronics (c) 948a6092fSMaxime Coquelin */ 1048a6092fSMaxime Coquelin 116b596a83SMaxime Coquelin #if defined(CONFIG_SERIAL_STM32_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ) 1248a6092fSMaxime Coquelin #define SUPPORT_SYSRQ 1348a6092fSMaxime Coquelin #endif 1448a6092fSMaxime Coquelin 1534891872SAlexandre TORGUE #include <linux/clk.h> 1648a6092fSMaxime Coquelin #include <linux/console.h> 1748a6092fSMaxime Coquelin #include <linux/delay.h> 1834891872SAlexandre TORGUE #include <linux/dma-direction.h> 1934891872SAlexandre TORGUE #include <linux/dmaengine.h> 2034891872SAlexandre TORGUE #include <linux/dma-mapping.h> 2134891872SAlexandre TORGUE #include <linux/io.h> 2234891872SAlexandre TORGUE #include <linux/iopoll.h> 2334891872SAlexandre TORGUE #include <linux/irq.h> 2434891872SAlexandre TORGUE #include <linux/module.h> 2548a6092fSMaxime Coquelin #include <linux/of.h> 2648a6092fSMaxime Coquelin #include <linux/of_platform.h> 2734891872SAlexandre TORGUE #include <linux/platform_device.h> 2834891872SAlexandre TORGUE #include <linux/pm_runtime.h> 29*270e5a74SFabrice Gasnier #include <linux/pm_wakeirq.h> 3048a6092fSMaxime Coquelin #include <linux/serial_core.h> 3134891872SAlexandre TORGUE #include <linux/serial.h> 3234891872SAlexandre TORGUE #include <linux/spinlock.h> 3334891872SAlexandre TORGUE #include <linux/sysrq.h> 3434891872SAlexandre TORGUE #include <linux/tty_flip.h> 3534891872SAlexandre TORGUE #include <linux/tty.h> 3648a6092fSMaxime Coquelin 37bc5a0b55SAlexandre TORGUE #include "stm32-usart.h" 3848a6092fSMaxime Coquelin 3948a6092fSMaxime Coquelin static void stm32_stop_tx(struct uart_port *port); 4034891872SAlexandre TORGUE static void stm32_transmit_chars(struct uart_port *port); 4148a6092fSMaxime Coquelin 4248a6092fSMaxime Coquelin static inline struct stm32_port *to_stm32_port(struct uart_port *port) 4348a6092fSMaxime Coquelin { 4448a6092fSMaxime Coquelin return container_of(port, struct stm32_port, port); 4548a6092fSMaxime Coquelin } 4648a6092fSMaxime Coquelin 4748a6092fSMaxime Coquelin static void stm32_set_bits(struct uart_port *port, u32 reg, u32 bits) 4848a6092fSMaxime Coquelin { 4948a6092fSMaxime Coquelin u32 val; 5048a6092fSMaxime Coquelin 5148a6092fSMaxime Coquelin val = readl_relaxed(port->membase + reg); 5248a6092fSMaxime Coquelin val |= bits; 5348a6092fSMaxime Coquelin writel_relaxed(val, port->membase + reg); 5448a6092fSMaxime Coquelin } 5548a6092fSMaxime Coquelin 5648a6092fSMaxime Coquelin static void stm32_clr_bits(struct uart_port *port, u32 reg, u32 bits) 5748a6092fSMaxime Coquelin { 5848a6092fSMaxime Coquelin u32 val; 5948a6092fSMaxime Coquelin 6048a6092fSMaxime Coquelin val = readl_relaxed(port->membase + reg); 6148a6092fSMaxime Coquelin val &= ~bits; 6248a6092fSMaxime Coquelin writel_relaxed(val, port->membase + reg); 6348a6092fSMaxime Coquelin } 6448a6092fSMaxime Coquelin 65b97055bcSBaoyou Xie static int stm32_pending_rx(struct uart_port *port, u32 *sr, int *last_res, 6634891872SAlexandre TORGUE bool threaded) 6734891872SAlexandre TORGUE { 6834891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 6934891872SAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 7034891872SAlexandre TORGUE enum dma_status status; 7134891872SAlexandre TORGUE struct dma_tx_state state; 7234891872SAlexandre TORGUE 7334891872SAlexandre TORGUE *sr = readl_relaxed(port->membase + ofs->isr); 7434891872SAlexandre TORGUE 7534891872SAlexandre TORGUE if (threaded && stm32_port->rx_ch) { 7634891872SAlexandre TORGUE status = dmaengine_tx_status(stm32_port->rx_ch, 7734891872SAlexandre TORGUE stm32_port->rx_ch->cookie, 7834891872SAlexandre TORGUE &state); 7934891872SAlexandre TORGUE if ((status == DMA_IN_PROGRESS) && 8034891872SAlexandre TORGUE (*last_res != state.residue)) 8134891872SAlexandre TORGUE return 1; 8234891872SAlexandre TORGUE else 8334891872SAlexandre TORGUE return 0; 8434891872SAlexandre TORGUE } else if (*sr & USART_SR_RXNE) { 8534891872SAlexandre TORGUE return 1; 8634891872SAlexandre TORGUE } 8734891872SAlexandre TORGUE return 0; 8834891872SAlexandre TORGUE } 8934891872SAlexandre TORGUE 90b97055bcSBaoyou Xie static unsigned long 91b97055bcSBaoyou Xie stm32_get_char(struct uart_port *port, u32 *sr, int *last_res) 9234891872SAlexandre TORGUE { 9334891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 9434891872SAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 9534891872SAlexandre TORGUE unsigned long c; 9634891872SAlexandre TORGUE 9734891872SAlexandre TORGUE if (stm32_port->rx_ch) { 9834891872SAlexandre TORGUE c = stm32_port->rx_buf[RX_BUF_L - (*last_res)--]; 9934891872SAlexandre TORGUE if ((*last_res) == 0) 10034891872SAlexandre TORGUE *last_res = RX_BUF_L; 10134891872SAlexandre TORGUE return c; 10234891872SAlexandre TORGUE } else { 10334891872SAlexandre TORGUE return readl_relaxed(port->membase + ofs->rdr); 10434891872SAlexandre TORGUE } 10534891872SAlexandre TORGUE } 10634891872SAlexandre TORGUE 10734891872SAlexandre TORGUE static void stm32_receive_chars(struct uart_port *port, bool threaded) 10848a6092fSMaxime Coquelin { 10948a6092fSMaxime Coquelin struct tty_port *tport = &port->state->port; 110ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 111ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 11248a6092fSMaxime Coquelin unsigned long c; 11348a6092fSMaxime Coquelin u32 sr; 11448a6092fSMaxime Coquelin char flag; 11548a6092fSMaxime Coquelin 11648a6092fSMaxime Coquelin if (port->irq_wake) 11748a6092fSMaxime Coquelin pm_wakeup_event(tport->tty->dev, 0); 11848a6092fSMaxime Coquelin 119e5707915SGerald Baeza while (stm32_pending_rx(port, &sr, &stm32_port->last_res, threaded)) { 12048a6092fSMaxime Coquelin sr |= USART_SR_DUMMY_RX; 121e5707915SGerald Baeza c = stm32_get_char(port, &sr, &stm32_port->last_res); 12248a6092fSMaxime Coquelin flag = TTY_NORMAL; 12348a6092fSMaxime Coquelin port->icount.rx++; 12448a6092fSMaxime Coquelin 12548a6092fSMaxime Coquelin if (sr & USART_SR_ERR_MASK) { 12648a6092fSMaxime Coquelin if (sr & USART_SR_LBD) { 12748a6092fSMaxime Coquelin port->icount.brk++; 12848a6092fSMaxime Coquelin if (uart_handle_break(port)) 12948a6092fSMaxime Coquelin continue; 13048a6092fSMaxime Coquelin } else if (sr & USART_SR_ORE) { 131ada8618fSAlexandre TORGUE if (ofs->icr != UNDEF_REG) 132ada8618fSAlexandre TORGUE writel_relaxed(USART_ICR_ORECF, 133ada8618fSAlexandre TORGUE port->membase + 134ada8618fSAlexandre TORGUE ofs->icr); 13548a6092fSMaxime Coquelin port->icount.overrun++; 13648a6092fSMaxime Coquelin } else if (sr & USART_SR_PE) { 13748a6092fSMaxime Coquelin port->icount.parity++; 13848a6092fSMaxime Coquelin } else if (sr & USART_SR_FE) { 13948a6092fSMaxime Coquelin port->icount.frame++; 14048a6092fSMaxime Coquelin } 14148a6092fSMaxime Coquelin 14248a6092fSMaxime Coquelin sr &= port->read_status_mask; 14348a6092fSMaxime Coquelin 14448a6092fSMaxime Coquelin if (sr & USART_SR_LBD) 14548a6092fSMaxime Coquelin flag = TTY_BREAK; 14648a6092fSMaxime Coquelin else if (sr & USART_SR_PE) 14748a6092fSMaxime Coquelin flag = TTY_PARITY; 14848a6092fSMaxime Coquelin else if (sr & USART_SR_FE) 14948a6092fSMaxime Coquelin flag = TTY_FRAME; 15048a6092fSMaxime Coquelin } 15148a6092fSMaxime Coquelin 15248a6092fSMaxime Coquelin if (uart_handle_sysrq_char(port, c)) 15348a6092fSMaxime Coquelin continue; 15448a6092fSMaxime Coquelin uart_insert_char(port, sr, USART_SR_ORE, c, flag); 15548a6092fSMaxime Coquelin } 15648a6092fSMaxime Coquelin 15748a6092fSMaxime Coquelin spin_unlock(&port->lock); 15848a6092fSMaxime Coquelin tty_flip_buffer_push(tport); 15948a6092fSMaxime Coquelin spin_lock(&port->lock); 16048a6092fSMaxime Coquelin } 16148a6092fSMaxime Coquelin 16234891872SAlexandre TORGUE static void stm32_tx_dma_complete(void *arg) 16334891872SAlexandre TORGUE { 16434891872SAlexandre TORGUE struct uart_port *port = arg; 16534891872SAlexandre TORGUE struct stm32_port *stm32port = to_stm32_port(port); 16634891872SAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 16734891872SAlexandre TORGUE unsigned int isr; 16834891872SAlexandre TORGUE int ret; 16934891872SAlexandre TORGUE 17034891872SAlexandre TORGUE ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr, 17134891872SAlexandre TORGUE isr, 17234891872SAlexandre TORGUE (isr & USART_SR_TC), 17334891872SAlexandre TORGUE 10, 100000); 17434891872SAlexandre TORGUE 17534891872SAlexandre TORGUE if (ret) 17634891872SAlexandre TORGUE dev_err(port->dev, "terminal count not set\n"); 17734891872SAlexandre TORGUE 17834891872SAlexandre TORGUE if (ofs->icr == UNDEF_REG) 17934891872SAlexandre TORGUE stm32_clr_bits(port, ofs->isr, USART_SR_TC); 18034891872SAlexandre TORGUE else 18134891872SAlexandre TORGUE stm32_set_bits(port, ofs->icr, USART_CR_TC); 18234891872SAlexandre TORGUE 18334891872SAlexandre TORGUE stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 18434891872SAlexandre TORGUE stm32port->tx_dma_busy = false; 18534891872SAlexandre TORGUE 18634891872SAlexandre TORGUE /* Let's see if we have pending data to send */ 18734891872SAlexandre TORGUE stm32_transmit_chars(port); 18834891872SAlexandre TORGUE } 18934891872SAlexandre TORGUE 19034891872SAlexandre TORGUE static void stm32_transmit_chars_pio(struct uart_port *port) 19134891872SAlexandre TORGUE { 19234891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 19334891872SAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 19434891872SAlexandre TORGUE struct circ_buf *xmit = &port->state->xmit; 19534891872SAlexandre TORGUE unsigned int isr; 19634891872SAlexandre TORGUE int ret; 19734891872SAlexandre TORGUE 19834891872SAlexandre TORGUE if (stm32_port->tx_dma_busy) { 19934891872SAlexandre TORGUE stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 20034891872SAlexandre TORGUE stm32_port->tx_dma_busy = false; 20134891872SAlexandre TORGUE } 20234891872SAlexandre TORGUE 20334891872SAlexandre TORGUE ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr, 20434891872SAlexandre TORGUE isr, 20534891872SAlexandre TORGUE (isr & USART_SR_TXE), 20634891872SAlexandre TORGUE 10, 100); 20734891872SAlexandre TORGUE 20834891872SAlexandre TORGUE if (ret) 20934891872SAlexandre TORGUE dev_err(port->dev, "tx empty not set\n"); 21034891872SAlexandre TORGUE 21134891872SAlexandre TORGUE stm32_set_bits(port, ofs->cr1, USART_CR1_TXEIE); 21234891872SAlexandre TORGUE 21334891872SAlexandre TORGUE writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr); 21434891872SAlexandre TORGUE xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1); 21534891872SAlexandre TORGUE port->icount.tx++; 21634891872SAlexandre TORGUE } 21734891872SAlexandre TORGUE 21834891872SAlexandre TORGUE static void stm32_transmit_chars_dma(struct uart_port *port) 21934891872SAlexandre TORGUE { 22034891872SAlexandre TORGUE struct stm32_port *stm32port = to_stm32_port(port); 22134891872SAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 22234891872SAlexandre TORGUE struct circ_buf *xmit = &port->state->xmit; 22334891872SAlexandre TORGUE struct dma_async_tx_descriptor *desc = NULL; 22434891872SAlexandre TORGUE dma_cookie_t cookie; 22534891872SAlexandre TORGUE unsigned int count, i; 22634891872SAlexandre TORGUE 22734891872SAlexandre TORGUE if (stm32port->tx_dma_busy) 22834891872SAlexandre TORGUE return; 22934891872SAlexandre TORGUE 23034891872SAlexandre TORGUE stm32port->tx_dma_busy = true; 23134891872SAlexandre TORGUE 23234891872SAlexandre TORGUE count = uart_circ_chars_pending(xmit); 23334891872SAlexandre TORGUE 23434891872SAlexandre TORGUE if (count > TX_BUF_L) 23534891872SAlexandre TORGUE count = TX_BUF_L; 23634891872SAlexandre TORGUE 23734891872SAlexandre TORGUE if (xmit->tail < xmit->head) { 23834891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count); 23934891872SAlexandre TORGUE } else { 24034891872SAlexandre TORGUE size_t one = UART_XMIT_SIZE - xmit->tail; 24134891872SAlexandre TORGUE size_t two; 24234891872SAlexandre TORGUE 24334891872SAlexandre TORGUE if (one > count) 24434891872SAlexandre TORGUE one = count; 24534891872SAlexandre TORGUE two = count - one; 24634891872SAlexandre TORGUE 24734891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one); 24834891872SAlexandre TORGUE if (two) 24934891872SAlexandre TORGUE memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two); 25034891872SAlexandre TORGUE } 25134891872SAlexandre TORGUE 25234891872SAlexandre TORGUE desc = dmaengine_prep_slave_single(stm32port->tx_ch, 25334891872SAlexandre TORGUE stm32port->tx_dma_buf, 25434891872SAlexandre TORGUE count, 25534891872SAlexandre TORGUE DMA_MEM_TO_DEV, 25634891872SAlexandre TORGUE DMA_PREP_INTERRUPT); 25734891872SAlexandre TORGUE 25834891872SAlexandre TORGUE if (!desc) { 25934891872SAlexandre TORGUE for (i = count; i > 0; i--) 26034891872SAlexandre TORGUE stm32_transmit_chars_pio(port); 26134891872SAlexandre TORGUE return; 26234891872SAlexandre TORGUE } 26334891872SAlexandre TORGUE 26434891872SAlexandre TORGUE desc->callback = stm32_tx_dma_complete; 26534891872SAlexandre TORGUE desc->callback_param = port; 26634891872SAlexandre TORGUE 26734891872SAlexandre TORGUE /* Push current DMA TX transaction in the pending queue */ 26834891872SAlexandre TORGUE cookie = dmaengine_submit(desc); 26934891872SAlexandre TORGUE 27034891872SAlexandre TORGUE /* Issue pending DMA TX requests */ 27134891872SAlexandre TORGUE dma_async_issue_pending(stm32port->tx_ch); 27234891872SAlexandre TORGUE 27334891872SAlexandre TORGUE stm32_clr_bits(port, ofs->isr, USART_SR_TC); 27434891872SAlexandre TORGUE stm32_set_bits(port, ofs->cr3, USART_CR3_DMAT); 27534891872SAlexandre TORGUE 27634891872SAlexandre TORGUE xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1); 27734891872SAlexandre TORGUE port->icount.tx += count; 27834891872SAlexandre TORGUE } 27934891872SAlexandre TORGUE 28048a6092fSMaxime Coquelin static void stm32_transmit_chars(struct uart_port *port) 28148a6092fSMaxime Coquelin { 282ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 283ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 28448a6092fSMaxime Coquelin struct circ_buf *xmit = &port->state->xmit; 28548a6092fSMaxime Coquelin 28648a6092fSMaxime Coquelin if (port->x_char) { 28734891872SAlexandre TORGUE if (stm32_port->tx_dma_busy) 28834891872SAlexandre TORGUE stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 289ada8618fSAlexandre TORGUE writel_relaxed(port->x_char, port->membase + ofs->tdr); 29048a6092fSMaxime Coquelin port->x_char = 0; 29148a6092fSMaxime Coquelin port->icount.tx++; 29234891872SAlexandre TORGUE if (stm32_port->tx_dma_busy) 29334891872SAlexandre TORGUE stm32_set_bits(port, ofs->cr3, USART_CR3_DMAT); 29448a6092fSMaxime Coquelin return; 29548a6092fSMaxime Coquelin } 29648a6092fSMaxime Coquelin 29748a6092fSMaxime Coquelin if (uart_tx_stopped(port)) { 29848a6092fSMaxime Coquelin stm32_stop_tx(port); 29948a6092fSMaxime Coquelin return; 30048a6092fSMaxime Coquelin } 30148a6092fSMaxime Coquelin 30248a6092fSMaxime Coquelin if (uart_circ_empty(xmit)) { 30348a6092fSMaxime Coquelin stm32_stop_tx(port); 30448a6092fSMaxime Coquelin return; 30548a6092fSMaxime Coquelin } 30648a6092fSMaxime Coquelin 30734891872SAlexandre TORGUE if (stm32_port->tx_ch) 30834891872SAlexandre TORGUE stm32_transmit_chars_dma(port); 30934891872SAlexandre TORGUE else 31034891872SAlexandre TORGUE stm32_transmit_chars_pio(port); 31148a6092fSMaxime Coquelin 31248a6092fSMaxime Coquelin if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) 31348a6092fSMaxime Coquelin uart_write_wakeup(port); 31448a6092fSMaxime Coquelin 31548a6092fSMaxime Coquelin if (uart_circ_empty(xmit)) 31648a6092fSMaxime Coquelin stm32_stop_tx(port); 31748a6092fSMaxime Coquelin } 31848a6092fSMaxime Coquelin 31948a6092fSMaxime Coquelin static irqreturn_t stm32_interrupt(int irq, void *ptr) 32048a6092fSMaxime Coquelin { 32148a6092fSMaxime Coquelin struct uart_port *port = ptr; 322ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 323ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 32448a6092fSMaxime Coquelin u32 sr; 32548a6092fSMaxime Coquelin 32601d32d71SAlexandre TORGUE spin_lock(&port->lock); 32701d32d71SAlexandre TORGUE 328ada8618fSAlexandre TORGUE sr = readl_relaxed(port->membase + ofs->isr); 32948a6092fSMaxime Coquelin 330*270e5a74SFabrice Gasnier if ((sr & USART_SR_WUF) && (ofs->icr != UNDEF_REG)) 331*270e5a74SFabrice Gasnier writel_relaxed(USART_ICR_WUCF, 332*270e5a74SFabrice Gasnier port->membase + ofs->icr); 333*270e5a74SFabrice Gasnier 33434891872SAlexandre TORGUE if ((sr & USART_SR_RXNE) && !(stm32_port->rx_ch)) 33534891872SAlexandre TORGUE stm32_receive_chars(port, false); 33648a6092fSMaxime Coquelin 33734891872SAlexandre TORGUE if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch)) 33848a6092fSMaxime Coquelin stm32_transmit_chars(port); 33948a6092fSMaxime Coquelin 34001d32d71SAlexandre TORGUE spin_unlock(&port->lock); 34101d32d71SAlexandre TORGUE 34234891872SAlexandre TORGUE if (stm32_port->rx_ch) 34334891872SAlexandre TORGUE return IRQ_WAKE_THREAD; 34434891872SAlexandre TORGUE else 34534891872SAlexandre TORGUE return IRQ_HANDLED; 34634891872SAlexandre TORGUE } 34734891872SAlexandre TORGUE 34834891872SAlexandre TORGUE static irqreturn_t stm32_threaded_interrupt(int irq, void *ptr) 34934891872SAlexandre TORGUE { 35034891872SAlexandre TORGUE struct uart_port *port = ptr; 35134891872SAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 35234891872SAlexandre TORGUE 35334891872SAlexandre TORGUE spin_lock(&port->lock); 35434891872SAlexandre TORGUE 35534891872SAlexandre TORGUE if (stm32_port->rx_ch) 35634891872SAlexandre TORGUE stm32_receive_chars(port, true); 35734891872SAlexandre TORGUE 35848a6092fSMaxime Coquelin spin_unlock(&port->lock); 35948a6092fSMaxime Coquelin 36048a6092fSMaxime Coquelin return IRQ_HANDLED; 36148a6092fSMaxime Coquelin } 36248a6092fSMaxime Coquelin 36348a6092fSMaxime Coquelin static unsigned int stm32_tx_empty(struct uart_port *port) 36448a6092fSMaxime Coquelin { 365ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 366ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 367ada8618fSAlexandre TORGUE 368ada8618fSAlexandre TORGUE return readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE; 36948a6092fSMaxime Coquelin } 37048a6092fSMaxime Coquelin 37148a6092fSMaxime Coquelin static void stm32_set_mctrl(struct uart_port *port, unsigned int mctrl) 37248a6092fSMaxime Coquelin { 373ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 374ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 375ada8618fSAlexandre TORGUE 37648a6092fSMaxime Coquelin if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS)) 377ada8618fSAlexandre TORGUE stm32_set_bits(port, ofs->cr3, USART_CR3_RTSE); 37848a6092fSMaxime Coquelin else 379ada8618fSAlexandre TORGUE stm32_clr_bits(port, ofs->cr3, USART_CR3_RTSE); 38048a6092fSMaxime Coquelin } 38148a6092fSMaxime Coquelin 38248a6092fSMaxime Coquelin static unsigned int stm32_get_mctrl(struct uart_port *port) 38348a6092fSMaxime Coquelin { 38448a6092fSMaxime Coquelin /* This routine is used to get signals of: DCD, DSR, RI, and CTS */ 38548a6092fSMaxime Coquelin return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS; 38648a6092fSMaxime Coquelin } 38748a6092fSMaxime Coquelin 38848a6092fSMaxime Coquelin /* Transmit stop */ 38948a6092fSMaxime Coquelin static void stm32_stop_tx(struct uart_port *port) 39048a6092fSMaxime Coquelin { 391ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 392ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 393ada8618fSAlexandre TORGUE 394ada8618fSAlexandre TORGUE stm32_clr_bits(port, ofs->cr1, USART_CR1_TXEIE); 39548a6092fSMaxime Coquelin } 39648a6092fSMaxime Coquelin 39748a6092fSMaxime Coquelin /* There are probably characters waiting to be transmitted. */ 39848a6092fSMaxime Coquelin static void stm32_start_tx(struct uart_port *port) 39948a6092fSMaxime Coquelin { 40048a6092fSMaxime Coquelin struct circ_buf *xmit = &port->state->xmit; 40148a6092fSMaxime Coquelin 40248a6092fSMaxime Coquelin if (uart_circ_empty(xmit)) 40348a6092fSMaxime Coquelin return; 40448a6092fSMaxime Coquelin 40534891872SAlexandre TORGUE stm32_transmit_chars(port); 40648a6092fSMaxime Coquelin } 40748a6092fSMaxime Coquelin 40848a6092fSMaxime Coquelin /* Throttle the remote when input buffer is about to overflow. */ 40948a6092fSMaxime Coquelin static void stm32_throttle(struct uart_port *port) 41048a6092fSMaxime Coquelin { 411ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 412ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 41348a6092fSMaxime Coquelin unsigned long flags; 41448a6092fSMaxime Coquelin 41548a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 416ada8618fSAlexandre TORGUE stm32_clr_bits(port, ofs->cr1, USART_CR1_RXNEIE); 41748a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 41848a6092fSMaxime Coquelin } 41948a6092fSMaxime Coquelin 42048a6092fSMaxime Coquelin /* Unthrottle the remote, the input buffer can now accept data. */ 42148a6092fSMaxime Coquelin static void stm32_unthrottle(struct uart_port *port) 42248a6092fSMaxime Coquelin { 423ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 424ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 42548a6092fSMaxime Coquelin unsigned long flags; 42648a6092fSMaxime Coquelin 42748a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 428ada8618fSAlexandre TORGUE stm32_set_bits(port, ofs->cr1, USART_CR1_RXNEIE); 42948a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 43048a6092fSMaxime Coquelin } 43148a6092fSMaxime Coquelin 43248a6092fSMaxime Coquelin /* Receive stop */ 43348a6092fSMaxime Coquelin static void stm32_stop_rx(struct uart_port *port) 43448a6092fSMaxime Coquelin { 435ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 436ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 437ada8618fSAlexandre TORGUE 438ada8618fSAlexandre TORGUE stm32_clr_bits(port, ofs->cr1, USART_CR1_RXNEIE); 43948a6092fSMaxime Coquelin } 44048a6092fSMaxime Coquelin 44148a6092fSMaxime Coquelin /* Handle breaks - ignored by us */ 44248a6092fSMaxime Coquelin static void stm32_break_ctl(struct uart_port *port, int break_state) 44348a6092fSMaxime Coquelin { 44448a6092fSMaxime Coquelin } 44548a6092fSMaxime Coquelin 44648a6092fSMaxime Coquelin static int stm32_startup(struct uart_port *port) 44748a6092fSMaxime Coquelin { 448ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 449ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 450*270e5a74SFabrice Gasnier struct stm32_usart_config *cfg = &stm32_port->info->cfg; 45148a6092fSMaxime Coquelin const char *name = to_platform_device(port->dev)->name; 45248a6092fSMaxime Coquelin u32 val; 45348a6092fSMaxime Coquelin int ret; 45448a6092fSMaxime Coquelin 45534891872SAlexandre TORGUE ret = request_threaded_irq(port->irq, stm32_interrupt, 45634891872SAlexandre TORGUE stm32_threaded_interrupt, 45734891872SAlexandre TORGUE IRQF_NO_SUSPEND, name, port); 45848a6092fSMaxime Coquelin if (ret) 45948a6092fSMaxime Coquelin return ret; 46048a6092fSMaxime Coquelin 461*270e5a74SFabrice Gasnier if (cfg->has_wakeup && stm32_port->wakeirq >= 0) { 462*270e5a74SFabrice Gasnier ret = dev_pm_set_dedicated_wake_irq(port->dev, 463*270e5a74SFabrice Gasnier stm32_port->wakeirq); 464*270e5a74SFabrice Gasnier if (ret) { 465*270e5a74SFabrice Gasnier free_irq(port->irq, port); 466*270e5a74SFabrice Gasnier return ret; 467*270e5a74SFabrice Gasnier } 468*270e5a74SFabrice Gasnier } 469*270e5a74SFabrice Gasnier 47048a6092fSMaxime Coquelin val = USART_CR1_RXNEIE | USART_CR1_TE | USART_CR1_RE; 471ada8618fSAlexandre TORGUE stm32_set_bits(port, ofs->cr1, val); 47248a6092fSMaxime Coquelin 47348a6092fSMaxime Coquelin return 0; 47448a6092fSMaxime Coquelin } 47548a6092fSMaxime Coquelin 47648a6092fSMaxime Coquelin static void stm32_shutdown(struct uart_port *port) 47748a6092fSMaxime Coquelin { 478ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 479ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 48087f1f809SAlexandre TORGUE struct stm32_usart_config *cfg = &stm32_port->info->cfg; 48148a6092fSMaxime Coquelin u32 val; 48248a6092fSMaxime Coquelin 48348a6092fSMaxime Coquelin val = USART_CR1_TXEIE | USART_CR1_RXNEIE | USART_CR1_TE | USART_CR1_RE; 48487f1f809SAlexandre TORGUE val |= BIT(cfg->uart_enable_bit); 485a14f66a4SAlexandre TORGUE stm32_clr_bits(port, ofs->cr1, val); 48648a6092fSMaxime Coquelin 487*270e5a74SFabrice Gasnier dev_pm_clear_wake_irq(port->dev); 48848a6092fSMaxime Coquelin free_irq(port->irq, port); 48948a6092fSMaxime Coquelin } 49048a6092fSMaxime Coquelin 49148a6092fSMaxime Coquelin static void stm32_set_termios(struct uart_port *port, struct ktermios *termios, 49248a6092fSMaxime Coquelin struct ktermios *old) 49348a6092fSMaxime Coquelin { 49448a6092fSMaxime Coquelin struct stm32_port *stm32_port = to_stm32_port(port); 495ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 496ada8618fSAlexandre TORGUE struct stm32_usart_config *cfg = &stm32_port->info->cfg; 49748a6092fSMaxime Coquelin unsigned int baud; 49848a6092fSMaxime Coquelin u32 usartdiv, mantissa, fraction, oversampling; 49948a6092fSMaxime Coquelin tcflag_t cflag = termios->c_cflag; 50048a6092fSMaxime Coquelin u32 cr1, cr2, cr3; 50148a6092fSMaxime Coquelin unsigned long flags; 50248a6092fSMaxime Coquelin 50348a6092fSMaxime Coquelin if (!stm32_port->hw_flow_control) 50448a6092fSMaxime Coquelin cflag &= ~CRTSCTS; 50548a6092fSMaxime Coquelin 50648a6092fSMaxime Coquelin baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8); 50748a6092fSMaxime Coquelin 50848a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 50948a6092fSMaxime Coquelin 51048a6092fSMaxime Coquelin /* Stop serial port and reset value */ 511ada8618fSAlexandre TORGUE writel_relaxed(0, port->membase + ofs->cr1); 51248a6092fSMaxime Coquelin 513ada8618fSAlexandre TORGUE cr1 = USART_CR1_TE | USART_CR1_RE | USART_CR1_RXNEIE; 514ada8618fSAlexandre TORGUE cr1 |= BIT(cfg->uart_enable_bit); 51548a6092fSMaxime Coquelin cr2 = 0; 51648a6092fSMaxime Coquelin cr3 = 0; 51748a6092fSMaxime Coquelin 51848a6092fSMaxime Coquelin if (cflag & CSTOPB) 51948a6092fSMaxime Coquelin cr2 |= USART_CR2_STOP_2B; 52048a6092fSMaxime Coquelin 52148a6092fSMaxime Coquelin if (cflag & PARENB) { 52248a6092fSMaxime Coquelin cr1 |= USART_CR1_PCE; 523ada8618fSAlexandre TORGUE if ((cflag & CSIZE) == CS8) { 524ada8618fSAlexandre TORGUE if (cfg->has_7bits_data) 525ada8618fSAlexandre TORGUE cr1 |= USART_CR1_M0; 526ada8618fSAlexandre TORGUE else 52748a6092fSMaxime Coquelin cr1 |= USART_CR1_M; 52848a6092fSMaxime Coquelin } 529ada8618fSAlexandre TORGUE } 53048a6092fSMaxime Coquelin 53148a6092fSMaxime Coquelin if (cflag & PARODD) 53248a6092fSMaxime Coquelin cr1 |= USART_CR1_PS; 53348a6092fSMaxime Coquelin 53448a6092fSMaxime Coquelin port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS); 53548a6092fSMaxime Coquelin if (cflag & CRTSCTS) { 53648a6092fSMaxime Coquelin port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS; 53735abe98fSBich HEMON cr3 |= USART_CR3_CTSE | USART_CR3_RTSE; 53848a6092fSMaxime Coquelin } 53948a6092fSMaxime Coquelin 54048a6092fSMaxime Coquelin usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud); 54148a6092fSMaxime Coquelin 54248a6092fSMaxime Coquelin /* 54348a6092fSMaxime Coquelin * The USART supports 16 or 8 times oversampling. 54448a6092fSMaxime Coquelin * By default we prefer 16 times oversampling, so that the receiver 54548a6092fSMaxime Coquelin * has a better tolerance to clock deviations. 54648a6092fSMaxime Coquelin * 8 times oversampling is only used to achieve higher speeds. 54748a6092fSMaxime Coquelin */ 54848a6092fSMaxime Coquelin if (usartdiv < 16) { 54948a6092fSMaxime Coquelin oversampling = 8; 550ada8618fSAlexandre TORGUE stm32_set_bits(port, ofs->cr1, USART_CR1_OVER8); 55148a6092fSMaxime Coquelin } else { 55248a6092fSMaxime Coquelin oversampling = 16; 553ada8618fSAlexandre TORGUE stm32_clr_bits(port, ofs->cr1, USART_CR1_OVER8); 55448a6092fSMaxime Coquelin } 55548a6092fSMaxime Coquelin 55648a6092fSMaxime Coquelin mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT; 55748a6092fSMaxime Coquelin fraction = usartdiv % oversampling; 558ada8618fSAlexandre TORGUE writel_relaxed(mantissa | fraction, port->membase + ofs->brr); 55948a6092fSMaxime Coquelin 56048a6092fSMaxime Coquelin uart_update_timeout(port, cflag, baud); 56148a6092fSMaxime Coquelin 56248a6092fSMaxime Coquelin port->read_status_mask = USART_SR_ORE; 56348a6092fSMaxime Coquelin if (termios->c_iflag & INPCK) 56448a6092fSMaxime Coquelin port->read_status_mask |= USART_SR_PE | USART_SR_FE; 56548a6092fSMaxime Coquelin if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK)) 56648a6092fSMaxime Coquelin port->read_status_mask |= USART_SR_LBD; 56748a6092fSMaxime Coquelin 56848a6092fSMaxime Coquelin /* Characters to ignore */ 56948a6092fSMaxime Coquelin port->ignore_status_mask = 0; 57048a6092fSMaxime Coquelin if (termios->c_iflag & IGNPAR) 57148a6092fSMaxime Coquelin port->ignore_status_mask = USART_SR_PE | USART_SR_FE; 57248a6092fSMaxime Coquelin if (termios->c_iflag & IGNBRK) { 57348a6092fSMaxime Coquelin port->ignore_status_mask |= USART_SR_LBD; 57448a6092fSMaxime Coquelin /* 57548a6092fSMaxime Coquelin * If we're ignoring parity and break indicators, 57648a6092fSMaxime Coquelin * ignore overruns too (for real raw support). 57748a6092fSMaxime Coquelin */ 57848a6092fSMaxime Coquelin if (termios->c_iflag & IGNPAR) 57948a6092fSMaxime Coquelin port->ignore_status_mask |= USART_SR_ORE; 58048a6092fSMaxime Coquelin } 58148a6092fSMaxime Coquelin 58248a6092fSMaxime Coquelin /* Ignore all characters if CREAD is not set */ 58348a6092fSMaxime Coquelin if ((termios->c_cflag & CREAD) == 0) 58448a6092fSMaxime Coquelin port->ignore_status_mask |= USART_SR_DUMMY_RX; 58548a6092fSMaxime Coquelin 58634891872SAlexandre TORGUE if (stm32_port->rx_ch) 58734891872SAlexandre TORGUE cr3 |= USART_CR3_DMAR; 58834891872SAlexandre TORGUE 589ada8618fSAlexandre TORGUE writel_relaxed(cr3, port->membase + ofs->cr3); 590ada8618fSAlexandre TORGUE writel_relaxed(cr2, port->membase + ofs->cr2); 591ada8618fSAlexandre TORGUE writel_relaxed(cr1, port->membase + ofs->cr1); 59248a6092fSMaxime Coquelin 59348a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 59448a6092fSMaxime Coquelin } 59548a6092fSMaxime Coquelin 59648a6092fSMaxime Coquelin static const char *stm32_type(struct uart_port *port) 59748a6092fSMaxime Coquelin { 59848a6092fSMaxime Coquelin return (port->type == PORT_STM32) ? DRIVER_NAME : NULL; 59948a6092fSMaxime Coquelin } 60048a6092fSMaxime Coquelin 60148a6092fSMaxime Coquelin static void stm32_release_port(struct uart_port *port) 60248a6092fSMaxime Coquelin { 60348a6092fSMaxime Coquelin } 60448a6092fSMaxime Coquelin 60548a6092fSMaxime Coquelin static int stm32_request_port(struct uart_port *port) 60648a6092fSMaxime Coquelin { 60748a6092fSMaxime Coquelin return 0; 60848a6092fSMaxime Coquelin } 60948a6092fSMaxime Coquelin 61048a6092fSMaxime Coquelin static void stm32_config_port(struct uart_port *port, int flags) 61148a6092fSMaxime Coquelin { 61248a6092fSMaxime Coquelin if (flags & UART_CONFIG_TYPE) 61348a6092fSMaxime Coquelin port->type = PORT_STM32; 61448a6092fSMaxime Coquelin } 61548a6092fSMaxime Coquelin 61648a6092fSMaxime Coquelin static int 61748a6092fSMaxime Coquelin stm32_verify_port(struct uart_port *port, struct serial_struct *ser) 61848a6092fSMaxime Coquelin { 61948a6092fSMaxime Coquelin /* No user changeable parameters */ 62048a6092fSMaxime Coquelin return -EINVAL; 62148a6092fSMaxime Coquelin } 62248a6092fSMaxime Coquelin 62348a6092fSMaxime Coquelin static void stm32_pm(struct uart_port *port, unsigned int state, 62448a6092fSMaxime Coquelin unsigned int oldstate) 62548a6092fSMaxime Coquelin { 62648a6092fSMaxime Coquelin struct stm32_port *stm32port = container_of(port, 62748a6092fSMaxime Coquelin struct stm32_port, port); 628ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 629ada8618fSAlexandre TORGUE struct stm32_usart_config *cfg = &stm32port->info->cfg; 63048a6092fSMaxime Coquelin unsigned long flags = 0; 63148a6092fSMaxime Coquelin 63248a6092fSMaxime Coquelin switch (state) { 63348a6092fSMaxime Coquelin case UART_PM_STATE_ON: 63448a6092fSMaxime Coquelin clk_prepare_enable(stm32port->clk); 63548a6092fSMaxime Coquelin break; 63648a6092fSMaxime Coquelin case UART_PM_STATE_OFF: 63748a6092fSMaxime Coquelin spin_lock_irqsave(&port->lock, flags); 638ada8618fSAlexandre TORGUE stm32_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 63948a6092fSMaxime Coquelin spin_unlock_irqrestore(&port->lock, flags); 64048a6092fSMaxime Coquelin clk_disable_unprepare(stm32port->clk); 64148a6092fSMaxime Coquelin break; 64248a6092fSMaxime Coquelin } 64348a6092fSMaxime Coquelin } 64448a6092fSMaxime Coquelin 64548a6092fSMaxime Coquelin static const struct uart_ops stm32_uart_ops = { 64648a6092fSMaxime Coquelin .tx_empty = stm32_tx_empty, 64748a6092fSMaxime Coquelin .set_mctrl = stm32_set_mctrl, 64848a6092fSMaxime Coquelin .get_mctrl = stm32_get_mctrl, 64948a6092fSMaxime Coquelin .stop_tx = stm32_stop_tx, 65048a6092fSMaxime Coquelin .start_tx = stm32_start_tx, 65148a6092fSMaxime Coquelin .throttle = stm32_throttle, 65248a6092fSMaxime Coquelin .unthrottle = stm32_unthrottle, 65348a6092fSMaxime Coquelin .stop_rx = stm32_stop_rx, 65448a6092fSMaxime Coquelin .break_ctl = stm32_break_ctl, 65548a6092fSMaxime Coquelin .startup = stm32_startup, 65648a6092fSMaxime Coquelin .shutdown = stm32_shutdown, 65748a6092fSMaxime Coquelin .set_termios = stm32_set_termios, 65848a6092fSMaxime Coquelin .pm = stm32_pm, 65948a6092fSMaxime Coquelin .type = stm32_type, 66048a6092fSMaxime Coquelin .release_port = stm32_release_port, 66148a6092fSMaxime Coquelin .request_port = stm32_request_port, 66248a6092fSMaxime Coquelin .config_port = stm32_config_port, 66348a6092fSMaxime Coquelin .verify_port = stm32_verify_port, 66448a6092fSMaxime Coquelin }; 66548a6092fSMaxime Coquelin 66648a6092fSMaxime Coquelin static int stm32_init_port(struct stm32_port *stm32port, 66748a6092fSMaxime Coquelin struct platform_device *pdev) 66848a6092fSMaxime Coquelin { 66948a6092fSMaxime Coquelin struct uart_port *port = &stm32port->port; 67048a6092fSMaxime Coquelin struct resource *res; 67148a6092fSMaxime Coquelin int ret; 67248a6092fSMaxime Coquelin 67348a6092fSMaxime Coquelin port->iotype = UPIO_MEM; 67448a6092fSMaxime Coquelin port->flags = UPF_BOOT_AUTOCONF; 67548a6092fSMaxime Coquelin port->ops = &stm32_uart_ops; 67648a6092fSMaxime Coquelin port->dev = &pdev->dev; 67748a6092fSMaxime Coquelin port->irq = platform_get_irq(pdev, 0); 678*270e5a74SFabrice Gasnier stm32port->wakeirq = platform_get_irq(pdev, 1); 67948a6092fSMaxime Coquelin 68048a6092fSMaxime Coquelin res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 68148a6092fSMaxime Coquelin port->membase = devm_ioremap_resource(&pdev->dev, res); 68248a6092fSMaxime Coquelin if (IS_ERR(port->membase)) 68348a6092fSMaxime Coquelin return PTR_ERR(port->membase); 68448a6092fSMaxime Coquelin port->mapbase = res->start; 68548a6092fSMaxime Coquelin 68648a6092fSMaxime Coquelin spin_lock_init(&port->lock); 68748a6092fSMaxime Coquelin 68848a6092fSMaxime Coquelin stm32port->clk = devm_clk_get(&pdev->dev, NULL); 68948a6092fSMaxime Coquelin if (IS_ERR(stm32port->clk)) 69048a6092fSMaxime Coquelin return PTR_ERR(stm32port->clk); 69148a6092fSMaxime Coquelin 69248a6092fSMaxime Coquelin /* Ensure that clk rate is correct by enabling the clk */ 69348a6092fSMaxime Coquelin ret = clk_prepare_enable(stm32port->clk); 69448a6092fSMaxime Coquelin if (ret) 69548a6092fSMaxime Coquelin return ret; 69648a6092fSMaxime Coquelin 69748a6092fSMaxime Coquelin stm32port->port.uartclk = clk_get_rate(stm32port->clk); 698ada80043SFabrice Gasnier if (!stm32port->port.uartclk) { 699ada80043SFabrice Gasnier clk_disable_unprepare(stm32port->clk); 70048a6092fSMaxime Coquelin ret = -EINVAL; 701ada80043SFabrice Gasnier } 70248a6092fSMaxime Coquelin 70348a6092fSMaxime Coquelin return ret; 70448a6092fSMaxime Coquelin } 70548a6092fSMaxime Coquelin 70648a6092fSMaxime Coquelin static struct stm32_port *stm32_of_get_stm32_port(struct platform_device *pdev) 70748a6092fSMaxime Coquelin { 70848a6092fSMaxime Coquelin struct device_node *np = pdev->dev.of_node; 70948a6092fSMaxime Coquelin int id; 71048a6092fSMaxime Coquelin 71148a6092fSMaxime Coquelin if (!np) 71248a6092fSMaxime Coquelin return NULL; 71348a6092fSMaxime Coquelin 71448a6092fSMaxime Coquelin id = of_alias_get_id(np, "serial"); 715e5707915SGerald Baeza if (id < 0) { 716e5707915SGerald Baeza dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id); 717e5707915SGerald Baeza return NULL; 718e5707915SGerald Baeza } 71948a6092fSMaxime Coquelin 72048a6092fSMaxime Coquelin if (WARN_ON(id >= STM32_MAX_PORTS)) 72148a6092fSMaxime Coquelin return NULL; 72248a6092fSMaxime Coquelin 72348a6092fSMaxime Coquelin stm32_ports[id].hw_flow_control = of_property_read_bool(np, 72459bed2dfSAlexandre TORGUE "st,hw-flow-ctrl"); 72548a6092fSMaxime Coquelin stm32_ports[id].port.line = id; 726e5707915SGerald Baeza stm32_ports[id].last_res = RX_BUF_L; 72748a6092fSMaxime Coquelin return &stm32_ports[id]; 72848a6092fSMaxime Coquelin } 72948a6092fSMaxime Coquelin 73048a6092fSMaxime Coquelin #ifdef CONFIG_OF 73148a6092fSMaxime Coquelin static const struct of_device_id stm32_match[] = { 732ada8618fSAlexandre TORGUE { .compatible = "st,stm32-usart", .data = &stm32f4_info}, 733ada8618fSAlexandre TORGUE { .compatible = "st,stm32-uart", .data = &stm32f4_info}, 734ada8618fSAlexandre TORGUE { .compatible = "st,stm32f7-usart", .data = &stm32f7_info}, 735ada8618fSAlexandre TORGUE { .compatible = "st,stm32f7-uart", .data = &stm32f7_info}, 736*270e5a74SFabrice Gasnier { .compatible = "st,stm32h7-usart", .data = &stm32h7_info}, 737*270e5a74SFabrice Gasnier { .compatible = "st,stm32h7-uart", .data = &stm32h7_info}, 73848a6092fSMaxime Coquelin {}, 73948a6092fSMaxime Coquelin }; 74048a6092fSMaxime Coquelin 74148a6092fSMaxime Coquelin MODULE_DEVICE_TABLE(of, stm32_match); 74248a6092fSMaxime Coquelin #endif 74348a6092fSMaxime Coquelin 74434891872SAlexandre TORGUE static int stm32_of_dma_rx_probe(struct stm32_port *stm32port, 74534891872SAlexandre TORGUE struct platform_device *pdev) 74634891872SAlexandre TORGUE { 74734891872SAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 74834891872SAlexandre TORGUE struct uart_port *port = &stm32port->port; 74934891872SAlexandre TORGUE struct device *dev = &pdev->dev; 75034891872SAlexandre TORGUE struct dma_slave_config config; 75134891872SAlexandre TORGUE struct dma_async_tx_descriptor *desc = NULL; 75234891872SAlexandre TORGUE dma_cookie_t cookie; 75334891872SAlexandre TORGUE int ret; 75434891872SAlexandre TORGUE 75534891872SAlexandre TORGUE /* Request DMA RX channel */ 75634891872SAlexandre TORGUE stm32port->rx_ch = dma_request_slave_channel(dev, "rx"); 75734891872SAlexandre TORGUE if (!stm32port->rx_ch) { 75834891872SAlexandre TORGUE dev_info(dev, "rx dma alloc failed\n"); 75934891872SAlexandre TORGUE return -ENODEV; 76034891872SAlexandre TORGUE } 76134891872SAlexandre TORGUE stm32port->rx_buf = dma_alloc_coherent(&pdev->dev, RX_BUF_L, 76234891872SAlexandre TORGUE &stm32port->rx_dma_buf, 76334891872SAlexandre TORGUE GFP_KERNEL); 76434891872SAlexandre TORGUE if (!stm32port->rx_buf) { 76534891872SAlexandre TORGUE ret = -ENOMEM; 76634891872SAlexandre TORGUE goto alloc_err; 76734891872SAlexandre TORGUE } 76834891872SAlexandre TORGUE 76934891872SAlexandre TORGUE /* Configure DMA channel */ 77034891872SAlexandre TORGUE memset(&config, 0, sizeof(config)); 7718e5481d9SArnd Bergmann config.src_addr = port->mapbase + ofs->rdr; 77234891872SAlexandre TORGUE config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; 77334891872SAlexandre TORGUE 77434891872SAlexandre TORGUE ret = dmaengine_slave_config(stm32port->rx_ch, &config); 77534891872SAlexandre TORGUE if (ret < 0) { 77634891872SAlexandre TORGUE dev_err(dev, "rx dma channel config failed\n"); 77734891872SAlexandre TORGUE ret = -ENODEV; 77834891872SAlexandre TORGUE goto config_err; 77934891872SAlexandre TORGUE } 78034891872SAlexandre TORGUE 78134891872SAlexandre TORGUE /* Prepare a DMA cyclic transaction */ 78234891872SAlexandre TORGUE desc = dmaengine_prep_dma_cyclic(stm32port->rx_ch, 78334891872SAlexandre TORGUE stm32port->rx_dma_buf, 78434891872SAlexandre TORGUE RX_BUF_L, RX_BUF_P, DMA_DEV_TO_MEM, 78534891872SAlexandre TORGUE DMA_PREP_INTERRUPT); 78634891872SAlexandre TORGUE if (!desc) { 78734891872SAlexandre TORGUE dev_err(dev, "rx dma prep cyclic failed\n"); 78834891872SAlexandre TORGUE ret = -ENODEV; 78934891872SAlexandre TORGUE goto config_err; 79034891872SAlexandre TORGUE } 79134891872SAlexandre TORGUE 79234891872SAlexandre TORGUE /* No callback as dma buffer is drained on usart interrupt */ 79334891872SAlexandre TORGUE desc->callback = NULL; 79434891872SAlexandre TORGUE desc->callback_param = NULL; 79534891872SAlexandre TORGUE 79634891872SAlexandre TORGUE /* Push current DMA transaction in the pending queue */ 79734891872SAlexandre TORGUE cookie = dmaengine_submit(desc); 79834891872SAlexandre TORGUE 79934891872SAlexandre TORGUE /* Issue pending DMA requests */ 80034891872SAlexandre TORGUE dma_async_issue_pending(stm32port->rx_ch); 80134891872SAlexandre TORGUE 80234891872SAlexandre TORGUE return 0; 80334891872SAlexandre TORGUE 80434891872SAlexandre TORGUE config_err: 80534891872SAlexandre TORGUE dma_free_coherent(&pdev->dev, 80634891872SAlexandre TORGUE RX_BUF_L, stm32port->rx_buf, 80734891872SAlexandre TORGUE stm32port->rx_dma_buf); 80834891872SAlexandre TORGUE 80934891872SAlexandre TORGUE alloc_err: 81034891872SAlexandre TORGUE dma_release_channel(stm32port->rx_ch); 81134891872SAlexandre TORGUE stm32port->rx_ch = NULL; 81234891872SAlexandre TORGUE 81334891872SAlexandre TORGUE return ret; 81434891872SAlexandre TORGUE } 81534891872SAlexandre TORGUE 81634891872SAlexandre TORGUE static int stm32_of_dma_tx_probe(struct stm32_port *stm32port, 81734891872SAlexandre TORGUE struct platform_device *pdev) 81834891872SAlexandre TORGUE { 81934891872SAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32port->info->ofs; 82034891872SAlexandre TORGUE struct uart_port *port = &stm32port->port; 82134891872SAlexandre TORGUE struct device *dev = &pdev->dev; 82234891872SAlexandre TORGUE struct dma_slave_config config; 82334891872SAlexandre TORGUE int ret; 82434891872SAlexandre TORGUE 82534891872SAlexandre TORGUE stm32port->tx_dma_busy = false; 82634891872SAlexandre TORGUE 82734891872SAlexandre TORGUE /* Request DMA TX channel */ 82834891872SAlexandre TORGUE stm32port->tx_ch = dma_request_slave_channel(dev, "tx"); 82934891872SAlexandre TORGUE if (!stm32port->tx_ch) { 83034891872SAlexandre TORGUE dev_info(dev, "tx dma alloc failed\n"); 83134891872SAlexandre TORGUE return -ENODEV; 83234891872SAlexandre TORGUE } 83334891872SAlexandre TORGUE stm32port->tx_buf = dma_alloc_coherent(&pdev->dev, TX_BUF_L, 83434891872SAlexandre TORGUE &stm32port->tx_dma_buf, 83534891872SAlexandre TORGUE GFP_KERNEL); 83634891872SAlexandre TORGUE if (!stm32port->tx_buf) { 83734891872SAlexandre TORGUE ret = -ENOMEM; 83834891872SAlexandre TORGUE goto alloc_err; 83934891872SAlexandre TORGUE } 84034891872SAlexandre TORGUE 84134891872SAlexandre TORGUE /* Configure DMA channel */ 84234891872SAlexandre TORGUE memset(&config, 0, sizeof(config)); 8438e5481d9SArnd Bergmann config.dst_addr = port->mapbase + ofs->tdr; 84434891872SAlexandre TORGUE config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; 84534891872SAlexandre TORGUE 84634891872SAlexandre TORGUE ret = dmaengine_slave_config(stm32port->tx_ch, &config); 84734891872SAlexandre TORGUE if (ret < 0) { 84834891872SAlexandre TORGUE dev_err(dev, "tx dma channel config failed\n"); 84934891872SAlexandre TORGUE ret = -ENODEV; 85034891872SAlexandre TORGUE goto config_err; 85134891872SAlexandre TORGUE } 85234891872SAlexandre TORGUE 85334891872SAlexandre TORGUE return 0; 85434891872SAlexandre TORGUE 85534891872SAlexandre TORGUE config_err: 85634891872SAlexandre TORGUE dma_free_coherent(&pdev->dev, 85734891872SAlexandre TORGUE TX_BUF_L, stm32port->tx_buf, 85834891872SAlexandre TORGUE stm32port->tx_dma_buf); 85934891872SAlexandre TORGUE 86034891872SAlexandre TORGUE alloc_err: 86134891872SAlexandre TORGUE dma_release_channel(stm32port->tx_ch); 86234891872SAlexandre TORGUE stm32port->tx_ch = NULL; 86334891872SAlexandre TORGUE 86434891872SAlexandre TORGUE return ret; 86534891872SAlexandre TORGUE } 86634891872SAlexandre TORGUE 86748a6092fSMaxime Coquelin static int stm32_serial_probe(struct platform_device *pdev) 86848a6092fSMaxime Coquelin { 869ada8618fSAlexandre TORGUE const struct of_device_id *match; 87048a6092fSMaxime Coquelin struct stm32_port *stm32port; 871ada8618fSAlexandre TORGUE int ret; 87248a6092fSMaxime Coquelin 87348a6092fSMaxime Coquelin stm32port = stm32_of_get_stm32_port(pdev); 87448a6092fSMaxime Coquelin if (!stm32port) 87548a6092fSMaxime Coquelin return -ENODEV; 87648a6092fSMaxime Coquelin 877ada8618fSAlexandre TORGUE match = of_match_device(stm32_match, &pdev->dev); 878ada8618fSAlexandre TORGUE if (match && match->data) 879ada8618fSAlexandre TORGUE stm32port->info = (struct stm32_usart_info *)match->data; 880ada8618fSAlexandre TORGUE else 881ada8618fSAlexandre TORGUE return -EINVAL; 882ada8618fSAlexandre TORGUE 88348a6092fSMaxime Coquelin ret = stm32_init_port(stm32port, pdev); 88448a6092fSMaxime Coquelin if (ret) 88548a6092fSMaxime Coquelin return ret; 88648a6092fSMaxime Coquelin 887*270e5a74SFabrice Gasnier if (stm32port->info->cfg.has_wakeup && stm32port->wakeirq >= 0) { 888*270e5a74SFabrice Gasnier ret = device_init_wakeup(&pdev->dev, true); 88948a6092fSMaxime Coquelin if (ret) 890ada80043SFabrice Gasnier goto err_uninit; 891*270e5a74SFabrice Gasnier } 892*270e5a74SFabrice Gasnier 893*270e5a74SFabrice Gasnier ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port); 894*270e5a74SFabrice Gasnier if (ret) 895*270e5a74SFabrice Gasnier goto err_nowup; 89648a6092fSMaxime Coquelin 89734891872SAlexandre TORGUE ret = stm32_of_dma_rx_probe(stm32port, pdev); 89834891872SAlexandre TORGUE if (ret) 89934891872SAlexandre TORGUE dev_info(&pdev->dev, "interrupt mode used for rx (no dma)\n"); 90034891872SAlexandre TORGUE 90134891872SAlexandre TORGUE ret = stm32_of_dma_tx_probe(stm32port, pdev); 90234891872SAlexandre TORGUE if (ret) 90334891872SAlexandre TORGUE dev_info(&pdev->dev, "interrupt mode used for tx (no dma)\n"); 90434891872SAlexandre TORGUE 90548a6092fSMaxime Coquelin platform_set_drvdata(pdev, &stm32port->port); 90648a6092fSMaxime Coquelin 90748a6092fSMaxime Coquelin return 0; 908ada80043SFabrice Gasnier 909*270e5a74SFabrice Gasnier err_nowup: 910*270e5a74SFabrice Gasnier if (stm32port->info->cfg.has_wakeup && stm32port->wakeirq >= 0) 911*270e5a74SFabrice Gasnier device_init_wakeup(&pdev->dev, false); 912*270e5a74SFabrice Gasnier 913ada80043SFabrice Gasnier err_uninit: 914ada80043SFabrice Gasnier clk_disable_unprepare(stm32port->clk); 915ada80043SFabrice Gasnier 916ada80043SFabrice Gasnier return ret; 91748a6092fSMaxime Coquelin } 91848a6092fSMaxime Coquelin 91948a6092fSMaxime Coquelin static int stm32_serial_remove(struct platform_device *pdev) 92048a6092fSMaxime Coquelin { 92148a6092fSMaxime Coquelin struct uart_port *port = platform_get_drvdata(pdev); 922511c7b1bSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 92334891872SAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 924*270e5a74SFabrice Gasnier struct stm32_usart_config *cfg = &stm32_port->info->cfg; 92534891872SAlexandre TORGUE 92634891872SAlexandre TORGUE stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAR); 92734891872SAlexandre TORGUE 92834891872SAlexandre TORGUE if (stm32_port->rx_ch) 92934891872SAlexandre TORGUE dma_release_channel(stm32_port->rx_ch); 93034891872SAlexandre TORGUE 93134891872SAlexandre TORGUE if (stm32_port->rx_dma_buf) 93234891872SAlexandre TORGUE dma_free_coherent(&pdev->dev, 93334891872SAlexandre TORGUE RX_BUF_L, stm32_port->rx_buf, 93434891872SAlexandre TORGUE stm32_port->rx_dma_buf); 93534891872SAlexandre TORGUE 93634891872SAlexandre TORGUE stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT); 93734891872SAlexandre TORGUE 93834891872SAlexandre TORGUE if (stm32_port->tx_ch) 93934891872SAlexandre TORGUE dma_release_channel(stm32_port->tx_ch); 94034891872SAlexandre TORGUE 94134891872SAlexandre TORGUE if (stm32_port->tx_dma_buf) 94234891872SAlexandre TORGUE dma_free_coherent(&pdev->dev, 94334891872SAlexandre TORGUE TX_BUF_L, stm32_port->tx_buf, 94434891872SAlexandre TORGUE stm32_port->tx_dma_buf); 945511c7b1bSAlexandre TORGUE 946*270e5a74SFabrice Gasnier if (cfg->has_wakeup && stm32_port->wakeirq >= 0) 947*270e5a74SFabrice Gasnier device_init_wakeup(&pdev->dev, false); 948*270e5a74SFabrice Gasnier 949511c7b1bSAlexandre TORGUE clk_disable_unprepare(stm32_port->clk); 95048a6092fSMaxime Coquelin 95148a6092fSMaxime Coquelin return uart_remove_one_port(&stm32_usart_driver, port); 95248a6092fSMaxime Coquelin } 95348a6092fSMaxime Coquelin 95448a6092fSMaxime Coquelin 95548a6092fSMaxime Coquelin #ifdef CONFIG_SERIAL_STM32_CONSOLE 95648a6092fSMaxime Coquelin static void stm32_console_putchar(struct uart_port *port, int ch) 95748a6092fSMaxime Coquelin { 958ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 959ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 960ada8618fSAlexandre TORGUE 961ada8618fSAlexandre TORGUE while (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE)) 96248a6092fSMaxime Coquelin cpu_relax(); 96348a6092fSMaxime Coquelin 964ada8618fSAlexandre TORGUE writel_relaxed(ch, port->membase + ofs->tdr); 96548a6092fSMaxime Coquelin } 96648a6092fSMaxime Coquelin 96748a6092fSMaxime Coquelin static void stm32_console_write(struct console *co, const char *s, unsigned cnt) 96848a6092fSMaxime Coquelin { 96948a6092fSMaxime Coquelin struct uart_port *port = &stm32_ports[co->index].port; 970ada8618fSAlexandre TORGUE struct stm32_port *stm32_port = to_stm32_port(port); 971ada8618fSAlexandre TORGUE struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 97287f1f809SAlexandre TORGUE struct stm32_usart_config *cfg = &stm32_port->info->cfg; 97348a6092fSMaxime Coquelin unsigned long flags; 97448a6092fSMaxime Coquelin u32 old_cr1, new_cr1; 97548a6092fSMaxime Coquelin int locked = 1; 97648a6092fSMaxime Coquelin 97748a6092fSMaxime Coquelin local_irq_save(flags); 97848a6092fSMaxime Coquelin if (port->sysrq) 97948a6092fSMaxime Coquelin locked = 0; 98048a6092fSMaxime Coquelin else if (oops_in_progress) 98148a6092fSMaxime Coquelin locked = spin_trylock(&port->lock); 98248a6092fSMaxime Coquelin else 98348a6092fSMaxime Coquelin spin_lock(&port->lock); 98448a6092fSMaxime Coquelin 98587f1f809SAlexandre TORGUE /* Save and disable interrupts, enable the transmitter */ 986ada8618fSAlexandre TORGUE old_cr1 = readl_relaxed(port->membase + ofs->cr1); 98748a6092fSMaxime Coquelin new_cr1 = old_cr1 & ~USART_CR1_IE_MASK; 98887f1f809SAlexandre TORGUE new_cr1 |= USART_CR1_TE | BIT(cfg->uart_enable_bit); 989ada8618fSAlexandre TORGUE writel_relaxed(new_cr1, port->membase + ofs->cr1); 99048a6092fSMaxime Coquelin 99148a6092fSMaxime Coquelin uart_console_write(port, s, cnt, stm32_console_putchar); 99248a6092fSMaxime Coquelin 99348a6092fSMaxime Coquelin /* Restore interrupt state */ 994ada8618fSAlexandre TORGUE writel_relaxed(old_cr1, port->membase + ofs->cr1); 99548a6092fSMaxime Coquelin 99648a6092fSMaxime Coquelin if (locked) 99748a6092fSMaxime Coquelin spin_unlock(&port->lock); 99848a6092fSMaxime Coquelin local_irq_restore(flags); 99948a6092fSMaxime Coquelin } 100048a6092fSMaxime Coquelin 100148a6092fSMaxime Coquelin static int stm32_console_setup(struct console *co, char *options) 100248a6092fSMaxime Coquelin { 100348a6092fSMaxime Coquelin struct stm32_port *stm32port; 100448a6092fSMaxime Coquelin int baud = 9600; 100548a6092fSMaxime Coquelin int bits = 8; 100648a6092fSMaxime Coquelin int parity = 'n'; 100748a6092fSMaxime Coquelin int flow = 'n'; 100848a6092fSMaxime Coquelin 100948a6092fSMaxime Coquelin if (co->index >= STM32_MAX_PORTS) 101048a6092fSMaxime Coquelin return -ENODEV; 101148a6092fSMaxime Coquelin 101248a6092fSMaxime Coquelin stm32port = &stm32_ports[co->index]; 101348a6092fSMaxime Coquelin 101448a6092fSMaxime Coquelin /* 101548a6092fSMaxime Coquelin * This driver does not support early console initialization 101648a6092fSMaxime Coquelin * (use ARM early printk support instead), so we only expect 101748a6092fSMaxime Coquelin * this to be called during the uart port registration when the 101848a6092fSMaxime Coquelin * driver gets probed and the port should be mapped at that point. 101948a6092fSMaxime Coquelin */ 102048a6092fSMaxime Coquelin if (stm32port->port.mapbase == 0 || stm32port->port.membase == NULL) 102148a6092fSMaxime Coquelin return -ENXIO; 102248a6092fSMaxime Coquelin 102348a6092fSMaxime Coquelin if (options) 102448a6092fSMaxime Coquelin uart_parse_options(options, &baud, &parity, &bits, &flow); 102548a6092fSMaxime Coquelin 102648a6092fSMaxime Coquelin return uart_set_options(&stm32port->port, co, baud, parity, bits, flow); 102748a6092fSMaxime Coquelin } 102848a6092fSMaxime Coquelin 102948a6092fSMaxime Coquelin static struct console stm32_console = { 103048a6092fSMaxime Coquelin .name = STM32_SERIAL_NAME, 103148a6092fSMaxime Coquelin .device = uart_console_device, 103248a6092fSMaxime Coquelin .write = stm32_console_write, 103348a6092fSMaxime Coquelin .setup = stm32_console_setup, 103448a6092fSMaxime Coquelin .flags = CON_PRINTBUFFER, 103548a6092fSMaxime Coquelin .index = -1, 103648a6092fSMaxime Coquelin .data = &stm32_usart_driver, 103748a6092fSMaxime Coquelin }; 103848a6092fSMaxime Coquelin 103948a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE (&stm32_console) 104048a6092fSMaxime Coquelin 104148a6092fSMaxime Coquelin #else 104248a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE NULL 104348a6092fSMaxime Coquelin #endif /* CONFIG_SERIAL_STM32_CONSOLE */ 104448a6092fSMaxime Coquelin 104548a6092fSMaxime Coquelin static struct uart_driver stm32_usart_driver = { 104648a6092fSMaxime Coquelin .driver_name = DRIVER_NAME, 104748a6092fSMaxime Coquelin .dev_name = STM32_SERIAL_NAME, 104848a6092fSMaxime Coquelin .major = 0, 104948a6092fSMaxime Coquelin .minor = 0, 105048a6092fSMaxime Coquelin .nr = STM32_MAX_PORTS, 105148a6092fSMaxime Coquelin .cons = STM32_SERIAL_CONSOLE, 105248a6092fSMaxime Coquelin }; 105348a6092fSMaxime Coquelin 1054*270e5a74SFabrice Gasnier #ifdef CONFIG_PM_SLEEP 1055*270e5a74SFabrice Gasnier static void stm32_serial_enable_wakeup(struct uart_port *port, bool enable) 1056*270e5a74SFabrice Gasnier { 1057*270e5a74SFabrice Gasnier struct stm32_port *stm32_port = to_stm32_port(port); 1058*270e5a74SFabrice Gasnier struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; 1059*270e5a74SFabrice Gasnier struct stm32_usart_config *cfg = &stm32_port->info->cfg; 1060*270e5a74SFabrice Gasnier u32 val; 1061*270e5a74SFabrice Gasnier 1062*270e5a74SFabrice Gasnier if (!cfg->has_wakeup || stm32_port->wakeirq < 0) 1063*270e5a74SFabrice Gasnier return; 1064*270e5a74SFabrice Gasnier 1065*270e5a74SFabrice Gasnier if (enable) { 1066*270e5a74SFabrice Gasnier stm32_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 1067*270e5a74SFabrice Gasnier stm32_set_bits(port, ofs->cr1, USART_CR1_UESM); 1068*270e5a74SFabrice Gasnier val = readl_relaxed(port->membase + ofs->cr3); 1069*270e5a74SFabrice Gasnier val &= ~USART_CR3_WUS_MASK; 1070*270e5a74SFabrice Gasnier /* Enable Wake up interrupt from low power on start bit */ 1071*270e5a74SFabrice Gasnier val |= USART_CR3_WUS_START_BIT | USART_CR3_WUFIE; 1072*270e5a74SFabrice Gasnier writel_relaxed(val, port->membase + ofs->cr3); 1073*270e5a74SFabrice Gasnier stm32_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); 1074*270e5a74SFabrice Gasnier } else { 1075*270e5a74SFabrice Gasnier stm32_clr_bits(port, ofs->cr1, USART_CR1_UESM); 1076*270e5a74SFabrice Gasnier } 1077*270e5a74SFabrice Gasnier } 1078*270e5a74SFabrice Gasnier 1079*270e5a74SFabrice Gasnier static int stm32_serial_suspend(struct device *dev) 1080*270e5a74SFabrice Gasnier { 1081*270e5a74SFabrice Gasnier struct uart_port *port = dev_get_drvdata(dev); 1082*270e5a74SFabrice Gasnier 1083*270e5a74SFabrice Gasnier uart_suspend_port(&stm32_usart_driver, port); 1084*270e5a74SFabrice Gasnier 1085*270e5a74SFabrice Gasnier if (device_may_wakeup(dev)) 1086*270e5a74SFabrice Gasnier stm32_serial_enable_wakeup(port, true); 1087*270e5a74SFabrice Gasnier else 1088*270e5a74SFabrice Gasnier stm32_serial_enable_wakeup(port, false); 1089*270e5a74SFabrice Gasnier 1090*270e5a74SFabrice Gasnier return 0; 1091*270e5a74SFabrice Gasnier } 1092*270e5a74SFabrice Gasnier 1093*270e5a74SFabrice Gasnier static int stm32_serial_resume(struct device *dev) 1094*270e5a74SFabrice Gasnier { 1095*270e5a74SFabrice Gasnier struct uart_port *port = dev_get_drvdata(dev); 1096*270e5a74SFabrice Gasnier 1097*270e5a74SFabrice Gasnier if (device_may_wakeup(dev)) 1098*270e5a74SFabrice Gasnier stm32_serial_enable_wakeup(port, false); 1099*270e5a74SFabrice Gasnier 1100*270e5a74SFabrice Gasnier return uart_resume_port(&stm32_usart_driver, port); 1101*270e5a74SFabrice Gasnier } 1102*270e5a74SFabrice Gasnier #endif /* CONFIG_PM_SLEEP */ 1103*270e5a74SFabrice Gasnier 1104*270e5a74SFabrice Gasnier static const struct dev_pm_ops stm32_serial_pm_ops = { 1105*270e5a74SFabrice Gasnier SET_SYSTEM_SLEEP_PM_OPS(stm32_serial_suspend, stm32_serial_resume) 1106*270e5a74SFabrice Gasnier }; 1107*270e5a74SFabrice Gasnier 110848a6092fSMaxime Coquelin static struct platform_driver stm32_serial_driver = { 110948a6092fSMaxime Coquelin .probe = stm32_serial_probe, 111048a6092fSMaxime Coquelin .remove = stm32_serial_remove, 111148a6092fSMaxime Coquelin .driver = { 111248a6092fSMaxime Coquelin .name = DRIVER_NAME, 1113*270e5a74SFabrice Gasnier .pm = &stm32_serial_pm_ops, 111448a6092fSMaxime Coquelin .of_match_table = of_match_ptr(stm32_match), 111548a6092fSMaxime Coquelin }, 111648a6092fSMaxime Coquelin }; 111748a6092fSMaxime Coquelin 111848a6092fSMaxime Coquelin static int __init usart_init(void) 111948a6092fSMaxime Coquelin { 112048a6092fSMaxime Coquelin static char banner[] __initdata = "STM32 USART driver initialized"; 112148a6092fSMaxime Coquelin int ret; 112248a6092fSMaxime Coquelin 112348a6092fSMaxime Coquelin pr_info("%s\n", banner); 112448a6092fSMaxime Coquelin 112548a6092fSMaxime Coquelin ret = uart_register_driver(&stm32_usart_driver); 112648a6092fSMaxime Coquelin if (ret) 112748a6092fSMaxime Coquelin return ret; 112848a6092fSMaxime Coquelin 112948a6092fSMaxime Coquelin ret = platform_driver_register(&stm32_serial_driver); 113048a6092fSMaxime Coquelin if (ret) 113148a6092fSMaxime Coquelin uart_unregister_driver(&stm32_usart_driver); 113248a6092fSMaxime Coquelin 113348a6092fSMaxime Coquelin return ret; 113448a6092fSMaxime Coquelin } 113548a6092fSMaxime Coquelin 113648a6092fSMaxime Coquelin static void __exit usart_exit(void) 113748a6092fSMaxime Coquelin { 113848a6092fSMaxime Coquelin platform_driver_unregister(&stm32_serial_driver); 113948a6092fSMaxime Coquelin uart_unregister_driver(&stm32_usart_driver); 114048a6092fSMaxime Coquelin } 114148a6092fSMaxime Coquelin 114248a6092fSMaxime Coquelin module_init(usart_init); 114348a6092fSMaxime Coquelin module_exit(usart_exit); 114448a6092fSMaxime Coquelin 114548a6092fSMaxime Coquelin MODULE_ALIAS("platform:" DRIVER_NAME); 114648a6092fSMaxime Coquelin MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver"); 114748a6092fSMaxime Coquelin MODULE_LICENSE("GPL v2"); 1148