xref: /openbmc/linux/drivers/tty/serial/stm32-usart.c (revision 1f507b3aecb3245177ca9012dfe08117bb7925e8)
1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
248a6092fSMaxime Coquelin /*
348a6092fSMaxime Coquelin  * Copyright (C) Maxime Coquelin 2015
43e5fcbacSBich HEMON  * Copyright (C) STMicroelectronics SA 2017
5ada8618fSAlexandre TORGUE  * Authors:  Maxime Coquelin <mcoquelin.stm32@gmail.com>
68ebd9665SErwan Le Ray  *	     Gerald Baeza <gerald.baeza@foss.st.com>
78ebd9665SErwan Le Ray  *	     Erwan Le Ray <erwan.leray@foss.st.com>
848a6092fSMaxime Coquelin  *
948a6092fSMaxime Coquelin  * Inspired by st-asc.c from STMicroelectronics (c)
1048a6092fSMaxime Coquelin  */
1148a6092fSMaxime Coquelin 
1234891872SAlexandre TORGUE #include <linux/clk.h>
1348a6092fSMaxime Coquelin #include <linux/console.h>
1448a6092fSMaxime Coquelin #include <linux/delay.h>
1534891872SAlexandre TORGUE #include <linux/dma-direction.h>
1634891872SAlexandre TORGUE #include <linux/dmaengine.h>
1734891872SAlexandre TORGUE #include <linux/dma-mapping.h>
1834891872SAlexandre TORGUE #include <linux/io.h>
1934891872SAlexandre TORGUE #include <linux/iopoll.h>
2034891872SAlexandre TORGUE #include <linux/irq.h>
2134891872SAlexandre TORGUE #include <linux/module.h>
2248a6092fSMaxime Coquelin #include <linux/of.h>
2348a6092fSMaxime Coquelin #include <linux/of_platform.h>
2494616d9aSErwan Le Ray #include <linux/pinctrl/consumer.h>
2534891872SAlexandre TORGUE #include <linux/platform_device.h>
2634891872SAlexandre TORGUE #include <linux/pm_runtime.h>
27270e5a74SFabrice Gasnier #include <linux/pm_wakeirq.h>
2848a6092fSMaxime Coquelin #include <linux/serial_core.h>
2934891872SAlexandre TORGUE #include <linux/serial.h>
3034891872SAlexandre TORGUE #include <linux/spinlock.h>
3134891872SAlexandre TORGUE #include <linux/sysrq.h>
3234891872SAlexandre TORGUE #include <linux/tty_flip.h>
3334891872SAlexandre TORGUE #include <linux/tty.h>
3448a6092fSMaxime Coquelin 
356cf61b9bSManivannan Sadhasivam #include "serial_mctrl_gpio.h"
36bc5a0b55SAlexandre TORGUE #include "stm32-usart.h"
3748a6092fSMaxime Coquelin 
3856f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port);
3956f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port);
40*1f507b3aSValentin Caron static void __maybe_unused stm32_usart_console_putchar(struct uart_port *port, unsigned char ch);
4148a6092fSMaxime Coquelin 
4248a6092fSMaxime Coquelin static inline struct stm32_port *to_stm32_port(struct uart_port *port)
4348a6092fSMaxime Coquelin {
4448a6092fSMaxime Coquelin 	return container_of(port, struct stm32_port, port);
4548a6092fSMaxime Coquelin }
4648a6092fSMaxime Coquelin 
4756f9a76cSErwan Le Ray static void stm32_usart_set_bits(struct uart_port *port, u32 reg, u32 bits)
4848a6092fSMaxime Coquelin {
4948a6092fSMaxime Coquelin 	u32 val;
5048a6092fSMaxime Coquelin 
5148a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
5248a6092fSMaxime Coquelin 	val |= bits;
5348a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
5448a6092fSMaxime Coquelin }
5548a6092fSMaxime Coquelin 
5656f9a76cSErwan Le Ray static void stm32_usart_clr_bits(struct uart_port *port, u32 reg, u32 bits)
5748a6092fSMaxime Coquelin {
5848a6092fSMaxime Coquelin 	u32 val;
5948a6092fSMaxime Coquelin 
6048a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
6148a6092fSMaxime Coquelin 	val &= ~bits;
6248a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
6348a6092fSMaxime Coquelin }
6448a6092fSMaxime Coquelin 
6556f9a76cSErwan Le Ray static void stm32_usart_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE,
661bcda09dSBich HEMON 					 u32 delay_DDE, u32 baud)
671bcda09dSBich HEMON {
681bcda09dSBich HEMON 	u32 rs485_deat_dedt;
691bcda09dSBich HEMON 	u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT);
701bcda09dSBich HEMON 	bool over8;
711bcda09dSBich HEMON 
721bcda09dSBich HEMON 	*cr3 |= USART_CR3_DEM;
731bcda09dSBich HEMON 	over8 = *cr1 & USART_CR1_OVER8;
741bcda09dSBich HEMON 
751bcda09dSBich HEMON 	if (over8)
761bcda09dSBich HEMON 		rs485_deat_dedt = delay_ADE * baud * 8;
771bcda09dSBich HEMON 	else
781bcda09dSBich HEMON 		rs485_deat_dedt = delay_ADE * baud * 16;
791bcda09dSBich HEMON 
801bcda09dSBich HEMON 	rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
811bcda09dSBich HEMON 	rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
821bcda09dSBich HEMON 			  rs485_deat_dedt_max : rs485_deat_dedt;
831bcda09dSBich HEMON 	rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) &
841bcda09dSBich HEMON 			   USART_CR1_DEAT_MASK;
851bcda09dSBich HEMON 	*cr1 |= rs485_deat_dedt;
861bcda09dSBich HEMON 
871bcda09dSBich HEMON 	if (over8)
881bcda09dSBich HEMON 		rs485_deat_dedt = delay_DDE * baud * 8;
891bcda09dSBich HEMON 	else
901bcda09dSBich HEMON 		rs485_deat_dedt = delay_DDE * baud * 16;
911bcda09dSBich HEMON 
921bcda09dSBich HEMON 	rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
931bcda09dSBich HEMON 	rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
941bcda09dSBich HEMON 			  rs485_deat_dedt_max : rs485_deat_dedt;
951bcda09dSBich HEMON 	rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) &
961bcda09dSBich HEMON 			   USART_CR1_DEDT_MASK;
971bcda09dSBich HEMON 	*cr1 |= rs485_deat_dedt;
981bcda09dSBich HEMON }
991bcda09dSBich HEMON 
10056f9a76cSErwan Le Ray static int stm32_usart_config_rs485(struct uart_port *port,
1011bcda09dSBich HEMON 				    struct serial_rs485 *rs485conf)
1021bcda09dSBich HEMON {
1031bcda09dSBich HEMON 	struct stm32_port *stm32_port = to_stm32_port(port);
104d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
105d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
1061bcda09dSBich HEMON 	u32 usartdiv, baud, cr1, cr3;
1071bcda09dSBich HEMON 	bool over8;
1081bcda09dSBich HEMON 
10956f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1101bcda09dSBich HEMON 
1111bcda09dSBich HEMON 	rs485conf->flags |= SER_RS485_RX_DURING_TX;
1121bcda09dSBich HEMON 
1131bcda09dSBich HEMON 	if (rs485conf->flags & SER_RS485_ENABLED) {
1141bcda09dSBich HEMON 		cr1 = readl_relaxed(port->membase + ofs->cr1);
1151bcda09dSBich HEMON 		cr3 = readl_relaxed(port->membase + ofs->cr3);
1161bcda09dSBich HEMON 		usartdiv = readl_relaxed(port->membase + ofs->brr);
1171bcda09dSBich HEMON 		usartdiv = usartdiv & GENMASK(15, 0);
1181bcda09dSBich HEMON 		over8 = cr1 & USART_CR1_OVER8;
1191bcda09dSBich HEMON 
1201bcda09dSBich HEMON 		if (over8)
1211bcda09dSBich HEMON 			usartdiv = usartdiv | (usartdiv & GENMASK(4, 0))
1221bcda09dSBich HEMON 				   << USART_BRR_04_R_SHIFT;
1231bcda09dSBich HEMON 
1241bcda09dSBich HEMON 		baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv);
12556f9a76cSErwan Le Ray 		stm32_usart_config_reg_rs485(&cr1, &cr3,
1261bcda09dSBich HEMON 					     rs485conf->delay_rts_before_send,
12756f9a76cSErwan Le Ray 					     rs485conf->delay_rts_after_send,
12856f9a76cSErwan Le Ray 					     baud);
1291bcda09dSBich HEMON 
130f633eb29SLino Sanfilippo 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND)
1311bcda09dSBich HEMON 			cr3 &= ~USART_CR3_DEP;
132f633eb29SLino Sanfilippo 		else
1331bcda09dSBich HEMON 			cr3 |= USART_CR3_DEP;
1341bcda09dSBich HEMON 
1351bcda09dSBich HEMON 		writel_relaxed(cr3, port->membase + ofs->cr3);
1361bcda09dSBich HEMON 		writel_relaxed(cr1, port->membase + ofs->cr1);
1371bcda09dSBich HEMON 	} else {
13856f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3,
13956f9a76cSErwan Le Ray 				     USART_CR3_DEM | USART_CR3_DEP);
14056f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1,
1411bcda09dSBich HEMON 				     USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
1421bcda09dSBich HEMON 	}
1431bcda09dSBich HEMON 
14456f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1451bcda09dSBich HEMON 
1461bcda09dSBich HEMON 	return 0;
1471bcda09dSBich HEMON }
1481bcda09dSBich HEMON 
14956f9a76cSErwan Le Ray static int stm32_usart_init_rs485(struct uart_port *port,
1501bcda09dSBich HEMON 				  struct platform_device *pdev)
1511bcda09dSBich HEMON {
1521bcda09dSBich HEMON 	struct serial_rs485 *rs485conf = &port->rs485;
1531bcda09dSBich HEMON 
1541bcda09dSBich HEMON 	rs485conf->flags = 0;
1551bcda09dSBich HEMON 	rs485conf->delay_rts_before_send = 0;
1561bcda09dSBich HEMON 	rs485conf->delay_rts_after_send = 0;
1571bcda09dSBich HEMON 
1581bcda09dSBich HEMON 	if (!pdev->dev.of_node)
1591bcda09dSBich HEMON 		return -ENODEV;
1601bcda09dSBich HEMON 
161c150c0f3SLukas Wunner 	return uart_get_rs485_mode(port);
1621bcda09dSBich HEMON }
1631bcda09dSBich HEMON 
16433bb2f6aSErwan Le Ray static bool stm32_usart_rx_dma_enabled(struct uart_port *port)
16534891872SAlexandre TORGUE {
16634891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
167d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
16833bb2f6aSErwan Le Ray 
16933bb2f6aSErwan Le Ray 	if (!stm32_port->rx_ch)
17033bb2f6aSErwan Le Ray 		return false;
17133bb2f6aSErwan Le Ray 
17233bb2f6aSErwan Le Ray 	return !!(readl_relaxed(port->membase + ofs->cr3) & USART_CR3_DMAR);
17333bb2f6aSErwan Le Ray }
17433bb2f6aSErwan Le Ray 
17533bb2f6aSErwan Le Ray /* Return true when data is pending (in pio mode), and false when no data is pending. */
17633bb2f6aSErwan Le Ray static bool stm32_usart_pending_rx_pio(struct uart_port *port, u32 *sr)
17733bb2f6aSErwan Le Ray {
17833bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
17933bb2f6aSErwan Le Ray 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
18034891872SAlexandre TORGUE 
18134891872SAlexandre TORGUE 	*sr = readl_relaxed(port->membase + ofs->isr);
18233bb2f6aSErwan Le Ray 	/* Get pending characters in RDR or FIFO */
18333bb2f6aSErwan Le Ray 	if (*sr & USART_SR_RXNE) {
18433bb2f6aSErwan Le Ray 		/* Get all pending characters from the RDR or the FIFO when using interrupts */
18533bb2f6aSErwan Le Ray 		if (!stm32_usart_rx_dma_enabled(port))
18633bb2f6aSErwan Le Ray 			return true;
18734891872SAlexandre TORGUE 
18833bb2f6aSErwan Le Ray 		/* Handle only RX data errors when using DMA */
18933bb2f6aSErwan Le Ray 		if (*sr & USART_SR_ERR_MASK)
19033bb2f6aSErwan Le Ray 			return true;
19134891872SAlexandre TORGUE 	}
19234891872SAlexandre TORGUE 
19333bb2f6aSErwan Le Ray 	return false;
19433bb2f6aSErwan Le Ray }
19533bb2f6aSErwan Le Ray 
19633bb2f6aSErwan Le Ray static unsigned long stm32_usart_get_char_pio(struct uart_port *port)
19734891872SAlexandre TORGUE {
19834891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
199d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
20034891872SAlexandre TORGUE 	unsigned long c;
20134891872SAlexandre TORGUE 
2026c5962f3SErwan Le Ray 	c = readl_relaxed(port->membase + ofs->rdr);
20333bb2f6aSErwan Le Ray 	/* Apply RDR data mask */
2046c5962f3SErwan Le Ray 	c &= stm32_port->rdr_mask;
2056c5962f3SErwan Le Ray 
2066c5962f3SErwan Le Ray 	return c;
20734891872SAlexandre TORGUE }
20834891872SAlexandre TORGUE 
2096333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars_pio(struct uart_port *port)
21048a6092fSMaxime Coquelin {
211ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
212d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
21333bb2f6aSErwan Le Ray 	unsigned long c;
2146333a485SErwan Le Ray 	unsigned int size = 0;
21548a6092fSMaxime Coquelin 	u32 sr;
21648a6092fSMaxime Coquelin 	char flag;
21748a6092fSMaxime Coquelin 
21833bb2f6aSErwan Le Ray 	while (stm32_usart_pending_rx_pio(port, &sr)) {
21948a6092fSMaxime Coquelin 		sr |= USART_SR_DUMMY_RX;
22048a6092fSMaxime Coquelin 		flag = TTY_NORMAL;
22148a6092fSMaxime Coquelin 
2224f01d833SErwan Le Ray 		/*
2234f01d833SErwan Le Ray 		 * Status bits has to be cleared before reading the RDR:
2244f01d833SErwan Le Ray 		 * In FIFO mode, reading the RDR will pop the next data
2254f01d833SErwan Le Ray 		 * (if any) along with its status bits into the SR.
2264f01d833SErwan Le Ray 		 * Not doing so leads to misalignement between RDR and SR,
2274f01d833SErwan Le Ray 		 * and clear status bits of the next rx data.
2284f01d833SErwan Le Ray 		 *
2294f01d833SErwan Le Ray 		 * Clear errors flags for stm32f7 and stm32h7 compatible
2304f01d833SErwan Le Ray 		 * devices. On stm32f4 compatible devices, the error bit is
2314f01d833SErwan Le Ray 		 * cleared by the sequence [read SR - read DR].
2324f01d833SErwan Le Ray 		 */
2334f01d833SErwan Le Ray 		if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG)
2341250ed71SFabrice Gasnier 			writel_relaxed(sr & USART_SR_ERR_MASK,
2351250ed71SFabrice Gasnier 				       port->membase + ofs->icr);
2364f01d833SErwan Le Ray 
23733bb2f6aSErwan Le Ray 		c = stm32_usart_get_char_pio(port);
2384f01d833SErwan Le Ray 		port->icount.rx++;
2396333a485SErwan Le Ray 		size++;
24048a6092fSMaxime Coquelin 		if (sr & USART_SR_ERR_MASK) {
2414f01d833SErwan Le Ray 			if (sr & USART_SR_ORE) {
24248a6092fSMaxime Coquelin 				port->icount.overrun++;
24348a6092fSMaxime Coquelin 			} else if (sr & USART_SR_PE) {
24448a6092fSMaxime Coquelin 				port->icount.parity++;
24548a6092fSMaxime Coquelin 			} else if (sr & USART_SR_FE) {
2464f01d833SErwan Le Ray 				/* Break detection if character is null */
2474f01d833SErwan Le Ray 				if (!c) {
2484f01d833SErwan Le Ray 					port->icount.brk++;
2494f01d833SErwan Le Ray 					if (uart_handle_break(port))
2504f01d833SErwan Le Ray 						continue;
2514f01d833SErwan Le Ray 				} else {
25248a6092fSMaxime Coquelin 					port->icount.frame++;
25348a6092fSMaxime Coquelin 				}
2544f01d833SErwan Le Ray 			}
25548a6092fSMaxime Coquelin 
25648a6092fSMaxime Coquelin 			sr &= port->read_status_mask;
25748a6092fSMaxime Coquelin 
2584f01d833SErwan Le Ray 			if (sr & USART_SR_PE) {
25948a6092fSMaxime Coquelin 				flag = TTY_PARITY;
2604f01d833SErwan Le Ray 			} else if (sr & USART_SR_FE) {
2614f01d833SErwan Le Ray 				if (!c)
2624f01d833SErwan Le Ray 					flag = TTY_BREAK;
2634f01d833SErwan Le Ray 				else
26448a6092fSMaxime Coquelin 					flag = TTY_FRAME;
26548a6092fSMaxime Coquelin 			}
2664f01d833SErwan Le Ray 		}
26748a6092fSMaxime Coquelin 
268cea37afdSJohan Hovold 		if (uart_prepare_sysrq_char(port, c))
26948a6092fSMaxime Coquelin 			continue;
27048a6092fSMaxime Coquelin 		uart_insert_char(port, sr, USART_SR_ORE, c, flag);
27148a6092fSMaxime Coquelin 	}
2726333a485SErwan Le Ray 
2736333a485SErwan Le Ray 	return size;
27433bb2f6aSErwan Le Ray }
27533bb2f6aSErwan Le Ray 
27633bb2f6aSErwan Le Ray static void stm32_usart_push_buffer_dma(struct uart_port *port, unsigned int dma_size)
27733bb2f6aSErwan Le Ray {
27833bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
27933bb2f6aSErwan Le Ray 	struct tty_port *ttyport = &stm32_port->port.state->port;
28033bb2f6aSErwan Le Ray 	unsigned char *dma_start;
28133bb2f6aSErwan Le Ray 	int dma_count, i;
28233bb2f6aSErwan Le Ray 
28333bb2f6aSErwan Le Ray 	dma_start = stm32_port->rx_buf + (RX_BUF_L - stm32_port->last_res);
28433bb2f6aSErwan Le Ray 
28533bb2f6aSErwan Le Ray 	/*
28633bb2f6aSErwan Le Ray 	 * Apply rdr_mask on buffer in order to mask parity bit.
28733bb2f6aSErwan Le Ray 	 * This loop is useless in cs8 mode because DMA copies only
28833bb2f6aSErwan Le Ray 	 * 8 bits and already ignores parity bit.
28933bb2f6aSErwan Le Ray 	 */
29033bb2f6aSErwan Le Ray 	if (!(stm32_port->rdr_mask == (BIT(8) - 1)))
29133bb2f6aSErwan Le Ray 		for (i = 0; i < dma_size; i++)
29233bb2f6aSErwan Le Ray 			*(dma_start + i) &= stm32_port->rdr_mask;
29333bb2f6aSErwan Le Ray 
29433bb2f6aSErwan Le Ray 	dma_count = tty_insert_flip_string(ttyport, dma_start, dma_size);
29533bb2f6aSErwan Le Ray 	port->icount.rx += dma_count;
29633bb2f6aSErwan Le Ray 	if (dma_count != dma_size)
29733bb2f6aSErwan Le Ray 		port->icount.buf_overrun++;
29833bb2f6aSErwan Le Ray 	stm32_port->last_res -= dma_count;
29933bb2f6aSErwan Le Ray 	if (stm32_port->last_res == 0)
30033bb2f6aSErwan Le Ray 		stm32_port->last_res = RX_BUF_L;
30133bb2f6aSErwan Le Ray }
30233bb2f6aSErwan Le Ray 
3036333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars_dma(struct uart_port *port)
30433bb2f6aSErwan Le Ray {
30533bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
3066333a485SErwan Le Ray 	unsigned int dma_size, size = 0;
30733bb2f6aSErwan Le Ray 
30833bb2f6aSErwan Le Ray 	/* DMA buffer is configured in cyclic mode and handles the rollback of the buffer. */
30933bb2f6aSErwan Le Ray 	if (stm32_port->rx_dma_state.residue > stm32_port->last_res) {
31033bb2f6aSErwan Le Ray 		/* Conditional first part: from last_res to end of DMA buffer */
31133bb2f6aSErwan Le Ray 		dma_size = stm32_port->last_res;
31233bb2f6aSErwan Le Ray 		stm32_usart_push_buffer_dma(port, dma_size);
3136333a485SErwan Le Ray 		size = dma_size;
31433bb2f6aSErwan Le Ray 	}
31533bb2f6aSErwan Le Ray 
31633bb2f6aSErwan Le Ray 	dma_size = stm32_port->last_res - stm32_port->rx_dma_state.residue;
31733bb2f6aSErwan Le Ray 	stm32_usart_push_buffer_dma(port, dma_size);
3186333a485SErwan Le Ray 	size += dma_size;
3196333a485SErwan Le Ray 
3206333a485SErwan Le Ray 	return size;
32133bb2f6aSErwan Le Ray }
32233bb2f6aSErwan Le Ray 
3236333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars(struct uart_port *port, bool force_dma_flush)
32433bb2f6aSErwan Le Ray {
32533bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
32633bb2f6aSErwan Le Ray 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
32733bb2f6aSErwan Le Ray 	enum dma_status rx_dma_status;
32833bb2f6aSErwan Le Ray 	u32 sr;
3296333a485SErwan Le Ray 	unsigned int size = 0;
33033bb2f6aSErwan Le Ray 
3316333a485SErwan Le Ray 	if (stm32_usart_rx_dma_enabled(port) || force_dma_flush) {
33233bb2f6aSErwan Le Ray 		rx_dma_status = dmaengine_tx_status(stm32_port->rx_ch,
33333bb2f6aSErwan Le Ray 						    stm32_port->rx_ch->cookie,
33433bb2f6aSErwan Le Ray 						    &stm32_port->rx_dma_state);
33533bb2f6aSErwan Le Ray 		if (rx_dma_status == DMA_IN_PROGRESS) {
33633bb2f6aSErwan Le Ray 			/* Empty DMA buffer */
3376333a485SErwan Le Ray 			size = stm32_usart_receive_chars_dma(port);
33833bb2f6aSErwan Le Ray 			sr = readl_relaxed(port->membase + ofs->isr);
33933bb2f6aSErwan Le Ray 			if (sr & USART_SR_ERR_MASK) {
34033bb2f6aSErwan Le Ray 				/* Disable DMA request line */
34133bb2f6aSErwan Le Ray 				stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
34233bb2f6aSErwan Le Ray 
34333bb2f6aSErwan Le Ray 				/* Switch to PIO mode to handle the errors */
3446333a485SErwan Le Ray 				size += stm32_usart_receive_chars_pio(port);
34533bb2f6aSErwan Le Ray 
34633bb2f6aSErwan Le Ray 				/* Switch back to DMA mode */
34733bb2f6aSErwan Le Ray 				stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR);
34833bb2f6aSErwan Le Ray 			}
34933bb2f6aSErwan Le Ray 		} else {
35033bb2f6aSErwan Le Ray 			/* Disable RX DMA */
35133bb2f6aSErwan Le Ray 			dmaengine_terminate_async(stm32_port->rx_ch);
35233bb2f6aSErwan Le Ray 			stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
35333bb2f6aSErwan Le Ray 			/* Fall back to interrupt mode */
35433bb2f6aSErwan Le Ray 			dev_dbg(port->dev, "DMA error, fallback to irq mode\n");
3556333a485SErwan Le Ray 			size = stm32_usart_receive_chars_pio(port);
35633bb2f6aSErwan Le Ray 		}
35733bb2f6aSErwan Le Ray 	} else {
3586333a485SErwan Le Ray 		size = stm32_usart_receive_chars_pio(port);
35933bb2f6aSErwan Le Ray 	}
36048a6092fSMaxime Coquelin 
3616333a485SErwan Le Ray 	return size;
36248a6092fSMaxime Coquelin }
36348a6092fSMaxime Coquelin 
3649a135f16SValentin Caron static void stm32_usart_tx_dma_terminate(struct stm32_port *stm32_port)
3659a135f16SValentin Caron {
3669a135f16SValentin Caron 	dmaengine_terminate_async(stm32_port->tx_ch);
3679a135f16SValentin Caron 	stm32_port->tx_dma_busy = false;
3689a135f16SValentin Caron }
3699a135f16SValentin Caron 
3709a135f16SValentin Caron static bool stm32_usart_tx_dma_started(struct stm32_port *stm32_port)
3719a135f16SValentin Caron {
3729a135f16SValentin Caron 	/*
3739a135f16SValentin Caron 	 * We cannot use the function "dmaengine_tx_status" to know the
3749a135f16SValentin Caron 	 * status of DMA. This function does not show if the "dma complete"
3759a135f16SValentin Caron 	 * callback of the DMA transaction has been called. So we prefer
3769a135f16SValentin Caron 	 * to use "tx_dma_busy" flag to prevent dual DMA transaction at the
3779a135f16SValentin Caron 	 * same time.
3789a135f16SValentin Caron 	 */
3799a135f16SValentin Caron 	return stm32_port->tx_dma_busy;
3809a135f16SValentin Caron }
3819a135f16SValentin Caron 
3829a135f16SValentin Caron static bool stm32_usart_tx_dma_enabled(struct stm32_port *stm32_port)
3839a135f16SValentin Caron {
3849a135f16SValentin Caron 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
3859a135f16SValentin Caron 
3869a135f16SValentin Caron 	return !!(readl_relaxed(stm32_port->port.membase + ofs->cr3) & USART_CR3_DMAT);
3879a135f16SValentin Caron }
3889a135f16SValentin Caron 
38956f9a76cSErwan Le Ray static void stm32_usart_tx_dma_complete(void *arg)
39034891872SAlexandre TORGUE {
39134891872SAlexandre TORGUE 	struct uart_port *port = arg;
39234891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
393d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
394f16b90c2SErwan Le Ray 	unsigned long flags;
39534891872SAlexandre TORGUE 
39656f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
3979a135f16SValentin Caron 	stm32_usart_tx_dma_terminate(stm32port);
39834891872SAlexandre TORGUE 
39934891872SAlexandre TORGUE 	/* Let's see if we have pending data to send */
400f16b90c2SErwan Le Ray 	spin_lock_irqsave(&port->lock, flags);
40156f9a76cSErwan Le Ray 	stm32_usart_transmit_chars(port);
402f16b90c2SErwan Le Ray 	spin_unlock_irqrestore(&port->lock, flags);
40334891872SAlexandre TORGUE }
40434891872SAlexandre TORGUE 
40556f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_enable(struct uart_port *port)
406d075719eSErwan Le Ray {
407d075719eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
408d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
409d075719eSErwan Le Ray 
410d075719eSErwan Le Ray 	/*
411d075719eSErwan Le Ray 	 * Enables TX FIFO threashold irq when FIFO is enabled,
412d075719eSErwan Le Ray 	 * or TX empty irq when FIFO is disabled
413d075719eSErwan Le Ray 	 */
4142aa1bbb2SFabrice Gasnier 	if (stm32_port->fifoen && stm32_port->txftcfg >= 0)
41556f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_TXFTIE);
416d075719eSErwan Le Ray 	else
41756f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TXEIE);
418d075719eSErwan Le Ray }
419d075719eSErwan Le Ray 
42033bb2f6aSErwan Le Ray static void stm32_usart_rx_dma_complete(void *arg)
42133bb2f6aSErwan Le Ray {
42233bb2f6aSErwan Le Ray 	struct uart_port *port = arg;
4236333a485SErwan Le Ray 	struct tty_port *tport = &port->state->port;
4246333a485SErwan Le Ray 	unsigned int size;
4256333a485SErwan Le Ray 	unsigned long flags;
42633bb2f6aSErwan Le Ray 
4276333a485SErwan Le Ray 	spin_lock_irqsave(&port->lock, flags);
4286333a485SErwan Le Ray 	size = stm32_usart_receive_chars(port, false);
4296333a485SErwan Le Ray 	uart_unlock_and_check_sysrq_irqrestore(port, flags);
4306333a485SErwan Le Ray 	if (size)
4316333a485SErwan Le Ray 		tty_flip_buffer_push(tport);
43233bb2f6aSErwan Le Ray }
43333bb2f6aSErwan Le Ray 
43456f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_disable(struct uart_port *port)
435d075719eSErwan Le Ray {
436d075719eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
437d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
438d075719eSErwan Le Ray 
4392aa1bbb2SFabrice Gasnier 	if (stm32_port->fifoen && stm32_port->txftcfg >= 0)
44056f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE);
441d075719eSErwan Le Ray 	else
44256f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TXEIE);
443d075719eSErwan Le Ray }
444d075719eSErwan Le Ray 
44556f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_pio(struct uart_port *port)
44634891872SAlexandre TORGUE {
44734891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
448d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
44934891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
45034891872SAlexandre TORGUE 
4519a135f16SValentin Caron 	if (stm32_usart_tx_dma_enabled(stm32_port))
45256f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
45334891872SAlexandre TORGUE 
4545d9176edSErwan Le Ray 	while (!uart_circ_empty(xmit)) {
4555d9176edSErwan Le Ray 		/* Check that TDR is empty before filling FIFO */
4565d9176edSErwan Le Ray 		if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
4575d9176edSErwan Le Ray 			break;
45834891872SAlexandre TORGUE 		writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr);
45934891872SAlexandre TORGUE 		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
46034891872SAlexandre TORGUE 		port->icount.tx++;
46134891872SAlexandre TORGUE 	}
46234891872SAlexandre TORGUE 
4635d9176edSErwan Le Ray 	/* rely on TXE irq (mask or unmask) for sending remaining data */
4645d9176edSErwan Le Ray 	if (uart_circ_empty(xmit))
46556f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
4665d9176edSErwan Le Ray 	else
46756f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_enable(port);
4685d9176edSErwan Le Ray }
4695d9176edSErwan Le Ray 
47056f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_dma(struct uart_port *port)
47134891872SAlexandre TORGUE {
47234891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
473d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
47434891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
47534891872SAlexandre TORGUE 	struct dma_async_tx_descriptor *desc = NULL;
476195437d1SValentin Caron 	unsigned int count;
47734891872SAlexandre TORGUE 
4789a135f16SValentin Caron 	if (stm32_usart_tx_dma_started(stm32port)) {
4799a135f16SValentin Caron 		if (!stm32_usart_tx_dma_enabled(stm32port))
4809a135f16SValentin Caron 			stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
48134891872SAlexandre TORGUE 		return;
4829a135f16SValentin Caron 	}
48334891872SAlexandre TORGUE 
48434891872SAlexandre TORGUE 	count = uart_circ_chars_pending(xmit);
48534891872SAlexandre TORGUE 
48634891872SAlexandre TORGUE 	if (count > TX_BUF_L)
48734891872SAlexandre TORGUE 		count = TX_BUF_L;
48834891872SAlexandre TORGUE 
48934891872SAlexandre TORGUE 	if (xmit->tail < xmit->head) {
49034891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count);
49134891872SAlexandre TORGUE 	} else {
49234891872SAlexandre TORGUE 		size_t one = UART_XMIT_SIZE - xmit->tail;
49334891872SAlexandre TORGUE 		size_t two;
49434891872SAlexandre TORGUE 
49534891872SAlexandre TORGUE 		if (one > count)
49634891872SAlexandre TORGUE 			one = count;
49734891872SAlexandre TORGUE 		two = count - one;
49834891872SAlexandre TORGUE 
49934891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one);
50034891872SAlexandre TORGUE 		if (two)
50134891872SAlexandre TORGUE 			memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two);
50234891872SAlexandre TORGUE 	}
50334891872SAlexandre TORGUE 
50434891872SAlexandre TORGUE 	desc = dmaengine_prep_slave_single(stm32port->tx_ch,
50534891872SAlexandre TORGUE 					   stm32port->tx_dma_buf,
50634891872SAlexandre TORGUE 					   count,
50734891872SAlexandre TORGUE 					   DMA_MEM_TO_DEV,
50834891872SAlexandre TORGUE 					   DMA_PREP_INTERRUPT);
50934891872SAlexandre TORGUE 
510e7997f7fSErwan Le Ray 	if (!desc)
511e7997f7fSErwan Le Ray 		goto fallback_err;
51234891872SAlexandre TORGUE 
5139a135f16SValentin Caron 	/*
5149a135f16SValentin Caron 	 * Set "tx_dma_busy" flag. This flag will be released when
5159a135f16SValentin Caron 	 * dmaengine_terminate_async will be called. This flag helps
5169a135f16SValentin Caron 	 * transmit_chars_dma not to start another DMA transaction
5179a135f16SValentin Caron 	 * if the callback of the previous is not yet called.
5189a135f16SValentin Caron 	 */
5199a135f16SValentin Caron 	stm32port->tx_dma_busy = true;
5209a135f16SValentin Caron 
52156f9a76cSErwan Le Ray 	desc->callback = stm32_usart_tx_dma_complete;
52234891872SAlexandre TORGUE 	desc->callback_param = port;
52334891872SAlexandre TORGUE 
52434891872SAlexandre TORGUE 	/* Push current DMA TX transaction in the pending queue */
525e7997f7fSErwan Le Ray 	if (dma_submit_error(dmaengine_submit(desc))) {
526e7997f7fSErwan Le Ray 		/* dma no yet started, safe to free resources */
5279a135f16SValentin Caron 		stm32_usart_tx_dma_terminate(stm32port);
528e7997f7fSErwan Le Ray 		goto fallback_err;
529e7997f7fSErwan Le Ray 	}
53034891872SAlexandre TORGUE 
53134891872SAlexandre TORGUE 	/* Issue pending DMA TX requests */
53234891872SAlexandre TORGUE 	dma_async_issue_pending(stm32port->tx_ch);
53334891872SAlexandre TORGUE 
53456f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
53534891872SAlexandre TORGUE 
53634891872SAlexandre TORGUE 	xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
53734891872SAlexandre TORGUE 	port->icount.tx += count;
538e7997f7fSErwan Le Ray 	return;
539e7997f7fSErwan Le Ray 
540e7997f7fSErwan Le Ray fallback_err:
54156f9a76cSErwan Le Ray 	stm32_usart_transmit_chars_pio(port);
54234891872SAlexandre TORGUE }
54334891872SAlexandre TORGUE 
54456f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port)
54548a6092fSMaxime Coquelin {
546ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
547d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
54848a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
549d3d079bdSValentin Caron 	u32 isr;
550d3d079bdSValentin Caron 	int ret;
55148a6092fSMaxime Coquelin 
55248a6092fSMaxime Coquelin 	if (port->x_char) {
5539a135f16SValentin Caron 		if (stm32_usart_tx_dma_started(stm32_port) &&
5549a135f16SValentin Caron 		    stm32_usart_tx_dma_enabled(stm32_port))
55556f9a76cSErwan Le Ray 			stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
556d3d079bdSValentin Caron 
557d3d079bdSValentin Caron 		/* Check that TDR is empty before filling FIFO */
558d3d079bdSValentin Caron 		ret =
559d3d079bdSValentin Caron 		readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr,
560d3d079bdSValentin Caron 						  isr,
561d3d079bdSValentin Caron 						  (isr & USART_SR_TXE),
562d3d079bdSValentin Caron 						  10, 1000);
563d3d079bdSValentin Caron 		if (ret)
564d3d079bdSValentin Caron 			dev_warn(port->dev, "1 character may be erased\n");
565d3d079bdSValentin Caron 
566ada8618fSAlexandre TORGUE 		writel_relaxed(port->x_char, port->membase + ofs->tdr);
56748a6092fSMaxime Coquelin 		port->x_char = 0;
56848a6092fSMaxime Coquelin 		port->icount.tx++;
5699a135f16SValentin Caron 		if (stm32_usart_tx_dma_started(stm32_port))
57056f9a76cSErwan Le Ray 			stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
57148a6092fSMaxime Coquelin 		return;
57248a6092fSMaxime Coquelin 	}
57348a6092fSMaxime Coquelin 
574b83b957cSErwan Le Ray 	if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
57556f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
57648a6092fSMaxime Coquelin 		return;
57748a6092fSMaxime Coquelin 	}
57848a6092fSMaxime Coquelin 
57964c32eabSErwan Le Ray 	if (ofs->icr == UNDEF_REG)
58056f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->isr, USART_SR_TC);
58164c32eabSErwan Le Ray 	else
5821250ed71SFabrice Gasnier 		writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr);
58364c32eabSErwan Le Ray 
58434891872SAlexandre TORGUE 	if (stm32_port->tx_ch)
58556f9a76cSErwan Le Ray 		stm32_usart_transmit_chars_dma(port);
58634891872SAlexandre TORGUE 	else
58756f9a76cSErwan Le Ray 		stm32_usart_transmit_chars_pio(port);
58848a6092fSMaxime Coquelin 
58948a6092fSMaxime Coquelin 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
59048a6092fSMaxime Coquelin 		uart_write_wakeup(port);
59148a6092fSMaxime Coquelin 
59248a6092fSMaxime Coquelin 	if (uart_circ_empty(xmit))
59356f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
59448a6092fSMaxime Coquelin }
59548a6092fSMaxime Coquelin 
59656f9a76cSErwan Le Ray static irqreturn_t stm32_usart_interrupt(int irq, void *ptr)
59748a6092fSMaxime Coquelin {
59848a6092fSMaxime Coquelin 	struct uart_port *port = ptr;
59912761869SErwan Le Ray 	struct tty_port *tport = &port->state->port;
600ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
601d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
60248a6092fSMaxime Coquelin 	u32 sr;
6036333a485SErwan Le Ray 	unsigned int size;
60448a6092fSMaxime Coquelin 
605ada8618fSAlexandre TORGUE 	sr = readl_relaxed(port->membase + ofs->isr);
60648a6092fSMaxime Coquelin 
6074cc0ed62SErwan Le Ray 	if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG)
6084cc0ed62SErwan Le Ray 		writel_relaxed(USART_ICR_RTOCF,
6094cc0ed62SErwan Le Ray 			       port->membase + ofs->icr);
6104cc0ed62SErwan Le Ray 
61112761869SErwan Le Ray 	if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG) {
61212761869SErwan Le Ray 		/* Clear wake up flag and disable wake up interrupt */
613270e5a74SFabrice Gasnier 		writel_relaxed(USART_ICR_WUCF,
614270e5a74SFabrice Gasnier 			       port->membase + ofs->icr);
61512761869SErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE);
61612761869SErwan Le Ray 		if (irqd_is_wakeup_set(irq_get_irq_data(port->irq)))
61712761869SErwan Le Ray 			pm_wakeup_event(tport->tty->dev, 0);
61812761869SErwan Le Ray 	}
619270e5a74SFabrice Gasnier 
62033bb2f6aSErwan Le Ray 	/*
62133bb2f6aSErwan Le Ray 	 * rx errors in dma mode has to be handled ASAP to avoid overrun as the DMA request
62233bb2f6aSErwan Le Ray 	 * line has been masked by HW and rx data are stacking in FIFO.
62333bb2f6aSErwan Le Ray 	 */
624d1ec8a2eSErwan Le Ray 	if (!stm32_port->throttled) {
62533bb2f6aSErwan Le Ray 		if (((sr & USART_SR_RXNE) && !stm32_usart_rx_dma_enabled(port)) ||
626d1ec8a2eSErwan Le Ray 		    ((sr & USART_SR_ERR_MASK) && stm32_usart_rx_dma_enabled(port))) {
6276333a485SErwan Le Ray 			spin_lock(&port->lock);
6286333a485SErwan Le Ray 			size = stm32_usart_receive_chars(port, false);
6296333a485SErwan Le Ray 			uart_unlock_and_check_sysrq(port);
6306333a485SErwan Le Ray 			if (size)
6316333a485SErwan Le Ray 				tty_flip_buffer_push(tport);
632d1ec8a2eSErwan Le Ray 		}
633d1ec8a2eSErwan Le Ray 	}
63448a6092fSMaxime Coquelin 
635ad767681SErwan Le Ray 	if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch)) {
636ad767681SErwan Le Ray 		spin_lock(&port->lock);
63756f9a76cSErwan Le Ray 		stm32_usart_transmit_chars(port);
63801d32d71SAlexandre TORGUE 		spin_unlock(&port->lock);
639ad767681SErwan Le Ray 	}
64001d32d71SAlexandre TORGUE 
64133bb2f6aSErwan Le Ray 	if (stm32_usart_rx_dma_enabled(port))
64234891872SAlexandre TORGUE 		return IRQ_WAKE_THREAD;
64334891872SAlexandre TORGUE 	else
64434891872SAlexandre TORGUE 		return IRQ_HANDLED;
64534891872SAlexandre TORGUE }
64634891872SAlexandre TORGUE 
64756f9a76cSErwan Le Ray static irqreturn_t stm32_usart_threaded_interrupt(int irq, void *ptr)
64834891872SAlexandre TORGUE {
64934891872SAlexandre TORGUE 	struct uart_port *port = ptr;
6506333a485SErwan Le Ray 	struct tty_port *tport = &port->state->port;
651d1ec8a2eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
6526333a485SErwan Le Ray 	unsigned int size;
6536333a485SErwan Le Ray 	unsigned long flags;
65434891872SAlexandre TORGUE 
655cc58d0a3SErwan Le Ray 	/* Receiver timeout irq for DMA RX */
6566333a485SErwan Le Ray 	if (!stm32_port->throttled) {
6576333a485SErwan Le Ray 		spin_lock_irqsave(&port->lock, flags);
6586333a485SErwan Le Ray 		size = stm32_usart_receive_chars(port, false);
6596333a485SErwan Le Ray 		uart_unlock_and_check_sysrq_irqrestore(port, flags);
6606333a485SErwan Le Ray 		if (size)
6616333a485SErwan Le Ray 			tty_flip_buffer_push(tport);
6626333a485SErwan Le Ray 	}
66334891872SAlexandre TORGUE 
66448a6092fSMaxime Coquelin 	return IRQ_HANDLED;
66548a6092fSMaxime Coquelin }
66648a6092fSMaxime Coquelin 
66756f9a76cSErwan Le Ray static unsigned int stm32_usart_tx_empty(struct uart_port *port)
66848a6092fSMaxime Coquelin {
669ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
670d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
671ada8618fSAlexandre TORGUE 
6723db1d524SErwan Le Ray 	if (readl_relaxed(port->membase + ofs->isr) & USART_SR_TC)
6733db1d524SErwan Le Ray 		return TIOCSER_TEMT;
6743db1d524SErwan Le Ray 
6753db1d524SErwan Le Ray 	return 0;
67648a6092fSMaxime Coquelin }
67748a6092fSMaxime Coquelin 
67856f9a76cSErwan Le Ray static void stm32_usart_set_mctrl(struct uart_port *port, unsigned int mctrl)
67948a6092fSMaxime Coquelin {
680ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
681d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
682ada8618fSAlexandre TORGUE 
68348a6092fSMaxime Coquelin 	if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
68456f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_RTSE);
68548a6092fSMaxime Coquelin 	else
68656f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_RTSE);
6876cf61b9bSManivannan Sadhasivam 
6886cf61b9bSManivannan Sadhasivam 	mctrl_gpio_set(stm32_port->gpios, mctrl);
68948a6092fSMaxime Coquelin }
69048a6092fSMaxime Coquelin 
69156f9a76cSErwan Le Ray static unsigned int stm32_usart_get_mctrl(struct uart_port *port)
69248a6092fSMaxime Coquelin {
6936cf61b9bSManivannan Sadhasivam 	struct stm32_port *stm32_port = to_stm32_port(port);
6946cf61b9bSManivannan Sadhasivam 	unsigned int ret;
6956cf61b9bSManivannan Sadhasivam 
69648a6092fSMaxime Coquelin 	/* This routine is used to get signals of: DCD, DSR, RI, and CTS */
6976cf61b9bSManivannan Sadhasivam 	ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
6986cf61b9bSManivannan Sadhasivam 
6996cf61b9bSManivannan Sadhasivam 	return mctrl_gpio_get(stm32_port->gpios, &ret);
7006cf61b9bSManivannan Sadhasivam }
7016cf61b9bSManivannan Sadhasivam 
70256f9a76cSErwan Le Ray static void stm32_usart_enable_ms(struct uart_port *port)
7036cf61b9bSManivannan Sadhasivam {
7046cf61b9bSManivannan Sadhasivam 	mctrl_gpio_enable_ms(to_stm32_port(port)->gpios);
7056cf61b9bSManivannan Sadhasivam }
7066cf61b9bSManivannan Sadhasivam 
70756f9a76cSErwan Le Ray static void stm32_usart_disable_ms(struct uart_port *port)
7086cf61b9bSManivannan Sadhasivam {
7096cf61b9bSManivannan Sadhasivam 	mctrl_gpio_disable_ms(to_stm32_port(port)->gpios);
71048a6092fSMaxime Coquelin }
71148a6092fSMaxime Coquelin 
71248a6092fSMaxime Coquelin /* Transmit stop */
71356f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port)
71448a6092fSMaxime Coquelin {
715ad0c2748SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
716ad0c2748SMarek Vasut 	struct serial_rs485 *rs485conf = &port->rs485;
7172a3bcfe0SValentin Caron 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
718ad0c2748SMarek Vasut 
71956f9a76cSErwan Le Ray 	stm32_usart_tx_interrupt_disable(port);
7202a3bcfe0SValentin Caron 	if (stm32_usart_tx_dma_started(stm32_port) && stm32_usart_tx_dma_enabled(stm32_port))
7212a3bcfe0SValentin Caron 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
722ad0c2748SMarek Vasut 
723ad0c2748SMarek Vasut 	if (rs485conf->flags & SER_RS485_ENABLED) {
724ad0c2748SMarek Vasut 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
725ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
726ad0c2748SMarek Vasut 					stm32_port->port.mctrl & ~TIOCM_RTS);
727ad0c2748SMarek Vasut 		} else {
728ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
729ad0c2748SMarek Vasut 					stm32_port->port.mctrl | TIOCM_RTS);
730ad0c2748SMarek Vasut 		}
731ad0c2748SMarek Vasut 	}
73248a6092fSMaxime Coquelin }
73348a6092fSMaxime Coquelin 
73448a6092fSMaxime Coquelin /* There are probably characters waiting to be transmitted. */
73556f9a76cSErwan Le Ray static void stm32_usart_start_tx(struct uart_port *port)
73648a6092fSMaxime Coquelin {
737ad0c2748SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
738ad0c2748SMarek Vasut 	struct serial_rs485 *rs485conf = &port->rs485;
73948a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
74048a6092fSMaxime Coquelin 
741037b91ecSValentin Caron 	if (uart_circ_empty(xmit) && !port->x_char)
74248a6092fSMaxime Coquelin 		return;
74348a6092fSMaxime Coquelin 
744ad0c2748SMarek Vasut 	if (rs485conf->flags & SER_RS485_ENABLED) {
745ad0c2748SMarek Vasut 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
746ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
747ad0c2748SMarek Vasut 					stm32_port->port.mctrl | TIOCM_RTS);
748ad0c2748SMarek Vasut 		} else {
749ad0c2748SMarek Vasut 			mctrl_gpio_set(stm32_port->gpios,
750ad0c2748SMarek Vasut 					stm32_port->port.mctrl & ~TIOCM_RTS);
751ad0c2748SMarek Vasut 		}
752ad0c2748SMarek Vasut 	}
753ad0c2748SMarek Vasut 
75456f9a76cSErwan Le Ray 	stm32_usart_transmit_chars(port);
75548a6092fSMaxime Coquelin }
75648a6092fSMaxime Coquelin 
7573d82be8bSErwan Le Ray /* Flush the transmit buffer. */
7583d82be8bSErwan Le Ray static void stm32_usart_flush_buffer(struct uart_port *port)
7593d82be8bSErwan Le Ray {
7603d82be8bSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
7613d82be8bSErwan Le Ray 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
7623d82be8bSErwan Le Ray 
7633d82be8bSErwan Le Ray 	if (stm32_port->tx_ch) {
7649a135f16SValentin Caron 		stm32_usart_tx_dma_terminate(stm32_port);
7653d82be8bSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
7663d82be8bSErwan Le Ray 	}
7673d82be8bSErwan Le Ray }
7683d82be8bSErwan Le Ray 
76948a6092fSMaxime Coquelin /* Throttle the remote when input buffer is about to overflow. */
77056f9a76cSErwan Le Ray static void stm32_usart_throttle(struct uart_port *port)
77148a6092fSMaxime Coquelin {
772ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
773d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
77448a6092fSMaxime Coquelin 	unsigned long flags;
77548a6092fSMaxime Coquelin 
77648a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
777d1ec8a2eSErwan Le Ray 
778d1ec8a2eSErwan Le Ray 	/*
779d1ec8a2eSErwan Le Ray 	 * Disable DMA request line if enabled, so the RX data gets queued into the FIFO.
780d1ec8a2eSErwan Le Ray 	 * Hardware flow control is triggered when RX FIFO is full.
781d1ec8a2eSErwan Le Ray 	 */
782d1ec8a2eSErwan Le Ray 	if (stm32_usart_rx_dma_enabled(port))
783d1ec8a2eSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
784d1ec8a2eSErwan Le Ray 
78556f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
786d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
78756f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
788d0a6a7bcSErwan Le Ray 
789d1ec8a2eSErwan Le Ray 	stm32_port->throttled = true;
79048a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
79148a6092fSMaxime Coquelin }
79248a6092fSMaxime Coquelin 
79348a6092fSMaxime Coquelin /* Unthrottle the remote, the input buffer can now accept data. */
79456f9a76cSErwan Le Ray static void stm32_usart_unthrottle(struct uart_port *port)
79548a6092fSMaxime Coquelin {
796ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
797d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
79848a6092fSMaxime Coquelin 	unsigned long flags;
79948a6092fSMaxime Coquelin 
80048a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
80156f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, stm32_port->cr1_irq);
802d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
80356f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, stm32_port->cr3_irq);
804d0a6a7bcSErwan Le Ray 
805d1ec8a2eSErwan Le Ray 	/*
806d1ec8a2eSErwan Le Ray 	 * Switch back to DMA mode (re-enable DMA request line).
807d1ec8a2eSErwan Le Ray 	 * Hardware flow control is stopped when FIFO is not full any more.
808d1ec8a2eSErwan Le Ray 	 */
809d1ec8a2eSErwan Le Ray 	if (stm32_port->rx_ch)
810d1ec8a2eSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR);
811d1ec8a2eSErwan Le Ray 
812d1ec8a2eSErwan Le Ray 	stm32_port->throttled = false;
81348a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
81448a6092fSMaxime Coquelin }
81548a6092fSMaxime Coquelin 
81648a6092fSMaxime Coquelin /* Receive stop */
81756f9a76cSErwan Le Ray static void stm32_usart_stop_rx(struct uart_port *port)
81848a6092fSMaxime Coquelin {
819ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
820d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
821ada8618fSAlexandre TORGUE 
822e0abc903SErwan Le Ray 	/* Disable DMA request line. */
823e0abc903SErwan Le Ray 	if (stm32_port->rx_ch)
824e0abc903SErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
825e0abc903SErwan Le Ray 
82656f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
827d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
82856f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
82948a6092fSMaxime Coquelin }
83048a6092fSMaxime Coquelin 
83148a6092fSMaxime Coquelin /* Handle breaks - ignored by us */
83256f9a76cSErwan Le Ray static void stm32_usart_break_ctl(struct uart_port *port, int break_state)
83348a6092fSMaxime Coquelin {
83448a6092fSMaxime Coquelin }
83548a6092fSMaxime Coquelin 
8366eeb348cSErwan Le Ray static int stm32_usart_start_rx_dma_cyclic(struct uart_port *port)
8376eeb348cSErwan Le Ray {
8386eeb348cSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
8396eeb348cSErwan Le Ray 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
8406eeb348cSErwan Le Ray 	struct dma_async_tx_descriptor *desc;
8416eeb348cSErwan Le Ray 	int ret;
8426eeb348cSErwan Le Ray 
8436eeb348cSErwan Le Ray 	stm32_port->last_res = RX_BUF_L;
8446eeb348cSErwan Le Ray 	/* Prepare a DMA cyclic transaction */
8456eeb348cSErwan Le Ray 	desc = dmaengine_prep_dma_cyclic(stm32_port->rx_ch,
8466eeb348cSErwan Le Ray 					 stm32_port->rx_dma_buf,
8476eeb348cSErwan Le Ray 					 RX_BUF_L, RX_BUF_P,
8486eeb348cSErwan Le Ray 					 DMA_DEV_TO_MEM,
8496eeb348cSErwan Le Ray 					 DMA_PREP_INTERRUPT);
8506eeb348cSErwan Le Ray 	if (!desc) {
8516eeb348cSErwan Le Ray 		dev_err(port->dev, "rx dma prep cyclic failed\n");
8526eeb348cSErwan Le Ray 		return -ENODEV;
8536eeb348cSErwan Le Ray 	}
8546eeb348cSErwan Le Ray 
8556eeb348cSErwan Le Ray 	desc->callback = stm32_usart_rx_dma_complete;
8566eeb348cSErwan Le Ray 	desc->callback_param = port;
8576eeb348cSErwan Le Ray 
8586eeb348cSErwan Le Ray 	/* Push current DMA transaction in the pending queue */
8596eeb348cSErwan Le Ray 	ret = dma_submit_error(dmaengine_submit(desc));
8606eeb348cSErwan Le Ray 	if (ret) {
8616eeb348cSErwan Le Ray 		dmaengine_terminate_sync(stm32_port->rx_ch);
8626eeb348cSErwan Le Ray 		return ret;
8636eeb348cSErwan Le Ray 	}
8646eeb348cSErwan Le Ray 
8656eeb348cSErwan Le Ray 	/* Issue pending DMA requests */
8666eeb348cSErwan Le Ray 	dma_async_issue_pending(stm32_port->rx_ch);
8676eeb348cSErwan Le Ray 
8686eeb348cSErwan Le Ray 	/*
8696eeb348cSErwan Le Ray 	 * DMA request line not re-enabled at resume when port is throttled.
8706eeb348cSErwan Le Ray 	 * It will be re-enabled by unthrottle ops.
8716eeb348cSErwan Le Ray 	 */
8726eeb348cSErwan Le Ray 	if (!stm32_port->throttled)
8736eeb348cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR);
8746eeb348cSErwan Le Ray 
8756eeb348cSErwan Le Ray 	return 0;
8766eeb348cSErwan Le Ray }
8776eeb348cSErwan Le Ray 
87856f9a76cSErwan Le Ray static int stm32_usart_startup(struct uart_port *port)
87948a6092fSMaxime Coquelin {
880ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
881d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
882f4518a8aSErwan Le Ray 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
88348a6092fSMaxime Coquelin 	const char *name = to_platform_device(port->dev)->name;
88448a6092fSMaxime Coquelin 	u32 val;
88548a6092fSMaxime Coquelin 	int ret;
88648a6092fSMaxime Coquelin 
88756f9a76cSErwan Le Ray 	ret = request_threaded_irq(port->irq, stm32_usart_interrupt,
88856f9a76cSErwan Le Ray 				   stm32_usart_threaded_interrupt,
889e359b441SJohan Hovold 				   IRQF_ONESHOT | IRQF_NO_SUSPEND,
890e359b441SJohan Hovold 				   name, port);
89148a6092fSMaxime Coquelin 	if (ret)
89248a6092fSMaxime Coquelin 		return ret;
89348a6092fSMaxime Coquelin 
8943cd66593SMartin Devera 	if (stm32_port->swap) {
8953cd66593SMartin Devera 		val = readl_relaxed(port->membase + ofs->cr2);
8963cd66593SMartin Devera 		val |= USART_CR2_SWAP;
8973cd66593SMartin Devera 		writel_relaxed(val, port->membase + ofs->cr2);
8983cd66593SMartin Devera 	}
8993cd66593SMartin Devera 
90084872dc4SErwan Le Ray 	/* RX FIFO Flush */
90184872dc4SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
902315e2d8aSErwan Le Ray 		writel_relaxed(USART_RQR_RXFRQ, port->membase + ofs->rqr);
90348a6092fSMaxime Coquelin 
904e0abc903SErwan Le Ray 	if (stm32_port->rx_ch) {
9056eeb348cSErwan Le Ray 		ret = stm32_usart_start_rx_dma_cyclic(port);
906e0abc903SErwan Le Ray 		if (ret) {
9076eeb348cSErwan Le Ray 			free_irq(port->irq, port);
9086eeb348cSErwan Le Ray 			return ret;
909e0abc903SErwan Le Ray 		}
910e0abc903SErwan Le Ray 	}
911d1ec8a2eSErwan Le Ray 
91225a8e761SErwan Le Ray 	/* RX enabling */
913f4518a8aSErwan Le Ray 	val = stm32_port->cr1_irq | USART_CR1_RE | BIT(cfg->uart_enable_bit);
91456f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, val);
91584872dc4SErwan Le Ray 
91648a6092fSMaxime Coquelin 	return 0;
91748a6092fSMaxime Coquelin }
91848a6092fSMaxime Coquelin 
91956f9a76cSErwan Le Ray static void stm32_usart_shutdown(struct uart_port *port)
92048a6092fSMaxime Coquelin {
921ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
922d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
923d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
92464c32eabSErwan Le Ray 	u32 val, isr;
92564c32eabSErwan Le Ray 	int ret;
92648a6092fSMaxime Coquelin 
9279a135f16SValentin Caron 	if (stm32_usart_tx_dma_enabled(stm32_port))
92856a23f93SValentin Caron 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
9299a135f16SValentin Caron 
9309a135f16SValentin Caron 	if (stm32_usart_tx_dma_started(stm32_port))
9319a135f16SValentin Caron 		stm32_usart_tx_dma_terminate(stm32_port);
93256a23f93SValentin Caron 
9336cf61b9bSManivannan Sadhasivam 	/* Disable modem control interrupts */
93456f9a76cSErwan Le Ray 	stm32_usart_disable_ms(port);
9356cf61b9bSManivannan Sadhasivam 
9364cc0ed62SErwan Le Ray 	val = USART_CR1_TXEIE | USART_CR1_TE;
9374cc0ed62SErwan Le Ray 	val |= stm32_port->cr1_irq | USART_CR1_RE;
93887f1f809SAlexandre TORGUE 	val |= BIT(cfg->uart_enable_bit);
939351a762aSGerald Baeza 	if (stm32_port->fifoen)
940351a762aSGerald Baeza 		val |= USART_CR1_FIFOEN;
94164c32eabSErwan Le Ray 
94264c32eabSErwan Le Ray 	ret = readl_relaxed_poll_timeout(port->membase + ofs->isr,
94364c32eabSErwan Le Ray 					 isr, (isr & USART_SR_TC),
94464c32eabSErwan Le Ray 					 10, 100000);
94564c32eabSErwan Le Ray 
946c31c3ea0SErwan Le Ray 	/* Send the TC error message only when ISR_TC is not set */
94764c32eabSErwan Le Ray 	if (ret)
948c31c3ea0SErwan Le Ray 		dev_err(port->dev, "Transmission is not complete\n");
94964c32eabSErwan Le Ray 
950e0abc903SErwan Le Ray 	/* Disable RX DMA. */
951e0abc903SErwan Le Ray 	if (stm32_port->rx_ch)
952e0abc903SErwan Le Ray 		dmaengine_terminate_async(stm32_port->rx_ch);
953e0abc903SErwan Le Ray 
9549f77d192SErwan Le Ray 	/* flush RX & TX FIFO */
9559f77d192SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
9569f77d192SErwan Le Ray 		writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ,
9579f77d192SErwan Le Ray 			       port->membase + ofs->rqr);
9589f77d192SErwan Le Ray 
95956f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, val);
96048a6092fSMaxime Coquelin 
96148a6092fSMaxime Coquelin 	free_irq(port->irq, port);
96248a6092fSMaxime Coquelin }
96348a6092fSMaxime Coquelin 
96456f9a76cSErwan Le Ray static void stm32_usart_set_termios(struct uart_port *port,
96556f9a76cSErwan Le Ray 				    struct ktermios *termios,
96648a6092fSMaxime Coquelin 				    struct ktermios *old)
96748a6092fSMaxime Coquelin {
96848a6092fSMaxime Coquelin 	struct stm32_port *stm32_port = to_stm32_port(port);
969d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
970d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
9711bcda09dSBich HEMON 	struct serial_rs485 *rs485conf = &port->rs485;
972c8a9d043SErwan Le Ray 	unsigned int baud, bits;
97348a6092fSMaxime Coquelin 	u32 usartdiv, mantissa, fraction, oversampling;
97448a6092fSMaxime Coquelin 	tcflag_t cflag = termios->c_cflag;
975f264c6f6SErwan Le Ray 	u32 cr1, cr2, cr3, isr;
97648a6092fSMaxime Coquelin 	unsigned long flags;
977f264c6f6SErwan Le Ray 	int ret;
97848a6092fSMaxime Coquelin 
97948a6092fSMaxime Coquelin 	if (!stm32_port->hw_flow_control)
98048a6092fSMaxime Coquelin 		cflag &= ~CRTSCTS;
98148a6092fSMaxime Coquelin 
98248a6092fSMaxime Coquelin 	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8);
98348a6092fSMaxime Coquelin 
98448a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
98548a6092fSMaxime Coquelin 
986f264c6f6SErwan Le Ray 	ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr,
987f264c6f6SErwan Le Ray 						isr,
988f264c6f6SErwan Le Ray 						(isr & USART_SR_TC),
989f264c6f6SErwan Le Ray 						10, 100000);
990f264c6f6SErwan Le Ray 
991f264c6f6SErwan Le Ray 	/* Send the TC error message only when ISR_TC is not set. */
992f264c6f6SErwan Le Ray 	if (ret)
993f264c6f6SErwan Le Ray 		dev_err(port->dev, "Transmission is not complete\n");
994f264c6f6SErwan Le Ray 
99548a6092fSMaxime Coquelin 	/* Stop serial port and reset value */
996ada8618fSAlexandre TORGUE 	writel_relaxed(0, port->membase + ofs->cr1);
99748a6092fSMaxime Coquelin 
99884872dc4SErwan Le Ray 	/* flush RX & TX FIFO */
99984872dc4SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
1000315e2d8aSErwan Le Ray 		writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ,
1001315e2d8aSErwan Le Ray 			       port->membase + ofs->rqr);
10021bcda09dSBich HEMON 
100384872dc4SErwan Le Ray 	cr1 = USART_CR1_TE | USART_CR1_RE;
1004351a762aSGerald Baeza 	if (stm32_port->fifoen)
1005351a762aSGerald Baeza 		cr1 |= USART_CR1_FIFOEN;
10063cd66593SMartin Devera 	cr2 = stm32_port->swap ? USART_CR2_SWAP : 0;
100725a8e761SErwan Le Ray 
100825a8e761SErwan Le Ray 	/* Tx and RX FIFO configuration */
1009d075719eSErwan Le Ray 	cr3 = readl_relaxed(port->membase + ofs->cr3);
101025a8e761SErwan Le Ray 	cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTIE;
101125a8e761SErwan Le Ray 	if (stm32_port->fifoen) {
10122aa1bbb2SFabrice Gasnier 		if (stm32_port->txftcfg >= 0)
10132aa1bbb2SFabrice Gasnier 			cr3 |= stm32_port->txftcfg << USART_CR3_TXFTCFG_SHIFT;
10142aa1bbb2SFabrice Gasnier 		if (stm32_port->rxftcfg >= 0)
10152aa1bbb2SFabrice Gasnier 			cr3 |= stm32_port->rxftcfg << USART_CR3_RXFTCFG_SHIFT;
101625a8e761SErwan Le Ray 	}
101748a6092fSMaxime Coquelin 
101848a6092fSMaxime Coquelin 	if (cflag & CSTOPB)
101948a6092fSMaxime Coquelin 		cr2 |= USART_CR2_STOP_2B;
102048a6092fSMaxime Coquelin 
10213ec2ff37SJiri Slaby 	bits = tty_get_char_size(cflag);
10226c5962f3SErwan Le Ray 	stm32_port->rdr_mask = (BIT(bits) - 1);
1023c8a9d043SErwan Le Ray 
102448a6092fSMaxime Coquelin 	if (cflag & PARENB) {
1025c8a9d043SErwan Le Ray 		bits++;
102648a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PCE;
1027c8a9d043SErwan Le Ray 	}
1028c8a9d043SErwan Le Ray 
1029c8a9d043SErwan Le Ray 	/*
1030c8a9d043SErwan Le Ray 	 * Word length configuration:
1031c8a9d043SErwan Le Ray 	 * CS8 + parity, 9 bits word aka [M1:M0] = 0b01
1032c8a9d043SErwan Le Ray 	 * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10
1033c8a9d043SErwan Le Ray 	 * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00
1034c8a9d043SErwan Le Ray 	 * M0 and M1 already cleared by cr1 initialization.
1035c8a9d043SErwan Le Ray 	 */
1036c8a9d043SErwan Le Ray 	if (bits == 9)
1037ada8618fSAlexandre TORGUE 		cr1 |= USART_CR1_M0;
1038c8a9d043SErwan Le Ray 	else if ((bits == 7) && cfg->has_7bits_data)
1039c8a9d043SErwan Le Ray 		cr1 |= USART_CR1_M1;
1040c8a9d043SErwan Le Ray 	else if (bits != 8)
1041c8a9d043SErwan Le Ray 		dev_dbg(port->dev, "Unsupported data bits config: %u bits\n"
1042c8a9d043SErwan Le Ray 			, bits);
104348a6092fSMaxime Coquelin 
10444cc0ed62SErwan Le Ray 	if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch ||
10452aa1bbb2SFabrice Gasnier 				       (stm32_port->fifoen &&
10462aa1bbb2SFabrice Gasnier 					stm32_port->rxftcfg >= 0))) {
10474cc0ed62SErwan Le Ray 		if (cflag & CSTOPB)
10484cc0ed62SErwan Le Ray 			bits = bits + 3; /* 1 start bit + 2 stop bits */
10494cc0ed62SErwan Le Ray 		else
10504cc0ed62SErwan Le Ray 			bits = bits + 2; /* 1 start bit + 1 stop bit */
10514cc0ed62SErwan Le Ray 
10524cc0ed62SErwan Le Ray 		/* RX timeout irq to occur after last stop bit + bits */
10534cc0ed62SErwan Le Ray 		stm32_port->cr1_irq = USART_CR1_RTOIE;
10544cc0ed62SErwan Le Ray 		writel_relaxed(bits, port->membase + ofs->rtor);
10554cc0ed62SErwan Le Ray 		cr2 |= USART_CR2_RTOEN;
105633bb2f6aSErwan Le Ray 		/*
105733bb2f6aSErwan Le Ray 		 * Enable fifo threshold irq in two cases, either when there is no DMA, or when
105833bb2f6aSErwan Le Ray 		 * wake up over usart, from low power until the DMA gets re-enabled by resume.
105933bb2f6aSErwan Le Ray 		 */
1060d0a6a7bcSErwan Le Ray 		stm32_port->cr3_irq =  USART_CR3_RXFTIE;
10614cc0ed62SErwan Le Ray 	}
10624cc0ed62SErwan Le Ray 
1063d0a6a7bcSErwan Le Ray 	cr1 |= stm32_port->cr1_irq;
1064d0a6a7bcSErwan Le Ray 	cr3 |= stm32_port->cr3_irq;
1065d0a6a7bcSErwan Le Ray 
106648a6092fSMaxime Coquelin 	if (cflag & PARODD)
106748a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PS;
106848a6092fSMaxime Coquelin 
106948a6092fSMaxime Coquelin 	port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
107048a6092fSMaxime Coquelin 	if (cflag & CRTSCTS) {
107148a6092fSMaxime Coquelin 		port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
107235abe98fSBich HEMON 		cr3 |= USART_CR3_CTSE | USART_CR3_RTSE;
107348a6092fSMaxime Coquelin 	}
107448a6092fSMaxime Coquelin 
107548a6092fSMaxime Coquelin 	usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud);
107648a6092fSMaxime Coquelin 
107748a6092fSMaxime Coquelin 	/*
107848a6092fSMaxime Coquelin 	 * The USART supports 16 or 8 times oversampling.
107948a6092fSMaxime Coquelin 	 * By default we prefer 16 times oversampling, so that the receiver
108048a6092fSMaxime Coquelin 	 * has a better tolerance to clock deviations.
108148a6092fSMaxime Coquelin 	 * 8 times oversampling is only used to achieve higher speeds.
108248a6092fSMaxime Coquelin 	 */
108348a6092fSMaxime Coquelin 	if (usartdiv < 16) {
108448a6092fSMaxime Coquelin 		oversampling = 8;
10851bcda09dSBich HEMON 		cr1 |= USART_CR1_OVER8;
108656f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_OVER8);
108748a6092fSMaxime Coquelin 	} else {
108848a6092fSMaxime Coquelin 		oversampling = 16;
10891bcda09dSBich HEMON 		cr1 &= ~USART_CR1_OVER8;
109056f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_OVER8);
109148a6092fSMaxime Coquelin 	}
109248a6092fSMaxime Coquelin 
109348a6092fSMaxime Coquelin 	mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT;
109448a6092fSMaxime Coquelin 	fraction = usartdiv % oversampling;
1095ada8618fSAlexandre TORGUE 	writel_relaxed(mantissa | fraction, port->membase + ofs->brr);
109648a6092fSMaxime Coquelin 
109748a6092fSMaxime Coquelin 	uart_update_timeout(port, cflag, baud);
109848a6092fSMaxime Coquelin 
109948a6092fSMaxime Coquelin 	port->read_status_mask = USART_SR_ORE;
110048a6092fSMaxime Coquelin 	if (termios->c_iflag & INPCK)
110148a6092fSMaxime Coquelin 		port->read_status_mask |= USART_SR_PE | USART_SR_FE;
110248a6092fSMaxime Coquelin 	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
11034f01d833SErwan Le Ray 		port->read_status_mask |= USART_SR_FE;
110448a6092fSMaxime Coquelin 
110548a6092fSMaxime Coquelin 	/* Characters to ignore */
110648a6092fSMaxime Coquelin 	port->ignore_status_mask = 0;
110748a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNPAR)
110848a6092fSMaxime Coquelin 		port->ignore_status_mask = USART_SR_PE | USART_SR_FE;
110948a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNBRK) {
11104f01d833SErwan Le Ray 		port->ignore_status_mask |= USART_SR_FE;
111148a6092fSMaxime Coquelin 		/*
111248a6092fSMaxime Coquelin 		 * If we're ignoring parity and break indicators,
111348a6092fSMaxime Coquelin 		 * ignore overruns too (for real raw support).
111448a6092fSMaxime Coquelin 		 */
111548a6092fSMaxime Coquelin 		if (termios->c_iflag & IGNPAR)
111648a6092fSMaxime Coquelin 			port->ignore_status_mask |= USART_SR_ORE;
111748a6092fSMaxime Coquelin 	}
111848a6092fSMaxime Coquelin 
111948a6092fSMaxime Coquelin 	/* Ignore all characters if CREAD is not set */
112048a6092fSMaxime Coquelin 	if ((termios->c_cflag & CREAD) == 0)
112148a6092fSMaxime Coquelin 		port->ignore_status_mask |= USART_SR_DUMMY_RX;
112248a6092fSMaxime Coquelin 
112333bb2f6aSErwan Le Ray 	if (stm32_port->rx_ch) {
112433bb2f6aSErwan Le Ray 		/*
112533bb2f6aSErwan Le Ray 		 * Setup DMA to collect only valid data and enable error irqs.
112633bb2f6aSErwan Le Ray 		 * This also enables break reception when using DMA.
112733bb2f6aSErwan Le Ray 		 */
112833bb2f6aSErwan Le Ray 		cr1 |= USART_CR1_PEIE;
112933bb2f6aSErwan Le Ray 		cr3 |= USART_CR3_EIE;
113034891872SAlexandre TORGUE 		cr3 |= USART_CR3_DMAR;
113133bb2f6aSErwan Le Ray 		cr3 |= USART_CR3_DDRE;
113233bb2f6aSErwan Le Ray 	}
113334891872SAlexandre TORGUE 
11341bcda09dSBich HEMON 	if (rs485conf->flags & SER_RS485_ENABLED) {
113556f9a76cSErwan Le Ray 		stm32_usart_config_reg_rs485(&cr1, &cr3,
11361bcda09dSBich HEMON 					     rs485conf->delay_rts_before_send,
113756f9a76cSErwan Le Ray 					     rs485conf->delay_rts_after_send,
113856f9a76cSErwan Le Ray 					     baud);
11391bcda09dSBich HEMON 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
11401bcda09dSBich HEMON 			cr3 &= ~USART_CR3_DEP;
11411bcda09dSBich HEMON 			rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
11421bcda09dSBich HEMON 		} else {
11431bcda09dSBich HEMON 			cr3 |= USART_CR3_DEP;
11441bcda09dSBich HEMON 			rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
11451bcda09dSBich HEMON 		}
11461bcda09dSBich HEMON 
11471bcda09dSBich HEMON 	} else {
11481bcda09dSBich HEMON 		cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP);
11491bcda09dSBich HEMON 		cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
11501bcda09dSBich HEMON 	}
11511bcda09dSBich HEMON 
115212761869SErwan Le Ray 	/* Configure wake up from low power on start bit detection */
11533d530017SAlexandre Torgue 	if (stm32_port->wakeup_src) {
115412761869SErwan Le Ray 		cr3 &= ~USART_CR3_WUS_MASK;
115512761869SErwan Le Ray 		cr3 |= USART_CR3_WUS_START_BIT;
115612761869SErwan Le Ray 	}
115712761869SErwan Le Ray 
1158ada8618fSAlexandre TORGUE 	writel_relaxed(cr3, port->membase + ofs->cr3);
1159ada8618fSAlexandre TORGUE 	writel_relaxed(cr2, port->membase + ofs->cr2);
1160ada8618fSAlexandre TORGUE 	writel_relaxed(cr1, port->membase + ofs->cr1);
116148a6092fSMaxime Coquelin 
116256f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
116348a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
1164436c9793SErwan Le Ray 
1165436c9793SErwan Le Ray 	/* Handle modem control interrupts */
1166436c9793SErwan Le Ray 	if (UART_ENABLE_MS(port, termios->c_cflag))
1167436c9793SErwan Le Ray 		stm32_usart_enable_ms(port);
1168436c9793SErwan Le Ray 	else
1169436c9793SErwan Le Ray 		stm32_usart_disable_ms(port);
117048a6092fSMaxime Coquelin }
117148a6092fSMaxime Coquelin 
117256f9a76cSErwan Le Ray static const char *stm32_usart_type(struct uart_port *port)
117348a6092fSMaxime Coquelin {
117448a6092fSMaxime Coquelin 	return (port->type == PORT_STM32) ? DRIVER_NAME : NULL;
117548a6092fSMaxime Coquelin }
117648a6092fSMaxime Coquelin 
117756f9a76cSErwan Le Ray static void stm32_usart_release_port(struct uart_port *port)
117848a6092fSMaxime Coquelin {
117948a6092fSMaxime Coquelin }
118048a6092fSMaxime Coquelin 
118156f9a76cSErwan Le Ray static int stm32_usart_request_port(struct uart_port *port)
118248a6092fSMaxime Coquelin {
118348a6092fSMaxime Coquelin 	return 0;
118448a6092fSMaxime Coquelin }
118548a6092fSMaxime Coquelin 
118656f9a76cSErwan Le Ray static void stm32_usart_config_port(struct uart_port *port, int flags)
118748a6092fSMaxime Coquelin {
118848a6092fSMaxime Coquelin 	if (flags & UART_CONFIG_TYPE)
118948a6092fSMaxime Coquelin 		port->type = PORT_STM32;
119048a6092fSMaxime Coquelin }
119148a6092fSMaxime Coquelin 
119248a6092fSMaxime Coquelin static int
119356f9a76cSErwan Le Ray stm32_usart_verify_port(struct uart_port *port, struct serial_struct *ser)
119448a6092fSMaxime Coquelin {
119548a6092fSMaxime Coquelin 	/* No user changeable parameters */
119648a6092fSMaxime Coquelin 	return -EINVAL;
119748a6092fSMaxime Coquelin }
119848a6092fSMaxime Coquelin 
119956f9a76cSErwan Le Ray static void stm32_usart_pm(struct uart_port *port, unsigned int state,
120048a6092fSMaxime Coquelin 			   unsigned int oldstate)
120148a6092fSMaxime Coquelin {
120248a6092fSMaxime Coquelin 	struct stm32_port *stm32port = container_of(port,
120348a6092fSMaxime Coquelin 			struct stm32_port, port);
1204d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
1205d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32port->info->cfg;
120618ee37e1SJohan Hovold 	unsigned long flags;
120748a6092fSMaxime Coquelin 
120848a6092fSMaxime Coquelin 	switch (state) {
120948a6092fSMaxime Coquelin 	case UART_PM_STATE_ON:
1210fb6dcef6SErwan Le Ray 		pm_runtime_get_sync(port->dev);
121148a6092fSMaxime Coquelin 		break;
121248a6092fSMaxime Coquelin 	case UART_PM_STATE_OFF:
121348a6092fSMaxime Coquelin 		spin_lock_irqsave(&port->lock, flags);
121456f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
121548a6092fSMaxime Coquelin 		spin_unlock_irqrestore(&port->lock, flags);
1216fb6dcef6SErwan Le Ray 		pm_runtime_put_sync(port->dev);
121748a6092fSMaxime Coquelin 		break;
121848a6092fSMaxime Coquelin 	}
121948a6092fSMaxime Coquelin }
122048a6092fSMaxime Coquelin 
1221*1f507b3aSValentin Caron #if defined(CONFIG_CONSOLE_POLL)
1222*1f507b3aSValentin Caron 
1223*1f507b3aSValentin Caron  /* Callbacks for characters polling in debug context (i.e. KGDB). */
1224*1f507b3aSValentin Caron static int stm32_usart_poll_init(struct uart_port *port)
1225*1f507b3aSValentin Caron {
1226*1f507b3aSValentin Caron 	struct stm32_port *stm32_port = to_stm32_port(port);
1227*1f507b3aSValentin Caron 
1228*1f507b3aSValentin Caron 	return clk_prepare_enable(stm32_port->clk);
1229*1f507b3aSValentin Caron }
1230*1f507b3aSValentin Caron 
1231*1f507b3aSValentin Caron static int stm32_usart_poll_get_char(struct uart_port *port)
1232*1f507b3aSValentin Caron {
1233*1f507b3aSValentin Caron 	struct stm32_port *stm32_port = to_stm32_port(port);
1234*1f507b3aSValentin Caron 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1235*1f507b3aSValentin Caron 
1236*1f507b3aSValentin Caron 	if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_RXNE))
1237*1f507b3aSValentin Caron 		return NO_POLL_CHAR;
1238*1f507b3aSValentin Caron 
1239*1f507b3aSValentin Caron 	return readl_relaxed(port->membase + ofs->rdr) & stm32_port->rdr_mask;
1240*1f507b3aSValentin Caron }
1241*1f507b3aSValentin Caron 
1242*1f507b3aSValentin Caron static void stm32_usart_poll_put_char(struct uart_port *port, unsigned char ch)
1243*1f507b3aSValentin Caron {
1244*1f507b3aSValentin Caron 	stm32_usart_console_putchar(port, ch);
1245*1f507b3aSValentin Caron }
1246*1f507b3aSValentin Caron #endif /* CONFIG_CONSOLE_POLL */
1247*1f507b3aSValentin Caron 
124848a6092fSMaxime Coquelin static const struct uart_ops stm32_uart_ops = {
124956f9a76cSErwan Le Ray 	.tx_empty	= stm32_usart_tx_empty,
125056f9a76cSErwan Le Ray 	.set_mctrl	= stm32_usart_set_mctrl,
125156f9a76cSErwan Le Ray 	.get_mctrl	= stm32_usart_get_mctrl,
125256f9a76cSErwan Le Ray 	.stop_tx	= stm32_usart_stop_tx,
125356f9a76cSErwan Le Ray 	.start_tx	= stm32_usart_start_tx,
125456f9a76cSErwan Le Ray 	.throttle	= stm32_usart_throttle,
125556f9a76cSErwan Le Ray 	.unthrottle	= stm32_usart_unthrottle,
125656f9a76cSErwan Le Ray 	.stop_rx	= stm32_usart_stop_rx,
125756f9a76cSErwan Le Ray 	.enable_ms	= stm32_usart_enable_ms,
125856f9a76cSErwan Le Ray 	.break_ctl	= stm32_usart_break_ctl,
125956f9a76cSErwan Le Ray 	.startup	= stm32_usart_startup,
126056f9a76cSErwan Le Ray 	.shutdown	= stm32_usart_shutdown,
12613d82be8bSErwan Le Ray 	.flush_buffer	= stm32_usart_flush_buffer,
126256f9a76cSErwan Le Ray 	.set_termios	= stm32_usart_set_termios,
126356f9a76cSErwan Le Ray 	.pm		= stm32_usart_pm,
126456f9a76cSErwan Le Ray 	.type		= stm32_usart_type,
126556f9a76cSErwan Le Ray 	.release_port	= stm32_usart_release_port,
126656f9a76cSErwan Le Ray 	.request_port	= stm32_usart_request_port,
126756f9a76cSErwan Le Ray 	.config_port	= stm32_usart_config_port,
126856f9a76cSErwan Le Ray 	.verify_port	= stm32_usart_verify_port,
1269*1f507b3aSValentin Caron #if defined(CONFIG_CONSOLE_POLL)
1270*1f507b3aSValentin Caron 	.poll_init      = stm32_usart_poll_init,
1271*1f507b3aSValentin Caron 	.poll_get_char	= stm32_usart_poll_get_char,
1272*1f507b3aSValentin Caron 	.poll_put_char	= stm32_usart_poll_put_char,
1273*1f507b3aSValentin Caron #endif /* CONFIG_CONSOLE_POLL */
127448a6092fSMaxime Coquelin };
127548a6092fSMaxime Coquelin 
12762aa1bbb2SFabrice Gasnier /*
12772aa1bbb2SFabrice Gasnier  * STM32H7 RX & TX FIFO threshold configuration (CR3 RXFTCFG / TXFTCFG)
12782aa1bbb2SFabrice Gasnier  * Note: 1 isn't a valid value in RXFTCFG / TXFTCFG. In this case,
12792aa1bbb2SFabrice Gasnier  * RXNEIE / TXEIE can be used instead of threshold irqs: RXFTIE / TXFTIE.
12802aa1bbb2SFabrice Gasnier  * So, RXFTCFG / TXFTCFG bitfields values are encoded as array index + 1.
12812aa1bbb2SFabrice Gasnier  */
12822aa1bbb2SFabrice Gasnier static const u32 stm32h7_usart_fifo_thresh_cfg[] = { 1, 2, 4, 8, 12, 14, 16 };
12832aa1bbb2SFabrice Gasnier 
12842aa1bbb2SFabrice Gasnier static void stm32_usart_get_ftcfg(struct platform_device *pdev, const char *p,
12852aa1bbb2SFabrice Gasnier 				  int *ftcfg)
12862aa1bbb2SFabrice Gasnier {
12872aa1bbb2SFabrice Gasnier 	u32 bytes, i;
12882aa1bbb2SFabrice Gasnier 
12892aa1bbb2SFabrice Gasnier 	/* DT option to get RX & TX FIFO threshold (default to 8 bytes) */
12902aa1bbb2SFabrice Gasnier 	if (of_property_read_u32(pdev->dev.of_node, p, &bytes))
12912aa1bbb2SFabrice Gasnier 		bytes = 8;
12922aa1bbb2SFabrice Gasnier 
12932aa1bbb2SFabrice Gasnier 	for (i = 0; i < ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg); i++)
12942aa1bbb2SFabrice Gasnier 		if (stm32h7_usart_fifo_thresh_cfg[i] >= bytes)
12952aa1bbb2SFabrice Gasnier 			break;
12962aa1bbb2SFabrice Gasnier 	if (i >= ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg))
12972aa1bbb2SFabrice Gasnier 		i = ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg) - 1;
12982aa1bbb2SFabrice Gasnier 
12992aa1bbb2SFabrice Gasnier 	dev_dbg(&pdev->dev, "%s set to %d bytes\n", p,
13002aa1bbb2SFabrice Gasnier 		stm32h7_usart_fifo_thresh_cfg[i]);
13012aa1bbb2SFabrice Gasnier 
13022aa1bbb2SFabrice Gasnier 	/* Provide FIFO threshold ftcfg (1 is invalid: threshold irq unused) */
13032aa1bbb2SFabrice Gasnier 	if (i)
13042aa1bbb2SFabrice Gasnier 		*ftcfg = i - 1;
13052aa1bbb2SFabrice Gasnier 	else
13062aa1bbb2SFabrice Gasnier 		*ftcfg = -EINVAL;
13072aa1bbb2SFabrice Gasnier }
13082aa1bbb2SFabrice Gasnier 
130997f3a085SErwan Le Ray static void stm32_usart_deinit_port(struct stm32_port *stm32port)
131097f3a085SErwan Le Ray {
131197f3a085SErwan Le Ray 	clk_disable_unprepare(stm32port->clk);
131297f3a085SErwan Le Ray }
131397f3a085SErwan Le Ray 
131456f9a76cSErwan Le Ray static int stm32_usart_init_port(struct stm32_port *stm32port,
131548a6092fSMaxime Coquelin 				 struct platform_device *pdev)
131648a6092fSMaxime Coquelin {
131748a6092fSMaxime Coquelin 	struct uart_port *port = &stm32port->port;
131848a6092fSMaxime Coquelin 	struct resource *res;
1319e0f2a902SErwan Le Ray 	int ret, irq;
132048a6092fSMaxime Coquelin 
1321e0f2a902SErwan Le Ray 	irq = platform_get_irq(pdev, 0);
1322217b04c6STang Bin 	if (irq < 0)
1323217b04c6STang Bin 		return irq;
132492fc0023SErwan Le Ray 
132548a6092fSMaxime Coquelin 	port->iotype	= UPIO_MEM;
132648a6092fSMaxime Coquelin 	port->flags	= UPF_BOOT_AUTOCONF;
132748a6092fSMaxime Coquelin 	port->ops	= &stm32_uart_ops;
132848a6092fSMaxime Coquelin 	port->dev	= &pdev->dev;
1329d075719eSErwan Le Ray 	port->fifosize	= stm32port->info->cfg.fifosize;
13309feedaa7SDmitry Safonov 	port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE);
1331e0f2a902SErwan Le Ray 	port->irq = irq;
133256f9a76cSErwan Le Ray 	port->rs485_config = stm32_usart_config_rs485;
13337d8f6861SBich HEMON 
133456f9a76cSErwan Le Ray 	ret = stm32_usart_init_rs485(port, pdev);
1335c150c0f3SLukas Wunner 	if (ret)
1336c150c0f3SLukas Wunner 		return ret;
13377d8f6861SBich HEMON 
13383d530017SAlexandre Torgue 	stm32port->wakeup_src = stm32port->info->cfg.has_wakeup &&
13393d530017SAlexandre Torgue 		of_property_read_bool(pdev->dev.of_node, "wakeup-source");
13402c58e560SErwan Le Ray 
13413cd66593SMartin Devera 	stm32port->swap = stm32port->info->cfg.has_swap &&
13423cd66593SMartin Devera 		of_property_read_bool(pdev->dev.of_node, "rx-tx-swap");
13433cd66593SMartin Devera 
1344351a762aSGerald Baeza 	stm32port->fifoen = stm32port->info->cfg.has_fifo;
13452aa1bbb2SFabrice Gasnier 	if (stm32port->fifoen) {
13462aa1bbb2SFabrice Gasnier 		stm32_usart_get_ftcfg(pdev, "rx-threshold",
13472aa1bbb2SFabrice Gasnier 				      &stm32port->rxftcfg);
13482aa1bbb2SFabrice Gasnier 		stm32_usart_get_ftcfg(pdev, "tx-threshold",
13492aa1bbb2SFabrice Gasnier 				      &stm32port->txftcfg);
13502aa1bbb2SFabrice Gasnier 	}
135148a6092fSMaxime Coquelin 
13523d881e32STang Bin 	port->membase = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
135348a6092fSMaxime Coquelin 	if (IS_ERR(port->membase))
135448a6092fSMaxime Coquelin 		return PTR_ERR(port->membase);
135548a6092fSMaxime Coquelin 	port->mapbase = res->start;
135648a6092fSMaxime Coquelin 
135748a6092fSMaxime Coquelin 	spin_lock_init(&port->lock);
135848a6092fSMaxime Coquelin 
135948a6092fSMaxime Coquelin 	stm32port->clk = devm_clk_get(&pdev->dev, NULL);
136048a6092fSMaxime Coquelin 	if (IS_ERR(stm32port->clk))
136148a6092fSMaxime Coquelin 		return PTR_ERR(stm32port->clk);
136248a6092fSMaxime Coquelin 
136348a6092fSMaxime Coquelin 	/* Ensure that clk rate is correct by enabling the clk */
136448a6092fSMaxime Coquelin 	ret = clk_prepare_enable(stm32port->clk);
136548a6092fSMaxime Coquelin 	if (ret)
136648a6092fSMaxime Coquelin 		return ret;
136748a6092fSMaxime Coquelin 
136848a6092fSMaxime Coquelin 	stm32port->port.uartclk = clk_get_rate(stm32port->clk);
1369ada80043SFabrice Gasnier 	if (!stm32port->port.uartclk) {
137048a6092fSMaxime Coquelin 		ret = -EINVAL;
13716cf61b9bSManivannan Sadhasivam 		goto err_clk;
1372ada80043SFabrice Gasnier 	}
137348a6092fSMaxime Coquelin 
13746cf61b9bSManivannan Sadhasivam 	stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0);
13756cf61b9bSManivannan Sadhasivam 	if (IS_ERR(stm32port->gpios)) {
13766cf61b9bSManivannan Sadhasivam 		ret = PTR_ERR(stm32port->gpios);
13776cf61b9bSManivannan Sadhasivam 		goto err_clk;
13786cf61b9bSManivannan Sadhasivam 	}
13796cf61b9bSManivannan Sadhasivam 
13809359369aSErwan Le Ray 	/*
13819359369aSErwan Le Ray 	 * Both CTS/RTS gpios and "st,hw-flow-ctrl" (deprecated) or "uart-has-rtscts"
13829359369aSErwan Le Ray 	 * properties should not be specified.
13839359369aSErwan Le Ray 	 */
13846cf61b9bSManivannan Sadhasivam 	if (stm32port->hw_flow_control) {
13856cf61b9bSManivannan Sadhasivam 		if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) ||
13866cf61b9bSManivannan Sadhasivam 		    mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) {
13876cf61b9bSManivannan Sadhasivam 			dev_err(&pdev->dev, "Conflicting RTS/CTS config\n");
13886cf61b9bSManivannan Sadhasivam 			ret = -EINVAL;
13896cf61b9bSManivannan Sadhasivam 			goto err_clk;
13906cf61b9bSManivannan Sadhasivam 		}
13916cf61b9bSManivannan Sadhasivam 	}
13926cf61b9bSManivannan Sadhasivam 
13936cf61b9bSManivannan Sadhasivam 	return ret;
13946cf61b9bSManivannan Sadhasivam 
13956cf61b9bSManivannan Sadhasivam err_clk:
13966cf61b9bSManivannan Sadhasivam 	clk_disable_unprepare(stm32port->clk);
13976cf61b9bSManivannan Sadhasivam 
139848a6092fSMaxime Coquelin 	return ret;
139948a6092fSMaxime Coquelin }
140048a6092fSMaxime Coquelin 
140156f9a76cSErwan Le Ray static struct stm32_port *stm32_usart_of_get_port(struct platform_device *pdev)
140248a6092fSMaxime Coquelin {
140348a6092fSMaxime Coquelin 	struct device_node *np = pdev->dev.of_node;
140448a6092fSMaxime Coquelin 	int id;
140548a6092fSMaxime Coquelin 
140648a6092fSMaxime Coquelin 	if (!np)
140748a6092fSMaxime Coquelin 		return NULL;
140848a6092fSMaxime Coquelin 
140948a6092fSMaxime Coquelin 	id = of_alias_get_id(np, "serial");
1410e5707915SGerald Baeza 	if (id < 0) {
1411e5707915SGerald Baeza 		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id);
1412e5707915SGerald Baeza 		return NULL;
1413e5707915SGerald Baeza 	}
141448a6092fSMaxime Coquelin 
141548a6092fSMaxime Coquelin 	if (WARN_ON(id >= STM32_MAX_PORTS))
141648a6092fSMaxime Coquelin 		return NULL;
141748a6092fSMaxime Coquelin 
14186fd9fffbSErwan Le Ray 	stm32_ports[id].hw_flow_control =
14196fd9fffbSErwan Le Ray 		of_property_read_bool (np, "st,hw-flow-ctrl") /*deprecated*/ ||
14206fd9fffbSErwan Le Ray 		of_property_read_bool (np, "uart-has-rtscts");
142148a6092fSMaxime Coquelin 	stm32_ports[id].port.line = id;
14224cc0ed62SErwan Le Ray 	stm32_ports[id].cr1_irq = USART_CR1_RXNEIE;
1423d0a6a7bcSErwan Le Ray 	stm32_ports[id].cr3_irq = 0;
1424e5707915SGerald Baeza 	stm32_ports[id].last_res = RX_BUF_L;
142548a6092fSMaxime Coquelin 	return &stm32_ports[id];
142648a6092fSMaxime Coquelin }
142748a6092fSMaxime Coquelin 
142848a6092fSMaxime Coquelin #ifdef CONFIG_OF
142948a6092fSMaxime Coquelin static const struct of_device_id stm32_match[] = {
1430ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32-uart", .data = &stm32f4_info},
1431ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32f7-uart", .data = &stm32f7_info},
1432270e5a74SFabrice Gasnier 	{ .compatible = "st,stm32h7-uart", .data = &stm32h7_info},
143348a6092fSMaxime Coquelin 	{},
143448a6092fSMaxime Coquelin };
143548a6092fSMaxime Coquelin 
143648a6092fSMaxime Coquelin MODULE_DEVICE_TABLE(of, stm32_match);
143748a6092fSMaxime Coquelin #endif
143848a6092fSMaxime Coquelin 
1439a7770a4bSErwan Le Ray static void stm32_usart_of_dma_rx_remove(struct stm32_port *stm32port,
1440a7770a4bSErwan Le Ray 					 struct platform_device *pdev)
1441a7770a4bSErwan Le Ray {
1442a7770a4bSErwan Le Ray 	if (stm32port->rx_buf)
1443a7770a4bSErwan Le Ray 		dma_free_coherent(&pdev->dev, RX_BUF_L, stm32port->rx_buf,
1444a7770a4bSErwan Le Ray 				  stm32port->rx_dma_buf);
1445a7770a4bSErwan Le Ray }
1446a7770a4bSErwan Le Ray 
144756f9a76cSErwan Le Ray static int stm32_usart_of_dma_rx_probe(struct stm32_port *stm32port,
144834891872SAlexandre TORGUE 				       struct platform_device *pdev)
144934891872SAlexandre TORGUE {
1450d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
145134891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
145234891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
145334891872SAlexandre TORGUE 	struct dma_slave_config config;
145434891872SAlexandre TORGUE 	int ret;
145534891872SAlexandre TORGUE 
1456e359b441SJohan Hovold 	/*
1457e359b441SJohan Hovold 	 * Using DMA and threaded handler for the console could lead to
1458e359b441SJohan Hovold 	 * deadlocks.
1459e359b441SJohan Hovold 	 */
1460e359b441SJohan Hovold 	if (uart_console(port))
1461e359b441SJohan Hovold 		return -ENODEV;
1462e359b441SJohan Hovold 
146359bd4eedSTang Bin 	stm32port->rx_buf = dma_alloc_coherent(dev, RX_BUF_L,
146434891872SAlexandre TORGUE 					       &stm32port->rx_dma_buf,
146534891872SAlexandre TORGUE 					       GFP_KERNEL);
1466a7770a4bSErwan Le Ray 	if (!stm32port->rx_buf)
1467a7770a4bSErwan Le Ray 		return -ENOMEM;
146834891872SAlexandre TORGUE 
146934891872SAlexandre TORGUE 	/* Configure DMA channel */
147034891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
14718e5481d9SArnd Bergmann 	config.src_addr = port->mapbase + ofs->rdr;
147234891872SAlexandre TORGUE 	config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
147334891872SAlexandre TORGUE 
147434891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->rx_ch, &config);
147534891872SAlexandre TORGUE 	if (ret < 0) {
147634891872SAlexandre TORGUE 		dev_err(dev, "rx dma channel config failed\n");
1477a7770a4bSErwan Le Ray 		stm32_usart_of_dma_rx_remove(stm32port, pdev);
1478a7770a4bSErwan Le Ray 		return ret;
147934891872SAlexandre TORGUE 	}
148034891872SAlexandre TORGUE 
148134891872SAlexandre TORGUE 	return 0;
1482a7770a4bSErwan Le Ray }
148334891872SAlexandre TORGUE 
1484a7770a4bSErwan Le Ray static void stm32_usart_of_dma_tx_remove(struct stm32_port *stm32port,
1485a7770a4bSErwan Le Ray 					 struct platform_device *pdev)
1486a7770a4bSErwan Le Ray {
1487a7770a4bSErwan Le Ray 	if (stm32port->tx_buf)
1488a7770a4bSErwan Le Ray 		dma_free_coherent(&pdev->dev, TX_BUF_L, stm32port->tx_buf,
1489a7770a4bSErwan Le Ray 				  stm32port->tx_dma_buf);
149034891872SAlexandre TORGUE }
149134891872SAlexandre TORGUE 
149256f9a76cSErwan Le Ray static int stm32_usart_of_dma_tx_probe(struct stm32_port *stm32port,
149334891872SAlexandre TORGUE 				       struct platform_device *pdev)
149434891872SAlexandre TORGUE {
1495d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
149634891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
149734891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
149834891872SAlexandre TORGUE 	struct dma_slave_config config;
149934891872SAlexandre TORGUE 	int ret;
150034891872SAlexandre TORGUE 
150159bd4eedSTang Bin 	stm32port->tx_buf = dma_alloc_coherent(dev, TX_BUF_L,
150234891872SAlexandre TORGUE 					       &stm32port->tx_dma_buf,
150334891872SAlexandre TORGUE 					       GFP_KERNEL);
1504a7770a4bSErwan Le Ray 	if (!stm32port->tx_buf)
1505a7770a4bSErwan Le Ray 		return -ENOMEM;
150634891872SAlexandre TORGUE 
150734891872SAlexandre TORGUE 	/* Configure DMA channel */
150834891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
15098e5481d9SArnd Bergmann 	config.dst_addr = port->mapbase + ofs->tdr;
151034891872SAlexandre TORGUE 	config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
151134891872SAlexandre TORGUE 
151234891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->tx_ch, &config);
151334891872SAlexandre TORGUE 	if (ret < 0) {
151434891872SAlexandre TORGUE 		dev_err(dev, "tx dma channel config failed\n");
1515a7770a4bSErwan Le Ray 		stm32_usart_of_dma_tx_remove(stm32port, pdev);
1516a7770a4bSErwan Le Ray 		return ret;
151734891872SAlexandre TORGUE 	}
151834891872SAlexandre TORGUE 
151934891872SAlexandre TORGUE 	return 0;
152034891872SAlexandre TORGUE }
152134891872SAlexandre TORGUE 
152256f9a76cSErwan Le Ray static int stm32_usart_serial_probe(struct platform_device *pdev)
152348a6092fSMaxime Coquelin {
152448a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
1525ada8618fSAlexandre TORGUE 	int ret;
152648a6092fSMaxime Coquelin 
152756f9a76cSErwan Le Ray 	stm32port = stm32_usart_of_get_port(pdev);
152848a6092fSMaxime Coquelin 	if (!stm32port)
152948a6092fSMaxime Coquelin 		return -ENODEV;
153048a6092fSMaxime Coquelin 
1531d825f0beSStephen Boyd 	stm32port->info = of_device_get_match_data(&pdev->dev);
1532d825f0beSStephen Boyd 	if (!stm32port->info)
1533ada8618fSAlexandre TORGUE 		return -EINVAL;
1534ada8618fSAlexandre TORGUE 
153556f9a76cSErwan Le Ray 	ret = stm32_usart_init_port(stm32port, pdev);
153648a6092fSMaxime Coquelin 	if (ret)
153748a6092fSMaxime Coquelin 		return ret;
153848a6092fSMaxime Coquelin 
15393d530017SAlexandre Torgue 	if (stm32port->wakeup_src) {
15403d530017SAlexandre Torgue 		device_set_wakeup_capable(&pdev->dev, true);
15413d530017SAlexandre Torgue 		ret = dev_pm_set_wake_irq(&pdev->dev, stm32port->port.irq);
15425297f274SErwan Le Ray 		if (ret)
1543a7770a4bSErwan Le Ray 			goto err_deinit_port;
1544270e5a74SFabrice Gasnier 	}
1545270e5a74SFabrice Gasnier 
1546a7770a4bSErwan Le Ray 	stm32port->rx_ch = dma_request_chan(&pdev->dev, "rx");
1547a7770a4bSErwan Le Ray 	if (PTR_ERR(stm32port->rx_ch) == -EPROBE_DEFER) {
1548a7770a4bSErwan Le Ray 		ret = -EPROBE_DEFER;
1549a7770a4bSErwan Le Ray 		goto err_wakeirq;
1550a7770a4bSErwan Le Ray 	}
1551a7770a4bSErwan Le Ray 	/* Fall back in interrupt mode for any non-deferral error */
1552a7770a4bSErwan Le Ray 	if (IS_ERR(stm32port->rx_ch))
1553a7770a4bSErwan Le Ray 		stm32port->rx_ch = NULL;
155434891872SAlexandre TORGUE 
1555a7770a4bSErwan Le Ray 	stm32port->tx_ch = dma_request_chan(&pdev->dev, "tx");
1556a7770a4bSErwan Le Ray 	if (PTR_ERR(stm32port->tx_ch) == -EPROBE_DEFER) {
1557a7770a4bSErwan Le Ray 		ret = -EPROBE_DEFER;
1558a7770a4bSErwan Le Ray 		goto err_dma_rx;
1559a7770a4bSErwan Le Ray 	}
1560a7770a4bSErwan Le Ray 	/* Fall back in interrupt mode for any non-deferral error */
1561a7770a4bSErwan Le Ray 	if (IS_ERR(stm32port->tx_ch))
1562a7770a4bSErwan Le Ray 		stm32port->tx_ch = NULL;
1563a7770a4bSErwan Le Ray 
1564a7770a4bSErwan Le Ray 	if (stm32port->rx_ch && stm32_usart_of_dma_rx_probe(stm32port, pdev)) {
1565a7770a4bSErwan Le Ray 		/* Fall back in interrupt mode */
1566a7770a4bSErwan Le Ray 		dma_release_channel(stm32port->rx_ch);
1567a7770a4bSErwan Le Ray 		stm32port->rx_ch = NULL;
1568a7770a4bSErwan Le Ray 	}
1569a7770a4bSErwan Le Ray 
1570a7770a4bSErwan Le Ray 	if (stm32port->tx_ch && stm32_usart_of_dma_tx_probe(stm32port, pdev)) {
1571a7770a4bSErwan Le Ray 		/* Fall back in interrupt mode */
1572a7770a4bSErwan Le Ray 		dma_release_channel(stm32port->tx_ch);
1573a7770a4bSErwan Le Ray 		stm32port->tx_ch = NULL;
1574a7770a4bSErwan Le Ray 	}
1575a7770a4bSErwan Le Ray 
1576a7770a4bSErwan Le Ray 	if (!stm32port->rx_ch)
1577a7770a4bSErwan Le Ray 		dev_info(&pdev->dev, "interrupt mode for rx (no dma)\n");
1578a7770a4bSErwan Le Ray 	if (!stm32port->tx_ch)
1579a7770a4bSErwan Le Ray 		dev_info(&pdev->dev, "interrupt mode for tx (no dma)\n");
158034891872SAlexandre TORGUE 
158148a6092fSMaxime Coquelin 	platform_set_drvdata(pdev, &stm32port->port);
158248a6092fSMaxime Coquelin 
1583fb6dcef6SErwan Le Ray 	pm_runtime_get_noresume(&pdev->dev);
1584fb6dcef6SErwan Le Ray 	pm_runtime_set_active(&pdev->dev);
1585fb6dcef6SErwan Le Ray 	pm_runtime_enable(&pdev->dev);
158687fd0741SErwan Le Ray 
158787fd0741SErwan Le Ray 	ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port);
158887fd0741SErwan Le Ray 	if (ret)
158987fd0741SErwan Le Ray 		goto err_port;
159087fd0741SErwan Le Ray 
1591fb6dcef6SErwan Le Ray 	pm_runtime_put_sync(&pdev->dev);
1592fb6dcef6SErwan Le Ray 
159348a6092fSMaxime Coquelin 	return 0;
1594ada80043SFabrice Gasnier 
159587fd0741SErwan Le Ray err_port:
159687fd0741SErwan Le Ray 	pm_runtime_disable(&pdev->dev);
159787fd0741SErwan Le Ray 	pm_runtime_set_suspended(&pdev->dev);
159887fd0741SErwan Le Ray 	pm_runtime_put_noidle(&pdev->dev);
159987fd0741SErwan Le Ray 
160087fd0741SErwan Le Ray 	if (stm32port->tx_ch) {
1601a7770a4bSErwan Le Ray 		stm32_usart_of_dma_tx_remove(stm32port, pdev);
160287fd0741SErwan Le Ray 		dma_release_channel(stm32port->tx_ch);
160387fd0741SErwan Le Ray 	}
160487fd0741SErwan Le Ray 
1605a7770a4bSErwan Le Ray 	if (stm32port->rx_ch)
1606a7770a4bSErwan Le Ray 		stm32_usart_of_dma_rx_remove(stm32port, pdev);
160787fd0741SErwan Le Ray 
1608a7770a4bSErwan Le Ray err_dma_rx:
1609a7770a4bSErwan Le Ray 	if (stm32port->rx_ch)
1610a7770a4bSErwan Le Ray 		dma_release_channel(stm32port->rx_ch);
1611a7770a4bSErwan Le Ray 
1612a7770a4bSErwan Le Ray err_wakeirq:
16133d530017SAlexandre Torgue 	if (stm32port->wakeup_src)
16145297f274SErwan Le Ray 		dev_pm_clear_wake_irq(&pdev->dev);
16155297f274SErwan Le Ray 
1616a7770a4bSErwan Le Ray err_deinit_port:
16173d530017SAlexandre Torgue 	if (stm32port->wakeup_src)
16183d530017SAlexandre Torgue 		device_set_wakeup_capable(&pdev->dev, false);
1619270e5a74SFabrice Gasnier 
162097f3a085SErwan Le Ray 	stm32_usart_deinit_port(stm32port);
1621ada80043SFabrice Gasnier 
1622ada80043SFabrice Gasnier 	return ret;
162348a6092fSMaxime Coquelin }
162448a6092fSMaxime Coquelin 
162556f9a76cSErwan Le Ray static int stm32_usart_serial_remove(struct platform_device *pdev)
162648a6092fSMaxime Coquelin {
162748a6092fSMaxime Coquelin 	struct uart_port *port = platform_get_drvdata(pdev);
1628511c7b1bSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1629d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1630fb6dcef6SErwan Le Ray 	int err;
163133bb2f6aSErwan Le Ray 	u32 cr3;
1632fb6dcef6SErwan Le Ray 
1633fb6dcef6SErwan Le Ray 	pm_runtime_get_sync(&pdev->dev);
163487fd0741SErwan Le Ray 	err = uart_remove_one_port(&stm32_usart_driver, port);
163587fd0741SErwan Le Ray 	if (err)
163687fd0741SErwan Le Ray 		return(err);
163787fd0741SErwan Le Ray 
163887fd0741SErwan Le Ray 	pm_runtime_disable(&pdev->dev);
163987fd0741SErwan Le Ray 	pm_runtime_set_suspended(&pdev->dev);
164087fd0741SErwan Le Ray 	pm_runtime_put_noidle(&pdev->dev);
164134891872SAlexandre TORGUE 
164233bb2f6aSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_PEIE);
164333bb2f6aSErwan Le Ray 	cr3 = readl_relaxed(port->membase + ofs->cr3);
164433bb2f6aSErwan Le Ray 	cr3 &= ~USART_CR3_EIE;
164533bb2f6aSErwan Le Ray 	cr3 &= ~USART_CR3_DMAR;
164633bb2f6aSErwan Le Ray 	cr3 &= ~USART_CR3_DDRE;
164733bb2f6aSErwan Le Ray 	writel_relaxed(cr3, port->membase + ofs->cr3);
164834891872SAlexandre TORGUE 
164987fd0741SErwan Le Ray 	if (stm32_port->tx_ch) {
1650a7770a4bSErwan Le Ray 		stm32_usart_of_dma_tx_remove(stm32_port, pdev);
165134891872SAlexandre TORGUE 		dma_release_channel(stm32_port->tx_ch);
165287fd0741SErwan Le Ray 	}
165334891872SAlexandre TORGUE 
1654a7770a4bSErwan Le Ray 	if (stm32_port->rx_ch) {
1655a7770a4bSErwan Le Ray 		stm32_usart_of_dma_rx_remove(stm32_port, pdev);
1656a7770a4bSErwan Le Ray 		dma_release_channel(stm32_port->rx_ch);
1657a7770a4bSErwan Le Ray 	}
1658a7770a4bSErwan Le Ray 
1659a7770a4bSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
1660511c7b1bSAlexandre TORGUE 
16613d530017SAlexandre Torgue 	if (stm32_port->wakeup_src) {
16625297f274SErwan Le Ray 		dev_pm_clear_wake_irq(&pdev->dev);
1663270e5a74SFabrice Gasnier 		device_init_wakeup(&pdev->dev, false);
16645297f274SErwan Le Ray 	}
1665270e5a74SFabrice Gasnier 
166697f3a085SErwan Le Ray 	stm32_usart_deinit_port(stm32_port);
166748a6092fSMaxime Coquelin 
166887fd0741SErwan Le Ray 	return 0;
166948a6092fSMaxime Coquelin }
167048a6092fSMaxime Coquelin 
1671*1f507b3aSValentin Caron static void __maybe_unused stm32_usart_console_putchar(struct uart_port *port, unsigned char ch)
167248a6092fSMaxime Coquelin {
1673ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1674d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
167528fb1a92SValentin Caron 	u32 isr;
167628fb1a92SValentin Caron 	int ret;
1677ada8618fSAlexandre TORGUE 
167828fb1a92SValentin Caron 	ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr, isr,
167928fb1a92SValentin Caron 						(isr & USART_SR_TXE), 100,
168028fb1a92SValentin Caron 						STM32_USART_TIMEOUT_USEC);
168128fb1a92SValentin Caron 	if (ret != 0) {
168228fb1a92SValentin Caron 		dev_err(port->dev, "Error while sending data in UART TX : %d\n", ret);
168328fb1a92SValentin Caron 		return;
168428fb1a92SValentin Caron 	}
1685ada8618fSAlexandre TORGUE 	writel_relaxed(ch, port->membase + ofs->tdr);
168648a6092fSMaxime Coquelin }
168748a6092fSMaxime Coquelin 
1688*1f507b3aSValentin Caron #ifdef CONFIG_SERIAL_STM32_CONSOLE
168956f9a76cSErwan Le Ray static void stm32_usart_console_write(struct console *co, const char *s,
169092fc0023SErwan Le Ray 				      unsigned int cnt)
169148a6092fSMaxime Coquelin {
169248a6092fSMaxime Coquelin 	struct uart_port *port = &stm32_ports[co->index].port;
1693ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1694d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1695d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
169648a6092fSMaxime Coquelin 	unsigned long flags;
169748a6092fSMaxime Coquelin 	u32 old_cr1, new_cr1;
169848a6092fSMaxime Coquelin 	int locked = 1;
169948a6092fSMaxime Coquelin 
1700cea37afdSJohan Hovold 	if (oops_in_progress)
1701cea37afdSJohan Hovold 		locked = spin_trylock_irqsave(&port->lock, flags);
170248a6092fSMaxime Coquelin 	else
1703cea37afdSJohan Hovold 		spin_lock_irqsave(&port->lock, flags);
170448a6092fSMaxime Coquelin 
170587f1f809SAlexandre TORGUE 	/* Save and disable interrupts, enable the transmitter */
1706ada8618fSAlexandre TORGUE 	old_cr1 = readl_relaxed(port->membase + ofs->cr1);
170748a6092fSMaxime Coquelin 	new_cr1 = old_cr1 & ~USART_CR1_IE_MASK;
170887f1f809SAlexandre TORGUE 	new_cr1 |=  USART_CR1_TE | BIT(cfg->uart_enable_bit);
1709ada8618fSAlexandre TORGUE 	writel_relaxed(new_cr1, port->membase + ofs->cr1);
171048a6092fSMaxime Coquelin 
171156f9a76cSErwan Le Ray 	uart_console_write(port, s, cnt, stm32_usart_console_putchar);
171248a6092fSMaxime Coquelin 
171348a6092fSMaxime Coquelin 	/* Restore interrupt state */
1714ada8618fSAlexandre TORGUE 	writel_relaxed(old_cr1, port->membase + ofs->cr1);
171548a6092fSMaxime Coquelin 
171648a6092fSMaxime Coquelin 	if (locked)
1717cea37afdSJohan Hovold 		spin_unlock_irqrestore(&port->lock, flags);
171848a6092fSMaxime Coquelin }
171948a6092fSMaxime Coquelin 
172056f9a76cSErwan Le Ray static int stm32_usart_console_setup(struct console *co, char *options)
172148a6092fSMaxime Coquelin {
172248a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
172348a6092fSMaxime Coquelin 	int baud = 9600;
172448a6092fSMaxime Coquelin 	int bits = 8;
172548a6092fSMaxime Coquelin 	int parity = 'n';
172648a6092fSMaxime Coquelin 	int flow = 'n';
172748a6092fSMaxime Coquelin 
172848a6092fSMaxime Coquelin 	if (co->index >= STM32_MAX_PORTS)
172948a6092fSMaxime Coquelin 		return -ENODEV;
173048a6092fSMaxime Coquelin 
173148a6092fSMaxime Coquelin 	stm32port = &stm32_ports[co->index];
173248a6092fSMaxime Coquelin 
173348a6092fSMaxime Coquelin 	/*
173448a6092fSMaxime Coquelin 	 * This driver does not support early console initialization
173548a6092fSMaxime Coquelin 	 * (use ARM early printk support instead), so we only expect
173648a6092fSMaxime Coquelin 	 * this to be called during the uart port registration when the
173748a6092fSMaxime Coquelin 	 * driver gets probed and the port should be mapped at that point.
173848a6092fSMaxime Coquelin 	 */
173992fc0023SErwan Le Ray 	if (stm32port->port.mapbase == 0 || !stm32port->port.membase)
174048a6092fSMaxime Coquelin 		return -ENXIO;
174148a6092fSMaxime Coquelin 
174248a6092fSMaxime Coquelin 	if (options)
174348a6092fSMaxime Coquelin 		uart_parse_options(options, &baud, &parity, &bits, &flow);
174448a6092fSMaxime Coquelin 
174548a6092fSMaxime Coquelin 	return uart_set_options(&stm32port->port, co, baud, parity, bits, flow);
174648a6092fSMaxime Coquelin }
174748a6092fSMaxime Coquelin 
174848a6092fSMaxime Coquelin static struct console stm32_console = {
174948a6092fSMaxime Coquelin 	.name		= STM32_SERIAL_NAME,
175048a6092fSMaxime Coquelin 	.device		= uart_console_device,
175156f9a76cSErwan Le Ray 	.write		= stm32_usart_console_write,
175256f9a76cSErwan Le Ray 	.setup		= stm32_usart_console_setup,
175348a6092fSMaxime Coquelin 	.flags		= CON_PRINTBUFFER,
175448a6092fSMaxime Coquelin 	.index		= -1,
175548a6092fSMaxime Coquelin 	.data		= &stm32_usart_driver,
175648a6092fSMaxime Coquelin };
175748a6092fSMaxime Coquelin 
175848a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE (&stm32_console)
175948a6092fSMaxime Coquelin 
176048a6092fSMaxime Coquelin #else
176148a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE NULL
176248a6092fSMaxime Coquelin #endif /* CONFIG_SERIAL_STM32_CONSOLE */
176348a6092fSMaxime Coquelin 
176448a6092fSMaxime Coquelin static struct uart_driver stm32_usart_driver = {
176548a6092fSMaxime Coquelin 	.driver_name	= DRIVER_NAME,
176648a6092fSMaxime Coquelin 	.dev_name	= STM32_SERIAL_NAME,
176748a6092fSMaxime Coquelin 	.major		= 0,
176848a6092fSMaxime Coquelin 	.minor		= 0,
176948a6092fSMaxime Coquelin 	.nr		= STM32_MAX_PORTS,
177048a6092fSMaxime Coquelin 	.cons		= STM32_SERIAL_CONSOLE,
177148a6092fSMaxime Coquelin };
177248a6092fSMaxime Coquelin 
17736eeb348cSErwan Le Ray static int __maybe_unused stm32_usart_serial_en_wakeup(struct uart_port *port,
1774fe94347dSErwan Le Ray 						       bool enable)
1775270e5a74SFabrice Gasnier {
1776270e5a74SFabrice Gasnier 	struct stm32_port *stm32_port = to_stm32_port(port);
1777d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
17786eeb348cSErwan Le Ray 	struct tty_port *tport = &port->state->port;
17796eeb348cSErwan Le Ray 	int ret;
17806333a485SErwan Le Ray 	unsigned int size;
17816333a485SErwan Le Ray 	unsigned long flags;
1782270e5a74SFabrice Gasnier 
17836eeb348cSErwan Le Ray 	if (!stm32_port->wakeup_src || !tty_port_initialized(tport))
17846eeb348cSErwan Le Ray 		return 0;
1785270e5a74SFabrice Gasnier 
178612761869SErwan Le Ray 	/*
178712761869SErwan Le Ray 	 * Enable low-power wake-up and wake-up irq if argument is set to
178812761869SErwan Le Ray 	 * "enable", disable low-power wake-up and wake-up irq otherwise
178912761869SErwan Le Ray 	 */
1790270e5a74SFabrice Gasnier 	if (enable) {
179156f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_UESM);
179212761869SErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_WUFIE);
17937547d9abSErwan Le Ray 		mctrl_gpio_enable_irq_wake(stm32_port->gpios);
17946eeb348cSErwan Le Ray 
17956eeb348cSErwan Le Ray 		/*
17966eeb348cSErwan Le Ray 		 * When DMA is used for reception, it must be disabled before
17976eeb348cSErwan Le Ray 		 * entering low-power mode and re-enabled when exiting from
17986eeb348cSErwan Le Ray 		 * low-power mode.
17996eeb348cSErwan Le Ray 		 */
18006eeb348cSErwan Le Ray 		if (stm32_port->rx_ch) {
18016333a485SErwan Le Ray 			spin_lock_irqsave(&port->lock, flags);
18026333a485SErwan Le Ray 			/* Avoid race with RX IRQ when DMAR is cleared */
18036eeb348cSErwan Le Ray 			stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
18046333a485SErwan Le Ray 			/* Poll data from DMA RX buffer if any */
18056333a485SErwan Le Ray 			size = stm32_usart_receive_chars(port, true);
18066333a485SErwan Le Ray 			dmaengine_terminate_async(stm32_port->rx_ch);
18076333a485SErwan Le Ray 			uart_unlock_and_check_sysrq_irqrestore(port, flags);
18086333a485SErwan Le Ray 			if (size)
18096333a485SErwan Le Ray 				tty_flip_buffer_push(tport);
18106eeb348cSErwan Le Ray 		}
18116eeb348cSErwan Le Ray 
18126eeb348cSErwan Le Ray 		/* Poll data from RX FIFO if any */
18136eeb348cSErwan Le Ray 		stm32_usart_receive_chars(port, false);
1814270e5a74SFabrice Gasnier 	} else {
18156eeb348cSErwan Le Ray 		if (stm32_port->rx_ch) {
18166eeb348cSErwan Le Ray 			ret = stm32_usart_start_rx_dma_cyclic(port);
18176eeb348cSErwan Le Ray 			if (ret)
18186eeb348cSErwan Le Ray 				return ret;
18196eeb348cSErwan Le Ray 		}
18207547d9abSErwan Le Ray 		mctrl_gpio_disable_irq_wake(stm32_port->gpios);
182156f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_UESM);
182212761869SErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE);
1823270e5a74SFabrice Gasnier 	}
18246eeb348cSErwan Le Ray 
18256eeb348cSErwan Le Ray 	return 0;
1826270e5a74SFabrice Gasnier }
1827270e5a74SFabrice Gasnier 
182856f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_suspend(struct device *dev)
1829270e5a74SFabrice Gasnier {
1830270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
18316eeb348cSErwan Le Ray 	int ret;
1832270e5a74SFabrice Gasnier 
1833270e5a74SFabrice Gasnier 	uart_suspend_port(&stm32_usart_driver, port);
1834270e5a74SFabrice Gasnier 
18356eeb348cSErwan Le Ray 	if (device_may_wakeup(dev) || device_wakeup_path(dev)) {
18366eeb348cSErwan Le Ray 		ret = stm32_usart_serial_en_wakeup(port, true);
18376eeb348cSErwan Le Ray 		if (ret)
18386eeb348cSErwan Le Ray 			return ret;
18396eeb348cSErwan Le Ray 	}
1840270e5a74SFabrice Gasnier 
184155484fccSErwan Le Ray 	/*
184255484fccSErwan Le Ray 	 * When "no_console_suspend" is enabled, keep the pinctrl default state
184355484fccSErwan Le Ray 	 * and rely on bootloader stage to restore this state upon resume.
184455484fccSErwan Le Ray 	 * Otherwise, apply the idle or sleep states depending on wakeup
184555484fccSErwan Le Ray 	 * capabilities.
184655484fccSErwan Le Ray 	 */
184755484fccSErwan Le Ray 	if (console_suspend_enabled || !uart_console(port)) {
18481631eeeaSErwan Le Ray 		if (device_may_wakeup(dev) || device_wakeup_path(dev))
184955484fccSErwan Le Ray 			pinctrl_pm_select_idle_state(dev);
185055484fccSErwan Le Ray 		else
185194616d9aSErwan Le Ray 			pinctrl_pm_select_sleep_state(dev);
185255484fccSErwan Le Ray 	}
185394616d9aSErwan Le Ray 
1854270e5a74SFabrice Gasnier 	return 0;
1855270e5a74SFabrice Gasnier }
1856270e5a74SFabrice Gasnier 
185756f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_resume(struct device *dev)
1858270e5a74SFabrice Gasnier {
1859270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
18606eeb348cSErwan Le Ray 	int ret;
1861270e5a74SFabrice Gasnier 
186294616d9aSErwan Le Ray 	pinctrl_pm_select_default_state(dev);
186394616d9aSErwan Le Ray 
18646eeb348cSErwan Le Ray 	if (device_may_wakeup(dev) || device_wakeup_path(dev)) {
18656eeb348cSErwan Le Ray 		ret = stm32_usart_serial_en_wakeup(port, false);
18666eeb348cSErwan Le Ray 		if (ret)
18676eeb348cSErwan Le Ray 			return ret;
18686eeb348cSErwan Le Ray 	}
1869270e5a74SFabrice Gasnier 
1870270e5a74SFabrice Gasnier 	return uart_resume_port(&stm32_usart_driver, port);
1871270e5a74SFabrice Gasnier }
1872270e5a74SFabrice Gasnier 
187356f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_suspend(struct device *dev)
1874fb6dcef6SErwan Le Ray {
1875fb6dcef6SErwan Le Ray 	struct uart_port *port = dev_get_drvdata(dev);
1876fb6dcef6SErwan Le Ray 	struct stm32_port *stm32port = container_of(port,
1877fb6dcef6SErwan Le Ray 			struct stm32_port, port);
1878fb6dcef6SErwan Le Ray 
1879fb6dcef6SErwan Le Ray 	clk_disable_unprepare(stm32port->clk);
1880fb6dcef6SErwan Le Ray 
1881fb6dcef6SErwan Le Ray 	return 0;
1882fb6dcef6SErwan Le Ray }
1883fb6dcef6SErwan Le Ray 
188456f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_resume(struct device *dev)
1885fb6dcef6SErwan Le Ray {
1886fb6dcef6SErwan Le Ray 	struct uart_port *port = dev_get_drvdata(dev);
1887fb6dcef6SErwan Le Ray 	struct stm32_port *stm32port = container_of(port,
1888fb6dcef6SErwan Le Ray 			struct stm32_port, port);
1889fb6dcef6SErwan Le Ray 
1890fb6dcef6SErwan Le Ray 	return clk_prepare_enable(stm32port->clk);
1891fb6dcef6SErwan Le Ray }
1892fb6dcef6SErwan Le Ray 
1893270e5a74SFabrice Gasnier static const struct dev_pm_ops stm32_serial_pm_ops = {
189456f9a76cSErwan Le Ray 	SET_RUNTIME_PM_OPS(stm32_usart_runtime_suspend,
189556f9a76cSErwan Le Ray 			   stm32_usart_runtime_resume, NULL)
189656f9a76cSErwan Le Ray 	SET_SYSTEM_SLEEP_PM_OPS(stm32_usart_serial_suspend,
189756f9a76cSErwan Le Ray 				stm32_usart_serial_resume)
1898270e5a74SFabrice Gasnier };
1899270e5a74SFabrice Gasnier 
190048a6092fSMaxime Coquelin static struct platform_driver stm32_serial_driver = {
190156f9a76cSErwan Le Ray 	.probe		= stm32_usart_serial_probe,
190256f9a76cSErwan Le Ray 	.remove		= stm32_usart_serial_remove,
190348a6092fSMaxime Coquelin 	.driver	= {
190448a6092fSMaxime Coquelin 		.name	= DRIVER_NAME,
1905270e5a74SFabrice Gasnier 		.pm	= &stm32_serial_pm_ops,
190648a6092fSMaxime Coquelin 		.of_match_table = of_match_ptr(stm32_match),
190748a6092fSMaxime Coquelin 	},
190848a6092fSMaxime Coquelin };
190948a6092fSMaxime Coquelin 
191056f9a76cSErwan Le Ray static int __init stm32_usart_init(void)
191148a6092fSMaxime Coquelin {
191248a6092fSMaxime Coquelin 	static char banner[] __initdata = "STM32 USART driver initialized";
191348a6092fSMaxime Coquelin 	int ret;
191448a6092fSMaxime Coquelin 
191548a6092fSMaxime Coquelin 	pr_info("%s\n", banner);
191648a6092fSMaxime Coquelin 
191748a6092fSMaxime Coquelin 	ret = uart_register_driver(&stm32_usart_driver);
191848a6092fSMaxime Coquelin 	if (ret)
191948a6092fSMaxime Coquelin 		return ret;
192048a6092fSMaxime Coquelin 
192148a6092fSMaxime Coquelin 	ret = platform_driver_register(&stm32_serial_driver);
192248a6092fSMaxime Coquelin 	if (ret)
192348a6092fSMaxime Coquelin 		uart_unregister_driver(&stm32_usart_driver);
192448a6092fSMaxime Coquelin 
192548a6092fSMaxime Coquelin 	return ret;
192648a6092fSMaxime Coquelin }
192748a6092fSMaxime Coquelin 
192856f9a76cSErwan Le Ray static void __exit stm32_usart_exit(void)
192948a6092fSMaxime Coquelin {
193048a6092fSMaxime Coquelin 	platform_driver_unregister(&stm32_serial_driver);
193148a6092fSMaxime Coquelin 	uart_unregister_driver(&stm32_usart_driver);
193248a6092fSMaxime Coquelin }
193348a6092fSMaxime Coquelin 
193456f9a76cSErwan Le Ray module_init(stm32_usart_init);
193556f9a76cSErwan Le Ray module_exit(stm32_usart_exit);
193648a6092fSMaxime Coquelin 
193748a6092fSMaxime Coquelin MODULE_ALIAS("platform:" DRIVER_NAME);
193848a6092fSMaxime Coquelin MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver");
193948a6092fSMaxime Coquelin MODULE_LICENSE("GPL v2");
1940