xref: /openbmc/linux/drivers/tty/serial/stm32-usart.c (revision 00bc5e8fc91743753a3ac9de1e9567e844ae3967)
1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
248a6092fSMaxime Coquelin /*
348a6092fSMaxime Coquelin  * Copyright (C) Maxime Coquelin 2015
43e5fcbacSBich HEMON  * Copyright (C) STMicroelectronics SA 2017
5ada8618fSAlexandre TORGUE  * Authors:  Maxime Coquelin <mcoquelin.stm32@gmail.com>
68ebd9665SErwan Le Ray  *	     Gerald Baeza <gerald.baeza@foss.st.com>
78ebd9665SErwan Le Ray  *	     Erwan Le Ray <erwan.leray@foss.st.com>
848a6092fSMaxime Coquelin  *
948a6092fSMaxime Coquelin  * Inspired by st-asc.c from STMicroelectronics (c)
1048a6092fSMaxime Coquelin  */
1148a6092fSMaxime Coquelin 
1234891872SAlexandre TORGUE #include <linux/clk.h>
1348a6092fSMaxime Coquelin #include <linux/console.h>
1448a6092fSMaxime Coquelin #include <linux/delay.h>
1534891872SAlexandre TORGUE #include <linux/dma-direction.h>
1634891872SAlexandre TORGUE #include <linux/dmaengine.h>
1734891872SAlexandre TORGUE #include <linux/dma-mapping.h>
1834891872SAlexandre TORGUE #include <linux/io.h>
1934891872SAlexandre TORGUE #include <linux/iopoll.h>
2034891872SAlexandre TORGUE #include <linux/irq.h>
2134891872SAlexandre TORGUE #include <linux/module.h>
2248a6092fSMaxime Coquelin #include <linux/of.h>
2348a6092fSMaxime Coquelin #include <linux/of_platform.h>
2494616d9aSErwan Le Ray #include <linux/pinctrl/consumer.h>
2534891872SAlexandre TORGUE #include <linux/platform_device.h>
2634891872SAlexandre TORGUE #include <linux/pm_runtime.h>
27270e5a74SFabrice Gasnier #include <linux/pm_wakeirq.h>
2848a6092fSMaxime Coquelin #include <linux/serial_core.h>
2934891872SAlexandre TORGUE #include <linux/serial.h>
3034891872SAlexandre TORGUE #include <linux/spinlock.h>
3134891872SAlexandre TORGUE #include <linux/sysrq.h>
3234891872SAlexandre TORGUE #include <linux/tty_flip.h>
3334891872SAlexandre TORGUE #include <linux/tty.h>
3448a6092fSMaxime Coquelin 
356cf61b9bSManivannan Sadhasivam #include "serial_mctrl_gpio.h"
36bc5a0b55SAlexandre TORGUE #include "stm32-usart.h"
3748a6092fSMaxime Coquelin 
38c7039ce9SBen Dooks 
39c7039ce9SBen Dooks /* Register offsets */
40dfdabd38SRen Zhijie static struct stm32_usart_info __maybe_unused stm32f4_info = {
41c7039ce9SBen Dooks 	.ofs = {
42c7039ce9SBen Dooks 		.isr	= 0x00,
43c7039ce9SBen Dooks 		.rdr	= 0x04,
44c7039ce9SBen Dooks 		.tdr	= 0x04,
45c7039ce9SBen Dooks 		.brr	= 0x08,
46c7039ce9SBen Dooks 		.cr1	= 0x0c,
47c7039ce9SBen Dooks 		.cr2	= 0x10,
48c7039ce9SBen Dooks 		.cr3	= 0x14,
49c7039ce9SBen Dooks 		.gtpr	= 0x18,
50c7039ce9SBen Dooks 		.rtor	= UNDEF_REG,
51c7039ce9SBen Dooks 		.rqr	= UNDEF_REG,
52c7039ce9SBen Dooks 		.icr	= UNDEF_REG,
53c7039ce9SBen Dooks 	},
54c7039ce9SBen Dooks 	.cfg = {
55c7039ce9SBen Dooks 		.uart_enable_bit = 13,
56c7039ce9SBen Dooks 		.has_7bits_data = false,
57c7039ce9SBen Dooks 		.fifosize = 1,
58c7039ce9SBen Dooks 	}
59c7039ce9SBen Dooks };
60c7039ce9SBen Dooks 
61dfdabd38SRen Zhijie static struct stm32_usart_info __maybe_unused stm32f7_info = {
62c7039ce9SBen Dooks 	.ofs = {
63c7039ce9SBen Dooks 		.cr1	= 0x00,
64c7039ce9SBen Dooks 		.cr2	= 0x04,
65c7039ce9SBen Dooks 		.cr3	= 0x08,
66c7039ce9SBen Dooks 		.brr	= 0x0c,
67c7039ce9SBen Dooks 		.gtpr	= 0x10,
68c7039ce9SBen Dooks 		.rtor	= 0x14,
69c7039ce9SBen Dooks 		.rqr	= 0x18,
70c7039ce9SBen Dooks 		.isr	= 0x1c,
71c7039ce9SBen Dooks 		.icr	= 0x20,
72c7039ce9SBen Dooks 		.rdr	= 0x24,
73c7039ce9SBen Dooks 		.tdr	= 0x28,
74c7039ce9SBen Dooks 	},
75c7039ce9SBen Dooks 	.cfg = {
76c7039ce9SBen Dooks 		.uart_enable_bit = 0,
77c7039ce9SBen Dooks 		.has_7bits_data = true,
78c7039ce9SBen Dooks 		.has_swap = true,
79c7039ce9SBen Dooks 		.fifosize = 1,
80c7039ce9SBen Dooks 	}
81c7039ce9SBen Dooks };
82c7039ce9SBen Dooks 
83dfdabd38SRen Zhijie static struct stm32_usart_info __maybe_unused stm32h7_info = {
84c7039ce9SBen Dooks 	.ofs = {
85c7039ce9SBen Dooks 		.cr1	= 0x00,
86c7039ce9SBen Dooks 		.cr2	= 0x04,
87c7039ce9SBen Dooks 		.cr3	= 0x08,
88c7039ce9SBen Dooks 		.brr	= 0x0c,
89c7039ce9SBen Dooks 		.gtpr	= 0x10,
90c7039ce9SBen Dooks 		.rtor	= 0x14,
91c7039ce9SBen Dooks 		.rqr	= 0x18,
92c7039ce9SBen Dooks 		.isr	= 0x1c,
93c7039ce9SBen Dooks 		.icr	= 0x20,
94c7039ce9SBen Dooks 		.rdr	= 0x24,
95c7039ce9SBen Dooks 		.tdr	= 0x28,
96c7039ce9SBen Dooks 	},
97c7039ce9SBen Dooks 	.cfg = {
98c7039ce9SBen Dooks 		.uart_enable_bit = 0,
99c7039ce9SBen Dooks 		.has_7bits_data = true,
100c7039ce9SBen Dooks 		.has_swap = true,
101c7039ce9SBen Dooks 		.has_wakeup = true,
102c7039ce9SBen Dooks 		.has_fifo = true,
103c7039ce9SBen Dooks 		.fifosize = 16,
104c7039ce9SBen Dooks 	}
105c7039ce9SBen Dooks };
106c7039ce9SBen Dooks 
10756f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port);
10856f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port);
1091f507b3aSValentin Caron static void __maybe_unused stm32_usart_console_putchar(struct uart_port *port, unsigned char ch);
11048a6092fSMaxime Coquelin 
11148a6092fSMaxime Coquelin static inline struct stm32_port *to_stm32_port(struct uart_port *port)
11248a6092fSMaxime Coquelin {
11348a6092fSMaxime Coquelin 	return container_of(port, struct stm32_port, port);
11448a6092fSMaxime Coquelin }
11548a6092fSMaxime Coquelin 
11656f9a76cSErwan Le Ray static void stm32_usart_set_bits(struct uart_port *port, u32 reg, u32 bits)
11748a6092fSMaxime Coquelin {
11848a6092fSMaxime Coquelin 	u32 val;
11948a6092fSMaxime Coquelin 
12048a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
12148a6092fSMaxime Coquelin 	val |= bits;
12248a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
12348a6092fSMaxime Coquelin }
12448a6092fSMaxime Coquelin 
12556f9a76cSErwan Le Ray static void stm32_usart_clr_bits(struct uart_port *port, u32 reg, u32 bits)
12648a6092fSMaxime Coquelin {
12748a6092fSMaxime Coquelin 	u32 val;
12848a6092fSMaxime Coquelin 
12948a6092fSMaxime Coquelin 	val = readl_relaxed(port->membase + reg);
13048a6092fSMaxime Coquelin 	val &= ~bits;
13148a6092fSMaxime Coquelin 	writel_relaxed(val, port->membase + reg);
13248a6092fSMaxime Coquelin }
13348a6092fSMaxime Coquelin 
134adafbbf6SLukas Wunner static unsigned int stm32_usart_tx_empty(struct uart_port *port)
135adafbbf6SLukas Wunner {
136adafbbf6SLukas Wunner 	struct stm32_port *stm32_port = to_stm32_port(port);
137adafbbf6SLukas Wunner 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
138adafbbf6SLukas Wunner 
139adafbbf6SLukas Wunner 	if (readl_relaxed(port->membase + ofs->isr) & USART_SR_TC)
140adafbbf6SLukas Wunner 		return TIOCSER_TEMT;
141adafbbf6SLukas Wunner 
142adafbbf6SLukas Wunner 	return 0;
143adafbbf6SLukas Wunner }
144adafbbf6SLukas Wunner 
145adafbbf6SLukas Wunner static void stm32_usart_rs485_rts_enable(struct uart_port *port)
146adafbbf6SLukas Wunner {
147adafbbf6SLukas Wunner 	struct stm32_port *stm32_port = to_stm32_port(port);
148adafbbf6SLukas Wunner 	struct serial_rs485 *rs485conf = &port->rs485;
149adafbbf6SLukas Wunner 
150adafbbf6SLukas Wunner 	if (stm32_port->hw_flow_control ||
151adafbbf6SLukas Wunner 	    !(rs485conf->flags & SER_RS485_ENABLED))
152adafbbf6SLukas Wunner 		return;
153adafbbf6SLukas Wunner 
154adafbbf6SLukas Wunner 	if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
155adafbbf6SLukas Wunner 		mctrl_gpio_set(stm32_port->gpios,
156adafbbf6SLukas Wunner 			       stm32_port->port.mctrl | TIOCM_RTS);
157adafbbf6SLukas Wunner 	} else {
158adafbbf6SLukas Wunner 		mctrl_gpio_set(stm32_port->gpios,
159adafbbf6SLukas Wunner 			       stm32_port->port.mctrl & ~TIOCM_RTS);
160adafbbf6SLukas Wunner 	}
161adafbbf6SLukas Wunner }
162adafbbf6SLukas Wunner 
163adafbbf6SLukas Wunner static void stm32_usart_rs485_rts_disable(struct uart_port *port)
164adafbbf6SLukas Wunner {
165adafbbf6SLukas Wunner 	struct stm32_port *stm32_port = to_stm32_port(port);
166adafbbf6SLukas Wunner 	struct serial_rs485 *rs485conf = &port->rs485;
167adafbbf6SLukas Wunner 
168adafbbf6SLukas Wunner 	if (stm32_port->hw_flow_control ||
169adafbbf6SLukas Wunner 	    !(rs485conf->flags & SER_RS485_ENABLED))
170adafbbf6SLukas Wunner 		return;
171adafbbf6SLukas Wunner 
172adafbbf6SLukas Wunner 	if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
173adafbbf6SLukas Wunner 		mctrl_gpio_set(stm32_port->gpios,
174adafbbf6SLukas Wunner 			       stm32_port->port.mctrl & ~TIOCM_RTS);
175adafbbf6SLukas Wunner 	} else {
176adafbbf6SLukas Wunner 		mctrl_gpio_set(stm32_port->gpios,
177adafbbf6SLukas Wunner 			       stm32_port->port.mctrl | TIOCM_RTS);
178adafbbf6SLukas Wunner 	}
179adafbbf6SLukas Wunner }
180adafbbf6SLukas Wunner 
18156f9a76cSErwan Le Ray static void stm32_usart_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE,
1821bcda09dSBich HEMON 					 u32 delay_DDE, u32 baud)
1831bcda09dSBich HEMON {
1841bcda09dSBich HEMON 	u32 rs485_deat_dedt;
1851bcda09dSBich HEMON 	u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT);
1861bcda09dSBich HEMON 	bool over8;
1871bcda09dSBich HEMON 
1881bcda09dSBich HEMON 	*cr3 |= USART_CR3_DEM;
1891bcda09dSBich HEMON 	over8 = *cr1 & USART_CR1_OVER8;
1901bcda09dSBich HEMON 
1915c5f44e3SIlpo Järvinen 	*cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
1925c5f44e3SIlpo Järvinen 
1931bcda09dSBich HEMON 	if (over8)
1941bcda09dSBich HEMON 		rs485_deat_dedt = delay_ADE * baud * 8;
1951bcda09dSBich HEMON 	else
1961bcda09dSBich HEMON 		rs485_deat_dedt = delay_ADE * baud * 16;
1971bcda09dSBich HEMON 
1981bcda09dSBich HEMON 	rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
1991bcda09dSBich HEMON 	rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
2001bcda09dSBich HEMON 			  rs485_deat_dedt_max : rs485_deat_dedt;
2011bcda09dSBich HEMON 	rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) &
2021bcda09dSBich HEMON 			   USART_CR1_DEAT_MASK;
2031bcda09dSBich HEMON 	*cr1 |= rs485_deat_dedt;
2041bcda09dSBich HEMON 
2051bcda09dSBich HEMON 	if (over8)
2061bcda09dSBich HEMON 		rs485_deat_dedt = delay_DDE * baud * 8;
2071bcda09dSBich HEMON 	else
2081bcda09dSBich HEMON 		rs485_deat_dedt = delay_DDE * baud * 16;
2091bcda09dSBich HEMON 
2101bcda09dSBich HEMON 	rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
2111bcda09dSBich HEMON 	rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
2121bcda09dSBich HEMON 			  rs485_deat_dedt_max : rs485_deat_dedt;
2131bcda09dSBich HEMON 	rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) &
2141bcda09dSBich HEMON 			   USART_CR1_DEDT_MASK;
2151bcda09dSBich HEMON 	*cr1 |= rs485_deat_dedt;
2161bcda09dSBich HEMON }
2171bcda09dSBich HEMON 
218ae50bb27SIlpo Järvinen static int stm32_usart_config_rs485(struct uart_port *port, struct ktermios *termios,
2191bcda09dSBich HEMON 				    struct serial_rs485 *rs485conf)
2201bcda09dSBich HEMON {
2211bcda09dSBich HEMON 	struct stm32_port *stm32_port = to_stm32_port(port);
222d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
223d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
2241bcda09dSBich HEMON 	u32 usartdiv, baud, cr1, cr3;
2251bcda09dSBich HEMON 	bool over8;
2261bcda09dSBich HEMON 
22756f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
2281bcda09dSBich HEMON 
229c54d4854SChristoph Niedermaier 	if (port->rs485_rx_during_tx_gpio)
230c54d4854SChristoph Niedermaier 		gpiod_set_value_cansleep(port->rs485_rx_during_tx_gpio,
231c54d4854SChristoph Niedermaier 					 !!(rs485conf->flags & SER_RS485_RX_DURING_TX));
232c54d4854SChristoph Niedermaier 	else
2331bcda09dSBich HEMON 		rs485conf->flags |= SER_RS485_RX_DURING_TX;
2341bcda09dSBich HEMON 
2351bcda09dSBich HEMON 	if (rs485conf->flags & SER_RS485_ENABLED) {
2361bcda09dSBich HEMON 		cr1 = readl_relaxed(port->membase + ofs->cr1);
2371bcda09dSBich HEMON 		cr3 = readl_relaxed(port->membase + ofs->cr3);
2381bcda09dSBich HEMON 		usartdiv = readl_relaxed(port->membase + ofs->brr);
2391bcda09dSBich HEMON 		usartdiv = usartdiv & GENMASK(15, 0);
2401bcda09dSBich HEMON 		over8 = cr1 & USART_CR1_OVER8;
2411bcda09dSBich HEMON 
2421bcda09dSBich HEMON 		if (over8)
2431bcda09dSBich HEMON 			usartdiv = usartdiv | (usartdiv & GENMASK(4, 0))
2441bcda09dSBich HEMON 				   << USART_BRR_04_R_SHIFT;
2451bcda09dSBich HEMON 
2461bcda09dSBich HEMON 		baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv);
24756f9a76cSErwan Le Ray 		stm32_usart_config_reg_rs485(&cr1, &cr3,
2481bcda09dSBich HEMON 					     rs485conf->delay_rts_before_send,
24956f9a76cSErwan Le Ray 					     rs485conf->delay_rts_after_send,
25056f9a76cSErwan Le Ray 					     baud);
2511bcda09dSBich HEMON 
252f633eb29SLino Sanfilippo 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND)
2531bcda09dSBich HEMON 			cr3 &= ~USART_CR3_DEP;
254f633eb29SLino Sanfilippo 		else
2551bcda09dSBich HEMON 			cr3 |= USART_CR3_DEP;
2561bcda09dSBich HEMON 
2571bcda09dSBich HEMON 		writel_relaxed(cr3, port->membase + ofs->cr3);
2581bcda09dSBich HEMON 		writel_relaxed(cr1, port->membase + ofs->cr1);
2591bcda09dSBich HEMON 	} else {
26056f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3,
26156f9a76cSErwan Le Ray 				     USART_CR3_DEM | USART_CR3_DEP);
26256f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1,
2631bcda09dSBich HEMON 				     USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
2641bcda09dSBich HEMON 	}
2651bcda09dSBich HEMON 
26656f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
2671bcda09dSBich HEMON 
268adafbbf6SLukas Wunner 	/* Adjust RTS polarity in case it's driven in software */
269adafbbf6SLukas Wunner 	if (stm32_usart_tx_empty(port))
270adafbbf6SLukas Wunner 		stm32_usart_rs485_rts_disable(port);
271adafbbf6SLukas Wunner 	else
272adafbbf6SLukas Wunner 		stm32_usart_rs485_rts_enable(port);
273adafbbf6SLukas Wunner 
2741bcda09dSBich HEMON 	return 0;
2751bcda09dSBich HEMON }
2761bcda09dSBich HEMON 
27756f9a76cSErwan Le Ray static int stm32_usart_init_rs485(struct uart_port *port,
2781bcda09dSBich HEMON 				  struct platform_device *pdev)
2791bcda09dSBich HEMON {
2801bcda09dSBich HEMON 	struct serial_rs485 *rs485conf = &port->rs485;
2811bcda09dSBich HEMON 
2821bcda09dSBich HEMON 	rs485conf->flags = 0;
2831bcda09dSBich HEMON 	rs485conf->delay_rts_before_send = 0;
2841bcda09dSBich HEMON 	rs485conf->delay_rts_after_send = 0;
2851bcda09dSBich HEMON 
2861bcda09dSBich HEMON 	if (!pdev->dev.of_node)
2871bcda09dSBich HEMON 		return -ENODEV;
2881bcda09dSBich HEMON 
289c150c0f3SLukas Wunner 	return uart_get_rs485_mode(port);
2901bcda09dSBich HEMON }
2911bcda09dSBich HEMON 
29233bb2f6aSErwan Le Ray static bool stm32_usart_rx_dma_enabled(struct uart_port *port)
29334891872SAlexandre TORGUE {
29434891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
295d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
29633bb2f6aSErwan Le Ray 
29733bb2f6aSErwan Le Ray 	if (!stm32_port->rx_ch)
29833bb2f6aSErwan Le Ray 		return false;
29933bb2f6aSErwan Le Ray 
30033bb2f6aSErwan Le Ray 	return !!(readl_relaxed(port->membase + ofs->cr3) & USART_CR3_DMAR);
30133bb2f6aSErwan Le Ray }
30233bb2f6aSErwan Le Ray 
30333bb2f6aSErwan Le Ray /* Return true when data is pending (in pio mode), and false when no data is pending. */
30433bb2f6aSErwan Le Ray static bool stm32_usart_pending_rx_pio(struct uart_port *port, u32 *sr)
30533bb2f6aSErwan Le Ray {
30633bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
30733bb2f6aSErwan Le Ray 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
30834891872SAlexandre TORGUE 
30934891872SAlexandre TORGUE 	*sr = readl_relaxed(port->membase + ofs->isr);
31033bb2f6aSErwan Le Ray 	/* Get pending characters in RDR or FIFO */
31133bb2f6aSErwan Le Ray 	if (*sr & USART_SR_RXNE) {
31233bb2f6aSErwan Le Ray 		/* Get all pending characters from the RDR or the FIFO when using interrupts */
31333bb2f6aSErwan Le Ray 		if (!stm32_usart_rx_dma_enabled(port))
31433bb2f6aSErwan Le Ray 			return true;
31534891872SAlexandre TORGUE 
31633bb2f6aSErwan Le Ray 		/* Handle only RX data errors when using DMA */
31733bb2f6aSErwan Le Ray 		if (*sr & USART_SR_ERR_MASK)
31833bb2f6aSErwan Le Ray 			return true;
31934891872SAlexandre TORGUE 	}
32034891872SAlexandre TORGUE 
32133bb2f6aSErwan Le Ray 	return false;
32233bb2f6aSErwan Le Ray }
32333bb2f6aSErwan Le Ray 
324fd2b55f8SJiri Slaby static u8 stm32_usart_get_char_pio(struct uart_port *port)
32534891872SAlexandre TORGUE {
32634891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
327d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
32834891872SAlexandre TORGUE 	unsigned long c;
32934891872SAlexandre TORGUE 
3306c5962f3SErwan Le Ray 	c = readl_relaxed(port->membase + ofs->rdr);
33133bb2f6aSErwan Le Ray 	/* Apply RDR data mask */
3326c5962f3SErwan Le Ray 	c &= stm32_port->rdr_mask;
3336c5962f3SErwan Le Ray 
3346c5962f3SErwan Le Ray 	return c;
33534891872SAlexandre TORGUE }
33634891872SAlexandre TORGUE 
3376333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars_pio(struct uart_port *port)
33848a6092fSMaxime Coquelin {
339ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
340d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
3416333a485SErwan Le Ray 	unsigned int size = 0;
34248a6092fSMaxime Coquelin 	u32 sr;
343fd2b55f8SJiri Slaby 	u8 c, flag;
34448a6092fSMaxime Coquelin 
34533bb2f6aSErwan Le Ray 	while (stm32_usart_pending_rx_pio(port, &sr)) {
34648a6092fSMaxime Coquelin 		sr |= USART_SR_DUMMY_RX;
34748a6092fSMaxime Coquelin 		flag = TTY_NORMAL;
34848a6092fSMaxime Coquelin 
3494f01d833SErwan Le Ray 		/*
3504f01d833SErwan Le Ray 		 * Status bits has to be cleared before reading the RDR:
3514f01d833SErwan Le Ray 		 * In FIFO mode, reading the RDR will pop the next data
3524f01d833SErwan Le Ray 		 * (if any) along with its status bits into the SR.
3534f01d833SErwan Le Ray 		 * Not doing so leads to misalignement between RDR and SR,
3544f01d833SErwan Le Ray 		 * and clear status bits of the next rx data.
3554f01d833SErwan Le Ray 		 *
3564f01d833SErwan Le Ray 		 * Clear errors flags for stm32f7 and stm32h7 compatible
3574f01d833SErwan Le Ray 		 * devices. On stm32f4 compatible devices, the error bit is
3584f01d833SErwan Le Ray 		 * cleared by the sequence [read SR - read DR].
3594f01d833SErwan Le Ray 		 */
3604f01d833SErwan Le Ray 		if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG)
3611250ed71SFabrice Gasnier 			writel_relaxed(sr & USART_SR_ERR_MASK,
3621250ed71SFabrice Gasnier 				       port->membase + ofs->icr);
3634f01d833SErwan Le Ray 
36433bb2f6aSErwan Le Ray 		c = stm32_usart_get_char_pio(port);
3654f01d833SErwan Le Ray 		port->icount.rx++;
3666333a485SErwan Le Ray 		size++;
36748a6092fSMaxime Coquelin 		if (sr & USART_SR_ERR_MASK) {
3684f01d833SErwan Le Ray 			if (sr & USART_SR_ORE) {
36948a6092fSMaxime Coquelin 				port->icount.overrun++;
37048a6092fSMaxime Coquelin 			} else if (sr & USART_SR_PE) {
37148a6092fSMaxime Coquelin 				port->icount.parity++;
37248a6092fSMaxime Coquelin 			} else if (sr & USART_SR_FE) {
3734f01d833SErwan Le Ray 				/* Break detection if character is null */
3744f01d833SErwan Le Ray 				if (!c) {
3754f01d833SErwan Le Ray 					port->icount.brk++;
3764f01d833SErwan Le Ray 					if (uart_handle_break(port))
3774f01d833SErwan Le Ray 						continue;
3784f01d833SErwan Le Ray 				} else {
37948a6092fSMaxime Coquelin 					port->icount.frame++;
38048a6092fSMaxime Coquelin 				}
3814f01d833SErwan Le Ray 			}
38248a6092fSMaxime Coquelin 
38348a6092fSMaxime Coquelin 			sr &= port->read_status_mask;
38448a6092fSMaxime Coquelin 
3854f01d833SErwan Le Ray 			if (sr & USART_SR_PE) {
38648a6092fSMaxime Coquelin 				flag = TTY_PARITY;
3874f01d833SErwan Le Ray 			} else if (sr & USART_SR_FE) {
3884f01d833SErwan Le Ray 				if (!c)
3894f01d833SErwan Le Ray 					flag = TTY_BREAK;
3904f01d833SErwan Le Ray 				else
39148a6092fSMaxime Coquelin 					flag = TTY_FRAME;
39248a6092fSMaxime Coquelin 			}
3934f01d833SErwan Le Ray 		}
39448a6092fSMaxime Coquelin 
395cea37afdSJohan Hovold 		if (uart_prepare_sysrq_char(port, c))
39648a6092fSMaxime Coquelin 			continue;
39748a6092fSMaxime Coquelin 		uart_insert_char(port, sr, USART_SR_ORE, c, flag);
39848a6092fSMaxime Coquelin 	}
3996333a485SErwan Le Ray 
4006333a485SErwan Le Ray 	return size;
40133bb2f6aSErwan Le Ray }
40233bb2f6aSErwan Le Ray 
40333bb2f6aSErwan Le Ray static void stm32_usart_push_buffer_dma(struct uart_port *port, unsigned int dma_size)
40433bb2f6aSErwan Le Ray {
40533bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
40633bb2f6aSErwan Le Ray 	struct tty_port *ttyport = &stm32_port->port.state->port;
40733bb2f6aSErwan Le Ray 	unsigned char *dma_start;
40833bb2f6aSErwan Le Ray 	int dma_count, i;
40933bb2f6aSErwan Le Ray 
41033bb2f6aSErwan Le Ray 	dma_start = stm32_port->rx_buf + (RX_BUF_L - stm32_port->last_res);
41133bb2f6aSErwan Le Ray 
41233bb2f6aSErwan Le Ray 	/*
41333bb2f6aSErwan Le Ray 	 * Apply rdr_mask on buffer in order to mask parity bit.
41433bb2f6aSErwan Le Ray 	 * This loop is useless in cs8 mode because DMA copies only
41533bb2f6aSErwan Le Ray 	 * 8 bits and already ignores parity bit.
41633bb2f6aSErwan Le Ray 	 */
41733bb2f6aSErwan Le Ray 	if (!(stm32_port->rdr_mask == (BIT(8) - 1)))
41833bb2f6aSErwan Le Ray 		for (i = 0; i < dma_size; i++)
41933bb2f6aSErwan Le Ray 			*(dma_start + i) &= stm32_port->rdr_mask;
42033bb2f6aSErwan Le Ray 
42133bb2f6aSErwan Le Ray 	dma_count = tty_insert_flip_string(ttyport, dma_start, dma_size);
42233bb2f6aSErwan Le Ray 	port->icount.rx += dma_count;
42333bb2f6aSErwan Le Ray 	if (dma_count != dma_size)
42433bb2f6aSErwan Le Ray 		port->icount.buf_overrun++;
42533bb2f6aSErwan Le Ray 	stm32_port->last_res -= dma_count;
42633bb2f6aSErwan Le Ray 	if (stm32_port->last_res == 0)
42733bb2f6aSErwan Le Ray 		stm32_port->last_res = RX_BUF_L;
42833bb2f6aSErwan Le Ray }
42933bb2f6aSErwan Le Ray 
4306333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars_dma(struct uart_port *port)
43133bb2f6aSErwan Le Ray {
43233bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
4336333a485SErwan Le Ray 	unsigned int dma_size, size = 0;
43433bb2f6aSErwan Le Ray 
43533bb2f6aSErwan Le Ray 	/* DMA buffer is configured in cyclic mode and handles the rollback of the buffer. */
43633bb2f6aSErwan Le Ray 	if (stm32_port->rx_dma_state.residue > stm32_port->last_res) {
43733bb2f6aSErwan Le Ray 		/* Conditional first part: from last_res to end of DMA buffer */
43833bb2f6aSErwan Le Ray 		dma_size = stm32_port->last_res;
43933bb2f6aSErwan Le Ray 		stm32_usart_push_buffer_dma(port, dma_size);
4406333a485SErwan Le Ray 		size = dma_size;
44133bb2f6aSErwan Le Ray 	}
44233bb2f6aSErwan Le Ray 
44333bb2f6aSErwan Le Ray 	dma_size = stm32_port->last_res - stm32_port->rx_dma_state.residue;
44433bb2f6aSErwan Le Ray 	stm32_usart_push_buffer_dma(port, dma_size);
4456333a485SErwan Le Ray 	size += dma_size;
4466333a485SErwan Le Ray 
4476333a485SErwan Le Ray 	return size;
44833bb2f6aSErwan Le Ray }
44933bb2f6aSErwan Le Ray 
4506333a485SErwan Le Ray static unsigned int stm32_usart_receive_chars(struct uart_port *port, bool force_dma_flush)
45133bb2f6aSErwan Le Ray {
45233bb2f6aSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
45333bb2f6aSErwan Le Ray 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
45433bb2f6aSErwan Le Ray 	enum dma_status rx_dma_status;
45533bb2f6aSErwan Le Ray 	u32 sr;
4566333a485SErwan Le Ray 	unsigned int size = 0;
45733bb2f6aSErwan Le Ray 
4586333a485SErwan Le Ray 	if (stm32_usart_rx_dma_enabled(port) || force_dma_flush) {
45933bb2f6aSErwan Le Ray 		rx_dma_status = dmaengine_tx_status(stm32_port->rx_ch,
46033bb2f6aSErwan Le Ray 						    stm32_port->rx_ch->cookie,
46133bb2f6aSErwan Le Ray 						    &stm32_port->rx_dma_state);
46233bb2f6aSErwan Le Ray 		if (rx_dma_status == DMA_IN_PROGRESS) {
46333bb2f6aSErwan Le Ray 			/* Empty DMA buffer */
4646333a485SErwan Le Ray 			size = stm32_usart_receive_chars_dma(port);
46533bb2f6aSErwan Le Ray 			sr = readl_relaxed(port->membase + ofs->isr);
46633bb2f6aSErwan Le Ray 			if (sr & USART_SR_ERR_MASK) {
46733bb2f6aSErwan Le Ray 				/* Disable DMA request line */
46833bb2f6aSErwan Le Ray 				stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
46933bb2f6aSErwan Le Ray 
47033bb2f6aSErwan Le Ray 				/* Switch to PIO mode to handle the errors */
4716333a485SErwan Le Ray 				size += stm32_usart_receive_chars_pio(port);
47233bb2f6aSErwan Le Ray 
47333bb2f6aSErwan Le Ray 				/* Switch back to DMA mode */
47433bb2f6aSErwan Le Ray 				stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR);
47533bb2f6aSErwan Le Ray 			}
47633bb2f6aSErwan Le Ray 		} else {
47733bb2f6aSErwan Le Ray 			/* Disable RX DMA */
47833bb2f6aSErwan Le Ray 			dmaengine_terminate_async(stm32_port->rx_ch);
47933bb2f6aSErwan Le Ray 			stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
48033bb2f6aSErwan Le Ray 			/* Fall back to interrupt mode */
48133bb2f6aSErwan Le Ray 			dev_dbg(port->dev, "DMA error, fallback to irq mode\n");
4826333a485SErwan Le Ray 			size = stm32_usart_receive_chars_pio(port);
48333bb2f6aSErwan Le Ray 		}
48433bb2f6aSErwan Le Ray 	} else {
4856333a485SErwan Le Ray 		size = stm32_usart_receive_chars_pio(port);
48633bb2f6aSErwan Le Ray 	}
48748a6092fSMaxime Coquelin 
4886333a485SErwan Le Ray 	return size;
48948a6092fSMaxime Coquelin }
49048a6092fSMaxime Coquelin 
4919a135f16SValentin Caron static void stm32_usart_tx_dma_terminate(struct stm32_port *stm32_port)
4929a135f16SValentin Caron {
4939a135f16SValentin Caron 	dmaengine_terminate_async(stm32_port->tx_ch);
4949a135f16SValentin Caron 	stm32_port->tx_dma_busy = false;
4959a135f16SValentin Caron }
4969a135f16SValentin Caron 
4979a135f16SValentin Caron static bool stm32_usart_tx_dma_started(struct stm32_port *stm32_port)
4989a135f16SValentin Caron {
4999a135f16SValentin Caron 	/*
5009a135f16SValentin Caron 	 * We cannot use the function "dmaengine_tx_status" to know the
5019a135f16SValentin Caron 	 * status of DMA. This function does not show if the "dma complete"
5029a135f16SValentin Caron 	 * callback of the DMA transaction has been called. So we prefer
5039a135f16SValentin Caron 	 * to use "tx_dma_busy" flag to prevent dual DMA transaction at the
5049a135f16SValentin Caron 	 * same time.
5059a135f16SValentin Caron 	 */
5069a135f16SValentin Caron 	return stm32_port->tx_dma_busy;
5079a135f16SValentin Caron }
5089a135f16SValentin Caron 
50956f9a76cSErwan Le Ray static void stm32_usart_tx_dma_complete(void *arg)
51034891872SAlexandre TORGUE {
51134891872SAlexandre TORGUE 	struct uart_port *port = arg;
51234891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
513f16b90c2SErwan Le Ray 	unsigned long flags;
51434891872SAlexandre TORGUE 
5159a135f16SValentin Caron 	stm32_usart_tx_dma_terminate(stm32port);
51634891872SAlexandre TORGUE 
51734891872SAlexandre TORGUE 	/* Let's see if we have pending data to send */
518f16b90c2SErwan Le Ray 	spin_lock_irqsave(&port->lock, flags);
51956f9a76cSErwan Le Ray 	stm32_usart_transmit_chars(port);
520f16b90c2SErwan Le Ray 	spin_unlock_irqrestore(&port->lock, flags);
52134891872SAlexandre TORGUE }
52234891872SAlexandre TORGUE 
52356f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_enable(struct uart_port *port)
524d075719eSErwan Le Ray {
525d075719eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
526d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
527d075719eSErwan Le Ray 
528d075719eSErwan Le Ray 	/*
529d075719eSErwan Le Ray 	 * Enables TX FIFO threashold irq when FIFO is enabled,
530d075719eSErwan Le Ray 	 * or TX empty irq when FIFO is disabled
531d075719eSErwan Le Ray 	 */
5322aa1bbb2SFabrice Gasnier 	if (stm32_port->fifoen && stm32_port->txftcfg >= 0)
53356f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_TXFTIE);
534d075719eSErwan Le Ray 	else
53556f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TXEIE);
536d075719eSErwan Le Ray }
537d075719eSErwan Le Ray 
538d7c76716SMarek Vasut static void stm32_usart_tc_interrupt_enable(struct uart_port *port)
539d7c76716SMarek Vasut {
540d7c76716SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
541d7c76716SMarek Vasut 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
542d7c76716SMarek Vasut 
543d7c76716SMarek Vasut 	stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TCIE);
544d7c76716SMarek Vasut }
545d7c76716SMarek Vasut 
54633bb2f6aSErwan Le Ray static void stm32_usart_rx_dma_complete(void *arg)
54733bb2f6aSErwan Le Ray {
54833bb2f6aSErwan Le Ray 	struct uart_port *port = arg;
5496333a485SErwan Le Ray 	struct tty_port *tport = &port->state->port;
5506333a485SErwan Le Ray 	unsigned int size;
5516333a485SErwan Le Ray 	unsigned long flags;
55233bb2f6aSErwan Le Ray 
5536333a485SErwan Le Ray 	spin_lock_irqsave(&port->lock, flags);
5546333a485SErwan Le Ray 	size = stm32_usart_receive_chars(port, false);
5556333a485SErwan Le Ray 	uart_unlock_and_check_sysrq_irqrestore(port, flags);
5566333a485SErwan Le Ray 	if (size)
5576333a485SErwan Le Ray 		tty_flip_buffer_push(tport);
55833bb2f6aSErwan Le Ray }
55933bb2f6aSErwan Le Ray 
56056f9a76cSErwan Le Ray static void stm32_usart_tx_interrupt_disable(struct uart_port *port)
561d075719eSErwan Le Ray {
562d075719eSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
563d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
564d075719eSErwan Le Ray 
5652aa1bbb2SFabrice Gasnier 	if (stm32_port->fifoen && stm32_port->txftcfg >= 0)
56656f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE);
567d075719eSErwan Le Ray 	else
56856f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TXEIE);
569d075719eSErwan Le Ray }
570d075719eSErwan Le Ray 
571d7c76716SMarek Vasut static void stm32_usart_tc_interrupt_disable(struct uart_port *port)
572d7c76716SMarek Vasut {
573d7c76716SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
574d7c76716SMarek Vasut 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
575d7c76716SMarek Vasut 
576d7c76716SMarek Vasut 	stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TCIE);
577d7c76716SMarek Vasut }
578d7c76716SMarek Vasut 
57956f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_pio(struct uart_port *port)
58034891872SAlexandre TORGUE {
58134891872SAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
582d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
58334891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
58434891872SAlexandre TORGUE 
5855d9176edSErwan Le Ray 	while (!uart_circ_empty(xmit)) {
5865d9176edSErwan Le Ray 		/* Check that TDR is empty before filling FIFO */
5875d9176edSErwan Le Ray 		if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
5885d9176edSErwan Le Ray 			break;
58934891872SAlexandre TORGUE 		writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr);
59029d8c07bSIlpo Järvinen 		uart_xmit_advance(port, 1);
59134891872SAlexandre TORGUE 	}
59234891872SAlexandre TORGUE 
5935d9176edSErwan Le Ray 	/* rely on TXE irq (mask or unmask) for sending remaining data */
5945d9176edSErwan Le Ray 	if (uart_circ_empty(xmit))
59556f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
5965d9176edSErwan Le Ray 	else
59756f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_enable(port);
5985d9176edSErwan Le Ray }
5995d9176edSErwan Le Ray 
60056f9a76cSErwan Le Ray static void stm32_usart_transmit_chars_dma(struct uart_port *port)
60134891872SAlexandre TORGUE {
60234891872SAlexandre TORGUE 	struct stm32_port *stm32port = to_stm32_port(port);
60334891872SAlexandre TORGUE 	struct circ_buf *xmit = &port->state->xmit;
60434891872SAlexandre TORGUE 	struct dma_async_tx_descriptor *desc = NULL;
605195437d1SValentin Caron 	unsigned int count;
606db89728aSValentin Caron 	int ret;
60734891872SAlexandre TORGUE 
6089a135f16SValentin Caron 	if (stm32_usart_tx_dma_started(stm32port)) {
609db89728aSValentin Caron 		if (dmaengine_tx_status(stm32port->tx_ch,
610db89728aSValentin Caron 					stm32port->tx_ch->cookie,
611db89728aSValentin Caron 					NULL) == DMA_PAUSED) {
612db89728aSValentin Caron 			ret = dmaengine_resume(stm32port->tx_ch);
613db89728aSValentin Caron 			if (ret < 0)
614db89728aSValentin Caron 				goto dma_err;
615db89728aSValentin Caron 		}
61634891872SAlexandre TORGUE 		return;
6179a135f16SValentin Caron 	}
61834891872SAlexandre TORGUE 
61934891872SAlexandre TORGUE 	count = uart_circ_chars_pending(xmit);
62034891872SAlexandre TORGUE 
62134891872SAlexandre TORGUE 	if (count > TX_BUF_L)
62234891872SAlexandre TORGUE 		count = TX_BUF_L;
62334891872SAlexandre TORGUE 
62434891872SAlexandre TORGUE 	if (xmit->tail < xmit->head) {
62534891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count);
62634891872SAlexandre TORGUE 	} else {
62734891872SAlexandre TORGUE 		size_t one = UART_XMIT_SIZE - xmit->tail;
62834891872SAlexandre TORGUE 		size_t two;
62934891872SAlexandre TORGUE 
63034891872SAlexandre TORGUE 		if (one > count)
63134891872SAlexandre TORGUE 			one = count;
63234891872SAlexandre TORGUE 		two = count - one;
63334891872SAlexandre TORGUE 
63434891872SAlexandre TORGUE 		memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one);
63534891872SAlexandre TORGUE 		if (two)
63634891872SAlexandre TORGUE 			memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two);
63734891872SAlexandre TORGUE 	}
63834891872SAlexandre TORGUE 
63934891872SAlexandre TORGUE 	desc = dmaengine_prep_slave_single(stm32port->tx_ch,
64034891872SAlexandre TORGUE 					   stm32port->tx_dma_buf,
64134891872SAlexandre TORGUE 					   count,
64234891872SAlexandre TORGUE 					   DMA_MEM_TO_DEV,
64334891872SAlexandre TORGUE 					   DMA_PREP_INTERRUPT);
64434891872SAlexandre TORGUE 
645e7997f7fSErwan Le Ray 	if (!desc)
646e7997f7fSErwan Le Ray 		goto fallback_err;
64734891872SAlexandre TORGUE 
6489a135f16SValentin Caron 	/*
6499a135f16SValentin Caron 	 * Set "tx_dma_busy" flag. This flag will be released when
6509a135f16SValentin Caron 	 * dmaengine_terminate_async will be called. This flag helps
6519a135f16SValentin Caron 	 * transmit_chars_dma not to start another DMA transaction
6529a135f16SValentin Caron 	 * if the callback of the previous is not yet called.
6539a135f16SValentin Caron 	 */
6549a135f16SValentin Caron 	stm32port->tx_dma_busy = true;
6559a135f16SValentin Caron 
65656f9a76cSErwan Le Ray 	desc->callback = stm32_usart_tx_dma_complete;
65734891872SAlexandre TORGUE 	desc->callback_param = port;
65834891872SAlexandre TORGUE 
65934891872SAlexandre TORGUE 	/* Push current DMA TX transaction in the pending queue */
660db89728aSValentin Caron 	/* DMA no yet started, safe to free resources */
661db89728aSValentin Caron 	if (dma_submit_error(dmaengine_submit(desc)))
662db89728aSValentin Caron 		goto dma_err;
66334891872SAlexandre TORGUE 
66434891872SAlexandre TORGUE 	/* Issue pending DMA TX requests */
66534891872SAlexandre TORGUE 	dma_async_issue_pending(stm32port->tx_ch);
66634891872SAlexandre TORGUE 
66729d8c07bSIlpo Järvinen 	uart_xmit_advance(port, count);
66829d8c07bSIlpo Järvinen 
669e7997f7fSErwan Le Ray 	return;
670e7997f7fSErwan Le Ray 
671db89728aSValentin Caron dma_err:
672db89728aSValentin Caron 	dev_err(port->dev, "DMA failed with error code: %d\n", ret);
673db89728aSValentin Caron 	stm32_usart_tx_dma_terminate(stm32port);
674db89728aSValentin Caron 
675e7997f7fSErwan Le Ray fallback_err:
67656f9a76cSErwan Le Ray 	stm32_usart_transmit_chars_pio(port);
67734891872SAlexandre TORGUE }
67834891872SAlexandre TORGUE 
67956f9a76cSErwan Le Ray static void stm32_usart_transmit_chars(struct uart_port *port)
68048a6092fSMaxime Coquelin {
681ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
682d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
68348a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
684d3d079bdSValentin Caron 	u32 isr;
685d3d079bdSValentin Caron 	int ret;
68648a6092fSMaxime Coquelin 
687d7c76716SMarek Vasut 	if (!stm32_port->hw_flow_control &&
688c47527cbSMarek Vasut 	    port->rs485.flags & SER_RS485_ENABLED &&
689c47527cbSMarek Vasut 	    (port->x_char ||
690c47527cbSMarek Vasut 	     !(uart_circ_empty(xmit) || uart_tx_stopped(port)))) {
691d7c76716SMarek Vasut 		stm32_usart_tc_interrupt_disable(port);
692d7c76716SMarek Vasut 		stm32_usart_rs485_rts_enable(port);
693d7c76716SMarek Vasut 	}
694d7c76716SMarek Vasut 
69548a6092fSMaxime Coquelin 	if (port->x_char) {
6969a135f16SValentin Caron 		if (stm32_usart_tx_dma_started(stm32_port) &&
697db89728aSValentin Caron 		    dmaengine_tx_status(stm32_port->tx_ch,
698db89728aSValentin Caron 					stm32_port->tx_ch->cookie,
699db89728aSValentin Caron 					NULL) == DMA_IN_PROGRESS) {
700db89728aSValentin Caron 			ret = dmaengine_pause(stm32_port->tx_ch);
701db89728aSValentin Caron 			if (ret < 0) {
702db89728aSValentin Caron 				dev_err(port->dev, "DMA failed with error code: %d\n", ret);
703db89728aSValentin Caron 				stm32_usart_tx_dma_terminate(stm32_port);
704db89728aSValentin Caron 			}
705db89728aSValentin Caron 		}
706d3d079bdSValentin Caron 		/* Check that TDR is empty before filling FIFO */
707d3d079bdSValentin Caron 		ret =
708d3d079bdSValentin Caron 		readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr,
709d3d079bdSValentin Caron 						  isr,
710d3d079bdSValentin Caron 						  (isr & USART_SR_TXE),
711d3d079bdSValentin Caron 						  10, 1000);
712d3d079bdSValentin Caron 		if (ret)
713d3d079bdSValentin Caron 			dev_warn(port->dev, "1 character may be erased\n");
714d3d079bdSValentin Caron 
715ada8618fSAlexandre TORGUE 		writel_relaxed(port->x_char, port->membase + ofs->tdr);
71648a6092fSMaxime Coquelin 		port->x_char = 0;
71748a6092fSMaxime Coquelin 		port->icount.tx++;
718db89728aSValentin Caron 
719db89728aSValentin Caron 		if (stm32_usart_tx_dma_started(stm32_port)) {
720db89728aSValentin Caron 			ret = dmaengine_resume(stm32_port->tx_ch);
721db89728aSValentin Caron 			if (ret < 0) {
722db89728aSValentin Caron 				dev_err(port->dev, "DMA failed with error code: %d\n", ret);
723db89728aSValentin Caron 				stm32_usart_tx_dma_terminate(stm32_port);
724db89728aSValentin Caron 			}
725db89728aSValentin Caron 		}
72648a6092fSMaxime Coquelin 		return;
72748a6092fSMaxime Coquelin 	}
72848a6092fSMaxime Coquelin 
729b83b957cSErwan Le Ray 	if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
73056f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
73148a6092fSMaxime Coquelin 		return;
73248a6092fSMaxime Coquelin 	}
73348a6092fSMaxime Coquelin 
73464c32eabSErwan Le Ray 	if (ofs->icr == UNDEF_REG)
73556f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->isr, USART_SR_TC);
73664c32eabSErwan Le Ray 	else
7371250ed71SFabrice Gasnier 		writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr);
73864c32eabSErwan Le Ray 
73934891872SAlexandre TORGUE 	if (stm32_port->tx_ch)
74056f9a76cSErwan Le Ray 		stm32_usart_transmit_chars_dma(port);
74134891872SAlexandre TORGUE 	else
74256f9a76cSErwan Le Ray 		stm32_usart_transmit_chars_pio(port);
74348a6092fSMaxime Coquelin 
74448a6092fSMaxime Coquelin 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
74548a6092fSMaxime Coquelin 		uart_write_wakeup(port);
74648a6092fSMaxime Coquelin 
747d7c76716SMarek Vasut 	if (uart_circ_empty(xmit)) {
74856f9a76cSErwan Le Ray 		stm32_usart_tx_interrupt_disable(port);
749d7c76716SMarek Vasut 		if (!stm32_port->hw_flow_control &&
750d7c76716SMarek Vasut 		    port->rs485.flags & SER_RS485_ENABLED) {
751d7c76716SMarek Vasut 			stm32_usart_tc_interrupt_enable(port);
752d7c76716SMarek Vasut 		}
753d7c76716SMarek Vasut 	}
75448a6092fSMaxime Coquelin }
75548a6092fSMaxime Coquelin 
75656f9a76cSErwan Le Ray static irqreturn_t stm32_usart_interrupt(int irq, void *ptr)
75748a6092fSMaxime Coquelin {
75848a6092fSMaxime Coquelin 	struct uart_port *port = ptr;
75912761869SErwan Le Ray 	struct tty_port *tport = &port->state->port;
760ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
761d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
76248a6092fSMaxime Coquelin 	u32 sr;
7636333a485SErwan Le Ray 	unsigned int size;
76448a6092fSMaxime Coquelin 
765ada8618fSAlexandre TORGUE 	sr = readl_relaxed(port->membase + ofs->isr);
76648a6092fSMaxime Coquelin 
767d7c76716SMarek Vasut 	if (!stm32_port->hw_flow_control &&
768d7c76716SMarek Vasut 	    port->rs485.flags & SER_RS485_ENABLED &&
769d7c76716SMarek Vasut 	    (sr & USART_SR_TC)) {
770d7c76716SMarek Vasut 		stm32_usart_tc_interrupt_disable(port);
771d7c76716SMarek Vasut 		stm32_usart_rs485_rts_disable(port);
772d7c76716SMarek Vasut 	}
773d7c76716SMarek Vasut 
7744cc0ed62SErwan Le Ray 	if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG)
7754cc0ed62SErwan Le Ray 		writel_relaxed(USART_ICR_RTOCF,
7764cc0ed62SErwan Le Ray 			       port->membase + ofs->icr);
7774cc0ed62SErwan Le Ray 
77812761869SErwan Le Ray 	if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG) {
77912761869SErwan Le Ray 		/* Clear wake up flag and disable wake up interrupt */
780270e5a74SFabrice Gasnier 		writel_relaxed(USART_ICR_WUCF,
781270e5a74SFabrice Gasnier 			       port->membase + ofs->icr);
78212761869SErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE);
78312761869SErwan Le Ray 		if (irqd_is_wakeup_set(irq_get_irq_data(port->irq)))
78412761869SErwan Le Ray 			pm_wakeup_event(tport->tty->dev, 0);
78512761869SErwan Le Ray 	}
786270e5a74SFabrice Gasnier 
78733bb2f6aSErwan Le Ray 	/*
78833bb2f6aSErwan Le Ray 	 * rx errors in dma mode has to be handled ASAP to avoid overrun as the DMA request
78933bb2f6aSErwan Le Ray 	 * line has been masked by HW and rx data are stacking in FIFO.
79033bb2f6aSErwan Le Ray 	 */
791d1ec8a2eSErwan Le Ray 	if (!stm32_port->throttled) {
79233bb2f6aSErwan Le Ray 		if (((sr & USART_SR_RXNE) && !stm32_usart_rx_dma_enabled(port)) ||
793d1ec8a2eSErwan Le Ray 		    ((sr & USART_SR_ERR_MASK) && stm32_usart_rx_dma_enabled(port))) {
7946333a485SErwan Le Ray 			spin_lock(&port->lock);
7956333a485SErwan Le Ray 			size = stm32_usart_receive_chars(port, false);
7966333a485SErwan Le Ray 			uart_unlock_and_check_sysrq(port);
7976333a485SErwan Le Ray 			if (size)
7986333a485SErwan Le Ray 				tty_flip_buffer_push(tport);
799d1ec8a2eSErwan Le Ray 		}
800d1ec8a2eSErwan Le Ray 	}
80148a6092fSMaxime Coquelin 
802ad767681SErwan Le Ray 	if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch)) {
803ad767681SErwan Le Ray 		spin_lock(&port->lock);
80456f9a76cSErwan Le Ray 		stm32_usart_transmit_chars(port);
80501d32d71SAlexandre TORGUE 		spin_unlock(&port->lock);
806ad767681SErwan Le Ray 	}
80701d32d71SAlexandre TORGUE 
808cc58d0a3SErwan Le Ray 	/* Receiver timeout irq for DMA RX */
8093f6c02faSMarek Vasut 	if (stm32_usart_rx_dma_enabled(port) && !stm32_port->throttled) {
8103f6c02faSMarek Vasut 		spin_lock(&port->lock);
8116333a485SErwan Le Ray 		size = stm32_usart_receive_chars(port, false);
8123f6c02faSMarek Vasut 		uart_unlock_and_check_sysrq(port);
8136333a485SErwan Le Ray 		if (size)
8146333a485SErwan Le Ray 			tty_flip_buffer_push(tport);
8156333a485SErwan Le Ray 	}
81634891872SAlexandre TORGUE 
81748a6092fSMaxime Coquelin 	return IRQ_HANDLED;
81848a6092fSMaxime Coquelin }
81948a6092fSMaxime Coquelin 
82056f9a76cSErwan Le Ray static void stm32_usart_set_mctrl(struct uart_port *port, unsigned int mctrl)
82148a6092fSMaxime Coquelin {
822ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
823d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
824ada8618fSAlexandre TORGUE 
82548a6092fSMaxime Coquelin 	if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
82656f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_RTSE);
82748a6092fSMaxime Coquelin 	else
82856f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_RTSE);
8296cf61b9bSManivannan Sadhasivam 
8306cf61b9bSManivannan Sadhasivam 	mctrl_gpio_set(stm32_port->gpios, mctrl);
83148a6092fSMaxime Coquelin }
83248a6092fSMaxime Coquelin 
83356f9a76cSErwan Le Ray static unsigned int stm32_usart_get_mctrl(struct uart_port *port)
83448a6092fSMaxime Coquelin {
8356cf61b9bSManivannan Sadhasivam 	struct stm32_port *stm32_port = to_stm32_port(port);
8366cf61b9bSManivannan Sadhasivam 	unsigned int ret;
8376cf61b9bSManivannan Sadhasivam 
83848a6092fSMaxime Coquelin 	/* This routine is used to get signals of: DCD, DSR, RI, and CTS */
8396cf61b9bSManivannan Sadhasivam 	ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
8406cf61b9bSManivannan Sadhasivam 
8416cf61b9bSManivannan Sadhasivam 	return mctrl_gpio_get(stm32_port->gpios, &ret);
8426cf61b9bSManivannan Sadhasivam }
8436cf61b9bSManivannan Sadhasivam 
84456f9a76cSErwan Le Ray static void stm32_usart_enable_ms(struct uart_port *port)
8456cf61b9bSManivannan Sadhasivam {
8466cf61b9bSManivannan Sadhasivam 	mctrl_gpio_enable_ms(to_stm32_port(port)->gpios);
8476cf61b9bSManivannan Sadhasivam }
8486cf61b9bSManivannan Sadhasivam 
84956f9a76cSErwan Le Ray static void stm32_usart_disable_ms(struct uart_port *port)
8506cf61b9bSManivannan Sadhasivam {
8516cf61b9bSManivannan Sadhasivam 	mctrl_gpio_disable_ms(to_stm32_port(port)->gpios);
85248a6092fSMaxime Coquelin }
85348a6092fSMaxime Coquelin 
85448a6092fSMaxime Coquelin /* Transmit stop */
85556f9a76cSErwan Le Ray static void stm32_usart_stop_tx(struct uart_port *port)
85648a6092fSMaxime Coquelin {
857ad0c2748SMarek Vasut 	struct stm32_port *stm32_port = to_stm32_port(port);
858db89728aSValentin Caron 	int ret;
859ad0c2748SMarek Vasut 
86056f9a76cSErwan Le Ray 	stm32_usart_tx_interrupt_disable(port);
861db89728aSValentin Caron 	if (stm32_usart_tx_dma_started(stm32_port)) {
862db89728aSValentin Caron 		ret = dmaengine_pause(stm32_port->tx_ch);
863db89728aSValentin Caron 		if (ret < 0) {
864db89728aSValentin Caron 			dev_err(port->dev, "DMA failed with error code: %d\n", ret);
865db89728aSValentin Caron 			stm32_usart_tx_dma_terminate(stm32_port);
866db89728aSValentin Caron 		}
867db89728aSValentin Caron 	}
868ad0c2748SMarek Vasut 
8693bcea529SMarek Vasut 	stm32_usart_rs485_rts_disable(port);
87048a6092fSMaxime Coquelin }
87148a6092fSMaxime Coquelin 
87248a6092fSMaxime Coquelin /* There are probably characters waiting to be transmitted. */
87356f9a76cSErwan Le Ray static void stm32_usart_start_tx(struct uart_port *port)
87448a6092fSMaxime Coquelin {
87548a6092fSMaxime Coquelin 	struct circ_buf *xmit = &port->state->xmit;
87648a6092fSMaxime Coquelin 
877d7c76716SMarek Vasut 	if (uart_circ_empty(xmit) && !port->x_char) {
878d7c76716SMarek Vasut 		stm32_usart_rs485_rts_disable(port);
87948a6092fSMaxime Coquelin 		return;
880d7c76716SMarek Vasut 	}
88148a6092fSMaxime Coquelin 
8823bcea529SMarek Vasut 	stm32_usart_rs485_rts_enable(port);
883ad0c2748SMarek Vasut 
88456f9a76cSErwan Le Ray 	stm32_usart_transmit_chars(port);
88548a6092fSMaxime Coquelin }
88648a6092fSMaxime Coquelin 
8873d82be8bSErwan Le Ray /* Flush the transmit buffer. */
8883d82be8bSErwan Le Ray static void stm32_usart_flush_buffer(struct uart_port *port)
8893d82be8bSErwan Le Ray {
8903d82be8bSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
8913d82be8bSErwan Le Ray 
892db89728aSValentin Caron 	if (stm32_port->tx_ch)
8939a135f16SValentin Caron 		stm32_usart_tx_dma_terminate(stm32_port);
8943d82be8bSErwan Le Ray }
8953d82be8bSErwan Le Ray 
89648a6092fSMaxime Coquelin /* Throttle the remote when input buffer is about to overflow. */
89756f9a76cSErwan Le Ray static void stm32_usart_throttle(struct uart_port *port)
89848a6092fSMaxime Coquelin {
899ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
900d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
90148a6092fSMaxime Coquelin 	unsigned long flags;
90248a6092fSMaxime Coquelin 
90348a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
904d1ec8a2eSErwan Le Ray 
905d1ec8a2eSErwan Le Ray 	/*
906d1ec8a2eSErwan Le Ray 	 * Disable DMA request line if enabled, so the RX data gets queued into the FIFO.
907d1ec8a2eSErwan Le Ray 	 * Hardware flow control is triggered when RX FIFO is full.
908d1ec8a2eSErwan Le Ray 	 */
909d1ec8a2eSErwan Le Ray 	if (stm32_usart_rx_dma_enabled(port))
910d1ec8a2eSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
911d1ec8a2eSErwan Le Ray 
91256f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
913d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
91456f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
915d0a6a7bcSErwan Le Ray 
916d1ec8a2eSErwan Le Ray 	stm32_port->throttled = true;
91748a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
91848a6092fSMaxime Coquelin }
91948a6092fSMaxime Coquelin 
92048a6092fSMaxime Coquelin /* Unthrottle the remote, the input buffer can now accept data. */
92156f9a76cSErwan Le Ray static void stm32_usart_unthrottle(struct uart_port *port)
92248a6092fSMaxime Coquelin {
923ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
924d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
92548a6092fSMaxime Coquelin 	unsigned long flags;
92648a6092fSMaxime Coquelin 
92748a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
92856f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, stm32_port->cr1_irq);
929d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
93056f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, stm32_port->cr3_irq);
931d0a6a7bcSErwan Le Ray 
932d1ec8a2eSErwan Le Ray 	/*
933d1ec8a2eSErwan Le Ray 	 * Switch back to DMA mode (re-enable DMA request line).
934d1ec8a2eSErwan Le Ray 	 * Hardware flow control is stopped when FIFO is not full any more.
935d1ec8a2eSErwan Le Ray 	 */
936d1ec8a2eSErwan Le Ray 	if (stm32_port->rx_ch)
937d1ec8a2eSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR);
938d1ec8a2eSErwan Le Ray 
939d1ec8a2eSErwan Le Ray 	stm32_port->throttled = false;
94048a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
94148a6092fSMaxime Coquelin }
94248a6092fSMaxime Coquelin 
94348a6092fSMaxime Coquelin /* Receive stop */
94456f9a76cSErwan Le Ray static void stm32_usart_stop_rx(struct uart_port *port)
94548a6092fSMaxime Coquelin {
946ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
947d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
948ada8618fSAlexandre TORGUE 
949e0abc903SErwan Le Ray 	/* Disable DMA request line. */
950e0abc903SErwan Le Ray 	if (stm32_port->rx_ch)
951e0abc903SErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
952e0abc903SErwan Le Ray 
95356f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
954d0a6a7bcSErwan Le Ray 	if (stm32_port->cr3_irq)
95556f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
95648a6092fSMaxime Coquelin }
95748a6092fSMaxime Coquelin 
95848a6092fSMaxime Coquelin /* Handle breaks - ignored by us */
95956f9a76cSErwan Le Ray static void stm32_usart_break_ctl(struct uart_port *port, int break_state)
96048a6092fSMaxime Coquelin {
96148a6092fSMaxime Coquelin }
96248a6092fSMaxime Coquelin 
9636eeb348cSErwan Le Ray static int stm32_usart_start_rx_dma_cyclic(struct uart_port *port)
9646eeb348cSErwan Le Ray {
9656eeb348cSErwan Le Ray 	struct stm32_port *stm32_port = to_stm32_port(port);
9666eeb348cSErwan Le Ray 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
9676eeb348cSErwan Le Ray 	struct dma_async_tx_descriptor *desc;
9686eeb348cSErwan Le Ray 	int ret;
9696eeb348cSErwan Le Ray 
9706eeb348cSErwan Le Ray 	stm32_port->last_res = RX_BUF_L;
9716eeb348cSErwan Le Ray 	/* Prepare a DMA cyclic transaction */
9726eeb348cSErwan Le Ray 	desc = dmaengine_prep_dma_cyclic(stm32_port->rx_ch,
9736eeb348cSErwan Le Ray 					 stm32_port->rx_dma_buf,
9746eeb348cSErwan Le Ray 					 RX_BUF_L, RX_BUF_P,
9756eeb348cSErwan Le Ray 					 DMA_DEV_TO_MEM,
9766eeb348cSErwan Le Ray 					 DMA_PREP_INTERRUPT);
9776eeb348cSErwan Le Ray 	if (!desc) {
9786eeb348cSErwan Le Ray 		dev_err(port->dev, "rx dma prep cyclic failed\n");
9796eeb348cSErwan Le Ray 		return -ENODEV;
9806eeb348cSErwan Le Ray 	}
9816eeb348cSErwan Le Ray 
9826eeb348cSErwan Le Ray 	desc->callback = stm32_usart_rx_dma_complete;
9836eeb348cSErwan Le Ray 	desc->callback_param = port;
9846eeb348cSErwan Le Ray 
9856eeb348cSErwan Le Ray 	/* Push current DMA transaction in the pending queue */
9866eeb348cSErwan Le Ray 	ret = dma_submit_error(dmaengine_submit(desc));
9876eeb348cSErwan Le Ray 	if (ret) {
9886eeb348cSErwan Le Ray 		dmaengine_terminate_sync(stm32_port->rx_ch);
9896eeb348cSErwan Le Ray 		return ret;
9906eeb348cSErwan Le Ray 	}
9916eeb348cSErwan Le Ray 
9926eeb348cSErwan Le Ray 	/* Issue pending DMA requests */
9936eeb348cSErwan Le Ray 	dma_async_issue_pending(stm32_port->rx_ch);
9946eeb348cSErwan Le Ray 
9956eeb348cSErwan Le Ray 	/*
9966eeb348cSErwan Le Ray 	 * DMA request line not re-enabled at resume when port is throttled.
9976eeb348cSErwan Le Ray 	 * It will be re-enabled by unthrottle ops.
9986eeb348cSErwan Le Ray 	 */
9996eeb348cSErwan Le Ray 	if (!stm32_port->throttled)
10006eeb348cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR);
10016eeb348cSErwan Le Ray 
10026eeb348cSErwan Le Ray 	return 0;
10036eeb348cSErwan Le Ray }
10046eeb348cSErwan Le Ray 
100556f9a76cSErwan Le Ray static int stm32_usart_startup(struct uart_port *port)
100648a6092fSMaxime Coquelin {
1007ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1008d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1009f4518a8aSErwan Le Ray 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
101048a6092fSMaxime Coquelin 	const char *name = to_platform_device(port->dev)->name;
101148a6092fSMaxime Coquelin 	u32 val;
101248a6092fSMaxime Coquelin 	int ret;
101348a6092fSMaxime Coquelin 
10143f6c02faSMarek Vasut 	ret = request_irq(port->irq, stm32_usart_interrupt,
10153f6c02faSMarek Vasut 			  IRQF_NO_SUSPEND, name, port);
101648a6092fSMaxime Coquelin 	if (ret)
101748a6092fSMaxime Coquelin 		return ret;
101848a6092fSMaxime Coquelin 
10193cd66593SMartin Devera 	if (stm32_port->swap) {
10203cd66593SMartin Devera 		val = readl_relaxed(port->membase + ofs->cr2);
10213cd66593SMartin Devera 		val |= USART_CR2_SWAP;
10223cd66593SMartin Devera 		writel_relaxed(val, port->membase + ofs->cr2);
10233cd66593SMartin Devera 	}
10243cd66593SMartin Devera 
102584872dc4SErwan Le Ray 	/* RX FIFO Flush */
102684872dc4SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
1027315e2d8aSErwan Le Ray 		writel_relaxed(USART_RQR_RXFRQ, port->membase + ofs->rqr);
102848a6092fSMaxime Coquelin 
1029e0abc903SErwan Le Ray 	if (stm32_port->rx_ch) {
10306eeb348cSErwan Le Ray 		ret = stm32_usart_start_rx_dma_cyclic(port);
1031e0abc903SErwan Le Ray 		if (ret) {
10326eeb348cSErwan Le Ray 			free_irq(port->irq, port);
10336eeb348cSErwan Le Ray 			return ret;
1034e0abc903SErwan Le Ray 		}
1035e0abc903SErwan Le Ray 	}
1036d1ec8a2eSErwan Le Ray 
103725a8e761SErwan Le Ray 	/* RX enabling */
1038f4518a8aSErwan Le Ray 	val = stm32_port->cr1_irq | USART_CR1_RE | BIT(cfg->uart_enable_bit);
103956f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, val);
104084872dc4SErwan Le Ray 
104148a6092fSMaxime Coquelin 	return 0;
104248a6092fSMaxime Coquelin }
104348a6092fSMaxime Coquelin 
104456f9a76cSErwan Le Ray static void stm32_usart_shutdown(struct uart_port *port)
104548a6092fSMaxime Coquelin {
1046ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1047d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1048d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
104964c32eabSErwan Le Ray 	u32 val, isr;
105064c32eabSErwan Le Ray 	int ret;
105148a6092fSMaxime Coquelin 
10529a135f16SValentin Caron 	if (stm32_usart_tx_dma_started(stm32_port))
10539a135f16SValentin Caron 		stm32_usart_tx_dma_terminate(stm32_port);
105456a23f93SValentin Caron 
1055db89728aSValentin Caron 	if (stm32_port->tx_ch)
1056db89728aSValentin Caron 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
1057db89728aSValentin Caron 
10586cf61b9bSManivannan Sadhasivam 	/* Disable modem control interrupts */
105956f9a76cSErwan Le Ray 	stm32_usart_disable_ms(port);
10606cf61b9bSManivannan Sadhasivam 
10614cc0ed62SErwan Le Ray 	val = USART_CR1_TXEIE | USART_CR1_TE;
10624cc0ed62SErwan Le Ray 	val |= stm32_port->cr1_irq | USART_CR1_RE;
106387f1f809SAlexandre TORGUE 	val |= BIT(cfg->uart_enable_bit);
1064351a762aSGerald Baeza 	if (stm32_port->fifoen)
1065351a762aSGerald Baeza 		val |= USART_CR1_FIFOEN;
106664c32eabSErwan Le Ray 
106764c32eabSErwan Le Ray 	ret = readl_relaxed_poll_timeout(port->membase + ofs->isr,
106864c32eabSErwan Le Ray 					 isr, (isr & USART_SR_TC),
106964c32eabSErwan Le Ray 					 10, 100000);
107064c32eabSErwan Le Ray 
1071c31c3ea0SErwan Le Ray 	/* Send the TC error message only when ISR_TC is not set */
107264c32eabSErwan Le Ray 	if (ret)
1073c31c3ea0SErwan Le Ray 		dev_err(port->dev, "Transmission is not complete\n");
107464c32eabSErwan Le Ray 
1075e0abc903SErwan Le Ray 	/* Disable RX DMA. */
1076e0abc903SErwan Le Ray 	if (stm32_port->rx_ch)
1077e0abc903SErwan Le Ray 		dmaengine_terminate_async(stm32_port->rx_ch);
1078e0abc903SErwan Le Ray 
10799f77d192SErwan Le Ray 	/* flush RX & TX FIFO */
10809f77d192SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
10819f77d192SErwan Le Ray 		writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ,
10829f77d192SErwan Le Ray 			       port->membase + ofs->rqr);
10839f77d192SErwan Le Ray 
108456f9a76cSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, val);
108548a6092fSMaxime Coquelin 
108648a6092fSMaxime Coquelin 	free_irq(port->irq, port);
108748a6092fSMaxime Coquelin }
108848a6092fSMaxime Coquelin 
108956f9a76cSErwan Le Ray static void stm32_usart_set_termios(struct uart_port *port,
109056f9a76cSErwan Le Ray 				    struct ktermios *termios,
1091bec5b814SIlpo Järvinen 				    const struct ktermios *old)
109248a6092fSMaxime Coquelin {
109348a6092fSMaxime Coquelin 	struct stm32_port *stm32_port = to_stm32_port(port);
1094d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1095d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
10961bcda09dSBich HEMON 	struct serial_rs485 *rs485conf = &port->rs485;
1097c8a9d043SErwan Le Ray 	unsigned int baud, bits;
109848a6092fSMaxime Coquelin 	u32 usartdiv, mantissa, fraction, oversampling;
109948a6092fSMaxime Coquelin 	tcflag_t cflag = termios->c_cflag;
1100f264c6f6SErwan Le Ray 	u32 cr1, cr2, cr3, isr;
110148a6092fSMaxime Coquelin 	unsigned long flags;
1102f264c6f6SErwan Le Ray 	int ret;
110348a6092fSMaxime Coquelin 
110448a6092fSMaxime Coquelin 	if (!stm32_port->hw_flow_control)
110548a6092fSMaxime Coquelin 		cflag &= ~CRTSCTS;
110648a6092fSMaxime Coquelin 
110748a6092fSMaxime Coquelin 	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8);
110848a6092fSMaxime Coquelin 
110948a6092fSMaxime Coquelin 	spin_lock_irqsave(&port->lock, flags);
111048a6092fSMaxime Coquelin 
1111f264c6f6SErwan Le Ray 	ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr,
1112f264c6f6SErwan Le Ray 						isr,
1113f264c6f6SErwan Le Ray 						(isr & USART_SR_TC),
1114f264c6f6SErwan Le Ray 						10, 100000);
1115f264c6f6SErwan Le Ray 
1116f264c6f6SErwan Le Ray 	/* Send the TC error message only when ISR_TC is not set. */
1117f264c6f6SErwan Le Ray 	if (ret)
1118f264c6f6SErwan Le Ray 		dev_err(port->dev, "Transmission is not complete\n");
1119f264c6f6SErwan Le Ray 
112048a6092fSMaxime Coquelin 	/* Stop serial port and reset value */
1121ada8618fSAlexandre TORGUE 	writel_relaxed(0, port->membase + ofs->cr1);
112248a6092fSMaxime Coquelin 
112384872dc4SErwan Le Ray 	/* flush RX & TX FIFO */
112484872dc4SErwan Le Ray 	if (ofs->rqr != UNDEF_REG)
1125315e2d8aSErwan Le Ray 		writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ,
1126315e2d8aSErwan Le Ray 			       port->membase + ofs->rqr);
11271bcda09dSBich HEMON 
112884872dc4SErwan Le Ray 	cr1 = USART_CR1_TE | USART_CR1_RE;
1129351a762aSGerald Baeza 	if (stm32_port->fifoen)
1130351a762aSGerald Baeza 		cr1 |= USART_CR1_FIFOEN;
11313cd66593SMartin Devera 	cr2 = stm32_port->swap ? USART_CR2_SWAP : 0;
113225a8e761SErwan Le Ray 
113325a8e761SErwan Le Ray 	/* Tx and RX FIFO configuration */
1134d075719eSErwan Le Ray 	cr3 = readl_relaxed(port->membase + ofs->cr3);
113525a8e761SErwan Le Ray 	cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTIE;
113625a8e761SErwan Le Ray 	if (stm32_port->fifoen) {
11372aa1bbb2SFabrice Gasnier 		if (stm32_port->txftcfg >= 0)
11382aa1bbb2SFabrice Gasnier 			cr3 |= stm32_port->txftcfg << USART_CR3_TXFTCFG_SHIFT;
11392aa1bbb2SFabrice Gasnier 		if (stm32_port->rxftcfg >= 0)
11402aa1bbb2SFabrice Gasnier 			cr3 |= stm32_port->rxftcfg << USART_CR3_RXFTCFG_SHIFT;
114125a8e761SErwan Le Ray 	}
114248a6092fSMaxime Coquelin 
114348a6092fSMaxime Coquelin 	if (cflag & CSTOPB)
114448a6092fSMaxime Coquelin 		cr2 |= USART_CR2_STOP_2B;
114548a6092fSMaxime Coquelin 
11463ec2ff37SJiri Slaby 	bits = tty_get_char_size(cflag);
11476c5962f3SErwan Le Ray 	stm32_port->rdr_mask = (BIT(bits) - 1);
1148c8a9d043SErwan Le Ray 
114948a6092fSMaxime Coquelin 	if (cflag & PARENB) {
1150c8a9d043SErwan Le Ray 		bits++;
115148a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PCE;
1152c8a9d043SErwan Le Ray 	}
1153c8a9d043SErwan Le Ray 
1154c8a9d043SErwan Le Ray 	/*
1155c8a9d043SErwan Le Ray 	 * Word length configuration:
1156c8a9d043SErwan Le Ray 	 * CS8 + parity, 9 bits word aka [M1:M0] = 0b01
1157c8a9d043SErwan Le Ray 	 * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10
1158c8a9d043SErwan Le Ray 	 * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00
1159c8a9d043SErwan Le Ray 	 * M0 and M1 already cleared by cr1 initialization.
1160c8a9d043SErwan Le Ray 	 */
11611deeda8dSIlpo Järvinen 	if (bits == 9) {
1162ada8618fSAlexandre TORGUE 		cr1 |= USART_CR1_M0;
11631deeda8dSIlpo Järvinen 	} else if ((bits == 7) && cfg->has_7bits_data) {
1164c8a9d043SErwan Le Ray 		cr1 |= USART_CR1_M1;
11651deeda8dSIlpo Järvinen 	} else if (bits != 8) {
1166c8a9d043SErwan Le Ray 		dev_dbg(port->dev, "Unsupported data bits config: %u bits\n"
1167c8a9d043SErwan Le Ray 			, bits);
11681deeda8dSIlpo Järvinen 		cflag &= ~CSIZE;
11691deeda8dSIlpo Järvinen 		cflag |= CS8;
11701deeda8dSIlpo Järvinen 		termios->c_cflag = cflag;
11711deeda8dSIlpo Järvinen 		bits = 8;
11721deeda8dSIlpo Järvinen 		if (cflag & PARENB) {
11731deeda8dSIlpo Järvinen 			bits++;
11741deeda8dSIlpo Järvinen 			cr1 |= USART_CR1_M0;
11751deeda8dSIlpo Järvinen 		}
11761deeda8dSIlpo Järvinen 	}
117748a6092fSMaxime Coquelin 
11784cc0ed62SErwan Le Ray 	if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch ||
11792aa1bbb2SFabrice Gasnier 				       (stm32_port->fifoen &&
11802aa1bbb2SFabrice Gasnier 					stm32_port->rxftcfg >= 0))) {
11814cc0ed62SErwan Le Ray 		if (cflag & CSTOPB)
11824cc0ed62SErwan Le Ray 			bits = bits + 3; /* 1 start bit + 2 stop bits */
11834cc0ed62SErwan Le Ray 		else
11844cc0ed62SErwan Le Ray 			bits = bits + 2; /* 1 start bit + 1 stop bit */
11854cc0ed62SErwan Le Ray 
11864cc0ed62SErwan Le Ray 		/* RX timeout irq to occur after last stop bit + bits */
11874cc0ed62SErwan Le Ray 		stm32_port->cr1_irq = USART_CR1_RTOIE;
11884cc0ed62SErwan Le Ray 		writel_relaxed(bits, port->membase + ofs->rtor);
11894cc0ed62SErwan Le Ray 		cr2 |= USART_CR2_RTOEN;
119033bb2f6aSErwan Le Ray 		/*
119133bb2f6aSErwan Le Ray 		 * Enable fifo threshold irq in two cases, either when there is no DMA, or when
119233bb2f6aSErwan Le Ray 		 * wake up over usart, from low power until the DMA gets re-enabled by resume.
119333bb2f6aSErwan Le Ray 		 */
1194d0a6a7bcSErwan Le Ray 		stm32_port->cr3_irq =  USART_CR3_RXFTIE;
11954cc0ed62SErwan Le Ray 	}
11964cc0ed62SErwan Le Ray 
1197d0a6a7bcSErwan Le Ray 	cr1 |= stm32_port->cr1_irq;
1198d0a6a7bcSErwan Le Ray 	cr3 |= stm32_port->cr3_irq;
1199d0a6a7bcSErwan Le Ray 
120048a6092fSMaxime Coquelin 	if (cflag & PARODD)
120148a6092fSMaxime Coquelin 		cr1 |= USART_CR1_PS;
120248a6092fSMaxime Coquelin 
120348a6092fSMaxime Coquelin 	port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
120448a6092fSMaxime Coquelin 	if (cflag & CRTSCTS) {
120548a6092fSMaxime Coquelin 		port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
120635abe98fSBich HEMON 		cr3 |= USART_CR3_CTSE | USART_CR3_RTSE;
120748a6092fSMaxime Coquelin 	}
120848a6092fSMaxime Coquelin 
120948a6092fSMaxime Coquelin 	usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud);
121048a6092fSMaxime Coquelin 
121148a6092fSMaxime Coquelin 	/*
121248a6092fSMaxime Coquelin 	 * The USART supports 16 or 8 times oversampling.
121348a6092fSMaxime Coquelin 	 * By default we prefer 16 times oversampling, so that the receiver
121448a6092fSMaxime Coquelin 	 * has a better tolerance to clock deviations.
121548a6092fSMaxime Coquelin 	 * 8 times oversampling is only used to achieve higher speeds.
121648a6092fSMaxime Coquelin 	 */
121748a6092fSMaxime Coquelin 	if (usartdiv < 16) {
121848a6092fSMaxime Coquelin 		oversampling = 8;
12191bcda09dSBich HEMON 		cr1 |= USART_CR1_OVER8;
122056f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_OVER8);
122148a6092fSMaxime Coquelin 	} else {
122248a6092fSMaxime Coquelin 		oversampling = 16;
12231bcda09dSBich HEMON 		cr1 &= ~USART_CR1_OVER8;
122456f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_OVER8);
122548a6092fSMaxime Coquelin 	}
122648a6092fSMaxime Coquelin 
122748a6092fSMaxime Coquelin 	mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT;
122848a6092fSMaxime Coquelin 	fraction = usartdiv % oversampling;
1229ada8618fSAlexandre TORGUE 	writel_relaxed(mantissa | fraction, port->membase + ofs->brr);
123048a6092fSMaxime Coquelin 
123148a6092fSMaxime Coquelin 	uart_update_timeout(port, cflag, baud);
123248a6092fSMaxime Coquelin 
123348a6092fSMaxime Coquelin 	port->read_status_mask = USART_SR_ORE;
123448a6092fSMaxime Coquelin 	if (termios->c_iflag & INPCK)
123548a6092fSMaxime Coquelin 		port->read_status_mask |= USART_SR_PE | USART_SR_FE;
123648a6092fSMaxime Coquelin 	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
12374f01d833SErwan Le Ray 		port->read_status_mask |= USART_SR_FE;
123848a6092fSMaxime Coquelin 
123948a6092fSMaxime Coquelin 	/* Characters to ignore */
124048a6092fSMaxime Coquelin 	port->ignore_status_mask = 0;
124148a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNPAR)
124248a6092fSMaxime Coquelin 		port->ignore_status_mask = USART_SR_PE | USART_SR_FE;
124348a6092fSMaxime Coquelin 	if (termios->c_iflag & IGNBRK) {
12444f01d833SErwan Le Ray 		port->ignore_status_mask |= USART_SR_FE;
124548a6092fSMaxime Coquelin 		/*
124648a6092fSMaxime Coquelin 		 * If we're ignoring parity and break indicators,
124748a6092fSMaxime Coquelin 		 * ignore overruns too (for real raw support).
124848a6092fSMaxime Coquelin 		 */
124948a6092fSMaxime Coquelin 		if (termios->c_iflag & IGNPAR)
125048a6092fSMaxime Coquelin 			port->ignore_status_mask |= USART_SR_ORE;
125148a6092fSMaxime Coquelin 	}
125248a6092fSMaxime Coquelin 
125348a6092fSMaxime Coquelin 	/* Ignore all characters if CREAD is not set */
125448a6092fSMaxime Coquelin 	if ((termios->c_cflag & CREAD) == 0)
125548a6092fSMaxime Coquelin 		port->ignore_status_mask |= USART_SR_DUMMY_RX;
125648a6092fSMaxime Coquelin 
125733bb2f6aSErwan Le Ray 	if (stm32_port->rx_ch) {
125833bb2f6aSErwan Le Ray 		/*
125933bb2f6aSErwan Le Ray 		 * Setup DMA to collect only valid data and enable error irqs.
126033bb2f6aSErwan Le Ray 		 * This also enables break reception when using DMA.
126133bb2f6aSErwan Le Ray 		 */
126233bb2f6aSErwan Le Ray 		cr1 |= USART_CR1_PEIE;
126333bb2f6aSErwan Le Ray 		cr3 |= USART_CR3_EIE;
126434891872SAlexandre TORGUE 		cr3 |= USART_CR3_DMAR;
126533bb2f6aSErwan Le Ray 		cr3 |= USART_CR3_DDRE;
126633bb2f6aSErwan Le Ray 	}
126734891872SAlexandre TORGUE 
1268*00bc5e8fSValentin Caron 	if (stm32_port->tx_ch)
1269*00bc5e8fSValentin Caron 		cr3 |= USART_CR3_DMAT;
1270*00bc5e8fSValentin Caron 
12711bcda09dSBich HEMON 	if (rs485conf->flags & SER_RS485_ENABLED) {
127256f9a76cSErwan Le Ray 		stm32_usart_config_reg_rs485(&cr1, &cr3,
12731bcda09dSBich HEMON 					     rs485conf->delay_rts_before_send,
127456f9a76cSErwan Le Ray 					     rs485conf->delay_rts_after_send,
127556f9a76cSErwan Le Ray 					     baud);
12761bcda09dSBich HEMON 		if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
12771bcda09dSBich HEMON 			cr3 &= ~USART_CR3_DEP;
12781bcda09dSBich HEMON 			rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
12791bcda09dSBich HEMON 		} else {
12801bcda09dSBich HEMON 			cr3 |= USART_CR3_DEP;
12811bcda09dSBich HEMON 			rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
12821bcda09dSBich HEMON 		}
12831bcda09dSBich HEMON 
12841bcda09dSBich HEMON 	} else {
12851bcda09dSBich HEMON 		cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP);
12861bcda09dSBich HEMON 		cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
12871bcda09dSBich HEMON 	}
12881bcda09dSBich HEMON 
128912761869SErwan Le Ray 	/* Configure wake up from low power on start bit detection */
12903d530017SAlexandre Torgue 	if (stm32_port->wakeup_src) {
129112761869SErwan Le Ray 		cr3 &= ~USART_CR3_WUS_MASK;
129212761869SErwan Le Ray 		cr3 |= USART_CR3_WUS_START_BIT;
129312761869SErwan Le Ray 	}
129412761869SErwan Le Ray 
1295ada8618fSAlexandre TORGUE 	writel_relaxed(cr3, port->membase + ofs->cr3);
1296ada8618fSAlexandre TORGUE 	writel_relaxed(cr2, port->membase + ofs->cr2);
1297ada8618fSAlexandre TORGUE 	writel_relaxed(cr1, port->membase + ofs->cr1);
129848a6092fSMaxime Coquelin 
129956f9a76cSErwan Le Ray 	stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
130048a6092fSMaxime Coquelin 	spin_unlock_irqrestore(&port->lock, flags);
1301436c9793SErwan Le Ray 
1302436c9793SErwan Le Ray 	/* Handle modem control interrupts */
1303436c9793SErwan Le Ray 	if (UART_ENABLE_MS(port, termios->c_cflag))
1304436c9793SErwan Le Ray 		stm32_usart_enable_ms(port);
1305436c9793SErwan Le Ray 	else
1306436c9793SErwan Le Ray 		stm32_usart_disable_ms(port);
130748a6092fSMaxime Coquelin }
130848a6092fSMaxime Coquelin 
130956f9a76cSErwan Le Ray static const char *stm32_usart_type(struct uart_port *port)
131048a6092fSMaxime Coquelin {
131148a6092fSMaxime Coquelin 	return (port->type == PORT_STM32) ? DRIVER_NAME : NULL;
131248a6092fSMaxime Coquelin }
131348a6092fSMaxime Coquelin 
131456f9a76cSErwan Le Ray static void stm32_usart_release_port(struct uart_port *port)
131548a6092fSMaxime Coquelin {
131648a6092fSMaxime Coquelin }
131748a6092fSMaxime Coquelin 
131856f9a76cSErwan Le Ray static int stm32_usart_request_port(struct uart_port *port)
131948a6092fSMaxime Coquelin {
132048a6092fSMaxime Coquelin 	return 0;
132148a6092fSMaxime Coquelin }
132248a6092fSMaxime Coquelin 
132356f9a76cSErwan Le Ray static void stm32_usart_config_port(struct uart_port *port, int flags)
132448a6092fSMaxime Coquelin {
132548a6092fSMaxime Coquelin 	if (flags & UART_CONFIG_TYPE)
132648a6092fSMaxime Coquelin 		port->type = PORT_STM32;
132748a6092fSMaxime Coquelin }
132848a6092fSMaxime Coquelin 
132948a6092fSMaxime Coquelin static int
133056f9a76cSErwan Le Ray stm32_usart_verify_port(struct uart_port *port, struct serial_struct *ser)
133148a6092fSMaxime Coquelin {
133248a6092fSMaxime Coquelin 	/* No user changeable parameters */
133348a6092fSMaxime Coquelin 	return -EINVAL;
133448a6092fSMaxime Coquelin }
133548a6092fSMaxime Coquelin 
133656f9a76cSErwan Le Ray static void stm32_usart_pm(struct uart_port *port, unsigned int state,
133748a6092fSMaxime Coquelin 			   unsigned int oldstate)
133848a6092fSMaxime Coquelin {
133948a6092fSMaxime Coquelin 	struct stm32_port *stm32port = container_of(port,
134048a6092fSMaxime Coquelin 			struct stm32_port, port);
1341d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
1342d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32port->info->cfg;
134318ee37e1SJohan Hovold 	unsigned long flags;
134448a6092fSMaxime Coquelin 
134548a6092fSMaxime Coquelin 	switch (state) {
134648a6092fSMaxime Coquelin 	case UART_PM_STATE_ON:
1347fb6dcef6SErwan Le Ray 		pm_runtime_get_sync(port->dev);
134848a6092fSMaxime Coquelin 		break;
134948a6092fSMaxime Coquelin 	case UART_PM_STATE_OFF:
135048a6092fSMaxime Coquelin 		spin_lock_irqsave(&port->lock, flags);
135156f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
135248a6092fSMaxime Coquelin 		spin_unlock_irqrestore(&port->lock, flags);
1353fb6dcef6SErwan Le Ray 		pm_runtime_put_sync(port->dev);
135448a6092fSMaxime Coquelin 		break;
135548a6092fSMaxime Coquelin 	}
135648a6092fSMaxime Coquelin }
135748a6092fSMaxime Coquelin 
13581f507b3aSValentin Caron #if defined(CONFIG_CONSOLE_POLL)
13591f507b3aSValentin Caron 
13601f507b3aSValentin Caron  /* Callbacks for characters polling in debug context (i.e. KGDB). */
13611f507b3aSValentin Caron static int stm32_usart_poll_init(struct uart_port *port)
13621f507b3aSValentin Caron {
13631f507b3aSValentin Caron 	struct stm32_port *stm32_port = to_stm32_port(port);
13641f507b3aSValentin Caron 
13651f507b3aSValentin Caron 	return clk_prepare_enable(stm32_port->clk);
13661f507b3aSValentin Caron }
13671f507b3aSValentin Caron 
13681f507b3aSValentin Caron static int stm32_usart_poll_get_char(struct uart_port *port)
13691f507b3aSValentin Caron {
13701f507b3aSValentin Caron 	struct stm32_port *stm32_port = to_stm32_port(port);
13711f507b3aSValentin Caron 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
13721f507b3aSValentin Caron 
13731f507b3aSValentin Caron 	if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_RXNE))
13741f507b3aSValentin Caron 		return NO_POLL_CHAR;
13751f507b3aSValentin Caron 
13761f507b3aSValentin Caron 	return readl_relaxed(port->membase + ofs->rdr) & stm32_port->rdr_mask;
13771f507b3aSValentin Caron }
13781f507b3aSValentin Caron 
13791f507b3aSValentin Caron static void stm32_usart_poll_put_char(struct uart_port *port, unsigned char ch)
13801f507b3aSValentin Caron {
13811f507b3aSValentin Caron 	stm32_usart_console_putchar(port, ch);
13821f507b3aSValentin Caron }
13831f507b3aSValentin Caron #endif /* CONFIG_CONSOLE_POLL */
13841f507b3aSValentin Caron 
138548a6092fSMaxime Coquelin static const struct uart_ops stm32_uart_ops = {
138656f9a76cSErwan Le Ray 	.tx_empty	= stm32_usart_tx_empty,
138756f9a76cSErwan Le Ray 	.set_mctrl	= stm32_usart_set_mctrl,
138856f9a76cSErwan Le Ray 	.get_mctrl	= stm32_usart_get_mctrl,
138956f9a76cSErwan Le Ray 	.stop_tx	= stm32_usart_stop_tx,
139056f9a76cSErwan Le Ray 	.start_tx	= stm32_usart_start_tx,
139156f9a76cSErwan Le Ray 	.throttle	= stm32_usart_throttle,
139256f9a76cSErwan Le Ray 	.unthrottle	= stm32_usart_unthrottle,
139356f9a76cSErwan Le Ray 	.stop_rx	= stm32_usart_stop_rx,
139456f9a76cSErwan Le Ray 	.enable_ms	= stm32_usart_enable_ms,
139556f9a76cSErwan Le Ray 	.break_ctl	= stm32_usart_break_ctl,
139656f9a76cSErwan Le Ray 	.startup	= stm32_usart_startup,
139756f9a76cSErwan Le Ray 	.shutdown	= stm32_usart_shutdown,
13983d82be8bSErwan Le Ray 	.flush_buffer	= stm32_usart_flush_buffer,
139956f9a76cSErwan Le Ray 	.set_termios	= stm32_usart_set_termios,
140056f9a76cSErwan Le Ray 	.pm		= stm32_usart_pm,
140156f9a76cSErwan Le Ray 	.type		= stm32_usart_type,
140256f9a76cSErwan Le Ray 	.release_port	= stm32_usart_release_port,
140356f9a76cSErwan Le Ray 	.request_port	= stm32_usart_request_port,
140456f9a76cSErwan Le Ray 	.config_port	= stm32_usart_config_port,
140556f9a76cSErwan Le Ray 	.verify_port	= stm32_usart_verify_port,
14061f507b3aSValentin Caron #if defined(CONFIG_CONSOLE_POLL)
14071f507b3aSValentin Caron 	.poll_init      = stm32_usart_poll_init,
14081f507b3aSValentin Caron 	.poll_get_char	= stm32_usart_poll_get_char,
14091f507b3aSValentin Caron 	.poll_put_char	= stm32_usart_poll_put_char,
14101f507b3aSValentin Caron #endif /* CONFIG_CONSOLE_POLL */
141148a6092fSMaxime Coquelin };
141248a6092fSMaxime Coquelin 
14132aa1bbb2SFabrice Gasnier /*
14142aa1bbb2SFabrice Gasnier  * STM32H7 RX & TX FIFO threshold configuration (CR3 RXFTCFG / TXFTCFG)
14152aa1bbb2SFabrice Gasnier  * Note: 1 isn't a valid value in RXFTCFG / TXFTCFG. In this case,
14162aa1bbb2SFabrice Gasnier  * RXNEIE / TXEIE can be used instead of threshold irqs: RXFTIE / TXFTIE.
14172aa1bbb2SFabrice Gasnier  * So, RXFTCFG / TXFTCFG bitfields values are encoded as array index + 1.
14182aa1bbb2SFabrice Gasnier  */
14192aa1bbb2SFabrice Gasnier static const u32 stm32h7_usart_fifo_thresh_cfg[] = { 1, 2, 4, 8, 12, 14, 16 };
14202aa1bbb2SFabrice Gasnier 
14212aa1bbb2SFabrice Gasnier static void stm32_usart_get_ftcfg(struct platform_device *pdev, const char *p,
14222aa1bbb2SFabrice Gasnier 				  int *ftcfg)
14232aa1bbb2SFabrice Gasnier {
14242aa1bbb2SFabrice Gasnier 	u32 bytes, i;
14252aa1bbb2SFabrice Gasnier 
14262aa1bbb2SFabrice Gasnier 	/* DT option to get RX & TX FIFO threshold (default to 8 bytes) */
14272aa1bbb2SFabrice Gasnier 	if (of_property_read_u32(pdev->dev.of_node, p, &bytes))
14282aa1bbb2SFabrice Gasnier 		bytes = 8;
14292aa1bbb2SFabrice Gasnier 
14302aa1bbb2SFabrice Gasnier 	for (i = 0; i < ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg); i++)
14312aa1bbb2SFabrice Gasnier 		if (stm32h7_usart_fifo_thresh_cfg[i] >= bytes)
14322aa1bbb2SFabrice Gasnier 			break;
14332aa1bbb2SFabrice Gasnier 	if (i >= ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg))
14342aa1bbb2SFabrice Gasnier 		i = ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg) - 1;
14352aa1bbb2SFabrice Gasnier 
14362aa1bbb2SFabrice Gasnier 	dev_dbg(&pdev->dev, "%s set to %d bytes\n", p,
14372aa1bbb2SFabrice Gasnier 		stm32h7_usart_fifo_thresh_cfg[i]);
14382aa1bbb2SFabrice Gasnier 
14392aa1bbb2SFabrice Gasnier 	/* Provide FIFO threshold ftcfg (1 is invalid: threshold irq unused) */
14402aa1bbb2SFabrice Gasnier 	if (i)
14412aa1bbb2SFabrice Gasnier 		*ftcfg = i - 1;
14422aa1bbb2SFabrice Gasnier 	else
14432aa1bbb2SFabrice Gasnier 		*ftcfg = -EINVAL;
14442aa1bbb2SFabrice Gasnier }
14452aa1bbb2SFabrice Gasnier 
144697f3a085SErwan Le Ray static void stm32_usart_deinit_port(struct stm32_port *stm32port)
144797f3a085SErwan Le Ray {
144897f3a085SErwan Le Ray 	clk_disable_unprepare(stm32port->clk);
144997f3a085SErwan Le Ray }
145097f3a085SErwan Le Ray 
1451aeae8f22SIlpo Järvinen static const struct serial_rs485 stm32_rs485_supported = {
1452aeae8f22SIlpo Järvinen 	.flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND | SER_RS485_RTS_AFTER_SEND |
1453aeae8f22SIlpo Järvinen 		 SER_RS485_RX_DURING_TX,
1454aeae8f22SIlpo Järvinen 	.delay_rts_before_send = 1,
1455aeae8f22SIlpo Järvinen 	.delay_rts_after_send = 1,
1456aeae8f22SIlpo Järvinen };
1457aeae8f22SIlpo Järvinen 
145856f9a76cSErwan Le Ray static int stm32_usart_init_port(struct stm32_port *stm32port,
145948a6092fSMaxime Coquelin 				 struct platform_device *pdev)
146048a6092fSMaxime Coquelin {
146148a6092fSMaxime Coquelin 	struct uart_port *port = &stm32port->port;
146248a6092fSMaxime Coquelin 	struct resource *res;
1463e0f2a902SErwan Le Ray 	int ret, irq;
146448a6092fSMaxime Coquelin 
1465e0f2a902SErwan Le Ray 	irq = platform_get_irq(pdev, 0);
1466217b04c6STang Bin 	if (irq < 0)
1467217b04c6STang Bin 		return irq;
146892fc0023SErwan Le Ray 
146948a6092fSMaxime Coquelin 	port->iotype	= UPIO_MEM;
147048a6092fSMaxime Coquelin 	port->flags	= UPF_BOOT_AUTOCONF;
147148a6092fSMaxime Coquelin 	port->ops	= &stm32_uart_ops;
147248a6092fSMaxime Coquelin 	port->dev	= &pdev->dev;
1473d075719eSErwan Le Ray 	port->fifosize	= stm32port->info->cfg.fifosize;
14749feedaa7SDmitry Safonov 	port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE);
1475e0f2a902SErwan Le Ray 	port->irq = irq;
147656f9a76cSErwan Le Ray 	port->rs485_config = stm32_usart_config_rs485;
14770139da50SIlpo Järvinen 	port->rs485_supported = stm32_rs485_supported;
14787d8f6861SBich HEMON 
147956f9a76cSErwan Le Ray 	ret = stm32_usart_init_rs485(port, pdev);
1480c150c0f3SLukas Wunner 	if (ret)
1481c150c0f3SLukas Wunner 		return ret;
14827d8f6861SBich HEMON 
14833d530017SAlexandre Torgue 	stm32port->wakeup_src = stm32port->info->cfg.has_wakeup &&
14843d530017SAlexandre Torgue 		of_property_read_bool(pdev->dev.of_node, "wakeup-source");
14852c58e560SErwan Le Ray 
14863cd66593SMartin Devera 	stm32port->swap = stm32port->info->cfg.has_swap &&
14873cd66593SMartin Devera 		of_property_read_bool(pdev->dev.of_node, "rx-tx-swap");
14883cd66593SMartin Devera 
1489351a762aSGerald Baeza 	stm32port->fifoen = stm32port->info->cfg.has_fifo;
14902aa1bbb2SFabrice Gasnier 	if (stm32port->fifoen) {
14912aa1bbb2SFabrice Gasnier 		stm32_usart_get_ftcfg(pdev, "rx-threshold",
14922aa1bbb2SFabrice Gasnier 				      &stm32port->rxftcfg);
14932aa1bbb2SFabrice Gasnier 		stm32_usart_get_ftcfg(pdev, "tx-threshold",
14942aa1bbb2SFabrice Gasnier 				      &stm32port->txftcfg);
14952aa1bbb2SFabrice Gasnier 	}
149648a6092fSMaxime Coquelin 
14973d881e32STang Bin 	port->membase = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
149848a6092fSMaxime Coquelin 	if (IS_ERR(port->membase))
149948a6092fSMaxime Coquelin 		return PTR_ERR(port->membase);
150048a6092fSMaxime Coquelin 	port->mapbase = res->start;
150148a6092fSMaxime Coquelin 
150248a6092fSMaxime Coquelin 	spin_lock_init(&port->lock);
150348a6092fSMaxime Coquelin 
150448a6092fSMaxime Coquelin 	stm32port->clk = devm_clk_get(&pdev->dev, NULL);
150548a6092fSMaxime Coquelin 	if (IS_ERR(stm32port->clk))
150648a6092fSMaxime Coquelin 		return PTR_ERR(stm32port->clk);
150748a6092fSMaxime Coquelin 
150848a6092fSMaxime Coquelin 	/* Ensure that clk rate is correct by enabling the clk */
150948a6092fSMaxime Coquelin 	ret = clk_prepare_enable(stm32port->clk);
151048a6092fSMaxime Coquelin 	if (ret)
151148a6092fSMaxime Coquelin 		return ret;
151248a6092fSMaxime Coquelin 
151348a6092fSMaxime Coquelin 	stm32port->port.uartclk = clk_get_rate(stm32port->clk);
1514ada80043SFabrice Gasnier 	if (!stm32port->port.uartclk) {
151548a6092fSMaxime Coquelin 		ret = -EINVAL;
15166cf61b9bSManivannan Sadhasivam 		goto err_clk;
1517ada80043SFabrice Gasnier 	}
151848a6092fSMaxime Coquelin 
15196cf61b9bSManivannan Sadhasivam 	stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0);
15206cf61b9bSManivannan Sadhasivam 	if (IS_ERR(stm32port->gpios)) {
15216cf61b9bSManivannan Sadhasivam 		ret = PTR_ERR(stm32port->gpios);
15226cf61b9bSManivannan Sadhasivam 		goto err_clk;
15236cf61b9bSManivannan Sadhasivam 	}
15246cf61b9bSManivannan Sadhasivam 
15259359369aSErwan Le Ray 	/*
15269359369aSErwan Le Ray 	 * Both CTS/RTS gpios and "st,hw-flow-ctrl" (deprecated) or "uart-has-rtscts"
15279359369aSErwan Le Ray 	 * properties should not be specified.
15289359369aSErwan Le Ray 	 */
15296cf61b9bSManivannan Sadhasivam 	if (stm32port->hw_flow_control) {
15306cf61b9bSManivannan Sadhasivam 		if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) ||
15316cf61b9bSManivannan Sadhasivam 		    mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) {
15326cf61b9bSManivannan Sadhasivam 			dev_err(&pdev->dev, "Conflicting RTS/CTS config\n");
15336cf61b9bSManivannan Sadhasivam 			ret = -EINVAL;
15346cf61b9bSManivannan Sadhasivam 			goto err_clk;
15356cf61b9bSManivannan Sadhasivam 		}
15366cf61b9bSManivannan Sadhasivam 	}
15376cf61b9bSManivannan Sadhasivam 
15386cf61b9bSManivannan Sadhasivam 	return ret;
15396cf61b9bSManivannan Sadhasivam 
15406cf61b9bSManivannan Sadhasivam err_clk:
15416cf61b9bSManivannan Sadhasivam 	clk_disable_unprepare(stm32port->clk);
15426cf61b9bSManivannan Sadhasivam 
154348a6092fSMaxime Coquelin 	return ret;
154448a6092fSMaxime Coquelin }
154548a6092fSMaxime Coquelin 
154656f9a76cSErwan Le Ray static struct stm32_port *stm32_usart_of_get_port(struct platform_device *pdev)
154748a6092fSMaxime Coquelin {
154848a6092fSMaxime Coquelin 	struct device_node *np = pdev->dev.of_node;
154948a6092fSMaxime Coquelin 	int id;
155048a6092fSMaxime Coquelin 
155148a6092fSMaxime Coquelin 	if (!np)
155248a6092fSMaxime Coquelin 		return NULL;
155348a6092fSMaxime Coquelin 
155448a6092fSMaxime Coquelin 	id = of_alias_get_id(np, "serial");
1555e5707915SGerald Baeza 	if (id < 0) {
1556e5707915SGerald Baeza 		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id);
1557e5707915SGerald Baeza 		return NULL;
1558e5707915SGerald Baeza 	}
155948a6092fSMaxime Coquelin 
156048a6092fSMaxime Coquelin 	if (WARN_ON(id >= STM32_MAX_PORTS))
156148a6092fSMaxime Coquelin 		return NULL;
156248a6092fSMaxime Coquelin 
15636fd9fffbSErwan Le Ray 	stm32_ports[id].hw_flow_control =
15646fd9fffbSErwan Le Ray 		of_property_read_bool (np, "st,hw-flow-ctrl") /*deprecated*/ ||
15656fd9fffbSErwan Le Ray 		of_property_read_bool (np, "uart-has-rtscts");
156648a6092fSMaxime Coquelin 	stm32_ports[id].port.line = id;
15674cc0ed62SErwan Le Ray 	stm32_ports[id].cr1_irq = USART_CR1_RXNEIE;
1568d0a6a7bcSErwan Le Ray 	stm32_ports[id].cr3_irq = 0;
1569e5707915SGerald Baeza 	stm32_ports[id].last_res = RX_BUF_L;
157048a6092fSMaxime Coquelin 	return &stm32_ports[id];
157148a6092fSMaxime Coquelin }
157248a6092fSMaxime Coquelin 
157348a6092fSMaxime Coquelin #ifdef CONFIG_OF
157448a6092fSMaxime Coquelin static const struct of_device_id stm32_match[] = {
1575ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32-uart", .data = &stm32f4_info},
1576ada8618fSAlexandre TORGUE 	{ .compatible = "st,stm32f7-uart", .data = &stm32f7_info},
1577270e5a74SFabrice Gasnier 	{ .compatible = "st,stm32h7-uart", .data = &stm32h7_info},
157848a6092fSMaxime Coquelin 	{},
157948a6092fSMaxime Coquelin };
158048a6092fSMaxime Coquelin 
158148a6092fSMaxime Coquelin MODULE_DEVICE_TABLE(of, stm32_match);
158248a6092fSMaxime Coquelin #endif
158348a6092fSMaxime Coquelin 
1584a7770a4bSErwan Le Ray static void stm32_usart_of_dma_rx_remove(struct stm32_port *stm32port,
1585a7770a4bSErwan Le Ray 					 struct platform_device *pdev)
1586a7770a4bSErwan Le Ray {
1587a7770a4bSErwan Le Ray 	if (stm32port->rx_buf)
1588a7770a4bSErwan Le Ray 		dma_free_coherent(&pdev->dev, RX_BUF_L, stm32port->rx_buf,
1589a7770a4bSErwan Le Ray 				  stm32port->rx_dma_buf);
1590a7770a4bSErwan Le Ray }
1591a7770a4bSErwan Le Ray 
159256f9a76cSErwan Le Ray static int stm32_usart_of_dma_rx_probe(struct stm32_port *stm32port,
159334891872SAlexandre TORGUE 				       struct platform_device *pdev)
159434891872SAlexandre TORGUE {
1595d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
159634891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
159734891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
159834891872SAlexandre TORGUE 	struct dma_slave_config config;
159934891872SAlexandre TORGUE 	int ret;
160034891872SAlexandre TORGUE 
160159bd4eedSTang Bin 	stm32port->rx_buf = dma_alloc_coherent(dev, RX_BUF_L,
160234891872SAlexandre TORGUE 					       &stm32port->rx_dma_buf,
160334891872SAlexandre TORGUE 					       GFP_KERNEL);
1604a7770a4bSErwan Le Ray 	if (!stm32port->rx_buf)
1605a7770a4bSErwan Le Ray 		return -ENOMEM;
160634891872SAlexandre TORGUE 
160734891872SAlexandre TORGUE 	/* Configure DMA channel */
160834891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
16098e5481d9SArnd Bergmann 	config.src_addr = port->mapbase + ofs->rdr;
161034891872SAlexandre TORGUE 	config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
161134891872SAlexandre TORGUE 
161234891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->rx_ch, &config);
161334891872SAlexandre TORGUE 	if (ret < 0) {
161434891872SAlexandre TORGUE 		dev_err(dev, "rx dma channel config failed\n");
1615a7770a4bSErwan Le Ray 		stm32_usart_of_dma_rx_remove(stm32port, pdev);
1616a7770a4bSErwan Le Ray 		return ret;
161734891872SAlexandre TORGUE 	}
161834891872SAlexandre TORGUE 
161934891872SAlexandre TORGUE 	return 0;
1620a7770a4bSErwan Le Ray }
162134891872SAlexandre TORGUE 
1622a7770a4bSErwan Le Ray static void stm32_usart_of_dma_tx_remove(struct stm32_port *stm32port,
1623a7770a4bSErwan Le Ray 					 struct platform_device *pdev)
1624a7770a4bSErwan Le Ray {
1625a7770a4bSErwan Le Ray 	if (stm32port->tx_buf)
1626a7770a4bSErwan Le Ray 		dma_free_coherent(&pdev->dev, TX_BUF_L, stm32port->tx_buf,
1627a7770a4bSErwan Le Ray 				  stm32port->tx_dma_buf);
162834891872SAlexandre TORGUE }
162934891872SAlexandre TORGUE 
163056f9a76cSErwan Le Ray static int stm32_usart_of_dma_tx_probe(struct stm32_port *stm32port,
163134891872SAlexandre TORGUE 				       struct platform_device *pdev)
163234891872SAlexandre TORGUE {
1633d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
163434891872SAlexandre TORGUE 	struct uart_port *port = &stm32port->port;
163534891872SAlexandre TORGUE 	struct device *dev = &pdev->dev;
163634891872SAlexandre TORGUE 	struct dma_slave_config config;
163734891872SAlexandre TORGUE 	int ret;
163834891872SAlexandre TORGUE 
163959bd4eedSTang Bin 	stm32port->tx_buf = dma_alloc_coherent(dev, TX_BUF_L,
164034891872SAlexandre TORGUE 					       &stm32port->tx_dma_buf,
164134891872SAlexandre TORGUE 					       GFP_KERNEL);
1642a7770a4bSErwan Le Ray 	if (!stm32port->tx_buf)
1643a7770a4bSErwan Le Ray 		return -ENOMEM;
164434891872SAlexandre TORGUE 
164534891872SAlexandre TORGUE 	/* Configure DMA channel */
164634891872SAlexandre TORGUE 	memset(&config, 0, sizeof(config));
16478e5481d9SArnd Bergmann 	config.dst_addr = port->mapbase + ofs->tdr;
164834891872SAlexandre TORGUE 	config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
164934891872SAlexandre TORGUE 
165034891872SAlexandre TORGUE 	ret = dmaengine_slave_config(stm32port->tx_ch, &config);
165134891872SAlexandre TORGUE 	if (ret < 0) {
165234891872SAlexandre TORGUE 		dev_err(dev, "tx dma channel config failed\n");
1653a7770a4bSErwan Le Ray 		stm32_usart_of_dma_tx_remove(stm32port, pdev);
1654a7770a4bSErwan Le Ray 		return ret;
165534891872SAlexandre TORGUE 	}
165634891872SAlexandre TORGUE 
165734891872SAlexandre TORGUE 	return 0;
165834891872SAlexandre TORGUE }
165934891872SAlexandre TORGUE 
166056f9a76cSErwan Le Ray static int stm32_usart_serial_probe(struct platform_device *pdev)
166148a6092fSMaxime Coquelin {
166248a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
1663ada8618fSAlexandre TORGUE 	int ret;
166448a6092fSMaxime Coquelin 
166556f9a76cSErwan Le Ray 	stm32port = stm32_usart_of_get_port(pdev);
166648a6092fSMaxime Coquelin 	if (!stm32port)
166748a6092fSMaxime Coquelin 		return -ENODEV;
166848a6092fSMaxime Coquelin 
1669d825f0beSStephen Boyd 	stm32port->info = of_device_get_match_data(&pdev->dev);
1670d825f0beSStephen Boyd 	if (!stm32port->info)
1671ada8618fSAlexandre TORGUE 		return -EINVAL;
1672ada8618fSAlexandre TORGUE 
1673a7770a4bSErwan Le Ray 	stm32port->rx_ch = dma_request_chan(&pdev->dev, "rx");
16740d114e9fSValentin Caron 	if (PTR_ERR(stm32port->rx_ch) == -EPROBE_DEFER)
16750d114e9fSValentin Caron 		return -EPROBE_DEFER;
16760d114e9fSValentin Caron 
1677a7770a4bSErwan Le Ray 	/* Fall back in interrupt mode for any non-deferral error */
1678a7770a4bSErwan Le Ray 	if (IS_ERR(stm32port->rx_ch))
1679a7770a4bSErwan Le Ray 		stm32port->rx_ch = NULL;
168034891872SAlexandre TORGUE 
1681a7770a4bSErwan Le Ray 	stm32port->tx_ch = dma_request_chan(&pdev->dev, "tx");
1682a7770a4bSErwan Le Ray 	if (PTR_ERR(stm32port->tx_ch) == -EPROBE_DEFER) {
1683a7770a4bSErwan Le Ray 		ret = -EPROBE_DEFER;
1684a7770a4bSErwan Le Ray 		goto err_dma_rx;
1685a7770a4bSErwan Le Ray 	}
1686a7770a4bSErwan Le Ray 	/* Fall back in interrupt mode for any non-deferral error */
1687a7770a4bSErwan Le Ray 	if (IS_ERR(stm32port->tx_ch))
1688a7770a4bSErwan Le Ray 		stm32port->tx_ch = NULL;
1689a7770a4bSErwan Le Ray 
16900d114e9fSValentin Caron 	ret = stm32_usart_init_port(stm32port, pdev);
16910d114e9fSValentin Caron 	if (ret)
16920d114e9fSValentin Caron 		goto err_dma_tx;
16930d114e9fSValentin Caron 
16940d114e9fSValentin Caron 	if (stm32port->wakeup_src) {
16950d114e9fSValentin Caron 		device_set_wakeup_capable(&pdev->dev, true);
16960d114e9fSValentin Caron 		ret = dev_pm_set_wake_irq(&pdev->dev, stm32port->port.irq);
16970d114e9fSValentin Caron 		if (ret)
16980d114e9fSValentin Caron 			goto err_deinit_port;
16990d114e9fSValentin Caron 	}
17000d114e9fSValentin Caron 
1701a7770a4bSErwan Le Ray 	if (stm32port->rx_ch && stm32_usart_of_dma_rx_probe(stm32port, pdev)) {
1702a7770a4bSErwan Le Ray 		/* Fall back in interrupt mode */
1703a7770a4bSErwan Le Ray 		dma_release_channel(stm32port->rx_ch);
1704a7770a4bSErwan Le Ray 		stm32port->rx_ch = NULL;
1705a7770a4bSErwan Le Ray 	}
1706a7770a4bSErwan Le Ray 
1707a7770a4bSErwan Le Ray 	if (stm32port->tx_ch && stm32_usart_of_dma_tx_probe(stm32port, pdev)) {
1708a7770a4bSErwan Le Ray 		/* Fall back in interrupt mode */
1709a7770a4bSErwan Le Ray 		dma_release_channel(stm32port->tx_ch);
1710a7770a4bSErwan Le Ray 		stm32port->tx_ch = NULL;
1711a7770a4bSErwan Le Ray 	}
1712a7770a4bSErwan Le Ray 
1713a7770a4bSErwan Le Ray 	if (!stm32port->rx_ch)
1714a7770a4bSErwan Le Ray 		dev_info(&pdev->dev, "interrupt mode for rx (no dma)\n");
1715a7770a4bSErwan Le Ray 	if (!stm32port->tx_ch)
1716a7770a4bSErwan Le Ray 		dev_info(&pdev->dev, "interrupt mode for tx (no dma)\n");
171734891872SAlexandre TORGUE 
171848a6092fSMaxime Coquelin 	platform_set_drvdata(pdev, &stm32port->port);
171948a6092fSMaxime Coquelin 
1720fb6dcef6SErwan Le Ray 	pm_runtime_get_noresume(&pdev->dev);
1721fb6dcef6SErwan Le Ray 	pm_runtime_set_active(&pdev->dev);
1722fb6dcef6SErwan Le Ray 	pm_runtime_enable(&pdev->dev);
172387fd0741SErwan Le Ray 
172487fd0741SErwan Le Ray 	ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port);
172587fd0741SErwan Le Ray 	if (ret)
172687fd0741SErwan Le Ray 		goto err_port;
172787fd0741SErwan Le Ray 
1728fb6dcef6SErwan Le Ray 	pm_runtime_put_sync(&pdev->dev);
1729fb6dcef6SErwan Le Ray 
173048a6092fSMaxime Coquelin 	return 0;
1731ada80043SFabrice Gasnier 
173287fd0741SErwan Le Ray err_port:
173387fd0741SErwan Le Ray 	pm_runtime_disable(&pdev->dev);
173487fd0741SErwan Le Ray 	pm_runtime_set_suspended(&pdev->dev);
173587fd0741SErwan Le Ray 	pm_runtime_put_noidle(&pdev->dev);
173687fd0741SErwan Le Ray 
17370d114e9fSValentin Caron 	if (stm32port->tx_ch)
1738a7770a4bSErwan Le Ray 		stm32_usart_of_dma_tx_remove(stm32port, pdev);
1739a7770a4bSErwan Le Ray 	if (stm32port->rx_ch)
1740a7770a4bSErwan Le Ray 		stm32_usart_of_dma_rx_remove(stm32port, pdev);
174187fd0741SErwan Le Ray 
17423d530017SAlexandre Torgue 	if (stm32port->wakeup_src)
17435297f274SErwan Le Ray 		dev_pm_clear_wake_irq(&pdev->dev);
17445297f274SErwan Le Ray 
1745a7770a4bSErwan Le Ray err_deinit_port:
17463d530017SAlexandre Torgue 	if (stm32port->wakeup_src)
17473d530017SAlexandre Torgue 		device_set_wakeup_capable(&pdev->dev, false);
1748270e5a74SFabrice Gasnier 
174997f3a085SErwan Le Ray 	stm32_usart_deinit_port(stm32port);
1750ada80043SFabrice Gasnier 
17510d114e9fSValentin Caron err_dma_tx:
17520d114e9fSValentin Caron 	if (stm32port->tx_ch)
17530d114e9fSValentin Caron 		dma_release_channel(stm32port->tx_ch);
17540d114e9fSValentin Caron 
17550d114e9fSValentin Caron err_dma_rx:
17560d114e9fSValentin Caron 	if (stm32port->rx_ch)
17570d114e9fSValentin Caron 		dma_release_channel(stm32port->rx_ch);
17580d114e9fSValentin Caron 
1759ada80043SFabrice Gasnier 	return ret;
176048a6092fSMaxime Coquelin }
176148a6092fSMaxime Coquelin 
176256f9a76cSErwan Le Ray static int stm32_usart_serial_remove(struct platform_device *pdev)
176348a6092fSMaxime Coquelin {
176448a6092fSMaxime Coquelin 	struct uart_port *port = platform_get_drvdata(pdev);
1765511c7b1bSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1766d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
176733bb2f6aSErwan Le Ray 	u32 cr3;
1768fb6dcef6SErwan Le Ray 
1769fb6dcef6SErwan Le Ray 	pm_runtime_get_sync(&pdev->dev);
17706bd6cd29SUwe Kleine-König 	uart_remove_one_port(&stm32_usart_driver, port);
177187fd0741SErwan Le Ray 
177287fd0741SErwan Le Ray 	pm_runtime_disable(&pdev->dev);
177387fd0741SErwan Le Ray 	pm_runtime_set_suspended(&pdev->dev);
177487fd0741SErwan Le Ray 	pm_runtime_put_noidle(&pdev->dev);
177534891872SAlexandre TORGUE 
177633bb2f6aSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_PEIE);
177733bb2f6aSErwan Le Ray 	cr3 = readl_relaxed(port->membase + ofs->cr3);
177833bb2f6aSErwan Le Ray 	cr3 &= ~USART_CR3_EIE;
177933bb2f6aSErwan Le Ray 	cr3 &= ~USART_CR3_DMAR;
178033bb2f6aSErwan Le Ray 	cr3 &= ~USART_CR3_DDRE;
178133bb2f6aSErwan Le Ray 	writel_relaxed(cr3, port->membase + ofs->cr3);
178234891872SAlexandre TORGUE 
178387fd0741SErwan Le Ray 	if (stm32_port->tx_ch) {
1784a7770a4bSErwan Le Ray 		stm32_usart_of_dma_tx_remove(stm32_port, pdev);
178534891872SAlexandre TORGUE 		dma_release_channel(stm32_port->tx_ch);
178687fd0741SErwan Le Ray 	}
178734891872SAlexandre TORGUE 
1788a7770a4bSErwan Le Ray 	if (stm32_port->rx_ch) {
1789a7770a4bSErwan Le Ray 		stm32_usart_of_dma_rx_remove(stm32_port, pdev);
1790a7770a4bSErwan Le Ray 		dma_release_channel(stm32_port->rx_ch);
1791a7770a4bSErwan Le Ray 	}
1792a7770a4bSErwan Le Ray 
1793a7770a4bSErwan Le Ray 	stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
1794511c7b1bSAlexandre TORGUE 
17953d530017SAlexandre Torgue 	if (stm32_port->wakeup_src) {
17965297f274SErwan Le Ray 		dev_pm_clear_wake_irq(&pdev->dev);
1797270e5a74SFabrice Gasnier 		device_init_wakeup(&pdev->dev, false);
17985297f274SErwan Le Ray 	}
1799270e5a74SFabrice Gasnier 
180097f3a085SErwan Le Ray 	stm32_usart_deinit_port(stm32_port);
180148a6092fSMaxime Coquelin 
180287fd0741SErwan Le Ray 	return 0;
180348a6092fSMaxime Coquelin }
180448a6092fSMaxime Coquelin 
18051f507b3aSValentin Caron static void __maybe_unused stm32_usart_console_putchar(struct uart_port *port, unsigned char ch)
180648a6092fSMaxime Coquelin {
1807ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1808d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
180928fb1a92SValentin Caron 	u32 isr;
181028fb1a92SValentin Caron 	int ret;
1811ada8618fSAlexandre TORGUE 
181228fb1a92SValentin Caron 	ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr, isr,
181328fb1a92SValentin Caron 						(isr & USART_SR_TXE), 100,
181428fb1a92SValentin Caron 						STM32_USART_TIMEOUT_USEC);
181528fb1a92SValentin Caron 	if (ret != 0) {
181628fb1a92SValentin Caron 		dev_err(port->dev, "Error while sending data in UART TX : %d\n", ret);
181728fb1a92SValentin Caron 		return;
181828fb1a92SValentin Caron 	}
1819ada8618fSAlexandre TORGUE 	writel_relaxed(ch, port->membase + ofs->tdr);
182048a6092fSMaxime Coquelin }
182148a6092fSMaxime Coquelin 
18221f507b3aSValentin Caron #ifdef CONFIG_SERIAL_STM32_CONSOLE
182356f9a76cSErwan Le Ray static void stm32_usart_console_write(struct console *co, const char *s,
182492fc0023SErwan Le Ray 				      unsigned int cnt)
182548a6092fSMaxime Coquelin {
182648a6092fSMaxime Coquelin 	struct uart_port *port = &stm32_ports[co->index].port;
1827ada8618fSAlexandre TORGUE 	struct stm32_port *stm32_port = to_stm32_port(port);
1828d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1829d825f0beSStephen Boyd 	const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
183048a6092fSMaxime Coquelin 	unsigned long flags;
183148a6092fSMaxime Coquelin 	u32 old_cr1, new_cr1;
183248a6092fSMaxime Coquelin 	int locked = 1;
183348a6092fSMaxime Coquelin 
1834cea37afdSJohan Hovold 	if (oops_in_progress)
1835cea37afdSJohan Hovold 		locked = spin_trylock_irqsave(&port->lock, flags);
183648a6092fSMaxime Coquelin 	else
1837cea37afdSJohan Hovold 		spin_lock_irqsave(&port->lock, flags);
183848a6092fSMaxime Coquelin 
183987f1f809SAlexandre TORGUE 	/* Save and disable interrupts, enable the transmitter */
1840ada8618fSAlexandre TORGUE 	old_cr1 = readl_relaxed(port->membase + ofs->cr1);
184148a6092fSMaxime Coquelin 	new_cr1 = old_cr1 & ~USART_CR1_IE_MASK;
184287f1f809SAlexandre TORGUE 	new_cr1 |=  USART_CR1_TE | BIT(cfg->uart_enable_bit);
1843ada8618fSAlexandre TORGUE 	writel_relaxed(new_cr1, port->membase + ofs->cr1);
184448a6092fSMaxime Coquelin 
184556f9a76cSErwan Le Ray 	uart_console_write(port, s, cnt, stm32_usart_console_putchar);
184648a6092fSMaxime Coquelin 
184748a6092fSMaxime Coquelin 	/* Restore interrupt state */
1848ada8618fSAlexandre TORGUE 	writel_relaxed(old_cr1, port->membase + ofs->cr1);
184948a6092fSMaxime Coquelin 
185048a6092fSMaxime Coquelin 	if (locked)
1851cea37afdSJohan Hovold 		spin_unlock_irqrestore(&port->lock, flags);
185248a6092fSMaxime Coquelin }
185348a6092fSMaxime Coquelin 
185456f9a76cSErwan Le Ray static int stm32_usart_console_setup(struct console *co, char *options)
185548a6092fSMaxime Coquelin {
185648a6092fSMaxime Coquelin 	struct stm32_port *stm32port;
185748a6092fSMaxime Coquelin 	int baud = 9600;
185848a6092fSMaxime Coquelin 	int bits = 8;
185948a6092fSMaxime Coquelin 	int parity = 'n';
186048a6092fSMaxime Coquelin 	int flow = 'n';
186148a6092fSMaxime Coquelin 
186248a6092fSMaxime Coquelin 	if (co->index >= STM32_MAX_PORTS)
186348a6092fSMaxime Coquelin 		return -ENODEV;
186448a6092fSMaxime Coquelin 
186548a6092fSMaxime Coquelin 	stm32port = &stm32_ports[co->index];
186648a6092fSMaxime Coquelin 
186748a6092fSMaxime Coquelin 	/*
186848a6092fSMaxime Coquelin 	 * This driver does not support early console initialization
186948a6092fSMaxime Coquelin 	 * (use ARM early printk support instead), so we only expect
187048a6092fSMaxime Coquelin 	 * this to be called during the uart port registration when the
187148a6092fSMaxime Coquelin 	 * driver gets probed and the port should be mapped at that point.
187248a6092fSMaxime Coquelin 	 */
187392fc0023SErwan Le Ray 	if (stm32port->port.mapbase == 0 || !stm32port->port.membase)
187448a6092fSMaxime Coquelin 		return -ENXIO;
187548a6092fSMaxime Coquelin 
187648a6092fSMaxime Coquelin 	if (options)
187748a6092fSMaxime Coquelin 		uart_parse_options(options, &baud, &parity, &bits, &flow);
187848a6092fSMaxime Coquelin 
187948a6092fSMaxime Coquelin 	return uart_set_options(&stm32port->port, co, baud, parity, bits, flow);
188048a6092fSMaxime Coquelin }
188148a6092fSMaxime Coquelin 
188248a6092fSMaxime Coquelin static struct console stm32_console = {
188348a6092fSMaxime Coquelin 	.name		= STM32_SERIAL_NAME,
188448a6092fSMaxime Coquelin 	.device		= uart_console_device,
188556f9a76cSErwan Le Ray 	.write		= stm32_usart_console_write,
188656f9a76cSErwan Le Ray 	.setup		= stm32_usart_console_setup,
188748a6092fSMaxime Coquelin 	.flags		= CON_PRINTBUFFER,
188848a6092fSMaxime Coquelin 	.index		= -1,
188948a6092fSMaxime Coquelin 	.data		= &stm32_usart_driver,
189048a6092fSMaxime Coquelin };
189148a6092fSMaxime Coquelin 
189248a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE (&stm32_console)
189348a6092fSMaxime Coquelin 
189448a6092fSMaxime Coquelin #else
189548a6092fSMaxime Coquelin #define STM32_SERIAL_CONSOLE NULL
189648a6092fSMaxime Coquelin #endif /* CONFIG_SERIAL_STM32_CONSOLE */
189748a6092fSMaxime Coquelin 
18988043b16fSValentin Caron #ifdef CONFIG_SERIAL_EARLYCON
18998043b16fSValentin Caron static void early_stm32_usart_console_putchar(struct uart_port *port, unsigned char ch)
19008043b16fSValentin Caron {
19018043b16fSValentin Caron 	struct stm32_usart_info *info = port->private_data;
19028043b16fSValentin Caron 
19038043b16fSValentin Caron 	while (!(readl_relaxed(port->membase + info->ofs.isr) & USART_SR_TXE))
19048043b16fSValentin Caron 		cpu_relax();
19058043b16fSValentin Caron 
19068043b16fSValentin Caron 	writel_relaxed(ch, port->membase + info->ofs.tdr);
19078043b16fSValentin Caron }
19088043b16fSValentin Caron 
19098043b16fSValentin Caron static void early_stm32_serial_write(struct console *console, const char *s, unsigned int count)
19108043b16fSValentin Caron {
19118043b16fSValentin Caron 	struct earlycon_device *device = console->data;
19128043b16fSValentin Caron 	struct uart_port *port = &device->port;
19138043b16fSValentin Caron 
19148043b16fSValentin Caron 	uart_console_write(port, s, count, early_stm32_usart_console_putchar);
19158043b16fSValentin Caron }
19168043b16fSValentin Caron 
19178043b16fSValentin Caron static int __init early_stm32_h7_serial_setup(struct earlycon_device *device, const char *options)
19188043b16fSValentin Caron {
19198043b16fSValentin Caron 	if (!(device->port.membase || device->port.iobase))
19208043b16fSValentin Caron 		return -ENODEV;
19218043b16fSValentin Caron 	device->port.private_data = &stm32h7_info;
19228043b16fSValentin Caron 	device->con->write = early_stm32_serial_write;
19238043b16fSValentin Caron 	return 0;
19248043b16fSValentin Caron }
19258043b16fSValentin Caron 
19268043b16fSValentin Caron static int __init early_stm32_f7_serial_setup(struct earlycon_device *device, const char *options)
19278043b16fSValentin Caron {
19288043b16fSValentin Caron 	if (!(device->port.membase || device->port.iobase))
19298043b16fSValentin Caron 		return -ENODEV;
19308043b16fSValentin Caron 	device->port.private_data = &stm32f7_info;
19318043b16fSValentin Caron 	device->con->write = early_stm32_serial_write;
19328043b16fSValentin Caron 	return 0;
19338043b16fSValentin Caron }
19348043b16fSValentin Caron 
19358043b16fSValentin Caron static int __init early_stm32_f4_serial_setup(struct earlycon_device *device, const char *options)
19368043b16fSValentin Caron {
19378043b16fSValentin Caron 	if (!(device->port.membase || device->port.iobase))
19388043b16fSValentin Caron 		return -ENODEV;
19398043b16fSValentin Caron 	device->port.private_data = &stm32f4_info;
19408043b16fSValentin Caron 	device->con->write = early_stm32_serial_write;
19418043b16fSValentin Caron 	return 0;
19428043b16fSValentin Caron }
19438043b16fSValentin Caron 
19448043b16fSValentin Caron OF_EARLYCON_DECLARE(stm32, "st,stm32h7-uart", early_stm32_h7_serial_setup);
19458043b16fSValentin Caron OF_EARLYCON_DECLARE(stm32, "st,stm32f7-uart", early_stm32_f7_serial_setup);
19468043b16fSValentin Caron OF_EARLYCON_DECLARE(stm32, "st,stm32-uart", early_stm32_f4_serial_setup);
19478043b16fSValentin Caron #endif /* CONFIG_SERIAL_EARLYCON */
19488043b16fSValentin Caron 
194948a6092fSMaxime Coquelin static struct uart_driver stm32_usart_driver = {
195048a6092fSMaxime Coquelin 	.driver_name	= DRIVER_NAME,
195148a6092fSMaxime Coquelin 	.dev_name	= STM32_SERIAL_NAME,
195248a6092fSMaxime Coquelin 	.major		= 0,
195348a6092fSMaxime Coquelin 	.minor		= 0,
195448a6092fSMaxime Coquelin 	.nr		= STM32_MAX_PORTS,
195548a6092fSMaxime Coquelin 	.cons		= STM32_SERIAL_CONSOLE,
195648a6092fSMaxime Coquelin };
195748a6092fSMaxime Coquelin 
19586eeb348cSErwan Le Ray static int __maybe_unused stm32_usart_serial_en_wakeup(struct uart_port *port,
1959fe94347dSErwan Le Ray 						       bool enable)
1960270e5a74SFabrice Gasnier {
1961270e5a74SFabrice Gasnier 	struct stm32_port *stm32_port = to_stm32_port(port);
1962d825f0beSStephen Boyd 	const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
19636eeb348cSErwan Le Ray 	struct tty_port *tport = &port->state->port;
19646eeb348cSErwan Le Ray 	int ret;
19656333a485SErwan Le Ray 	unsigned int size;
19666333a485SErwan Le Ray 	unsigned long flags;
1967270e5a74SFabrice Gasnier 
19686eeb348cSErwan Le Ray 	if (!stm32_port->wakeup_src || !tty_port_initialized(tport))
19696eeb348cSErwan Le Ray 		return 0;
1970270e5a74SFabrice Gasnier 
197112761869SErwan Le Ray 	/*
197212761869SErwan Le Ray 	 * Enable low-power wake-up and wake-up irq if argument is set to
197312761869SErwan Le Ray 	 * "enable", disable low-power wake-up and wake-up irq otherwise
197412761869SErwan Le Ray 	 */
1975270e5a74SFabrice Gasnier 	if (enable) {
197656f9a76cSErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr1, USART_CR1_UESM);
197712761869SErwan Le Ray 		stm32_usart_set_bits(port, ofs->cr3, USART_CR3_WUFIE);
19787547d9abSErwan Le Ray 		mctrl_gpio_enable_irq_wake(stm32_port->gpios);
19796eeb348cSErwan Le Ray 
19806eeb348cSErwan Le Ray 		/*
19816eeb348cSErwan Le Ray 		 * When DMA is used for reception, it must be disabled before
19826eeb348cSErwan Le Ray 		 * entering low-power mode and re-enabled when exiting from
19836eeb348cSErwan Le Ray 		 * low-power mode.
19846eeb348cSErwan Le Ray 		 */
19856eeb348cSErwan Le Ray 		if (stm32_port->rx_ch) {
19866333a485SErwan Le Ray 			spin_lock_irqsave(&port->lock, flags);
19876333a485SErwan Le Ray 			/* Avoid race with RX IRQ when DMAR is cleared */
19886eeb348cSErwan Le Ray 			stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
19896333a485SErwan Le Ray 			/* Poll data from DMA RX buffer if any */
19906333a485SErwan Le Ray 			size = stm32_usart_receive_chars(port, true);
19916333a485SErwan Le Ray 			dmaengine_terminate_async(stm32_port->rx_ch);
19926333a485SErwan Le Ray 			uart_unlock_and_check_sysrq_irqrestore(port, flags);
19936333a485SErwan Le Ray 			if (size)
19946333a485SErwan Le Ray 				tty_flip_buffer_push(tport);
19956eeb348cSErwan Le Ray 		}
19966eeb348cSErwan Le Ray 
19976eeb348cSErwan Le Ray 		/* Poll data from RX FIFO if any */
19986eeb348cSErwan Le Ray 		stm32_usart_receive_chars(port, false);
1999270e5a74SFabrice Gasnier 	} else {
20006eeb348cSErwan Le Ray 		if (stm32_port->rx_ch) {
20016eeb348cSErwan Le Ray 			ret = stm32_usart_start_rx_dma_cyclic(port);
20026eeb348cSErwan Le Ray 			if (ret)
20036eeb348cSErwan Le Ray 				return ret;
20046eeb348cSErwan Le Ray 		}
20057547d9abSErwan Le Ray 		mctrl_gpio_disable_irq_wake(stm32_port->gpios);
200656f9a76cSErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_UESM);
200712761869SErwan Le Ray 		stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE);
2008270e5a74SFabrice Gasnier 	}
20096eeb348cSErwan Le Ray 
20106eeb348cSErwan Le Ray 	return 0;
2011270e5a74SFabrice Gasnier }
2012270e5a74SFabrice Gasnier 
201356f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_suspend(struct device *dev)
2014270e5a74SFabrice Gasnier {
2015270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
20166eeb348cSErwan Le Ray 	int ret;
2017270e5a74SFabrice Gasnier 
2018270e5a74SFabrice Gasnier 	uart_suspend_port(&stm32_usart_driver, port);
2019270e5a74SFabrice Gasnier 
20206eeb348cSErwan Le Ray 	if (device_may_wakeup(dev) || device_wakeup_path(dev)) {
20216eeb348cSErwan Le Ray 		ret = stm32_usart_serial_en_wakeup(port, true);
20226eeb348cSErwan Le Ray 		if (ret)
20236eeb348cSErwan Le Ray 			return ret;
20246eeb348cSErwan Le Ray 	}
2025270e5a74SFabrice Gasnier 
202655484fccSErwan Le Ray 	/*
202755484fccSErwan Le Ray 	 * When "no_console_suspend" is enabled, keep the pinctrl default state
202855484fccSErwan Le Ray 	 * and rely on bootloader stage to restore this state upon resume.
202955484fccSErwan Le Ray 	 * Otherwise, apply the idle or sleep states depending on wakeup
203055484fccSErwan Le Ray 	 * capabilities.
203155484fccSErwan Le Ray 	 */
203255484fccSErwan Le Ray 	if (console_suspend_enabled || !uart_console(port)) {
20331631eeeaSErwan Le Ray 		if (device_may_wakeup(dev) || device_wakeup_path(dev))
203455484fccSErwan Le Ray 			pinctrl_pm_select_idle_state(dev);
203555484fccSErwan Le Ray 		else
203694616d9aSErwan Le Ray 			pinctrl_pm_select_sleep_state(dev);
203755484fccSErwan Le Ray 	}
203894616d9aSErwan Le Ray 
2039270e5a74SFabrice Gasnier 	return 0;
2040270e5a74SFabrice Gasnier }
2041270e5a74SFabrice Gasnier 
204256f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_serial_resume(struct device *dev)
2043270e5a74SFabrice Gasnier {
2044270e5a74SFabrice Gasnier 	struct uart_port *port = dev_get_drvdata(dev);
20456eeb348cSErwan Le Ray 	int ret;
2046270e5a74SFabrice Gasnier 
204794616d9aSErwan Le Ray 	pinctrl_pm_select_default_state(dev);
204894616d9aSErwan Le Ray 
20496eeb348cSErwan Le Ray 	if (device_may_wakeup(dev) || device_wakeup_path(dev)) {
20506eeb348cSErwan Le Ray 		ret = stm32_usart_serial_en_wakeup(port, false);
20516eeb348cSErwan Le Ray 		if (ret)
20526eeb348cSErwan Le Ray 			return ret;
20536eeb348cSErwan Le Ray 	}
2054270e5a74SFabrice Gasnier 
2055270e5a74SFabrice Gasnier 	return uart_resume_port(&stm32_usart_driver, port);
2056270e5a74SFabrice Gasnier }
2057270e5a74SFabrice Gasnier 
205856f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_suspend(struct device *dev)
2059fb6dcef6SErwan Le Ray {
2060fb6dcef6SErwan Le Ray 	struct uart_port *port = dev_get_drvdata(dev);
2061fb6dcef6SErwan Le Ray 	struct stm32_port *stm32port = container_of(port,
2062fb6dcef6SErwan Le Ray 			struct stm32_port, port);
2063fb6dcef6SErwan Le Ray 
2064fb6dcef6SErwan Le Ray 	clk_disable_unprepare(stm32port->clk);
2065fb6dcef6SErwan Le Ray 
2066fb6dcef6SErwan Le Ray 	return 0;
2067fb6dcef6SErwan Le Ray }
2068fb6dcef6SErwan Le Ray 
206956f9a76cSErwan Le Ray static int __maybe_unused stm32_usart_runtime_resume(struct device *dev)
2070fb6dcef6SErwan Le Ray {
2071fb6dcef6SErwan Le Ray 	struct uart_port *port = dev_get_drvdata(dev);
2072fb6dcef6SErwan Le Ray 	struct stm32_port *stm32port = container_of(port,
2073fb6dcef6SErwan Le Ray 			struct stm32_port, port);
2074fb6dcef6SErwan Le Ray 
2075fb6dcef6SErwan Le Ray 	return clk_prepare_enable(stm32port->clk);
2076fb6dcef6SErwan Le Ray }
2077fb6dcef6SErwan Le Ray 
2078270e5a74SFabrice Gasnier static const struct dev_pm_ops stm32_serial_pm_ops = {
207956f9a76cSErwan Le Ray 	SET_RUNTIME_PM_OPS(stm32_usart_runtime_suspend,
208056f9a76cSErwan Le Ray 			   stm32_usart_runtime_resume, NULL)
208156f9a76cSErwan Le Ray 	SET_SYSTEM_SLEEP_PM_OPS(stm32_usart_serial_suspend,
208256f9a76cSErwan Le Ray 				stm32_usart_serial_resume)
2083270e5a74SFabrice Gasnier };
2084270e5a74SFabrice Gasnier 
208548a6092fSMaxime Coquelin static struct platform_driver stm32_serial_driver = {
208656f9a76cSErwan Le Ray 	.probe		= stm32_usart_serial_probe,
208756f9a76cSErwan Le Ray 	.remove		= stm32_usart_serial_remove,
208848a6092fSMaxime Coquelin 	.driver	= {
208948a6092fSMaxime Coquelin 		.name	= DRIVER_NAME,
2090270e5a74SFabrice Gasnier 		.pm	= &stm32_serial_pm_ops,
209148a6092fSMaxime Coquelin 		.of_match_table = of_match_ptr(stm32_match),
209248a6092fSMaxime Coquelin 	},
209348a6092fSMaxime Coquelin };
209448a6092fSMaxime Coquelin 
209556f9a76cSErwan Le Ray static int __init stm32_usart_init(void)
209648a6092fSMaxime Coquelin {
209748a6092fSMaxime Coquelin 	static char banner[] __initdata = "STM32 USART driver initialized";
209848a6092fSMaxime Coquelin 	int ret;
209948a6092fSMaxime Coquelin 
210048a6092fSMaxime Coquelin 	pr_info("%s\n", banner);
210148a6092fSMaxime Coquelin 
210248a6092fSMaxime Coquelin 	ret = uart_register_driver(&stm32_usart_driver);
210348a6092fSMaxime Coquelin 	if (ret)
210448a6092fSMaxime Coquelin 		return ret;
210548a6092fSMaxime Coquelin 
210648a6092fSMaxime Coquelin 	ret = platform_driver_register(&stm32_serial_driver);
210748a6092fSMaxime Coquelin 	if (ret)
210848a6092fSMaxime Coquelin 		uart_unregister_driver(&stm32_usart_driver);
210948a6092fSMaxime Coquelin 
211048a6092fSMaxime Coquelin 	return ret;
211148a6092fSMaxime Coquelin }
211248a6092fSMaxime Coquelin 
211356f9a76cSErwan Le Ray static void __exit stm32_usart_exit(void)
211448a6092fSMaxime Coquelin {
211548a6092fSMaxime Coquelin 	platform_driver_unregister(&stm32_serial_driver);
211648a6092fSMaxime Coquelin 	uart_unregister_driver(&stm32_usart_driver);
211748a6092fSMaxime Coquelin }
211848a6092fSMaxime Coquelin 
211956f9a76cSErwan Le Ray module_init(stm32_usart_init);
212056f9a76cSErwan Le Ray module_exit(stm32_usart_exit);
212148a6092fSMaxime Coquelin 
212248a6092fSMaxime Coquelin MODULE_ALIAS("platform:" DRIVER_NAME);
212348a6092fSMaxime Coquelin MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver");
212448a6092fSMaxime Coquelin MODULE_LICENSE("GPL v2");
2125