1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
2a13e19cfSAndy Shevchenko /*
3a13e19cfSAndy Shevchenko * 8250_lpss.c - Driver for UART on Intel Braswell and various other Intel SoCs
4a13e19cfSAndy Shevchenko *
5a13e19cfSAndy Shevchenko * Copyright (C) 2016 Intel Corporation
6a13e19cfSAndy Shevchenko * Author: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
7a13e19cfSAndy Shevchenko */
8a13e19cfSAndy Shevchenko
9a13e19cfSAndy Shevchenko #include <linux/bitops.h>
10a13e19cfSAndy Shevchenko #include <linux/module.h>
11a13e19cfSAndy Shevchenko #include <linux/pci.h>
12a13e19cfSAndy Shevchenko #include <linux/rational.h>
13a13e19cfSAndy Shevchenko
14a13e19cfSAndy Shevchenko #include <linux/dmaengine.h>
15fecdef93SAndy Shevchenko #include <linux/dma/dw.h>
16a13e19cfSAndy Shevchenko
17bf414f55SAndy Shevchenko #include "8250_dwlib.h"
18a13e19cfSAndy Shevchenko
196bb5d75eSAndy Shevchenko #define PCI_DEVICE_ID_INTEL_QRK_UARTx 0x0936
206bb5d75eSAndy Shevchenko
21a13e19cfSAndy Shevchenko #define PCI_DEVICE_ID_INTEL_BYT_UART1 0x0f0a
22a13e19cfSAndy Shevchenko #define PCI_DEVICE_ID_INTEL_BYT_UART2 0x0f0c
23a13e19cfSAndy Shevchenko
24a13e19cfSAndy Shevchenko #define PCI_DEVICE_ID_INTEL_BSW_UART1 0x228a
25a13e19cfSAndy Shevchenko #define PCI_DEVICE_ID_INTEL_BSW_UART2 0x228c
26a13e19cfSAndy Shevchenko
274f912b89SAndy Shevchenko #define PCI_DEVICE_ID_INTEL_EHL_UART0 0x4b96
284f912b89SAndy Shevchenko #define PCI_DEVICE_ID_INTEL_EHL_UART1 0x4b97
294f912b89SAndy Shevchenko #define PCI_DEVICE_ID_INTEL_EHL_UART2 0x4b98
304f912b89SAndy Shevchenko #define PCI_DEVICE_ID_INTEL_EHL_UART3 0x4b99
314f912b89SAndy Shevchenko #define PCI_DEVICE_ID_INTEL_EHL_UART4 0x4b9a
324f912b89SAndy Shevchenko #define PCI_DEVICE_ID_INTEL_EHL_UART5 0x4b9b
334f912b89SAndy Shevchenko
34a13e19cfSAndy Shevchenko #define PCI_DEVICE_ID_INTEL_BDW_UART1 0x9ce3
35a13e19cfSAndy Shevchenko #define PCI_DEVICE_ID_INTEL_BDW_UART2 0x9ce4
36a13e19cfSAndy Shevchenko
37a13e19cfSAndy Shevchenko /* Intel LPSS specific registers */
38a13e19cfSAndy Shevchenko
39a13e19cfSAndy Shevchenko #define BYT_PRV_CLK 0x800
40a13e19cfSAndy Shevchenko #define BYT_PRV_CLK_EN BIT(0)
41a13e19cfSAndy Shevchenko #define BYT_PRV_CLK_M_VAL_SHIFT 1
42a13e19cfSAndy Shevchenko #define BYT_PRV_CLK_N_VAL_SHIFT 16
43a13e19cfSAndy Shevchenko #define BYT_PRV_CLK_UPDATE BIT(31)
44a13e19cfSAndy Shevchenko
45a13e19cfSAndy Shevchenko #define BYT_TX_OVF_INT 0x820
46a13e19cfSAndy Shevchenko #define BYT_TX_OVF_INT_MASK BIT(1)
47a13e19cfSAndy Shevchenko
48a13e19cfSAndy Shevchenko struct lpss8250;
49a13e19cfSAndy Shevchenko
50a13e19cfSAndy Shevchenko struct lpss8250_board {
51a13e19cfSAndy Shevchenko unsigned long freq;
52a13e19cfSAndy Shevchenko unsigned int base_baud;
53a13e19cfSAndy Shevchenko int (*setup)(struct lpss8250 *, struct uart_port *p);
54fecdef93SAndy Shevchenko void (*exit)(struct lpss8250 *);
55a13e19cfSAndy Shevchenko };
56a13e19cfSAndy Shevchenko
57a13e19cfSAndy Shevchenko struct lpss8250 {
58bf414f55SAndy Shevchenko struct dw8250_port_data data;
59a13e19cfSAndy Shevchenko struct lpss8250_board *board;
60a13e19cfSAndy Shevchenko
61a13e19cfSAndy Shevchenko /* DMA parameters */
62fecdef93SAndy Shevchenko struct dw_dma_chip dma_chip;
63a13e19cfSAndy Shevchenko struct dw_dma_slave dma_param;
64a13e19cfSAndy Shevchenko u8 dma_maxburst;
65a13e19cfSAndy Shevchenko };
66a13e19cfSAndy Shevchenko
to_lpss8250(struct dw8250_port_data * data)67bf414f55SAndy Shevchenko static inline struct lpss8250 *to_lpss8250(struct dw8250_port_data *data)
68bf414f55SAndy Shevchenko {
69bf414f55SAndy Shevchenko return container_of(data, struct lpss8250, data);
70bf414f55SAndy Shevchenko }
71bf414f55SAndy Shevchenko
byt_set_termios(struct uart_port * p,struct ktermios * termios,const struct ktermios * old)72a13e19cfSAndy Shevchenko static void byt_set_termios(struct uart_port *p, struct ktermios *termios,
73bec5b814SIlpo Järvinen const struct ktermios *old)
74a13e19cfSAndy Shevchenko {
75a13e19cfSAndy Shevchenko unsigned int baud = tty_termios_baud_rate(termios);
76bf414f55SAndy Shevchenko struct lpss8250 *lpss = to_lpss8250(p->private_data);
77a13e19cfSAndy Shevchenko unsigned long fref = lpss->board->freq, fuart = baud * 16;
78a13e19cfSAndy Shevchenko unsigned long w = BIT(15) - 1;
79a13e19cfSAndy Shevchenko unsigned long m, n;
80a13e19cfSAndy Shevchenko u32 reg;
81a13e19cfSAndy Shevchenko
82a13e19cfSAndy Shevchenko /* Gracefully handle the B0 case: fall back to B9600 */
83a13e19cfSAndy Shevchenko fuart = fuart ? fuart : 9600 * 16;
84a13e19cfSAndy Shevchenko
85a13e19cfSAndy Shevchenko /* Get Fuart closer to Fref */
86a13e19cfSAndy Shevchenko fuart *= rounddown_pow_of_two(fref / fuart);
87a13e19cfSAndy Shevchenko
88a13e19cfSAndy Shevchenko /*
89a13e19cfSAndy Shevchenko * For baud rates 0.5M, 1M, 1.5M, 2M, 2.5M, 3M, 3.5M and 4M the
90a13e19cfSAndy Shevchenko * dividers must be adjusted.
91a13e19cfSAndy Shevchenko *
92a13e19cfSAndy Shevchenko * uartclk = (m / n) * 100 MHz, where m <= n
93a13e19cfSAndy Shevchenko */
94a13e19cfSAndy Shevchenko rational_best_approximation(fuart, fref, w, w, &m, &n);
95a13e19cfSAndy Shevchenko p->uartclk = fuart;
96a13e19cfSAndy Shevchenko
97a13e19cfSAndy Shevchenko /* Reset the clock */
98a13e19cfSAndy Shevchenko reg = (m << BYT_PRV_CLK_M_VAL_SHIFT) | (n << BYT_PRV_CLK_N_VAL_SHIFT);
99a13e19cfSAndy Shevchenko writel(reg, p->membase + BYT_PRV_CLK);
100a13e19cfSAndy Shevchenko reg |= BYT_PRV_CLK_EN | BYT_PRV_CLK_UPDATE;
101a13e19cfSAndy Shevchenko writel(reg, p->membase + BYT_PRV_CLK);
102a13e19cfSAndy Shevchenko
1037c4fc082SAndy Shevchenko dw8250_do_set_termios(p, termios, old);
104a13e19cfSAndy Shevchenko }
105a13e19cfSAndy Shevchenko
byt_get_mctrl(struct uart_port * port)106a13e19cfSAndy Shevchenko static unsigned int byt_get_mctrl(struct uart_port *port)
107a13e19cfSAndy Shevchenko {
108a13e19cfSAndy Shevchenko unsigned int ret = serial8250_do_get_mctrl(port);
109a13e19cfSAndy Shevchenko
110a13e19cfSAndy Shevchenko /* Force DCD and DSR signals to permanently be reported as active */
111a13e19cfSAndy Shevchenko ret |= TIOCM_CAR | TIOCM_DSR;
112a13e19cfSAndy Shevchenko
113a13e19cfSAndy Shevchenko return ret;
114a13e19cfSAndy Shevchenko }
115a13e19cfSAndy Shevchenko
byt_serial_setup(struct lpss8250 * lpss,struct uart_port * port)116a13e19cfSAndy Shevchenko static int byt_serial_setup(struct lpss8250 *lpss, struct uart_port *port)
117a13e19cfSAndy Shevchenko {
118a13e19cfSAndy Shevchenko struct dw_dma_slave *param = &lpss->dma_param;
119a13e19cfSAndy Shevchenko struct pci_dev *pdev = to_pci_dev(port->dev);
1205318f70dSAndy Shevchenko struct pci_dev *dma_dev;
121a13e19cfSAndy Shevchenko
122a13e19cfSAndy Shevchenko switch (pdev->device) {
123a13e19cfSAndy Shevchenko case PCI_DEVICE_ID_INTEL_BYT_UART1:
124a13e19cfSAndy Shevchenko case PCI_DEVICE_ID_INTEL_BSW_UART1:
125a13e19cfSAndy Shevchenko case PCI_DEVICE_ID_INTEL_BDW_UART1:
126a13e19cfSAndy Shevchenko param->src_id = 3;
127a13e19cfSAndy Shevchenko param->dst_id = 2;
128a13e19cfSAndy Shevchenko break;
129a13e19cfSAndy Shevchenko case PCI_DEVICE_ID_INTEL_BYT_UART2:
130a13e19cfSAndy Shevchenko case PCI_DEVICE_ID_INTEL_BSW_UART2:
131a13e19cfSAndy Shevchenko case PCI_DEVICE_ID_INTEL_BDW_UART2:
132a13e19cfSAndy Shevchenko param->src_id = 5;
133a13e19cfSAndy Shevchenko param->dst_id = 4;
134a13e19cfSAndy Shevchenko break;
135a13e19cfSAndy Shevchenko default:
136a13e19cfSAndy Shevchenko return -EINVAL;
137a13e19cfSAndy Shevchenko }
138a13e19cfSAndy Shevchenko
1395318f70dSAndy Shevchenko dma_dev = pci_get_slot(pdev->bus, PCI_DEVFN(PCI_SLOT(pdev->devfn), 0));
1405318f70dSAndy Shevchenko
141a13e19cfSAndy Shevchenko param->dma_dev = &dma_dev->dev;
142a13e19cfSAndy Shevchenko param->m_master = 0;
143a13e19cfSAndy Shevchenko param->p_master = 1;
144a13e19cfSAndy Shevchenko
145a13e19cfSAndy Shevchenko lpss->dma_maxburst = 16;
146a13e19cfSAndy Shevchenko
147a13e19cfSAndy Shevchenko port->set_termios = byt_set_termios;
148a13e19cfSAndy Shevchenko port->get_mctrl = byt_get_mctrl;
149a13e19cfSAndy Shevchenko
150a13e19cfSAndy Shevchenko /* Disable TX counter interrupts */
151a13e19cfSAndy Shevchenko writel(BYT_TX_OVF_INT_MASK, port->membase + BYT_TX_OVF_INT);
152a13e19cfSAndy Shevchenko
153a13e19cfSAndy Shevchenko return 0;
154a13e19cfSAndy Shevchenko }
155a13e19cfSAndy Shevchenko
byt_serial_exit(struct lpss8250 * lpss)1565318f70dSAndy Shevchenko static void byt_serial_exit(struct lpss8250 *lpss)
1575318f70dSAndy Shevchenko {
1585318f70dSAndy Shevchenko struct dw_dma_slave *param = &lpss->dma_param;
1595318f70dSAndy Shevchenko
1605318f70dSAndy Shevchenko /* Paired with pci_get_slot() in the byt_serial_setup() above */
1615318f70dSAndy Shevchenko put_device(param->dma_dev);
1625318f70dSAndy Shevchenko }
1635318f70dSAndy Shevchenko
ehl_serial_setup(struct lpss8250 * lpss,struct uart_port * port)1641b91d97cSAndy Shevchenko static int ehl_serial_setup(struct lpss8250 *lpss, struct uart_port *port)
1651b91d97cSAndy Shevchenko {
1660a9410b9SAndy Shevchenko struct uart_8250_dma *dma = &lpss->data.dma;
1670a9410b9SAndy Shevchenko struct uart_8250_port *up = up_to_u8250p(port);
1680a9410b9SAndy Shevchenko
1690a9410b9SAndy Shevchenko /*
1700a9410b9SAndy Shevchenko * This simply makes the checks in the 8250_port to try the DMA
1710a9410b9SAndy Shevchenko * channel request which in turn uses the magic of ACPI tables
1720a9410b9SAndy Shevchenko * parsing (see drivers/dma/acpi-dma.c for the details) and
1730a9410b9SAndy Shevchenko * matching with the registered General Purpose DMA controllers.
1740a9410b9SAndy Shevchenko */
1750a9410b9SAndy Shevchenko up->dma = dma;
1762cb33151SAman Kumar
177*7090abd6SIlpo Järvinen lpss->dma_maxburst = 16;
178*7090abd6SIlpo Järvinen
1792cb33151SAman Kumar port->set_termios = dw8250_do_set_termios;
1802cb33151SAman Kumar
1811b91d97cSAndy Shevchenko return 0;
1821b91d97cSAndy Shevchenko }
1831b91d97cSAndy Shevchenko
ehl_serial_exit(struct lpss8250 * lpss)1845318f70dSAndy Shevchenko static void ehl_serial_exit(struct lpss8250 *lpss)
1855318f70dSAndy Shevchenko {
1865318f70dSAndy Shevchenko struct uart_8250_port *up = serial8250_get_port(lpss->data.line);
1875318f70dSAndy Shevchenko
1885318f70dSAndy Shevchenko up->dma = NULL;
1895318f70dSAndy Shevchenko }
1905318f70dSAndy Shevchenko
191fecdef93SAndy Shevchenko #ifdef CONFIG_SERIAL_8250_DMA
192fecdef93SAndy Shevchenko static const struct dw_dma_platform_data qrk_serial_dma_pdata = {
193fecdef93SAndy Shevchenko .nr_channels = 2,
194fecdef93SAndy Shevchenko .chan_allocation_order = CHAN_ALLOCATION_ASCENDING,
195fecdef93SAndy Shevchenko .chan_priority = CHAN_PRIORITY_ASCENDING,
196fecdef93SAndy Shevchenko .block_size = 4095,
197fecdef93SAndy Shevchenko .nr_masters = 1,
198fecdef93SAndy Shevchenko .data_width = {4},
199bd2c6636SEugeniy Paltsev .multi_block = {0},
200fecdef93SAndy Shevchenko };
201fecdef93SAndy Shevchenko
qrk_serial_setup_dma(struct lpss8250 * lpss,struct uart_port * port)202fecdef93SAndy Shevchenko static void qrk_serial_setup_dma(struct lpss8250 *lpss, struct uart_port *port)
203fecdef93SAndy Shevchenko {
204bf414f55SAndy Shevchenko struct uart_8250_dma *dma = &lpss->data.dma;
205fecdef93SAndy Shevchenko struct dw_dma_chip *chip = &lpss->dma_chip;
206fecdef93SAndy Shevchenko struct dw_dma_slave *param = &lpss->dma_param;
207fecdef93SAndy Shevchenko struct pci_dev *pdev = to_pci_dev(port->dev);
208fecdef93SAndy Shevchenko int ret;
209fecdef93SAndy Shevchenko
210ea5ab2e4SNavid Emamdoost chip->pdata = &qrk_serial_dma_pdata;
211fecdef93SAndy Shevchenko chip->dev = &pdev->dev;
212f6bbb9f5SAndy Shevchenko chip->id = pdev->devfn;
213ba061c1aSAndy Shevchenko chip->irq = pci_irq_vector(pdev, 0);
214fecdef93SAndy Shevchenko chip->regs = pci_ioremap_bar(pdev, 1);
215ea5ab2e4SNavid Emamdoost if (!chip->regs)
216ea5ab2e4SNavid Emamdoost return;
217fecdef93SAndy Shevchenko
218fecdef93SAndy Shevchenko /* Falling back to PIO mode if DMA probing fails */
219fecdef93SAndy Shevchenko ret = dw_dma_probe(chip);
220fecdef93SAndy Shevchenko if (ret)
221fecdef93SAndy Shevchenko return;
222fecdef93SAndy Shevchenko
223eca84e99SAndy Shevchenko pci_try_set_mwi(pdev);
2243f3a4695SAndy Shevchenko
225fecdef93SAndy Shevchenko /* Special DMA address for UART */
226fecdef93SAndy Shevchenko dma->rx_dma_addr = 0xfffff000;
227fecdef93SAndy Shevchenko dma->tx_dma_addr = 0xfffff000;
228fecdef93SAndy Shevchenko
229fecdef93SAndy Shevchenko param->dma_dev = &pdev->dev;
230fecdef93SAndy Shevchenko param->src_id = 0;
231fecdef93SAndy Shevchenko param->dst_id = 1;
232fecdef93SAndy Shevchenko param->hs_polarity = true;
233fecdef93SAndy Shevchenko
234fecdef93SAndy Shevchenko lpss->dma_maxburst = 8;
235fecdef93SAndy Shevchenko }
236fecdef93SAndy Shevchenko
qrk_serial_exit_dma(struct lpss8250 * lpss)237fecdef93SAndy Shevchenko static void qrk_serial_exit_dma(struct lpss8250 *lpss)
238fecdef93SAndy Shevchenko {
239ea5ab2e4SNavid Emamdoost struct dw_dma_chip *chip = &lpss->dma_chip;
240fecdef93SAndy Shevchenko struct dw_dma_slave *param = &lpss->dma_param;
241fecdef93SAndy Shevchenko
242fecdef93SAndy Shevchenko if (!param->dma_dev)
243fecdef93SAndy Shevchenko return;
244ea5ab2e4SNavid Emamdoost
245ea5ab2e4SNavid Emamdoost dw_dma_remove(chip);
246ea5ab2e4SNavid Emamdoost
247ea5ab2e4SNavid Emamdoost pci_iounmap(to_pci_dev(chip->dev), chip->regs);
248fecdef93SAndy Shevchenko }
249fecdef93SAndy Shevchenko #else /* CONFIG_SERIAL_8250_DMA */
qrk_serial_setup_dma(struct lpss8250 * lpss,struct uart_port * port)250fecdef93SAndy Shevchenko static void qrk_serial_setup_dma(struct lpss8250 *lpss, struct uart_port *port) {}
qrk_serial_exit_dma(struct lpss8250 * lpss)251fecdef93SAndy Shevchenko static void qrk_serial_exit_dma(struct lpss8250 *lpss) {}
252fecdef93SAndy Shevchenko #endif /* !CONFIG_SERIAL_8250_DMA */
253fecdef93SAndy Shevchenko
qrk_serial_setup(struct lpss8250 * lpss,struct uart_port * port)25460a9244aSAndy Shevchenko static int qrk_serial_setup(struct lpss8250 *lpss, struct uart_port *port)
25560a9244aSAndy Shevchenko {
256fecdef93SAndy Shevchenko qrk_serial_setup_dma(lpss, port);
25760a9244aSAndy Shevchenko return 0;
25860a9244aSAndy Shevchenko }
25960a9244aSAndy Shevchenko
qrk_serial_exit(struct lpss8250 * lpss)260fecdef93SAndy Shevchenko static void qrk_serial_exit(struct lpss8250 *lpss)
261fecdef93SAndy Shevchenko {
262fecdef93SAndy Shevchenko qrk_serial_exit_dma(lpss);
263fecdef93SAndy Shevchenko }
264fecdef93SAndy Shevchenko
lpss8250_dma_filter(struct dma_chan * chan,void * param)265a13e19cfSAndy Shevchenko static bool lpss8250_dma_filter(struct dma_chan *chan, void *param)
266a13e19cfSAndy Shevchenko {
267a13e19cfSAndy Shevchenko struct dw_dma_slave *dws = param;
268a13e19cfSAndy Shevchenko
269a13e19cfSAndy Shevchenko if (dws->dma_dev != chan->device->dev)
270a13e19cfSAndy Shevchenko return false;
271a13e19cfSAndy Shevchenko
272a13e19cfSAndy Shevchenko chan->private = dws;
273a13e19cfSAndy Shevchenko return true;
274a13e19cfSAndy Shevchenko }
275a13e19cfSAndy Shevchenko
lpss8250_dma_setup(struct lpss8250 * lpss,struct uart_8250_port * port)276a13e19cfSAndy Shevchenko static int lpss8250_dma_setup(struct lpss8250 *lpss, struct uart_8250_port *port)
277a13e19cfSAndy Shevchenko {
278bf414f55SAndy Shevchenko struct uart_8250_dma *dma = &lpss->data.dma;
279a13e19cfSAndy Shevchenko struct dw_dma_slave *rx_param, *tx_param;
280a13e19cfSAndy Shevchenko struct device *dev = port->port.dev;
281a13e19cfSAndy Shevchenko
2821bfcbe58SIlpo Järvinen if (!lpss->dma_param.dma_dev) {
2831bfcbe58SIlpo Järvinen dma = port->dma;
2841bfcbe58SIlpo Järvinen if (dma)
2851bfcbe58SIlpo Järvinen goto out_configuration_only;
2861bfcbe58SIlpo Järvinen
2876bb5d75eSAndy Shevchenko return 0;
2881bfcbe58SIlpo Järvinen }
2896bb5d75eSAndy Shevchenko
290a13e19cfSAndy Shevchenko rx_param = devm_kzalloc(dev, sizeof(*rx_param), GFP_KERNEL);
291a13e19cfSAndy Shevchenko if (!rx_param)
292a13e19cfSAndy Shevchenko return -ENOMEM;
293a13e19cfSAndy Shevchenko
294a13e19cfSAndy Shevchenko tx_param = devm_kzalloc(dev, sizeof(*tx_param), GFP_KERNEL);
295a13e19cfSAndy Shevchenko if (!tx_param)
296a13e19cfSAndy Shevchenko return -ENOMEM;
297a13e19cfSAndy Shevchenko
298a13e19cfSAndy Shevchenko *rx_param = lpss->dma_param;
299a13e19cfSAndy Shevchenko *tx_param = lpss->dma_param;
300a13e19cfSAndy Shevchenko
301a13e19cfSAndy Shevchenko dma->fn = lpss8250_dma_filter;
302a13e19cfSAndy Shevchenko dma->rx_param = rx_param;
303a13e19cfSAndy Shevchenko dma->tx_param = tx_param;
304a13e19cfSAndy Shevchenko
305a13e19cfSAndy Shevchenko port->dma = dma;
3061bfcbe58SIlpo Järvinen
3071bfcbe58SIlpo Järvinen out_configuration_only:
3081bfcbe58SIlpo Järvinen dma->rxconf.src_maxburst = lpss->dma_maxburst;
3091bfcbe58SIlpo Järvinen dma->txconf.dst_maxburst = lpss->dma_maxburst;
3101bfcbe58SIlpo Järvinen
311a13e19cfSAndy Shevchenko return 0;
312a13e19cfSAndy Shevchenko }
313a13e19cfSAndy Shevchenko
lpss8250_probe(struct pci_dev * pdev,const struct pci_device_id * id)314a13e19cfSAndy Shevchenko static int lpss8250_probe(struct pci_dev *pdev, const struct pci_device_id *id)
315a13e19cfSAndy Shevchenko {
316a13e19cfSAndy Shevchenko struct uart_8250_port uart;
317a13e19cfSAndy Shevchenko struct lpss8250 *lpss;
318a13e19cfSAndy Shevchenko int ret;
319a13e19cfSAndy Shevchenko
320a13e19cfSAndy Shevchenko ret = pcim_enable_device(pdev);
321a13e19cfSAndy Shevchenko if (ret)
322a13e19cfSAndy Shevchenko return ret;
323a13e19cfSAndy Shevchenko
324254cc774SFelipe Balbi pci_set_master(pdev);
325254cc774SFelipe Balbi
326a13e19cfSAndy Shevchenko lpss = devm_kzalloc(&pdev->dev, sizeof(*lpss), GFP_KERNEL);
327a13e19cfSAndy Shevchenko if (!lpss)
328a13e19cfSAndy Shevchenko return -ENOMEM;
329a13e19cfSAndy Shevchenko
330254cc774SFelipe Balbi ret = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
331254cc774SFelipe Balbi if (ret < 0)
332254cc774SFelipe Balbi return ret;
333254cc774SFelipe Balbi
334a13e19cfSAndy Shevchenko lpss->board = (struct lpss8250_board *)id->driver_data;
335a13e19cfSAndy Shevchenko
336a13e19cfSAndy Shevchenko memset(&uart, 0, sizeof(struct uart_8250_port));
337a13e19cfSAndy Shevchenko
338a13e19cfSAndy Shevchenko uart.port.dev = &pdev->dev;
339254cc774SFelipe Balbi uart.port.irq = pci_irq_vector(pdev, 0);
340bf414f55SAndy Shevchenko uart.port.private_data = &lpss->data;
341a13e19cfSAndy Shevchenko uart.port.type = PORT_16550A;
34279b3e69fSIlpo Järvinen uart.port.iotype = UPIO_MEM32;
343a13e19cfSAndy Shevchenko uart.port.regshift = 2;
344a13e19cfSAndy Shevchenko uart.port.uartclk = lpss->board->base_baud * 16;
345a13e19cfSAndy Shevchenko uart.port.flags = UPF_SHARE_IRQ | UPF_FIXED_PORT | UPF_FIXED_TYPE;
346a13e19cfSAndy Shevchenko uart.capabilities = UART_CAP_FIFO | UART_CAP_AFE;
347a13e19cfSAndy Shevchenko uart.port.mapbase = pci_resource_start(pdev, 0);
348a13e19cfSAndy Shevchenko uart.port.membase = pcim_iomap(pdev, 0, 0);
349a13e19cfSAndy Shevchenko if (!uart.port.membase)
350a13e19cfSAndy Shevchenko return -ENOMEM;
351a13e19cfSAndy Shevchenko
352a13e19cfSAndy Shevchenko ret = lpss->board->setup(lpss, &uart.port);
353a13e19cfSAndy Shevchenko if (ret)
354a13e19cfSAndy Shevchenko return ret;
355a13e19cfSAndy Shevchenko
356b4d0aac2SAndy Shevchenko dw8250_setup_port(&uart.port);
357b4d0aac2SAndy Shevchenko
358a13e19cfSAndy Shevchenko ret = lpss8250_dma_setup(lpss, &uart);
359a13e19cfSAndy Shevchenko if (ret)
360fecdef93SAndy Shevchenko goto err_exit;
361a13e19cfSAndy Shevchenko
362a13e19cfSAndy Shevchenko ret = serial8250_register_8250_port(&uart);
363a13e19cfSAndy Shevchenko if (ret < 0)
364fecdef93SAndy Shevchenko goto err_exit;
365a13e19cfSAndy Shevchenko
366bf414f55SAndy Shevchenko lpss->data.line = ret;
367a13e19cfSAndy Shevchenko
368a13e19cfSAndy Shevchenko pci_set_drvdata(pdev, lpss);
369a13e19cfSAndy Shevchenko return 0;
370fecdef93SAndy Shevchenko
371fecdef93SAndy Shevchenko err_exit:
372fecdef93SAndy Shevchenko lpss->board->exit(lpss);
373254cc774SFelipe Balbi pci_free_irq_vectors(pdev);
374fecdef93SAndy Shevchenko return ret;
375a13e19cfSAndy Shevchenko }
376a13e19cfSAndy Shevchenko
lpss8250_remove(struct pci_dev * pdev)377a13e19cfSAndy Shevchenko static void lpss8250_remove(struct pci_dev *pdev)
378a13e19cfSAndy Shevchenko {
379a13e19cfSAndy Shevchenko struct lpss8250 *lpss = pci_get_drvdata(pdev);
380a13e19cfSAndy Shevchenko
381bf414f55SAndy Shevchenko serial8250_unregister_port(lpss->data.line);
3823f080878SAndy Shevchenko
383fecdef93SAndy Shevchenko lpss->board->exit(lpss);
384254cc774SFelipe Balbi pci_free_irq_vectors(pdev);
385a13e19cfSAndy Shevchenko }
386a13e19cfSAndy Shevchenko
387a13e19cfSAndy Shevchenko static const struct lpss8250_board byt_board = {
388a13e19cfSAndy Shevchenko .freq = 100000000,
389a13e19cfSAndy Shevchenko .base_baud = 2764800,
390a13e19cfSAndy Shevchenko .setup = byt_serial_setup,
3915318f70dSAndy Shevchenko .exit = byt_serial_exit,
392a13e19cfSAndy Shevchenko };
393a13e19cfSAndy Shevchenko
3944f912b89SAndy Shevchenko static const struct lpss8250_board ehl_board = {
3954f912b89SAndy Shevchenko .freq = 200000000,
3964f912b89SAndy Shevchenko .base_baud = 12500000,
3971b91d97cSAndy Shevchenko .setup = ehl_serial_setup,
3985318f70dSAndy Shevchenko .exit = ehl_serial_exit,
3994f912b89SAndy Shevchenko };
4004f912b89SAndy Shevchenko
4016bb5d75eSAndy Shevchenko static const struct lpss8250_board qrk_board = {
4026bb5d75eSAndy Shevchenko .freq = 44236800,
4036bb5d75eSAndy Shevchenko .base_baud = 2764800,
40460a9244aSAndy Shevchenko .setup = qrk_serial_setup,
405fecdef93SAndy Shevchenko .exit = qrk_serial_exit,
4066bb5d75eSAndy Shevchenko };
4076bb5d75eSAndy Shevchenko
408a13e19cfSAndy Shevchenko static const struct pci_device_id pci_ids[] = {
409d53aa935SAndy Shevchenko { PCI_DEVICE_DATA(INTEL, QRK_UARTx, &qrk_board) },
4104f912b89SAndy Shevchenko { PCI_DEVICE_DATA(INTEL, EHL_UART0, &ehl_board) },
4114f912b89SAndy Shevchenko { PCI_DEVICE_DATA(INTEL, EHL_UART1, &ehl_board) },
4124f912b89SAndy Shevchenko { PCI_DEVICE_DATA(INTEL, EHL_UART2, &ehl_board) },
4134f912b89SAndy Shevchenko { PCI_DEVICE_DATA(INTEL, EHL_UART3, &ehl_board) },
4144f912b89SAndy Shevchenko { PCI_DEVICE_DATA(INTEL, EHL_UART4, &ehl_board) },
4154f912b89SAndy Shevchenko { PCI_DEVICE_DATA(INTEL, EHL_UART5, &ehl_board) },
416d53aa935SAndy Shevchenko { PCI_DEVICE_DATA(INTEL, BYT_UART1, &byt_board) },
417d53aa935SAndy Shevchenko { PCI_DEVICE_DATA(INTEL, BYT_UART2, &byt_board) },
418d53aa935SAndy Shevchenko { PCI_DEVICE_DATA(INTEL, BSW_UART1, &byt_board) },
419d53aa935SAndy Shevchenko { PCI_DEVICE_DATA(INTEL, BSW_UART2, &byt_board) },
420d53aa935SAndy Shevchenko { PCI_DEVICE_DATA(INTEL, BDW_UART1, &byt_board) },
421d53aa935SAndy Shevchenko { PCI_DEVICE_DATA(INTEL, BDW_UART2, &byt_board) },
422d53aa935SAndy Shevchenko { }
423a13e19cfSAndy Shevchenko };
424a13e19cfSAndy Shevchenko MODULE_DEVICE_TABLE(pci, pci_ids);
425a13e19cfSAndy Shevchenko
426a13e19cfSAndy Shevchenko static struct pci_driver lpss8250_pci_driver = {
427a13e19cfSAndy Shevchenko .name = "8250_lpss",
428a13e19cfSAndy Shevchenko .id_table = pci_ids,
429a13e19cfSAndy Shevchenko .probe = lpss8250_probe,
430a13e19cfSAndy Shevchenko .remove = lpss8250_remove,
431a13e19cfSAndy Shevchenko };
432a13e19cfSAndy Shevchenko
433a13e19cfSAndy Shevchenko module_pci_driver(lpss8250_pci_driver);
434a13e19cfSAndy Shevchenko
435a13e19cfSAndy Shevchenko MODULE_AUTHOR("Intel Corporation");
436a13e19cfSAndy Shevchenko MODULE_LICENSE("GPL v2");
437a13e19cfSAndy Shevchenko MODULE_DESCRIPTION("Intel LPSS UART driver");
438