xref: /openbmc/linux/drivers/tty/serial/8250/8250_fintek.c (revision 58178914ae5bad449d8e53e38c7171ec85ad2c9a)
128e3fb6cSRicardo Ribalda Delgado /*
228e3fb6cSRicardo Ribalda Delgado  *  Probe for F81216A LPC to 4 UART
328e3fb6cSRicardo Ribalda Delgado  *
4fa01e2caSRicardo Ribalda Delgado  *  Copyright (C) 2014-2016 Ricardo Ribalda, Qtechnology A/S
528e3fb6cSRicardo Ribalda Delgado  *
628e3fb6cSRicardo Ribalda Delgado  *
728e3fb6cSRicardo Ribalda Delgado  * This program is free software; you can redistribute it and/or modify
828e3fb6cSRicardo Ribalda Delgado  * it under the terms of the GNU General Public License as published by
928e3fb6cSRicardo Ribalda Delgado  * the Free Software Foundation; either version 2 of the License.
1028e3fb6cSRicardo Ribalda Delgado  */
1128e3fb6cSRicardo Ribalda Delgado #include <linux/module.h>
1228e3fb6cSRicardo Ribalda Delgado #include <linux/pci.h>
1328e3fb6cSRicardo Ribalda Delgado #include <linux/pnp.h>
1428e3fb6cSRicardo Ribalda Delgado #include <linux/kernel.h>
1528e3fb6cSRicardo Ribalda Delgado #include <linux/serial_core.h>
164da22f14SJi-Ze Hong (Peter Hong) #include <linux/irq.h>
1728e3fb6cSRicardo Ribalda Delgado #include  "8250.h"
1828e3fb6cSRicardo Ribalda Delgado 
19017bec38SRicardo Ribalda Delgado #define ADDR_PORT 0
20017bec38SRicardo Ribalda Delgado #define DATA_PORT 1
2128e3fb6cSRicardo Ribalda Delgado #define EXIT_KEY 0xAA
2228e3fb6cSRicardo Ribalda Delgado #define CHIP_ID1  0x20
2328e3fb6cSRicardo Ribalda Delgado #define CHIP_ID2  0x21
24de48b099SJi-Ze Hong (Peter Hong) #define CHIP_ID_F81865 0x0407
25da60d6afSJi-Ze Hong (Peter Hong) #define CHIP_ID_F81866 0x1010
26c2236facSJi-Ze Hong (Peter Hong) #define CHIP_ID_F81216AD 0x1602
27c2236facSJi-Ze Hong (Peter Hong) #define CHIP_ID_F81216H 0x0501
281e26c472SJi-Ze Hong (Peter Hong) #define CHIP_ID_F81216 0x0802
2928e3fb6cSRicardo Ribalda Delgado #define VENDOR_ID1 0x23
3028e3fb6cSRicardo Ribalda Delgado #define VENDOR_ID1_VAL 0x19
3128e3fb6cSRicardo Ribalda Delgado #define VENDOR_ID2 0x24
3228e3fb6cSRicardo Ribalda Delgado #define VENDOR_ID2_VAL 0x34
3329d58642SRicardo Ribalda Delgado #define IO_ADDR1 0x61
3429d58642SRicardo Ribalda Delgado #define IO_ADDR2 0x60
3528e3fb6cSRicardo Ribalda Delgado #define LDN 0x7
3628e3fb6cSRicardo Ribalda Delgado 
3787a713c8SArnd Bergmann #define FINTEK_IRQ_MODE	0x70
384da22f14SJi-Ze Hong (Peter Hong) #define IRQ_SHARE	BIT(4)
394da22f14SJi-Ze Hong (Peter Hong) #define IRQ_MODE_MASK	(BIT(6) | BIT(5))
404da22f14SJi-Ze Hong (Peter Hong) #define IRQ_LEVEL_LOW	0
414da22f14SJi-Ze Hong (Peter Hong) #define IRQ_EDGE_HIGH	BIT(5)
424da22f14SJi-Ze Hong (Peter Hong) 
43*58178914SJi-Ze Hong (Peter Hong) /*
44*58178914SJi-Ze Hong (Peter Hong)  * F81216H clock source register, the value and mask is the same with F81866,
45*58178914SJi-Ze Hong (Peter Hong)  * but it's on F0h.
46*58178914SJi-Ze Hong (Peter Hong)  *
47*58178914SJi-Ze Hong (Peter Hong)  * Clock speeds for UART (register F0h)
48*58178914SJi-Ze Hong (Peter Hong)  * 00: 1.8432MHz.
49*58178914SJi-Ze Hong (Peter Hong)  * 01: 18.432MHz.
50*58178914SJi-Ze Hong (Peter Hong)  * 10: 24MHz.
51*58178914SJi-Ze Hong (Peter Hong)  * 11: 14.769MHz.
52*58178914SJi-Ze Hong (Peter Hong)  */
5328e3fb6cSRicardo Ribalda Delgado #define RS485  0xF0
5428e3fb6cSRicardo Ribalda Delgado #define RTS_INVERT BIT(5)
5528e3fb6cSRicardo Ribalda Delgado #define RS485_URA BIT(4)
5628e3fb6cSRicardo Ribalda Delgado #define RXW4C_IRA BIT(3)
5728e3fb6cSRicardo Ribalda Delgado #define TXW4C_IRA BIT(2)
5828e3fb6cSRicardo Ribalda Delgado 
59c2236facSJi-Ze Hong (Peter Hong) #define FIFO_CTRL		0xF6
60c2236facSJi-Ze Hong (Peter Hong) #define FIFO_MODE_MASK		(BIT(1) | BIT(0))
61c2236facSJi-Ze Hong (Peter Hong) #define FIFO_MODE_128		(BIT(1) | BIT(0))
62c2236facSJi-Ze Hong (Peter Hong) #define RXFTHR_MODE_MASK	(BIT(5) | BIT(4))
63c2236facSJi-Ze Hong (Peter Hong) #define RXFTHR_MODE_4X		BIT(5)
64c2236facSJi-Ze Hong (Peter Hong) 
65da60d6afSJi-Ze Hong (Peter Hong) #define F81216_LDN_LOW	0x0
66da60d6afSJi-Ze Hong (Peter Hong) #define F81216_LDN_HIGH	0x4
67da60d6afSJi-Ze Hong (Peter Hong) 
68da60d6afSJi-Ze Hong (Peter Hong) /*
69da60d6afSJi-Ze Hong (Peter Hong)  * F81866 registers
70da60d6afSJi-Ze Hong (Peter Hong)  *
71da60d6afSJi-Ze Hong (Peter Hong)  * The IRQ setting mode of F81866 is not the same with F81216 series.
72da60d6afSJi-Ze Hong (Peter Hong)  *	Level/Low: IRQ_MODE0:0, IRQ_MODE1:0
73da60d6afSJi-Ze Hong (Peter Hong)  *	Edge/High: IRQ_MODE0:1, IRQ_MODE1:0
74fab8a02bSLukas Redlinger  *
75fab8a02bSLukas Redlinger  * Clock speeds for UART (register F2h)
76fab8a02bSLukas Redlinger  * 00: 1.8432MHz.
77fab8a02bSLukas Redlinger  * 01: 18.432MHz.
78fab8a02bSLukas Redlinger  * 10: 24MHz.
79fab8a02bSLukas Redlinger  * 11: 14.769MHz.
80da60d6afSJi-Ze Hong (Peter Hong)  */
81da60d6afSJi-Ze Hong (Peter Hong) #define F81866_IRQ_MODE		0xf0
82da60d6afSJi-Ze Hong (Peter Hong) #define F81866_IRQ_SHARE	BIT(0)
83da60d6afSJi-Ze Hong (Peter Hong) #define F81866_IRQ_MODE0	BIT(1)
84da60d6afSJi-Ze Hong (Peter Hong) 
85da60d6afSJi-Ze Hong (Peter Hong) #define F81866_FIFO_CTRL	FIFO_CTRL
86da60d6afSJi-Ze Hong (Peter Hong) #define F81866_IRQ_MODE1	BIT(3)
87da60d6afSJi-Ze Hong (Peter Hong) 
88da60d6afSJi-Ze Hong (Peter Hong) #define F81866_LDN_LOW		0x10
89da60d6afSJi-Ze Hong (Peter Hong) #define F81866_LDN_HIGH		0x16
90da60d6afSJi-Ze Hong (Peter Hong) 
91fab8a02bSLukas Redlinger #define F81866_UART_CLK 0xF2
92fab8a02bSLukas Redlinger #define F81866_UART_CLK_MASK (BIT(1) | BIT(0))
93fab8a02bSLukas Redlinger #define F81866_UART_CLK_1_8432MHZ 0
94fab8a02bSLukas Redlinger #define F81866_UART_CLK_14_769MHZ (BIT(1) | BIT(0))
95fab8a02bSLukas Redlinger #define F81866_UART_CLK_18_432MHZ BIT(0)
96fab8a02bSLukas Redlinger #define F81866_UART_CLK_24MHZ BIT(1)
97fab8a02bSLukas Redlinger 
9892a5f11aSRicardo Ribalda Delgado struct fintek_8250 {
99c2236facSJi-Ze Hong (Peter Hong) 	u16 pid;
100017bec38SRicardo Ribalda Delgado 	u16 base_port;
10192a5f11aSRicardo Ribalda Delgado 	u8 index;
102ce8c267eSRicardo Ribalda Delgado 	u8 key;
10392a5f11aSRicardo Ribalda Delgado };
10492a5f11aSRicardo Ribalda Delgado 
105f1232ac2SJi-Ze Hong (Peter Hong) static u8 sio_read_reg(struct fintek_8250 *pdata, u8 reg)
106f1232ac2SJi-Ze Hong (Peter Hong) {
107f1232ac2SJi-Ze Hong (Peter Hong) 	outb(reg, pdata->base_port + ADDR_PORT);
108f1232ac2SJi-Ze Hong (Peter Hong) 	return inb(pdata->base_port + DATA_PORT);
109f1232ac2SJi-Ze Hong (Peter Hong) }
110f1232ac2SJi-Ze Hong (Peter Hong) 
111f1232ac2SJi-Ze Hong (Peter Hong) static void sio_write_reg(struct fintek_8250 *pdata, u8 reg, u8 data)
112f1232ac2SJi-Ze Hong (Peter Hong) {
113f1232ac2SJi-Ze Hong (Peter Hong) 	outb(reg, pdata->base_port + ADDR_PORT);
114f1232ac2SJi-Ze Hong (Peter Hong) 	outb(data, pdata->base_port + DATA_PORT);
115f1232ac2SJi-Ze Hong (Peter Hong) }
116f1232ac2SJi-Ze Hong (Peter Hong) 
117f1232ac2SJi-Ze Hong (Peter Hong) static void sio_write_mask_reg(struct fintek_8250 *pdata, u8 reg, u8 mask,
118f1232ac2SJi-Ze Hong (Peter Hong) 			       u8 data)
119f1232ac2SJi-Ze Hong (Peter Hong) {
120f1232ac2SJi-Ze Hong (Peter Hong) 	u8 tmp;
121f1232ac2SJi-Ze Hong (Peter Hong) 
122f1232ac2SJi-Ze Hong (Peter Hong) 	tmp = (sio_read_reg(pdata, reg) & ~mask) | (mask & data);
123f1232ac2SJi-Ze Hong (Peter Hong) 	sio_write_reg(pdata, reg, tmp);
124f1232ac2SJi-Ze Hong (Peter Hong) }
125f1232ac2SJi-Ze Hong (Peter Hong) 
126ce8c267eSRicardo Ribalda Delgado static int fintek_8250_enter_key(u16 base_port, u8 key)
127017bec38SRicardo Ribalda Delgado {
128fa01e2caSRicardo Ribalda Delgado 	if (!request_muxed_region(base_port, 2, "8250_fintek"))
12928e3fb6cSRicardo Ribalda Delgado 		return -EBUSY;
13028e3fb6cSRicardo Ribalda Delgado 
131ce8c267eSRicardo Ribalda Delgado 	outb(key, base_port + ADDR_PORT);
132ce8c267eSRicardo Ribalda Delgado 	outb(key, base_port + ADDR_PORT);
13328e3fb6cSRicardo Ribalda Delgado 	return 0;
13428e3fb6cSRicardo Ribalda Delgado }
13528e3fb6cSRicardo Ribalda Delgado 
136017bec38SRicardo Ribalda Delgado static void fintek_8250_exit_key(u16 base_port)
137017bec38SRicardo Ribalda Delgado {
13828e3fb6cSRicardo Ribalda Delgado 
139017bec38SRicardo Ribalda Delgado 	outb(EXIT_KEY, base_port + ADDR_PORT);
140017bec38SRicardo Ribalda Delgado 	release_region(base_port + ADDR_PORT, 2);
14128e3fb6cSRicardo Ribalda Delgado }
14228e3fb6cSRicardo Ribalda Delgado 
143f1232ac2SJi-Ze Hong (Peter Hong) static int fintek_8250_check_id(struct fintek_8250 *pdata)
14428e3fb6cSRicardo Ribalda Delgado {
145dae77f75SRicardo Ribalda Delgado 	u16 chip;
14628e3fb6cSRicardo Ribalda Delgado 
147f1232ac2SJi-Ze Hong (Peter Hong) 	if (sio_read_reg(pdata, VENDOR_ID1) != VENDOR_ID1_VAL)
14828e3fb6cSRicardo Ribalda Delgado 		return -ENODEV;
14928e3fb6cSRicardo Ribalda Delgado 
150f1232ac2SJi-Ze Hong (Peter Hong) 	if (sio_read_reg(pdata, VENDOR_ID2) != VENDOR_ID2_VAL)
15128e3fb6cSRicardo Ribalda Delgado 		return -ENODEV;
15228e3fb6cSRicardo Ribalda Delgado 
153f1232ac2SJi-Ze Hong (Peter Hong) 	chip = sio_read_reg(pdata, CHIP_ID1);
154f1232ac2SJi-Ze Hong (Peter Hong) 	chip |= sio_read_reg(pdata, CHIP_ID2) << 8;
155dae77f75SRicardo Ribalda Delgado 
1561e26c472SJi-Ze Hong (Peter Hong) 	switch (chip) {
157de48b099SJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81865:
158da60d6afSJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81866:
1591e26c472SJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81216AD:
1601e26c472SJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81216H:
1611e26c472SJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81216:
1621e26c472SJi-Ze Hong (Peter Hong) 		break;
1631e26c472SJi-Ze Hong (Peter Hong) 	default:
164dae77f75SRicardo Ribalda Delgado 		return -ENODEV;
1651e26c472SJi-Ze Hong (Peter Hong) 	}
166dae77f75SRicardo Ribalda Delgado 
167c2236facSJi-Ze Hong (Peter Hong) 	pdata->pid = chip;
16828e3fb6cSRicardo Ribalda Delgado 	return 0;
16928e3fb6cSRicardo Ribalda Delgado }
17028e3fb6cSRicardo Ribalda Delgado 
171da60d6afSJi-Ze Hong (Peter Hong) static int fintek_8250_get_ldn_range(struct fintek_8250 *pdata, int *min,
172da60d6afSJi-Ze Hong (Peter Hong) 				     int *max)
173da60d6afSJi-Ze Hong (Peter Hong) {
174da60d6afSJi-Ze Hong (Peter Hong) 	switch (pdata->pid) {
175de48b099SJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81865:
176da60d6afSJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81866:
177da60d6afSJi-Ze Hong (Peter Hong) 		*min = F81866_LDN_LOW;
178da60d6afSJi-Ze Hong (Peter Hong) 		*max = F81866_LDN_HIGH;
179da60d6afSJi-Ze Hong (Peter Hong) 		return 0;
180da60d6afSJi-Ze Hong (Peter Hong) 
181da60d6afSJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81216AD:
182da60d6afSJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81216H:
183da60d6afSJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81216:
184da60d6afSJi-Ze Hong (Peter Hong) 		*min = F81216_LDN_LOW;
185da60d6afSJi-Ze Hong (Peter Hong) 		*max = F81216_LDN_HIGH;
186da60d6afSJi-Ze Hong (Peter Hong) 		return 0;
187da60d6afSJi-Ze Hong (Peter Hong) 	}
188da60d6afSJi-Ze Hong (Peter Hong) 
189da60d6afSJi-Ze Hong (Peter Hong) 	return -ENODEV;
190da60d6afSJi-Ze Hong (Peter Hong) }
191da60d6afSJi-Ze Hong (Peter Hong) 
19241e69093SRicardo Ribalda Delgado static int fintek_8250_rs485_config(struct uart_port *port,
19328e3fb6cSRicardo Ribalda Delgado 			      struct serial_rs485 *rs485)
19428e3fb6cSRicardo Ribalda Delgado {
19528e3fb6cSRicardo Ribalda Delgado 	uint8_t config = 0;
19692a5f11aSRicardo Ribalda Delgado 	struct fintek_8250 *pdata = port->private_data;
19728e3fb6cSRicardo Ribalda Delgado 
19892a5f11aSRicardo Ribalda Delgado 	if (!pdata)
19928e3fb6cSRicardo Ribalda Delgado 		return -EINVAL;
20028e3fb6cSRicardo Ribalda Delgado 
20128e3fb6cSRicardo Ribalda Delgado 	if (rs485->flags & SER_RS485_ENABLED)
20228e3fb6cSRicardo Ribalda Delgado 		memset(rs485->padding, 0, sizeof(rs485->padding));
20328e3fb6cSRicardo Ribalda Delgado 	else
20428e3fb6cSRicardo Ribalda Delgado 		memset(rs485, 0, sizeof(*rs485));
20528e3fb6cSRicardo Ribalda Delgado 
20628e3fb6cSRicardo Ribalda Delgado 	rs485->flags &= SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND |
20728e3fb6cSRicardo Ribalda Delgado 			SER_RS485_RTS_AFTER_SEND;
20828e3fb6cSRicardo Ribalda Delgado 
20928e3fb6cSRicardo Ribalda Delgado 	if (rs485->delay_rts_before_send) {
21028e3fb6cSRicardo Ribalda Delgado 		rs485->delay_rts_before_send = 1;
21128e3fb6cSRicardo Ribalda Delgado 		config |= TXW4C_IRA;
21228e3fb6cSRicardo Ribalda Delgado 	}
21328e3fb6cSRicardo Ribalda Delgado 
21428e3fb6cSRicardo Ribalda Delgado 	if (rs485->delay_rts_after_send) {
21528e3fb6cSRicardo Ribalda Delgado 		rs485->delay_rts_after_send = 1;
21628e3fb6cSRicardo Ribalda Delgado 		config |= RXW4C_IRA;
21728e3fb6cSRicardo Ribalda Delgado 	}
21828e3fb6cSRicardo Ribalda Delgado 
21928e3fb6cSRicardo Ribalda Delgado 	if ((!!(rs485->flags & SER_RS485_RTS_ON_SEND)) ==
22028e3fb6cSRicardo Ribalda Delgado 			(!!(rs485->flags & SER_RS485_RTS_AFTER_SEND)))
22128e3fb6cSRicardo Ribalda Delgado 		rs485->flags &= SER_RS485_ENABLED;
22228e3fb6cSRicardo Ribalda Delgado 	else
22328e3fb6cSRicardo Ribalda Delgado 		config |= RS485_URA;
22428e3fb6cSRicardo Ribalda Delgado 
22528e3fb6cSRicardo Ribalda Delgado 	if (rs485->flags & SER_RS485_RTS_ON_SEND)
22628e3fb6cSRicardo Ribalda Delgado 		config |= RTS_INVERT;
22728e3fb6cSRicardo Ribalda Delgado 
228ce8c267eSRicardo Ribalda Delgado 	if (fintek_8250_enter_key(pdata->base_port, pdata->key))
22928e3fb6cSRicardo Ribalda Delgado 		return -EBUSY;
23028e3fb6cSRicardo Ribalda Delgado 
231f1232ac2SJi-Ze Hong (Peter Hong) 	sio_write_reg(pdata, LDN, pdata->index);
232f1232ac2SJi-Ze Hong (Peter Hong) 	sio_write_reg(pdata, RS485, config);
233017bec38SRicardo Ribalda Delgado 	fintek_8250_exit_key(pdata->base_port);
23428e3fb6cSRicardo Ribalda Delgado 
23541e69093SRicardo Ribalda Delgado 	port->rs485 = *rs485;
23641e69093SRicardo Ribalda Delgado 
23728e3fb6cSRicardo Ribalda Delgado 	return 0;
23828e3fb6cSRicardo Ribalda Delgado }
23928e3fb6cSRicardo Ribalda Delgado 
24006e39572SJi-Ze Hong (Peter Hong) static void fintek_8250_set_irq_mode(struct fintek_8250 *pdata, bool is_level)
24106e39572SJi-Ze Hong (Peter Hong) {
24206e39572SJi-Ze Hong (Peter Hong) 	sio_write_reg(pdata, LDN, pdata->index);
243da60d6afSJi-Ze Hong (Peter Hong) 
244da60d6afSJi-Ze Hong (Peter Hong) 	switch (pdata->pid) {
245da60d6afSJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81866:
246da60d6afSJi-Ze Hong (Peter Hong) 		sio_write_mask_reg(pdata, F81866_FIFO_CTRL, F81866_IRQ_MODE1,
247da60d6afSJi-Ze Hong (Peter Hong) 				   0);
248de48b099SJi-Ze Hong (Peter Hong) 		/* fall through */
249de48b099SJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81865:
250da60d6afSJi-Ze Hong (Peter Hong) 		sio_write_mask_reg(pdata, F81866_IRQ_MODE, F81866_IRQ_SHARE,
251da60d6afSJi-Ze Hong (Peter Hong) 				   F81866_IRQ_SHARE);
252da60d6afSJi-Ze Hong (Peter Hong) 		sio_write_mask_reg(pdata, F81866_IRQ_MODE, F81866_IRQ_MODE0,
253da60d6afSJi-Ze Hong (Peter Hong) 				   is_level ? 0 : F81866_IRQ_MODE0);
254da60d6afSJi-Ze Hong (Peter Hong) 		break;
255da60d6afSJi-Ze Hong (Peter Hong) 
256da60d6afSJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81216AD:
257da60d6afSJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81216H:
258da60d6afSJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81216:
259da60d6afSJi-Ze Hong (Peter Hong) 		sio_write_mask_reg(pdata, FINTEK_IRQ_MODE, IRQ_SHARE,
260da60d6afSJi-Ze Hong (Peter Hong) 				   IRQ_SHARE);
26106e39572SJi-Ze Hong (Peter Hong) 		sio_write_mask_reg(pdata, FINTEK_IRQ_MODE, IRQ_MODE_MASK,
26206e39572SJi-Ze Hong (Peter Hong) 				   is_level ? IRQ_LEVEL_LOW : IRQ_EDGE_HIGH);
263da60d6afSJi-Ze Hong (Peter Hong) 		break;
264da60d6afSJi-Ze Hong (Peter Hong) 	}
26506e39572SJi-Ze Hong (Peter Hong) }
26606e39572SJi-Ze Hong (Peter Hong) 
267c2236facSJi-Ze Hong (Peter Hong) static void fintek_8250_set_max_fifo(struct fintek_8250 *pdata)
268c2236facSJi-Ze Hong (Peter Hong) {
269c2236facSJi-Ze Hong (Peter Hong) 	switch (pdata->pid) {
270c2236facSJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81216H: /* 128Bytes FIFO */
271da60d6afSJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81866:
272c2236facSJi-Ze Hong (Peter Hong) 		sio_write_mask_reg(pdata, FIFO_CTRL,
273c2236facSJi-Ze Hong (Peter Hong) 				   FIFO_MODE_MASK | RXFTHR_MODE_MASK,
274c2236facSJi-Ze Hong (Peter Hong) 				   FIFO_MODE_128 | RXFTHR_MODE_4X);
275c2236facSJi-Ze Hong (Peter Hong) 		break;
276c2236facSJi-Ze Hong (Peter Hong) 
277c2236facSJi-Ze Hong (Peter Hong) 	default: /* Default 16Bytes FIFO */
278c2236facSJi-Ze Hong (Peter Hong) 		break;
279c2236facSJi-Ze Hong (Peter Hong) 	}
280c2236facSJi-Ze Hong (Peter Hong) }
281c2236facSJi-Ze Hong (Peter Hong) 
282fab8a02bSLukas Redlinger static void fintek_8250_goto_highspeed(struct uart_8250_port *uart,
283fab8a02bSLukas Redlinger 			      struct fintek_8250 *pdata)
284fab8a02bSLukas Redlinger {
285fab8a02bSLukas Redlinger 	sio_write_reg(pdata, LDN, pdata->index);
286fab8a02bSLukas Redlinger 
287fab8a02bSLukas Redlinger 	switch (pdata->pid) {
288fab8a02bSLukas Redlinger 	case CHIP_ID_F81866: /* set uart clock for high speed serial mode */
289fab8a02bSLukas Redlinger 		sio_write_mask_reg(pdata, F81866_UART_CLK,
290fab8a02bSLukas Redlinger 			F81866_UART_CLK_MASK,
291fab8a02bSLukas Redlinger 			F81866_UART_CLK_14_769MHZ);
292fab8a02bSLukas Redlinger 
293fab8a02bSLukas Redlinger 			uart->port.uartclk = 921600 * 16;
294fab8a02bSLukas Redlinger 		break;
295fab8a02bSLukas Redlinger 	default: /* leave clock speed untouched */
296fab8a02bSLukas Redlinger 		break;
297fab8a02bSLukas Redlinger 	}
298fab8a02bSLukas Redlinger }
299fab8a02bSLukas Redlinger 
300195638b6SJi-Ze Hong (Peter Hong) void fintek_8250_set_termios(struct uart_port *port, struct ktermios *termios,
301195638b6SJi-Ze Hong (Peter Hong) 			struct ktermios *old)
302195638b6SJi-Ze Hong (Peter Hong) {
303195638b6SJi-Ze Hong (Peter Hong) 	struct fintek_8250 *pdata = port->private_data;
304195638b6SJi-Ze Hong (Peter Hong) 	unsigned int baud = tty_termios_baud_rate(termios);
305195638b6SJi-Ze Hong (Peter Hong) 	int i;
306*58178914SJi-Ze Hong (Peter Hong) 	u8 reg;
307195638b6SJi-Ze Hong (Peter Hong) 	static u32 baudrate_table[] = {115200, 921600, 1152000, 1500000};
308195638b6SJi-Ze Hong (Peter Hong) 	static u8 clock_table[] = { F81866_UART_CLK_1_8432MHZ,
309195638b6SJi-Ze Hong (Peter Hong) 			F81866_UART_CLK_14_769MHZ, F81866_UART_CLK_18_432MHZ,
310195638b6SJi-Ze Hong (Peter Hong) 			F81866_UART_CLK_24MHZ };
311195638b6SJi-Ze Hong (Peter Hong) 
312*58178914SJi-Ze Hong (Peter Hong) 	switch (pdata->pid) {
313*58178914SJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81216H:
314*58178914SJi-Ze Hong (Peter Hong) 		reg = RS485;
315*58178914SJi-Ze Hong (Peter Hong) 		break;
316*58178914SJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81866:
317*58178914SJi-Ze Hong (Peter Hong) 		reg = F81866_UART_CLK;
318*58178914SJi-Ze Hong (Peter Hong) 		break;
319*58178914SJi-Ze Hong (Peter Hong) 	default:
320*58178914SJi-Ze Hong (Peter Hong) 		/* Don't change clocksource with unknown PID */
321*58178914SJi-Ze Hong (Peter Hong) 		dev_warn(port->dev,
322*58178914SJi-Ze Hong (Peter Hong) 			"%s: pid: %x Not support. use default set_termios.\n",
323*58178914SJi-Ze Hong (Peter Hong) 			__func__, pdata->pid);
324*58178914SJi-Ze Hong (Peter Hong) 		serial8250_do_set_termios(port, termios, old);
325*58178914SJi-Ze Hong (Peter Hong) 		return;
326*58178914SJi-Ze Hong (Peter Hong) 	}
327*58178914SJi-Ze Hong (Peter Hong) 
328195638b6SJi-Ze Hong (Peter Hong) 	for (i = 0; i < ARRAY_SIZE(baudrate_table); ++i) {
329195638b6SJi-Ze Hong (Peter Hong) 		if (baud > baudrate_table[i] || baudrate_table[i] % baud != 0)
330195638b6SJi-Ze Hong (Peter Hong) 			continue;
331195638b6SJi-Ze Hong (Peter Hong) 
332195638b6SJi-Ze Hong (Peter Hong) 		if (port->uartclk == baudrate_table[i] * 16)
333195638b6SJi-Ze Hong (Peter Hong) 			break;
334195638b6SJi-Ze Hong (Peter Hong) 
335195638b6SJi-Ze Hong (Peter Hong) 		if (fintek_8250_enter_key(pdata->base_port, pdata->key))
336195638b6SJi-Ze Hong (Peter Hong) 			continue;
337195638b6SJi-Ze Hong (Peter Hong) 
338195638b6SJi-Ze Hong (Peter Hong) 		port->uartclk = baudrate_table[i] * 16;
339195638b6SJi-Ze Hong (Peter Hong) 
340195638b6SJi-Ze Hong (Peter Hong) 		sio_write_reg(pdata, LDN, pdata->index);
341*58178914SJi-Ze Hong (Peter Hong) 		sio_write_mask_reg(pdata, reg, F81866_UART_CLK_MASK,
342*58178914SJi-Ze Hong (Peter Hong) 				clock_table[i]);
343195638b6SJi-Ze Hong (Peter Hong) 
344195638b6SJi-Ze Hong (Peter Hong) 		fintek_8250_exit_key(pdata->base_port);
345195638b6SJi-Ze Hong (Peter Hong) 		break;
346195638b6SJi-Ze Hong (Peter Hong) 	}
347195638b6SJi-Ze Hong (Peter Hong) 
348195638b6SJi-Ze Hong (Peter Hong) 	if (i == ARRAY_SIZE(baudrate_table)) {
349195638b6SJi-Ze Hong (Peter Hong) 		baud = tty_termios_baud_rate(old);
350195638b6SJi-Ze Hong (Peter Hong) 		tty_termios_encode_baud_rate(termios, baud, baud);
351195638b6SJi-Ze Hong (Peter Hong) 	}
352195638b6SJi-Ze Hong (Peter Hong) 
353195638b6SJi-Ze Hong (Peter Hong) 	serial8250_do_set_termios(port, termios, old);
354195638b6SJi-Ze Hong (Peter Hong) }
355195638b6SJi-Ze Hong (Peter Hong) 
356195638b6SJi-Ze Hong (Peter Hong) static void fintek_8250_set_termios_handler(struct uart_8250_port *uart)
357195638b6SJi-Ze Hong (Peter Hong) {
358195638b6SJi-Ze Hong (Peter Hong) 	struct fintek_8250 *pdata = uart->port.private_data;
359195638b6SJi-Ze Hong (Peter Hong) 
360195638b6SJi-Ze Hong (Peter Hong) 	switch (pdata->pid) {
361*58178914SJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81216H:
362195638b6SJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81866:
363195638b6SJi-Ze Hong (Peter Hong) 		uart->port.set_termios = fintek_8250_set_termios;
364195638b6SJi-Ze Hong (Peter Hong) 		break;
365195638b6SJi-Ze Hong (Peter Hong) 
366195638b6SJi-Ze Hong (Peter Hong) 	default:
367195638b6SJi-Ze Hong (Peter Hong) 		break;
368195638b6SJi-Ze Hong (Peter Hong) 	}
369195638b6SJi-Ze Hong (Peter Hong) }
370195638b6SJi-Ze Hong (Peter Hong) 
371fab8a02bSLukas Redlinger static int probe_setup_port(struct fintek_8250 *pdata,
372fab8a02bSLukas Redlinger 					struct uart_8250_port *uart)
373017bec38SRicardo Ribalda Delgado {
374017bec38SRicardo Ribalda Delgado 	static const u16 addr[] = {0x4e, 0x2e};
375ce8c267eSRicardo Ribalda Delgado 	static const u8 keys[] = {0x77, 0xa0, 0x87, 0x67};
37606e39572SJi-Ze Hong (Peter Hong) 	struct irq_data *irq_data;
37706e39572SJi-Ze Hong (Peter Hong) 	bool level_mode = false;
378da60d6afSJi-Ze Hong (Peter Hong) 	int i, j, k, min, max;
379017bec38SRicardo Ribalda Delgado 
380017bec38SRicardo Ribalda Delgado 	for (i = 0; i < ARRAY_SIZE(addr); i++) {
381ce8c267eSRicardo Ribalda Delgado 		for (j = 0; j < ARRAY_SIZE(keys); j++) {
382f1232ac2SJi-Ze Hong (Peter Hong) 			pdata->base_port = addr[i];
383f1232ac2SJi-Ze Hong (Peter Hong) 			pdata->key = keys[j];
384017bec38SRicardo Ribalda Delgado 
385ce8c267eSRicardo Ribalda Delgado 			if (fintek_8250_enter_key(addr[i], keys[j]))
386017bec38SRicardo Ribalda Delgado 				continue;
387da60d6afSJi-Ze Hong (Peter Hong) 			if (fintek_8250_check_id(pdata) ||
388da60d6afSJi-Ze Hong (Peter Hong) 			    fintek_8250_get_ldn_range(pdata, &min, &max)) {
389017bec38SRicardo Ribalda Delgado 				fintek_8250_exit_key(addr[i]);
39029d58642SRicardo Ribalda Delgado 				continue;
39129d58642SRicardo Ribalda Delgado 			}
39229d58642SRicardo Ribalda Delgado 
393da60d6afSJi-Ze Hong (Peter Hong) 			for (k = min; k < max; k++) {
39429d58642SRicardo Ribalda Delgado 				u16 aux;
39529d58642SRicardo Ribalda Delgado 
396f1232ac2SJi-Ze Hong (Peter Hong) 				sio_write_reg(pdata, LDN, k);
397f1232ac2SJi-Ze Hong (Peter Hong) 				aux = sio_read_reg(pdata, IO_ADDR1);
398f1232ac2SJi-Ze Hong (Peter Hong) 				aux |= sio_read_reg(pdata, IO_ADDR2) << 8;
399fab8a02bSLukas Redlinger 				if (aux != uart->port.iobase)
40029d58642SRicardo Ribalda Delgado 					continue;
40129d58642SRicardo Ribalda Delgado 
402fa01e2caSRicardo Ribalda Delgado 				pdata->index = k;
403fa01e2caSRicardo Ribalda Delgado 
404fab8a02bSLukas Redlinger 				irq_data = irq_get_irq_data(uart->port.irq);
40506e39572SJi-Ze Hong (Peter Hong) 				if (irq_data)
40606e39572SJi-Ze Hong (Peter Hong) 					level_mode =
40706e39572SJi-Ze Hong (Peter Hong) 						irqd_is_level_type(irq_data);
40806e39572SJi-Ze Hong (Peter Hong) 
40906e39572SJi-Ze Hong (Peter Hong) 				fintek_8250_set_irq_mode(pdata, level_mode);
410c2236facSJi-Ze Hong (Peter Hong) 				fintek_8250_set_max_fifo(pdata);
411fab8a02bSLukas Redlinger 				fintek_8250_goto_highspeed(uart, pdata);
412fab8a02bSLukas Redlinger 
41306e39572SJi-Ze Hong (Peter Hong) 				fintek_8250_exit_key(addr[i]);
41406e39572SJi-Ze Hong (Peter Hong) 
415fa01e2caSRicardo Ribalda Delgado 				return 0;
416017bec38SRicardo Ribalda Delgado 			}
417fa01e2caSRicardo Ribalda Delgado 
41829d58642SRicardo Ribalda Delgado 			fintek_8250_exit_key(addr[i]);
419ce8c267eSRicardo Ribalda Delgado 		}
420ce8c267eSRicardo Ribalda Delgado 	}
421017bec38SRicardo Ribalda Delgado 
422017bec38SRicardo Ribalda Delgado 	return -ENODEV;
423017bec38SRicardo Ribalda Delgado }
424017bec38SRicardo Ribalda Delgado 
4251e26c472SJi-Ze Hong (Peter Hong) static void fintek_8250_set_rs485_handler(struct uart_8250_port *uart)
4261e26c472SJi-Ze Hong (Peter Hong) {
4271e26c472SJi-Ze Hong (Peter Hong) 	struct fintek_8250 *pdata = uart->port.private_data;
4281e26c472SJi-Ze Hong (Peter Hong) 
4291e26c472SJi-Ze Hong (Peter Hong) 	switch (pdata->pid) {
4301e26c472SJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81216AD:
4311e26c472SJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81216H:
432da60d6afSJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81866:
433de48b099SJi-Ze Hong (Peter Hong) 	case CHIP_ID_F81865:
4341e26c472SJi-Ze Hong (Peter Hong) 		uart->port.rs485_config = fintek_8250_rs485_config;
4351e26c472SJi-Ze Hong (Peter Hong) 		break;
4361e26c472SJi-Ze Hong (Peter Hong) 
4371e26c472SJi-Ze Hong (Peter Hong) 	default: /* No RS485 Auto direction functional */
4381e26c472SJi-Ze Hong (Peter Hong) 		break;
4391e26c472SJi-Ze Hong (Peter Hong) 	}
4401e26c472SJi-Ze Hong (Peter Hong) }
4411e26c472SJi-Ze Hong (Peter Hong) 
442fa01e2caSRicardo Ribalda Delgado int fintek_8250_probe(struct uart_8250_port *uart)
44328e3fb6cSRicardo Ribalda Delgado {
44492a5f11aSRicardo Ribalda Delgado 	struct fintek_8250 *pdata;
445fa01e2caSRicardo Ribalda Delgado 	struct fintek_8250 probe_data;
44628e3fb6cSRicardo Ribalda Delgado 
447fab8a02bSLukas Redlinger 	if (probe_setup_port(&probe_data, uart))
44828e3fb6cSRicardo Ribalda Delgado 		return -ENODEV;
44928e3fb6cSRicardo Ribalda Delgado 
450fa01e2caSRicardo Ribalda Delgado 	pdata = devm_kzalloc(uart->port.dev, sizeof(*pdata), GFP_KERNEL);
45192a5f11aSRicardo Ribalda Delgado 	if (!pdata)
45292a5f11aSRicardo Ribalda Delgado 		return -ENOMEM;
45392a5f11aSRicardo Ribalda Delgado 
454fa01e2caSRicardo Ribalda Delgado 	memcpy(pdata, &probe_data, sizeof(probe_data));
455fa01e2caSRicardo Ribalda Delgado 	uart->port.private_data = pdata;
4561e26c472SJi-Ze Hong (Peter Hong) 	fintek_8250_set_rs485_handler(uart);
457195638b6SJi-Ze Hong (Peter Hong) 	fintek_8250_set_termios_handler(uart);
45828e3fb6cSRicardo Ribalda Delgado 
45906e39572SJi-Ze Hong (Peter Hong) 	return 0;
46028e3fb6cSRicardo Ribalda Delgado }
461