1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */ 216603153SAndreas Noever /* 315c6784cSMika Westerberg * Thunderbolt driver - NHI driver 416603153SAndreas Noever * 516603153SAndreas Noever * Copyright (c) 2014 Andreas Noever <andreas.noever@gmail.com> 615c6784cSMika Westerberg * Copyright (C) 2018, Intel Corporation 716603153SAndreas Noever */ 816603153SAndreas Noever 916603153SAndreas Noever #ifndef DSL3510_H_ 1016603153SAndreas Noever #define DSL3510_H_ 1116603153SAndreas Noever 123b3d9f4dSMika Westerberg #include <linux/thunderbolt.h> 1316603153SAndreas Noever 14cd446ee2SMika Westerberg enum nhi_fw_mode { 15cd446ee2SMika Westerberg NHI_FW_SAFE_MODE, 16cd446ee2SMika Westerberg NHI_FW_AUTH_MODE, 17cd446ee2SMika Westerberg NHI_FW_EP_MODE, 18cd446ee2SMika Westerberg NHI_FW_CM_MODE, 19cd446ee2SMika Westerberg }; 20cd446ee2SMika Westerberg 21cd446ee2SMika Westerberg enum nhi_mailbox_cmd { 22cd446ee2SMika Westerberg NHI_MAILBOX_SAVE_DEVS = 0x05, 23e6b245ccSMika Westerberg NHI_MAILBOX_DISCONNECT_PCIE_PATHS = 0x06, 24cd446ee2SMika Westerberg NHI_MAILBOX_DRV_UNLOADS = 0x07, 25d1ff7024SMika Westerberg NHI_MAILBOX_DISCONNECT_PA = 0x10, 26d1ff7024SMika Westerberg NHI_MAILBOX_DISCONNECT_PB = 0x11, 27cd446ee2SMika Westerberg NHI_MAILBOX_ALLOW_ALL_DEVS = 0x23, 28cd446ee2SMika Westerberg }; 29cd446ee2SMika Westerberg 30cd446ee2SMika Westerberg int nhi_mailbox_cmd(struct tb_nhi *nhi, enum nhi_mailbox_cmd cmd, u32 data); 31cd446ee2SMika Westerberg enum nhi_fw_mode nhi_mailbox_mode(struct tb_nhi *nhi); 32cd446ee2SMika Westerberg 333cdb9446SMika Westerberg /** 343cdb9446SMika Westerberg * struct tb_nhi_ops - NHI specific optional operations 353cdb9446SMika Westerberg * @init: NHI specific initialization 363cdb9446SMika Westerberg * @suspend_noirq: NHI specific suspend_noirq hook 373cdb9446SMika Westerberg * @resume_noirq: NHI specific resume_noirq hook 383cdb9446SMika Westerberg * @runtime_suspend: NHI specific runtime_suspend hook 393cdb9446SMika Westerberg * @runtime_resume: NHI specific runtime_resume hook 403cdb9446SMika Westerberg * @shutdown: NHI specific shutdown 413cdb9446SMika Westerberg */ 423cdb9446SMika Westerberg struct tb_nhi_ops { 433cdb9446SMika Westerberg int (*init)(struct tb_nhi *nhi); 443cdb9446SMika Westerberg int (*suspend_noirq)(struct tb_nhi *nhi, bool wakeup); 453cdb9446SMika Westerberg int (*resume_noirq)(struct tb_nhi *nhi); 463cdb9446SMika Westerberg int (*runtime_suspend)(struct tb_nhi *nhi); 473cdb9446SMika Westerberg int (*runtime_resume)(struct tb_nhi *nhi); 483cdb9446SMika Westerberg void (*shutdown)(struct tb_nhi *nhi); 493cdb9446SMika Westerberg }; 503cdb9446SMika Westerberg 513cdb9446SMika Westerberg extern const struct tb_nhi_ops icl_nhi_ops; 523cdb9446SMika Westerberg 535e2781bcSMika Westerberg /* 545e2781bcSMika Westerberg * PCI IDs used in this driver from Win Ridge forward. There is no 555e2781bcSMika Westerberg * need for the PCI quirk anymore as we will use ICM also on Apple 565e2781bcSMika Westerberg * hardware. 575e2781bcSMika Westerberg */ 5814c7d905SGil Fine #define PCI_DEVICE_ID_INTEL_MAPLE_RIDGE_2C_NHI 0x1134 59db0746e3SMika Westerberg #define PCI_DEVICE_ID_INTEL_MAPLE_RIDGE_4C_NHI 0x1137 605e2781bcSMika Westerberg #define PCI_DEVICE_ID_INTEL_WIN_RIDGE_2C_NHI 0x157d 615e2781bcSMika Westerberg #define PCI_DEVICE_ID_INTEL_WIN_RIDGE_2C_BRIDGE 0x157e 625e2781bcSMika Westerberg #define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_LP_NHI 0x15bf 635e2781bcSMika Westerberg #define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_LP_BRIDGE 0x15c0 645e2781bcSMika Westerberg #define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_C_4C_NHI 0x15d2 655e2781bcSMika Westerberg #define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_C_4C_BRIDGE 0x15d3 665e2781bcSMika Westerberg #define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_C_2C_NHI 0x15d9 675e2781bcSMika Westerberg #define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_C_2C_BRIDGE 0x15da 685e2781bcSMika Westerberg #define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_LP_USBONLY_NHI 0x15dc 695e2781bcSMika Westerberg #define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_USBONLY_NHI 0x15dd 705e2781bcSMika Westerberg #define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_C_USBONLY_NHI 0x15de 714bac471dSRadion Mirchevsky #define PCI_DEVICE_ID_INTEL_TITAN_RIDGE_2C_BRIDGE 0x15e7 724bac471dSRadion Mirchevsky #define PCI_DEVICE_ID_INTEL_TITAN_RIDGE_2C_NHI 0x15e8 734bac471dSRadion Mirchevsky #define PCI_DEVICE_ID_INTEL_TITAN_RIDGE_4C_BRIDGE 0x15ea 744bac471dSRadion Mirchevsky #define PCI_DEVICE_ID_INTEL_TITAN_RIDGE_4C_NHI 0x15eb 754bac471dSRadion Mirchevsky #define PCI_DEVICE_ID_INTEL_TITAN_RIDGE_DD_BRIDGE 0x15ef 7613579486SAzhar Shaikh #define PCI_DEVICE_ID_INTEL_ADL_NHI0 0x463e 7713579486SAzhar Shaikh #define PCI_DEVICE_ID_INTEL_ADL_NHI1 0x466d 786f14a210SMika Westerberg #define PCI_DEVICE_ID_INTEL_BARLOW_RIDGE_HOST_80G_NHI 0x5781 796f14a210SMika Westerberg #define PCI_DEVICE_ID_INTEL_BARLOW_RIDGE_HOST_40G_NHI 0x5784 80f2bfa944SMika Westerberg #define PCI_DEVICE_ID_INTEL_BARLOW_RIDGE_HUB_80G_BRIDGE 0x5786 81f2bfa944SMika Westerberg #define PCI_DEVICE_ID_INTEL_BARLOW_RIDGE_HUB_40G_BRIDGE 0x57a4 8232249fd8SMika Westerberg #define PCI_DEVICE_ID_INTEL_MTL_M_NHI0 0x7eb2 8332249fd8SMika Westerberg #define PCI_DEVICE_ID_INTEL_MTL_P_NHI0 0x7ec2 8432249fd8SMika Westerberg #define PCI_DEVICE_ID_INTEL_MTL_P_NHI1 0x7ec3 853cdb9446SMika Westerberg #define PCI_DEVICE_ID_INTEL_ICL_NHI1 0x8a0d 863cdb9446SMika Westerberg #define PCI_DEVICE_ID_INTEL_ICL_NHI0 0x8a17 8757d8df68SMika Westerberg #define PCI_DEVICE_ID_INTEL_TGL_NHI0 0x9a1b 8857d8df68SMika Westerberg #define PCI_DEVICE_ID_INTEL_TGL_NHI1 0x9a1d 89f6439c53SMika Westerberg #define PCI_DEVICE_ID_INTEL_TGL_H_NHI0 0x9a1f 90f6439c53SMika Westerberg #define PCI_DEVICE_ID_INTEL_TGL_H_NHI1 0x9a21 917ec58378SGeorge D Sworo #define PCI_DEVICE_ID_INTEL_RPL_NHI0 0xa73e 927ec58378SGeorge D Sworo #define PCI_DEVICE_ID_INTEL_RPL_NHI1 0xa76d 93888c554dSMika Westerberg #define PCI_DEVICE_ID_INTEL_LNL_NHI0 0xa833 94888c554dSMika Westerberg #define PCI_DEVICE_ID_INTEL_LNL_NHI1 0xa834 95*5a23e3e9SMika Westerberg #define PCI_DEVICE_ID_INTEL_PTL_M_NHI0 0xe333 96*5a23e3e9SMika Westerberg #define PCI_DEVICE_ID_INTEL_PTL_M_NHI1 0xe334 97*5a23e3e9SMika Westerberg #define PCI_DEVICE_ID_INTEL_PTL_P_NHI0 0xe433 98*5a23e3e9SMika Westerberg #define PCI_DEVICE_ID_INTEL_PTL_P_NHI1 0xe434 995e2781bcSMika Westerberg 100b0407983SMika Westerberg #define PCI_CLASS_SERIAL_USB_USB4 0x0c0340 101b0407983SMika Westerberg 10216603153SAndreas Noever #endif 103