xref: /openbmc/linux/drivers/thunderbolt/dma_port.c (revision 762f99f4f3cb41a775b5157dd761217beba65873)
1fd3b339cSMika Westerberg // SPDX-License-Identifier: GPL-2.0
23e136768SMika Westerberg /*
33e136768SMika Westerberg  * Thunderbolt DMA configuration based mailbox support
43e136768SMika Westerberg  *
53e136768SMika Westerberg  * Copyright (C) 2017, Intel Corporation
63e136768SMika Westerberg  * Authors: Michael Jamet <michael.jamet@intel.com>
73e136768SMika Westerberg  *          Mika Westerberg <mika.westerberg@linux.intel.com>
83e136768SMika Westerberg  */
93e136768SMika Westerberg 
103e136768SMika Westerberg #include <linux/delay.h>
113e136768SMika Westerberg #include <linux/slab.h>
123e136768SMika Westerberg 
133e136768SMika Westerberg #include "dma_port.h"
143e136768SMika Westerberg #include "tb_regs.h"
153e136768SMika Westerberg 
163e136768SMika Westerberg #define DMA_PORT_CAP			0x3e
173e136768SMika Westerberg 
183e136768SMika Westerberg #define MAIL_DATA			1
193e136768SMika Westerberg #define MAIL_DATA_DWORDS		16
203e136768SMika Westerberg 
213e136768SMika Westerberg #define MAIL_IN				17
223e136768SMika Westerberg #define MAIL_IN_CMD_SHIFT		28
233e136768SMika Westerberg #define MAIL_IN_CMD_MASK		GENMASK(31, 28)
243e136768SMika Westerberg #define MAIL_IN_CMD_FLASH_WRITE		0x0
253e136768SMika Westerberg #define MAIL_IN_CMD_FLASH_UPDATE_AUTH	0x1
263e136768SMika Westerberg #define MAIL_IN_CMD_FLASH_READ		0x2
273e136768SMika Westerberg #define MAIL_IN_CMD_POWER_CYCLE		0x4
283e136768SMika Westerberg #define MAIL_IN_DWORDS_SHIFT		24
293e136768SMika Westerberg #define MAIL_IN_DWORDS_MASK		GENMASK(27, 24)
303e136768SMika Westerberg #define MAIL_IN_ADDRESS_SHIFT		2
313e136768SMika Westerberg #define MAIL_IN_ADDRESS_MASK		GENMASK(23, 2)
323e136768SMika Westerberg #define MAIL_IN_CSS			BIT(1)
333e136768SMika Westerberg #define MAIL_IN_OP_REQUEST		BIT(0)
343e136768SMika Westerberg 
353e136768SMika Westerberg #define MAIL_OUT			18
363e136768SMika Westerberg #define MAIL_OUT_STATUS_RESPONSE	BIT(29)
373e136768SMika Westerberg #define MAIL_OUT_STATUS_CMD_SHIFT	4
383e136768SMika Westerberg #define MAIL_OUT_STATUS_CMD_MASK	GENMASK(7, 4)
393e136768SMika Westerberg #define MAIL_OUT_STATUS_MASK		GENMASK(3, 0)
403e136768SMika Westerberg #define MAIL_OUT_STATUS_COMPLETED	0
413e136768SMika Westerberg #define MAIL_OUT_STATUS_ERR_AUTH	1
423e136768SMika Westerberg #define MAIL_OUT_STATUS_ERR_ACCESS	2
433e136768SMika Westerberg 
443e136768SMika Westerberg #define DMA_PORT_TIMEOUT		5000 /* ms */
453e136768SMika Westerberg #define DMA_PORT_RETRIES		3
463e136768SMika Westerberg 
473e136768SMika Westerberg /**
483e136768SMika Westerberg  * struct tb_dma_port - DMA control port
493e136768SMika Westerberg  * @sw: Switch the DMA port belongs to
503e136768SMika Westerberg  * @port: Switch port number where DMA capability is found
513e136768SMika Westerberg  * @base: Start offset of the mailbox registers
523e136768SMika Westerberg  * @buf: Temporary buffer to store a single block
533e136768SMika Westerberg  */
543e136768SMika Westerberg struct tb_dma_port {
553e136768SMika Westerberg 	struct tb_switch *sw;
563e136768SMika Westerberg 	u8 port;
573e136768SMika Westerberg 	u32 base;
583e136768SMika Westerberg 	u8 *buf;
593e136768SMika Westerberg };
603e136768SMika Westerberg 
613e136768SMika Westerberg /*
623e136768SMika Westerberg  * When the switch is in safe mode it supports very little functionality
633e136768SMika Westerberg  * so we don't validate that much here.
643e136768SMika Westerberg  */
dma_port_match(const struct tb_cfg_request * req,const struct ctl_pkg * pkg)653e136768SMika Westerberg static bool dma_port_match(const struct tb_cfg_request *req,
663e136768SMika Westerberg 			   const struct ctl_pkg *pkg)
673e136768SMika Westerberg {
683e136768SMika Westerberg 	u64 route = tb_cfg_get_route(pkg->buffer) & ~BIT_ULL(63);
693e136768SMika Westerberg 
703e136768SMika Westerberg 	if (pkg->frame.eof == TB_CFG_PKG_ERROR)
713e136768SMika Westerberg 		return true;
723e136768SMika Westerberg 	if (pkg->frame.eof != req->response_type)
733e136768SMika Westerberg 		return false;
743e136768SMika Westerberg 	if (route != tb_cfg_get_route(req->request))
753e136768SMika Westerberg 		return false;
763e136768SMika Westerberg 	if (pkg->frame.size != req->response_size)
773e136768SMika Westerberg 		return false;
783e136768SMika Westerberg 
793e136768SMika Westerberg 	return true;
803e136768SMika Westerberg }
813e136768SMika Westerberg 
dma_port_copy(struct tb_cfg_request * req,const struct ctl_pkg * pkg)823e136768SMika Westerberg static bool dma_port_copy(struct tb_cfg_request *req, const struct ctl_pkg *pkg)
833e136768SMika Westerberg {
843e136768SMika Westerberg 	memcpy(req->response, pkg->buffer, req->response_size);
853e136768SMika Westerberg 	return true;
863e136768SMika Westerberg }
873e136768SMika Westerberg 
dma_port_read(struct tb_ctl * ctl,void * buffer,u64 route,u32 port,u32 offset,u32 length,int timeout_msec)883e136768SMika Westerberg static int dma_port_read(struct tb_ctl *ctl, void *buffer, u64 route,
893e136768SMika Westerberg 			 u32 port, u32 offset, u32 length, int timeout_msec)
903e136768SMika Westerberg {
913e136768SMika Westerberg 	struct cfg_read_pkg request = {
923e136768SMika Westerberg 		.header = tb_cfg_make_header(route),
933e136768SMika Westerberg 		.addr = {
943e136768SMika Westerberg 			.seq = 1,
953e136768SMika Westerberg 			.port = port,
963e136768SMika Westerberg 			.space = TB_CFG_PORT,
973e136768SMika Westerberg 			.offset = offset,
983e136768SMika Westerberg 			.length = length,
993e136768SMika Westerberg 		},
1003e136768SMika Westerberg 	};
1013e136768SMika Westerberg 	struct tb_cfg_request *req;
1023e136768SMika Westerberg 	struct cfg_write_pkg reply;
1033e136768SMika Westerberg 	struct tb_cfg_result res;
1043e136768SMika Westerberg 
1053e136768SMika Westerberg 	req = tb_cfg_request_alloc();
1063e136768SMika Westerberg 	if (!req)
1073e136768SMika Westerberg 		return -ENOMEM;
1083e136768SMika Westerberg 
1093e136768SMika Westerberg 	req->match = dma_port_match;
1103e136768SMika Westerberg 	req->copy = dma_port_copy;
1113e136768SMika Westerberg 	req->request = &request;
1123e136768SMika Westerberg 	req->request_size = sizeof(request);
1133e136768SMika Westerberg 	req->request_type = TB_CFG_PKG_READ;
1143e136768SMika Westerberg 	req->response = &reply;
1153e136768SMika Westerberg 	req->response_size = 12 + 4 * length;
1163e136768SMika Westerberg 	req->response_type = TB_CFG_PKG_READ;
1173e136768SMika Westerberg 
1183e136768SMika Westerberg 	res = tb_cfg_request_sync(ctl, req, timeout_msec);
1193e136768SMika Westerberg 
1203e136768SMika Westerberg 	tb_cfg_request_put(req);
1213e136768SMika Westerberg 
1223e136768SMika Westerberg 	if (res.err)
1233e136768SMika Westerberg 		return res.err;
1243e136768SMika Westerberg 
1253e136768SMika Westerberg 	memcpy(buffer, &reply.data, 4 * length);
1263e136768SMika Westerberg 	return 0;
1273e136768SMika Westerberg }
1283e136768SMika Westerberg 
dma_port_write(struct tb_ctl * ctl,const void * buffer,u64 route,u32 port,u32 offset,u32 length,int timeout_msec)1293e136768SMika Westerberg static int dma_port_write(struct tb_ctl *ctl, const void *buffer, u64 route,
1303e136768SMika Westerberg 			  u32 port, u32 offset, u32 length, int timeout_msec)
1313e136768SMika Westerberg {
1323e136768SMika Westerberg 	struct cfg_write_pkg request = {
1333e136768SMika Westerberg 		.header = tb_cfg_make_header(route),
1343e136768SMika Westerberg 		.addr = {
1353e136768SMika Westerberg 			.seq = 1,
1363e136768SMika Westerberg 			.port = port,
1373e136768SMika Westerberg 			.space = TB_CFG_PORT,
1383e136768SMika Westerberg 			.offset = offset,
1393e136768SMika Westerberg 			.length = length,
1403e136768SMika Westerberg 		},
1413e136768SMika Westerberg 	};
1423e136768SMika Westerberg 	struct tb_cfg_request *req;
1433e136768SMika Westerberg 	struct cfg_read_pkg reply;
1443e136768SMika Westerberg 	struct tb_cfg_result res;
1453e136768SMika Westerberg 
1463e136768SMika Westerberg 	memcpy(&request.data, buffer, length * 4);
1473e136768SMika Westerberg 
1483e136768SMika Westerberg 	req = tb_cfg_request_alloc();
1493e136768SMika Westerberg 	if (!req)
1503e136768SMika Westerberg 		return -ENOMEM;
1513e136768SMika Westerberg 
1523e136768SMika Westerberg 	req->match = dma_port_match;
1533e136768SMika Westerberg 	req->copy = dma_port_copy;
1543e136768SMika Westerberg 	req->request = &request;
1553e136768SMika Westerberg 	req->request_size = 12 + 4 * length;
1563e136768SMika Westerberg 	req->request_type = TB_CFG_PKG_WRITE;
1573e136768SMika Westerberg 	req->response = &reply;
1583e136768SMika Westerberg 	req->response_size = sizeof(reply);
1593e136768SMika Westerberg 	req->response_type = TB_CFG_PKG_WRITE;
1603e136768SMika Westerberg 
1613e136768SMika Westerberg 	res = tb_cfg_request_sync(ctl, req, timeout_msec);
1623e136768SMika Westerberg 
1633e136768SMika Westerberg 	tb_cfg_request_put(req);
1643e136768SMika Westerberg 
1653e136768SMika Westerberg 	return res.err;
1663e136768SMika Westerberg }
1673e136768SMika Westerberg 
dma_find_port(struct tb_switch * sw)1683e136768SMika Westerberg static int dma_find_port(struct tb_switch *sw)
1693e136768SMika Westerberg {
1704bac471dSRadion Mirchevsky 	static const int ports[] = { 3, 5, 7 };
1714bac471dSRadion Mirchevsky 	int i;
1723e136768SMika Westerberg 
1733e136768SMika Westerberg 	/*
1744bac471dSRadion Mirchevsky 	 * The DMA (NHI) port is either 3, 5 or 7 depending on the
1754bac471dSRadion Mirchevsky 	 * controller. Try all of them.
1763e136768SMika Westerberg 	 */
1774bac471dSRadion Mirchevsky 	for (i = 0; i < ARRAY_SIZE(ports); i++) {
1784bac471dSRadion Mirchevsky 		u32 type;
1794bac471dSRadion Mirchevsky 		int ret;
1803e136768SMika Westerberg 
1814bac471dSRadion Mirchevsky 		ret = dma_port_read(sw->tb->ctl, &type, tb_route(sw), ports[i],
1824bac471dSRadion Mirchevsky 				    2, 1, DMA_PORT_TIMEOUT);
1833e136768SMika Westerberg 		if (!ret && (type & 0xffffff) == TB_TYPE_NHI)
1844bac471dSRadion Mirchevsky 			return ports[i];
1854bac471dSRadion Mirchevsky 	}
1863e136768SMika Westerberg 
1873e136768SMika Westerberg 	return -ENODEV;
1883e136768SMika Westerberg }
1893e136768SMika Westerberg 
1903e136768SMika Westerberg /**
1913e136768SMika Westerberg  * dma_port_alloc() - Finds DMA control port from a switch pointed by route
1923e136768SMika Westerberg  * @sw: Switch from where find the DMA port
1933e136768SMika Westerberg  *
1943e136768SMika Westerberg  * Function checks if the switch NHI port supports DMA configuration
1953e136768SMika Westerberg  * based mailbox capability and if it does, allocates and initializes
1963e136768SMika Westerberg  * DMA port structure. Returns %NULL if the capabity was not found.
1973e136768SMika Westerberg  *
1983e136768SMika Westerberg  * The DMA control port is functional also when the switch is in safe
1993e136768SMika Westerberg  * mode.
2003e136768SMika Westerberg  */
dma_port_alloc(struct tb_switch * sw)2013e136768SMika Westerberg struct tb_dma_port *dma_port_alloc(struct tb_switch *sw)
2023e136768SMika Westerberg {
2033e136768SMika Westerberg 	struct tb_dma_port *dma;
2043e136768SMika Westerberg 	int port;
2053e136768SMika Westerberg 
2063e136768SMika Westerberg 	port = dma_find_port(sw);
2073e136768SMika Westerberg 	if (port < 0)
2083e136768SMika Westerberg 		return NULL;
2093e136768SMika Westerberg 
2103e136768SMika Westerberg 	dma = kzalloc(sizeof(*dma), GFP_KERNEL);
2113e136768SMika Westerberg 	if (!dma)
2123e136768SMika Westerberg 		return NULL;
2133e136768SMika Westerberg 
2143e136768SMika Westerberg 	dma->buf = kmalloc_array(MAIL_DATA_DWORDS, sizeof(u32), GFP_KERNEL);
2153e136768SMika Westerberg 	if (!dma->buf) {
2163e136768SMika Westerberg 		kfree(dma);
2173e136768SMika Westerberg 		return NULL;
2183e136768SMika Westerberg 	}
2193e136768SMika Westerberg 
2203e136768SMika Westerberg 	dma->sw = sw;
2213e136768SMika Westerberg 	dma->port = port;
2223e136768SMika Westerberg 	dma->base = DMA_PORT_CAP;
2233e136768SMika Westerberg 
2243e136768SMika Westerberg 	return dma;
2253e136768SMika Westerberg }
2263e136768SMika Westerberg 
2273e136768SMika Westerberg /**
2283e136768SMika Westerberg  * dma_port_free() - Release DMA control port structure
2293e136768SMika Westerberg  * @dma: DMA control port
2303e136768SMika Westerberg  */
dma_port_free(struct tb_dma_port * dma)2313e136768SMika Westerberg void dma_port_free(struct tb_dma_port *dma)
2323e136768SMika Westerberg {
2333e136768SMika Westerberg 	if (dma) {
2343e136768SMika Westerberg 		kfree(dma->buf);
2353e136768SMika Westerberg 		kfree(dma);
2363e136768SMika Westerberg 	}
2373e136768SMika Westerberg }
2383e136768SMika Westerberg 
dma_port_wait_for_completion(struct tb_dma_port * dma,unsigned int timeout)2393e136768SMika Westerberg static int dma_port_wait_for_completion(struct tb_dma_port *dma,
2403e136768SMika Westerberg 					unsigned int timeout)
2413e136768SMika Westerberg {
2423e136768SMika Westerberg 	unsigned long end = jiffies + msecs_to_jiffies(timeout);
2433e136768SMika Westerberg 	struct tb_switch *sw = dma->sw;
2443e136768SMika Westerberg 
2453e136768SMika Westerberg 	do {
2463e136768SMika Westerberg 		int ret;
2473e136768SMika Westerberg 		u32 in;
2483e136768SMika Westerberg 
2493e136768SMika Westerberg 		ret = dma_port_read(sw->tb->ctl, &in, tb_route(sw), dma->port,
2503e136768SMika Westerberg 				    dma->base + MAIL_IN, 1, 50);
2513e136768SMika Westerberg 		if (ret) {
2523e136768SMika Westerberg 			if (ret != -ETIMEDOUT)
2533e136768SMika Westerberg 				return ret;
2543e136768SMika Westerberg 		} else if (!(in & MAIL_IN_OP_REQUEST)) {
2553e136768SMika Westerberg 			return 0;
2563e136768SMika Westerberg 		}
2573e136768SMika Westerberg 
2583e136768SMika Westerberg 		usleep_range(50, 100);
2593e136768SMika Westerberg 	} while (time_before(jiffies, end));
2603e136768SMika Westerberg 
2613e136768SMika Westerberg 	return -ETIMEDOUT;
2623e136768SMika Westerberg }
2633e136768SMika Westerberg 
status_to_errno(u32 status)2643e136768SMika Westerberg static int status_to_errno(u32 status)
2653e136768SMika Westerberg {
2663e136768SMika Westerberg 	switch (status & MAIL_OUT_STATUS_MASK) {
2673e136768SMika Westerberg 	case MAIL_OUT_STATUS_COMPLETED:
2683e136768SMika Westerberg 		return 0;
2693e136768SMika Westerberg 	case MAIL_OUT_STATUS_ERR_AUTH:
2703e136768SMika Westerberg 		return -EINVAL;
2713e136768SMika Westerberg 	case MAIL_OUT_STATUS_ERR_ACCESS:
2723e136768SMika Westerberg 		return -EACCES;
2733e136768SMika Westerberg 	}
2743e136768SMika Westerberg 
2753e136768SMika Westerberg 	return -EIO;
2763e136768SMika Westerberg }
2773e136768SMika Westerberg 
dma_port_request(struct tb_dma_port * dma,u32 in,unsigned int timeout)2783e136768SMika Westerberg static int dma_port_request(struct tb_dma_port *dma, u32 in,
2793e136768SMika Westerberg 			    unsigned int timeout)
2803e136768SMika Westerberg {
2813e136768SMika Westerberg 	struct tb_switch *sw = dma->sw;
2823e136768SMika Westerberg 	u32 out;
2833e136768SMika Westerberg 	int ret;
2843e136768SMika Westerberg 
2853e136768SMika Westerberg 	ret = dma_port_write(sw->tb->ctl, &in, tb_route(sw), dma->port,
2863e136768SMika Westerberg 			     dma->base + MAIL_IN, 1, DMA_PORT_TIMEOUT);
2873e136768SMika Westerberg 	if (ret)
2883e136768SMika Westerberg 		return ret;
2893e136768SMika Westerberg 
2903e136768SMika Westerberg 	ret = dma_port_wait_for_completion(dma, timeout);
2913e136768SMika Westerberg 	if (ret)
2923e136768SMika Westerberg 		return ret;
2933e136768SMika Westerberg 
2943e136768SMika Westerberg 	ret = dma_port_read(sw->tb->ctl, &out, tb_route(sw), dma->port,
2953e136768SMika Westerberg 			    dma->base + MAIL_OUT, 1, DMA_PORT_TIMEOUT);
2963e136768SMika Westerberg 	if (ret)
2973e136768SMika Westerberg 		return ret;
2983e136768SMika Westerberg 
2993e136768SMika Westerberg 	return status_to_errno(out);
3003e136768SMika Westerberg }
3013e136768SMika Westerberg 
dma_port_flash_read_block(void * data,unsigned int dwaddress,void * buf,size_t dwords)302*34163dfaSMika Westerberg static int dma_port_flash_read_block(void *data, unsigned int dwaddress,
303*34163dfaSMika Westerberg 				     void *buf, size_t dwords)
3043e136768SMika Westerberg {
305*34163dfaSMika Westerberg 	struct tb_dma_port *dma = data;
3063e136768SMika Westerberg 	struct tb_switch *sw = dma->sw;
3073e136768SMika Westerberg 	int ret;
308*34163dfaSMika Westerberg 	u32 in;
3093e136768SMika Westerberg 
3103e136768SMika Westerberg 	in = MAIL_IN_CMD_FLASH_READ << MAIL_IN_CMD_SHIFT;
3113e136768SMika Westerberg 	if (dwords < MAIL_DATA_DWORDS)
3123e136768SMika Westerberg 		in |= (dwords << MAIL_IN_DWORDS_SHIFT) & MAIL_IN_DWORDS_MASK;
3133e136768SMika Westerberg 	in |= (dwaddress << MAIL_IN_ADDRESS_SHIFT) & MAIL_IN_ADDRESS_MASK;
3143e136768SMika Westerberg 	in |= MAIL_IN_OP_REQUEST;
3153e136768SMika Westerberg 
3163e136768SMika Westerberg 	ret = dma_port_request(dma, in, DMA_PORT_TIMEOUT);
3173e136768SMika Westerberg 	if (ret)
3183e136768SMika Westerberg 		return ret;
3193e136768SMika Westerberg 
3203e136768SMika Westerberg 	return dma_port_read(sw->tb->ctl, buf, tb_route(sw), dma->port,
3213e136768SMika Westerberg 			     dma->base + MAIL_DATA, dwords, DMA_PORT_TIMEOUT);
3223e136768SMika Westerberg }
3233e136768SMika Westerberg 
dma_port_flash_write_block(void * data,unsigned int dwaddress,const void * buf,size_t dwords)324*34163dfaSMika Westerberg static int dma_port_flash_write_block(void *data, unsigned int dwaddress,
325*34163dfaSMika Westerberg 				      const void *buf, size_t dwords)
3263e136768SMika Westerberg {
327*34163dfaSMika Westerberg 	struct tb_dma_port *dma = data;
3283e136768SMika Westerberg 	struct tb_switch *sw = dma->sw;
3293e136768SMika Westerberg 	int ret;
330*34163dfaSMika Westerberg 	u32 in;
3313e136768SMika Westerberg 
3323e136768SMika Westerberg 	/* Write the block to MAIL_DATA registers */
3333e136768SMika Westerberg 	ret = dma_port_write(sw->tb->ctl, buf, tb_route(sw), dma->port,
3343e136768SMika Westerberg 			    dma->base + MAIL_DATA, dwords, DMA_PORT_TIMEOUT);
335f679a41fSLee Jones 	if (ret)
336f679a41fSLee Jones 		return ret;
3373e136768SMika Westerberg 
3383e136768SMika Westerberg 	in = MAIL_IN_CMD_FLASH_WRITE << MAIL_IN_CMD_SHIFT;
3393e136768SMika Westerberg 
3403e136768SMika Westerberg 	/* CSS header write is always done to the same magic address */
341*34163dfaSMika Westerberg 	if (dwaddress >= DMA_PORT_CSS_ADDRESS)
3423e136768SMika Westerberg 		in |= MAIL_IN_CSS;
3433e136768SMika Westerberg 
3443e136768SMika Westerberg 	in |= ((dwords - 1) << MAIL_IN_DWORDS_SHIFT) & MAIL_IN_DWORDS_MASK;
3453e136768SMika Westerberg 	in |= (dwaddress << MAIL_IN_ADDRESS_SHIFT) & MAIL_IN_ADDRESS_MASK;
3463e136768SMika Westerberg 	in |= MAIL_IN_OP_REQUEST;
3473e136768SMika Westerberg 
3483e136768SMika Westerberg 	return dma_port_request(dma, in, DMA_PORT_TIMEOUT);
3493e136768SMika Westerberg }
3503e136768SMika Westerberg 
3513e136768SMika Westerberg /**
3523e136768SMika Westerberg  * dma_port_flash_read() - Read from active flash region
3533e136768SMika Westerberg  * @dma: DMA control port
3543e136768SMika Westerberg  * @address: Address relative to the start of active region
3553e136768SMika Westerberg  * @buf: Buffer where the data is read
3563e136768SMika Westerberg  * @size: Size of the buffer
3573e136768SMika Westerberg  */
dma_port_flash_read(struct tb_dma_port * dma,unsigned int address,void * buf,size_t size)3583e136768SMika Westerberg int dma_port_flash_read(struct tb_dma_port *dma, unsigned int address,
3593e136768SMika Westerberg 			void *buf, size_t size)
3603e136768SMika Westerberg {
361*34163dfaSMika Westerberg 	return tb_nvm_read_data(address, buf, size, DMA_PORT_RETRIES,
362*34163dfaSMika Westerberg 				dma_port_flash_read_block, dma);
3633e136768SMika Westerberg }
3643e136768SMika Westerberg 
3653e136768SMika Westerberg /**
3663e136768SMika Westerberg  * dma_port_flash_write() - Write to non-active flash region
3673e136768SMika Westerberg  * @dma: DMA control port
3683e136768SMika Westerberg  * @address: Address relative to the start of non-active region
3693e136768SMika Westerberg  * @buf: Data to write
3703e136768SMika Westerberg  * @size: Size of the buffer
3713e136768SMika Westerberg  *
3723e136768SMika Westerberg  * Writes block of data to the non-active flash region of the switch. If
3733e136768SMika Westerberg  * the address is given as %DMA_PORT_CSS_ADDRESS the block is written
3743e136768SMika Westerberg  * using CSS command.
3753e136768SMika Westerberg  */
dma_port_flash_write(struct tb_dma_port * dma,unsigned int address,const void * buf,size_t size)3763e136768SMika Westerberg int dma_port_flash_write(struct tb_dma_port *dma, unsigned int address,
3773e136768SMika Westerberg 			 const void *buf, size_t size)
3783e136768SMika Westerberg {
379*34163dfaSMika Westerberg 	if (address >= DMA_PORT_CSS_ADDRESS && size > DMA_PORT_CSS_MAX_SIZE)
3803e136768SMika Westerberg 		return -E2BIG;
3813e136768SMika Westerberg 
382*34163dfaSMika Westerberg 	return tb_nvm_write_data(address, buf, size, DMA_PORT_RETRIES,
383*34163dfaSMika Westerberg 				 dma_port_flash_write_block, dma);
3843e136768SMika Westerberg }
3853e136768SMika Westerberg 
3863e136768SMika Westerberg /**
3873e136768SMika Westerberg  * dma_port_flash_update_auth() - Starts flash authenticate cycle
3883e136768SMika Westerberg  * @dma: DMA control port
3893e136768SMika Westerberg  *
3903e136768SMika Westerberg  * Starts the flash update authentication cycle. If the image in the
3913e136768SMika Westerberg  * non-active area was valid, the switch starts upgrade process where
3923e136768SMika Westerberg  * active and non-active area get swapped in the end. Caller should call
3933e136768SMika Westerberg  * dma_port_flash_update_auth_status() to get status of this command.
3943e136768SMika Westerberg  * This is because if the switch in question is root switch the
3953e136768SMika Westerberg  * thunderbolt host controller gets reset as well.
3963e136768SMika Westerberg  */
dma_port_flash_update_auth(struct tb_dma_port * dma)3973e136768SMika Westerberg int dma_port_flash_update_auth(struct tb_dma_port *dma)
3983e136768SMika Westerberg {
3993e136768SMika Westerberg 	u32 in;
4003e136768SMika Westerberg 
4013e136768SMika Westerberg 	in = MAIL_IN_CMD_FLASH_UPDATE_AUTH << MAIL_IN_CMD_SHIFT;
4023e136768SMika Westerberg 	in |= MAIL_IN_OP_REQUEST;
4033e136768SMika Westerberg 
4043e136768SMika Westerberg 	return dma_port_request(dma, in, 150);
4053e136768SMika Westerberg }
4063e136768SMika Westerberg 
4073e136768SMika Westerberg /**
4083e136768SMika Westerberg  * dma_port_flash_update_auth_status() - Reads status of update auth command
4093e136768SMika Westerberg  * @dma: DMA control port
4103e136768SMika Westerberg  * @status: Status code of the operation
4113e136768SMika Westerberg  *
4123e136768SMika Westerberg  * The function checks if there is status available from the last update
4133e136768SMika Westerberg  * auth command. Returns %0 if there is no status and no further
4143e136768SMika Westerberg  * action is required. If there is status, %1 is returned instead and
4153e136768SMika Westerberg  * @status holds the failure code.
4163e136768SMika Westerberg  *
4173e136768SMika Westerberg  * Negative return means there was an error reading status from the
4183e136768SMika Westerberg  * switch.
4193e136768SMika Westerberg  */
dma_port_flash_update_auth_status(struct tb_dma_port * dma,u32 * status)4203e136768SMika Westerberg int dma_port_flash_update_auth_status(struct tb_dma_port *dma, u32 *status)
4213e136768SMika Westerberg {
4223e136768SMika Westerberg 	struct tb_switch *sw = dma->sw;
4233e136768SMika Westerberg 	u32 out, cmd;
4243e136768SMika Westerberg 	int ret;
4253e136768SMika Westerberg 
4263e136768SMika Westerberg 	ret = dma_port_read(sw->tb->ctl, &out, tb_route(sw), dma->port,
4273e136768SMika Westerberg 			    dma->base + MAIL_OUT, 1, DMA_PORT_TIMEOUT);
4283e136768SMika Westerberg 	if (ret)
4293e136768SMika Westerberg 		return ret;
4303e136768SMika Westerberg 
4313e136768SMika Westerberg 	/* Check if the status relates to flash update auth */
4323e136768SMika Westerberg 	cmd = (out & MAIL_OUT_STATUS_CMD_MASK) >> MAIL_OUT_STATUS_CMD_SHIFT;
4333e136768SMika Westerberg 	if (cmd == MAIL_IN_CMD_FLASH_UPDATE_AUTH) {
4343e136768SMika Westerberg 		if (status)
4353e136768SMika Westerberg 			*status = out & MAIL_OUT_STATUS_MASK;
4363e136768SMika Westerberg 
4373e136768SMika Westerberg 		/* Reset is needed in any case */
4383e136768SMika Westerberg 		return 1;
4393e136768SMika Westerberg 	}
4403e136768SMika Westerberg 
4413e136768SMika Westerberg 	return 0;
4423e136768SMika Westerberg }
4433e136768SMika Westerberg 
4443e136768SMika Westerberg /**
4453e136768SMika Westerberg  * dma_port_power_cycle() - Power cycles the switch
4463e136768SMika Westerberg  * @dma: DMA control port
4473e136768SMika Westerberg  *
4483e136768SMika Westerberg  * Triggers power cycle to the switch.
4493e136768SMika Westerberg  */
dma_port_power_cycle(struct tb_dma_port * dma)4503e136768SMika Westerberg int dma_port_power_cycle(struct tb_dma_port *dma)
4513e136768SMika Westerberg {
4523e136768SMika Westerberg 	u32 in;
4533e136768SMika Westerberg 
4543e136768SMika Westerberg 	in = MAIL_IN_CMD_POWER_CYCLE << MAIL_IN_CMD_SHIFT;
4553e136768SMika Westerberg 	in |= MAIL_IN_OP_REQUEST;
4563e136768SMika Westerberg 
4573e136768SMika Westerberg 	return dma_port_request(dma, in, 150);
4583e136768SMika Westerberg }
459